i915_irq.c 135.2 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47 48 49
static const u32 hpd_ibx[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

static const u32 hpd_cpt[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
50
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51 52 53 54 55 56 57 58 59 60 61 62 63 64
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

static const u32 hpd_mask_i915[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

65
static const u32 hpd_status_g4x[] = {
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

83
/* IIR can theoretically queue up two events. Be paranoid. */
84
#define GEN8_IRQ_RESET_NDX(type, which) do { \
85 86 87 88 89 90 91 92 93
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

94
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
95
	I915_WRITE(type##IMR, 0xffffffff); \
96
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
97
	I915_WRITE(type##IER, 0); \
98 99 100 101
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
102 103
} while (0)

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
119
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
120
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
121 122 123 124 125 126
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
	POSTING_READ(GEN8_##type##_IER(which)); \
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
127
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
128 129 130 131 132
	I915_WRITE(type##IMR, (imr_val)); \
	I915_WRITE(type##IER, (ier_val)); \
	POSTING_READ(type##IER); \
} while (0)

133
/* For display hotplug interrupt */
134
static void
135
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
136
{
137 138
	assert_spin_locked(&dev_priv->irq_lock);

139
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
140 141
		return;

142 143 144
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
145
		POSTING_READ(DEIMR);
146 147 148
	}
}

149
static void
150
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
151
{
152 153
	assert_spin_locked(&dev_priv->irq_lock);

154
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
155 156
		return;

157 158 159
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
160
		POSTING_READ(DEIMR);
161 162 163
	}
}

P
Paulo Zanoni 已提交
164 165 166 167 168 169 170 171 172 173 174 175
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

176
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
177 178
		return;

P
Paulo Zanoni 已提交
179 180 181 182 183 184
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

185
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
186 187 188 189
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

190
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
191 192 193 194
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

P
Paulo Zanoni 已提交
195 196 197 198 199 200 201 202 203 204
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
205
	uint32_t new_val;
P
Paulo Zanoni 已提交
206 207 208

	assert_spin_locked(&dev_priv->irq_lock);

209
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
210 211
		return;

212
	new_val = dev_priv->pm_irq_mask;
213 214 215
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

216 217 218
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
219 220
		POSTING_READ(GEN6_PMIMR);
	}
P
Paulo Zanoni 已提交
221 222
}

223
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
224 225 226 227
{
	snb_update_pm_irq(dev_priv, mask, mask);
}

228
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
229 230 231 232
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

233 234 235 236 237 238
static bool ivb_can_enable_err_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	enum pipe pipe;

239 240
	assert_spin_locked(&dev_priv->irq_lock);

241
	for_each_pipe(dev_priv, pipe) {
242 243 244 245 246 247 248 249 250
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->cpu_fifo_underrun_disabled)
			return false;
	}

	return true;
}

251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
/**
  * bdw_update_pm_irq - update GT interrupt 2
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  *
  * Copied from the snb function, updated with relevant register offsets
  */
static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	uint32_t new_val;

	assert_spin_locked(&dev_priv->irq_lock);

267
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
268 269 270 271 272 273 274 275 276 277 278 279 280
		return;

	new_val = dev_priv->pm_irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
		I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
		POSTING_READ(GEN8_GT_IMR(2));
	}
}

281
void gen8_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
282 283 284 285
{
	bdw_update_pm_irq(dev_priv, mask, mask);
}

286
void gen8_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
287 288 289 290
{
	bdw_update_pm_irq(dev_priv, mask, 0);
}

291 292 293 294 295 296
static bool cpt_can_enable_serr_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;

297 298
	assert_spin_locked(&dev_priv->irq_lock);

299
	for_each_pipe(dev_priv, pipe) {
300 301 302 303 304 305 306 307 308
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->pch_fifo_underrun_disabled)
			return false;
	}

	return true;
}

309 310 311 312 313
void i9xx_check_fifo_underruns(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;

314
	spin_lock_irq(&dev_priv->irq_lock);
315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332

	for_each_intel_crtc(dev, crtc) {
		u32 reg = PIPESTAT(crtc->pipe);
		u32 pipestat;

		if (crtc->cpu_fifo_underrun_disabled)
			continue;

		pipestat = I915_READ(reg) & 0xffff0000;
		if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
			continue;

		I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
		POSTING_READ(reg);

		DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
	}

333
	spin_unlock_irq(&dev_priv->irq_lock);
334 335
}

336
static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
337 338
					     enum pipe pipe,
					     bool enable, bool old)
339 340 341
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg = PIPESTAT(pipe);
342
	u32 pipestat = I915_READ(reg) & 0xffff0000;
343 344 345

	assert_spin_locked(&dev_priv->irq_lock);

346 347 348 349
	if (enable) {
		I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
		POSTING_READ(reg);
	} else {
350
		if (old && pipestat & PIPE_FIFO_UNDERRUN_STATUS)
351 352
			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
	}
353 354
}

355 356 357 358 359 360 361 362 363 364 365 366 367 368
static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
						 enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
					  DE_PIPEB_FIFO_UNDERRUN;

	if (enable)
		ironlake_enable_display_irq(dev_priv, bit);
	else
		ironlake_disable_display_irq(dev_priv, bit);
}

static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
369 370
						  enum pipe pipe,
						  bool enable, bool old)
371 372 373
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	if (enable) {
374 375
		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));

376 377 378 379 380 381
		if (!ivb_can_enable_err_int(dev))
			return;

		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
	} else {
		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
382

383 384
		if (old &&
		    I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) {
385 386
			DRM_ERROR("uncleared fifo underrun on pipe %c\n",
				  pipe_name(pipe));
387
		}
388 389 390
	}
}

391 392 393 394 395 396 397 398 399 400 401 402 403 404 405
static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
						  enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	assert_spin_locked(&dev_priv->irq_lock);

	if (enable)
		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
	else
		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
}

406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
					 uint32_t interrupt_mask,
					 uint32_t enabled_irq_mask)
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

	assert_spin_locked(&dev_priv->irq_lock);

422
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
423 424
		return;

425 426 427 428 429 430 431 432
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
#define ibx_enable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), (bits))
#define ibx_disable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), 0)

433 434
static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
435 436 437
					    bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
438 439
	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
440 441

	if (enable)
442
		ibx_enable_display_interrupt(dev_priv, bit);
443
	else
444
		ibx_disable_display_interrupt(dev_priv, bit);
445 446 447 448
}

static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
449
					    bool enable, bool old)
450 451 452 453
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (enable) {
454 455 456
		I915_WRITE(SERR_INT,
			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));

457 458 459
		if (!cpt_can_enable_serr_int(dev))
			return;

460
		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
461
	} else {
462
		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
463

464 465
		if (old && I915_READ(SERR_INT) &
		    SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) {
466 467
			DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
				  transcoder_name(pch_transcoder));
468
		}
469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
	}
}

/**
 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pipe: pipe
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable CPU fifo underruns for a specific
 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
 * reporting for one pipe may also disable all the other CPU error interruts for
 * the other pipes, due to the fact that there's just one interrupt mask/enable
 * bit for all the pipes.
 *
 * Returns the previous state of underrun reporting.
 */
486 487
static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
						    enum pipe pipe, bool enable)
488 489 490 491
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
492
	bool old;
493

494 495
	assert_spin_locked(&dev_priv->irq_lock);

496
	old = !intel_crtc->cpu_fifo_underrun_disabled;
497 498
	intel_crtc->cpu_fifo_underrun_disabled = !enable;

499
	if (HAS_GMCH_DISPLAY(dev))
500
		i9xx_set_fifo_underrun_reporting(dev, pipe, enable, old);
501
	else if (IS_GEN5(dev) || IS_GEN6(dev))
502 503
		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
	else if (IS_GEN7(dev))
504
		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable, old);
505
	else if (IS_GEN8(dev) || IS_GEN9(dev))
506
		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
507

508
	return old;
509 510 511 512 513 514 515 516 517 518 519
}

bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
					   enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;
	bool ret;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
520
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
521

522 523 524
	return ret;
}

525 526 527 528 529 530 531 532 533 534
static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
						  enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	return !intel_crtc->cpu_fifo_underrun_disabled;
}

535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553
/**
 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable PCH fifo underruns for a specific
 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
 * underrun reporting for one transcoder may also disable all the other PCH
 * error interruts for the other transcoders, due to the fact that there's just
 * one interrupt mask/enable bit for all the transcoders.
 *
 * Returns the previous state of underrun reporting.
 */
bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
					   enum transcoder pch_transcoder,
					   bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
554 555
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
556
	unsigned long flags;
557
	bool old;
558

559 560 561 562 563 564 565 566
	/*
	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
	 * has only one pch transcoder A that all pipes can use. To avoid racy
	 * pch transcoder -> pipe lookups from interrupt code simply store the
	 * underrun statistics in crtc A. Since we never expose this anywhere
	 * nor use it outside of the fifo underrun code here using the "wrong"
	 * crtc on LPT won't cause issues.
	 */
567 568 569

	spin_lock_irqsave(&dev_priv->irq_lock, flags);

570
	old = !intel_crtc->pch_fifo_underrun_disabled;
571 572 573
	intel_crtc->pch_fifo_underrun_disabled = !enable;

	if (HAS_PCH_IBX(dev))
574
		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
575
	else
576
		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable, old);
577 578

	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
579
	return old;
580 581 582
}


D
Daniel Vetter 已提交
583
static void
584 585
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
586
{
587
	u32 reg = PIPESTAT(pipe);
588
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
589

590
	assert_spin_locked(&dev_priv->irq_lock);
591
	WARN_ON(!intel_irqs_enabled(dev_priv));
592

593 594 595 596
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
597 598 599
		return;

	if ((pipestat & enable_mask) == enable_mask)
600 601
		return;

602 603
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

604
	/* Enable the interrupt, clear any pending status */
605
	pipestat |= enable_mask | status_mask;
606 607
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
608 609
}

D
Daniel Vetter 已提交
610
static void
611 612
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
613
{
614
	u32 reg = PIPESTAT(pipe);
615
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
616

617
	assert_spin_locked(&dev_priv->irq_lock);
618
	WARN_ON(!intel_irqs_enabled(dev_priv));
619

620 621 622 623
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
624 625
		return;

626 627 628
	if ((pipestat & enable_mask) == 0)
		return;

629 630
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

631
	pipestat &= ~enable_mask;
632 633
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
634 635
}

636 637 638 639 640
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
641 642
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
643 644 645
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
646 647 648 649 650 651
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
652 653 654 655 656 657 658 659 660 661 662 663

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

664 665 666 667 668 669
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

670 671 672 673 674
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
675 676 677 678 679 680 681 682 683
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

684 685 686 687 688
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
689 690 691
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

692
/**
693
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
694
 */
695
static void i915_enable_asle_pipestat(struct drm_device *dev)
696
{
697
	struct drm_i915_private *dev_priv = dev->dev_private;
698

699 700 701
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

702
	spin_lock_irq(&dev_priv->irq_lock);
703

704
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
705
	if (INTEL_INFO(dev)->gen >= 4)
706
		i915_enable_pipestat(dev_priv, PIPE_A,
707
				     PIPE_LEGACY_BLC_EVENT_STATUS);
708

709
	spin_unlock_irq(&dev_priv->irq_lock);
710 711
}

712 713 714 715 716 717 718 719 720 721 722 723
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
724
	struct drm_i915_private *dev_priv = dev->dev_private;
725

726 727 728 729
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		/* Locking is horribly broken here, but whatever. */
		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
730

731 732 733 734
		return intel_crtc->active;
	} else {
		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
	}
735 736
}

737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

787 788 789 790 791 792
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

793 794 795
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
796
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
797
{
798
	struct drm_i915_private *dev_priv = dev->dev_private;
799 800
	unsigned long high_frame;
	unsigned long low_frame;
801
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
802 803

	if (!i915_pipe_enabled(dev, pipe)) {
804
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
805
				"pipe %c\n", pipe_name(pipe));
806 807 808
		return 0;
	}

809 810 811 812 813 814
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		struct intel_crtc *intel_crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		const struct drm_display_mode *mode =
			&intel_crtc->config.adjusted_mode;

815 816 817 818 819
		htotal = mode->crtc_htotal;
		hsync_start = mode->crtc_hsync_start;
		vbl_start = mode->crtc_vblank_start;
		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
			vbl_start = DIV_ROUND_UP(vbl_start, 2);
820
	} else {
821
		enum transcoder cpu_transcoder = (enum transcoder) pipe;
822 823

		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
824
		hsync_start = (I915_READ(HSYNC(cpu_transcoder))  & 0x1fff) + 1;
825
		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
826 827 828
		if ((I915_READ(PIPECONF(cpu_transcoder)) &
		     PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
			vbl_start = DIV_ROUND_UP(vbl_start, 2);
829 830
	}

831 832 833 834 835 836
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

837 838
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
839

840 841 842 843 844 845
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
846
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
847
		low   = I915_READ(low_frame);
848
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
849 850
	} while (high1 != high2);

851
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
852
	pixel = low & PIPE_PIXEL_MASK;
853
	low >>= PIPE_FRAME_LOW_SHIFT;
854 855 856 857 858 859

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
860
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
861 862
}

863
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
864
{
865
	struct drm_i915_private *dev_priv = dev->dev_private;
866
	int reg = PIPE_FRMCOUNT_GM45(pipe);
867 868

	if (!i915_pipe_enabled(dev, pipe)) {
869
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
870
				 "pipe %c\n", pipe_name(pipe));
871 872 873 874 875 876
		return 0;
	}

	return I915_READ(reg);
}

877 878 879
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

880 881 882 883 884 885
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
	enum pipe pipe = crtc->pipe;
886
	int position, vtotal;
887

888
	vtotal = mode->crtc_vtotal;
889 890 891 892 893 894 895 896 897
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
	else
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;

	/*
898 899
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
900
	 */
901
	return (position + crtc->scanline_offset) % vtotal;
902 903
}

904
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
905 906
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
907
{
908 909 910 911
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
912
	int position;
913
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
914 915
	bool in_vbl = true;
	int ret = 0;
916
	unsigned long irqflags;
917

918
	if (!intel_crtc->active) {
919
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
920
				 "pipe %c\n", pipe_name(pipe));
921 922 923
		return 0;
	}

924
	htotal = mode->crtc_htotal;
925
	hsync_start = mode->crtc_hsync_start;
926 927 928
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
929

930 931 932 933 934 935
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

936 937
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

938 939 940 941 942 943
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
944

945 946 947 948 949 950
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

951
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
952 953 954
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
955
		position = __intel_get_crtc_scanline(intel_crtc);
956 957 958 959 960
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
961
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
962

963 964 965 966
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
967

968 969 970 971 972 973 974 975 976 977 978 979
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

980 981 982 983 984 985 986 987 988 989
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
990 991
	}

992 993 994 995 996 997 998 999
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
1012

1013
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
1014 1015 1016 1017 1018 1019
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
1020 1021 1022

	/* In vblank? */
	if (in_vbl)
1023
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
1024 1025 1026 1027

	return ret;
}

1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

1041
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
1042 1043 1044 1045
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
1046
	struct drm_crtc *crtc;
1047

1048
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
1049
		DRM_ERROR("Invalid crtc %d\n", pipe);
1050 1051 1052 1053
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
1064 1065

	/* Helper routine in DRM core does all the work: */
1066 1067
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
1068 1069
						     crtc,
						     &to_intel_crtc(crtc)->config.adjusted_mode);
1070 1071
}

1072 1073
static bool intel_hpd_irq_event(struct drm_device *dev,
				struct drm_connector *connector)
1074 1075 1076 1077 1078 1079 1080
{
	enum drm_connector_status old_status;

	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
	old_status = connector->status;

	connector->status = connector->funcs->detect(connector, false);
1081 1082 1083 1084
	if (old_status == connector->status)
		return false;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
1085
		      connector->base.id,
1086
		      connector->name,
1087 1088 1089 1090
		      drm_get_connector_status_name(old_status),
		      drm_get_connector_status_name(connector->status));

	return true;
1091 1092
}

1093 1094 1095 1096 1097 1098 1099 1100 1101
static void i915_digport_work_func(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, dig_port_work);
	u32 long_port_mask, short_port_mask;
	struct intel_digital_port *intel_dig_port;
	int i, ret;
	u32 old_bits = 0;

1102
	spin_lock_irq(&dev_priv->irq_lock);
1103 1104 1105 1106
	long_port_mask = dev_priv->long_hpd_port_mask;
	dev_priv->long_hpd_port_mask = 0;
	short_port_mask = dev_priv->short_hpd_port_mask;
	dev_priv->short_hpd_port_mask = 0;
1107
	spin_unlock_irq(&dev_priv->irq_lock);
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131

	for (i = 0; i < I915_MAX_PORTS; i++) {
		bool valid = false;
		bool long_hpd = false;
		intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port || !intel_dig_port->hpd_pulse)
			continue;

		if (long_port_mask & (1 << i))  {
			valid = true;
			long_hpd = true;
		} else if (short_port_mask & (1 << i))
			valid = true;

		if (valid) {
			ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
			if (ret == true) {
				/* if we get true fallback to old school hpd */
				old_bits |= (1 << intel_dig_port->base.hpd_pin);
			}
		}
	}

	if (old_bits) {
1132
		spin_lock_irq(&dev_priv->irq_lock);
1133
		dev_priv->hpd_event_bits |= old_bits;
1134
		spin_unlock_irq(&dev_priv->irq_lock);
1135 1136 1137 1138
		schedule_work(&dev_priv->hotplug_work);
	}
}

1139 1140 1141
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
1142 1143
#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)

1144 1145
static void i915_hotplug_work_func(struct work_struct *work)
{
1146 1147
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, hotplug_work);
1148
	struct drm_device *dev = dev_priv->dev;
1149
	struct drm_mode_config *mode_config = &dev->mode_config;
1150 1151 1152 1153
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	bool hpd_disabled = false;
1154
	bool changed = false;
1155
	u32 hpd_event_bits;
1156

1157
	mutex_lock(&mode_config->mutex);
1158 1159
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

1160
	spin_lock_irq(&dev_priv->irq_lock);
1161 1162 1163

	hpd_event_bits = dev_priv->hpd_event_bits;
	dev_priv->hpd_event_bits = 0;
1164 1165
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
1166 1167
		if (!intel_connector->encoder)
			continue;
1168 1169 1170 1171 1172 1173
		intel_encoder = intel_connector->encoder;
		if (intel_encoder->hpd_pin > HPD_NONE &&
		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
			DRM_INFO("HPD interrupt storm detected on connector %s: "
				 "switching from hotplug detection to polling\n",
1174
				connector->name);
1175 1176 1177 1178 1179
			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
			connector->polled = DRM_CONNECTOR_POLL_CONNECT
				| DRM_CONNECTOR_POLL_DISCONNECT;
			hpd_disabled = true;
		}
1180 1181
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1182
				      connector->name, intel_encoder->hpd_pin);
1183
		}
1184 1185 1186 1187
	}
	 /* if there were no outputs to poll, poll was disabled,
	  * therefore make sure it's enabled when disabling HPD on
	  * some connectors */
1188
	if (hpd_disabled) {
1189
		drm_kms_helper_poll_enable(dev);
1190 1191
		mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
				 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1192
	}
1193

1194
	spin_unlock_irq(&dev_priv->irq_lock);
1195

1196 1197
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
1198 1199
		if (!intel_connector->encoder)
			continue;
1200 1201 1202 1203 1204 1205 1206 1207
		intel_encoder = intel_connector->encoder;
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			if (intel_encoder->hot_plug)
				intel_encoder->hot_plug(intel_encoder);
			if (intel_hpd_irq_event(dev, connector))
				changed = true;
		}
	}
1208 1209
	mutex_unlock(&mode_config->mutex);

1210 1211
	if (changed)
		drm_kms_helper_hotplug_event(dev);
1212 1213
}

1214
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1215
{
1216
	struct drm_i915_private *dev_priv = dev->dev_private;
1217
	u32 busy_up, busy_down, max_avg, min_avg;
1218 1219
	u8 new_delay;

1220
	spin_lock(&mchdev_lock);
1221

1222 1223
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

1224
	new_delay = dev_priv->ips.cur_delay;
1225

1226
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1227 1228
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
1229 1230 1231 1232
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
1233
	if (busy_up > max_avg) {
1234 1235 1236 1237
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
1238
	} else if (busy_down < min_avg) {
1239 1240 1241 1242
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
1243 1244
	}

1245
	if (ironlake_set_drps(dev, new_delay))
1246
		dev_priv->ips.cur_delay = new_delay;
1247

1248
	spin_unlock(&mchdev_lock);
1249

1250 1251 1252
	return;
}

1253
static void notify_ring(struct drm_device *dev,
1254
			struct intel_engine_cs *ring)
1255
{
1256
	if (!intel_ring_initialized(ring))
1257 1258
		return;

1259
	trace_i915_gem_request_complete(ring);
1260

1261 1262 1263
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		intel_notify_mmio_flip(ring);

1264
	wake_up_all(&ring->irq_queue);
1265
	i915_queue_hangcheck(dev);
1266 1267
}

1268
static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
1269
			    struct intel_rps_ei *rps_ei)
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
{
	u32 cz_ts, cz_freq_khz;
	u32 render_count, media_count;
	u32 elapsed_render, elapsed_media, elapsed_time;
	u32 residency = 0;

	cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);

	render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
	media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);

1282 1283 1284 1285
	if (rps_ei->cz_clock == 0) {
		rps_ei->cz_clock = cz_ts;
		rps_ei->render_c0 = render_count;
		rps_ei->media_c0 = media_count;
1286 1287 1288 1289

		return dev_priv->rps.cur_freq;
	}

1290 1291
	elapsed_time = cz_ts - rps_ei->cz_clock;
	rps_ei->cz_clock = cz_ts;
1292

1293 1294
	elapsed_render = render_count - rps_ei->render_c0;
	rps_ei->render_c0 = render_count;
1295

1296 1297
	elapsed_media = media_count - rps_ei->media_c0;
	rps_ei->media_c0 = media_count;
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322

	/* Convert all the counters into common unit of milli sec */
	elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
	elapsed_render /=  cz_freq_khz;
	elapsed_media /= cz_freq_khz;

	/*
	 * Calculate overall C0 residency percentage
	 * only if elapsed time is non zero
	 */
	if (elapsed_time) {
		residency =
			((max(elapsed_render, elapsed_media) * 100)
				/ elapsed_time);
	}

	return residency;
}

/**
 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
 * busy-ness calculated from C0 counters of render & media power wells
 * @dev_priv: DRM device private
 *
 */
1323
static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
1324 1325
{
	u32 residency_C0_up = 0, residency_C0_down = 0;
1326
	int new_delay, adj;
1327 1328 1329 1330 1331 1332

	dev_priv->rps.ei_interrupt_count++;

	WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));


1333 1334 1335
	if (dev_priv->rps.up_ei.cz_clock == 0) {
		vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
		vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
		return dev_priv->rps.cur_freq;
	}


	/*
	 * To down throttle, C0 residency should be less than down threshold
	 * for continous EI intervals. So calculate down EI counters
	 * once in VLV_INT_COUNT_FOR_DOWN_EI
	 */
	if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {

		dev_priv->rps.ei_interrupt_count = 0;

		residency_C0_down = vlv_c0_residency(dev_priv,
1350
						     &dev_priv->rps.down_ei);
1351 1352
	} else {
		residency_C0_up = vlv_c0_residency(dev_priv,
1353
						   &dev_priv->rps.up_ei);
1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
	}

	new_delay = dev_priv->rps.cur_freq;

	adj = dev_priv->rps.last_adj;
	/* C0 residency is greater than UP threshold. Increase Frequency */
	if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
		if (adj > 0)
			adj *= 2;
		else
			adj = 1;

		if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
			new_delay = dev_priv->rps.cur_freq + adj;

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;

	} else if (!dev_priv->rps.ei_interrupt_count &&
			(residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
		if (adj < 0)
			adj *= 2;
		else
			adj = -1;
		/*
		 * This means, C0 residency is less than down threshold over
		 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
		 */
		if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
			new_delay = dev_priv->rps.cur_freq + adj;
	}

	return new_delay;
}

1393
static void gen6_pm_rps_work(struct work_struct *work)
1394
{
1395 1396
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
P
Paulo Zanoni 已提交
1397
	u32 pm_iir;
1398
	int new_delay, adj;
1399

1400
	spin_lock_irq(&dev_priv->irq_lock);
1401 1402
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1403
	if (INTEL_INFO(dev_priv->dev)->gen >= 8)
1404
		gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1405 1406
	else {
		/* Make sure not to corrupt PMIMR state used by ringbuffer */
1407
		gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1408
	}
1409
	spin_unlock_irq(&dev_priv->irq_lock);
1410

1411
	/* Make sure we didn't queue anything we're not going to process. */
1412
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1413

1414
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
1415 1416
		return;

1417
	mutex_lock(&dev_priv->rps.hw_lock);
1418

1419
	adj = dev_priv->rps.last_adj;
1420
	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1421 1422
		if (adj > 0)
			adj *= 2;
1423 1424 1425 1426
		else {
			/* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
		}
1427
		new_delay = dev_priv->rps.cur_freq + adj;
1428 1429 1430 1431 1432

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1433 1434
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1435
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1436 1437
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1438
		else
1439
			new_delay = dev_priv->rps.min_freq_softlimit;
1440
		adj = 0;
1441 1442
	} else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
1443 1444 1445
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1446 1447 1448 1449
		else {
			/* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
		}
1450
		new_delay = dev_priv->rps.cur_freq + adj;
1451
	} else { /* unknown event */
1452
		new_delay = dev_priv->rps.cur_freq;
1453
	}
1454

1455 1456 1457
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1458
	new_delay = clamp_t(int, new_delay,
1459 1460
			    dev_priv->rps.min_freq_softlimit,
			    dev_priv->rps.max_freq_softlimit);
1461

1462
	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1463 1464 1465 1466 1467

	if (IS_VALLEYVIEW(dev_priv->dev))
		valleyview_set_rps(dev_priv->dev, new_delay);
	else
		gen6_set_rps(dev_priv->dev, new_delay);
1468

1469
	mutex_unlock(&dev_priv->rps.hw_lock);
1470 1471
}

1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1484 1485
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1486
	u32 error_status, row, bank, subbank;
1487
	char *parity_event[6];
1488
	uint32_t misccpctl;
1489
	uint8_t slice = 0;
1490 1491 1492 1493 1494 1495 1496

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1497 1498 1499 1500
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1501 1502 1503 1504
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1505 1506
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1507

1508 1509 1510
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1511

1512
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1513

1514
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1515

1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1531
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1532
				   KOBJ_CHANGE, parity_event);
1533

1534 1535
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1536

1537 1538 1539 1540 1541
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1542

1543
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1544

1545 1546
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1547
	spin_lock_irq(&dev_priv->irq_lock);
1548
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1549
	spin_unlock_irq(&dev_priv->irq_lock);
1550 1551

	mutex_unlock(&dev_priv->dev->struct_mutex);
1552 1553
}

1554
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1555
{
1556
	struct drm_i915_private *dev_priv = dev->dev_private;
1557

1558
	if (!HAS_L3_DPF(dev))
1559 1560
		return;

1561
	spin_lock(&dev_priv->irq_lock);
1562
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1563
	spin_unlock(&dev_priv->irq_lock);
1564

1565 1566 1567 1568 1569 1570 1571
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1572
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1573 1574
}

1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
}

1586 1587 1588 1589 1590
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1591 1592
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1593
		notify_ring(dev, &dev_priv->ring[RCS]);
1594
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1595
		notify_ring(dev, &dev_priv->ring[VCS]);
1596
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1597 1598
		notify_ring(dev, &dev_priv->ring[BCS]);

1599 1600 1601
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
1602 1603
		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
				  gt_iir);
1604
	}
1605

1606 1607
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1608 1609
}

1610 1611 1612 1613 1614 1615 1616
static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
		return;

	spin_lock(&dev_priv->irq_lock);
	dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1617
	gen8_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1618 1619 1620 1621 1622
	spin_unlock(&dev_priv->irq_lock);

	queue_work(dev_priv->wq, &dev_priv->rps.work);
}

1623 1624 1625 1626
static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
				       struct drm_i915_private *dev_priv,
				       u32 master_ctl)
{
1627
	struct intel_engine_cs *ring;
1628 1629 1630 1631 1632 1633 1634
	u32 rcs, bcs, vcs;
	uint32_t tmp = 0;
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
		tmp = I915_READ(GEN8_GT_IIR(0));
		if (tmp) {
1635
			I915_WRITE(GEN8_GT_IIR(0), tmp);
1636
			ret = IRQ_HANDLED;
1637

1638
			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1639
			ring = &dev_priv->ring[RCS];
1640
			if (rcs & GT_RENDER_USER_INTERRUPT)
1641 1642 1643 1644 1645 1646
				notify_ring(dev, ring);
			if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
				intel_execlists_handle_ctx_events(ring);

			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
			ring = &dev_priv->ring[BCS];
1647
			if (bcs & GT_RENDER_USER_INTERRUPT)
1648 1649 1650
				notify_ring(dev, ring);
			if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
				intel_execlists_handle_ctx_events(ring);
1651 1652 1653 1654
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1655
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1656 1657
		tmp = I915_READ(GEN8_GT_IIR(1));
		if (tmp) {
1658
			I915_WRITE(GEN8_GT_IIR(1), tmp);
1659
			ret = IRQ_HANDLED;
1660

1661
			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1662
			ring = &dev_priv->ring[VCS];
1663
			if (vcs & GT_RENDER_USER_INTERRUPT)
1664
				notify_ring(dev, ring);
1665
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1666 1667
				intel_execlists_handle_ctx_events(ring);

1668
			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1669
			ring = &dev_priv->ring[VCS2];
1670
			if (vcs & GT_RENDER_USER_INTERRUPT)
1671
				notify_ring(dev, ring);
1672
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1673
				intel_execlists_handle_ctx_events(ring);
1674 1675 1676 1677
		} else
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
	}

1678 1679 1680 1681 1682
	if (master_ctl & GEN8_GT_PM_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(2));
		if (tmp & dev_priv->pm_rps_events) {
			I915_WRITE(GEN8_GT_IIR(2),
				   tmp & dev_priv->pm_rps_events);
1683 1684
			ret = IRQ_HANDLED;
			gen8_rps_irq_handler(dev_priv, tmp);
1685 1686 1687 1688
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1689 1690 1691
	if (master_ctl & GEN8_GT_VECS_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(3));
		if (tmp) {
1692
			I915_WRITE(GEN8_GT_IIR(3), tmp);
1693
			ret = IRQ_HANDLED;
1694

1695
			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1696
			ring = &dev_priv->ring[VECS];
1697
			if (vcs & GT_RENDER_USER_INTERRUPT)
1698
				notify_ring(dev, ring);
1699
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1700
				intel_execlists_handle_ctx_events(ring);
1701 1702 1703 1704 1705 1706 1707
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

	return ret;
}

1708 1709 1710
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756
static int ilk_port_to_hotplug_shift(enum port port)
{
	switch (port) {
	case PORT_A:
	case PORT_E:
	default:
		return -1;
	case PORT_B:
		return 0;
	case PORT_C:
		return 8;
	case PORT_D:
		return 16;
	}
}

static int g4x_port_to_hotplug_shift(enum port port)
{
	switch (port) {
	case PORT_A:
	case PORT_E:
	default:
		return -1;
	case PORT_B:
		return 17;
	case PORT_C:
		return 19;
	case PORT_D:
		return 21;
	}
}

static inline enum port get_port_from_pin(enum hpd_pin pin)
{
	switch (pin) {
	case HPD_PORT_B:
		return PORT_B;
	case HPD_PORT_C:
		return PORT_C;
	case HPD_PORT_D:
		return PORT_D;
	default:
		return PORT_A; /* no hpd */
	}
}

1757
static inline void intel_hpd_irq_handler(struct drm_device *dev,
1758
					 u32 hotplug_trigger,
1759
					 u32 dig_hotplug_reg,
1760
					 const u32 *hpd)
1761
{
1762
	struct drm_i915_private *dev_priv = dev->dev_private;
1763
	int i;
1764
	enum port port;
1765
	bool storm_detected = false;
1766 1767 1768
	bool queue_dig = false, queue_hp = false;
	u32 dig_shift;
	u32 dig_port_mask = 0;
1769

1770 1771 1772
	if (!hotplug_trigger)
		return;

1773 1774
	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg);
1775

1776
	spin_lock(&dev_priv->irq_lock);
1777
	for (i = 1; i < HPD_NUM_PINS; i++) {
1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
		if (!(hpd[i] & hotplug_trigger))
			continue;

		port = get_port_from_pin(i);
		if (port && dev_priv->hpd_irq_port[port]) {
			bool long_hpd;

			if (IS_G4X(dev)) {
				dig_shift = g4x_port_to_hotplug_shift(port);
				long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
			} else {
				dig_shift = ilk_port_to_hotplug_shift(port);
				long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
			}

1793 1794 1795
			DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
					 port_name(port),
					 long_hpd ? "long" : "short");
1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
			/* for long HPD pulses we want to have the digital queue happen,
			   but we still want HPD storm detection to function. */
			if (long_hpd) {
				dev_priv->long_hpd_port_mask |= (1 << port);
				dig_port_mask |= hpd[i];
			} else {
				/* for short HPD just trigger the digital queue */
				dev_priv->short_hpd_port_mask |= (1 << port);
				hotplug_trigger &= ~hpd[i];
			}
			queue_dig = true;
		}
	}
1809

1810
	for (i = 1; i < HPD_NUM_PINS; i++) {
1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824
		if (hpd[i] & hotplug_trigger &&
		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
			/*
			 * On GMCH platforms the interrupt mask bits only
			 * prevent irq generation, not the setting of the
			 * hotplug bits itself. So only WARN about unexpected
			 * interrupts on saner platforms.
			 */
			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
				  hotplug_trigger, i, hpd[i]);

			continue;
		}
1825

1826 1827 1828 1829
		if (!(hpd[i] & hotplug_trigger) ||
		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
			continue;

1830 1831 1832 1833 1834
		if (!(dig_port_mask & hpd[i])) {
			dev_priv->hpd_event_bits |= (1 << i);
			queue_hp = true;
		}

1835 1836 1837 1838 1839
		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
				   dev_priv->hpd_stats[i].hpd_last_jiffies
				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
			dev_priv->hpd_stats[i].hpd_cnt = 0;
1840
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1841 1842
		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1843
			dev_priv->hpd_event_bits &= ~(1 << i);
1844
			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
1845
			storm_detected = true;
1846 1847
		} else {
			dev_priv->hpd_stats[i].hpd_cnt++;
1848 1849
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
				      dev_priv->hpd_stats[i].hpd_cnt);
1850 1851 1852
		}
	}

1853 1854
	if (storm_detected)
		dev_priv->display.hpd_irq_setup(dev);
1855
	spin_unlock(&dev_priv->irq_lock);
1856

1857 1858 1859 1860 1861 1862
	/*
	 * Our hotplug handler can grab modeset locks (by calling down into the
	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
	 * queue for otherwise the flush_work in the pageflip code will
	 * deadlock.
	 */
1863
	if (queue_dig)
1864
		queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
1865 1866
	if (queue_hp)
		schedule_work(&dev_priv->hotplug_work);
1867 1868
}

1869 1870
static void gmbus_irq_handler(struct drm_device *dev)
{
1871
	struct drm_i915_private *dev_priv = dev->dev_private;
1872 1873

	wake_up_all(&dev_priv->gmbus_wait_queue);
1874 1875
}

1876 1877
static void dp_aux_irq_handler(struct drm_device *dev)
{
1878
	struct drm_i915_private *dev_priv = dev->dev_private;
1879 1880

	wake_up_all(&dev_priv->gmbus_wait_queue);
1881 1882
}

1883
#if defined(CONFIG_DEBUG_FS)
1884 1885 1886 1887
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1888 1889 1890 1891
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1892
	int head, tail;
1893

1894 1895
	spin_lock(&pipe_crc->lock);

1896
	if (!pipe_crc->entries) {
1897
		spin_unlock(&pipe_crc->lock);
1898 1899 1900 1901
		DRM_ERROR("spurious interrupt\n");
		return;
	}

1902 1903
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1904 1905

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1906
		spin_unlock(&pipe_crc->lock);
1907 1908 1909 1910 1911
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1912

1913
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1914 1915 1916 1917 1918
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1919 1920

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1921 1922 1923
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1924 1925

	wake_up_interruptible(&pipe_crc->wq);
1926
}
1927 1928 1929 1930 1931 1932 1933 1934
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1935

1936
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1937 1938 1939
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1940 1941 1942
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1943 1944
}

1945
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1946 1947 1948
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1949 1950 1951 1952 1953 1954
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1955
}
1956

1957
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1958 1959
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1971

1972 1973 1974 1975 1976
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1977
}
1978

D
Daisy Sun 已提交
1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999
void gen8_flip_interrupt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv->rps.is_bdw_sw_turbo)
		return;

	if(atomic_read(&dev_priv->rps.sw_turbo.flip_received)) {
		mod_timer(&dev_priv->rps.sw_turbo.flip_timer,
				usecs_to_jiffies(dev_priv->rps.sw_turbo.timeout) + jiffies);
	}
	else {
		dev_priv->rps.sw_turbo.flip_timer.expires =
				usecs_to_jiffies(dev_priv->rps.sw_turbo.timeout) + jiffies;
		add_timer(&dev_priv->rps.sw_turbo.flip_timer);
		atomic_set(&dev_priv->rps.sw_turbo.flip_received, true);
	}

	bdw_software_turbo(dev);
}

2000 2001 2002 2003
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
2004
{
2005
	if (pm_iir & dev_priv->pm_rps_events) {
2006
		spin_lock(&dev_priv->irq_lock);
2007
		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
2008
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
2009
		spin_unlock(&dev_priv->irq_lock);
2010 2011

		queue_work(dev_priv->wq, &dev_priv->rps.work);
2012 2013
	}

2014 2015 2016
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
2017

2018
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
2019 2020 2021
			i915_handle_error(dev_priv->dev, false,
					  "VEBOX CS error interrupt 0x%08x",
					  pm_iir);
2022
		}
B
Ben Widawsky 已提交
2023
	}
2024 2025
}

2026 2027 2028 2029 2030 2031 2032 2033
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	if (!drm_handle_vblank(dev, pipe))
		return false;

	return true;
}

2034 2035 2036
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2037
	u32 pipe_stats[I915_MAX_PIPES] = { };
2038 2039
	int pipe;

2040
	spin_lock(&dev_priv->irq_lock);
2041
	for_each_pipe(dev_priv, pipe) {
2042
		int reg;
2043
		u32 mask, iir_bit = 0;
2044

2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
		mask = 0;
		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
			mask |= PIPE_FIFO_UNDERRUN_STATUS;

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
2063 2064 2065
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
2066 2067 2068 2069 2070
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
2071 2072 2073
			continue;

		reg = PIPESTAT(pipe);
2074 2075
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
2076 2077 2078 2079

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
2080 2081
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
2082 2083
			I915_WRITE(reg, pipe_stats[pipe]);
	}
2084
	spin_unlock(&dev_priv->irq_lock);
2085

2086
	for_each_pipe(dev_priv, pipe) {
2087 2088 2089
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2090

2091
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

2108 2109 2110 2111 2112
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

2113 2114 2115 2116 2117 2118 2119
	if (hotplug_status) {
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
		/*
		 * Make sure hotplug status is cleared before we clear IIR, or else we
		 * may miss hotplug events.
		 */
		POSTING_READ(PORT_HOTPLUG_STAT);
2120

2121 2122
		if (IS_G4X(dev)) {
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
2123

2124
			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
2125 2126
		} else {
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
2127

2128
			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
2129
		}
2130

2131 2132 2133 2134
		if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
		    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
			dp_aux_irq_handler(dev);
	}
2135 2136
}

2137
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
2138
{
2139
	struct drm_device *dev = arg;
2140
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2141 2142 2143 2144
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

	while (true) {
2145 2146
		/* Find, clear, then process each source of interrupt */

J
Jesse Barnes 已提交
2147
		gt_iir = I915_READ(GTIIR);
2148 2149 2150
		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);

J
Jesse Barnes 已提交
2151
		pm_iir = I915_READ(GEN6_PMIIR);
2152 2153 2154 2155 2156 2157 2158 2159 2160 2161
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

		iir = I915_READ(VLV_IIR);
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
J
Jesse Barnes 已提交
2162 2163 2164 2165 2166 2167

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

2168 2169
		if (gt_iir)
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2170
		if (pm_iir)
2171
			gen6_rps_irq_handler(dev_priv, pm_iir);
2172 2173 2174
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
J
Jesse Barnes 已提交
2175 2176 2177 2178 2179 2180
	}

out:
	return ret;
}

2181 2182
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
2183
	struct drm_device *dev = arg;
2184 2185 2186 2187
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl, iir;
	irqreturn_t ret = IRQ_NONE;

2188 2189 2190
	for (;;) {
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
2191

2192 2193
		if (master_ctl == 0 && iir == 0)
			break;
2194

2195 2196
		ret = IRQ_HANDLED;

2197
		I915_WRITE(GEN8_MASTER_IRQ, 0);
2198

2199
		/* Find, clear, then process each source of interrupt */
2200

2201 2202 2203 2204 2205 2206
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
2207

2208
		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2209

2210 2211 2212
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
2213

2214 2215 2216
		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
		POSTING_READ(GEN8_MASTER_IRQ);
	}
2217

2218 2219 2220
	return ret;
}

2221
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
2222
{
2223
	struct drm_i915_private *dev_priv = dev->dev_private;
2224
	int pipe;
2225
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
2226 2227 2228 2229
	u32 dig_hotplug_reg;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2230

2231
	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
2232

2233 2234 2235
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
2236
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2237 2238
				 port_name(port));
	}
2239

2240 2241 2242
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

2243
	if (pch_iir & SDE_GMBUS)
2244
		gmbus_irq_handler(dev);
2245 2246 2247 2248 2249 2250 2251 2252 2253 2254

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2255
	if (pch_iir & SDE_FDI_MASK)
2256
		for_each_pipe(dev_priv, pipe)
2257 2258 2259
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2260 2261 2262 2263 2264 2265 2266 2267

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2268 2269
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
2270
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
2271 2272 2273 2274

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
2275
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
2276 2277 2278 2279 2280 2281
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
2282
	enum pipe pipe;
2283

2284 2285 2286
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

2287
	for_each_pipe(dev_priv, pipe) {
D
Daniel Vetter 已提交
2288 2289 2290
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
								  false))
2291 2292
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
D
Daniel Vetter 已提交
2293
		}
2294

D
Daniel Vetter 已提交
2295 2296
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
2297
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
2298
			else
2299
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
2300 2301
		}
	}
2302

2303 2304 2305 2306 2307 2308 2309 2310
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

2311 2312 2313
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2314 2315 2316
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
2317
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
2318 2319 2320 2321

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
2322
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
2323 2324 2325 2326

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
							  false))
2327
			DRM_ERROR("PCH transcoder C FIFO underrun\n");
2328 2329

	I915_WRITE(SERR_INT, serr_int);
2330 2331
}

2332 2333
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
2334
	struct drm_i915_private *dev_priv = dev->dev_private;
2335
	int pipe;
2336
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2337 2338 2339 2340
	u32 dig_hotplug_reg;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2341

2342
	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
2343

2344 2345 2346 2347 2348 2349
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2350 2351

	if (pch_iir & SDE_AUX_MASK_CPT)
2352
		dp_aux_irq_handler(dev);
2353 2354

	if (pch_iir & SDE_GMBUS_CPT)
2355
		gmbus_irq_handler(dev);
2356 2357 2358 2359 2360 2361 2362 2363

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2364
		for_each_pipe(dev_priv, pipe)
2365 2366 2367
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2368 2369 2370

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
2371 2372
}

2373 2374 2375
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2376
	enum pipe pipe;
2377 2378 2379 2380 2381 2382 2383 2384 2385 2386

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2387
	for_each_pipe(dev_priv, pipe) {
2388 2389 2390
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2391

2392 2393
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
2394 2395
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
2396

2397 2398
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
2399

2400 2401 2402 2403 2404
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

2424 2425 2426
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2427
	enum pipe pipe;
2428 2429 2430 2431 2432 2433 2434 2435 2436 2437

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

2438
	for_each_pipe(dev_priv, pipe) {
2439 2440 2441
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2442 2443

		/* plane/pipes map 1:1 on ilk+ */
2444 2445 2446
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2461 2462 2463 2464 2465 2466 2467 2468
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2469
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2470
{
2471
	struct drm_device *dev = arg;
2472
	struct drm_i915_private *dev_priv = dev->dev_private;
2473
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2474
	irqreturn_t ret = IRQ_NONE;
2475

2476 2477
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
2478
	intel_uncore_check_errors(dev);
2479

2480 2481 2482
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2483
	POSTING_READ(DEIER);
2484

2485 2486 2487 2488 2489
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2490 2491 2492 2493 2494
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2495

2496 2497
	/* Find, clear, then process each source of interrupt */

2498
	gt_iir = I915_READ(GTIIR);
2499
	if (gt_iir) {
2500 2501
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2502
		if (INTEL_INFO(dev)->gen >= 6)
2503
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2504 2505
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
2506 2507
	}

2508 2509
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2510 2511
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2512 2513 2514 2515
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
2516 2517
	}

2518 2519 2520 2521 2522
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2523
			gen6_rps_irq_handler(dev_priv, pm_iir);
2524
		}
2525
	}
2526 2527 2528

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2529 2530 2531 2532
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2533 2534 2535 2536

	return ret;
}

2537 2538 2539 2540 2541 2542 2543
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2544
	enum pipe pipe;
2545 2546 2547 2548 2549 2550 2551 2552 2553

	master_ctl = I915_READ(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2554 2555
	/* Find, clear, then process each source of interrupt */

2556 2557 2558 2559 2560 2561 2562
	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
2563 2564 2565 2566
			if (tmp & GEN8_DE_MISC_GSE)
				intel_opregion_asle_intr(dev);
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2567
		}
2568 2569
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2570 2571
	}

2572 2573 2574 2575 2576
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
2577 2578 2579 2580
			if (tmp & GEN8_AUX_CHANNEL_A)
				dp_aux_irq_handler(dev);
			else
				DRM_ERROR("Unexpected DE Port interrupt\n");
2581
		}
2582 2583
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2584 2585
	}

2586
	for_each_pipe(dev_priv, pipe) {
2587
		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2588

2589 2590
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2591

2592 2593 2594 2595
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2596

2597 2598 2599
			if (pipe_iir & GEN8_PIPE_VBLANK &&
			    intel_pipe_handle_vblank(dev, pipe))
				intel_check_page_flip(dev, pipe);
2600

2601 2602 2603 2604 2605 2606
			if (IS_GEN9(dev))
				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
			else
				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;

			if (flip_done) {
2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip_plane(dev, pipe);
			}

			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
				hsw_pipe_crc_irq_handler(dev, pipe);

			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
				if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
									  false))
					DRM_ERROR("Pipe %c FIFO underrun\n",
						  pipe_name(pipe));
			}

2621 2622 2623 2624 2625 2626 2627

			if (IS_GEN9(dev))
				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
			else
				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

			if (fault_errors)
2628 2629 2630
				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
					  pipe_name(pipe),
					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2631
		} else
2632 2633 2634
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2635 2636 2637 2638 2639 2640 2641 2642 2643 2644
	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);
		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
2645 2646 2647 2648
			cpt_irq_handler(dev, pch_iir);
		} else
			DRM_ERROR("The master control interrupt lied (SDE)!\n");

2649 2650
	}

2651 2652 2653 2654 2655 2656
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return ret;
}

2657 2658 2659
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2660
	struct intel_engine_cs *ring;
2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2685 2686 2687 2688 2689 2690 2691 2692 2693
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
2694 2695
	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
						    work);
2696 2697
	struct drm_i915_private *dev_priv =
		container_of(error, struct drm_i915_private, gpu_error);
2698
	struct drm_device *dev = dev_priv->dev;
2699 2700 2701
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2702
	int ret;
2703

2704
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2705

2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2717
		DRM_DEBUG_DRIVER("resetting chip\n");
2718
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2719
				   reset_event);
2720

2721 2722 2723 2724 2725 2726 2727 2728
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2729 2730 2731 2732 2733 2734
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2735 2736
		ret = i915_reset(dev);

2737 2738
		intel_display_handle_reset(dev);

2739 2740
		intel_runtime_pm_put(dev_priv);

2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
2752
			smp_mb__before_atomic();
2753 2754
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2755
			kobject_uevent_env(&dev->primary->kdev->kobj,
2756
					   KOBJ_CHANGE, reset_done_event);
2757
		} else {
M
Mika Kuoppala 已提交
2758
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2759
		}
2760

2761 2762 2763 2764 2765
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2766
	}
2767 2768
}

2769
static void i915_report_and_clear_eir(struct drm_device *dev)
2770 2771
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2772
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2773
	u32 eir = I915_READ(EIR);
2774
	int pipe, i;
2775

2776 2777
	if (!eir)
		return;
2778

2779
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2780

2781 2782
	i915_get_extra_instdone(dev, instdone);

2783 2784 2785 2786
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2787 2788
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2789 2790
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2791 2792
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2793
			I915_WRITE(IPEIR_I965, ipeir);
2794
			POSTING_READ(IPEIR_I965);
2795 2796 2797
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2798 2799
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2800
			I915_WRITE(PGTBL_ER, pgtbl_err);
2801
			POSTING_READ(PGTBL_ER);
2802 2803 2804
		}
	}

2805
	if (!IS_GEN2(dev)) {
2806 2807
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2808 2809
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2810
			I915_WRITE(PGTBL_ER, pgtbl_err);
2811
			POSTING_READ(PGTBL_ER);
2812 2813 2814 2815
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2816
		pr_err("memory refresh error:\n");
2817
		for_each_pipe(dev_priv, pipe)
2818
			pr_err("pipe %c stat: 0x%08x\n",
2819
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2820 2821 2822
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2823 2824
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2825 2826
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2827
		if (INTEL_INFO(dev)->gen < 4) {
2828 2829
			u32 ipeir = I915_READ(IPEIR);

2830 2831 2832
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2833
			I915_WRITE(IPEIR, ipeir);
2834
			POSTING_READ(IPEIR);
2835 2836 2837
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2838 2839 2840 2841
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2842
			I915_WRITE(IPEIR_I965, ipeir);
2843
			POSTING_READ(IPEIR_I965);
2844 2845 2846 2847
		}
	}

	I915_WRITE(EIR, eir);
2848
	POSTING_READ(EIR);
2849 2850 2851 2852 2853 2854 2855 2856 2857 2858
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2871 2872
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2873 2874
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2875 2876
	va_list args;
	char error_msg[80];
2877

2878 2879 2880 2881 2882
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2883
	i915_report_and_clear_eir(dev);
2884

2885
	if (wedged) {
2886 2887
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2888

2889
		/*
2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900
		 * Wakeup waiting processes so that the reset work function
		 * i915_error_work_func doesn't deadlock trying to grab various
		 * locks. By bumping the reset counter first, the woken
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2901
		 */
2902
		i915_error_wake_up(dev_priv, false);
2903 2904
	}

2905 2906 2907 2908 2909 2910 2911
	/*
	 * Our reset work can grab modeset locks (since it needs to reset the
	 * state of outstanding pagelips). Hence it must not be run on our own
	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
	 * code will deadlock.
	 */
	schedule_work(&dev_priv->gpu_error.work);
2912 2913
}

2914 2915 2916
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2917
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2918
{
2919
	struct drm_i915_private *dev_priv = dev->dev_private;
2920
	unsigned long irqflags;
2921

2922
	if (!i915_pipe_enabled(dev, pipe))
2923
		return -EINVAL;
2924

2925
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2926
	if (INTEL_INFO(dev)->gen >= 4)
2927
		i915_enable_pipestat(dev_priv, pipe,
2928
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2929
	else
2930
		i915_enable_pipestat(dev_priv, pipe,
2931
				     PIPE_VBLANK_INTERRUPT_STATUS);
2932
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2933

2934 2935 2936
	return 0;
}

2937
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2938
{
2939
	struct drm_i915_private *dev_priv = dev->dev_private;
2940
	unsigned long irqflags;
2941
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2942
						     DE_PIPE_VBLANK(pipe);
2943 2944 2945 2946 2947

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2948
	ironlake_enable_display_irq(dev_priv, bit);
2949 2950 2951 2952 2953
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2954 2955
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2956
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2957 2958 2959 2960 2961 2962
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2963
	i915_enable_pipestat(dev_priv, pipe,
2964
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2965 2966 2967 2968 2969
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2970 2971 2972 2973 2974 2975 2976 2977 2978
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2979 2980 2981
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2982 2983 2984 2985
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2986 2987 2988
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2989
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2990
{
2991
	struct drm_i915_private *dev_priv = dev->dev_private;
2992
	unsigned long irqflags;
2993

2994
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2995
	i915_disable_pipestat(dev_priv, pipe,
2996 2997
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2998 2999 3000
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3001
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
3002
{
3003
	struct drm_i915_private *dev_priv = dev->dev_private;
3004
	unsigned long irqflags;
3005
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
3006
						     DE_PIPE_VBLANK(pipe);
3007 3008

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3009
	ironlake_disable_display_irq(dev_priv, bit);
3010 3011 3012
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
3013 3014
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
3015
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3016 3017 3018
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3019
	i915_disable_pipestat(dev_priv, pipe,
3020
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
3021 3022 3023
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3024 3025 3026 3027 3028 3029 3030 3031 3032
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3033 3034 3035
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
3036 3037 3038
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3039
static u32
3040
ring_last_seqno(struct intel_engine_cs *ring)
3041
{
3042 3043 3044 3045
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

3046
static bool
3047
ring_idle(struct intel_engine_cs *ring, u32 seqno)
3048 3049 3050
{
	return (list_empty(&ring->request_list) ||
		i915_seqno_passed(seqno, ring_last_seqno(ring)));
B
Ben Gamari 已提交
3051 3052
}

3053 3054 3055 3056
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
3057
		return (ipehr >> 23) == 0x1c;
3058 3059 3060 3061 3062 3063 3064
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

3065
static struct intel_engine_cs *
3066
semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
3067 3068
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
3069
	struct intel_engine_cs *signaller;
3070 3071 3072
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
3073 3074 3075 3076 3077 3078 3079
		for_each_ring(signaller, dev_priv, i) {
			if (ring == signaller)
				continue;

			if (offset == signaller->semaphore.signal_ggtt[ring->id])
				return signaller;
		}
3080 3081 3082 3083 3084 3085 3086
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

3087
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
3088 3089 3090 3091
				return signaller;
		}
	}

3092 3093
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
		  ring->id, ipehr, offset);
3094 3095 3096 3097

	return NULL;
}

3098 3099
static struct intel_engine_cs *
semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
3100 3101
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
3102
	u32 cmd, ipehr, head;
3103 3104
	u64 offset = 0;
	int i, backwards;
3105 3106

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
3107
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
3108
		return NULL;
3109

3110 3111 3112
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
3113 3114
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
3115 3116
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
3117
	 */
3118
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
3119
	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
3120

3121
	for (i = backwards; i; --i) {
3122 3123 3124 3125 3126
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
3127
		head &= ring->buffer->size - 1;
3128 3129

		/* This here seems to blow up */
3130
		cmd = ioread32(ring->buffer->virtual_start + head);
3131 3132 3133
		if (cmd == ipehr)
			break;

3134 3135
		head -= 4;
	}
3136

3137 3138
	if (!i)
		return NULL;
3139

3140
	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
3141 3142 3143 3144 3145 3146
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		offset = ioread32(ring->buffer->virtual_start + head + 12);
		offset <<= 32;
		offset = ioread32(ring->buffer->virtual_start + head + 8);
	}
	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
3147 3148
}

3149
static int semaphore_passed(struct intel_engine_cs *ring)
3150 3151
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
3152
	struct intel_engine_cs *signaller;
3153
	u32 seqno;
3154

3155
	ring->hangcheck.deadlock++;
3156 3157

	signaller = semaphore_waits_for(ring, &seqno);
3158 3159 3160 3161 3162
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
3163 3164
		return -1;

3165 3166 3167
	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
		return 1;

3168 3169 3170
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
3171 3172 3173
		return -1;

	return 0;
3174 3175 3176 3177
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
3178
	struct intel_engine_cs *ring;
3179 3180 3181
	int i;

	for_each_ring(ring, dev_priv, i)
3182
		ring->hangcheck.deadlock = 0;
3183 3184
}

3185
static enum intel_ring_hangcheck_action
3186
ring_stuck(struct intel_engine_cs *ring, u64 acthd)
3187 3188 3189
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3190 3191
	u32 tmp;

3192 3193 3194 3195 3196 3197 3198 3199
	if (acthd != ring->hangcheck.acthd) {
		if (acthd > ring->hangcheck.max_acthd) {
			ring->hangcheck.max_acthd = acthd;
			return HANGCHECK_ACTIVE;
		}

		return HANGCHECK_ACTIVE_LOOP;
	}
3200

3201
	if (IS_GEN2(dev))
3202
		return HANGCHECK_HUNG;
3203 3204 3205 3206 3207 3208 3209

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
3210
	if (tmp & RING_WAIT) {
3211 3212 3213
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
3214
		I915_WRITE_CTL(ring, tmp);
3215
		return HANGCHECK_KICK;
3216 3217 3218 3219 3220
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
3221
			return HANGCHECK_HUNG;
3222
		case 1:
3223 3224 3225
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
3226
			I915_WRITE_CTL(ring, tmp);
3227
			return HANGCHECK_KICK;
3228
		case 0:
3229
			return HANGCHECK_WAIT;
3230
		}
3231
	}
3232

3233
	return HANGCHECK_HUNG;
3234 3235
}

B
Ben Gamari 已提交
3236 3237
/**
 * This is called when the chip hasn't reported back with completed
3238 3239 3240 3241 3242
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
3243
 */
3244
static void i915_hangcheck_elapsed(unsigned long data)
B
Ben Gamari 已提交
3245 3246
{
	struct drm_device *dev = (struct drm_device *)data;
3247
	struct drm_i915_private *dev_priv = dev->dev_private;
3248
	struct intel_engine_cs *ring;
3249
	int i;
3250
	int busy_count = 0, rings_hung = 0;
3251 3252 3253 3254
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
3255

3256
	if (!i915.enable_hangcheck)
3257 3258
		return;

3259
	for_each_ring(ring, dev_priv, i) {
3260 3261
		u64 acthd;
		u32 seqno;
3262
		bool busy = true;
3263

3264 3265
		semaphore_clear_deadlocks(dev_priv);

3266 3267
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
3268

3269 3270
		if (ring->hangcheck.seqno == seqno) {
			if (ring_idle(ring, seqno)) {
3271 3272
				ring->hangcheck.action = HANGCHECK_IDLE;

3273 3274
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
3275
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
3276 3277 3278 3279 3280 3281
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
3282 3283 3284 3285
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
3286 3287
				} else
					busy = false;
3288
			} else {
3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
3304 3305 3306 3307
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
3308
				case HANGCHECK_IDLE:
3309 3310
				case HANGCHECK_WAIT:
				case HANGCHECK_ACTIVE:
3311 3312
					break;
				case HANGCHECK_ACTIVE_LOOP:
3313
					ring->hangcheck.score += BUSY;
3314
					break;
3315
				case HANGCHECK_KICK:
3316
					ring->hangcheck.score += KICK;
3317
					break;
3318
				case HANGCHECK_HUNG:
3319
					ring->hangcheck.score += HUNG;
3320 3321 3322
					stuck[i] = true;
					break;
				}
3323
			}
3324
		} else {
3325 3326
			ring->hangcheck.action = HANGCHECK_ACTIVE;

3327 3328 3329 3330 3331
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
3332 3333

			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
3334 3335
		}

3336 3337
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
3338
		busy_count += busy;
3339
	}
3340

3341
	for_each_ring(ring, dev_priv, i) {
3342
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3343 3344 3345
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
3346
			rings_hung++;
3347 3348 3349
		}
	}

3350
	if (rings_hung)
3351
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
3352

3353 3354 3355
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
3356 3357 3358 3359 3360 3361
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3362
	if (!i915.enable_hangcheck)
3363 3364 3365 3366
		return;

	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
3367 3368
}

3369
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3370 3371 3372 3373 3374 3375
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

3376
	GEN5_IRQ_RESET(SDE);
3377 3378 3379

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3380
}
3381

P
Paulo Zanoni 已提交
3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3398 3399 3400 3401
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3402
static void gen5_gt_irq_reset(struct drm_device *dev)
3403 3404 3405
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3406
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3407
	if (INTEL_INFO(dev)->gen >= 6)
3408
		GEN5_IRQ_RESET(GEN6_PM);
3409 3410
}

L
Linus Torvalds 已提交
3411 3412
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
3413
static void ironlake_irq_reset(struct drm_device *dev)
3414
{
3415
	struct drm_i915_private *dev_priv = dev->dev_private;
3416

3417
	I915_WRITE(HWSTAM, 0xffffffff);
3418

3419
	GEN5_IRQ_RESET(DE);
3420 3421
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3422

3423
	gen5_gt_irq_reset(dev);
3424

3425
	ibx_irq_reset(dev);
3426
}
3427

J
Jesse Barnes 已提交
3428 3429
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3430
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441
	int pipe;

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

	/* and GT */
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIIR, I915_READ(GTIIR));
3442

3443
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3444 3445 3446 3447 3448

	I915_WRITE(DPINVGTT, 0xff);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3449
	for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
3450 3451 3452 3453 3454 3455 3456
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

3457 3458 3459 3460 3461 3462 3463 3464
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3465
static void gen8_irq_reset(struct drm_device *dev)
3466 3467 3468 3469 3470 3471 3472
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3473
	gen8_gt_irq_reset(dev_priv);
3474

3475
	for_each_pipe(dev_priv, pipe)
3476 3477
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3478
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3479

3480 3481 3482
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3483

3484
	ibx_irq_reset(dev);
3485
}
3486

3487 3488
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
{
3489
	spin_lock_irq(&dev_priv->irq_lock);
3490 3491 3492 3493
	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
			  ~dev_priv->de_irq_mask[PIPE_B]);
	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
			  ~dev_priv->de_irq_mask[PIPE_C]);
3494
	spin_unlock_irq(&dev_priv->irq_lock);
3495 3496
}

3497 3498 3499 3500 3501 3502 3503 3504
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3505
	gen8_gt_irq_reset(dev_priv);
3506 3507 3508 3509 3510 3511 3512 3513 3514 3515

	GEN5_IRQ_RESET(GEN8_PCU_);

	POSTING_READ(GEN8_PCU_IIR);

	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

3516
	for_each_pipe(dev_priv, pipe)
3517 3518 3519 3520 3521 3522 3523 3524
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IIR);
}

3525
static void ibx_hpd_irq_setup(struct drm_device *dev)
3526
{
3527
	struct drm_i915_private *dev_priv = dev->dev_private;
3528
	struct intel_encoder *intel_encoder;
3529
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
3530 3531

	if (HAS_PCH_IBX(dev)) {
3532
		hotplug_irqs = SDE_HOTPLUG_MASK;
3533
		for_each_intel_encoder(dev, intel_encoder)
3534
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3535
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
3536
	} else {
3537
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3538
		for_each_intel_encoder(dev, intel_encoder)
3539
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3540
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
3541
	}
3542

3543
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3544 3545 3546 3547 3548 3549 3550

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
3551 3552 3553 3554 3555 3556 3557 3558
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
3559 3560
static void ibx_irq_postinstall(struct drm_device *dev)
{
3561
	struct drm_i915_private *dev_priv = dev->dev_private;
3562
	u32 mask;
3563

D
Daniel Vetter 已提交
3564 3565 3566
	if (HAS_PCH_NOP(dev))
		return;

3567
	if (HAS_PCH_IBX(dev))
3568
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3569
	else
3570
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3571

3572
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3573 3574 3575
	I915_WRITE(SDEIMR, ~mask);
}

3576 3577 3578 3579 3580 3581 3582 3583
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3584
	if (HAS_L3_DPF(dev)) {
3585
		/* L3 parity interrupt is always unmasked. */
3586 3587
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3588 3589 3590 3591 3592 3593 3594 3595 3596 3597
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3598
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3599 3600

	if (INTEL_INFO(dev)->gen >= 6) {
3601
		pm_irqs |= dev_priv->pm_rps_events;
3602 3603 3604 3605

		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3606
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3607
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3608 3609 3610
	}
}

3611
static int ironlake_irq_postinstall(struct drm_device *dev)
3612
{
3613
	struct drm_i915_private *dev_priv = dev->dev_private;
3614 3615 3616 3617 3618 3619
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3620
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3621
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3622
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
3623 3624 3625
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3626 3627 3628
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3629 3630
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3631
	}
3632

3633
	dev_priv->irq_mask = ~display_mask;
3634

3635 3636
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3637 3638
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3639
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3640

3641
	gen5_gt_irq_postinstall(dev);
3642

P
Paulo Zanoni 已提交
3643
	ibx_irq_postinstall(dev);
3644

3645
	if (IS_IRONLAKE_M(dev)) {
3646 3647 3648
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3649 3650
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3651
		spin_lock_irq(&dev_priv->irq_lock);
3652
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3653
		spin_unlock_irq(&dev_priv->irq_lock);
3654 3655
	}

3656 3657 3658
	return 0;
}

3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					       PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	POSTING_READ(VLV_IER);
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3697
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					        PIPE_GMBUS_INTERRUPT_STATUS);
	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3729
	if (intel_irqs_enabled(dev_priv))
3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3742
	if (intel_irqs_enabled(dev_priv))
3743 3744 3745
		valleyview_display_irqs_uninstall(dev_priv);
}

J
Jesse Barnes 已提交
3746 3747
static int valleyview_irq_postinstall(struct drm_device *dev)
{
3748
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3749

3750
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3751

3752 3753 3754
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3755
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3756
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
J
Jesse Barnes 已提交
3757 3758 3759
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IER);

3760 3761
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3762
	spin_lock_irq(&dev_priv->irq_lock);
3763 3764
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3765
	spin_unlock_irq(&dev_priv->irq_lock);
3766

J
Jesse Barnes 已提交
3767 3768 3769
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IIR, 0xffffffff);

3770
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3771 3772 3773 3774 3775 3776 3777 3778

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3779 3780 3781 3782

	return 0;
}

3783 3784 3785 3786 3787
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3788
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3789
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3790 3791
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3792
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3793 3794 3795
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3796
		0,
3797 3798
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3799 3800
		};

3801
	dev_priv->pm_irq_mask = 0xffffffff;
3802 3803 3804 3805
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, dev_priv->pm_rps_events);
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3806 3807 3808 3809
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3810 3811
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3812
	int pipe;
3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823

	if (IS_GEN9(dev_priv))
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
	else
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3824 3825 3826
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3827

3828
	for_each_pipe(dev_priv, pipe)
3829
		if (intel_display_power_is_enabled(dev_priv,
3830 3831 3832 3833
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3834

P
Paulo Zanoni 已提交
3835
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
3836 3837 3838 3839 3840 3841
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

P
Paulo Zanoni 已提交
3842 3843
	ibx_irq_pre_postinstall(dev);

3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

	ibx_irq_postinstall(dev);

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3855 3856 3857 3858 3859 3860
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3861 3862 3863
		I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
	u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
		PIPE_CRC_DONE_INTERRUPT_STATUS;
3864 3865 3866 3867 3868 3869
	int pipe;

	/*
	 * Leave vblank interrupts masked initially.  enable/disable will
	 * toggle them based on usage.
	 */
3870
	dev_priv->irq_mask = ~enable_mask;
3871

3872
	for_each_pipe(dev_priv, pipe)
3873 3874
		I915_WRITE(PIPESTAT(pipe), 0xffff);

3875
	spin_lock_irq(&dev_priv->irq_lock);
3876
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3877
	for_each_pipe(dev_priv, pipe)
3878
		i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3879
	spin_unlock_irq(&dev_priv->irq_lock);
3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892

	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, enable_mask);

	gen8_gt_irq_postinstall(dev_priv);

	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3893 3894 3895 3896 3897 3898 3899
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3900
	gen8_irq_reset(dev);
3901 3902
}

J
Jesse Barnes 已提交
3903 3904
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3905
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3906 3907 3908 3909 3910
	int pipe;

	if (!dev_priv)
		return;

3911 3912
	I915_WRITE(VLV_MASTER_IER, 0);

3913
	for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
3914 3915 3916 3917 3918
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(HWSTAM, 0xffffffff);
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3919

3920 3921 3922
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irq(&dev_priv->irq_lock);
3923 3924
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
3925
	spin_unlock_irq(&dev_priv->irq_lock);
3926 3927 3928

	dev_priv->irq_mask = 0;

J
Jesse Barnes 已提交
3929 3930 3931 3932 3933 3934
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

#define GEN8_IRQ_FINI_NDX(type, which)				\
do {								\
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff);	\
	I915_WRITE(GEN8_##type##_IER(which), 0);		\
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
	POSTING_READ(GEN8_##type##_IIR(which));			\
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
} while (0)

#define GEN8_IRQ_FINI(type)				\
do {							\
	I915_WRITE(GEN8_##type##_IMR, 0xffffffff);	\
	I915_WRITE(GEN8_##type##_IER, 0);		\
	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
	POSTING_READ(GEN8_##type##_IIR);		\
	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
} while (0)

	GEN8_IRQ_FINI_NDX(GT, 0);
	GEN8_IRQ_FINI_NDX(GT, 1);
	GEN8_IRQ_FINI_NDX(GT, 2);
	GEN8_IRQ_FINI_NDX(GT, 3);

	GEN8_IRQ_FINI(PCU);

#undef GEN8_IRQ_FINI
#undef GEN8_IRQ_FINI_NDX

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

3977
	for_each_pipe(dev_priv, pipe)
3978 3979 3980 3981 3982 3983 3984 3985
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IIR);
}

3986
static void ironlake_irq_uninstall(struct drm_device *dev)
3987
{
3988
	struct drm_i915_private *dev_priv = dev->dev_private;
3989 3990 3991 3992

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3993
	ironlake_irq_reset(dev);
3994 3995
}

3996
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3997
{
3998
	struct drm_i915_private *dev_priv = dev->dev_private;
3999
	int pipe;
4000

4001
	for_each_pipe(dev_priv, pipe)
4002
		I915_WRITE(PIPESTAT(pipe), 0);
4003 4004 4005
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
4006 4007 4008 4009
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
4010
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

4031 4032
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4033
	spin_lock_irq(&dev_priv->irq_lock);
4034 4035
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4036
	spin_unlock_irq(&dev_priv->irq_lock);
4037

C
Chris Wilson 已提交
4038 4039 4040
	return 0;
}

4041 4042 4043 4044
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
4045
			       int plane, int pipe, u32 iir)
4046
{
4047
	struct drm_i915_private *dev_priv = dev->dev_private;
4048
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4049

4050
	if (!intel_pipe_handle_vblank(dev, pipe))
4051 4052 4053
		return false;

	if ((iir & flip_pending) == 0)
4054
		goto check_page_flip;
4055

4056
	intel_prepare_page_flip(dev, plane);
4057 4058 4059 4060 4061 4062 4063 4064

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
4065
		goto check_page_flip;
4066 4067 4068

	intel_finish_page_flip(dev, pipe);
	return true;
4069 4070 4071 4072

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
4073 4074
}

4075
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
4076
{
4077
	struct drm_device *dev = arg;
4078
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4096
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
4097
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4098 4099 4100
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
C
Chris Wilson 已提交
4101

4102
		for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
4103 4104 4105 4106 4107 4108
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
4109
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
4110 4111
				I915_WRITE(reg, pipe_stats[pipe]);
		}
4112
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
4113 4114 4115 4116

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

4117
		i915_update_dri1_breadcrumb(dev);
C
Chris Wilson 已提交
4118 4119 4120 4121

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

4122
		for_each_pipe(dev_priv, pipe) {
4123
			int plane = pipe;
4124
			if (HAS_FBC(dev))
4125 4126
				plane = !plane;

4127
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4128 4129
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
4130

4131
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4132
				i9xx_pipe_crc_irq_handler(dev, pipe);
4133 4134 4135

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
4136
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
4137
		}
C
Chris Wilson 已提交
4138 4139 4140 4141 4142 4143 4144 4145 4146

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
4147
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
4148 4149
	int pipe;

4150
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
4151 4152 4153 4154 4155 4156 4157 4158 4159
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

4160 4161
static void i915_irq_preinstall(struct drm_device * dev)
{
4162
	struct drm_i915_private *dev_priv = dev->dev_private;
4163 4164 4165 4166 4167 4168 4169
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4170
	I915_WRITE16(HWSTAM, 0xeffe);
4171
	for_each_pipe(dev_priv, pipe)
4172 4173 4174 4175 4176 4177 4178 4179
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
4180
	struct drm_i915_private *dev_priv = dev->dev_private;
4181
	u32 enable_mask;
4182

4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

4201
	if (I915_HAS_HOTPLUG(dev)) {
4202 4203 4204
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

4205 4206 4207 4208 4209 4210 4211 4212 4213 4214
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4215
	i915_enable_asle_pipestat(dev);
4216

4217 4218
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4219
	spin_lock_irq(&dev_priv->irq_lock);
4220 4221
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4222
	spin_unlock_irq(&dev_priv->irq_lock);
4223

4224 4225 4226
	return 0;
}

4227 4228 4229 4230 4231 4232
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
4233
	struct drm_i915_private *dev_priv = dev->dev_private;
4234 4235
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

4236
	if (!intel_pipe_handle_vblank(dev, pipe))
4237 4238 4239
		return false;

	if ((iir & flip_pending) == 0)
4240
		goto check_page_flip;
4241 4242 4243 4244 4245 4246 4247 4248 4249 4250

	intel_prepare_page_flip(dev, plane);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
4251
		goto check_page_flip;
4252 4253 4254

	intel_finish_page_flip(dev, pipe);
	return true;
4255 4256 4257 4258

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
4259 4260
}

4261
static irqreturn_t i915_irq_handler(int irq, void *arg)
4262
{
4263
	struct drm_device *dev = arg;
4264
	struct drm_i915_private *dev_priv = dev->dev_private;
4265
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
4266 4267 4268 4269
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
4270 4271

	iir = I915_READ(IIR);
4272 4273
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
4274
		bool blc_event = false;
4275 4276 4277 4278 4279 4280

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4281
		spin_lock(&dev_priv->irq_lock);
4282
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4283 4284 4285
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
4286

4287
		for_each_pipe(dev_priv, pipe) {
4288 4289 4290
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

4291
			/* Clear the PIPE*STAT regs before the IIR */
4292 4293
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4294
				irq_received = true;
4295 4296
			}
		}
4297
		spin_unlock(&dev_priv->irq_lock);
4298 4299 4300 4301 4302

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
4303 4304 4305
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4306

4307
		I915_WRITE(IIR, iir & ~flip_mask);
4308 4309 4310 4311 4312
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

4313
		for_each_pipe(dev_priv, pipe) {
4314
			int plane = pipe;
4315
			if (HAS_FBC(dev))
4316
				plane = !plane;
4317

4318
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4319 4320
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4321 4322 4323

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4324 4325

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4326
				i9xx_pipe_crc_irq_handler(dev, pipe);
4327 4328 4329

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
4330
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
4351
		ret = IRQ_HANDLED;
4352
		iir = new_iir;
4353
	} while (iir & ~flip_mask);
4354

4355
	i915_update_dri1_breadcrumb(dev);
4356

4357 4358 4359 4360 4361
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
4362
	struct drm_i915_private *dev_priv = dev->dev_private;
4363 4364 4365 4366 4367 4368 4369
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4370
	I915_WRITE16(HWSTAM, 0xffff);
4371
	for_each_pipe(dev_priv, pipe) {
4372
		/* Clear enable bits; then clear status bits */
4373
		I915_WRITE(PIPESTAT(pipe), 0);
4374 4375
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
4376 4377 4378 4379 4380 4381 4382 4383
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4384
	struct drm_i915_private *dev_priv = dev->dev_private;
4385 4386
	int pipe;

4387 4388
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4389 4390

	I915_WRITE(HWSTAM, 0xeffe);
4391
	for_each_pipe(dev_priv, pipe)
4392 4393 4394 4395 4396 4397 4398 4399
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4400
	struct drm_i915_private *dev_priv = dev->dev_private;
4401
	u32 enable_mask;
4402 4403 4404
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
4405
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4406
			       I915_DISPLAY_PORT_INTERRUPT |
4407 4408 4409 4410 4411 4412 4413
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4414 4415
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4416 4417 4418 4419
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
4420

4421 4422
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4423
	spin_lock_irq(&dev_priv->irq_lock);
4424 4425 4426
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4427
	spin_unlock_irq(&dev_priv->irq_lock);
4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4448 4449 4450
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

4451
	i915_enable_asle_pipestat(dev);
4452 4453 4454 4455

	return 0;
}

4456
static void i915_hpd_irq_setup(struct drm_device *dev)
4457
{
4458
	struct drm_i915_private *dev_priv = dev->dev_private;
4459
	struct intel_encoder *intel_encoder;
4460 4461
	u32 hotplug_en;

4462 4463
	assert_spin_locked(&dev_priv->irq_lock);

4464 4465 4466 4467
	if (I915_HAS_HOTPLUG(dev)) {
		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
		/* Note HDMI and DP share hotplug bits */
4468
		/* enable bits are the same for all generations */
4469
		for_each_intel_encoder(dev, intel_encoder)
4470 4471
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4472 4473 4474 4475 4476 4477
		/* Programming the CRT detection parameters tends
		   to generate a spurious hotplug event about three
		   seconds later.  So just do it once.
		*/
		if (IS_G4X(dev))
			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4478
		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4479
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4480

4481 4482 4483
		/* Ignore TV since it's buggy */
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}
4484 4485
}

4486
static irqreturn_t i965_irq_handler(int irq, void *arg)
4487
{
4488
	struct drm_device *dev = arg;
4489
	struct drm_i915_private *dev_priv = dev->dev_private;
4490 4491 4492
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4493 4494 4495
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4496 4497 4498 4499

	iir = I915_READ(IIR);

	for (;;) {
4500
		bool irq_received = (iir & ~flip_mask) != 0;
4501 4502
		bool blc_event = false;

4503 4504 4505 4506 4507
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4508
		spin_lock(&dev_priv->irq_lock);
4509
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4510 4511 4512
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
4513

4514
		for_each_pipe(dev_priv, pipe) {
4515 4516 4517 4518 4519 4520 4521 4522
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4523
				irq_received = true;
4524 4525
			}
		}
4526
		spin_unlock(&dev_priv->irq_lock);
4527 4528 4529 4530 4531 4532 4533

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4534 4535
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4536

4537
		I915_WRITE(IIR, iir & ~flip_mask);
4538 4539 4540 4541 4542 4543 4544
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

4545
		for_each_pipe(dev_priv, pipe) {
4546
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4547 4548
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4549 4550 4551

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4552 4553

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4554
				i9xx_pipe_crc_irq_handler(dev, pipe);
4555

4556 4557
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
4558
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
4559
		}
4560 4561 4562 4563

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

4564 4565 4566
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

4585
	i915_update_dri1_breadcrumb(dev);
4586

4587 4588 4589 4590 4591
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4592
	struct drm_i915_private *dev_priv = dev->dev_private;
4593 4594 4595 4596 4597
	int pipe;

	if (!dev_priv)
		return;

4598 4599
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4600 4601

	I915_WRITE(HWSTAM, 0xffffffff);
4602
	for_each_pipe(dev_priv, pipe)
4603 4604 4605 4606
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4607
	for_each_pipe(dev_priv, pipe)
4608 4609 4610 4611 4612
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4613
static void intel_hpd_irq_reenable_work(struct work_struct *work)
4614
{
4615 4616 4617
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     hotplug_reenable_work.work);
4618 4619 4620 4621
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	int i;

4622 4623
	intel_runtime_pm_get(dev_priv);

4624
	spin_lock_irq(&dev_priv->irq_lock);
4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638
	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
		struct drm_connector *connector;

		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
			continue;

		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;

		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_connector *intel_connector = to_intel_connector(connector);

			if (intel_connector->encoder->hpd_pin == i) {
				if (connector->polled != intel_connector->polled)
					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4639
							 connector->name);
4640 4641 4642 4643 4644 4645 4646 4647
				connector->polled = intel_connector->polled;
				if (!connector->polled)
					connector->polled = DRM_CONNECTOR_POLL_HPD;
			}
		}
	}
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4648
	spin_unlock_irq(&dev_priv->irq_lock);
4649 4650

	intel_runtime_pm_put(dev_priv);
4651 4652
}

4653 4654
void intel_irq_init(struct drm_device *dev)
{
4655 4656 4657
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
4658
	INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
4659
	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4660
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4661
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4662

4663
	/* Let's track the enabled rps events */
4664 4665
	if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev))
		/* WaGsvRC0ResidencyMethod:vlv */
4666 4667 4668
		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4669

4670 4671
	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
		    i915_hangcheck_elapsed,
4672
		    (unsigned long) dev);
4673
	INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
4674
			  intel_hpd_irq_reenable_work);
4675

4676
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4677

4678 4679 4680
	/* Haven't installed the IRQ handler yet */
	dev_priv->pm._irqs_disabled = true;

4681 4682 4683 4684
	if (IS_GEN2(dev)) {
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
4685 4686
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4687 4688 4689
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4690 4691
	}

4692 4693 4694 4695 4696 4697 4698 4699
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
	if (!IS_GEN2(dev))
		dev->vblank_disable_immediate = true;

4700
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4701
		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4702 4703
		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
	}
4704

4705 4706 4707 4708 4709 4710 4711 4712 4713
	if (IS_CHERRYVIEW(dev)) {
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
4714 4715 4716 4717 4718 4719
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4720
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4721
	} else if (INTEL_INFO(dev)->gen >= 8) {
4722
		dev->driver->irq_handler = gen8_irq_handler;
4723
		dev->driver->irq_preinstall = gen8_irq_reset;
4724 4725 4726 4727 4728
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4729 4730
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4731
		dev->driver->irq_preinstall = ironlake_irq_reset;
4732 4733 4734 4735
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4736
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4737
	} else {
C
Chris Wilson 已提交
4738 4739 4740 4741 4742
		if (INTEL_INFO(dev)->gen == 2) {
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4743 4744 4745 4746 4747
		} else if (INTEL_INFO(dev)->gen == 3) {
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
4748
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4749
		} else {
4750 4751 4752 4753
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
4754
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4755
		}
4756 4757 4758 4759
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4760 4761 4762 4763

void intel_hpd_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4764 4765 4766
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
	int i;
4767

4768 4769 4770 4771 4772 4773 4774
	for (i = 1; i < HPD_NUM_PINS; i++) {
		dev_priv->hpd_stats[i].hpd_cnt = 0;
		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
4775 4776 4777
		if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
		if (intel_connector->mst_port)
4778 4779
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
4780 4781 4782

	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked checks happy. */
4783
	spin_lock_irq(&dev_priv->irq_lock);
4784 4785
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4786
	spin_unlock_irq(&dev_priv->irq_lock);
4787
}
4788

4789
/* Disable interrupts so we can allow runtime PM. */
4790
void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
4791 4792 4793
{
	struct drm_i915_private *dev_priv = dev->dev_private;

4794
	dev->driver->irq_uninstall(dev);
4795
	dev_priv->pm._irqs_disabled = true;
4796 4797
}

4798
/* Restore interrupts so we can recover from runtime PM. */
4799
void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
4800 4801 4802
{
	struct drm_i915_private *dev_priv = dev->dev_private;

4803
	dev_priv->pm._irqs_disabled = false;
4804 4805
	dev->driver->irq_preinstall(dev);
	dev->driver->irq_postinstall(dev);
4806
}