i915_irq.c 117.4 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48
static const u32 hpd_ibx[HPD_NUM_PINS] = {
49 50 51 52 53 54 55
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

56
static const u32 hpd_cpt[HPD_NUM_PINS] = {
57
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
58
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59 60 61 62 63
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

64
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
65 66 67 68 69 70 71 72
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

73
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
74 75 76 77 78 79 80 81
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

82
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
83 84 85 86 87 88 89 90
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

91 92 93 94 95 96
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

97
/* IIR can theoretically queue up two events. Be paranoid. */
98
#define GEN8_IRQ_RESET_NDX(type, which) do { \
99 100 101 102 103 104 105 106 107
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

108
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
109
	I915_WRITE(type##IMR, 0xffffffff); \
110
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
111
	I915_WRITE(type##IER, 0); \
112 113 114 115
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
116 117
} while (0)

118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
133
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
134
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
135
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
136 137
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
138 139 140
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
141
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
142
	I915_WRITE(type##IER, (ier_val)); \
143 144
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
145 146
} while (0)

147 148
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);

149
/* For display hotplug interrupt */
150
void
151
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
152
{
153 154
	assert_spin_locked(&dev_priv->irq_lock);

155
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
156 157
		return;

158 159 160
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
161
		POSTING_READ(DEIMR);
162 163 164
	}
}

165
void
166
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
167
{
168 169
	assert_spin_locked(&dev_priv->irq_lock);

170
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
171 172
		return;

173 174 175
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
176
		POSTING_READ(DEIMR);
177 178 179
	}
}

P
Paulo Zanoni 已提交
180 181 182 183 184 185 186 187 188 189 190 191
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

192 193
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

194
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
195 196
		return;

P
Paulo Zanoni 已提交
197 198 199 200 201 202
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

203
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
204 205 206 207
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

208
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
209 210 211 212
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

213 214 215 216 217
static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

218 219 220 221 222
static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

223 224 225 226 227
static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
228 229 230 231 232 233 234 235 236 237
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
238
	uint32_t new_val;
P
Paulo Zanoni 已提交
239

240 241
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
242 243
	assert_spin_locked(&dev_priv->irq_lock);

244
	new_val = dev_priv->pm_irq_mask;
245 246 247
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

248 249
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
250 251
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
		POSTING_READ(gen6_pm_imr(dev_priv));
252
	}
P
Paulo Zanoni 已提交
253 254
}

255
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
256
{
257 258 259
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
260 261 262
	snb_update_pm_irq(dev_priv, mask, mask);
}

263 264
static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
				  uint32_t mask)
P
Paulo Zanoni 已提交
265 266 267 268
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

269 270 271 272 273 274 275 276
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	__gen6_disable_pm_irq(dev_priv, mask);
}

I
Imre Deak 已提交
277 278 279 280 281 282 283 284 285
void gen6_reset_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t reg = gen6_pm_iir(dev_priv);

	spin_lock_irq(&dev_priv->irq_lock);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	POSTING_READ(reg);
286
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
287 288 289
	spin_unlock_irq(&dev_priv->irq_lock);
}

290 291 292 293 294
void gen6_enable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	spin_lock_irq(&dev_priv->irq_lock);
295

296
	WARN_ON(dev_priv->rps.pm_iir);
I
Imre Deak 已提交
297
	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
298
	dev_priv->rps.interrupts_enabled = true;
299 300
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
				dev_priv->pm_rps_events);
301
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
302

303 304 305
	spin_unlock_irq(&dev_priv->irq_lock);
}

306 307 308
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
	/*
309
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
310
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
311 312
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
313 314 315 316 317 318 319 320 321 322
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;

	return mask;
}

323 324 325 326
void gen6_disable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

I
Imre Deak 已提交
327 328 329 330 331 332
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
	spin_unlock_irq(&dev_priv->irq_lock);

	cancel_work_sync(&dev_priv->rps.work);

333 334
	spin_lock_irq(&dev_priv->irq_lock);

335
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
336 337

	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
338 339
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
				~dev_priv->pm_rps_events);
340 341 342 343

	spin_unlock_irq(&dev_priv->irq_lock);

	synchronize_irq(dev->irq);
344 345
}

346 347 348 349 350 351
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
352 353 354
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
355 356 357 358 359
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

360 361
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

362 363
	assert_spin_locked(&dev_priv->irq_lock);

364
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
365 366
		return;

367 368 369
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
370

D
Daniel Vetter 已提交
371
static void
372 373
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
374
{
375
	u32 reg = PIPESTAT(pipe);
376
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
377

378
	assert_spin_locked(&dev_priv->irq_lock);
379
	WARN_ON(!intel_irqs_enabled(dev_priv));
380

381 382 383 384
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
385 386 387
		return;

	if ((pipestat & enable_mask) == enable_mask)
388 389
		return;

390 391
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

392
	/* Enable the interrupt, clear any pending status */
393
	pipestat |= enable_mask | status_mask;
394 395
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
396 397
}

D
Daniel Vetter 已提交
398
static void
399 400
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
401
{
402
	u32 reg = PIPESTAT(pipe);
403
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
404

405
	assert_spin_locked(&dev_priv->irq_lock);
406
	WARN_ON(!intel_irqs_enabled(dev_priv));
407

408 409 410 411
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
412 413
		return;

414 415 416
	if ((pipestat & enable_mask) == 0)
		return;

417 418
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

419
	pipestat &= ~enable_mask;
420 421
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
422 423
}

424 425 426 427 428
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
429 430
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
431 432 433
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
434 435 436 437 438 439
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
440 441 442 443 444 445 446 447 448 449 450 451

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

452 453 454 455 456 457
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

458 459 460 461 462
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
463 464 465 466 467 468 469 470 471
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

472 473 474 475 476
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
477 478 479
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

480
/**
481
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
482
 */
483
static void i915_enable_asle_pipestat(struct drm_device *dev)
484
{
485
	struct drm_i915_private *dev_priv = dev->dev_private;
486

487 488 489
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

490
	spin_lock_irq(&dev_priv->irq_lock);
491

492
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
493
	if (INTEL_INFO(dev)->gen >= 4)
494
		i915_enable_pipestat(dev_priv, PIPE_A,
495
				     PIPE_LEGACY_BLC_EVENT_STATUS);
496

497
	spin_unlock_irq(&dev_priv->irq_lock);
498 499
}

500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

550 551 552 553 554 555
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

556 557 558
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
559
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
560
{
561
	struct drm_i915_private *dev_priv = dev->dev_private;
562 563
	unsigned long high_frame;
	unsigned long low_frame;
564
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
565 566
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
567
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
568

569 570 571 572 573
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
574

575 576 577 578 579 580
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

581 582
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
583

584 585 586 587 588 589
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
590
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
591
		low   = I915_READ(low_frame);
592
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
593 594
	} while (high1 != high2);

595
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
596
	pixel = low & PIPE_PIXEL_MASK;
597
	low >>= PIPE_FRAME_LOW_SHIFT;
598 599 600 601 602 603

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
604
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
605 606
}

607
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
608
{
609
	struct drm_i915_private *dev_priv = dev->dev_private;
610
	int reg = PIPE_FRMCOUNT_GM45(pipe);
611 612 613 614

	return I915_READ(reg);
}

615 616 617
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

618 619 620 621
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
622
	const struct drm_display_mode *mode = &crtc->base.hwmode;
623
	enum pipe pipe = crtc->pipe;
624
	int position, vtotal;
625

626
	vtotal = mode->crtc_vtotal;
627 628 629 630 631 632 633 634 635
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
	else
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;

	/*
636 637
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
638
	 */
639
	return (position + crtc->scanline_offset) % vtotal;
640 641
}

642
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
643 644
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
645
{
646 647 648
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
649
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
650
	int position;
651
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
652 653
	bool in_vbl = true;
	int ret = 0;
654
	unsigned long irqflags;
655

656
	if (WARN_ON(!mode->crtc_clock)) {
657
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
658
				 "pipe %c\n", pipe_name(pipe));
659 660 661
		return 0;
	}

662
	htotal = mode->crtc_htotal;
663
	hsync_start = mode->crtc_hsync_start;
664 665 666
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
667

668 669 670 671 672 673
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

674 675
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

676 677 678 679 680 681
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
682

683 684 685 686 687 688
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

689
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
690 691 692
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
693
		position = __intel_get_crtc_scanline(intel_crtc);
694 695 696 697 698
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
699
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
700

701 702 703 704
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
705

706 707 708 709 710 711 712 713 714 715 716 717
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

718 719 720 721 722 723 724 725 726 727
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
728 729
	}

730 731 732 733 734 735 736 737
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

738 739 740 741 742 743 744 745 746 747 748 749
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
750

751
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
752 753 754 755 756 757
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
758 759 760

	/* In vblank? */
	if (in_vbl)
761
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
762 763 764 765

	return ret;
}

766 767 768 769 770 771 772 773 774 775 776 777 778
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

779
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
780 781 782 783
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
784
	struct drm_crtc *crtc;
785

786
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
787
		DRM_ERROR("Invalid crtc %d\n", pipe);
788 789 790 791
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
792 793 794 795 796 797
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

798
	if (!crtc->hwmode.crtc_clock) {
799 800 801
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
802 803

	/* Helper routine in DRM core does all the work: */
804 805
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
806
						     crtc,
807
						     &crtc->hwmode);
808 809
}

810
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
811
{
812
	struct drm_i915_private *dev_priv = dev->dev_private;
813
	u32 busy_up, busy_down, max_avg, min_avg;
814 815
	u8 new_delay;

816
	spin_lock(&mchdev_lock);
817

818 819
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

820
	new_delay = dev_priv->ips.cur_delay;
821

822
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
823 824
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
825 826 827 828
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
829
	if (busy_up > max_avg) {
830 831 832 833
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
834
	} else if (busy_down < min_avg) {
835 836 837 838
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
839 840
	}

841
	if (ironlake_set_drps(dev, new_delay))
842
		dev_priv->ips.cur_delay = new_delay;
843

844
	spin_unlock(&mchdev_lock);
845

846 847 848
	return;
}

C
Chris Wilson 已提交
849
static void notify_ring(struct intel_engine_cs *ring)
850
{
851
	if (!intel_ring_initialized(ring))
852 853
		return;

854
	trace_i915_gem_request_notify(ring);
855

856 857 858
	wake_up_all(&ring->irq_queue);
}

859 860
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
861
{
862 863 864 865
	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
866

867 868 869 870 871 872
static bool vlv_c0_above(struct drm_i915_private *dev_priv,
			 const struct intel_rps_ei *old,
			 const struct intel_rps_ei *now,
			 int threshold)
{
	u64 time, c0;
873

874 875
	if (old->cz_clock == 0)
		return false;
876

877 878
	time = now->cz_clock - old->cz_clock;
	time *= threshold * dev_priv->mem_freq;
879

880 881 882
	/* Workload can be split between render + media, e.g. SwapBuffers
	 * being blitted in X after being rendered in mesa. To account for
	 * this we need to combine both engines into our activity counter.
883
	 */
884 885 886
	c0 = now->render_c0 - old->render_c0;
	c0 += now->media_c0 - old->media_c0;
	c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
887

888
	return c0 >= time;
889 890
}

891
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
892
{
893 894 895
	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
}
896

897 898 899 900
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	struct intel_rps_ei now;
	u32 events = 0;
901

902
	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
903
		return 0;
904

905 906 907
	vlv_c0_read(dev_priv, &now);
	if (now.cz_clock == 0)
		return 0;
908

909 910 911
	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
		if (!vlv_c0_above(dev_priv,
				  &dev_priv->rps.down_ei, &now,
912
				  dev_priv->rps.down_threshold))
913 914 915
			events |= GEN6_PM_RP_DOWN_THRESHOLD;
		dev_priv->rps.down_ei = now;
	}
916

917 918 919
	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		if (vlv_c0_above(dev_priv,
				 &dev_priv->rps.up_ei, &now,
920
				 dev_priv->rps.up_threshold))
921 922
			events |= GEN6_PM_RP_UP_THRESHOLD;
		dev_priv->rps.up_ei = now;
923 924
	}

925
	return events;
926 927
}

928 929 930 931 932 933 934 935 936 937 938 939
static bool any_waiters(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *ring;
	int i;

	for_each_ring(ring, dev_priv, i)
		if (ring->irq_refcount)
			return true;

	return false;
}

940
static void gen6_pm_rps_work(struct work_struct *work)
941
{
942 943
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
944 945
	bool client_boost;
	int new_delay, adj, min, max;
P
Paulo Zanoni 已提交
946
	u32 pm_iir;
947

948
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
949 950 951 952 953
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
954 955
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
956 957
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
958 959
	client_boost = dev_priv->rps.client_boost;
	dev_priv->rps.client_boost = false;
960
	spin_unlock_irq(&dev_priv->irq_lock);
961

962
	/* Make sure we didn't queue anything we're not going to process. */
963
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
964

965
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
966 967
		return;

968
	mutex_lock(&dev_priv->rps.hw_lock);
969

970 971
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

972
	adj = dev_priv->rps.last_adj;
973
	new_delay = dev_priv->rps.cur_freq;
974 975 976 977 978 979 980
	min = dev_priv->rps.min_freq_softlimit;
	max = dev_priv->rps.max_freq_softlimit;

	if (client_boost) {
		new_delay = dev_priv->rps.max_freq_softlimit;
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
981 982
		if (adj > 0)
			adj *= 2;
983 984
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
985 986 987 988
		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
989
		if (new_delay < dev_priv->rps.efficient_freq - adj) {
990
			new_delay = dev_priv->rps.efficient_freq;
991 992
			adj = 0;
		}
993 994
	} else if (any_waiters(dev_priv)) {
		adj = 0;
995
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
996 997
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
998
		else
999
			new_delay = dev_priv->rps.min_freq_softlimit;
1000 1001 1002 1003
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1004 1005
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1006
	} else { /* unknown event */
1007
		adj = 0;
1008
	}
1009

1010 1011
	dev_priv->rps.last_adj = adj;

1012 1013 1014
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1015
	new_delay += adj;
1016
	new_delay = clamp_t(int, new_delay, min, max);
1017

1018
	intel_set_rps(dev_priv->dev, new_delay);
1019

1020
	mutex_unlock(&dev_priv->rps.hw_lock);
1021 1022
}

1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1035 1036
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1037
	u32 error_status, row, bank, subbank;
1038
	char *parity_event[6];
1039
	uint32_t misccpctl;
1040
	uint8_t slice = 0;
1041 1042 1043 1044 1045 1046 1047

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1048 1049 1050 1051
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1052 1053 1054 1055
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1056 1057
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1058

1059 1060 1061
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1062

1063
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1064

1065
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1066

1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1082
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1083
				   KOBJ_CHANGE, parity_event);
1084

1085 1086
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1087

1088 1089 1090 1091 1092
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1093

1094
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1095

1096 1097
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1098
	spin_lock_irq(&dev_priv->irq_lock);
1099
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1100
	spin_unlock_irq(&dev_priv->irq_lock);
1101 1102

	mutex_unlock(&dev_priv->dev->struct_mutex);
1103 1104
}

1105
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1106
{
1107
	struct drm_i915_private *dev_priv = dev->dev_private;
1108

1109
	if (!HAS_L3_DPF(dev))
1110 1111
		return;

1112
	spin_lock(&dev_priv->irq_lock);
1113
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1114
	spin_unlock(&dev_priv->irq_lock);
1115

1116 1117 1118 1119 1120 1121 1122
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1123
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1124 1125
}

1126 1127 1128 1129 1130 1131
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
C
Chris Wilson 已提交
1132
		notify_ring(&dev_priv->ring[RCS]);
1133
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
1134
		notify_ring(&dev_priv->ring[VCS]);
1135 1136
}

1137 1138 1139 1140 1141
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1142 1143
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
C
Chris Wilson 已提交
1144
		notify_ring(&dev_priv->ring[RCS]);
1145
	if (gt_iir & GT_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
1146
		notify_ring(&dev_priv->ring[VCS]);
1147
	if (gt_iir & GT_BLT_USER_INTERRUPT)
C
Chris Wilson 已提交
1148
		notify_ring(&dev_priv->ring[BCS]);
1149

1150 1151
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1152 1153
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1154

1155 1156
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1157 1158
}

C
Chris Wilson 已提交
1159
static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1160 1161 1162 1163 1164
				       u32 master_ctl)
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
C
Chris Wilson 已提交
1165
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
1166
		if (tmp) {
1167
			I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
1168
			ret = IRQ_HANDLED;
1169

C
Chris Wilson 已提交
1170 1171 1172 1173 1174 1175 1176 1177 1178
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[RCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[RCS]);

			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[BCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[BCS]);
1179 1180 1181 1182
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1183
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
C
Chris Wilson 已提交
1184
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
1185
		if (tmp) {
1186
			I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
1187
			ret = IRQ_HANDLED;
1188

C
Chris Wilson 已提交
1189 1190 1191 1192
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VCS]);
1193

C
Chris Wilson 已提交
1194 1195 1196 1197
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VCS2]);
1198
		} else
1199
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1200 1201
	}

1202
	if (master_ctl & GEN8_GT_VECS_IRQ) {
C
Chris Wilson 已提交
1203
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1204
		if (tmp) {
C
Chris Wilson 已提交
1205
			I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1206
			ret = IRQ_HANDLED;
1207

C
Chris Wilson 已提交
1208 1209 1210 1211
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VECS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VECS]);
1212 1213 1214 1215
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1216
	if (master_ctl & GEN8_GT_PM_IRQ) {
C
Chris Wilson 已提交
1217
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
1218
		if (tmp & dev_priv->pm_rps_events) {
1219 1220
			I915_WRITE_FW(GEN8_GT_IIR(2),
				      tmp & dev_priv->pm_rps_events);
1221
			ret = IRQ_HANDLED;
1222
			gen6_rps_irq_handler(dev_priv, tmp);
1223 1224 1225 1226
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1227 1228 1229
	return ret;
}

1230
static bool pch_port_hotplug_long_detect(enum port port, u32 val)
1231 1232 1233
{
	switch (port) {
	case PORT_B:
1234
		return val & PORTB_HOTPLUG_LONG_DETECT;
1235
	case PORT_C:
1236
		return val & PORTC_HOTPLUG_LONG_DETECT;
1237
	case PORT_D:
1238 1239 1240
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1241 1242 1243
	}
}

1244
static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
1245 1246 1247
{
	switch (port) {
	case PORT_B:
1248
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1249
	case PORT_C:
1250
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1251
	case PORT_D:
1252 1253 1254
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1255 1256 1257
	}
}

1258
/* Get a bit mask of pins that have triggered, and which ones may be long. */
1259
static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1260
			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1261 1262
			     const u32 hpd[HPD_NUM_PINS],
			     bool long_pulse_detect(enum port port, u32 val))
1263
{
1264
	enum port port;
1265 1266 1267 1268 1269 1270
	int i;

	*pin_mask = 0;
	*long_mask = 0;

	for_each_hpd_pin(i) {
1271 1272
		if ((hpd[i] & hotplug_trigger) == 0)
			continue;
1273

1274 1275 1276
		*pin_mask |= BIT(i);

		port = intel_hpd_pin_to_port(i);
1277
		if (long_pulse_detect(port, dig_hotplug_reg))
1278
			*long_mask |= BIT(i);
1279 1280 1281 1282 1283 1284 1285
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask);

}

1286 1287
static void gmbus_irq_handler(struct drm_device *dev)
{
1288
	struct drm_i915_private *dev_priv = dev->dev_private;
1289 1290

	wake_up_all(&dev_priv->gmbus_wait_queue);
1291 1292
}

1293 1294
static void dp_aux_irq_handler(struct drm_device *dev)
{
1295
	struct drm_i915_private *dev_priv = dev->dev_private;
1296 1297

	wake_up_all(&dev_priv->gmbus_wait_queue);
1298 1299
}

1300
#if defined(CONFIG_DEBUG_FS)
1301 1302 1303 1304
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1305 1306 1307 1308
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1309
	int head, tail;
1310

1311 1312
	spin_lock(&pipe_crc->lock);

1313
	if (!pipe_crc->entries) {
1314
		spin_unlock(&pipe_crc->lock);
1315
		DRM_DEBUG_KMS("spurious interrupt\n");
1316 1317 1318
		return;
	}

1319 1320
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1321 1322

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1323
		spin_unlock(&pipe_crc->lock);
1324 1325 1326 1327 1328
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1329

1330
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1331 1332 1333 1334 1335
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1336 1337

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1338 1339 1340
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1341 1342

	wake_up_interruptible(&pipe_crc->wq);
1343
}
1344 1345 1346 1347 1348 1349 1350 1351
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1352

1353
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1354 1355 1356
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1357 1358 1359
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1360 1361
}

1362
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1363 1364 1365
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1366 1367 1368 1369 1370 1371
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1372
}
1373

1374
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1375 1376
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1388

1389 1390 1391 1392 1393
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1394
}
1395

1396 1397 1398 1399
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1400
{
1401
	if (pm_iir & dev_priv->pm_rps_events) {
1402
		spin_lock(&dev_priv->irq_lock);
1403
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1404 1405 1406 1407
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
			queue_work(dev_priv->wq, &dev_priv->rps.work);
		}
1408
		spin_unlock(&dev_priv->irq_lock);
1409 1410
	}

1411 1412 1413
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1414 1415
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
C
Chris Wilson 已提交
1416
			notify_ring(&dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1417

1418 1419
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1420
	}
1421 1422
}

1423 1424 1425 1426 1427 1428 1429 1430
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	if (!drm_handle_vblank(dev, pipe))
		return false;

	return true;
}

1431 1432 1433
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1434
	u32 pipe_stats[I915_MAX_PIPES] = { };
1435 1436
	int pipe;

1437
	spin_lock(&dev_priv->irq_lock);
1438
	for_each_pipe(dev_priv, pipe) {
1439
		int reg;
1440
		u32 mask, iir_bit = 0;
1441

1442 1443 1444 1445 1446 1447 1448
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1449 1450 1451

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1452 1453 1454 1455 1456 1457 1458 1459

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1460 1461 1462
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1463 1464 1465 1466 1467
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1468 1469 1470
			continue;

		reg = PIPESTAT(pipe);
1471 1472
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1473 1474 1475 1476

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1477 1478
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1479 1480
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1481
	spin_unlock(&dev_priv->irq_lock);
1482

1483
	for_each_pipe(dev_priv, pipe) {
1484 1485 1486
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1487

1488
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1489 1490 1491 1492 1493 1494 1495
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

1496 1497
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1498 1499 1500 1501 1502 1503
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1504 1505 1506 1507
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1508
	u32 pin_mask, long_mask;
1509

1510 1511
	if (!hotplug_status)
		return;
1512

1513 1514 1515 1516 1517 1518
	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
	/*
	 * Make sure hotplug status is cleared before we clear IIR, or else we
	 * may miss hotplug events.
	 */
	POSTING_READ(PORT_HOTPLUG_STAT);
1519

1520 1521
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1522

1523 1524 1525
		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   hotplug_trigger, hpd_status_g4x,
				   i9xx_port_hotplug_long_detect);
1526
		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1527 1528 1529

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
			dp_aux_irq_handler(dev);
1530 1531
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1532

1533 1534 1535
		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   hotplug_trigger, hpd_status_g4x,
				   i9xx_port_hotplug_long_detect);
1536
		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1537
	}
1538 1539
}

1540
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1541
{
1542
	struct drm_device *dev = arg;
1543
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1544 1545 1546
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

1547 1548 1549
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

J
Jesse Barnes 已提交
1550
	while (true) {
1551 1552
		/* Find, clear, then process each source of interrupt */

J
Jesse Barnes 已提交
1553
		gt_iir = I915_READ(GTIIR);
1554 1555 1556
		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);

J
Jesse Barnes 已提交
1557
		pm_iir = I915_READ(GEN6_PMIIR);
1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

		iir = I915_READ(VLV_IIR);
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
J
Jesse Barnes 已提交
1568 1569 1570 1571 1572 1573

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1574 1575
		if (gt_iir)
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1576
		if (pm_iir)
1577
			gen6_rps_irq_handler(dev_priv, pm_iir);
1578 1579 1580
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
J
Jesse Barnes 已提交
1581 1582 1583 1584 1585 1586
	}

out:
	return ret;
}

1587 1588
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1589
	struct drm_device *dev = arg;
1590 1591 1592 1593
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl, iir;
	irqreturn_t ret = IRQ_NONE;

1594 1595 1596
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1597 1598 1599
	for (;;) {
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1600

1601 1602
		if (master_ctl == 0 && iir == 0)
			break;
1603

1604 1605
		ret = IRQ_HANDLED;

1606
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1607

1608
		/* Find, clear, then process each source of interrupt */
1609

1610 1611 1612 1613 1614 1615
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
1616

C
Chris Wilson 已提交
1617
		gen8_gt_irq_handler(dev_priv, master_ctl);
1618

1619 1620 1621
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
1622

1623 1624 1625
		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
		POSTING_READ(GEN8_MASTER_IRQ);
	}
1626

1627 1628 1629
	return ret;
}

1630
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1631
{
1632
	struct drm_i915_private *dev_priv = dev->dev_private;
1633
	int pipe;
1634
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1635

1636 1637 1638 1639 1640
	if (hotplug_trigger) {
		u32 dig_hotplug_reg, pin_mask, long_mask;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1641

1642 1643 1644
		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   dig_hotplug_reg, hpd_ibx,
				   pch_port_hotplug_long_detect);
1645 1646
		intel_hpd_irq_handler(dev, pin_mask, long_mask);
	}
1647

1648 1649 1650
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1651
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1652 1653
				 port_name(port));
	}
1654

1655 1656 1657
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1658
	if (pch_iir & SDE_GMBUS)
1659
		gmbus_irq_handler(dev);
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1670
	if (pch_iir & SDE_FDI_MASK)
1671
		for_each_pipe(dev_priv, pipe)
1672 1673 1674
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1675 1676 1677 1678 1679 1680 1681 1682

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1683
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1684 1685

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1686
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1687 1688 1689 1690 1691 1692
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1693
	enum pipe pipe;
1694

1695 1696 1697
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

1698
	for_each_pipe(dev_priv, pipe) {
1699 1700
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1701

D
Daniel Vetter 已提交
1702 1703
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
1704
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1705
			else
1706
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1707 1708
		}
	}
1709

1710 1711 1712 1713 1714 1715 1716 1717
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

1718 1719 1720
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1721
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1722
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1723 1724

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1725
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1726 1727

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1728
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
1729 1730

	I915_WRITE(SERR_INT, serr_int);
1731 1732
}

1733 1734
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
1735
	struct drm_i915_private *dev_priv = dev->dev_private;
1736
	int pipe;
1737
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1738

1739 1740
	if (hotplug_trigger) {
		u32 dig_hotplug_reg, pin_mask, long_mask;
1741

1742 1743
		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1744 1745 1746 1747

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   dig_hotplug_reg, hpd_cpt,
				   pch_port_hotplug_long_detect);
1748 1749
		intel_hpd_irq_handler(dev, pin_mask, long_mask);
	}
1750

1751 1752 1753 1754 1755 1756
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
1757 1758

	if (pch_iir & SDE_AUX_MASK_CPT)
1759
		dp_aux_irq_handler(dev);
1760 1761

	if (pch_iir & SDE_GMBUS_CPT)
1762
		gmbus_irq_handler(dev);
1763 1764 1765 1766 1767 1768 1769 1770

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
1771
		for_each_pipe(dev_priv, pipe)
1772 1773 1774
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1775 1776 1777

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
1778 1779
}

1780 1781 1782
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1783
	enum pipe pipe;
1784 1785 1786 1787 1788 1789 1790 1791 1792 1793

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

1794
	for_each_pipe(dev_priv, pipe) {
1795 1796 1797
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1798

1799
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1800
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1801

1802 1803
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
1804

1805 1806 1807 1808 1809
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

1829 1830 1831
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1832
	enum pipe pipe;
1833 1834 1835 1836 1837 1838 1839 1840 1841 1842

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

1843
	for_each_pipe(dev_priv, pipe) {
1844 1845 1846
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1847 1848

		/* plane/pipes map 1:1 on ilk+ */
1849 1850 1851
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

1866 1867 1868 1869 1870 1871 1872 1873
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
1874
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1875
{
1876
	struct drm_device *dev = arg;
1877
	struct drm_i915_private *dev_priv = dev->dev_private;
1878
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
1879
	irqreturn_t ret = IRQ_NONE;
1880

1881 1882 1883
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1884 1885
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
1886
	intel_uncore_check_errors(dev);
1887

1888 1889 1890
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
1891
	POSTING_READ(DEIER);
1892

1893 1894 1895 1896 1897
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
1898 1899 1900 1901 1902
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
1903

1904 1905
	/* Find, clear, then process each source of interrupt */

1906
	gt_iir = I915_READ(GTIIR);
1907
	if (gt_iir) {
1908 1909
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
1910
		if (INTEL_INFO(dev)->gen >= 6)
1911
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1912 1913
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
1914 1915
	}

1916 1917
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
1918 1919
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
1920 1921 1922 1923
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
1924 1925
	}

1926 1927 1928 1929 1930
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
1931
			gen6_rps_irq_handler(dev_priv, pm_iir);
1932
		}
1933
	}
1934 1935 1936

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
1937 1938 1939 1940
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
1941 1942 1943 1944

	return ret;
}

1945 1946 1947
static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1948 1949
	u32 hp_control, hp_trigger;
	u32 pin_mask, long_mask;
1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960

	/* Get the status */
	hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
	hp_control = I915_READ(BXT_HOTPLUG_CTL);

	/* Hotplug not enabled ? */
	if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
		DRM_ERROR("Interrupt when HPD disabled\n");
		return;
	}

1961 1962
	/* Clear sticky bits in hpd status */
	I915_WRITE(BXT_HOTPLUG_CTL, hp_control);
1963

1964 1965
	intel_get_hpd_pins(&pin_mask, &long_mask, hp_trigger, hp_control,
			   hpd_bxt, pch_port_hotplug_long_detect);
1966
	intel_hpd_irq_handler(dev, pin_mask, long_mask);
1967 1968
}

1969 1970 1971 1972 1973 1974 1975
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
1976
	enum pipe pipe;
J
Jesse Barnes 已提交
1977 1978
	u32 aux_mask = GEN8_AUX_CHANNEL_A;

1979 1980 1981
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

J
Jesse Barnes 已提交
1982 1983 1984
	if (IS_GEN9(dev))
		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;
1985

1986
	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
1987 1988 1989 1990
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

1991
	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
1992

1993 1994
	/* Find, clear, then process each source of interrupt */

C
Chris Wilson 已提交
1995
	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
1996 1997 1998 1999 2000 2001

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
2002 2003 2004 2005
			if (tmp & GEN8_DE_MISC_GSE)
				intel_opregion_asle_intr(dev);
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2006
		}
2007 2008
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2009 2010
	}

2011 2012 2013
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp) {
2014 2015
			bool found = false;

2016 2017
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2018

2019
			if (tmp & aux_mask) {
2020
				dp_aux_irq_handler(dev);
2021 2022 2023 2024 2025 2026 2027 2028
				found = true;
			}

			if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
				bxt_hpd_handler(dev, tmp);
				found = true;
			}

S
Shashank Sharma 已提交
2029 2030 2031 2032 2033
			if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
				gmbus_irq_handler(dev);
				found = true;
			}

2034
			if (!found)
2035
				DRM_ERROR("Unexpected DE Port interrupt\n");
2036
		}
2037 2038
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2039 2040
	}

2041
	for_each_pipe(dev_priv, pipe) {
2042
		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2043

2044 2045
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2046

2047 2048 2049 2050
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2051

2052 2053 2054
			if (pipe_iir & GEN8_PIPE_VBLANK &&
			    intel_pipe_handle_vblank(dev, pipe))
				intel_check_page_flip(dev, pipe);
2055

2056 2057 2058 2059 2060 2061
			if (IS_GEN9(dev))
				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
			else
				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;

			if (flip_done) {
2062 2063 2064 2065 2066 2067 2068
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip_plane(dev, pipe);
			}

			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
				hsw_pipe_crc_irq_handler(dev, pipe);

2069 2070 2071
			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
2072

2073 2074 2075 2076 2077 2078 2079

			if (IS_GEN9(dev))
				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
			else
				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

			if (fault_errors)
2080 2081 2082
				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
					  pipe_name(pipe),
					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2083
		} else
2084 2085 2086
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2087 2088
	if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
	    master_ctl & GEN8_DE_PCH_IRQ) {
2089 2090 2091 2092 2093 2094 2095 2096 2097
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);
		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
2098 2099 2100 2101
			cpt_irq_handler(dev, pch_iir);
		} else
			DRM_ERROR("The master control interrupt lied (SDE)!\n");

2102 2103
	}

2104 2105
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2106 2107 2108 2109

	return ret;
}

2110 2111 2112
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2113
	struct intel_engine_cs *ring;
2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2138
/**
2139
 * i915_reset_and_wakeup - do process context error handling work
2140 2141 2142 2143
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2144
static void i915_reset_and_wakeup(struct drm_device *dev)
2145
{
2146 2147
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
2148 2149 2150
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2151
	int ret;
2152

2153
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2154

2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2166
		DRM_DEBUG_DRIVER("resetting chip\n");
2167
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2168
				   reset_event);
2169

2170 2171 2172 2173 2174 2175 2176 2177
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2178 2179 2180

		intel_prepare_reset(dev);

2181 2182 2183 2184 2185 2186
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2187 2188
		ret = i915_reset(dev);

2189
		intel_finish_reset(dev);
2190

2191 2192
		intel_runtime_pm_put(dev_priv);

2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
2204
			smp_mb__before_atomic();
2205 2206
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2207
			kobject_uevent_env(&dev->primary->kdev->kobj,
2208
					   KOBJ_CHANGE, reset_done_event);
2209
		} else {
M
Mika Kuoppala 已提交
2210
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2211
		}
2212

2213 2214 2215 2216 2217
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2218
	}
2219 2220
}

2221
static void i915_report_and_clear_eir(struct drm_device *dev)
2222 2223
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2224
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2225
	u32 eir = I915_READ(EIR);
2226
	int pipe, i;
2227

2228 2229
	if (!eir)
		return;
2230

2231
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2232

2233 2234
	i915_get_extra_instdone(dev, instdone);

2235 2236 2237 2238
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2239 2240
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2241 2242
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2243 2244
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2245
			I915_WRITE(IPEIR_I965, ipeir);
2246
			POSTING_READ(IPEIR_I965);
2247 2248 2249
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2250 2251
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2252
			I915_WRITE(PGTBL_ER, pgtbl_err);
2253
			POSTING_READ(PGTBL_ER);
2254 2255 2256
		}
	}

2257
	if (!IS_GEN2(dev)) {
2258 2259
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2260 2261
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2262
			I915_WRITE(PGTBL_ER, pgtbl_err);
2263
			POSTING_READ(PGTBL_ER);
2264 2265 2266 2267
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2268
		pr_err("memory refresh error:\n");
2269
		for_each_pipe(dev_priv, pipe)
2270
			pr_err("pipe %c stat: 0x%08x\n",
2271
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2272 2273 2274
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2275 2276
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2277 2278
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2279
		if (INTEL_INFO(dev)->gen < 4) {
2280 2281
			u32 ipeir = I915_READ(IPEIR);

2282 2283 2284
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2285
			I915_WRITE(IPEIR, ipeir);
2286
			POSTING_READ(IPEIR);
2287 2288 2289
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2290 2291 2292 2293
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2294
			I915_WRITE(IPEIR_I965, ipeir);
2295
			POSTING_READ(IPEIR_I965);
2296 2297 2298 2299
		}
	}

	I915_WRITE(EIR, eir);
2300
	POSTING_READ(EIR);
2301 2302 2303 2304 2305 2306 2307 2308 2309 2310
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2311 2312 2313
}

/**
2314
 * i915_handle_error - handle a gpu error
2315 2316
 * @dev: drm device
 *
2317
 * Do some basic checking of regsiter state at error time and
2318 2319 2320 2321 2322
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2323 2324
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2325 2326
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2327 2328
	va_list args;
	char error_msg[80];
2329

2330 2331 2332 2333 2334
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2335
	i915_report_and_clear_eir(dev);
2336

2337
	if (wedged) {
2338 2339
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2340

2341
		/*
2342 2343 2344
		 * Wakeup waiting processes so that the reset function
		 * i915_reset_and_wakeup doesn't deadlock trying to grab
		 * various locks. By bumping the reset counter first, the woken
2345 2346 2347 2348 2349 2350 2351 2352
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2353
		 */
2354
		i915_error_wake_up(dev_priv, false);
2355 2356
	}

2357
	i915_reset_and_wakeup(dev);
2358 2359
}

2360 2361 2362
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2363
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2364
{
2365
	struct drm_i915_private *dev_priv = dev->dev_private;
2366
	unsigned long irqflags;
2367

2368
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2369
	if (INTEL_INFO(dev)->gen >= 4)
2370
		i915_enable_pipestat(dev_priv, pipe,
2371
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2372
	else
2373
		i915_enable_pipestat(dev_priv, pipe,
2374
				     PIPE_VBLANK_INTERRUPT_STATUS);
2375
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2376

2377 2378 2379
	return 0;
}

2380
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2381
{
2382
	struct drm_i915_private *dev_priv = dev->dev_private;
2383
	unsigned long irqflags;
2384
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2385
						     DE_PIPE_VBLANK(pipe);
2386 2387

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2388
	ironlake_enable_display_irq(dev_priv, bit);
2389 2390 2391 2392 2393
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2394 2395
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2396
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2397 2398 2399
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2400
	i915_enable_pipestat(dev_priv, pipe,
2401
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2402 2403 2404 2405 2406
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2407 2408 2409 2410 2411 2412
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2413 2414 2415
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2416 2417 2418 2419
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2420 2421 2422
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2423
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2424
{
2425
	struct drm_i915_private *dev_priv = dev->dev_private;
2426
	unsigned long irqflags;
2427

2428
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2429
	i915_disable_pipestat(dev_priv, pipe,
2430 2431
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2432 2433 2434
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2435
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2436
{
2437
	struct drm_i915_private *dev_priv = dev->dev_private;
2438
	unsigned long irqflags;
2439
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2440
						     DE_PIPE_VBLANK(pipe);
2441 2442

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2443
	ironlake_disable_display_irq(dev_priv, bit);
2444 2445 2446
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2447 2448
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
2449
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2450 2451 2452
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2453
	i915_disable_pipestat(dev_priv, pipe,
2454
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2455 2456 2457
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2458 2459 2460 2461 2462 2463
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2464 2465 2466
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2467 2468 2469
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2470
static bool
2471
ring_idle(struct intel_engine_cs *ring, u32 seqno)
2472 2473
{
	return (list_empty(&ring->request_list) ||
2474
		i915_seqno_passed(seqno, ring->last_submitted_seqno));
B
Ben Gamari 已提交
2475 2476
}

2477 2478 2479 2480
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
2481
		return (ipehr >> 23) == 0x1c;
2482 2483 2484 2485 2486 2487 2488
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2489
static struct intel_engine_cs *
2490
semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2491 2492
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2493
	struct intel_engine_cs *signaller;
2494 2495 2496
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2497 2498 2499 2500 2501 2502 2503
		for_each_ring(signaller, dev_priv, i) {
			if (ring == signaller)
				continue;

			if (offset == signaller->semaphore.signal_ggtt[ring->id])
				return signaller;
		}
2504 2505 2506 2507 2508 2509 2510
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

2511
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2512 2513 2514 2515
				return signaller;
		}
	}

2516 2517
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
		  ring->id, ipehr, offset);
2518 2519 2520 2521

	return NULL;
}

2522 2523
static struct intel_engine_cs *
semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2524 2525
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2526
	u32 cmd, ipehr, head;
2527 2528
	u64 offset = 0;
	int i, backwards;
2529 2530

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2531
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2532
		return NULL;
2533

2534 2535 2536
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2537 2538
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2539 2540
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2541
	 */
2542
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2543
	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
2544

2545
	for (i = backwards; i; --i) {
2546 2547 2548 2549 2550
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2551
		head &= ring->buffer->size - 1;
2552 2553

		/* This here seems to blow up */
2554
		cmd = ioread32(ring->buffer->virtual_start + head);
2555 2556 2557
		if (cmd == ipehr)
			break;

2558 2559
		head -= 4;
	}
2560

2561 2562
	if (!i)
		return NULL;
2563

2564
	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2565 2566 2567 2568 2569 2570
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		offset = ioread32(ring->buffer->virtual_start + head + 12);
		offset <<= 32;
		offset = ioread32(ring->buffer->virtual_start + head + 8);
	}
	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2571 2572
}

2573
static int semaphore_passed(struct intel_engine_cs *ring)
2574 2575
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2576
	struct intel_engine_cs *signaller;
2577
	u32 seqno;
2578

2579
	ring->hangcheck.deadlock++;
2580 2581

	signaller = semaphore_waits_for(ring, &seqno);
2582 2583 2584 2585 2586
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
2587 2588
		return -1;

2589 2590 2591
	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
		return 1;

2592 2593 2594
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2595 2596 2597
		return -1;

	return 0;
2598 2599 2600 2601
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2602
	struct intel_engine_cs *ring;
2603 2604 2605
	int i;

	for_each_ring(ring, dev_priv, i)
2606
		ring->hangcheck.deadlock = 0;
2607 2608
}

2609
static enum intel_ring_hangcheck_action
2610
ring_stuck(struct intel_engine_cs *ring, u64 acthd)
2611 2612 2613
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2614 2615
	u32 tmp;

2616 2617 2618 2619 2620 2621 2622 2623
	if (acthd != ring->hangcheck.acthd) {
		if (acthd > ring->hangcheck.max_acthd) {
			ring->hangcheck.max_acthd = acthd;
			return HANGCHECK_ACTIVE;
		}

		return HANGCHECK_ACTIVE_LOOP;
	}
2624

2625
	if (IS_GEN2(dev))
2626
		return HANGCHECK_HUNG;
2627 2628 2629 2630 2631 2632 2633

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2634
	if (tmp & RING_WAIT) {
2635 2636 2637
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2638
		I915_WRITE_CTL(ring, tmp);
2639
		return HANGCHECK_KICK;
2640 2641 2642 2643 2644
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2645
			return HANGCHECK_HUNG;
2646
		case 1:
2647 2648 2649
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2650
			I915_WRITE_CTL(ring, tmp);
2651
			return HANGCHECK_KICK;
2652
		case 0:
2653
			return HANGCHECK_WAIT;
2654
		}
2655
	}
2656

2657
	return HANGCHECK_HUNG;
2658 2659
}

2660
/*
B
Ben Gamari 已提交
2661
 * This is called when the chip hasn't reported back with completed
2662 2663 2664 2665 2666
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
2667
 */
2668
static void i915_hangcheck_elapsed(struct work_struct *work)
B
Ben Gamari 已提交
2669
{
2670 2671 2672 2673
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     gpu_error.hangcheck_work.work);
	struct drm_device *dev = dev_priv->dev;
2674
	struct intel_engine_cs *ring;
2675
	int i;
2676
	int busy_count = 0, rings_hung = 0;
2677 2678 2679 2680
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
2681

2682
	if (!i915.enable_hangcheck)
2683 2684
		return;

2685
	for_each_ring(ring, dev_priv, i) {
2686 2687
		u64 acthd;
		u32 seqno;
2688
		bool busy = true;
2689

2690 2691
		semaphore_clear_deadlocks(dev_priv);

2692 2693
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
2694

2695
		if (ring->hangcheck.seqno == seqno) {
2696
			if (ring_idle(ring, seqno)) {
2697 2698
				ring->hangcheck.action = HANGCHECK_IDLE;

2699 2700
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
2701
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2702 2703 2704 2705 2706 2707
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
2708 2709 2710 2711
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
2712 2713
				} else
					busy = false;
2714
			} else {
2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
2730 2731 2732 2733
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
2734
				case HANGCHECK_IDLE:
2735 2736
				case HANGCHECK_WAIT:
				case HANGCHECK_ACTIVE:
2737 2738
					break;
				case HANGCHECK_ACTIVE_LOOP:
2739
					ring->hangcheck.score += BUSY;
2740
					break;
2741
				case HANGCHECK_KICK:
2742
					ring->hangcheck.score += KICK;
2743
					break;
2744
				case HANGCHECK_HUNG:
2745
					ring->hangcheck.score += HUNG;
2746 2747 2748
					stuck[i] = true;
					break;
				}
2749
			}
2750
		} else {
2751 2752
			ring->hangcheck.action = HANGCHECK_ACTIVE;

2753 2754 2755 2756 2757
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
2758 2759

			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
2760 2761
		}

2762 2763
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
2764
		busy_count += busy;
2765
	}
2766

2767
	for_each_ring(ring, dev_priv, i) {
2768
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2769 2770 2771
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
2772
			rings_hung++;
2773 2774 2775
		}
	}

2776
	if (rings_hung)
2777
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
2778

2779 2780 2781
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
2782 2783 2784 2785 2786
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
2787
	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
2788

2789
	if (!i915.enable_hangcheck)
2790 2791
		return;

2792 2793 2794 2795 2796 2797 2798
	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
2799 2800
}

2801
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
2802 2803 2804 2805 2806 2807
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

2808
	GEN5_IRQ_RESET(SDE);
2809 2810 2811

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
2812
}
2813

P
Paulo Zanoni 已提交
2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
2830 2831 2832 2833
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

2834
static void gen5_gt_irq_reset(struct drm_device *dev)
2835 2836 2837
{
	struct drm_i915_private *dev_priv = dev->dev_private;

2838
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
2839
	if (INTEL_INFO(dev)->gen >= 6)
2840
		GEN5_IRQ_RESET(GEN6_PM);
2841 2842
}

L
Linus Torvalds 已提交
2843 2844
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
2845
static void ironlake_irq_reset(struct drm_device *dev)
2846
{
2847
	struct drm_i915_private *dev_priv = dev->dev_private;
2848

2849
	I915_WRITE(HWSTAM, 0xffffffff);
2850

2851
	GEN5_IRQ_RESET(DE);
2852 2853
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2854

2855
	gen5_gt_irq_reset(dev);
2856

2857
	ibx_irq_reset(dev);
2858
}
2859

2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	GEN5_IRQ_RESET(VLV_);
}

J
Jesse Barnes 已提交
2873 2874
static void valleyview_irq_preinstall(struct drm_device *dev)
{
2875
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2876 2877 2878 2879 2880 2881 2882

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

2883
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
2884

2885
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
J
Jesse Barnes 已提交
2886

2887
	vlv_display_irq_reset(dev_priv);
J
Jesse Barnes 已提交
2888 2889
}

2890 2891 2892 2893 2894 2895 2896 2897
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
2898
static void gen8_irq_reset(struct drm_device *dev)
2899 2900 2901 2902 2903 2904 2905
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2906
	gen8_gt_irq_reset(dev_priv);
2907

2908
	for_each_pipe(dev_priv, pipe)
2909 2910
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
2911
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
2912

2913 2914 2915
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
2916

2917 2918
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_reset(dev);
2919
}
2920

2921 2922
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
2923
{
2924
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
2925

2926
	spin_lock_irq(&dev_priv->irq_lock);
2927 2928 2929 2930
	if (pipe_mask & 1 << PIPE_A)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
				  dev_priv->de_irq_mask[PIPE_A],
				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
2931 2932 2933 2934 2935 2936 2937 2938
	if (pipe_mask & 1 << PIPE_B)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
				  dev_priv->de_irq_mask[PIPE_B],
				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
	if (pipe_mask & 1 << PIPE_C)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
				  dev_priv->de_irq_mask[PIPE_C],
				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
2939
	spin_unlock_irq(&dev_priv->irq_lock);
2940 2941
}

2942 2943 2944 2945 2946 2947 2948
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2949
	gen8_gt_irq_reset(dev_priv);
2950 2951 2952 2953 2954

	GEN5_IRQ_RESET(GEN8_PCU_);

	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);

2955
	vlv_display_irq_reset(dev_priv);
2956 2957
}

2958
static void ibx_hpd_irq_setup(struct drm_device *dev)
2959
{
2960
	struct drm_i915_private *dev_priv = dev->dev_private;
2961
	struct intel_encoder *intel_encoder;
2962
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
2963 2964

	if (HAS_PCH_IBX(dev)) {
2965
		hotplug_irqs = SDE_HOTPLUG_MASK;
2966
		for_each_intel_encoder(dev, intel_encoder)
2967
			if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
2968
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
2969
	} else {
2970
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
2971
		for_each_intel_encoder(dev, intel_encoder)
2972
			if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
2973
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
2974
	}
2975

2976
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
2977 2978 2979 2980 2981 2982 2983

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
2984 2985 2986 2987 2988 2989 2990 2991
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

2992 2993 2994 2995 2996 2997 2998 2999 3000
static void bxt_hpd_irq_setup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	u32 hotplug_port = 0;
	u32 hotplug_ctrl;

	/* Now, enable HPD */
	for_each_intel_encoder(dev, intel_encoder) {
3001
		if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state
3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027
				== HPD_ENABLED)
			hotplug_port |= hpd_bxt[intel_encoder->hpd_pin];
	}

	/* Mask all HPD control bits */
	hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;

	/* Enable requested port in hotplug control */
	/* TODO: implement (short) HPD support on port A */
	WARN_ON_ONCE(hotplug_port & BXT_DE_PORT_HP_DDIA);
	if (hotplug_port & BXT_DE_PORT_HP_DDIB)
		hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
	if (hotplug_port & BXT_DE_PORT_HP_DDIC)
		hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
	I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);

	/* Unmask DDI hotplug in IMR */
	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
	I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);

	/* Enable DDI hotplug in IER */
	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
	I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
	POSTING_READ(GEN8_DE_PORT_IER);
}

P
Paulo Zanoni 已提交
3028 3029
static void ibx_irq_postinstall(struct drm_device *dev)
{
3030
	struct drm_i915_private *dev_priv = dev->dev_private;
3031
	u32 mask;
3032

D
Daniel Vetter 已提交
3033 3034 3035
	if (HAS_PCH_NOP(dev))
		return;

3036
	if (HAS_PCH_IBX(dev))
3037
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3038
	else
3039
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3040

3041
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3042 3043 3044
	I915_WRITE(SDEIMR, ~mask);
}

3045 3046 3047 3048 3049 3050 3051 3052
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3053
	if (HAS_L3_DPF(dev)) {
3054
		/* L3 parity interrupt is always unmasked. */
3055 3056
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3057 3058 3059 3060 3061 3062 3063 3064 3065 3066
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3067
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3068 3069

	if (INTEL_INFO(dev)->gen >= 6) {
3070 3071 3072 3073
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3074 3075 3076
		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3077
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3078
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3079 3080 3081
	}
}

3082
static int ironlake_irq_postinstall(struct drm_device *dev)
3083
{
3084
	struct drm_i915_private *dev_priv = dev->dev_private;
3085 3086 3087 3088 3089 3090
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3091
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3092
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3093
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
3094 3095 3096
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3097 3098 3099
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3100 3101
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3102
	}
3103

3104
	dev_priv->irq_mask = ~display_mask;
3105

3106 3107
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3108 3109
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3110
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3111

3112
	gen5_gt_irq_postinstall(dev);
3113

P
Paulo Zanoni 已提交
3114
	ibx_irq_postinstall(dev);
3115

3116
	if (IS_IRONLAKE_M(dev)) {
3117 3118 3119
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3120 3121
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3122
		spin_lock_irq(&dev_priv->irq_lock);
3123
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3124
		spin_unlock_irq(&dev_priv->irq_lock);
3125 3126
	}

3127 3128 3129
	return 0;
}

3130 3131 3132 3133
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3134
	enum pipe pipe;
3135 3136 3137 3138

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

3139 3140
	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3141 3142 3143 3144 3145
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3146 3147 3148
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3149 3150 3151 3152

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3153 3154
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3155 3156 3157 3158 3159
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3160 3161
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
3162 3163 3164 3165 3166 3167
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3168
	enum pipe pipe;
3169 3170 3171

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3172
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3173 3174
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3175 3176 3177

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3178
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3179 3180 3181 3182 3183 3184 3185
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3186 3187 3188
	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3189 3190 3191

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
3192 3193 3194

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3207
	if (intel_irqs_enabled(dev_priv))
3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3220
	if (intel_irqs_enabled(dev_priv))
3221 3222 3223
		valleyview_display_irqs_uninstall(dev_priv);
}

3224
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
3225
{
3226
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3227

3228 3229 3230
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3231
	I915_WRITE(VLV_IIR, 0xffffffff);
3232 3233 3234 3235
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
J
Jesse Barnes 已提交
3236

3237 3238
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3239
	spin_lock_irq(&dev_priv->irq_lock);
3240 3241
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3242
	spin_unlock_irq(&dev_priv->irq_lock);
3243 3244 3245 3246 3247 3248 3249
}

static int valleyview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	vlv_display_irq_postinstall(dev_priv);
J
Jesse Barnes 已提交
3250

3251
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3252 3253 3254 3255 3256 3257 3258 3259

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3260 3261 3262 3263

	return 0;
}

3264 3265 3266 3267 3268
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3269
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3270
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3271 3272
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3273
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3274 3275 3276
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3277
		0,
3278 3279
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3280 3281
		};

3282
	dev_priv->pm_irq_mask = 0xffffffff;
3283 3284
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3285 3286 3287 3288 3289
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
	 * is enabled/disabled.
	 */
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
3290
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3291 3292 3293 3294
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3295 3296
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3297
	int pipe;
S
Shashank Sharma 已提交
3298
	u32 de_port_en = GEN8_AUX_CHANNEL_A;
3299

J
Jesse Barnes 已提交
3300
	if (IS_GEN9(dev_priv)) {
3301 3302
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
S
Shashank Sharma 已提交
3303
		de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
J
Jesse Barnes 已提交
3304
			GEN9_AUX_CHANNEL_D;
S
Shashank Sharma 已提交
3305 3306 3307

		if (IS_BROXTON(dev_priv))
			de_port_en |= BXT_DE_PORT_GMBUS;
J
Jesse Barnes 已提交
3308
	} else
3309 3310 3311 3312 3313 3314
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3315 3316 3317
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3318

3319
	for_each_pipe(dev_priv, pipe)
3320
		if (intel_display_power_is_enabled(dev_priv,
3321 3322 3323 3324
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3325

S
Shashank Sharma 已提交
3326
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en);
3327 3328 3329 3330 3331 3332
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3333 3334
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
3335

3336 3337 3338
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

3339 3340
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_postinstall(dev);
3341 3342 3343 3344 3345 3346 3347

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3348 3349 3350 3351
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3352
	vlv_display_irq_postinstall(dev_priv);
3353 3354 3355 3356 3357 3358 3359 3360 3361

	gen8_gt_irq_postinstall(dev_priv);

	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3362 3363 3364 3365 3366 3367 3368
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3369
	gen8_irq_reset(dev);
3370 3371
}

3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382
static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
{
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
	spin_unlock_irq(&dev_priv->irq_lock);

	vlv_display_irq_reset(dev_priv);

3383
	dev_priv->irq_mask = ~0;
3384 3385
}

J
Jesse Barnes 已提交
3386 3387
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3388
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3389 3390 3391 3392

	if (!dev_priv)
		return;

3393 3394
	I915_WRITE(VLV_MASTER_IER, 0);

3395 3396
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3397
	I915_WRITE(HWSTAM, 0xffffffff);
3398

3399
	vlv_display_irq_uninstall(dev_priv);
J
Jesse Barnes 已提交
3400 3401
}

3402 3403 3404 3405 3406 3407 3408 3409 3410 3411
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3412
	gen8_gt_irq_reset(dev_priv);
3413

3414
	GEN5_IRQ_RESET(GEN8_PCU_);
3415

3416
	vlv_display_irq_uninstall(dev_priv);
3417 3418
}

3419
static void ironlake_irq_uninstall(struct drm_device *dev)
3420
{
3421
	struct drm_i915_private *dev_priv = dev->dev_private;
3422 3423 3424 3425

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3426
	ironlake_irq_reset(dev);
3427 3428
}

3429
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3430
{
3431
	struct drm_i915_private *dev_priv = dev->dev_private;
3432
	int pipe;
3433

3434
	for_each_pipe(dev_priv, pipe)
3435
		I915_WRITE(PIPESTAT(pipe), 0);
3436 3437 3438
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3439 3440 3441 3442
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3443
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3444 3445 3446 3447 3448 3449 3450 3451 3452

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3453
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
C
Chris Wilson 已提交
3454 3455 3456 3457 3458 3459 3460 3461
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3462 3463
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3464
	spin_lock_irq(&dev_priv->irq_lock);
3465 3466
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3467
	spin_unlock_irq(&dev_priv->irq_lock);
3468

C
Chris Wilson 已提交
3469 3470 3471
	return 0;
}

3472 3473 3474 3475
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3476
			       int plane, int pipe, u32 iir)
3477
{
3478
	struct drm_i915_private *dev_priv = dev->dev_private;
3479
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3480

3481
	if (!intel_pipe_handle_vblank(dev, pipe))
3482 3483 3484
		return false;

	if ((iir & flip_pending) == 0)
3485
		goto check_page_flip;
3486 3487 3488 3489 3490 3491 3492 3493

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
3494
		goto check_page_flip;
3495

3496
	intel_prepare_page_flip(dev, plane);
3497 3498
	intel_finish_page_flip(dev, pipe);
	return true;
3499 3500 3501 3502

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3503 3504
}

3505
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3506
{
3507
	struct drm_device *dev = arg;
3508
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3509 3510 3511 3512 3513 3514 3515
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

3516 3517 3518
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

C
Chris Wilson 已提交
3519 3520 3521 3522 3523 3524 3525 3526 3527 3528
	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3529
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3530
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3531
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
3532

3533
		for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3534 3535 3536 3537 3538 3539
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3540
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3541 3542
				I915_WRITE(reg, pipe_stats[pipe]);
		}
3543
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3544 3545 3546 3547 3548

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
3549
			notify_ring(&dev_priv->ring[RCS]);
C
Chris Wilson 已提交
3550

3551
		for_each_pipe(dev_priv, pipe) {
3552
			int plane = pipe;
3553
			if (HAS_FBC(dev))
3554 3555
				plane = !plane;

3556
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3557 3558
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3559

3560
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3561
				i9xx_pipe_crc_irq_handler(dev, pipe);
3562

3563 3564 3565
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3566
		}
C
Chris Wilson 已提交
3567 3568 3569 3570 3571 3572 3573 3574 3575

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3576
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3577 3578
	int pipe;

3579
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3580 3581 3582 3583 3584 3585 3586 3587 3588
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3589 3590
static void i915_irq_preinstall(struct drm_device * dev)
{
3591
	struct drm_i915_private *dev_priv = dev->dev_private;
3592 3593 3594 3595 3596 3597 3598
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3599
	I915_WRITE16(HWSTAM, 0xeffe);
3600
	for_each_pipe(dev_priv, pipe)
3601 3602 3603 3604 3605 3606 3607 3608
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3609
	struct drm_i915_private *dev_priv = dev->dev_private;
3610
	u32 enable_mask;
3611

3612 3613 3614 3615 3616 3617 3618 3619
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3620
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3621 3622 3623 3624 3625 3626 3627

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

3628
	if (I915_HAS_HOTPLUG(dev)) {
3629 3630 3631
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

3632 3633 3634 3635 3636 3637 3638 3639 3640 3641
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3642
	i915_enable_asle_pipestat(dev);
3643

3644 3645
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3646
	spin_lock_irq(&dev_priv->irq_lock);
3647 3648
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3649
	spin_unlock_irq(&dev_priv->irq_lock);
3650

3651 3652 3653
	return 0;
}

3654 3655 3656 3657 3658 3659
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
3660
	struct drm_i915_private *dev_priv = dev->dev_private;
3661 3662
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

3663
	if (!intel_pipe_handle_vblank(dev, pipe))
3664 3665 3666
		return false;

	if ((iir & flip_pending) == 0)
3667
		goto check_page_flip;
3668 3669 3670 3671 3672 3673 3674 3675

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
3676
		goto check_page_flip;
3677

3678
	intel_prepare_page_flip(dev, plane);
3679 3680
	intel_finish_page_flip(dev, pipe);
	return true;
3681 3682 3683 3684

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3685 3686
}

3687
static irqreturn_t i915_irq_handler(int irq, void *arg)
3688
{
3689
	struct drm_device *dev = arg;
3690
	struct drm_i915_private *dev_priv = dev->dev_private;
3691
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3692 3693 3694 3695
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
3696

3697 3698 3699
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3700
	iir = I915_READ(IIR);
3701 3702
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
3703
		bool blc_event = false;
3704 3705 3706 3707 3708 3709

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3710
		spin_lock(&dev_priv->irq_lock);
3711
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3712
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3713

3714
		for_each_pipe(dev_priv, pipe) {
3715 3716 3717
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

3718
			/* Clear the PIPE*STAT regs before the IIR */
3719 3720
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3721
				irq_received = true;
3722 3723
			}
		}
3724
		spin_unlock(&dev_priv->irq_lock);
3725 3726 3727 3728 3729

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
3730 3731 3732
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3733

3734
		I915_WRITE(IIR, iir & ~flip_mask);
3735 3736 3737
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
3738
			notify_ring(&dev_priv->ring[RCS]);
3739

3740
		for_each_pipe(dev_priv, pipe) {
3741
			int plane = pipe;
3742
			if (HAS_FBC(dev))
3743
				plane = !plane;
3744

3745
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3746 3747
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3748 3749 3750

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3751 3752

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3753
				i9xx_pipe_crc_irq_handler(dev, pipe);
3754

3755 3756 3757
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
3778
		ret = IRQ_HANDLED;
3779
		iir = new_iir;
3780
	} while (iir & ~flip_mask);
3781 3782 3783 3784 3785 3786

	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
3787
	struct drm_i915_private *dev_priv = dev->dev_private;
3788 3789 3790 3791 3792 3793 3794
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3795
	I915_WRITE16(HWSTAM, 0xffff);
3796
	for_each_pipe(dev_priv, pipe) {
3797
		/* Clear enable bits; then clear status bits */
3798
		I915_WRITE(PIPESTAT(pipe), 0);
3799 3800
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
3801 3802 3803 3804 3805 3806 3807 3808
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
3809
	struct drm_i915_private *dev_priv = dev->dev_private;
3810 3811
	int pipe;

3812 3813
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3814 3815

	I915_WRITE(HWSTAM, 0xeffe);
3816
	for_each_pipe(dev_priv, pipe)
3817 3818 3819 3820 3821 3822 3823 3824
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
3825
	struct drm_i915_private *dev_priv = dev->dev_private;
3826
	u32 enable_mask;
3827 3828 3829
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
3830
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3831
			       I915_DISPLAY_PORT_INTERRUPT |
3832 3833 3834 3835 3836 3837 3838
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
3839 3840
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3841 3842 3843 3844
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
3845

3846 3847
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3848
	spin_lock_irq(&dev_priv->irq_lock);
3849 3850 3851
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3852
	spin_unlock_irq(&dev_priv->irq_lock);
3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3873 3874 3875
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

3876
	i915_enable_asle_pipestat(dev);
3877 3878 3879 3880

	return 0;
}

3881
static void i915_hpd_irq_setup(struct drm_device *dev)
3882
{
3883
	struct drm_i915_private *dev_priv = dev->dev_private;
3884
	struct intel_encoder *intel_encoder;
3885 3886
	u32 hotplug_en;

3887 3888
	assert_spin_locked(&dev_priv->irq_lock);

3889 3890 3891 3892 3893
	hotplug_en = I915_READ(PORT_HOTPLUG_EN);
	hotplug_en &= ~HOTPLUG_INT_EN_MASK;
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
	for_each_intel_encoder(dev, intel_encoder)
3894
		if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906
			hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
	if (IS_G4X(dev))
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3907 3908
}

3909
static irqreturn_t i965_irq_handler(int irq, void *arg)
3910
{
3911
	struct drm_device *dev = arg;
3912
	struct drm_i915_private *dev_priv = dev->dev_private;
3913 3914 3915
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
3916 3917 3918
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3919

3920 3921 3922
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3923 3924 3925
	iir = I915_READ(IIR);

	for (;;) {
3926
		bool irq_received = (iir & ~flip_mask) != 0;
3927 3928
		bool blc_event = false;

3929 3930 3931 3932 3933
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3934
		spin_lock(&dev_priv->irq_lock);
3935
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3936
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3937

3938
		for_each_pipe(dev_priv, pipe) {
3939 3940 3941 3942 3943 3944 3945 3946
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3947
				irq_received = true;
3948 3949
			}
		}
3950
		spin_unlock(&dev_priv->irq_lock);
3951 3952 3953 3954 3955 3956 3957

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
3958 3959
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3960

3961
		I915_WRITE(IIR, iir & ~flip_mask);
3962 3963 3964
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
3965
			notify_ring(&dev_priv->ring[RCS]);
3966
		if (iir & I915_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
3967
			notify_ring(&dev_priv->ring[VCS]);
3968

3969
		for_each_pipe(dev_priv, pipe) {
3970
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
3971 3972
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3973 3974 3975

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3976 3977

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3978
				i9xx_pipe_crc_irq_handler(dev, pipe);
3979

3980 3981
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
3982
		}
3983 3984 3985 3986

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

3987 3988 3989
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4013
	struct drm_i915_private *dev_priv = dev->dev_private;
4014 4015 4016 4017 4018
	int pipe;

	if (!dev_priv)
		return;

4019 4020
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4021 4022

	I915_WRITE(HWSTAM, 0xffffffff);
4023
	for_each_pipe(dev_priv, pipe)
4024 4025 4026 4027
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4028
	for_each_pipe(dev_priv, pipe)
4029 4030 4031 4032 4033
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4034 4035 4036 4037 4038 4039 4040
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4041
void intel_irq_init(struct drm_i915_private *dev_priv)
4042
{
4043
	struct drm_device *dev = dev_priv->dev;
4044

4045 4046
	intel_hpd_init_work(dev_priv);

4047
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4048
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4049

4050
	/* Let's track the enabled rps events */
4051
	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
4052
		/* WaGsvRC0ResidencyMethod:vlv */
4053
		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
4054 4055
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4056

4057 4058
	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
			  i915_hangcheck_elapsed);
4059

4060
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4061

4062
	if (IS_GEN2(dev_priv)) {
4063 4064
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4065
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4066 4067
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4068 4069 4070
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4071 4072
	}

4073 4074 4075 4076 4077
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4078
	if (!IS_GEN2(dev_priv))
4079 4080
		dev->vblank_disable_immediate = true;

4081 4082
	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4083

4084
	if (IS_CHERRYVIEW(dev_priv)) {
4085 4086 4087 4088 4089 4090 4091
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4092
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4093 4094 4095 4096 4097 4098
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4099
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4100
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4101
		dev->driver->irq_handler = gen8_irq_handler;
4102
		dev->driver->irq_preinstall = gen8_irq_reset;
4103 4104 4105 4106
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4107 4108 4109 4110
		if (HAS_PCH_SPLIT(dev))
			dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
		else
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4111 4112
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4113
		dev->driver->irq_preinstall = ironlake_irq_reset;
4114 4115 4116 4117
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4118
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4119
	} else {
4120
		if (INTEL_INFO(dev_priv)->gen == 2) {
C
Chris Wilson 已提交
4121 4122 4123 4124
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4125
		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4126 4127 4128 4129
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
C
Chris Wilson 已提交
4130
		} else {
4131 4132 4133 4134
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
C
Chris Wilson 已提交
4135
		}
4136 4137
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4138 4139 4140 4141
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4142

4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
}

4166 4167 4168 4169 4170 4171 4172
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4173 4174 4175 4176 4177 4178 4179
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
	drm_irq_uninstall(dev_priv->dev);
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4180 4181 4182 4183 4184 4185 4186
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4187
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4188
{
4189
	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
4190
	dev_priv->pm.irqs_enabled = false;
4191
	synchronize_irq(dev_priv->dev->irq);
4192 4193
}

4194 4195 4196 4197 4198 4199 4200
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4201
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4202
{
4203
	dev_priv->pm.irqs_enabled = true;
4204 4205
	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4206
}