i915_irq.c 125.6 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48 49 50 51 52 53 54 55 56 57
static const u32 hpd_ibx[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

static const u32 hpd_cpt[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
58
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59 60 61 62 63 64 65 66 67 68 69 70 71 72
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

static const u32 hpd_mask_i915[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

73
static const u32 hpd_status_g4x[] = {
74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

91
/* IIR can theoretically queue up two events. Be paranoid. */
92
#define GEN8_IRQ_RESET_NDX(type, which) do { \
93 94 95 96 97 98 99 100 101
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

102
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
103
	I915_WRITE(type##IMR, 0xffffffff); \
104
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
105
	I915_WRITE(type##IER, 0); \
106 107 108 109
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
110 111
} while (0)

112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
127
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
128
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
129
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
130 131
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
132 133 134
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
135
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
136
	I915_WRITE(type##IER, (ier_val)); \
137 138
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
139 140
} while (0)

141 142
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);

143
/* For display hotplug interrupt */
144
void
145
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
146
{
147 148
	assert_spin_locked(&dev_priv->irq_lock);

149
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
150 151
		return;

152 153 154
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
155
		POSTING_READ(DEIMR);
156 157 158
	}
}

159
void
160
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
161
{
162 163
	assert_spin_locked(&dev_priv->irq_lock);

164
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
165 166
		return;

167 168 169
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
170
		POSTING_READ(DEIMR);
171 172 173
	}
}

P
Paulo Zanoni 已提交
174 175 176 177 178 179 180 181 182 183 184 185
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

186
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
187 188
		return;

P
Paulo Zanoni 已提交
189 190 191 192 193 194
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

195
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
196 197 198 199
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

200
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
201 202 203 204
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

205 206 207 208 209
static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

P
Paulo Zanoni 已提交
210 211 212 213 214 215 216 217 218 219
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
220
	uint32_t new_val;
P
Paulo Zanoni 已提交
221 222 223

	assert_spin_locked(&dev_priv->irq_lock);

224
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
225 226
		return;

227
	new_val = dev_priv->pm_irq_mask;
228 229 230
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

231 232
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
233 234
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
		POSTING_READ(gen6_pm_imr(dev_priv));
235
	}
P
Paulo Zanoni 已提交
236 237
}

238
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
239 240 241 242
{
	snb_update_pm_irq(dev_priv, mask, mask);
}

243
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
244 245 246 247
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

248 249 250 251 252 253
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
254 255 256
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
257 258 259 260 261 262 263
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

	assert_spin_locked(&dev_priv->irq_lock);

264
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
265 266
		return;

267 268 269
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
270

D
Daniel Vetter 已提交
271
static void
272 273
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
274
{
275
	u32 reg = PIPESTAT(pipe);
276
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
277

278
	assert_spin_locked(&dev_priv->irq_lock);
279
	WARN_ON(!intel_irqs_enabled(dev_priv));
280

281 282 283 284
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
285 286 287
		return;

	if ((pipestat & enable_mask) == enable_mask)
288 289
		return;

290 291
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

292
	/* Enable the interrupt, clear any pending status */
293
	pipestat |= enable_mask | status_mask;
294 295
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
296 297
}

D
Daniel Vetter 已提交
298
static void
299 300
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
301
{
302
	u32 reg = PIPESTAT(pipe);
303
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
304

305
	assert_spin_locked(&dev_priv->irq_lock);
306
	WARN_ON(!intel_irqs_enabled(dev_priv));
307

308 309 310 311
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
312 313
		return;

314 315 316
	if ((pipestat & enable_mask) == 0)
		return;

317 318
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

319
	pipestat &= ~enable_mask;
320 321
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
322 323
}

324 325 326 327 328
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
329 330
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
331 332 333
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
334 335 336 337 338 339
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
340 341 342 343 344 345 346 347 348 349 350 351

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

352 353 354 355 356 357
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

358 359 360 361 362
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
363 364 365 366 367 368 369 370 371
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

372 373 374 375 376
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
377 378 379
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

380
/**
381
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
382
 */
383
static void i915_enable_asle_pipestat(struct drm_device *dev)
384
{
385
	struct drm_i915_private *dev_priv = dev->dev_private;
386

387 388 389
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

390
	spin_lock_irq(&dev_priv->irq_lock);
391

392
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
393
	if (INTEL_INFO(dev)->gen >= 4)
394
		i915_enable_pipestat(dev_priv, PIPE_A,
395
				     PIPE_LEGACY_BLC_EVENT_STATUS);
396

397
	spin_unlock_irq(&dev_priv->irq_lock);
398 399
}

400 401 402 403 404 405 406 407 408 409 410 411
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
412
	struct drm_i915_private *dev_priv = dev->dev_private;
413

414 415 416 417
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		/* Locking is horribly broken here, but whatever. */
		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
418

419 420 421 422
		return intel_crtc->active;
	} else {
		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
	}
423 424
}

425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

475 476 477 478 479 480
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

481 482 483
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
484
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
485
{
486
	struct drm_i915_private *dev_priv = dev->dev_private;
487 488
	unsigned long high_frame;
	unsigned long low_frame;
489
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
490 491

	if (!i915_pipe_enabled(dev, pipe)) {
492
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
493
				"pipe %c\n", pipe_name(pipe));
494 495 496
		return 0;
	}

497 498 499 500 501 502
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		struct intel_crtc *intel_crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		const struct drm_display_mode *mode =
			&intel_crtc->config.adjusted_mode;

503 504 505 506 507
		htotal = mode->crtc_htotal;
		hsync_start = mode->crtc_hsync_start;
		vbl_start = mode->crtc_vblank_start;
		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
			vbl_start = DIV_ROUND_UP(vbl_start, 2);
508
	} else {
509
		enum transcoder cpu_transcoder = (enum transcoder) pipe;
510 511

		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
512
		hsync_start = (I915_READ(HSYNC(cpu_transcoder))  & 0x1fff) + 1;
513
		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
514 515 516
		if ((I915_READ(PIPECONF(cpu_transcoder)) &
		     PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
			vbl_start = DIV_ROUND_UP(vbl_start, 2);
517 518
	}

519 520 521 522 523 524
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

525 526
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
527

528 529 530 531 532 533
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
534
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
535
		low   = I915_READ(low_frame);
536
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
537 538
	} while (high1 != high2);

539
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
540
	pixel = low & PIPE_PIXEL_MASK;
541
	low >>= PIPE_FRAME_LOW_SHIFT;
542 543 544 545 546 547

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
548
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
549 550
}

551
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
552
{
553
	struct drm_i915_private *dev_priv = dev->dev_private;
554
	int reg = PIPE_FRMCOUNT_GM45(pipe);
555 556

	if (!i915_pipe_enabled(dev, pipe)) {
557
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
558
				 "pipe %c\n", pipe_name(pipe));
559 560 561 562 563 564
		return 0;
	}

	return I915_READ(reg);
}

565 566 567
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

568 569 570 571 572 573
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
	enum pipe pipe = crtc->pipe;
574
	int position, vtotal;
575

576
	vtotal = mode->crtc_vtotal;
577 578 579 580 581 582 583 584 585
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
	else
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;

	/*
586 587
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
588
	 */
589
	return (position + crtc->scanline_offset) % vtotal;
590 591
}

592
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
593 594
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
595
{
596 597 598 599
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
600
	int position;
601
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
602 603
	bool in_vbl = true;
	int ret = 0;
604
	unsigned long irqflags;
605

606
	if (!intel_crtc->active) {
607
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
608
				 "pipe %c\n", pipe_name(pipe));
609 610 611
		return 0;
	}

612
	htotal = mode->crtc_htotal;
613
	hsync_start = mode->crtc_hsync_start;
614 615 616
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
617

618 619 620 621 622 623
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

624 625
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

626 627 628 629 630 631
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
632

633 634 635 636 637 638
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

639
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
640 641 642
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
643
		position = __intel_get_crtc_scanline(intel_crtc);
644 645 646 647 648
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
649
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
650

651 652 653 654
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
655

656 657 658 659 660 661 662 663 664 665 666 667
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

668 669 670 671 672 673 674 675 676 677
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
678 679
	}

680 681 682 683 684 685 686 687
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

688 689 690 691 692 693 694 695 696 697 698 699
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
700

701
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
702 703 704 705 706 707
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
708 709 710

	/* In vblank? */
	if (in_vbl)
711
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
712 713 714 715

	return ret;
}

716 717 718 719 720 721 722 723 724 725 726 727 728
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

729
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
730 731 732 733
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
734
	struct drm_crtc *crtc;
735

736
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
737
		DRM_ERROR("Invalid crtc %d\n", pipe);
738 739 740 741
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
742 743 744 745 746 747 748 749 750 751
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
752 753

	/* Helper routine in DRM core does all the work: */
754 755
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
756 757
						     crtc,
						     &to_intel_crtc(crtc)->config.adjusted_mode);
758 759
}

760 761
static bool intel_hpd_irq_event(struct drm_device *dev,
				struct drm_connector *connector)
762 763 764 765 766 767 768
{
	enum drm_connector_status old_status;

	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
	old_status = connector->status;

	connector->status = connector->funcs->detect(connector, false);
769 770 771 772
	if (old_status == connector->status)
		return false;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
773
		      connector->base.id,
774
		      connector->name,
775 776 777 778
		      drm_get_connector_status_name(old_status),
		      drm_get_connector_status_name(connector->status));

	return true;
779 780
}

781 782 783 784 785 786 787 788 789
static void i915_digport_work_func(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, dig_port_work);
	u32 long_port_mask, short_port_mask;
	struct intel_digital_port *intel_dig_port;
	int i, ret;
	u32 old_bits = 0;

790
	spin_lock_irq(&dev_priv->irq_lock);
791 792 793 794
	long_port_mask = dev_priv->long_hpd_port_mask;
	dev_priv->long_hpd_port_mask = 0;
	short_port_mask = dev_priv->short_hpd_port_mask;
	dev_priv->short_hpd_port_mask = 0;
795
	spin_unlock_irq(&dev_priv->irq_lock);
796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819

	for (i = 0; i < I915_MAX_PORTS; i++) {
		bool valid = false;
		bool long_hpd = false;
		intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port || !intel_dig_port->hpd_pulse)
			continue;

		if (long_port_mask & (1 << i))  {
			valid = true;
			long_hpd = true;
		} else if (short_port_mask & (1 << i))
			valid = true;

		if (valid) {
			ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
			if (ret == true) {
				/* if we get true fallback to old school hpd */
				old_bits |= (1 << intel_dig_port->base.hpd_pin);
			}
		}
	}

	if (old_bits) {
820
		spin_lock_irq(&dev_priv->irq_lock);
821
		dev_priv->hpd_event_bits |= old_bits;
822
		spin_unlock_irq(&dev_priv->irq_lock);
823 824 825 826
		schedule_work(&dev_priv->hotplug_work);
	}
}

827 828 829
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
830 831
#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)

832 833
static void i915_hotplug_work_func(struct work_struct *work)
{
834 835
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, hotplug_work);
836
	struct drm_device *dev = dev_priv->dev;
837
	struct drm_mode_config *mode_config = &dev->mode_config;
838 839 840 841
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	bool hpd_disabled = false;
842
	bool changed = false;
843
	u32 hpd_event_bits;
844

845
	mutex_lock(&mode_config->mutex);
846 847
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

848
	spin_lock_irq(&dev_priv->irq_lock);
849 850 851

	hpd_event_bits = dev_priv->hpd_event_bits;
	dev_priv->hpd_event_bits = 0;
852 853
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
854 855
		if (!intel_connector->encoder)
			continue;
856 857 858 859 860 861
		intel_encoder = intel_connector->encoder;
		if (intel_encoder->hpd_pin > HPD_NONE &&
		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
			DRM_INFO("HPD interrupt storm detected on connector %s: "
				 "switching from hotplug detection to polling\n",
862
				connector->name);
863 864 865 866 867
			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
			connector->polled = DRM_CONNECTOR_POLL_CONNECT
				| DRM_CONNECTOR_POLL_DISCONNECT;
			hpd_disabled = true;
		}
868 869
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
870
				      connector->name, intel_encoder->hpd_pin);
871
		}
872 873 874 875
	}
	 /* if there were no outputs to poll, poll was disabled,
	  * therefore make sure it's enabled when disabling HPD on
	  * some connectors */
876
	if (hpd_disabled) {
877
		drm_kms_helper_poll_enable(dev);
878 879
		mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
				 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
880
	}
881

882
	spin_unlock_irq(&dev_priv->irq_lock);
883

884 885
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
886 887
		if (!intel_connector->encoder)
			continue;
888 889 890 891 892 893 894 895
		intel_encoder = intel_connector->encoder;
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			if (intel_encoder->hot_plug)
				intel_encoder->hot_plug(intel_encoder);
			if (intel_hpd_irq_event(dev, connector))
				changed = true;
		}
	}
896 897
	mutex_unlock(&mode_config->mutex);

898 899
	if (changed)
		drm_kms_helper_hotplug_event(dev);
900 901
}

902
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
903
{
904
	struct drm_i915_private *dev_priv = dev->dev_private;
905
	u32 busy_up, busy_down, max_avg, min_avg;
906 907
	u8 new_delay;

908
	spin_lock(&mchdev_lock);
909

910 911
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

912
	new_delay = dev_priv->ips.cur_delay;
913

914
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
915 916
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
917 918 919 920
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
921
	if (busy_up > max_avg) {
922 923 924 925
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
926
	} else if (busy_down < min_avg) {
927 928 929 930
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
931 932
	}

933
	if (ironlake_set_drps(dev, new_delay))
934
		dev_priv->ips.cur_delay = new_delay;
935

936
	spin_unlock(&mchdev_lock);
937

938 939 940
	return;
}

941
static void notify_ring(struct drm_device *dev,
942
			struct intel_engine_cs *ring)
943
{
944
	if (!intel_ring_initialized(ring))
945 946
		return;

947
	trace_i915_gem_request_complete(ring);
948

949
	wake_up_all(&ring->irq_queue);
950
	i915_queue_hangcheck(dev);
951 952
}

953
static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
954
			    struct intel_rps_ei *rps_ei)
955 956 957 958 959 960 961 962 963 964 965 966
{
	u32 cz_ts, cz_freq_khz;
	u32 render_count, media_count;
	u32 elapsed_render, elapsed_media, elapsed_time;
	u32 residency = 0;

	cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);

	render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
	media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);

967 968 969 970
	if (rps_ei->cz_clock == 0) {
		rps_ei->cz_clock = cz_ts;
		rps_ei->render_c0 = render_count;
		rps_ei->media_c0 = media_count;
971 972 973 974

		return dev_priv->rps.cur_freq;
	}

975 976
	elapsed_time = cz_ts - rps_ei->cz_clock;
	rps_ei->cz_clock = cz_ts;
977

978 979
	elapsed_render = render_count - rps_ei->render_c0;
	rps_ei->render_c0 = render_count;
980

981 982
	elapsed_media = media_count - rps_ei->media_c0;
	rps_ei->media_c0 = media_count;
983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007

	/* Convert all the counters into common unit of milli sec */
	elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
	elapsed_render /=  cz_freq_khz;
	elapsed_media /= cz_freq_khz;

	/*
	 * Calculate overall C0 residency percentage
	 * only if elapsed time is non zero
	 */
	if (elapsed_time) {
		residency =
			((max(elapsed_render, elapsed_media) * 100)
				/ elapsed_time);
	}

	return residency;
}

/**
 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
 * busy-ness calculated from C0 counters of render & media power wells
 * @dev_priv: DRM device private
 *
 */
1008
static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
1009 1010
{
	u32 residency_C0_up = 0, residency_C0_down = 0;
1011
	int new_delay, adj;
1012 1013 1014 1015 1016 1017

	dev_priv->rps.ei_interrupt_count++;

	WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));


1018 1019 1020
	if (dev_priv->rps.up_ei.cz_clock == 0) {
		vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
		vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
		return dev_priv->rps.cur_freq;
	}


	/*
	 * To down throttle, C0 residency should be less than down threshold
	 * for continous EI intervals. So calculate down EI counters
	 * once in VLV_INT_COUNT_FOR_DOWN_EI
	 */
	if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {

		dev_priv->rps.ei_interrupt_count = 0;

		residency_C0_down = vlv_c0_residency(dev_priv,
1035
						     &dev_priv->rps.down_ei);
1036 1037
	} else {
		residency_C0_up = vlv_c0_residency(dev_priv,
1038
						   &dev_priv->rps.up_ei);
1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
	}

	new_delay = dev_priv->rps.cur_freq;

	adj = dev_priv->rps.last_adj;
	/* C0 residency is greater than UP threshold. Increase Frequency */
	if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
		if (adj > 0)
			adj *= 2;
		else
			adj = 1;

		if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
			new_delay = dev_priv->rps.cur_freq + adj;

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;

	} else if (!dev_priv->rps.ei_interrupt_count &&
			(residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
		if (adj < 0)
			adj *= 2;
		else
			adj = -1;
		/*
		 * This means, C0 residency is less than down threshold over
		 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
		 */
		if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
			new_delay = dev_priv->rps.cur_freq + adj;
	}

	return new_delay;
}

1078
static void gen6_pm_rps_work(struct work_struct *work)
1079
{
1080 1081
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
P
Paulo Zanoni 已提交
1082
	u32 pm_iir;
1083
	int new_delay, adj;
1084

1085
	spin_lock_irq(&dev_priv->irq_lock);
1086 1087
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1088 1089
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1090
	spin_unlock_irq(&dev_priv->irq_lock);
1091

1092
	/* Make sure we didn't queue anything we're not going to process. */
1093
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1094

1095
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
1096 1097
		return;

1098
	mutex_lock(&dev_priv->rps.hw_lock);
1099

1100
	adj = dev_priv->rps.last_adj;
1101
	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1102 1103
		if (adj > 0)
			adj *= 2;
1104 1105 1106 1107
		else {
			/* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
		}
1108
		new_delay = dev_priv->rps.cur_freq + adj;
1109 1110 1111 1112 1113

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1114 1115
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1116
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1117 1118
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1119
		else
1120
			new_delay = dev_priv->rps.min_freq_softlimit;
1121
		adj = 0;
1122 1123
	} else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
1124 1125 1126
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1127 1128 1129 1130
		else {
			/* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
		}
1131
		new_delay = dev_priv->rps.cur_freq + adj;
1132
	} else { /* unknown event */
1133
		new_delay = dev_priv->rps.cur_freq;
1134
	}
1135

1136 1137 1138
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1139
	new_delay = clamp_t(int, new_delay,
1140 1141
			    dev_priv->rps.min_freq_softlimit,
			    dev_priv->rps.max_freq_softlimit);
1142

1143
	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1144 1145 1146 1147 1148

	if (IS_VALLEYVIEW(dev_priv->dev))
		valleyview_set_rps(dev_priv->dev, new_delay);
	else
		gen6_set_rps(dev_priv->dev, new_delay);
1149

1150
	mutex_unlock(&dev_priv->rps.hw_lock);
1151 1152
}

1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1165 1166
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1167
	u32 error_status, row, bank, subbank;
1168
	char *parity_event[6];
1169
	uint32_t misccpctl;
1170
	uint8_t slice = 0;
1171 1172 1173 1174 1175 1176 1177

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1178 1179 1180 1181
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1182 1183 1184 1185
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1186 1187
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1188

1189 1190 1191
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1192

1193
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1194

1195
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1196

1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1212
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1213
				   KOBJ_CHANGE, parity_event);
1214

1215 1216
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1217

1218 1219 1220 1221 1222
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1223

1224
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1225

1226 1227
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1228
	spin_lock_irq(&dev_priv->irq_lock);
1229
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1230
	spin_unlock_irq(&dev_priv->irq_lock);
1231 1232

	mutex_unlock(&dev_priv->dev->struct_mutex);
1233 1234
}

1235
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1236
{
1237
	struct drm_i915_private *dev_priv = dev->dev_private;
1238

1239
	if (!HAS_L3_DPF(dev))
1240 1241
		return;

1242
	spin_lock(&dev_priv->irq_lock);
1243
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1244
	spin_unlock(&dev_priv->irq_lock);
1245

1246 1247 1248 1249 1250 1251 1252
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1253
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1254 1255
}

1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
}

1267 1268 1269 1270 1271
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1272 1273
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1274
		notify_ring(dev, &dev_priv->ring[RCS]);
1275
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1276
		notify_ring(dev, &dev_priv->ring[VCS]);
1277
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1278 1279
		notify_ring(dev, &dev_priv->ring[BCS]);

1280 1281 1282
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
1283 1284
		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
				  gt_iir);
1285
	}
1286

1287 1288
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1289 1290
}

1291 1292 1293 1294
static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
				       struct drm_i915_private *dev_priv,
				       u32 master_ctl)
{
1295
	struct intel_engine_cs *ring;
1296 1297 1298 1299 1300 1301 1302
	u32 rcs, bcs, vcs;
	uint32_t tmp = 0;
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
		tmp = I915_READ(GEN8_GT_IIR(0));
		if (tmp) {
1303
			I915_WRITE(GEN8_GT_IIR(0), tmp);
1304
			ret = IRQ_HANDLED;
1305

1306
			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1307
			ring = &dev_priv->ring[RCS];
1308
			if (rcs & GT_RENDER_USER_INTERRUPT)
1309 1310 1311 1312 1313 1314
				notify_ring(dev, ring);
			if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
				intel_execlists_handle_ctx_events(ring);

			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
			ring = &dev_priv->ring[BCS];
1315
			if (bcs & GT_RENDER_USER_INTERRUPT)
1316 1317 1318
				notify_ring(dev, ring);
			if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
				intel_execlists_handle_ctx_events(ring);
1319 1320 1321 1322
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1323
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1324 1325
		tmp = I915_READ(GEN8_GT_IIR(1));
		if (tmp) {
1326
			I915_WRITE(GEN8_GT_IIR(1), tmp);
1327
			ret = IRQ_HANDLED;
1328

1329
			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1330
			ring = &dev_priv->ring[VCS];
1331
			if (vcs & GT_RENDER_USER_INTERRUPT)
1332
				notify_ring(dev, ring);
1333
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1334 1335
				intel_execlists_handle_ctx_events(ring);

1336
			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1337
			ring = &dev_priv->ring[VCS2];
1338
			if (vcs & GT_RENDER_USER_INTERRUPT)
1339
				notify_ring(dev, ring);
1340
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1341
				intel_execlists_handle_ctx_events(ring);
1342 1343 1344 1345
		} else
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
	}

1346 1347 1348 1349 1350
	if (master_ctl & GEN8_GT_PM_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(2));
		if (tmp & dev_priv->pm_rps_events) {
			I915_WRITE(GEN8_GT_IIR(2),
				   tmp & dev_priv->pm_rps_events);
1351
			ret = IRQ_HANDLED;
1352
			gen6_rps_irq_handler(dev_priv, tmp);
1353 1354 1355 1356
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1357 1358 1359
	if (master_ctl & GEN8_GT_VECS_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(3));
		if (tmp) {
1360
			I915_WRITE(GEN8_GT_IIR(3), tmp);
1361
			ret = IRQ_HANDLED;
1362

1363
			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1364
			ring = &dev_priv->ring[VECS];
1365
			if (vcs & GT_RENDER_USER_INTERRUPT)
1366
				notify_ring(dev, ring);
1367
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1368
				intel_execlists_handle_ctx_events(ring);
1369 1370 1371 1372 1373 1374 1375
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

	return ret;
}

1376 1377 1378
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

1379
static int pch_port_to_hotplug_shift(enum port port)
1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
{
	switch (port) {
	case PORT_A:
	case PORT_E:
	default:
		return -1;
	case PORT_B:
		return 0;
	case PORT_C:
		return 8;
	case PORT_D:
		return 16;
	}
}

1395
static int i915_port_to_hotplug_shift(enum port port)
1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
{
	switch (port) {
	case PORT_A:
	case PORT_E:
	default:
		return -1;
	case PORT_B:
		return 17;
	case PORT_C:
		return 19;
	case PORT_D:
		return 21;
	}
}

static inline enum port get_port_from_pin(enum hpd_pin pin)
{
	switch (pin) {
	case HPD_PORT_B:
		return PORT_B;
	case HPD_PORT_C:
		return PORT_C;
	case HPD_PORT_D:
		return PORT_D;
	default:
		return PORT_A; /* no hpd */
	}
}

1425
static inline void intel_hpd_irq_handler(struct drm_device *dev,
1426
					 u32 hotplug_trigger,
1427
					 u32 dig_hotplug_reg,
1428
					 const u32 *hpd)
1429
{
1430
	struct drm_i915_private *dev_priv = dev->dev_private;
1431
	int i;
1432
	enum port port;
1433
	bool storm_detected = false;
1434 1435 1436
	bool queue_dig = false, queue_hp = false;
	u32 dig_shift;
	u32 dig_port_mask = 0;
1437

1438 1439 1440
	if (!hotplug_trigger)
		return;

1441 1442
	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg);
1443

1444
	spin_lock(&dev_priv->irq_lock);
1445
	for (i = 1; i < HPD_NUM_PINS; i++) {
1446 1447 1448 1449 1450 1451 1452
		if (!(hpd[i] & hotplug_trigger))
			continue;

		port = get_port_from_pin(i);
		if (port && dev_priv->hpd_irq_port[port]) {
			bool long_hpd;

1453 1454
			if (HAS_PCH_SPLIT(dev)) {
				dig_shift = pch_port_to_hotplug_shift(port);
1455
				long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1456 1457 1458
			} else {
				dig_shift = i915_port_to_hotplug_shift(port);
				long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1459 1460
			}

1461 1462 1463
			DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
					 port_name(port),
					 long_hpd ? "long" : "short");
1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476
			/* for long HPD pulses we want to have the digital queue happen,
			   but we still want HPD storm detection to function. */
			if (long_hpd) {
				dev_priv->long_hpd_port_mask |= (1 << port);
				dig_port_mask |= hpd[i];
			} else {
				/* for short HPD just trigger the digital queue */
				dev_priv->short_hpd_port_mask |= (1 << port);
				hotplug_trigger &= ~hpd[i];
			}
			queue_dig = true;
		}
	}
1477

1478
	for (i = 1; i < HPD_NUM_PINS; i++) {
1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
		if (hpd[i] & hotplug_trigger &&
		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
			/*
			 * On GMCH platforms the interrupt mask bits only
			 * prevent irq generation, not the setting of the
			 * hotplug bits itself. So only WARN about unexpected
			 * interrupts on saner platforms.
			 */
			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
				  hotplug_trigger, i, hpd[i]);

			continue;
		}
1493

1494 1495 1496 1497
		if (!(hpd[i] & hotplug_trigger) ||
		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
			continue;

1498 1499 1500 1501 1502
		if (!(dig_port_mask & hpd[i])) {
			dev_priv->hpd_event_bits |= (1 << i);
			queue_hp = true;
		}

1503 1504 1505 1506 1507
		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
				   dev_priv->hpd_stats[i].hpd_last_jiffies
				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
			dev_priv->hpd_stats[i].hpd_cnt = 0;
1508
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1509 1510
		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1511
			dev_priv->hpd_event_bits &= ~(1 << i);
1512
			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
1513
			storm_detected = true;
1514 1515
		} else {
			dev_priv->hpd_stats[i].hpd_cnt++;
1516 1517
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
				      dev_priv->hpd_stats[i].hpd_cnt);
1518 1519 1520
		}
	}

1521 1522
	if (storm_detected)
		dev_priv->display.hpd_irq_setup(dev);
1523
	spin_unlock(&dev_priv->irq_lock);
1524

1525 1526 1527 1528 1529 1530
	/*
	 * Our hotplug handler can grab modeset locks (by calling down into the
	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
	 * queue for otherwise the flush_work in the pageflip code will
	 * deadlock.
	 */
1531
	if (queue_dig)
1532
		queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
1533 1534
	if (queue_hp)
		schedule_work(&dev_priv->hotplug_work);
1535 1536
}

1537 1538
static void gmbus_irq_handler(struct drm_device *dev)
{
1539
	struct drm_i915_private *dev_priv = dev->dev_private;
1540 1541

	wake_up_all(&dev_priv->gmbus_wait_queue);
1542 1543
}

1544 1545
static void dp_aux_irq_handler(struct drm_device *dev)
{
1546
	struct drm_i915_private *dev_priv = dev->dev_private;
1547 1548

	wake_up_all(&dev_priv->gmbus_wait_queue);
1549 1550
}

1551
#if defined(CONFIG_DEBUG_FS)
1552 1553 1554 1555
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1556 1557 1558 1559
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1560
	int head, tail;
1561

1562 1563
	spin_lock(&pipe_crc->lock);

1564
	if (!pipe_crc->entries) {
1565
		spin_unlock(&pipe_crc->lock);
1566 1567 1568 1569
		DRM_ERROR("spurious interrupt\n");
		return;
	}

1570 1571
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1572 1573

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1574
		spin_unlock(&pipe_crc->lock);
1575 1576 1577 1578 1579
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1580

1581
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1582 1583 1584 1585 1586
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1587 1588

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1589 1590 1591
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1592 1593

	wake_up_interruptible(&pipe_crc->wq);
1594
}
1595 1596 1597 1598 1599 1600 1601 1602
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1603

1604
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1605 1606 1607
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1608 1609 1610
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1611 1612
}

1613
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1614 1615 1616
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1617 1618 1619 1620 1621 1622
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1623
}
1624

1625
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1626 1627
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1639

1640 1641 1642 1643 1644
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1645
}
1646

1647 1648 1649 1650
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1651
{
1652
	if (pm_iir & dev_priv->pm_rps_events) {
1653
		spin_lock(&dev_priv->irq_lock);
1654
		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1655
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1656
		spin_unlock(&dev_priv->irq_lock);
1657 1658

		queue_work(dev_priv->wq, &dev_priv->rps.work);
1659 1660
	}

1661 1662 1663
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1664 1665 1666
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1667

1668
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
1669 1670 1671
			i915_handle_error(dev_priv->dev, false,
					  "VEBOX CS error interrupt 0x%08x",
					  pm_iir);
1672
		}
B
Ben Widawsky 已提交
1673
	}
1674 1675
}

1676 1677 1678 1679 1680 1681 1682 1683
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	if (!drm_handle_vblank(dev, pipe))
		return false;

	return true;
}

1684 1685 1686
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1687
	u32 pipe_stats[I915_MAX_PIPES] = { };
1688 1689
	int pipe;

1690
	spin_lock(&dev_priv->irq_lock);
1691
	for_each_pipe(dev_priv, pipe) {
1692
		int reg;
1693
		u32 mask, iir_bit = 0;
1694

1695 1696 1697 1698 1699 1700 1701
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1702 1703 1704

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1705 1706 1707 1708 1709 1710 1711 1712

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1713 1714 1715
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1716 1717 1718 1719 1720
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1721 1722 1723
			continue;

		reg = PIPESTAT(pipe);
1724 1725
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1726 1727 1728 1729

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1730 1731
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1732 1733
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1734
	spin_unlock(&dev_priv->irq_lock);
1735

1736
	for_each_pipe(dev_priv, pipe) {
1737 1738 1739
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1740

1741
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1742 1743 1744 1745 1746 1747 1748
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

1749 1750
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1751 1752 1753 1754 1755 1756
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1757 1758 1759 1760 1761
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1762 1763 1764 1765 1766 1767 1768
	if (hotplug_status) {
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
		/*
		 * Make sure hotplug status is cleared before we clear IIR, or else we
		 * may miss hotplug events.
		 */
		POSTING_READ(PORT_HOTPLUG_STAT);
1769

1770 1771
		if (IS_G4X(dev)) {
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1772

1773
			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
1774 1775
		} else {
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1776

1777
			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
1778
		}
1779

1780 1781 1782 1783
		if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
		    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
			dp_aux_irq_handler(dev);
	}
1784 1785
}

1786
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1787
{
1788
	struct drm_device *dev = arg;
1789
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1790 1791 1792 1793
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

	while (true) {
1794 1795
		/* Find, clear, then process each source of interrupt */

J
Jesse Barnes 已提交
1796
		gt_iir = I915_READ(GTIIR);
1797 1798 1799
		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);

J
Jesse Barnes 已提交
1800
		pm_iir = I915_READ(GEN6_PMIIR);
1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

		iir = I915_READ(VLV_IIR);
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
J
Jesse Barnes 已提交
1811 1812 1813 1814 1815 1816

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1817 1818
		if (gt_iir)
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1819
		if (pm_iir)
1820
			gen6_rps_irq_handler(dev_priv, pm_iir);
1821 1822 1823
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
J
Jesse Barnes 已提交
1824 1825 1826 1827 1828 1829
	}

out:
	return ret;
}

1830 1831
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1832
	struct drm_device *dev = arg;
1833 1834 1835 1836
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl, iir;
	irqreturn_t ret = IRQ_NONE;

1837 1838 1839
	for (;;) {
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1840

1841 1842
		if (master_ctl == 0 && iir == 0)
			break;
1843

1844 1845
		ret = IRQ_HANDLED;

1846
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1847

1848
		/* Find, clear, then process each source of interrupt */
1849

1850 1851 1852 1853 1854 1855
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
1856

1857
		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1858

1859 1860 1861
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
1862

1863 1864 1865
		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
		POSTING_READ(GEN8_MASTER_IRQ);
	}
1866

1867 1868 1869
	return ret;
}

1870
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1871
{
1872
	struct drm_i915_private *dev_priv = dev->dev_private;
1873
	int pipe;
1874
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1875 1876 1877 1878
	u32 dig_hotplug_reg;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1879

1880
	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
1881

1882 1883 1884
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1885
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1886 1887
				 port_name(port));
	}
1888

1889 1890 1891
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1892
	if (pch_iir & SDE_GMBUS)
1893
		gmbus_irq_handler(dev);
1894 1895 1896 1897 1898 1899 1900 1901 1902 1903

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1904
	if (pch_iir & SDE_FDI_MASK)
1905
		for_each_pipe(dev_priv, pipe)
1906 1907 1908
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1909 1910 1911 1912 1913 1914 1915 1916

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1917
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1918 1919

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1920
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1921 1922 1923 1924 1925 1926
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1927
	enum pipe pipe;
1928

1929 1930 1931
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

1932
	for_each_pipe(dev_priv, pipe) {
1933 1934
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1935

D
Daniel Vetter 已提交
1936 1937
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
1938
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1939
			else
1940
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1941 1942
		}
	}
1943

1944 1945 1946 1947 1948 1949 1950 1951
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

1952 1953 1954
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1955
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1956
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1957 1958

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1959
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1960 1961

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1962
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
1963 1964

	I915_WRITE(SERR_INT, serr_int);
1965 1966
}

1967 1968
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
1969
	struct drm_i915_private *dev_priv = dev->dev_private;
1970
	int pipe;
1971
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1972 1973 1974 1975
	u32 dig_hotplug_reg;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1976

1977
	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
1978

1979 1980 1981 1982 1983 1984
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
1985 1986

	if (pch_iir & SDE_AUX_MASK_CPT)
1987
		dp_aux_irq_handler(dev);
1988 1989

	if (pch_iir & SDE_GMBUS_CPT)
1990
		gmbus_irq_handler(dev);
1991 1992 1993 1994 1995 1996 1997 1998

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
1999
		for_each_pipe(dev_priv, pipe)
2000 2001 2002
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2003 2004 2005

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
2006 2007
}

2008 2009 2010
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2011
	enum pipe pipe;
2012 2013 2014 2015 2016 2017 2018 2019 2020 2021

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2022
	for_each_pipe(dev_priv, pipe) {
2023 2024 2025
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2026

2027
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2028
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2029

2030 2031
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
2032

2033 2034 2035 2036 2037
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

2057 2058 2059
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2060
	enum pipe pipe;
2061 2062 2063 2064 2065 2066 2067 2068 2069 2070

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

2071
	for_each_pipe(dev_priv, pipe) {
2072 2073 2074
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2075 2076

		/* plane/pipes map 1:1 on ilk+ */
2077 2078 2079
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2094 2095 2096 2097 2098 2099 2100 2101
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2102
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2103
{
2104
	struct drm_device *dev = arg;
2105
	struct drm_i915_private *dev_priv = dev->dev_private;
2106
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2107
	irqreturn_t ret = IRQ_NONE;
2108

2109 2110
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
2111
	intel_uncore_check_errors(dev);
2112

2113 2114 2115
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2116
	POSTING_READ(DEIER);
2117

2118 2119 2120 2121 2122
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2123 2124 2125 2126 2127
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2128

2129 2130
	/* Find, clear, then process each source of interrupt */

2131
	gt_iir = I915_READ(GTIIR);
2132
	if (gt_iir) {
2133 2134
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2135
		if (INTEL_INFO(dev)->gen >= 6)
2136
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2137 2138
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
2139 2140
	}

2141 2142
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2143 2144
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2145 2146 2147 2148
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
2149 2150
	}

2151 2152 2153 2154 2155
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2156
			gen6_rps_irq_handler(dev_priv, pm_iir);
2157
		}
2158
	}
2159 2160 2161

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2162 2163 2164 2165
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2166 2167 2168 2169

	return ret;
}

2170 2171 2172 2173 2174 2175 2176
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2177
	enum pipe pipe;
2178 2179 2180 2181 2182 2183 2184 2185 2186

	master_ctl = I915_READ(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2187 2188
	/* Find, clear, then process each source of interrupt */

2189 2190 2191 2192 2193 2194 2195
	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
2196 2197 2198 2199
			if (tmp & GEN8_DE_MISC_GSE)
				intel_opregion_asle_intr(dev);
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2200
		}
2201 2202
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2203 2204
	}

2205 2206 2207 2208 2209
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
2210 2211 2212 2213
			if (tmp & GEN8_AUX_CHANNEL_A)
				dp_aux_irq_handler(dev);
			else
				DRM_ERROR("Unexpected DE Port interrupt\n");
2214
		}
2215 2216
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2217 2218
	}

2219
	for_each_pipe(dev_priv, pipe) {
2220
		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2221

2222 2223
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2224

2225 2226 2227 2228
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2229

2230 2231 2232
			if (pipe_iir & GEN8_PIPE_VBLANK &&
			    intel_pipe_handle_vblank(dev, pipe))
				intel_check_page_flip(dev, pipe);
2233

2234 2235 2236 2237 2238 2239
			if (IS_GEN9(dev))
				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
			else
				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;

			if (flip_done) {
2240 2241 2242 2243 2244 2245 2246
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip_plane(dev, pipe);
			}

			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
				hsw_pipe_crc_irq_handler(dev, pipe);

2247 2248 2249
			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
2250

2251 2252 2253 2254 2255 2256 2257

			if (IS_GEN9(dev))
				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
			else
				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

			if (fault_errors)
2258 2259 2260
				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
					  pipe_name(pipe),
					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2261
		} else
2262 2263 2264
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2265 2266 2267 2268 2269 2270 2271 2272 2273 2274
	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);
		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
2275 2276 2277 2278
			cpt_irq_handler(dev, pch_iir);
		} else
			DRM_ERROR("The master control interrupt lied (SDE)!\n");

2279 2280
	}

2281 2282 2283 2284 2285 2286
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return ret;
}

2287 2288 2289
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2290
	struct intel_engine_cs *ring;
2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2315 2316 2317 2318 2319 2320 2321 2322 2323
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
2324 2325
	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
						    work);
2326 2327
	struct drm_i915_private *dev_priv =
		container_of(error, struct drm_i915_private, gpu_error);
2328
	struct drm_device *dev = dev_priv->dev;
2329 2330 2331
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2332
	int ret;
2333

2334
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2335

2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2347
		DRM_DEBUG_DRIVER("resetting chip\n");
2348
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2349
				   reset_event);
2350

2351 2352 2353 2354 2355 2356 2357 2358
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2359 2360 2361 2362 2363 2364
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2365 2366
		ret = i915_reset(dev);

2367 2368
		intel_display_handle_reset(dev);

2369 2370
		intel_runtime_pm_put(dev_priv);

2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
2382
			smp_mb__before_atomic();
2383 2384
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2385
			kobject_uevent_env(&dev->primary->kdev->kobj,
2386
					   KOBJ_CHANGE, reset_done_event);
2387
		} else {
M
Mika Kuoppala 已提交
2388
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2389
		}
2390

2391 2392 2393 2394 2395
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2396
	}
2397 2398
}

2399
static void i915_report_and_clear_eir(struct drm_device *dev)
2400 2401
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2402
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2403
	u32 eir = I915_READ(EIR);
2404
	int pipe, i;
2405

2406 2407
	if (!eir)
		return;
2408

2409
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2410

2411 2412
	i915_get_extra_instdone(dev, instdone);

2413 2414 2415 2416
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2417 2418
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2419 2420
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2421 2422
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2423
			I915_WRITE(IPEIR_I965, ipeir);
2424
			POSTING_READ(IPEIR_I965);
2425 2426 2427
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2428 2429
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2430
			I915_WRITE(PGTBL_ER, pgtbl_err);
2431
			POSTING_READ(PGTBL_ER);
2432 2433 2434
		}
	}

2435
	if (!IS_GEN2(dev)) {
2436 2437
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2438 2439
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2440
			I915_WRITE(PGTBL_ER, pgtbl_err);
2441
			POSTING_READ(PGTBL_ER);
2442 2443 2444 2445
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2446
		pr_err("memory refresh error:\n");
2447
		for_each_pipe(dev_priv, pipe)
2448
			pr_err("pipe %c stat: 0x%08x\n",
2449
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2450 2451 2452
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2453 2454
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2455 2456
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2457
		if (INTEL_INFO(dev)->gen < 4) {
2458 2459
			u32 ipeir = I915_READ(IPEIR);

2460 2461 2462
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2463
			I915_WRITE(IPEIR, ipeir);
2464
			POSTING_READ(IPEIR);
2465 2466 2467
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2468 2469 2470 2471
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2472
			I915_WRITE(IPEIR_I965, ipeir);
2473
			POSTING_READ(IPEIR_I965);
2474 2475 2476 2477
		}
	}

	I915_WRITE(EIR, eir);
2478
	POSTING_READ(EIR);
2479 2480 2481 2482 2483 2484 2485 2486 2487 2488
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2501 2502
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2503 2504
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2505 2506
	va_list args;
	char error_msg[80];
2507

2508 2509 2510 2511 2512
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2513
	i915_report_and_clear_eir(dev);
2514

2515
	if (wedged) {
2516 2517
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2518

2519
		/*
2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530
		 * Wakeup waiting processes so that the reset work function
		 * i915_error_work_func doesn't deadlock trying to grab various
		 * locks. By bumping the reset counter first, the woken
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2531
		 */
2532
		i915_error_wake_up(dev_priv, false);
2533 2534
	}

2535 2536 2537 2538 2539 2540 2541
	/*
	 * Our reset work can grab modeset locks (since it needs to reset the
	 * state of outstanding pagelips). Hence it must not be run on our own
	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
	 * code will deadlock.
	 */
	schedule_work(&dev_priv->gpu_error.work);
2542 2543
}

2544 2545 2546
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2547
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2548
{
2549
	struct drm_i915_private *dev_priv = dev->dev_private;
2550
	unsigned long irqflags;
2551

2552
	if (!i915_pipe_enabled(dev, pipe))
2553
		return -EINVAL;
2554

2555
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2556
	if (INTEL_INFO(dev)->gen >= 4)
2557
		i915_enable_pipestat(dev_priv, pipe,
2558
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2559
	else
2560
		i915_enable_pipestat(dev_priv, pipe,
2561
				     PIPE_VBLANK_INTERRUPT_STATUS);
2562
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2563

2564 2565 2566
	return 0;
}

2567
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2568
{
2569
	struct drm_i915_private *dev_priv = dev->dev_private;
2570
	unsigned long irqflags;
2571
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2572
						     DE_PIPE_VBLANK(pipe);
2573 2574 2575 2576 2577

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2578
	ironlake_enable_display_irq(dev_priv, bit);
2579 2580 2581 2582 2583
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2584 2585
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2586
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2587 2588 2589 2590 2591 2592
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2593
	i915_enable_pipestat(dev_priv, pipe,
2594
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2595 2596 2597 2598 2599
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2600 2601 2602 2603 2604 2605 2606 2607 2608
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2609 2610 2611
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2612 2613 2614 2615
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2616 2617 2618
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2619
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2620
{
2621
	struct drm_i915_private *dev_priv = dev->dev_private;
2622
	unsigned long irqflags;
2623

2624
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2625
	i915_disable_pipestat(dev_priv, pipe,
2626 2627
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2628 2629 2630
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2631
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2632
{
2633
	struct drm_i915_private *dev_priv = dev->dev_private;
2634
	unsigned long irqflags;
2635
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2636
						     DE_PIPE_VBLANK(pipe);
2637 2638

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2639
	ironlake_disable_display_irq(dev_priv, bit);
2640 2641 2642
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2643 2644
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
2645
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2646 2647 2648
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2649
	i915_disable_pipestat(dev_priv, pipe,
2650
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2651 2652 2653
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2654 2655 2656 2657 2658 2659 2660 2661 2662
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2663 2664 2665
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2666 2667 2668
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2669
static u32
2670
ring_last_seqno(struct intel_engine_cs *ring)
2671
{
2672 2673 2674 2675
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

2676
static bool
2677
ring_idle(struct intel_engine_cs *ring, u32 seqno)
2678 2679 2680
{
	return (list_empty(&ring->request_list) ||
		i915_seqno_passed(seqno, ring_last_seqno(ring)));
B
Ben Gamari 已提交
2681 2682
}

2683 2684 2685 2686
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
2687
		return (ipehr >> 23) == 0x1c;
2688 2689 2690 2691 2692 2693 2694
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2695
static struct intel_engine_cs *
2696
semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2697 2698
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2699
	struct intel_engine_cs *signaller;
2700 2701 2702
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2703 2704 2705 2706 2707 2708 2709
		for_each_ring(signaller, dev_priv, i) {
			if (ring == signaller)
				continue;

			if (offset == signaller->semaphore.signal_ggtt[ring->id])
				return signaller;
		}
2710 2711 2712 2713 2714 2715 2716
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

2717
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2718 2719 2720 2721
				return signaller;
		}
	}

2722 2723
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
		  ring->id, ipehr, offset);
2724 2725 2726 2727

	return NULL;
}

2728 2729
static struct intel_engine_cs *
semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2730 2731
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2732
	u32 cmd, ipehr, head;
2733 2734
	u64 offset = 0;
	int i, backwards;
2735 2736

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2737
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2738
		return NULL;
2739

2740 2741 2742
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2743 2744
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2745 2746
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2747
	 */
2748
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2749
	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
2750

2751
	for (i = backwards; i; --i) {
2752 2753 2754 2755 2756
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2757
		head &= ring->buffer->size - 1;
2758 2759

		/* This here seems to blow up */
2760
		cmd = ioread32(ring->buffer->virtual_start + head);
2761 2762 2763
		if (cmd == ipehr)
			break;

2764 2765
		head -= 4;
	}
2766

2767 2768
	if (!i)
		return NULL;
2769

2770
	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2771 2772 2773 2774 2775 2776
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		offset = ioread32(ring->buffer->virtual_start + head + 12);
		offset <<= 32;
		offset = ioread32(ring->buffer->virtual_start + head + 8);
	}
	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2777 2778
}

2779
static int semaphore_passed(struct intel_engine_cs *ring)
2780 2781
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2782
	struct intel_engine_cs *signaller;
2783
	u32 seqno;
2784

2785
	ring->hangcheck.deadlock++;
2786 2787

	signaller = semaphore_waits_for(ring, &seqno);
2788 2789 2790 2791 2792
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
2793 2794
		return -1;

2795 2796 2797
	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
		return 1;

2798 2799 2800
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2801 2802 2803
		return -1;

	return 0;
2804 2805 2806 2807
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2808
	struct intel_engine_cs *ring;
2809 2810 2811
	int i;

	for_each_ring(ring, dev_priv, i)
2812
		ring->hangcheck.deadlock = 0;
2813 2814
}

2815
static enum intel_ring_hangcheck_action
2816
ring_stuck(struct intel_engine_cs *ring, u64 acthd)
2817 2818 2819
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2820 2821
	u32 tmp;

2822 2823 2824 2825 2826 2827 2828 2829
	if (acthd != ring->hangcheck.acthd) {
		if (acthd > ring->hangcheck.max_acthd) {
			ring->hangcheck.max_acthd = acthd;
			return HANGCHECK_ACTIVE;
		}

		return HANGCHECK_ACTIVE_LOOP;
	}
2830

2831
	if (IS_GEN2(dev))
2832
		return HANGCHECK_HUNG;
2833 2834 2835 2836 2837 2838 2839

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2840
	if (tmp & RING_WAIT) {
2841 2842 2843
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2844
		I915_WRITE_CTL(ring, tmp);
2845
		return HANGCHECK_KICK;
2846 2847 2848 2849 2850
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2851
			return HANGCHECK_HUNG;
2852
		case 1:
2853 2854 2855
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2856
			I915_WRITE_CTL(ring, tmp);
2857
			return HANGCHECK_KICK;
2858
		case 0:
2859
			return HANGCHECK_WAIT;
2860
		}
2861
	}
2862

2863
	return HANGCHECK_HUNG;
2864 2865
}

B
Ben Gamari 已提交
2866 2867
/**
 * This is called when the chip hasn't reported back with completed
2868 2869 2870 2871 2872
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
2873
 */
2874
static void i915_hangcheck_elapsed(unsigned long data)
B
Ben Gamari 已提交
2875 2876
{
	struct drm_device *dev = (struct drm_device *)data;
2877
	struct drm_i915_private *dev_priv = dev->dev_private;
2878
	struct intel_engine_cs *ring;
2879
	int i;
2880
	int busy_count = 0, rings_hung = 0;
2881 2882 2883 2884
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
2885

2886
	if (!i915.enable_hangcheck)
2887 2888
		return;

2889
	for_each_ring(ring, dev_priv, i) {
2890 2891
		u64 acthd;
		u32 seqno;
2892
		bool busy = true;
2893

2894 2895
		semaphore_clear_deadlocks(dev_priv);

2896 2897
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
2898

2899 2900
		if (ring->hangcheck.seqno == seqno) {
			if (ring_idle(ring, seqno)) {
2901 2902
				ring->hangcheck.action = HANGCHECK_IDLE;

2903 2904
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
2905
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2906 2907 2908 2909 2910 2911
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
2912 2913 2914 2915
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
2916 2917
				} else
					busy = false;
2918
			} else {
2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
2934 2935 2936 2937
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
2938
				case HANGCHECK_IDLE:
2939 2940
				case HANGCHECK_WAIT:
				case HANGCHECK_ACTIVE:
2941 2942
					break;
				case HANGCHECK_ACTIVE_LOOP:
2943
					ring->hangcheck.score += BUSY;
2944
					break;
2945
				case HANGCHECK_KICK:
2946
					ring->hangcheck.score += KICK;
2947
					break;
2948
				case HANGCHECK_HUNG:
2949
					ring->hangcheck.score += HUNG;
2950 2951 2952
					stuck[i] = true;
					break;
				}
2953
			}
2954
		} else {
2955 2956
			ring->hangcheck.action = HANGCHECK_ACTIVE;

2957 2958 2959 2960 2961
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
2962 2963

			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
2964 2965
		}

2966 2967
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
2968
		busy_count += busy;
2969
	}
2970

2971
	for_each_ring(ring, dev_priv, i) {
2972
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2973 2974 2975
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
2976
			rings_hung++;
2977 2978 2979
		}
	}

2980
	if (rings_hung)
2981
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
2982

2983 2984 2985
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
2986 2987 2988 2989 2990 2991
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2992
	if (!i915.enable_hangcheck)
2993 2994 2995 2996
		return;

	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
2997 2998
}

2999
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3000 3001 3002 3003 3004 3005
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

3006
	GEN5_IRQ_RESET(SDE);
3007 3008 3009

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3010
}
3011

P
Paulo Zanoni 已提交
3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3028 3029 3030 3031
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3032
static void gen5_gt_irq_reset(struct drm_device *dev)
3033 3034 3035
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3036
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3037
	if (INTEL_INFO(dev)->gen >= 6)
3038
		GEN5_IRQ_RESET(GEN6_PM);
3039 3040
}

L
Linus Torvalds 已提交
3041 3042
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
3043
static void ironlake_irq_reset(struct drm_device *dev)
3044
{
3045
	struct drm_i915_private *dev_priv = dev->dev_private;
3046

3047
	I915_WRITE(HWSTAM, 0xffffffff);
3048

3049
	GEN5_IRQ_RESET(DE);
3050 3051
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3052

3053
	gen5_gt_irq_reset(dev);
3054

3055
	ibx_irq_reset(dev);
3056
}
3057

3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	GEN5_IRQ_RESET(VLV_);
}

J
Jesse Barnes 已提交
3071 3072
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3073
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3074 3075 3076 3077 3078 3079 3080

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

3081
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3082

3083
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
J
Jesse Barnes 已提交
3084

3085
	vlv_display_irq_reset(dev_priv);
J
Jesse Barnes 已提交
3086 3087
}

3088 3089 3090 3091 3092 3093 3094 3095
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3096
static void gen8_irq_reset(struct drm_device *dev)
3097 3098 3099 3100 3101 3102 3103
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3104
	gen8_gt_irq_reset(dev_priv);
3105

3106
	for_each_pipe(dev_priv, pipe)
3107 3108
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3109
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3110

3111 3112 3113
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3114

3115
	ibx_irq_reset(dev);
3116
}
3117

3118 3119
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
{
3120
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3121

3122
	spin_lock_irq(&dev_priv->irq_lock);
3123
	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
3124
			  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3125
	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
3126
			  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
3127
	spin_unlock_irq(&dev_priv->irq_lock);
3128 3129
}

3130 3131 3132 3133 3134 3135 3136
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3137
	gen8_gt_irq_reset(dev_priv);
3138 3139 3140 3141 3142

	GEN5_IRQ_RESET(GEN8_PCU_);

	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);

3143
	vlv_display_irq_reset(dev_priv);
3144 3145
}

3146
static void ibx_hpd_irq_setup(struct drm_device *dev)
3147
{
3148
	struct drm_i915_private *dev_priv = dev->dev_private;
3149
	struct intel_encoder *intel_encoder;
3150
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
3151 3152

	if (HAS_PCH_IBX(dev)) {
3153
		hotplug_irqs = SDE_HOTPLUG_MASK;
3154
		for_each_intel_encoder(dev, intel_encoder)
3155
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3156
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
3157
	} else {
3158
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3159
		for_each_intel_encoder(dev, intel_encoder)
3160
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3161
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
3162
	}
3163

3164
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3165 3166 3167 3168 3169 3170 3171

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
3172 3173 3174 3175 3176 3177 3178 3179
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
3180 3181
static void ibx_irq_postinstall(struct drm_device *dev)
{
3182
	struct drm_i915_private *dev_priv = dev->dev_private;
3183
	u32 mask;
3184

D
Daniel Vetter 已提交
3185 3186 3187
	if (HAS_PCH_NOP(dev))
		return;

3188
	if (HAS_PCH_IBX(dev))
3189
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3190
	else
3191
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3192

3193
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3194 3195 3196
	I915_WRITE(SDEIMR, ~mask);
}

3197 3198 3199 3200 3201 3202 3203 3204
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3205
	if (HAS_L3_DPF(dev)) {
3206
		/* L3 parity interrupt is always unmasked. */
3207 3208
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3209 3210 3211 3212 3213 3214 3215 3216 3217 3218
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3219
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3220 3221

	if (INTEL_INFO(dev)->gen >= 6) {
3222
		pm_irqs |= dev_priv->pm_rps_events;
3223 3224 3225 3226

		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3227
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3228
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3229 3230 3231
	}
}

3232
static int ironlake_irq_postinstall(struct drm_device *dev)
3233
{
3234
	struct drm_i915_private *dev_priv = dev->dev_private;
3235 3236 3237 3238 3239 3240
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3241
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3242
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3243
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
3244 3245 3246
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3247 3248 3249
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3250 3251
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3252
	}
3253

3254
	dev_priv->irq_mask = ~display_mask;
3255

3256 3257
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3258 3259
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3260
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3261

3262
	gen5_gt_irq_postinstall(dev);
3263

P
Paulo Zanoni 已提交
3264
	ibx_irq_postinstall(dev);
3265

3266
	if (IS_IRONLAKE_M(dev)) {
3267 3268 3269
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3270 3271
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3272
		spin_lock_irq(&dev_priv->irq_lock);
3273
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3274
		spin_unlock_irq(&dev_priv->irq_lock);
3275 3276
	}

3277 3278 3279
	return 0;
}

3280 3281 3282 3283
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3284
	enum pipe pipe;
3285 3286 3287 3288

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

3289 3290
	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3291 3292 3293 3294 3295
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3296 3297 3298
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3299 3300 3301 3302

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3303 3304
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3305 3306 3307 3308 3309
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3310 3311
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
3312 3313 3314 3315 3316 3317
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3318
	enum pipe pipe;
3319 3320 3321

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3322
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3323 3324
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3325 3326 3327

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3328
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3329 3330 3331 3332 3333 3334 3335
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3336 3337 3338
	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3339 3340 3341

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
3342 3343 3344

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3357
	if (intel_irqs_enabled(dev_priv))
3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3370
	if (intel_irqs_enabled(dev_priv))
3371 3372 3373
		valleyview_display_irqs_uninstall(dev_priv);
}

3374
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
3375
{
3376
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3377

3378 3379 3380
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3381
	I915_WRITE(VLV_IIR, 0xffffffff);
3382 3383 3384 3385
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
J
Jesse Barnes 已提交
3386

3387 3388
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3389
	spin_lock_irq(&dev_priv->irq_lock);
3390 3391
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3392
	spin_unlock_irq(&dev_priv->irq_lock);
3393 3394 3395 3396 3397 3398 3399
}

static int valleyview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	vlv_display_irq_postinstall(dev_priv);
J
Jesse Barnes 已提交
3400

3401
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3402 3403 3404 3405 3406 3407 3408 3409

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3410 3411 3412 3413

	return 0;
}

3414 3415 3416 3417 3418
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3419
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3420
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3421 3422
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3423
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3424 3425 3426
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3427
		0,
3428 3429
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3430 3431
		};

3432
	dev_priv->pm_irq_mask = 0xffffffff;
3433 3434 3435 3436
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, dev_priv->pm_rps_events);
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3437 3438 3439 3440
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3441 3442
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3443
	int pipe;
3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454

	if (IS_GEN9(dev_priv))
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
	else
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3455 3456 3457
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3458

3459
	for_each_pipe(dev_priv, pipe)
3460
		if (intel_display_power_is_enabled(dev_priv,
3461 3462 3463 3464
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3465

P
Paulo Zanoni 已提交
3466
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
3467 3468 3469 3470 3471 3472
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

P
Paulo Zanoni 已提交
3473 3474
	ibx_irq_pre_postinstall(dev);

3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

	ibx_irq_postinstall(dev);

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3486 3487 3488 3489 3490 3491
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3492 3493 3494
		I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
	u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
		PIPE_CRC_DONE_INTERRUPT_STATUS;
3495 3496 3497 3498 3499 3500
	int pipe;

	/*
	 * Leave vblank interrupts masked initially.  enable/disable will
	 * toggle them based on usage.
	 */
3501
	dev_priv->irq_mask = ~enable_mask;
3502

3503
	for_each_pipe(dev_priv, pipe)
3504 3505
		I915_WRITE(PIPESTAT(pipe), 0xffff);

3506
	spin_lock_irq(&dev_priv->irq_lock);
3507
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3508
	for_each_pipe(dev_priv, pipe)
3509
		i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3510
	spin_unlock_irq(&dev_priv->irq_lock);
3511 3512

	I915_WRITE(VLV_IIR, 0xffffffff);
3513
	I915_WRITE(VLV_IIR, 0xffffffff);
3514
	I915_WRITE(VLV_IER, enable_mask);
3515 3516
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
3517 3518 3519 3520 3521 3522 3523 3524 3525

	gen8_gt_irq_postinstall(dev_priv);

	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3526 3527 3528 3529 3530 3531 3532
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3533
	gen8_irq_reset(dev);
3534 3535
}

J
Jesse Barnes 已提交
3536 3537
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3538
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3539 3540 3541 3542

	if (!dev_priv)
		return;

3543 3544
	I915_WRITE(VLV_MASTER_IER, 0);

3545 3546
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3547
	I915_WRITE(HWSTAM, 0xffffffff);
3548

3549 3550 3551
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irq(&dev_priv->irq_lock);
3552 3553
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
3554
	spin_unlock_irq(&dev_priv->irq_lock);
3555

3556
	vlv_display_irq_reset(dev_priv);
3557

3558
	dev_priv->irq_mask = 0;
J
Jesse Barnes 已提交
3559 3560
}

3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3572
	gen8_gt_irq_reset(dev_priv);
3573

3574
	GEN5_IRQ_RESET(GEN8_PCU_);
3575 3576 3577 3578

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

3579
	for_each_pipe(dev_priv, pipe)
3580 3581
		I915_WRITE(PIPESTAT(pipe), 0xffff);

3582
	GEN5_IRQ_RESET(VLV_);
3583 3584
}

3585
static void ironlake_irq_uninstall(struct drm_device *dev)
3586
{
3587
	struct drm_i915_private *dev_priv = dev->dev_private;
3588 3589 3590 3591

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3592
	ironlake_irq_reset(dev);
3593 3594
}

3595
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3596
{
3597
	struct drm_i915_private *dev_priv = dev->dev_private;
3598
	int pipe;
3599

3600
	for_each_pipe(dev_priv, pipe)
3601
		I915_WRITE(PIPESTAT(pipe), 0);
3602 3603 3604
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3605 3606 3607 3608
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3609
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3630 3631
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3632
	spin_lock_irq(&dev_priv->irq_lock);
3633 3634
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3635
	spin_unlock_irq(&dev_priv->irq_lock);
3636

C
Chris Wilson 已提交
3637 3638 3639
	return 0;
}

3640 3641 3642 3643
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3644
			       int plane, int pipe, u32 iir)
3645
{
3646
	struct drm_i915_private *dev_priv = dev->dev_private;
3647
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3648

3649
	if (!intel_pipe_handle_vblank(dev, pipe))
3650 3651 3652
		return false;

	if ((iir & flip_pending) == 0)
3653
		goto check_page_flip;
3654

3655
	intel_prepare_page_flip(dev, plane);
3656 3657 3658 3659 3660 3661 3662 3663

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
3664
		goto check_page_flip;
3665 3666 3667

	intel_finish_page_flip(dev, pipe);
	return true;
3668 3669 3670 3671

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3672 3673
}

3674
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3675
{
3676
	struct drm_device *dev = arg;
3677
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3695
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3696
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3697 3698 3699
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
C
Chris Wilson 已提交
3700

3701
		for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3702 3703 3704 3705 3706 3707
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3708
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3709 3710
				I915_WRITE(reg, pipe_stats[pipe]);
		}
3711
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3712 3713 3714 3715

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

3716
		i915_update_dri1_breadcrumb(dev);
C
Chris Wilson 已提交
3717 3718 3719 3720

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

3721
		for_each_pipe(dev_priv, pipe) {
3722
			int plane = pipe;
3723
			if (HAS_FBC(dev))
3724 3725
				plane = !plane;

3726
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3727 3728
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3729

3730
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3731
				i9xx_pipe_crc_irq_handler(dev, pipe);
3732

3733 3734 3735
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3736
		}
C
Chris Wilson 已提交
3737 3738 3739 3740 3741 3742 3743 3744 3745

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3746
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3747 3748
	int pipe;

3749
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3750 3751 3752 3753 3754 3755 3756 3757 3758
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3759 3760
static void i915_irq_preinstall(struct drm_device * dev)
{
3761
	struct drm_i915_private *dev_priv = dev->dev_private;
3762 3763 3764 3765 3766 3767 3768
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3769
	I915_WRITE16(HWSTAM, 0xeffe);
3770
	for_each_pipe(dev_priv, pipe)
3771 3772 3773 3774 3775 3776 3777 3778
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3779
	struct drm_i915_private *dev_priv = dev->dev_private;
3780
	u32 enable_mask;
3781

3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

3800
	if (I915_HAS_HOTPLUG(dev)) {
3801 3802 3803
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

3804 3805 3806 3807 3808 3809 3810 3811 3812 3813
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3814
	i915_enable_asle_pipestat(dev);
3815

3816 3817
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3818
	spin_lock_irq(&dev_priv->irq_lock);
3819 3820
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3821
	spin_unlock_irq(&dev_priv->irq_lock);
3822

3823 3824 3825
	return 0;
}

3826 3827 3828 3829 3830 3831
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
3832
	struct drm_i915_private *dev_priv = dev->dev_private;
3833 3834
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

3835
	if (!intel_pipe_handle_vblank(dev, pipe))
3836 3837 3838
		return false;

	if ((iir & flip_pending) == 0)
3839
		goto check_page_flip;
3840 3841 3842 3843 3844 3845 3846 3847 3848 3849

	intel_prepare_page_flip(dev, plane);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
3850
		goto check_page_flip;
3851 3852 3853

	intel_finish_page_flip(dev, pipe);
	return true;
3854 3855 3856 3857

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3858 3859
}

3860
static irqreturn_t i915_irq_handler(int irq, void *arg)
3861
{
3862
	struct drm_device *dev = arg;
3863
	struct drm_i915_private *dev_priv = dev->dev_private;
3864
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3865 3866 3867 3868
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
3869 3870

	iir = I915_READ(IIR);
3871 3872
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
3873
		bool blc_event = false;
3874 3875 3876 3877 3878 3879

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3880
		spin_lock(&dev_priv->irq_lock);
3881
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3882 3883 3884
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
3885

3886
		for_each_pipe(dev_priv, pipe) {
3887 3888 3889
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

3890
			/* Clear the PIPE*STAT regs before the IIR */
3891 3892
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3893
				irq_received = true;
3894 3895
			}
		}
3896
		spin_unlock(&dev_priv->irq_lock);
3897 3898 3899 3900 3901

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
3902 3903 3904
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3905

3906
		I915_WRITE(IIR, iir & ~flip_mask);
3907 3908 3909 3910 3911
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

3912
		for_each_pipe(dev_priv, pipe) {
3913
			int plane = pipe;
3914
			if (HAS_FBC(dev))
3915
				plane = !plane;
3916

3917
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3918 3919
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3920 3921 3922

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3923 3924

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3925
				i9xx_pipe_crc_irq_handler(dev, pipe);
3926

3927 3928 3929
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
3950
		ret = IRQ_HANDLED;
3951
		iir = new_iir;
3952
	} while (iir & ~flip_mask);
3953

3954
	i915_update_dri1_breadcrumb(dev);
3955

3956 3957 3958 3959 3960
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
3961
	struct drm_i915_private *dev_priv = dev->dev_private;
3962 3963 3964 3965 3966 3967 3968
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3969
	I915_WRITE16(HWSTAM, 0xffff);
3970
	for_each_pipe(dev_priv, pipe) {
3971
		/* Clear enable bits; then clear status bits */
3972
		I915_WRITE(PIPESTAT(pipe), 0);
3973 3974
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
3975 3976 3977 3978 3979 3980 3981 3982
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
3983
	struct drm_i915_private *dev_priv = dev->dev_private;
3984 3985
	int pipe;

3986 3987
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3988 3989

	I915_WRITE(HWSTAM, 0xeffe);
3990
	for_each_pipe(dev_priv, pipe)
3991 3992 3993 3994 3995 3996 3997 3998
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
3999
	struct drm_i915_private *dev_priv = dev->dev_private;
4000
	u32 enable_mask;
4001 4002 4003
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
4004
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4005
			       I915_DISPLAY_PORT_INTERRUPT |
4006 4007 4008 4009 4010 4011 4012
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4013 4014
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4015 4016 4017 4018
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
4019

4020 4021
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4022
	spin_lock_irq(&dev_priv->irq_lock);
4023 4024 4025
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4026
	spin_unlock_irq(&dev_priv->irq_lock);
4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4047 4048 4049
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

4050
	i915_enable_asle_pipestat(dev);
4051 4052 4053 4054

	return 0;
}

4055
static void i915_hpd_irq_setup(struct drm_device *dev)
4056
{
4057
	struct drm_i915_private *dev_priv = dev->dev_private;
4058
	struct intel_encoder *intel_encoder;
4059 4060
	u32 hotplug_en;

4061 4062
	assert_spin_locked(&dev_priv->irq_lock);

4063 4064 4065 4066
	if (I915_HAS_HOTPLUG(dev)) {
		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
		/* Note HDMI and DP share hotplug bits */
4067
		/* enable bits are the same for all generations */
4068
		for_each_intel_encoder(dev, intel_encoder)
4069 4070
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4071 4072 4073 4074 4075 4076
		/* Programming the CRT detection parameters tends
		   to generate a spurious hotplug event about three
		   seconds later.  So just do it once.
		*/
		if (IS_G4X(dev))
			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4077
		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4078
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4079

4080 4081 4082
		/* Ignore TV since it's buggy */
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}
4083 4084
}

4085
static irqreturn_t i965_irq_handler(int irq, void *arg)
4086
{
4087
	struct drm_device *dev = arg;
4088
	struct drm_i915_private *dev_priv = dev->dev_private;
4089 4090 4091
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4092 4093 4094
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4095 4096 4097 4098

	iir = I915_READ(IIR);

	for (;;) {
4099
		bool irq_received = (iir & ~flip_mask) != 0;
4100 4101
		bool blc_event = false;

4102 4103 4104 4105 4106
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4107
		spin_lock(&dev_priv->irq_lock);
4108
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4109 4110 4111
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
4112

4113
		for_each_pipe(dev_priv, pipe) {
4114 4115 4116 4117 4118 4119 4120 4121
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4122
				irq_received = true;
4123 4124
			}
		}
4125
		spin_unlock(&dev_priv->irq_lock);
4126 4127 4128 4129 4130 4131 4132

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4133 4134
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4135

4136
		I915_WRITE(IIR, iir & ~flip_mask);
4137 4138 4139 4140 4141 4142 4143
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

4144
		for_each_pipe(dev_priv, pipe) {
4145
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4146 4147
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4148 4149 4150

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4151 4152

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4153
				i9xx_pipe_crc_irq_handler(dev, pipe);
4154

4155 4156
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4157
		}
4158 4159 4160 4161

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

4162 4163 4164
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

4183
	i915_update_dri1_breadcrumb(dev);
4184

4185 4186 4187 4188 4189
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4190
	struct drm_i915_private *dev_priv = dev->dev_private;
4191 4192 4193 4194 4195
	int pipe;

	if (!dev_priv)
		return;

4196 4197
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4198 4199

	I915_WRITE(HWSTAM, 0xffffffff);
4200
	for_each_pipe(dev_priv, pipe)
4201 4202 4203 4204
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4205
	for_each_pipe(dev_priv, pipe)
4206 4207 4208 4209 4210
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4211
static void intel_hpd_irq_reenable_work(struct work_struct *work)
4212
{
4213 4214 4215
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     hotplug_reenable_work.work);
4216 4217 4218 4219
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	int i;

4220 4221
	intel_runtime_pm_get(dev_priv);

4222
	spin_lock_irq(&dev_priv->irq_lock);
4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236
	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
		struct drm_connector *connector;

		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
			continue;

		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;

		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_connector *intel_connector = to_intel_connector(connector);

			if (intel_connector->encoder->hpd_pin == i) {
				if (connector->polled != intel_connector->polled)
					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4237
							 connector->name);
4238 4239 4240 4241 4242 4243 4244 4245
				connector->polled = intel_connector->polled;
				if (!connector->polled)
					connector->polled = DRM_CONNECTOR_POLL_HPD;
			}
		}
	}
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4246
	spin_unlock_irq(&dev_priv->irq_lock);
4247 4248

	intel_runtime_pm_put(dev_priv);
4249 4250
}

4251 4252 4253 4254 4255 4256 4257
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4258
void intel_irq_init(struct drm_i915_private *dev_priv)
4259
{
4260
	struct drm_device *dev = dev_priv->dev;
4261 4262

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
4263
	INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
4264
	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4265
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4266
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4267

4268
	/* Let's track the enabled rps events */
4269
	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
4270
		/* WaGsvRC0ResidencyMethod:vlv */
4271 4272 4273
		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4274

4275 4276
	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
		    i915_hangcheck_elapsed,
4277
		    (unsigned long) dev);
4278
	INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
4279
			  intel_hpd_irq_reenable_work);
4280

4281
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4282

4283
	if (IS_GEN2(dev_priv)) {
4284 4285
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4286
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4287 4288
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4289 4290 4291
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4292 4293
	}

4294 4295 4296 4297 4298
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4299
	if (!IS_GEN2(dev_priv))
4300 4301
		dev->vblank_disable_immediate = true;

4302
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4303
		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4304 4305
		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
	}
4306

4307
	if (IS_CHERRYVIEW(dev_priv)) {
4308 4309 4310 4311 4312 4313 4314
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4315
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4316 4317 4318 4319 4320 4321
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4322
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4323
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4324
		dev->driver->irq_handler = gen8_irq_handler;
4325
		dev->driver->irq_preinstall = gen8_irq_reset;
4326 4327 4328 4329 4330
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4331 4332
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4333
		dev->driver->irq_preinstall = ironlake_irq_reset;
4334 4335 4336 4337
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4338
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4339
	} else {
4340
		if (INTEL_INFO(dev_priv)->gen == 2) {
C
Chris Wilson 已提交
4341 4342 4343 4344
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4345
		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4346 4347 4348 4349
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
4350
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4351
		} else {
4352 4353 4354 4355
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
4356
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4357
		}
4358 4359 4360 4361
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4362

4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374
/**
 * intel_hpd_init - initializes and enables hpd support
 * @dev_priv: i915 device instance
 *
 * This function enables the hotplug support. It requires that interrupts have
 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
 * poll request can run concurrently to other code, so locking rules must be
 * obeyed.
 *
 * This is a separate step from interrupt enabling to simplify the locking rules
 * in the driver load and resume code.
 */
4375
void intel_hpd_init(struct drm_i915_private *dev_priv)
4376
{
4377
	struct drm_device *dev = dev_priv->dev;
4378 4379 4380
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
	int i;
4381

4382 4383 4384 4385 4386 4387 4388
	for (i = 1; i < HPD_NUM_PINS; i++) {
		dev_priv->hpd_stats[i].hpd_cnt = 0;
		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
4389 4390 4391
		if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
		if (intel_connector->mst_port)
4392 4393
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
4394 4395 4396

	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked checks happy. */
4397
	spin_lock_irq(&dev_priv->irq_lock);
4398 4399
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4400
	spin_unlock_irq(&dev_priv->irq_lock);
4401
}
4402

4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
}

4426 4427 4428 4429 4430 4431 4432
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4433 4434 4435 4436 4437 4438 4439
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
	drm_irq_uninstall(dev_priv->dev);
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4440 4441 4442 4443 4444 4445 4446
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4447
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4448
{
4449
	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
4450
	dev_priv->pm.irqs_enabled = false;
4451 4452
}

4453 4454 4455 4456 4457 4458 4459
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4460
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4461
{
4462
	dev_priv->pm.irqs_enabled = true;
4463 4464
	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4465
}