i915_irq.c 125.7 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48 49 50 51
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

52 53 54 55
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

56 57 58 59
static const u32 hpd_bdw[HPD_NUM_PINS] = {
	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
};

60
static const u32 hpd_ibx[HPD_NUM_PINS] = {
61 62 63 64 65 66 67
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

68
static const u32 hpd_cpt[HPD_NUM_PINS] = {
69
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
70
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71 72 73 74 75
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

X
Xiong Zhang 已提交
76
static const u32 hpd_spt[HPD_NUM_PINS] = {
77
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
78 79 80 81 82 83
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
};

84
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85 86 87 88 89 90 91 92
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

93
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94 95 96 97 98 99 100 101
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

102
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103 104 105 106 107 108 109 110
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

111 112
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
113
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114 115 116 117
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

118
/* IIR can theoretically queue up two events. Be paranoid. */
119
#define GEN8_IRQ_RESET_NDX(type, which) do { \
120 121 122 123 124 125 126 127 128
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

129
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
130
	I915_WRITE(type##IMR, 0xffffffff); \
131
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
132
	I915_WRITE(type##IER, 0); \
133 134 135 136
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
137 138
} while (0)

139 140 141 142 143 144 145 146 147 148 149 150 151 152 153
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
154
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
155
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
156
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
157 158
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
159 160 161
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
162
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
163
	I915_WRITE(type##IER, (ier_val)); \
164 165
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
166 167
} while (0)

168 169
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);

170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
				     uint32_t mask,
				     uint32_t bits)
{
	uint32_t val;

	assert_spin_locked(&dev_priv->irq_lock);
	WARN_ON(bits & ~mask);

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits)
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

208 209 210 211 212 213 214 215 216
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_display_irq(struct drm_i915_private *dev_priv,
				   uint32_t interrupt_mask,
				   uint32_t enabled_irq_mask)
217
{
218 219
	uint32_t new_val;

220 221
	assert_spin_locked(&dev_priv->irq_lock);

222 223
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

224
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
225 226
		return;

227 228 229 230 231 232
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
233
		I915_WRITE(DEIMR, dev_priv->irq_mask);
234
		POSTING_READ(DEIMR);
235 236 237
	}
}

238
void
239
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
240
{
241 242
	ilk_update_display_irq(dev_priv, mask, mask);
}
243

244 245 246 247
void
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
{
	ilk_update_display_irq(dev_priv, mask, 0);
248 249
}

P
Paulo Zanoni 已提交
250 251 252 253 254 255 256 257 258 259 260 261
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

262 263
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

264
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
265 266
		return;

P
Paulo Zanoni 已提交
267 268 269 270 271 272
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

273
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
274 275 276 277
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

278
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
279 280 281 282
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

283 284 285 286 287
static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

288 289 290 291 292
static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

293 294 295 296 297
static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
298 299 300 301 302 303 304 305 306 307
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
308
	uint32_t new_val;
P
Paulo Zanoni 已提交
309

310 311
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
312 313
	assert_spin_locked(&dev_priv->irq_lock);

314
	new_val = dev_priv->pm_irq_mask;
315 316 317
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

318 319
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
320 321
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
		POSTING_READ(gen6_pm_imr(dev_priv));
322
	}
P
Paulo Zanoni 已提交
323 324
}

325
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
326
{
327 328 329
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
330 331 332
	snb_update_pm_irq(dev_priv, mask, mask);
}

333 334
static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
				  uint32_t mask)
P
Paulo Zanoni 已提交
335 336 337 338
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

339 340 341 342 343 344 345 346
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	__gen6_disable_pm_irq(dev_priv, mask);
}

I
Imre Deak 已提交
347 348 349 350 351 352 353 354 355
void gen6_reset_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t reg = gen6_pm_iir(dev_priv);

	spin_lock_irq(&dev_priv->irq_lock);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	POSTING_READ(reg);
356
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
357 358 359
	spin_unlock_irq(&dev_priv->irq_lock);
}

360 361 362 363 364
void gen6_enable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	spin_lock_irq(&dev_priv->irq_lock);
365

366
	WARN_ON(dev_priv->rps.pm_iir);
I
Imre Deak 已提交
367
	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
368
	dev_priv->rps.interrupts_enabled = true;
369 370
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
				dev_priv->pm_rps_events);
371
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
372

373 374 375
	spin_unlock_irq(&dev_priv->irq_lock);
}

376 377 378
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
	/*
379
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
380
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
381 382
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
383 384 385 386 387 388 389 390 391 392
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;

	return mask;
}

393 394 395 396
void gen6_disable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

I
Imre Deak 已提交
397 398 399 400 401 402
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
	spin_unlock_irq(&dev_priv->irq_lock);

	cancel_work_sync(&dev_priv->rps.work);

403 404
	spin_lock_irq(&dev_priv->irq_lock);

405
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
406 407

	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
408 409
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
				~dev_priv->pm_rps_events);
410 411 412 413

	spin_unlock_irq(&dev_priv->irq_lock);

	synchronize_irq(dev->irq);
414 415
}

416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447
/**
  * bdw_update_port_irq - update DE port interrupt
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
				uint32_t interrupt_mask,
				uint32_t enabled_irq_mask)
{
	uint32_t new_val;
	uint32_t old_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

448 449 450 451 452 453
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
454 455 456
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
457 458 459 460 461
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

462 463
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

464 465
	assert_spin_locked(&dev_priv->irq_lock);

466
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
467 468
		return;

469 470 471
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
472

D
Daniel Vetter 已提交
473
static void
474 475
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
476
{
477
	u32 reg = PIPESTAT(pipe);
478
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
479

480
	assert_spin_locked(&dev_priv->irq_lock);
481
	WARN_ON(!intel_irqs_enabled(dev_priv));
482

483 484 485 486
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
487 488 489
		return;

	if ((pipestat & enable_mask) == enable_mask)
490 491
		return;

492 493
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

494
	/* Enable the interrupt, clear any pending status */
495
	pipestat |= enable_mask | status_mask;
496 497
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
498 499
}

D
Daniel Vetter 已提交
500
static void
501 502
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
503
{
504
	u32 reg = PIPESTAT(pipe);
505
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
506

507
	assert_spin_locked(&dev_priv->irq_lock);
508
	WARN_ON(!intel_irqs_enabled(dev_priv));
509

510 511 512 513
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
514 515
		return;

516 517 518
	if ((pipestat & enable_mask) == 0)
		return;

519 520
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

521
	pipestat &= ~enable_mask;
522 523
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
524 525
}

526 527 528 529 530
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
531 532
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
533 534 535
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
536 537 538 539 540 541
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
542 543 544 545 546 547 548 549 550 551 552 553

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

554 555 556 557 558 559
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

560 561 562 563 564
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
565 566 567 568 569 570 571 572 573
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

574 575 576 577 578
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
579 580 581
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

582
/**
583
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
584
 */
585
static void i915_enable_asle_pipestat(struct drm_device *dev)
586
{
587
	struct drm_i915_private *dev_priv = dev->dev_private;
588

589 590 591
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

592
	spin_lock_irq(&dev_priv->irq_lock);
593

594
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
595
	if (INTEL_INFO(dev)->gen >= 4)
596
		i915_enable_pipestat(dev_priv, PIPE_A,
597
				     PIPE_LEGACY_BLC_EVENT_STATUS);
598

599
	spin_unlock_irq(&dev_priv->irq_lock);
600 601
}

602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

652 653 654 655 656 657
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

658 659 660
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
661
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
662
{
663
	struct drm_i915_private *dev_priv = dev->dev_private;
664 665
	unsigned long high_frame;
	unsigned long low_frame;
666
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
667 668
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
669
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
670

671 672 673 674 675
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
676

677 678 679 680 681 682
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

683 684
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
685

686 687 688 689 690 691
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
692
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
693
		low   = I915_READ(low_frame);
694
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
695 696
	} while (high1 != high2);

697
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
698
	pixel = low & PIPE_PIXEL_MASK;
699
	low >>= PIPE_FRAME_LOW_SHIFT;
700 701 702 703 704 705

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
706
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
707 708
}

709
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
710
{
711
	struct drm_i915_private *dev_priv = dev->dev_private;
712
	int reg = PIPE_FRMCOUNT_GM45(pipe);
713 714 715 716

	return I915_READ(reg);
}

717 718 719
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

720 721 722 723
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
724
	const struct drm_display_mode *mode = &crtc->base.hwmode;
725
	enum pipe pipe = crtc->pipe;
726
	int position, vtotal;
727

728
	vtotal = mode->crtc_vtotal;
729 730 731 732 733 734 735 736
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
	else
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;

737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
	if (IS_HASWELL(dev) && !position) {
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
				DSL_LINEMASK_GEN3;
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

763
	/*
764 765
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
766
	 */
767
	return (position + crtc->scanline_offset) % vtotal;
768 769
}

770
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
771
				    unsigned int flags, int *vpos, int *hpos,
772 773
				    ktime_t *stime, ktime_t *etime,
				    const struct drm_display_mode *mode)
774
{
775 776 777
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
778
	int position;
779
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
780 781
	bool in_vbl = true;
	int ret = 0;
782
	unsigned long irqflags;
783

784
	if (WARN_ON(!mode->crtc_clock)) {
785
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
786
				 "pipe %c\n", pipe_name(pipe));
787 788 789
		return 0;
	}

790
	htotal = mode->crtc_htotal;
791
	hsync_start = mode->crtc_hsync_start;
792 793 794
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
795

796 797 798 799 800 801
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

802 803
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

804 805 806 807 808 809
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
810

811 812 813 814 815 816
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

817
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
818 819 820
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
821
		position = __intel_get_crtc_scanline(intel_crtc);
822 823 824 825 826
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
827
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
828

829 830 831 832
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
833

834 835 836 837 838 839 840 841 842 843 844 845
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

846 847 848 849 850 851 852 853 854 855
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
856 857
	}

858 859 860 861 862 863 864 865
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

866 867 868 869 870 871 872 873 874 875 876 877
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
878

879
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
880 881 882 883 884 885
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
886 887 888

	/* In vblank? */
	if (in_vbl)
889
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
890 891 892 893

	return ret;
}

894 895 896 897 898 899 900 901 902 903 904 905 906
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

907
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
908 909 910 911
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
912
	struct drm_crtc *crtc;
913

914
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
915
		DRM_ERROR("Invalid crtc %d\n", pipe);
916 917 918 919
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
920 921 922 923 924 925
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

926
	if (!crtc->hwmode.crtc_clock) {
927 928 929
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
930 931

	/* Helper routine in DRM core does all the work: */
932 933
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
934
						     &crtc->hwmode);
935 936
}

937
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
938
{
939
	struct drm_i915_private *dev_priv = dev->dev_private;
940
	u32 busy_up, busy_down, max_avg, min_avg;
941 942
	u8 new_delay;

943
	spin_lock(&mchdev_lock);
944

945 946
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

947
	new_delay = dev_priv->ips.cur_delay;
948

949
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
950 951
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
952 953 954 955
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
956
	if (busy_up > max_avg) {
957 958 959 960
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
961
	} else if (busy_down < min_avg) {
962 963 964 965
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
966 967
	}

968
	if (ironlake_set_drps(dev, new_delay))
969
		dev_priv->ips.cur_delay = new_delay;
970

971
	spin_unlock(&mchdev_lock);
972

973 974 975
	return;
}

C
Chris Wilson 已提交
976
static void notify_ring(struct intel_engine_cs *ring)
977
{
978
	if (!intel_ring_initialized(ring))
979 980
		return;

981
	trace_i915_gem_request_notify(ring);
982

983 984 985
	wake_up_all(&ring->irq_queue);
}

986 987
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
988
{
989 990 991 992
	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
993

994 995 996 997 998 999
static bool vlv_c0_above(struct drm_i915_private *dev_priv,
			 const struct intel_rps_ei *old,
			 const struct intel_rps_ei *now,
			 int threshold)
{
	u64 time, c0;
1000

1001 1002
	if (old->cz_clock == 0)
		return false;
1003

1004 1005
	time = now->cz_clock - old->cz_clock;
	time *= threshold * dev_priv->mem_freq;
1006

1007 1008 1009
	/* Workload can be split between render + media, e.g. SwapBuffers
	 * being blitted in X after being rendered in mesa. To account for
	 * this we need to combine both engines into our activity counter.
1010
	 */
1011 1012 1013
	c0 = now->render_c0 - old->render_c0;
	c0 += now->media_c0 - old->media_c0;
	c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
1014

1015
	return c0 >= time;
1016 1017
}

1018
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1019
{
1020 1021 1022
	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
}
1023

1024 1025 1026 1027
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	struct intel_rps_ei now;
	u32 events = 0;
1028

1029
	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
1030
		return 0;
1031

1032 1033 1034
	vlv_c0_read(dev_priv, &now);
	if (now.cz_clock == 0)
		return 0;
1035

1036 1037 1038
	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
		if (!vlv_c0_above(dev_priv,
				  &dev_priv->rps.down_ei, &now,
1039
				  dev_priv->rps.down_threshold))
1040 1041 1042
			events |= GEN6_PM_RP_DOWN_THRESHOLD;
		dev_priv->rps.down_ei = now;
	}
1043

1044 1045 1046
	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		if (vlv_c0_above(dev_priv,
				 &dev_priv->rps.up_ei, &now,
1047
				 dev_priv->rps.up_threshold))
1048 1049
			events |= GEN6_PM_RP_UP_THRESHOLD;
		dev_priv->rps.up_ei = now;
1050 1051
	}

1052
	return events;
1053 1054
}

1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066
static bool any_waiters(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *ring;
	int i;

	for_each_ring(ring, dev_priv, i)
		if (ring->irq_refcount)
			return true;

	return false;
}

1067
static void gen6_pm_rps_work(struct work_struct *work)
1068
{
1069 1070
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
1071 1072
	bool client_boost;
	int new_delay, adj, min, max;
P
Paulo Zanoni 已提交
1073
	u32 pm_iir;
1074

1075
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
1076 1077 1078 1079 1080
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
1081 1082
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1083 1084
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1085 1086
	client_boost = dev_priv->rps.client_boost;
	dev_priv->rps.client_boost = false;
1087
	spin_unlock_irq(&dev_priv->irq_lock);
1088

1089
	/* Make sure we didn't queue anything we're not going to process. */
1090
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1091

1092
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1093 1094
		return;

1095
	mutex_lock(&dev_priv->rps.hw_lock);
1096

1097 1098
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

1099
	adj = dev_priv->rps.last_adj;
1100
	new_delay = dev_priv->rps.cur_freq;
1101 1102 1103 1104 1105 1106 1107
	min = dev_priv->rps.min_freq_softlimit;
	max = dev_priv->rps.max_freq_softlimit;

	if (client_boost) {
		new_delay = dev_priv->rps.max_freq_softlimit;
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1108 1109
		if (adj > 0)
			adj *= 2;
1110 1111
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1112 1113 1114 1115
		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1116
		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1117
			new_delay = dev_priv->rps.efficient_freq;
1118 1119
			adj = 0;
		}
1120 1121
	} else if (any_waiters(dev_priv)) {
		adj = 0;
1122
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1123 1124
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1125
		else
1126
			new_delay = dev_priv->rps.min_freq_softlimit;
1127 1128 1129 1130
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1131 1132
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1133
	} else { /* unknown event */
1134
		adj = 0;
1135
	}
1136

1137 1138
	dev_priv->rps.last_adj = adj;

1139 1140 1141
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1142
	new_delay += adj;
1143
	new_delay = clamp_t(int, new_delay, min, max);
1144

1145
	intel_set_rps(dev_priv->dev, new_delay);
1146

1147
	mutex_unlock(&dev_priv->rps.hw_lock);
1148 1149
}

1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1162 1163
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1164
	u32 error_status, row, bank, subbank;
1165
	char *parity_event[6];
1166
	uint32_t misccpctl;
1167
	uint8_t slice = 0;
1168 1169 1170 1171 1172 1173 1174

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1175 1176 1177 1178
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1179 1180 1181 1182
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1183 1184
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1185

1186 1187 1188
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1189

1190
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1191

1192
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1193

1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1209
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1210
				   KOBJ_CHANGE, parity_event);
1211

1212 1213
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1214

1215 1216 1217 1218 1219
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1220

1221
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1222

1223 1224
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1225
	spin_lock_irq(&dev_priv->irq_lock);
1226
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1227
	spin_unlock_irq(&dev_priv->irq_lock);
1228 1229

	mutex_unlock(&dev_priv->dev->struct_mutex);
1230 1231
}

1232
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1233
{
1234
	struct drm_i915_private *dev_priv = dev->dev_private;
1235

1236
	if (!HAS_L3_DPF(dev))
1237 1238
		return;

1239
	spin_lock(&dev_priv->irq_lock);
1240
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1241
	spin_unlock(&dev_priv->irq_lock);
1242

1243 1244 1245 1246 1247 1248 1249
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1250
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1251 1252
}

1253 1254 1255 1256 1257 1258
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
C
Chris Wilson 已提交
1259
		notify_ring(&dev_priv->ring[RCS]);
1260
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
1261
		notify_ring(&dev_priv->ring[VCS]);
1262 1263
}

1264 1265 1266 1267 1268
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1269 1270
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
C
Chris Wilson 已提交
1271
		notify_ring(&dev_priv->ring[RCS]);
1272
	if (gt_iir & GT_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
1273
		notify_ring(&dev_priv->ring[VCS]);
1274
	if (gt_iir & GT_BLT_USER_INTERRUPT)
C
Chris Wilson 已提交
1275
		notify_ring(&dev_priv->ring[BCS]);
1276

1277 1278
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1279 1280
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1281

1282 1283
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1284 1285
}

C
Chris Wilson 已提交
1286
static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1287 1288 1289 1290 1291
				       u32 master_ctl)
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
C
Chris Wilson 已提交
1292
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
1293
		if (tmp) {
1294
			I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
1295
			ret = IRQ_HANDLED;
1296

C
Chris Wilson 已提交
1297 1298 1299 1300 1301 1302 1303 1304 1305
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[RCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[RCS]);

			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[BCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[BCS]);
1306 1307 1308 1309
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1310
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
C
Chris Wilson 已提交
1311
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
1312
		if (tmp) {
1313
			I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
1314
			ret = IRQ_HANDLED;
1315

C
Chris Wilson 已提交
1316 1317 1318 1319
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VCS]);
1320

C
Chris Wilson 已提交
1321 1322 1323 1324
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VCS2]);
1325
		} else
1326
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1327 1328
	}

1329
	if (master_ctl & GEN8_GT_VECS_IRQ) {
C
Chris Wilson 已提交
1330
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1331
		if (tmp) {
C
Chris Wilson 已提交
1332
			I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1333
			ret = IRQ_HANDLED;
1334

C
Chris Wilson 已提交
1335 1336 1337 1338
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VECS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VECS]);
1339 1340 1341 1342
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1343
	if (master_ctl & GEN8_GT_PM_IRQ) {
C
Chris Wilson 已提交
1344
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
1345
		if (tmp & dev_priv->pm_rps_events) {
1346 1347
			I915_WRITE_FW(GEN8_GT_IIR(2),
				      tmp & dev_priv->pm_rps_events);
1348
			ret = IRQ_HANDLED;
1349
			gen6_rps_irq_handler(dev_priv, tmp);
1350 1351 1352 1353
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1354 1355 1356
	return ret;
}

1357 1358 1359 1360
static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
1361
		return val & PORTA_HOTPLUG_LONG_DETECT;
1362 1363 1364 1365 1366 1367 1368 1369 1370
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1371 1372 1373 1374 1375 1376 1377 1378 1379 1380
static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_E:
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
static bool spt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & PORTA_HOTPLUG_LONG_DETECT;
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	case PORT_D:
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1397 1398 1399 1400 1401 1402 1403 1404 1405 1406
static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1407
static bool pch_port_hotplug_long_detect(enum port port, u32 val)
1408 1409 1410
{
	switch (port) {
	case PORT_B:
1411
		return val & PORTB_HOTPLUG_LONG_DETECT;
1412
	case PORT_C:
1413
		return val & PORTC_HOTPLUG_LONG_DETECT;
1414
	case PORT_D:
1415 1416 1417
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1418 1419 1420
	}
}

1421
static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
1422 1423 1424
{
	switch (port) {
	case PORT_B:
1425
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1426
	case PORT_C:
1427
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1428
	case PORT_D:
1429 1430 1431
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1432 1433 1434
	}
}

1435 1436 1437 1438 1439 1440 1441
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1442
static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1443
			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1444 1445
			     const u32 hpd[HPD_NUM_PINS],
			     bool long_pulse_detect(enum port port, u32 val))
1446
{
1447
	enum port port;
1448 1449 1450
	int i;

	for_each_hpd_pin(i) {
1451 1452
		if ((hpd[i] & hotplug_trigger) == 0)
			continue;
1453

1454 1455
		*pin_mask |= BIT(i);

1456 1457 1458
		if (!intel_hpd_pin_to_port(i, &port))
			continue;

1459
		if (long_pulse_detect(port, dig_hotplug_reg))
1460
			*long_mask |= BIT(i);
1461 1462 1463 1464 1465 1466 1467
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask);

}

1468 1469
static void gmbus_irq_handler(struct drm_device *dev)
{
1470
	struct drm_i915_private *dev_priv = dev->dev_private;
1471 1472

	wake_up_all(&dev_priv->gmbus_wait_queue);
1473 1474
}

1475 1476
static void dp_aux_irq_handler(struct drm_device *dev)
{
1477
	struct drm_i915_private *dev_priv = dev->dev_private;
1478 1479

	wake_up_all(&dev_priv->gmbus_wait_queue);
1480 1481
}

1482
#if defined(CONFIG_DEBUG_FS)
1483 1484 1485 1486
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1487 1488 1489 1490
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1491
	int head, tail;
1492

1493 1494
	spin_lock(&pipe_crc->lock);

1495
	if (!pipe_crc->entries) {
1496
		spin_unlock(&pipe_crc->lock);
1497
		DRM_DEBUG_KMS("spurious interrupt\n");
1498 1499 1500
		return;
	}

1501 1502
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1503 1504

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1505
		spin_unlock(&pipe_crc->lock);
1506 1507 1508 1509 1510
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1511

1512
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1513 1514 1515 1516 1517
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1518 1519

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1520 1521 1522
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1523 1524

	wake_up_interruptible(&pipe_crc->wq);
1525
}
1526 1527 1528 1529 1530 1531 1532 1533
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1534

1535
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1536 1537 1538
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1539 1540 1541
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1542 1543
}

1544
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1545 1546 1547
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1548 1549 1550 1551 1552 1553
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1554
}
1555

1556
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1557 1558
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1570

1571 1572 1573 1574 1575
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1576
}
1577

1578 1579 1580 1581
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1582
{
1583
	if (pm_iir & dev_priv->pm_rps_events) {
1584
		spin_lock(&dev_priv->irq_lock);
1585
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1586 1587 1588 1589
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
			queue_work(dev_priv->wq, &dev_priv->rps.work);
		}
1590
		spin_unlock(&dev_priv->irq_lock);
1591 1592
	}

1593 1594 1595
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1596 1597
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
C
Chris Wilson 已提交
1598
			notify_ring(&dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1599

1600 1601
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1602
	}
1603 1604
}

1605 1606 1607 1608 1609 1610 1611 1612
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	if (!drm_handle_vblank(dev, pipe))
		return false;

	return true;
}

1613 1614 1615
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1616
	u32 pipe_stats[I915_MAX_PIPES] = { };
1617 1618
	int pipe;

1619
	spin_lock(&dev_priv->irq_lock);
1620
	for_each_pipe(dev_priv, pipe) {
1621
		int reg;
1622
		u32 mask, iir_bit = 0;
1623

1624 1625 1626 1627 1628 1629 1630
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1631 1632 1633

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1634 1635 1636 1637 1638 1639 1640 1641

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1642 1643 1644
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1645 1646 1647 1648 1649
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1650 1651 1652
			continue;

		reg = PIPESTAT(pipe);
1653 1654
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1655 1656 1657 1658

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1659 1660
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1661 1662
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1663
	spin_unlock(&dev_priv->irq_lock);
1664

1665
	for_each_pipe(dev_priv, pipe) {
1666 1667 1668
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1669

1670
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1671 1672 1673 1674 1675 1676 1677
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

1678 1679
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1680 1681 1682 1683 1684 1685
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1686 1687 1688 1689
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1690
	u32 pin_mask = 0, long_mask = 0;
1691

1692 1693
	if (!hotplug_status)
		return;
1694

1695 1696 1697 1698 1699 1700
	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
	/*
	 * Make sure hotplug status is cleared before we clear IIR, or else we
	 * may miss hotplug events.
	 */
	POSTING_READ(PORT_HOTPLUG_STAT);
1701

1702 1703
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1704

1705 1706 1707 1708 1709 1710 1711
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
					   hotplug_trigger, hpd_status_g4x,
					   i9xx_port_hotplug_long_detect);

			intel_hpd_irq_handler(dev, pin_mask, long_mask);
		}
1712 1713 1714

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
			dp_aux_irq_handler(dev);
1715 1716
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1717

1718 1719
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1720
					   hotplug_trigger, hpd_status_i915,
1721 1722 1723
					   i9xx_port_hotplug_long_detect);
			intel_hpd_irq_handler(dev, pin_mask, long_mask);
		}
1724
	}
1725 1726
}

1727
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1728
{
1729
	struct drm_device *dev = arg;
1730
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1731 1732 1733
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

1734 1735 1736
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

J
Jesse Barnes 已提交
1737
	while (true) {
1738 1739
		/* Find, clear, then process each source of interrupt */

J
Jesse Barnes 已提交
1740
		gt_iir = I915_READ(GTIIR);
1741 1742 1743
		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);

J
Jesse Barnes 已提交
1744
		pm_iir = I915_READ(GEN6_PMIIR);
1745 1746 1747 1748 1749 1750 1751 1752 1753 1754
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

		iir = I915_READ(VLV_IIR);
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
J
Jesse Barnes 已提交
1755 1756 1757 1758 1759 1760

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1761 1762
		if (gt_iir)
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1763
		if (pm_iir)
1764
			gen6_rps_irq_handler(dev_priv, pm_iir);
1765 1766 1767
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
J
Jesse Barnes 已提交
1768 1769 1770 1771 1772 1773
	}

out:
	return ret;
}

1774 1775
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1776
	struct drm_device *dev = arg;
1777 1778 1779 1780
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl, iir;
	irqreturn_t ret = IRQ_NONE;

1781 1782 1783
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1784 1785 1786
	for (;;) {
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1787

1788 1789
		if (master_ctl == 0 && iir == 0)
			break;
1790

1791 1792
		ret = IRQ_HANDLED;

1793
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1794

1795
		/* Find, clear, then process each source of interrupt */
1796

1797 1798 1799 1800 1801 1802
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
1803

C
Chris Wilson 已提交
1804
		gen8_gt_irq_handler(dev_priv, master_ctl);
1805

1806 1807 1808
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
1809

1810 1811 1812
		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
		POSTING_READ(GEN8_MASTER_IRQ);
	}
1813

1814 1815 1816
	return ret;
}

1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832
static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
				const u32 hpd[HPD_NUM_PINS])
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   pch_port_hotplug_long_detect);

	intel_hpd_irq_handler(dev, pin_mask, long_mask);
}

1833
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1834
{
1835
	struct drm_i915_private *dev_priv = dev->dev_private;
1836
	int pipe;
1837
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1838

1839 1840
	if (hotplug_trigger)
		ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1841

1842 1843 1844
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1845
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1846 1847
				 port_name(port));
	}
1848

1849 1850 1851
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1852
	if (pch_iir & SDE_GMBUS)
1853
		gmbus_irq_handler(dev);
1854 1855 1856 1857 1858 1859 1860 1861 1862 1863

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1864
	if (pch_iir & SDE_FDI_MASK)
1865
		for_each_pipe(dev_priv, pipe)
1866 1867 1868
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1869 1870 1871 1872 1873 1874 1875 1876

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1877
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1878 1879

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1880
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1881 1882 1883 1884 1885 1886
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1887
	enum pipe pipe;
1888

1889 1890 1891
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

1892
	for_each_pipe(dev_priv, pipe) {
1893 1894
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1895

D
Daniel Vetter 已提交
1896 1897
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
1898
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1899
			else
1900
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1901 1902
		}
	}
1903

1904 1905 1906 1907 1908 1909 1910 1911
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

1912 1913 1914
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1915
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1916
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1917 1918

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1919
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1920 1921

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1922
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
1923 1924

	I915_WRITE(SERR_INT, serr_int);
1925 1926
}

1927 1928
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
1929
	struct drm_i915_private *dev_priv = dev->dev_private;
1930
	int pipe;
1931
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1932

1933 1934
	if (hotplug_trigger)
		ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1935

1936 1937 1938 1939 1940 1941
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
1942 1943

	if (pch_iir & SDE_AUX_MASK_CPT)
1944
		dp_aux_irq_handler(dev);
1945 1946

	if (pch_iir & SDE_GMBUS_CPT)
1947
		gmbus_irq_handler(dev);
1948 1949 1950 1951 1952 1953 1954 1955

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
1956
		for_each_pipe(dev_priv, pipe)
1957 1958 1959
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1960 1961 1962

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
1963 1964
}

1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980
static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   dig_hotplug_reg, hpd_spt,
1981
				   spt_port_hotplug_long_detect);
1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
				   dig_hotplug_reg, hpd_spt,
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
		intel_hpd_irq_handler(dev, pin_mask, long_mask);

	if (pch_iir & SDE_GMBUS_CPT)
		gmbus_irq_handler(dev);
}

2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017
static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
				const u32 hpd[HPD_NUM_PINS])
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   ilk_port_hotplug_long_detect);

	intel_hpd_irq_handler(dev, pin_mask, long_mask);
}

2018 2019 2020
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2021
	enum pipe pipe;
2022 2023
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

2024 2025
	if (hotplug_trigger)
		ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk);
2026 2027 2028 2029 2030 2031 2032 2033 2034 2035

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2036
	for_each_pipe(dev_priv, pipe) {
2037 2038 2039
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2040

2041
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2042
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2043

2044 2045
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
2046

2047 2048 2049 2050 2051
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

2071 2072 2073
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2074
	enum pipe pipe;
2075 2076
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2077 2078
	if (hotplug_trigger)
		ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb);
2079 2080 2081 2082 2083 2084 2085 2086 2087 2088

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

2089
	for_each_pipe(dev_priv, pipe) {
2090 2091 2092
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2093 2094

		/* plane/pipes map 1:1 on ilk+ */
2095 2096 2097
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2112 2113 2114 2115 2116 2117 2118 2119
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2120
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2121
{
2122
	struct drm_device *dev = arg;
2123
	struct drm_i915_private *dev_priv = dev->dev_private;
2124
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2125
	irqreturn_t ret = IRQ_NONE;
2126

2127 2128 2129
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2130 2131
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
2132
	intel_uncore_check_errors(dev);
2133

2134 2135 2136
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2137
	POSTING_READ(DEIER);
2138

2139 2140 2141 2142 2143
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2144 2145 2146 2147 2148
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2149

2150 2151
	/* Find, clear, then process each source of interrupt */

2152
	gt_iir = I915_READ(GTIIR);
2153
	if (gt_iir) {
2154 2155
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2156
		if (INTEL_INFO(dev)->gen >= 6)
2157
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2158 2159
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
2160 2161
	}

2162 2163
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2164 2165
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2166 2167 2168 2169
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
2170 2171
	}

2172 2173 2174 2175 2176
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2177
			gen6_rps_irq_handler(dev_priv, pm_iir);
2178
		}
2179
	}
2180 2181 2182

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2183 2184 2185 2186
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2187 2188 2189 2190

	return ret;
}

2191 2192
static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
				const u32 hpd[HPD_NUM_PINS])
2193
{
2194 2195
	struct drm_i915_private *dev_priv = to_i915(dev);
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2196

2197 2198
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2199

2200
	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2201
			   dig_hotplug_reg, hpd,
2202
			   bxt_port_hotplug_long_detect);
2203

2204
	intel_hpd_irq_handler(dev, pin_mask, long_mask);
2205 2206
}

2207 2208 2209 2210 2211 2212 2213
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2214
	enum pipe pipe;
J
Jesse Barnes 已提交
2215 2216
	u32 aux_mask = GEN8_AUX_CHANNEL_A;

2217 2218 2219
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2220
	if (INTEL_INFO(dev_priv)->gen >= 9)
J
Jesse Barnes 已提交
2221 2222
		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;
2223

2224
	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2225 2226 2227 2228
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

2229
	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2230

2231 2232
	/* Find, clear, then process each source of interrupt */

C
Chris Wilson 已提交
2233
	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2234 2235 2236 2237 2238 2239

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
2240 2241 2242 2243
			if (tmp & GEN8_DE_MISC_GSE)
				intel_opregion_asle_intr(dev);
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2244
		}
2245 2246
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2247 2248
	}

2249 2250 2251
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp) {
2252
			bool found = false;
2253 2254 2255 2256 2257 2258
			u32 hotplug_trigger = 0;

			if (IS_BROXTON(dev_priv))
				hotplug_trigger = tmp & BXT_DE_PORT_HOTPLUG_MASK;
			else if (IS_BROADWELL(dev_priv))
				hotplug_trigger = tmp & GEN8_PORT_DP_A_HOTPLUG;
2259

2260 2261
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2262

2263
			if (tmp & aux_mask) {
2264
				dp_aux_irq_handler(dev);
2265 2266 2267
				found = true;
			}

2268 2269 2270 2271 2272
			if (hotplug_trigger) {
				if (IS_BROXTON(dev))
					bxt_hpd_irq_handler(dev, hotplug_trigger, hpd_bxt);
				else
					ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_bdw);
2273 2274 2275
				found = true;
			}

S
Shashank Sharma 已提交
2276 2277 2278 2279 2280
			if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
				gmbus_irq_handler(dev);
				found = true;
			}

2281
			if (!found)
2282
				DRM_ERROR("Unexpected DE Port interrupt\n");
2283
		}
2284 2285
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2286 2287
	}

2288
	for_each_pipe(dev_priv, pipe) {
2289
		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2290

2291 2292
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2293

2294 2295 2296 2297
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2298

2299 2300 2301
			if (pipe_iir & GEN8_PIPE_VBLANK &&
			    intel_pipe_handle_vblank(dev, pipe))
				intel_check_page_flip(dev, pipe);
2302

2303
			if (INTEL_INFO(dev_priv)->gen >= 9)
2304 2305 2306 2307 2308
				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
			else
				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;

			if (flip_done) {
2309 2310 2311 2312 2313 2314 2315
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip_plane(dev, pipe);
			}

			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
				hsw_pipe_crc_irq_handler(dev, pipe);

2316 2317 2318
			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
2319

2320

2321
			if (INTEL_INFO(dev_priv)->gen >= 9)
2322 2323 2324 2325 2326
				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
			else
				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

			if (fault_errors)
2327 2328 2329
				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
					  pipe_name(pipe),
					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2330
		} else
2331 2332 2333
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2334 2335
	if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
	    master_ctl & GEN8_DE_PCH_IRQ) {
2336 2337 2338 2339 2340 2341 2342 2343 2344
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);
		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
2345 2346 2347 2348 2349

			if (HAS_PCH_SPT(dev_priv))
				spt_irq_handler(dev, pch_iir);
			else
				cpt_irq_handler(dev, pch_iir);
2350 2351 2352
		} else
			DRM_ERROR("The master control interrupt lied (SDE)!\n");

2353 2354
	}

2355 2356
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2357 2358 2359 2360

	return ret;
}

2361 2362 2363
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2364
	struct intel_engine_cs *ring;
2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2389
/**
2390
 * i915_reset_and_wakeup - do process context error handling work
2391 2392 2393 2394
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2395
static void i915_reset_and_wakeup(struct drm_device *dev)
2396
{
2397 2398
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
2399 2400 2401
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2402
	int ret;
2403

2404
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2405

2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2417
		DRM_DEBUG_DRIVER("resetting chip\n");
2418
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2419
				   reset_event);
2420

2421 2422 2423 2424 2425 2426 2427 2428
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2429 2430 2431

		intel_prepare_reset(dev);

2432 2433 2434 2435 2436 2437
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2438 2439
		ret = i915_reset(dev);

2440
		intel_finish_reset(dev);
2441

2442 2443
		intel_runtime_pm_put(dev_priv);

2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
2455
			smp_mb__before_atomic();
2456 2457
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2458
			kobject_uevent_env(&dev->primary->kdev->kobj,
2459
					   KOBJ_CHANGE, reset_done_event);
2460
		} else {
2461
			atomic_or(I915_WEDGED, &error->reset_counter);
2462
		}
2463

2464 2465 2466 2467 2468
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2469
	}
2470 2471
}

2472
static void i915_report_and_clear_eir(struct drm_device *dev)
2473 2474
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2475
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2476
	u32 eir = I915_READ(EIR);
2477
	int pipe, i;
2478

2479 2480
	if (!eir)
		return;
2481

2482
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2483

2484 2485
	i915_get_extra_instdone(dev, instdone);

2486 2487 2488 2489
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2490 2491
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2492 2493
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2494 2495
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2496
			I915_WRITE(IPEIR_I965, ipeir);
2497
			POSTING_READ(IPEIR_I965);
2498 2499 2500
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2501 2502
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2503
			I915_WRITE(PGTBL_ER, pgtbl_err);
2504
			POSTING_READ(PGTBL_ER);
2505 2506 2507
		}
	}

2508
	if (!IS_GEN2(dev)) {
2509 2510
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2511 2512
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2513
			I915_WRITE(PGTBL_ER, pgtbl_err);
2514
			POSTING_READ(PGTBL_ER);
2515 2516 2517 2518
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2519
		pr_err("memory refresh error:\n");
2520
		for_each_pipe(dev_priv, pipe)
2521
			pr_err("pipe %c stat: 0x%08x\n",
2522
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2523 2524 2525
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2526 2527
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2528 2529
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2530
		if (INTEL_INFO(dev)->gen < 4) {
2531 2532
			u32 ipeir = I915_READ(IPEIR);

2533 2534 2535
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2536
			I915_WRITE(IPEIR, ipeir);
2537
			POSTING_READ(IPEIR);
2538 2539 2540
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2541 2542 2543 2544
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2545
			I915_WRITE(IPEIR_I965, ipeir);
2546
			POSTING_READ(IPEIR_I965);
2547 2548 2549 2550
		}
	}

	I915_WRITE(EIR, eir);
2551
	POSTING_READ(EIR);
2552 2553 2554 2555 2556 2557 2558 2559 2560 2561
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2562 2563 2564
}

/**
2565
 * i915_handle_error - handle a gpu error
2566 2567
 * @dev: drm device
 *
2568
 * Do some basic checking of regsiter state at error time and
2569 2570 2571 2572 2573
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2574 2575
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2576 2577
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2578 2579
	va_list args;
	char error_msg[80];
2580

2581 2582 2583 2584 2585
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2586
	i915_report_and_clear_eir(dev);
2587

2588
	if (wedged) {
2589
		atomic_or(I915_RESET_IN_PROGRESS_FLAG,
2590
				&dev_priv->gpu_error.reset_counter);
2591

2592
		/*
2593 2594 2595
		 * Wakeup waiting processes so that the reset function
		 * i915_reset_and_wakeup doesn't deadlock trying to grab
		 * various locks. By bumping the reset counter first, the woken
2596 2597 2598 2599 2600 2601 2602 2603
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2604
		 */
2605
		i915_error_wake_up(dev_priv, false);
2606 2607
	}

2608
	i915_reset_and_wakeup(dev);
2609 2610
}

2611 2612 2613
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2614
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2615
{
2616
	struct drm_i915_private *dev_priv = dev->dev_private;
2617
	unsigned long irqflags;
2618

2619
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2620
	if (INTEL_INFO(dev)->gen >= 4)
2621
		i915_enable_pipestat(dev_priv, pipe,
2622
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2623
	else
2624
		i915_enable_pipestat(dev_priv, pipe,
2625
				     PIPE_VBLANK_INTERRUPT_STATUS);
2626
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2627

2628 2629 2630
	return 0;
}

2631
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2632
{
2633
	struct drm_i915_private *dev_priv = dev->dev_private;
2634
	unsigned long irqflags;
2635
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2636
						     DE_PIPE_VBLANK(pipe);
2637 2638

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2639
	ironlake_enable_display_irq(dev_priv, bit);
2640 2641 2642 2643 2644
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2645 2646
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2647
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2648 2649 2650
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2651
	i915_enable_pipestat(dev_priv, pipe,
2652
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2653 2654 2655 2656 2657
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2658 2659 2660 2661 2662 2663
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2664 2665 2666
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2667 2668 2669 2670
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2671 2672 2673
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2674
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2675
{
2676
	struct drm_i915_private *dev_priv = dev->dev_private;
2677
	unsigned long irqflags;
2678

2679
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2680
	i915_disable_pipestat(dev_priv, pipe,
2681 2682
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2683 2684 2685
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2686
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2687
{
2688
	struct drm_i915_private *dev_priv = dev->dev_private;
2689
	unsigned long irqflags;
2690
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2691
						     DE_PIPE_VBLANK(pipe);
2692 2693

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2694
	ironlake_disable_display_irq(dev_priv, bit);
2695 2696 2697
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2698 2699
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
2700
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2701 2702 2703
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2704
	i915_disable_pipestat(dev_priv, pipe,
2705
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2706 2707 2708
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2709 2710 2711 2712 2713 2714
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2715 2716 2717
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2718 2719 2720
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2721
static bool
2722
ring_idle(struct intel_engine_cs *ring, u32 seqno)
2723 2724
{
	return (list_empty(&ring->request_list) ||
2725
		i915_seqno_passed(seqno, ring->last_submitted_seqno));
B
Ben Gamari 已提交
2726 2727
}

2728 2729 2730 2731
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
2732
		return (ipehr >> 23) == 0x1c;
2733 2734 2735 2736 2737 2738 2739
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2740
static struct intel_engine_cs *
2741
semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2742 2743
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2744
	struct intel_engine_cs *signaller;
2745 2746 2747
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2748 2749 2750 2751 2752 2753 2754
		for_each_ring(signaller, dev_priv, i) {
			if (ring == signaller)
				continue;

			if (offset == signaller->semaphore.signal_ggtt[ring->id])
				return signaller;
		}
2755 2756 2757 2758 2759 2760 2761
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

2762
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2763 2764 2765 2766
				return signaller;
		}
	}

2767 2768
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
		  ring->id, ipehr, offset);
2769 2770 2771 2772

	return NULL;
}

2773 2774
static struct intel_engine_cs *
semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2775 2776
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2777
	u32 cmd, ipehr, head;
2778 2779
	u64 offset = 0;
	int i, backwards;
2780 2781

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2782
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2783
		return NULL;
2784

2785 2786 2787
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2788 2789
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2790 2791
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2792
	 */
2793
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2794
	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
2795

2796
	for (i = backwards; i; --i) {
2797 2798 2799 2800 2801
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2802
		head &= ring->buffer->size - 1;
2803 2804

		/* This here seems to blow up */
2805
		cmd = ioread32(ring->buffer->virtual_start + head);
2806 2807 2808
		if (cmd == ipehr)
			break;

2809 2810
		head -= 4;
	}
2811

2812 2813
	if (!i)
		return NULL;
2814

2815
	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2816 2817 2818 2819 2820 2821
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		offset = ioread32(ring->buffer->virtual_start + head + 12);
		offset <<= 32;
		offset = ioread32(ring->buffer->virtual_start + head + 8);
	}
	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2822 2823
}

2824
static int semaphore_passed(struct intel_engine_cs *ring)
2825 2826
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2827
	struct intel_engine_cs *signaller;
2828
	u32 seqno;
2829

2830
	ring->hangcheck.deadlock++;
2831 2832

	signaller = semaphore_waits_for(ring, &seqno);
2833 2834 2835 2836 2837
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
2838 2839
		return -1;

2840 2841 2842
	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
		return 1;

2843 2844 2845
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2846 2847 2848
		return -1;

	return 0;
2849 2850 2851 2852
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2853
	struct intel_engine_cs *ring;
2854 2855 2856
	int i;

	for_each_ring(ring, dev_priv, i)
2857
		ring->hangcheck.deadlock = 0;
2858 2859
}

2860
static enum intel_ring_hangcheck_action
2861
ring_stuck(struct intel_engine_cs *ring, u64 acthd)
2862 2863 2864
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2865 2866
	u32 tmp;

2867 2868 2869 2870 2871 2872 2873 2874
	if (acthd != ring->hangcheck.acthd) {
		if (acthd > ring->hangcheck.max_acthd) {
			ring->hangcheck.max_acthd = acthd;
			return HANGCHECK_ACTIVE;
		}

		return HANGCHECK_ACTIVE_LOOP;
	}
2875

2876
	if (IS_GEN2(dev))
2877
		return HANGCHECK_HUNG;
2878 2879 2880 2881 2882 2883 2884

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2885
	if (tmp & RING_WAIT) {
2886 2887 2888
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2889
		I915_WRITE_CTL(ring, tmp);
2890
		return HANGCHECK_KICK;
2891 2892 2893 2894 2895
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2896
			return HANGCHECK_HUNG;
2897
		case 1:
2898 2899 2900
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2901
			I915_WRITE_CTL(ring, tmp);
2902
			return HANGCHECK_KICK;
2903
		case 0:
2904
			return HANGCHECK_WAIT;
2905
		}
2906
	}
2907

2908
	return HANGCHECK_HUNG;
2909 2910
}

2911
/*
B
Ben Gamari 已提交
2912
 * This is called when the chip hasn't reported back with completed
2913 2914 2915 2916 2917
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
2918
 */
2919
static void i915_hangcheck_elapsed(struct work_struct *work)
B
Ben Gamari 已提交
2920
{
2921 2922 2923 2924
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     gpu_error.hangcheck_work.work);
	struct drm_device *dev = dev_priv->dev;
2925
	struct intel_engine_cs *ring;
2926
	int i;
2927
	int busy_count = 0, rings_hung = 0;
2928 2929 2930 2931
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
2932

2933
	if (!i915.enable_hangcheck)
2934 2935
		return;

2936
	for_each_ring(ring, dev_priv, i) {
2937 2938
		u64 acthd;
		u32 seqno;
2939
		bool busy = true;
2940

2941 2942
		semaphore_clear_deadlocks(dev_priv);

2943 2944
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
2945

2946
		if (ring->hangcheck.seqno == seqno) {
2947
			if (ring_idle(ring, seqno)) {
2948 2949
				ring->hangcheck.action = HANGCHECK_IDLE;

2950 2951
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
2952
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2953 2954 2955 2956 2957 2958
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
2959 2960 2961 2962
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
2963 2964
				} else
					busy = false;
2965
			} else {
2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
2981 2982 2983 2984
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
2985
				case HANGCHECK_IDLE:
2986 2987
				case HANGCHECK_WAIT:
				case HANGCHECK_ACTIVE:
2988 2989
					break;
				case HANGCHECK_ACTIVE_LOOP:
2990
					ring->hangcheck.score += BUSY;
2991
					break;
2992
				case HANGCHECK_KICK:
2993
					ring->hangcheck.score += KICK;
2994
					break;
2995
				case HANGCHECK_HUNG:
2996
					ring->hangcheck.score += HUNG;
2997 2998 2999
					stuck[i] = true;
					break;
				}
3000
			}
3001
		} else {
3002 3003
			ring->hangcheck.action = HANGCHECK_ACTIVE;

3004 3005 3006 3007 3008
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
3009 3010

			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
3011 3012
		}

3013 3014
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
3015
		busy_count += busy;
3016
	}
3017

3018
	for_each_ring(ring, dev_priv, i) {
3019
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3020 3021 3022
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
3023
			rings_hung++;
3024 3025 3026
		}
	}

3027
	if (rings_hung)
3028
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
3029

3030 3031 3032
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
3033 3034 3035 3036 3037
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
3038
	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
3039

3040
	if (!i915.enable_hangcheck)
3041 3042
		return;

3043 3044 3045 3046 3047 3048 3049
	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
3050 3051
}

3052
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3053 3054 3055 3056 3057 3058
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

3059
	GEN5_IRQ_RESET(SDE);
3060 3061 3062

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3063
}
3064

P
Paulo Zanoni 已提交
3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3081 3082 3083 3084
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3085
static void gen5_gt_irq_reset(struct drm_device *dev)
3086 3087 3088
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3089
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3090
	if (INTEL_INFO(dev)->gen >= 6)
3091
		GEN5_IRQ_RESET(GEN6_PM);
3092 3093
}

L
Linus Torvalds 已提交
3094 3095
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
3096
static void ironlake_irq_reset(struct drm_device *dev)
3097
{
3098
	struct drm_i915_private *dev_priv = dev->dev_private;
3099

3100
	I915_WRITE(HWSTAM, 0xffffffff);
3101

3102
	GEN5_IRQ_RESET(DE);
3103 3104
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3105

3106
	gen5_gt_irq_reset(dev);
3107

3108
	ibx_irq_reset(dev);
3109
}
3110

3111 3112 3113 3114
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

3115
	i915_hotplug_interrupt_update(dev_priv, 0xFFFFFFFF, 0);
3116 3117 3118 3119 3120 3121 3122 3123
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	GEN5_IRQ_RESET(VLV_);
}

J
Jesse Barnes 已提交
3124 3125
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3126
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3127 3128 3129 3130 3131 3132 3133

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

3134
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3135

3136
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
J
Jesse Barnes 已提交
3137

3138
	vlv_display_irq_reset(dev_priv);
J
Jesse Barnes 已提交
3139 3140
}

3141 3142 3143 3144 3145 3146 3147 3148
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3149
static void gen8_irq_reset(struct drm_device *dev)
3150 3151 3152 3153 3154 3155 3156
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3157
	gen8_gt_irq_reset(dev_priv);
3158

3159
	for_each_pipe(dev_priv, pipe)
3160 3161
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3162
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3163

3164 3165 3166
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3167

3168 3169
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_reset(dev);
3170
}
3171

3172 3173
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
3174
{
3175
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3176

3177
	spin_lock_irq(&dev_priv->irq_lock);
3178 3179 3180 3181
	if (pipe_mask & 1 << PIPE_A)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
				  dev_priv->de_irq_mask[PIPE_A],
				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
3182 3183 3184 3185 3186 3187 3188 3189
	if (pipe_mask & 1 << PIPE_B)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
				  dev_priv->de_irq_mask[PIPE_B],
				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
	if (pipe_mask & 1 << PIPE_C)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
				  dev_priv->de_irq_mask[PIPE_C],
				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
3190
	spin_unlock_irq(&dev_priv->irq_lock);
3191 3192
}

3193 3194 3195 3196 3197 3198 3199
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3200
	gen8_gt_irq_reset(dev_priv);
3201 3202 3203 3204 3205

	GEN5_IRQ_RESET(GEN8_PCU_);

	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);

3206
	vlv_display_irq_reset(dev_priv);
3207 3208
}

3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222
static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
				  const u32 hpd[HPD_NUM_PINS])
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

	for_each_intel_encoder(dev, encoder)
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

3223
static void ibx_hpd_irq_setup(struct drm_device *dev)
3224
{
3225
	struct drm_i915_private *dev_priv = dev->dev_private;
3226
	u32 hotplug_irqs, hotplug, enabled_irqs;
3227 3228

	if (HAS_PCH_IBX(dev)) {
3229
		hotplug_irqs = SDE_HOTPLUG_MASK;
3230
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
3231
	} else {
3232
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3233
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
3234
	}
3235

3236
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3237 3238 3239

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
3240 3241
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
3242
	 */
3243 3244 3245 3246 3247
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3248 3249 3250 3251 3252 3253
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
	if (HAS_PCH_LPT_LP(dev))
		hotplug |= PORTA_HOTPLUG_ENABLE;
3254
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3255
}
X
Xiong Zhang 已提交
3256

3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269
static void spt_hpd_irq_setup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_irqs, hotplug, enabled_irqs;

	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
3270
		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
3271 3272 3273 3274 3275
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3276 3277
}

3278 3279 3280 3281 3282
static void ilk_hpd_irq_setup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_irqs, hotplug, enabled_irqs;

3283 3284 3285 3286 3287 3288
	if (INTEL_INFO(dev)->gen >= 8) {
		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);

		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
	} else if (INTEL_INFO(dev)->gen >= 7) {
3289 3290
		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
3291 3292

		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3293 3294 3295
	} else {
		hotplug_irqs = DE_DP_A_HOTPLUG;
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
3296

3297 3298
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
	}
3299 3300 3301 3302

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
3303
	 * The pulse duration bits are reserved on HSW+.
3304 3305 3306 3307 3308 3309 3310 3311 3312
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);

	ibx_hpd_irq_setup(dev);
}

3313 3314 3315
static void bxt_hpd_irq_setup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3316
	u32 hotplug_irqs, hotplug, enabled_irqs;
3317

3318 3319
	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt);
	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3320

3321
	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3322

3323 3324 3325 3326
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
		PORTA_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3327 3328
}

P
Paulo Zanoni 已提交
3329 3330
static void ibx_irq_postinstall(struct drm_device *dev)
{
3331
	struct drm_i915_private *dev_priv = dev->dev_private;
3332
	u32 mask;
3333

D
Daniel Vetter 已提交
3334 3335 3336
	if (HAS_PCH_NOP(dev))
		return;

3337
	if (HAS_PCH_IBX(dev))
3338
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3339
	else
3340
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3341

3342
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3343 3344 3345
	I915_WRITE(SDEIMR, ~mask);
}

3346 3347 3348 3349 3350 3351 3352 3353
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3354
	if (HAS_L3_DPF(dev)) {
3355
		/* L3 parity interrupt is always unmasked. */
3356 3357
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3358 3359 3360 3361 3362 3363 3364 3365 3366 3367
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3368
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3369 3370

	if (INTEL_INFO(dev)->gen >= 6) {
3371 3372 3373 3374
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3375 3376 3377
		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3378
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3379
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3380 3381 3382
	}
}

3383
static int ironlake_irq_postinstall(struct drm_device *dev)
3384
{
3385
	struct drm_i915_private *dev_priv = dev->dev_private;
3386 3387 3388 3389 3390 3391
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3392
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3393
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3394 3395
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3396 3397 3398
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3399 3400 3401
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3402 3403 3404
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3405
	}
3406

3407
	dev_priv->irq_mask = ~display_mask;
3408

3409 3410
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3411 3412
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3413
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3414

3415
	gen5_gt_irq_postinstall(dev);
3416

P
Paulo Zanoni 已提交
3417
	ibx_irq_postinstall(dev);
3418

3419
	if (IS_IRONLAKE_M(dev)) {
3420 3421 3422
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3423 3424
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3425
		spin_lock_irq(&dev_priv->irq_lock);
3426
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3427
		spin_unlock_irq(&dev_priv->irq_lock);
3428 3429
	}

3430 3431 3432
	return 0;
}

3433 3434 3435 3436
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3437
	enum pipe pipe;
3438 3439 3440 3441

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

3442 3443
	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3444 3445 3446 3447 3448
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3449 3450 3451
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3452 3453 3454 3455

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3456 3457
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3458 3459 3460 3461 3462
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3463 3464
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
3465 3466 3467 3468 3469 3470
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3471
	enum pipe pipe;
3472 3473 3474

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3475
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3476 3477
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3478 3479 3480

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3481
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3482 3483 3484 3485 3486 3487 3488
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3489 3490 3491
	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3492 3493 3494

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
3495 3496 3497

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3510
	if (intel_irqs_enabled(dev_priv))
3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3523
	if (intel_irqs_enabled(dev_priv))
3524 3525 3526
		valleyview_display_irqs_uninstall(dev_priv);
}

3527
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
3528
{
3529
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3530

3531
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3532 3533
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3534
	I915_WRITE(VLV_IIR, 0xffffffff);
3535 3536 3537 3538
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
J
Jesse Barnes 已提交
3539

3540 3541
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3542
	spin_lock_irq(&dev_priv->irq_lock);
3543 3544
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3545
	spin_unlock_irq(&dev_priv->irq_lock);
3546 3547 3548 3549 3550 3551 3552
}

static int valleyview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	vlv_display_irq_postinstall(dev_priv);
J
Jesse Barnes 已提交
3553

3554
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3555 3556 3557 3558 3559 3560 3561 3562

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3563 3564 3565 3566

	return 0;
}

3567 3568 3569 3570 3571
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3572
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3573
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3574 3575
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3576
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3577 3578 3579
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3580
		0,
3581 3582
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3583 3584
		};

3585
	dev_priv->pm_irq_mask = 0xffffffff;
3586 3587
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3588 3589 3590 3591 3592
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
	 * is enabled/disabled.
	 */
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
3593
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3594 3595 3596 3597
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3598 3599
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3600 3601 3602
	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
	u32 de_port_enables;
	enum pipe pipe;
3603

3604
	if (INTEL_INFO(dev_priv)->gen >= 9) {
3605 3606
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3607 3608
		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
				  GEN9_AUX_CHANNEL_D;
S
Shashank Sharma 已提交
3609
		if (IS_BROXTON(dev_priv))
3610 3611
			de_port_masked |= BXT_DE_PORT_GMBUS;
	} else {
3612 3613
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3614
	}
3615 3616 3617 3618

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3619
	de_port_enables = de_port_masked;
3620 3621 3622
	if (IS_BROXTON(dev_priv))
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3623 3624
		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;

3625 3626 3627
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3628

3629
	for_each_pipe(dev_priv, pipe)
3630
		if (intel_display_power_is_enabled(dev_priv,
3631 3632 3633 3634
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3635

3636
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3637 3638 3639 3640 3641 3642
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3643 3644
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
3645

3646 3647 3648
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

3649 3650
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_postinstall(dev);
3651 3652 3653 3654 3655 3656 3657

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3658 3659 3660 3661
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3662
	vlv_display_irq_postinstall(dev_priv);
3663 3664 3665 3666 3667 3668 3669 3670 3671

	gen8_gt_irq_postinstall(dev_priv);

	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3672 3673 3674 3675 3676 3677 3678
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3679
	gen8_irq_reset(dev);
3680 3681
}

3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692
static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
{
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
	spin_unlock_irq(&dev_priv->irq_lock);

	vlv_display_irq_reset(dev_priv);

3693
	dev_priv->irq_mask = ~0;
3694 3695
}

J
Jesse Barnes 已提交
3696 3697
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3698
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3699 3700 3701 3702

	if (!dev_priv)
		return;

3703 3704
	I915_WRITE(VLV_MASTER_IER, 0);

3705 3706
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3707
	I915_WRITE(HWSTAM, 0xffffffff);
3708

3709
	vlv_display_irq_uninstall(dev_priv);
J
Jesse Barnes 已提交
3710 3711
}

3712 3713 3714 3715 3716 3717 3718 3719 3720 3721
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3722
	gen8_gt_irq_reset(dev_priv);
3723

3724
	GEN5_IRQ_RESET(GEN8_PCU_);
3725

3726
	vlv_display_irq_uninstall(dev_priv);
3727 3728
}

3729
static void ironlake_irq_uninstall(struct drm_device *dev)
3730
{
3731
	struct drm_i915_private *dev_priv = dev->dev_private;
3732 3733 3734 3735

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3736
	ironlake_irq_reset(dev);
3737 3738
}

3739
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3740
{
3741
	struct drm_i915_private *dev_priv = dev->dev_private;
3742
	int pipe;
3743

3744
	for_each_pipe(dev_priv, pipe)
3745
		I915_WRITE(PIPESTAT(pipe), 0);
3746 3747 3748
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3749 3750 3751 3752
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3753
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3754 3755 3756 3757 3758 3759 3760 3761 3762

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3763
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
C
Chris Wilson 已提交
3764 3765 3766 3767 3768 3769 3770 3771
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3772 3773
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3774
	spin_lock_irq(&dev_priv->irq_lock);
3775 3776
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3777
	spin_unlock_irq(&dev_priv->irq_lock);
3778

C
Chris Wilson 已提交
3779 3780 3781
	return 0;
}

3782 3783 3784 3785
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3786
			       int plane, int pipe, u32 iir)
3787
{
3788
	struct drm_i915_private *dev_priv = dev->dev_private;
3789
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3790

3791
	if (!intel_pipe_handle_vblank(dev, pipe))
3792 3793 3794
		return false;

	if ((iir & flip_pending) == 0)
3795
		goto check_page_flip;
3796 3797 3798 3799 3800 3801 3802 3803

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
3804
		goto check_page_flip;
3805

3806
	intel_prepare_page_flip(dev, plane);
3807 3808
	intel_finish_page_flip(dev, pipe);
	return true;
3809 3810 3811 3812

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3813 3814
}

3815
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3816
{
3817
	struct drm_device *dev = arg;
3818
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3819 3820 3821 3822 3823 3824 3825
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

3826 3827 3828
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

C
Chris Wilson 已提交
3829 3830 3831 3832 3833 3834 3835 3836 3837 3838
	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3839
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3840
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3841
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
3842

3843
		for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3844 3845 3846 3847 3848 3849
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3850
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3851 3852
				I915_WRITE(reg, pipe_stats[pipe]);
		}
3853
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3854 3855 3856 3857 3858

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
3859
			notify_ring(&dev_priv->ring[RCS]);
C
Chris Wilson 已提交
3860

3861
		for_each_pipe(dev_priv, pipe) {
3862
			int plane = pipe;
3863
			if (HAS_FBC(dev))
3864 3865
				plane = !plane;

3866
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3867 3868
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3869

3870
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3871
				i9xx_pipe_crc_irq_handler(dev, pipe);
3872

3873 3874 3875
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3876
		}
C
Chris Wilson 已提交
3877 3878 3879 3880 3881 3882 3883 3884 3885

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3886
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3887 3888
	int pipe;

3889
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3890 3891 3892 3893 3894 3895 3896 3897 3898
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3899 3900
static void i915_irq_preinstall(struct drm_device * dev)
{
3901
	struct drm_i915_private *dev_priv = dev->dev_private;
3902 3903 3904
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
3905
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3906 3907 3908
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3909
	I915_WRITE16(HWSTAM, 0xeffe);
3910
	for_each_pipe(dev_priv, pipe)
3911 3912 3913 3914 3915 3916 3917 3918
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3919
	struct drm_i915_private *dev_priv = dev->dev_private;
3920
	u32 enable_mask;
3921

3922 3923 3924 3925 3926 3927 3928 3929
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3930
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3931 3932 3933 3934 3935 3936 3937

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

3938
	if (I915_HAS_HOTPLUG(dev)) {
3939
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3940 3941
		POSTING_READ(PORT_HOTPLUG_EN);

3942 3943 3944 3945 3946 3947 3948 3949 3950 3951
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3952
	i915_enable_asle_pipestat(dev);
3953

3954 3955
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3956
	spin_lock_irq(&dev_priv->irq_lock);
3957 3958
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3959
	spin_unlock_irq(&dev_priv->irq_lock);
3960

3961 3962 3963
	return 0;
}

3964 3965 3966 3967 3968 3969
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
3970
	struct drm_i915_private *dev_priv = dev->dev_private;
3971 3972
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

3973
	if (!intel_pipe_handle_vblank(dev, pipe))
3974 3975 3976
		return false;

	if ((iir & flip_pending) == 0)
3977
		goto check_page_flip;
3978 3979 3980 3981 3982 3983 3984 3985

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
3986
		goto check_page_flip;
3987

3988
	intel_prepare_page_flip(dev, plane);
3989 3990
	intel_finish_page_flip(dev, pipe);
	return true;
3991 3992 3993 3994

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3995 3996
}

3997
static irqreturn_t i915_irq_handler(int irq, void *arg)
3998
{
3999
	struct drm_device *dev = arg;
4000
	struct drm_i915_private *dev_priv = dev->dev_private;
4001
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
4002 4003 4004 4005
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
4006

4007 4008 4009
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4010
	iir = I915_READ(IIR);
4011 4012
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
4013
		bool blc_event = false;
4014 4015 4016 4017 4018 4019

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4020
		spin_lock(&dev_priv->irq_lock);
4021
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4022
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4023

4024
		for_each_pipe(dev_priv, pipe) {
4025 4026 4027
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

4028
			/* Clear the PIPE*STAT regs before the IIR */
4029 4030
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4031
				irq_received = true;
4032 4033
			}
		}
4034
		spin_unlock(&dev_priv->irq_lock);
4035 4036 4037 4038 4039

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
4040 4041 4042
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4043

4044
		I915_WRITE(IIR, iir & ~flip_mask);
4045 4046 4047
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
4048
			notify_ring(&dev_priv->ring[RCS]);
4049

4050
		for_each_pipe(dev_priv, pipe) {
4051
			int plane = pipe;
4052
			if (HAS_FBC(dev))
4053
				plane = !plane;
4054

4055
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4056 4057
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4058 4059 4060

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4061 4062

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4063
				i9xx_pipe_crc_irq_handler(dev, pipe);
4064

4065 4066 4067
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
4088
		ret = IRQ_HANDLED;
4089
		iir = new_iir;
4090
	} while (iir & ~flip_mask);
4091 4092 4093 4094 4095 4096

	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
4097
	struct drm_i915_private *dev_priv = dev->dev_private;
4098 4099 4100
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
4101
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4102 4103 4104
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4105
	I915_WRITE16(HWSTAM, 0xffff);
4106
	for_each_pipe(dev_priv, pipe) {
4107
		/* Clear enable bits; then clear status bits */
4108
		I915_WRITE(PIPESTAT(pipe), 0);
4109 4110
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
4111 4112 4113 4114 4115 4116 4117 4118
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4119
	struct drm_i915_private *dev_priv = dev->dev_private;
4120 4121
	int pipe;

4122
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4123
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4124 4125

	I915_WRITE(HWSTAM, 0xeffe);
4126
	for_each_pipe(dev_priv, pipe)
4127 4128 4129 4130 4131 4132 4133 4134
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4135
	struct drm_i915_private *dev_priv = dev->dev_private;
4136
	u32 enable_mask;
4137 4138 4139
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
4140
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4141
			       I915_DISPLAY_PORT_INTERRUPT |
4142 4143 4144 4145 4146 4147 4148
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4149 4150
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4151 4152 4153 4154
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
4155

4156 4157
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4158
	spin_lock_irq(&dev_priv->irq_lock);
4159 4160 4161
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4162
	spin_unlock_irq(&dev_priv->irq_lock);
4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4183
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4184 4185
	POSTING_READ(PORT_HOTPLUG_EN);

4186
	i915_enable_asle_pipestat(dev);
4187 4188 4189 4190

	return 0;
}

4191
static void i915_hpd_irq_setup(struct drm_device *dev)
4192
{
4193
	struct drm_i915_private *dev_priv = dev->dev_private;
4194 4195
	u32 hotplug_en;

4196 4197
	assert_spin_locked(&dev_priv->irq_lock);

4198 4199
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
4200
	hotplug_en = intel_hpd_enabled_irqs(dev, hpd_mask_i915);
4201 4202 4203 4204 4205 4206 4207 4208 4209
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
	if (IS_G4X(dev))
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
4210 4211 4212 4213
	i915_hotplug_interrupt_update_locked(dev_priv,
				      (HOTPLUG_INT_EN_MASK
				       | CRT_HOTPLUG_VOLTAGE_COMPARE_MASK),
				      hotplug_en);
4214 4215
}

4216
static irqreturn_t i965_irq_handler(int irq, void *arg)
4217
{
4218
	struct drm_device *dev = arg;
4219
	struct drm_i915_private *dev_priv = dev->dev_private;
4220 4221 4222
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4223 4224 4225
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4226

4227 4228 4229
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4230 4231 4232
	iir = I915_READ(IIR);

	for (;;) {
4233
		bool irq_received = (iir & ~flip_mask) != 0;
4234 4235
		bool blc_event = false;

4236 4237 4238 4239 4240
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4241
		spin_lock(&dev_priv->irq_lock);
4242
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4243
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4244

4245
		for_each_pipe(dev_priv, pipe) {
4246 4247 4248 4249 4250 4251 4252 4253
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4254
				irq_received = true;
4255 4256
			}
		}
4257
		spin_unlock(&dev_priv->irq_lock);
4258 4259 4260 4261 4262 4263 4264

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4265 4266
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4267

4268
		I915_WRITE(IIR, iir & ~flip_mask);
4269 4270 4271
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
4272
			notify_ring(&dev_priv->ring[RCS]);
4273
		if (iir & I915_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
4274
			notify_ring(&dev_priv->ring[VCS]);
4275

4276
		for_each_pipe(dev_priv, pipe) {
4277
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4278 4279
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4280 4281 4282

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4283 4284

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4285
				i9xx_pipe_crc_irq_handler(dev, pipe);
4286

4287 4288
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4289
		}
4290 4291 4292 4293

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

4294 4295 4296
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4320
	struct drm_i915_private *dev_priv = dev->dev_private;
4321 4322 4323 4324 4325
	int pipe;

	if (!dev_priv)
		return;

4326
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4327
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4328 4329

	I915_WRITE(HWSTAM, 0xffffffff);
4330
	for_each_pipe(dev_priv, pipe)
4331 4332 4333 4334
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4335
	for_each_pipe(dev_priv, pipe)
4336 4337 4338 4339 4340
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4341 4342 4343 4344 4345 4346 4347
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4348
void intel_irq_init(struct drm_i915_private *dev_priv)
4349
{
4350
	struct drm_device *dev = dev_priv->dev;
4351

4352 4353
	intel_hpd_init_work(dev_priv);

4354
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4355
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4356

4357
	/* Let's track the enabled rps events */
4358
	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
4359
		/* WaGsvRC0ResidencyMethod:vlv */
4360
		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
4361 4362
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4363

4364 4365
	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
			  i915_hangcheck_elapsed);
4366

4367
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4368

4369
	if (IS_GEN2(dev_priv)) {
4370 4371
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4372
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4373 4374
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4375 4376 4377
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4378 4379
	}

4380 4381 4382 4383 4384
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4385
	if (!IS_GEN2(dev_priv))
4386 4387
		dev->vblank_disable_immediate = true;

4388 4389
	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4390

4391
	if (IS_CHERRYVIEW(dev_priv)) {
4392 4393 4394 4395 4396 4397 4398
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4399
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4400 4401 4402 4403 4404 4405
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4406
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4407
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4408
		dev->driver->irq_handler = gen8_irq_handler;
4409
		dev->driver->irq_preinstall = gen8_irq_reset;
4410 4411 4412 4413
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4414
		if (IS_BROXTON(dev))
4415
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4416 4417 4418
		else if (HAS_PCH_SPT(dev))
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
4419
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4420 4421
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4422
		dev->driver->irq_preinstall = ironlake_irq_reset;
4423 4424 4425 4426
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4427
		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4428
	} else {
4429
		if (INTEL_INFO(dev_priv)->gen == 2) {
C
Chris Wilson 已提交
4430 4431 4432 4433
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4434
		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4435 4436 4437 4438
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
C
Chris Wilson 已提交
4439
		} else {
4440 4441 4442 4443
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
C
Chris Wilson 已提交
4444
		}
4445 4446
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4447 4448 4449 4450
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4451

4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
}

4475 4476 4477 4478 4479 4480 4481
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4482 4483 4484 4485 4486 4487 4488
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
	drm_irq_uninstall(dev_priv->dev);
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4489 4490 4491 4492 4493 4494 4495
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4496
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4497
{
4498
	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
4499
	dev_priv->pm.irqs_enabled = false;
4500
	synchronize_irq(dev_priv->dev->irq);
4501 4502
}

4503 4504 4505 4506 4507 4508 4509
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4510
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4511
{
4512
	dev_priv->pm.irqs_enabled = true;
4513 4514
	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4515
}