i915_irq.c 118.7 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48
static const u32 hpd_ibx[HPD_NUM_PINS] = {
49 50 51 52 53 54 55
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

56
static const u32 hpd_cpt[HPD_NUM_PINS] = {
57
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
58
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59 60 61 62 63
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

X
Xiong Zhang 已提交
64 65 66 67 68 69 70
static const u32 hpd_spt[HPD_NUM_PINS] = {
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
};

71
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
72 73 74 75 76 77 78 79
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

80
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
81 82 83 84 85 86 87 88
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

89
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
90 91 92 93 94 95 96 97
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

98 99
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
100
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
101 102 103 104
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

105
/* IIR can theoretically queue up two events. Be paranoid. */
106
#define GEN8_IRQ_RESET_NDX(type, which) do { \
107 108 109 110 111 112 113 114 115
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

116
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
117
	I915_WRITE(type##IMR, 0xffffffff); \
118
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
119
	I915_WRITE(type##IER, 0); \
120 121 122 123
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
124 125
} while (0)

126 127 128 129 130 131 132 133 134 135 136 137 138 139 140
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
141
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
142
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
143
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
144 145
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
146 147 148
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
149
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
150
	I915_WRITE(type##IER, (ier_val)); \
151 152
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
153 154
} while (0)

155 156
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);

157 158 159 160 161 162 163 164 165
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_display_irq(struct drm_i915_private *dev_priv,
				   uint32_t interrupt_mask,
				   uint32_t enabled_irq_mask)
166
{
167 168
	uint32_t new_val;

169 170
	assert_spin_locked(&dev_priv->irq_lock);

171 172
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

173
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
174 175
		return;

176 177 178 179 180 181
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
182
		I915_WRITE(DEIMR, dev_priv->irq_mask);
183
		POSTING_READ(DEIMR);
184 185 186
	}
}

187
void
188
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
189
{
190 191
	ilk_update_display_irq(dev_priv, mask, mask);
}
192

193 194 195 196
void
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
{
	ilk_update_display_irq(dev_priv, mask, 0);
197 198
}

P
Paulo Zanoni 已提交
199 200 201 202 203 204 205 206 207 208 209 210
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

211 212
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

213
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
214 215
		return;

P
Paulo Zanoni 已提交
216 217 218 219 220 221
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

222
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
223 224 225 226
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

227
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
228 229 230 231
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

232 233 234 235 236
static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

237 238 239 240 241
static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

242 243 244 245 246
static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
247 248 249 250 251 252 253 254 255 256
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
257
	uint32_t new_val;
P
Paulo Zanoni 已提交
258

259 260
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
261 262
	assert_spin_locked(&dev_priv->irq_lock);

263
	new_val = dev_priv->pm_irq_mask;
264 265 266
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

267 268
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
269 270
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
		POSTING_READ(gen6_pm_imr(dev_priv));
271
	}
P
Paulo Zanoni 已提交
272 273
}

274
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
275
{
276 277 278
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
279 280 281
	snb_update_pm_irq(dev_priv, mask, mask);
}

282 283
static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
				  uint32_t mask)
P
Paulo Zanoni 已提交
284 285 286 287
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

288 289 290 291 292 293 294 295
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	__gen6_disable_pm_irq(dev_priv, mask);
}

I
Imre Deak 已提交
296 297 298 299 300 301 302 303 304
void gen6_reset_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t reg = gen6_pm_iir(dev_priv);

	spin_lock_irq(&dev_priv->irq_lock);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	POSTING_READ(reg);
305
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
306 307 308
	spin_unlock_irq(&dev_priv->irq_lock);
}

309 310 311 312 313
void gen6_enable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	spin_lock_irq(&dev_priv->irq_lock);
314

315
	WARN_ON(dev_priv->rps.pm_iir);
I
Imre Deak 已提交
316
	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
317
	dev_priv->rps.interrupts_enabled = true;
318 319
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
				dev_priv->pm_rps_events);
320
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
321

322 323 324
	spin_unlock_irq(&dev_priv->irq_lock);
}

325 326 327
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
	/*
328
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
329
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
330 331
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
332 333 334 335 336 337 338 339 340 341
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;

	return mask;
}

342 343 344 345
void gen6_disable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

I
Imre Deak 已提交
346 347 348 349 350 351
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
	spin_unlock_irq(&dev_priv->irq_lock);

	cancel_work_sync(&dev_priv->rps.work);

352 353
	spin_lock_irq(&dev_priv->irq_lock);

354
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
355 356

	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
357 358
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
				~dev_priv->pm_rps_events);
359 360 361 362

	spin_unlock_irq(&dev_priv->irq_lock);

	synchronize_irq(dev->irq);
363 364
}

365 366 367 368 369 370
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
371 372 373
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
374 375 376 377 378
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

379 380
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

381 382
	assert_spin_locked(&dev_priv->irq_lock);

383
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
384 385
		return;

386 387 388
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
389

D
Daniel Vetter 已提交
390
static void
391 392
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
393
{
394
	u32 reg = PIPESTAT(pipe);
395
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
396

397
	assert_spin_locked(&dev_priv->irq_lock);
398
	WARN_ON(!intel_irqs_enabled(dev_priv));
399

400 401 402 403
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
404 405 406
		return;

	if ((pipestat & enable_mask) == enable_mask)
407 408
		return;

409 410
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

411
	/* Enable the interrupt, clear any pending status */
412
	pipestat |= enable_mask | status_mask;
413 414
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
415 416
}

D
Daniel Vetter 已提交
417
static void
418 419
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
420
{
421
	u32 reg = PIPESTAT(pipe);
422
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
423

424
	assert_spin_locked(&dev_priv->irq_lock);
425
	WARN_ON(!intel_irqs_enabled(dev_priv));
426

427 428 429 430
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
431 432
		return;

433 434 435
	if ((pipestat & enable_mask) == 0)
		return;

436 437
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

438
	pipestat &= ~enable_mask;
439 440
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
441 442
}

443 444 445 446 447
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
448 449
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
450 451 452
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
453 454 455 456 457 458
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
459 460 461 462 463 464 465 466 467 468 469 470

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

471 472 473 474 475 476
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

477 478 479 480 481
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
482 483 484 485 486 487 488 489 490
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

491 492 493 494 495
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
496 497 498
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

499
/**
500
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
501
 */
502
static void i915_enable_asle_pipestat(struct drm_device *dev)
503
{
504
	struct drm_i915_private *dev_priv = dev->dev_private;
505

506 507 508
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

509
	spin_lock_irq(&dev_priv->irq_lock);
510

511
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
512
	if (INTEL_INFO(dev)->gen >= 4)
513
		i915_enable_pipestat(dev_priv, PIPE_A,
514
				     PIPE_LEGACY_BLC_EVENT_STATUS);
515

516
	spin_unlock_irq(&dev_priv->irq_lock);
517 518
}

519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

569 570 571 572 573 574
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

575 576 577
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
578
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
579
{
580
	struct drm_i915_private *dev_priv = dev->dev_private;
581 582
	unsigned long high_frame;
	unsigned long low_frame;
583
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
584 585
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
586
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
587

588 589 590 591 592
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
593

594 595 596 597 598 599
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

600 601
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
602

603 604 605 606 607 608
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
609
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
610
		low   = I915_READ(low_frame);
611
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
612 613
	} while (high1 != high2);

614
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
615
	pixel = low & PIPE_PIXEL_MASK;
616
	low >>= PIPE_FRAME_LOW_SHIFT;
617 618 619 620 621 622

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
623
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
624 625
}

626
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
627
{
628
	struct drm_i915_private *dev_priv = dev->dev_private;
629
	int reg = PIPE_FRMCOUNT_GM45(pipe);
630 631 632 633

	return I915_READ(reg);
}

634 635 636
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

637 638 639 640
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
641
	const struct drm_display_mode *mode = &crtc->base.hwmode;
642
	enum pipe pipe = crtc->pipe;
643
	int position, vtotal;
644

645
	vtotal = mode->crtc_vtotal;
646 647 648 649 650 651 652 653 654
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
	else
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;

	/*
655 656
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
657
	 */
658
	return (position + crtc->scanline_offset) % vtotal;
659 660
}

661
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
662 663
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
664
{
665 666 667
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
668
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
669
	int position;
670
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
671 672
	bool in_vbl = true;
	int ret = 0;
673
	unsigned long irqflags;
674

675
	if (WARN_ON(!mode->crtc_clock)) {
676
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
677
				 "pipe %c\n", pipe_name(pipe));
678 679 680
		return 0;
	}

681
	htotal = mode->crtc_htotal;
682
	hsync_start = mode->crtc_hsync_start;
683 684 685
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
686

687 688 689 690 691 692
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

693 694
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

695 696 697 698 699 700
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
701

702 703 704 705 706 707
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

708
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
709 710 711
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
712
		position = __intel_get_crtc_scanline(intel_crtc);
713 714 715 716 717
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
718
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
719

720 721 722 723
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
724

725 726 727 728 729 730 731 732 733 734 735 736
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

737 738 739 740 741 742 743 744 745 746
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
747 748
	}

749 750 751 752 753 754 755 756
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

757 758 759 760 761 762 763 764 765 766 767 768
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
769

770
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
771 772 773 774 775 776
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
777 778 779

	/* In vblank? */
	if (in_vbl)
780
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
781 782 783 784

	return ret;
}

785 786 787 788 789 790 791 792 793 794 795 796 797
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

798
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
799 800 801 802
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
803
	struct drm_crtc *crtc;
804

805
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
806
		DRM_ERROR("Invalid crtc %d\n", pipe);
807 808 809 810
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
811 812 813 814 815 816
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

817
	if (!crtc->hwmode.crtc_clock) {
818 819 820
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
821 822

	/* Helper routine in DRM core does all the work: */
823 824
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
825
						     crtc,
826
						     &crtc->hwmode);
827 828
}

829
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
830
{
831
	struct drm_i915_private *dev_priv = dev->dev_private;
832
	u32 busy_up, busy_down, max_avg, min_avg;
833 834
	u8 new_delay;

835
	spin_lock(&mchdev_lock);
836

837 838
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

839
	new_delay = dev_priv->ips.cur_delay;
840

841
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
842 843
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
844 845 846 847
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
848
	if (busy_up > max_avg) {
849 850 851 852
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
853
	} else if (busy_down < min_avg) {
854 855 856 857
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
858 859
	}

860
	if (ironlake_set_drps(dev, new_delay))
861
		dev_priv->ips.cur_delay = new_delay;
862

863
	spin_unlock(&mchdev_lock);
864

865 866 867
	return;
}

C
Chris Wilson 已提交
868
static void notify_ring(struct intel_engine_cs *ring)
869
{
870
	if (!intel_ring_initialized(ring))
871 872
		return;

873
	trace_i915_gem_request_notify(ring);
874

875 876 877
	wake_up_all(&ring->irq_queue);
}

878 879
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
880
{
881 882 883 884
	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
885

886 887 888 889 890 891
static bool vlv_c0_above(struct drm_i915_private *dev_priv,
			 const struct intel_rps_ei *old,
			 const struct intel_rps_ei *now,
			 int threshold)
{
	u64 time, c0;
892

893 894
	if (old->cz_clock == 0)
		return false;
895

896 897
	time = now->cz_clock - old->cz_clock;
	time *= threshold * dev_priv->mem_freq;
898

899 900 901
	/* Workload can be split between render + media, e.g. SwapBuffers
	 * being blitted in X after being rendered in mesa. To account for
	 * this we need to combine both engines into our activity counter.
902
	 */
903 904 905
	c0 = now->render_c0 - old->render_c0;
	c0 += now->media_c0 - old->media_c0;
	c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
906

907
	return c0 >= time;
908 909
}

910
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
911
{
912 913 914
	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
}
915

916 917 918 919
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	struct intel_rps_ei now;
	u32 events = 0;
920

921
	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
922
		return 0;
923

924 925 926
	vlv_c0_read(dev_priv, &now);
	if (now.cz_clock == 0)
		return 0;
927

928 929 930
	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
		if (!vlv_c0_above(dev_priv,
				  &dev_priv->rps.down_ei, &now,
931
				  dev_priv->rps.down_threshold))
932 933 934
			events |= GEN6_PM_RP_DOWN_THRESHOLD;
		dev_priv->rps.down_ei = now;
	}
935

936 937 938
	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		if (vlv_c0_above(dev_priv,
				 &dev_priv->rps.up_ei, &now,
939
				 dev_priv->rps.up_threshold))
940 941
			events |= GEN6_PM_RP_UP_THRESHOLD;
		dev_priv->rps.up_ei = now;
942 943
	}

944
	return events;
945 946
}

947 948 949 950 951 952 953 954 955 956 957 958
static bool any_waiters(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *ring;
	int i;

	for_each_ring(ring, dev_priv, i)
		if (ring->irq_refcount)
			return true;

	return false;
}

959
static void gen6_pm_rps_work(struct work_struct *work)
960
{
961 962
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
963 964
	bool client_boost;
	int new_delay, adj, min, max;
P
Paulo Zanoni 已提交
965
	u32 pm_iir;
966

967
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
968 969 970 971 972
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
973 974
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
975 976
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
977 978
	client_boost = dev_priv->rps.client_boost;
	dev_priv->rps.client_boost = false;
979
	spin_unlock_irq(&dev_priv->irq_lock);
980

981
	/* Make sure we didn't queue anything we're not going to process. */
982
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
983

984
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
985 986
		return;

987
	mutex_lock(&dev_priv->rps.hw_lock);
988

989 990
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

991
	adj = dev_priv->rps.last_adj;
992
	new_delay = dev_priv->rps.cur_freq;
993 994 995 996 997 998 999
	min = dev_priv->rps.min_freq_softlimit;
	max = dev_priv->rps.max_freq_softlimit;

	if (client_boost) {
		new_delay = dev_priv->rps.max_freq_softlimit;
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1000 1001
		if (adj > 0)
			adj *= 2;
1002 1003
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1004 1005 1006 1007
		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1008
		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1009
			new_delay = dev_priv->rps.efficient_freq;
1010 1011
			adj = 0;
		}
1012 1013
	} else if (any_waiters(dev_priv)) {
		adj = 0;
1014
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1015 1016
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1017
		else
1018
			new_delay = dev_priv->rps.min_freq_softlimit;
1019 1020 1021 1022
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1023 1024
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1025
	} else { /* unknown event */
1026
		adj = 0;
1027
	}
1028

1029 1030
	dev_priv->rps.last_adj = adj;

1031 1032 1033
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1034
	new_delay += adj;
1035
	new_delay = clamp_t(int, new_delay, min, max);
1036

1037
	intel_set_rps(dev_priv->dev, new_delay);
1038

1039
	mutex_unlock(&dev_priv->rps.hw_lock);
1040 1041
}

1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1054 1055
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1056
	u32 error_status, row, bank, subbank;
1057
	char *parity_event[6];
1058
	uint32_t misccpctl;
1059
	uint8_t slice = 0;
1060 1061 1062 1063 1064 1065 1066

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1067 1068 1069 1070
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1071 1072 1073 1074
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1075 1076
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1077

1078 1079 1080
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1081

1082
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1083

1084
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1085

1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1101
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1102
				   KOBJ_CHANGE, parity_event);
1103

1104 1105
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1106

1107 1108 1109 1110 1111
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1112

1113
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1114

1115 1116
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1117
	spin_lock_irq(&dev_priv->irq_lock);
1118
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1119
	spin_unlock_irq(&dev_priv->irq_lock);
1120 1121

	mutex_unlock(&dev_priv->dev->struct_mutex);
1122 1123
}

1124
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1125
{
1126
	struct drm_i915_private *dev_priv = dev->dev_private;
1127

1128
	if (!HAS_L3_DPF(dev))
1129 1130
		return;

1131
	spin_lock(&dev_priv->irq_lock);
1132
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1133
	spin_unlock(&dev_priv->irq_lock);
1134

1135 1136 1137 1138 1139 1140 1141
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1142
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1143 1144
}

1145 1146 1147 1148 1149 1150
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
C
Chris Wilson 已提交
1151
		notify_ring(&dev_priv->ring[RCS]);
1152
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
1153
		notify_ring(&dev_priv->ring[VCS]);
1154 1155
}

1156 1157 1158 1159 1160
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1161 1162
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
C
Chris Wilson 已提交
1163
		notify_ring(&dev_priv->ring[RCS]);
1164
	if (gt_iir & GT_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
1165
		notify_ring(&dev_priv->ring[VCS]);
1166
	if (gt_iir & GT_BLT_USER_INTERRUPT)
C
Chris Wilson 已提交
1167
		notify_ring(&dev_priv->ring[BCS]);
1168

1169 1170
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1171 1172
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1173

1174 1175
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1176 1177
}

C
Chris Wilson 已提交
1178
static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1179 1180 1181 1182 1183
				       u32 master_ctl)
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
C
Chris Wilson 已提交
1184
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
1185
		if (tmp) {
1186
			I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
1187
			ret = IRQ_HANDLED;
1188

C
Chris Wilson 已提交
1189 1190 1191 1192 1193 1194 1195 1196 1197
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[RCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[RCS]);

			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[BCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[BCS]);
1198 1199 1200 1201
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1202
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
C
Chris Wilson 已提交
1203
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
1204
		if (tmp) {
1205
			I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
1206
			ret = IRQ_HANDLED;
1207

C
Chris Wilson 已提交
1208 1209 1210 1211
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VCS]);
1212

C
Chris Wilson 已提交
1213 1214 1215 1216
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VCS2]);
1217
		} else
1218
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1219 1220
	}

1221
	if (master_ctl & GEN8_GT_VECS_IRQ) {
C
Chris Wilson 已提交
1222
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1223
		if (tmp) {
C
Chris Wilson 已提交
1224
			I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1225
			ret = IRQ_HANDLED;
1226

C
Chris Wilson 已提交
1227 1228 1229 1230
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VECS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VECS]);
1231 1232 1233 1234
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1235
	if (master_ctl & GEN8_GT_PM_IRQ) {
C
Chris Wilson 已提交
1236
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
1237
		if (tmp & dev_priv->pm_rps_events) {
1238 1239
			I915_WRITE_FW(GEN8_GT_IIR(2),
				      tmp & dev_priv->pm_rps_events);
1240
			ret = IRQ_HANDLED;
1241
			gen6_rps_irq_handler(dev_priv, tmp);
1242 1243 1244 1245
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1246 1247 1248
	return ret;
}

1249 1250 1251 1252
static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
1253
		return val & PORTA_HOTPLUG_LONG_DETECT;
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	case PORT_D:
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1265
static bool pch_port_hotplug_long_detect(enum port port, u32 val)
1266 1267 1268
{
	switch (port) {
	case PORT_B:
1269
		return val & PORTB_HOTPLUG_LONG_DETECT;
1270
	case PORT_C:
1271
		return val & PORTC_HOTPLUG_LONG_DETECT;
1272
	case PORT_D:
1273
		return val & PORTD_HOTPLUG_LONG_DETECT;
X
Xiong Zhang 已提交
1274 1275
	case PORT_E:
		return val & PORTE_HOTPLUG_LONG_DETECT;
1276 1277
	default:
		return false;
1278 1279 1280
	}
}

1281
static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
1282 1283 1284
{
	switch (port) {
	case PORT_B:
1285
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1286
	case PORT_C:
1287
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1288
	case PORT_D:
1289 1290 1291
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1292 1293 1294
	}
}

1295
/* Get a bit mask of pins that have triggered, and which ones may be long. */
1296
static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1297
			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1298 1299
			     const u32 hpd[HPD_NUM_PINS],
			     bool long_pulse_detect(enum port port, u32 val))
1300
{
1301
	enum port port;
1302 1303 1304 1305 1306 1307
	int i;

	*pin_mask = 0;
	*long_mask = 0;

	for_each_hpd_pin(i) {
1308 1309
		if ((hpd[i] & hotplug_trigger) == 0)
			continue;
1310

1311 1312
		*pin_mask |= BIT(i);

1313 1314 1315
		if (!intel_hpd_pin_to_port(i, &port))
			continue;

1316
		if (long_pulse_detect(port, dig_hotplug_reg))
1317
			*long_mask |= BIT(i);
1318 1319 1320 1321 1322 1323 1324
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask);

}

1325 1326
static void gmbus_irq_handler(struct drm_device *dev)
{
1327
	struct drm_i915_private *dev_priv = dev->dev_private;
1328 1329

	wake_up_all(&dev_priv->gmbus_wait_queue);
1330 1331
}

1332 1333
static void dp_aux_irq_handler(struct drm_device *dev)
{
1334
	struct drm_i915_private *dev_priv = dev->dev_private;
1335 1336

	wake_up_all(&dev_priv->gmbus_wait_queue);
1337 1338
}

1339
#if defined(CONFIG_DEBUG_FS)
1340 1341 1342 1343
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1344 1345 1346 1347
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1348
	int head, tail;
1349

1350 1351
	spin_lock(&pipe_crc->lock);

1352
	if (!pipe_crc->entries) {
1353
		spin_unlock(&pipe_crc->lock);
1354
		DRM_DEBUG_KMS("spurious interrupt\n");
1355 1356 1357
		return;
	}

1358 1359
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1360 1361

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1362
		spin_unlock(&pipe_crc->lock);
1363 1364 1365 1366 1367
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1368

1369
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1370 1371 1372 1373 1374
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1375 1376

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1377 1378 1379
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1380 1381

	wake_up_interruptible(&pipe_crc->wq);
1382
}
1383 1384 1385 1386 1387 1388 1389 1390
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1391

1392
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1393 1394 1395
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1396 1397 1398
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1399 1400
}

1401
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1402 1403 1404
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1405 1406 1407 1408 1409 1410
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1411
}
1412

1413
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1414 1415
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1427

1428 1429 1430 1431 1432
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1433
}
1434

1435 1436 1437 1438
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1439
{
1440
	if (pm_iir & dev_priv->pm_rps_events) {
1441
		spin_lock(&dev_priv->irq_lock);
1442
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1443 1444 1445 1446
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
			queue_work(dev_priv->wq, &dev_priv->rps.work);
		}
1447
		spin_unlock(&dev_priv->irq_lock);
1448 1449
	}

1450 1451 1452
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1453 1454
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
C
Chris Wilson 已提交
1455
			notify_ring(&dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1456

1457 1458
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1459
	}
1460 1461
}

1462 1463 1464 1465 1466 1467 1468 1469
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	if (!drm_handle_vblank(dev, pipe))
		return false;

	return true;
}

1470 1471 1472
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1473
	u32 pipe_stats[I915_MAX_PIPES] = { };
1474 1475
	int pipe;

1476
	spin_lock(&dev_priv->irq_lock);
1477
	for_each_pipe(dev_priv, pipe) {
1478
		int reg;
1479
		u32 mask, iir_bit = 0;
1480

1481 1482 1483 1484 1485 1486 1487
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1488 1489 1490

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1491 1492 1493 1494 1495 1496 1497 1498

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1499 1500 1501
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1502 1503 1504 1505 1506
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1507 1508 1509
			continue;

		reg = PIPESTAT(pipe);
1510 1511
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1512 1513 1514 1515

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1516 1517
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1518 1519
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1520
	spin_unlock(&dev_priv->irq_lock);
1521

1522
	for_each_pipe(dev_priv, pipe) {
1523 1524 1525
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1526

1527
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1528 1529 1530 1531 1532 1533 1534
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

1535 1536
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1537 1538 1539 1540 1541 1542
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1543 1544 1545 1546
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1547
	u32 pin_mask, long_mask;
1548

1549 1550
	if (!hotplug_status)
		return;
1551

1552 1553 1554 1555 1556 1557
	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
	/*
	 * Make sure hotplug status is cleared before we clear IIR, or else we
	 * may miss hotplug events.
	 */
	POSTING_READ(PORT_HOTPLUG_STAT);
1558

1559 1560
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1561

1562 1563 1564
		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   hotplug_trigger, hpd_status_g4x,
				   i9xx_port_hotplug_long_detect);
1565
		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1566 1567 1568

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
			dp_aux_irq_handler(dev);
1569 1570
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1571

1572 1573 1574
		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   hotplug_trigger, hpd_status_g4x,
				   i9xx_port_hotplug_long_detect);
1575
		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1576
	}
1577 1578
}

1579
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1580
{
1581
	struct drm_device *dev = arg;
1582
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1583 1584 1585
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

1586 1587 1588
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

J
Jesse Barnes 已提交
1589
	while (true) {
1590 1591
		/* Find, clear, then process each source of interrupt */

J
Jesse Barnes 已提交
1592
		gt_iir = I915_READ(GTIIR);
1593 1594 1595
		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);

J
Jesse Barnes 已提交
1596
		pm_iir = I915_READ(GEN6_PMIIR);
1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

		iir = I915_READ(VLV_IIR);
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
J
Jesse Barnes 已提交
1607 1608 1609 1610 1611 1612

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1613 1614
		if (gt_iir)
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1615
		if (pm_iir)
1616
			gen6_rps_irq_handler(dev_priv, pm_iir);
1617 1618 1619
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
J
Jesse Barnes 已提交
1620 1621 1622 1623 1624 1625
	}

out:
	return ret;
}

1626 1627
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1628
	struct drm_device *dev = arg;
1629 1630 1631 1632
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl, iir;
	irqreturn_t ret = IRQ_NONE;

1633 1634 1635
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1636 1637 1638
	for (;;) {
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1639

1640 1641
		if (master_ctl == 0 && iir == 0)
			break;
1642

1643 1644
		ret = IRQ_HANDLED;

1645
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1646

1647
		/* Find, clear, then process each source of interrupt */
1648

1649 1650 1651 1652 1653 1654
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
1655

C
Chris Wilson 已提交
1656
		gen8_gt_irq_handler(dev_priv, master_ctl);
1657

1658 1659 1660
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
1661

1662 1663 1664
		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
		POSTING_READ(GEN8_MASTER_IRQ);
	}
1665

1666 1667 1668
	return ret;
}

1669
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1670
{
1671
	struct drm_i915_private *dev_priv = dev->dev_private;
1672
	int pipe;
1673
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1674

1675 1676 1677 1678 1679
	if (hotplug_trigger) {
		u32 dig_hotplug_reg, pin_mask, long_mask;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1680

1681 1682 1683
		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   dig_hotplug_reg, hpd_ibx,
				   pch_port_hotplug_long_detect);
1684 1685
		intel_hpd_irq_handler(dev, pin_mask, long_mask);
	}
1686

1687 1688 1689
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1690
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1691 1692
				 port_name(port));
	}
1693

1694 1695 1696
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1697
	if (pch_iir & SDE_GMBUS)
1698
		gmbus_irq_handler(dev);
1699 1700 1701 1702 1703 1704 1705 1706 1707 1708

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1709
	if (pch_iir & SDE_FDI_MASK)
1710
		for_each_pipe(dev_priv, pipe)
1711 1712 1713
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1714 1715 1716 1717 1718 1719 1720 1721

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1722
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1723 1724

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1725
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1726 1727 1728 1729 1730 1731
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1732
	enum pipe pipe;
1733

1734 1735 1736
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

1737
	for_each_pipe(dev_priv, pipe) {
1738 1739
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1740

D
Daniel Vetter 已提交
1741 1742
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
1743
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1744
			else
1745
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1746 1747
		}
	}
1748

1749 1750 1751 1752 1753 1754 1755 1756
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

1757 1758 1759
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1760
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1761
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1762 1763

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1764
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1765 1766

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1767
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
1768 1769

	I915_WRITE(SERR_INT, serr_int);
1770 1771
}

1772 1773
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
1774
	struct drm_i915_private *dev_priv = dev->dev_private;
1775
	int pipe;
X
Xiong Zhang 已提交
1776 1777 1778 1779 1780 1781
	u32 hotplug_trigger;

	if (HAS_PCH_SPT(dev))
		hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT;
	else
		hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1782

1783 1784
	if (hotplug_trigger) {
		u32 dig_hotplug_reg, pin_mask, long_mask;
1785

1786 1787
		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1788

X
Xiong Zhang 已提交
1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
		if (HAS_PCH_SPT(dev)) {
			intel_get_hpd_pins(&pin_mask, &long_mask,
					   hotplug_trigger,
					   dig_hotplug_reg, hpd_spt,
					   pch_port_hotplug_long_detect);

			/* detect PORTE HP event */
			dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
			if (pch_port_hotplug_long_detect(PORT_E,
							 dig_hotplug_reg))
				long_mask |= 1 << HPD_PORT_E;
		} else
			intel_get_hpd_pins(&pin_mask, &long_mask,
					   hotplug_trigger,
					   dig_hotplug_reg, hpd_cpt,
					   pch_port_hotplug_long_detect);

1806 1807
		intel_hpd_irq_handler(dev, pin_mask, long_mask);
	}
1808

1809 1810 1811 1812 1813 1814
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
1815 1816

	if (pch_iir & SDE_AUX_MASK_CPT)
1817
		dp_aux_irq_handler(dev);
1818 1819

	if (pch_iir & SDE_GMBUS_CPT)
1820
		gmbus_irq_handler(dev);
1821 1822 1823 1824 1825 1826 1827 1828

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
1829
		for_each_pipe(dev_priv, pipe)
1830 1831 1832
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1833 1834 1835

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
1836 1837
}

1838 1839 1840
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1841
	enum pipe pipe;
1842 1843 1844 1845 1846 1847 1848 1849 1850 1851

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

1852
	for_each_pipe(dev_priv, pipe) {
1853 1854 1855
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1856

1857
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1858
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1859

1860 1861
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
1862

1863 1864 1865 1866 1867
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

1887 1888 1889
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1890
	enum pipe pipe;
1891 1892 1893 1894 1895 1896 1897 1898 1899 1900

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

1901
	for_each_pipe(dev_priv, pipe) {
1902 1903 1904
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1905 1906

		/* plane/pipes map 1:1 on ilk+ */
1907 1908 1909
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

1924 1925 1926 1927 1928 1929 1930 1931
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
1932
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1933
{
1934
	struct drm_device *dev = arg;
1935
	struct drm_i915_private *dev_priv = dev->dev_private;
1936
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
1937
	irqreturn_t ret = IRQ_NONE;
1938

1939 1940 1941
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1942 1943
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
1944
	intel_uncore_check_errors(dev);
1945

1946 1947 1948
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
1949
	POSTING_READ(DEIER);
1950

1951 1952 1953 1954 1955
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
1956 1957 1958 1959 1960
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
1961

1962 1963
	/* Find, clear, then process each source of interrupt */

1964
	gt_iir = I915_READ(GTIIR);
1965
	if (gt_iir) {
1966 1967
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
1968
		if (INTEL_INFO(dev)->gen >= 6)
1969
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1970 1971
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
1972 1973
	}

1974 1975
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
1976 1977
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
1978 1979 1980 1981
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
1982 1983
	}

1984 1985 1986 1987 1988
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
1989
			gen6_rps_irq_handler(dev_priv, pm_iir);
1990
		}
1991
	}
1992 1993 1994

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
1995 1996 1997 1998
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
1999 2000 2001 2002

	return ret;
}

2003 2004 2005
static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2006 2007
	u32 hp_control, hp_trigger;
	u32 pin_mask, long_mask;
2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018

	/* Get the status */
	hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
	hp_control = I915_READ(BXT_HOTPLUG_CTL);

	/* Hotplug not enabled ? */
	if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
		DRM_ERROR("Interrupt when HPD disabled\n");
		return;
	}

2019 2020
	/* Clear sticky bits in hpd status */
	I915_WRITE(BXT_HOTPLUG_CTL, hp_control);
2021

2022
	intel_get_hpd_pins(&pin_mask, &long_mask, hp_trigger, hp_control,
2023
			   hpd_bxt, bxt_port_hotplug_long_detect);
2024
	intel_hpd_irq_handler(dev, pin_mask, long_mask);
2025 2026
}

2027 2028 2029 2030 2031 2032 2033
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2034
	enum pipe pipe;
J
Jesse Barnes 已提交
2035 2036
	u32 aux_mask = GEN8_AUX_CHANNEL_A;

2037 2038 2039
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

J
Jesse Barnes 已提交
2040 2041 2042
	if (IS_GEN9(dev))
		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;
2043

2044
	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2045 2046 2047 2048
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

2049
	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2050

2051 2052
	/* Find, clear, then process each source of interrupt */

C
Chris Wilson 已提交
2053
	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2054 2055 2056 2057 2058 2059

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
2060 2061 2062 2063
			if (tmp & GEN8_DE_MISC_GSE)
				intel_opregion_asle_intr(dev);
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2064
		}
2065 2066
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2067 2068
	}

2069 2070 2071
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp) {
2072 2073
			bool found = false;

2074 2075
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2076

2077
			if (tmp & aux_mask) {
2078
				dp_aux_irq_handler(dev);
2079 2080 2081 2082 2083 2084 2085 2086
				found = true;
			}

			if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
				bxt_hpd_handler(dev, tmp);
				found = true;
			}

S
Shashank Sharma 已提交
2087 2088 2089 2090 2091
			if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
				gmbus_irq_handler(dev);
				found = true;
			}

2092
			if (!found)
2093
				DRM_ERROR("Unexpected DE Port interrupt\n");
2094
		}
2095 2096
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2097 2098
	}

2099
	for_each_pipe(dev_priv, pipe) {
2100
		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2101

2102 2103
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2104

2105 2106 2107 2108
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2109

2110 2111 2112
			if (pipe_iir & GEN8_PIPE_VBLANK &&
			    intel_pipe_handle_vblank(dev, pipe))
				intel_check_page_flip(dev, pipe);
2113

2114 2115 2116 2117 2118 2119
			if (IS_GEN9(dev))
				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
			else
				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;

			if (flip_done) {
2120 2121 2122 2123 2124 2125 2126
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip_plane(dev, pipe);
			}

			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
				hsw_pipe_crc_irq_handler(dev, pipe);

2127 2128 2129
			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
2130

2131 2132 2133 2134 2135 2136 2137

			if (IS_GEN9(dev))
				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
			else
				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

			if (fault_errors)
2138 2139 2140
				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
					  pipe_name(pipe),
					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2141
		} else
2142 2143 2144
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2145 2146
	if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
	    master_ctl & GEN8_DE_PCH_IRQ) {
2147 2148 2149 2150 2151 2152 2153 2154 2155
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);
		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
2156 2157 2158 2159
			cpt_irq_handler(dev, pch_iir);
		} else
			DRM_ERROR("The master control interrupt lied (SDE)!\n");

2160 2161
	}

2162 2163
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2164 2165 2166 2167

	return ret;
}

2168 2169 2170
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2171
	struct intel_engine_cs *ring;
2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2196
/**
2197
 * i915_reset_and_wakeup - do process context error handling work
2198 2199 2200 2201
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2202
static void i915_reset_and_wakeup(struct drm_device *dev)
2203
{
2204 2205
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
2206 2207 2208
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2209
	int ret;
2210

2211
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2212

2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2224
		DRM_DEBUG_DRIVER("resetting chip\n");
2225
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2226
				   reset_event);
2227

2228 2229 2230 2231 2232 2233 2234 2235
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2236 2237 2238

		intel_prepare_reset(dev);

2239 2240 2241 2242 2243 2244
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2245 2246
		ret = i915_reset(dev);

2247
		intel_finish_reset(dev);
2248

2249 2250
		intel_runtime_pm_put(dev_priv);

2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
2262
			smp_mb__before_atomic();
2263 2264
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2265
			kobject_uevent_env(&dev->primary->kdev->kobj,
2266
					   KOBJ_CHANGE, reset_done_event);
2267
		} else {
M
Mika Kuoppala 已提交
2268
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2269
		}
2270

2271 2272 2273 2274 2275
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2276
	}
2277 2278
}

2279
static void i915_report_and_clear_eir(struct drm_device *dev)
2280 2281
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2282
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2283
	u32 eir = I915_READ(EIR);
2284
	int pipe, i;
2285

2286 2287
	if (!eir)
		return;
2288

2289
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2290

2291 2292
	i915_get_extra_instdone(dev, instdone);

2293 2294 2295 2296
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2297 2298
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2299 2300
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2301 2302
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2303
			I915_WRITE(IPEIR_I965, ipeir);
2304
			POSTING_READ(IPEIR_I965);
2305 2306 2307
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2308 2309
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2310
			I915_WRITE(PGTBL_ER, pgtbl_err);
2311
			POSTING_READ(PGTBL_ER);
2312 2313 2314
		}
	}

2315
	if (!IS_GEN2(dev)) {
2316 2317
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2318 2319
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2320
			I915_WRITE(PGTBL_ER, pgtbl_err);
2321
			POSTING_READ(PGTBL_ER);
2322 2323 2324 2325
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2326
		pr_err("memory refresh error:\n");
2327
		for_each_pipe(dev_priv, pipe)
2328
			pr_err("pipe %c stat: 0x%08x\n",
2329
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2330 2331 2332
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2333 2334
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2335 2336
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2337
		if (INTEL_INFO(dev)->gen < 4) {
2338 2339
			u32 ipeir = I915_READ(IPEIR);

2340 2341 2342
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2343
			I915_WRITE(IPEIR, ipeir);
2344
			POSTING_READ(IPEIR);
2345 2346 2347
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2348 2349 2350 2351
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2352
			I915_WRITE(IPEIR_I965, ipeir);
2353
			POSTING_READ(IPEIR_I965);
2354 2355 2356 2357
		}
	}

	I915_WRITE(EIR, eir);
2358
	POSTING_READ(EIR);
2359 2360 2361 2362 2363 2364 2365 2366 2367 2368
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2369 2370 2371
}

/**
2372
 * i915_handle_error - handle a gpu error
2373 2374
 * @dev: drm device
 *
2375
 * Do some basic checking of regsiter state at error time and
2376 2377 2378 2379 2380
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2381 2382
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2383 2384
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2385 2386
	va_list args;
	char error_msg[80];
2387

2388 2389 2390 2391 2392
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2393
	i915_report_and_clear_eir(dev);
2394

2395
	if (wedged) {
2396 2397
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2398

2399
		/*
2400 2401 2402
		 * Wakeup waiting processes so that the reset function
		 * i915_reset_and_wakeup doesn't deadlock trying to grab
		 * various locks. By bumping the reset counter first, the woken
2403 2404 2405 2406 2407 2408 2409 2410
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2411
		 */
2412
		i915_error_wake_up(dev_priv, false);
2413 2414
	}

2415
	i915_reset_and_wakeup(dev);
2416 2417
}

2418 2419 2420
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2421
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2422
{
2423
	struct drm_i915_private *dev_priv = dev->dev_private;
2424
	unsigned long irqflags;
2425

2426
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2427
	if (INTEL_INFO(dev)->gen >= 4)
2428
		i915_enable_pipestat(dev_priv, pipe,
2429
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2430
	else
2431
		i915_enable_pipestat(dev_priv, pipe,
2432
				     PIPE_VBLANK_INTERRUPT_STATUS);
2433
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2434

2435 2436 2437
	return 0;
}

2438
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2439
{
2440
	struct drm_i915_private *dev_priv = dev->dev_private;
2441
	unsigned long irqflags;
2442
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2443
						     DE_PIPE_VBLANK(pipe);
2444 2445

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2446
	ironlake_enable_display_irq(dev_priv, bit);
2447 2448 2449 2450 2451
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2452 2453
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2454
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2455 2456 2457
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2458
	i915_enable_pipestat(dev_priv, pipe,
2459
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2460 2461 2462 2463 2464
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2465 2466 2467 2468 2469 2470
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2471 2472 2473
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2474 2475 2476 2477
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2478 2479 2480
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2481
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2482
{
2483
	struct drm_i915_private *dev_priv = dev->dev_private;
2484
	unsigned long irqflags;
2485

2486
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2487
	i915_disable_pipestat(dev_priv, pipe,
2488 2489
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2490 2491 2492
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2493
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2494
{
2495
	struct drm_i915_private *dev_priv = dev->dev_private;
2496
	unsigned long irqflags;
2497
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2498
						     DE_PIPE_VBLANK(pipe);
2499 2500

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2501
	ironlake_disable_display_irq(dev_priv, bit);
2502 2503 2504
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2505 2506
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
2507
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2508 2509 2510
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2511
	i915_disable_pipestat(dev_priv, pipe,
2512
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2513 2514 2515
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2516 2517 2518 2519 2520 2521
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2522 2523 2524
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2525 2526 2527
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2528
static bool
2529
ring_idle(struct intel_engine_cs *ring, u32 seqno)
2530 2531
{
	return (list_empty(&ring->request_list) ||
2532
		i915_seqno_passed(seqno, ring->last_submitted_seqno));
B
Ben Gamari 已提交
2533 2534
}

2535 2536 2537 2538
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
2539
		return (ipehr >> 23) == 0x1c;
2540 2541 2542 2543 2544 2545 2546
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2547
static struct intel_engine_cs *
2548
semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2549 2550
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2551
	struct intel_engine_cs *signaller;
2552 2553 2554
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2555 2556 2557 2558 2559 2560 2561
		for_each_ring(signaller, dev_priv, i) {
			if (ring == signaller)
				continue;

			if (offset == signaller->semaphore.signal_ggtt[ring->id])
				return signaller;
		}
2562 2563 2564 2565 2566 2567 2568
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

2569
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2570 2571 2572 2573
				return signaller;
		}
	}

2574 2575
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
		  ring->id, ipehr, offset);
2576 2577 2578 2579

	return NULL;
}

2580 2581
static struct intel_engine_cs *
semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2582 2583
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2584
	u32 cmd, ipehr, head;
2585 2586
	u64 offset = 0;
	int i, backwards;
2587 2588

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2589
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2590
		return NULL;
2591

2592 2593 2594
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2595 2596
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2597 2598
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2599
	 */
2600
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2601
	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
2602

2603
	for (i = backwards; i; --i) {
2604 2605 2606 2607 2608
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2609
		head &= ring->buffer->size - 1;
2610 2611

		/* This here seems to blow up */
2612
		cmd = ioread32(ring->buffer->virtual_start + head);
2613 2614 2615
		if (cmd == ipehr)
			break;

2616 2617
		head -= 4;
	}
2618

2619 2620
	if (!i)
		return NULL;
2621

2622
	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2623 2624 2625 2626 2627 2628
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		offset = ioread32(ring->buffer->virtual_start + head + 12);
		offset <<= 32;
		offset = ioread32(ring->buffer->virtual_start + head + 8);
	}
	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2629 2630
}

2631
static int semaphore_passed(struct intel_engine_cs *ring)
2632 2633
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2634
	struct intel_engine_cs *signaller;
2635
	u32 seqno;
2636

2637
	ring->hangcheck.deadlock++;
2638 2639

	signaller = semaphore_waits_for(ring, &seqno);
2640 2641 2642 2643 2644
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
2645 2646
		return -1;

2647 2648 2649
	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
		return 1;

2650 2651 2652
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2653 2654 2655
		return -1;

	return 0;
2656 2657 2658 2659
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2660
	struct intel_engine_cs *ring;
2661 2662 2663
	int i;

	for_each_ring(ring, dev_priv, i)
2664
		ring->hangcheck.deadlock = 0;
2665 2666
}

2667
static enum intel_ring_hangcheck_action
2668
ring_stuck(struct intel_engine_cs *ring, u64 acthd)
2669 2670 2671
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2672 2673
	u32 tmp;

2674 2675 2676 2677 2678 2679 2680 2681
	if (acthd != ring->hangcheck.acthd) {
		if (acthd > ring->hangcheck.max_acthd) {
			ring->hangcheck.max_acthd = acthd;
			return HANGCHECK_ACTIVE;
		}

		return HANGCHECK_ACTIVE_LOOP;
	}
2682

2683
	if (IS_GEN2(dev))
2684
		return HANGCHECK_HUNG;
2685 2686 2687 2688 2689 2690 2691

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2692
	if (tmp & RING_WAIT) {
2693 2694 2695
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2696
		I915_WRITE_CTL(ring, tmp);
2697
		return HANGCHECK_KICK;
2698 2699 2700 2701 2702
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2703
			return HANGCHECK_HUNG;
2704
		case 1:
2705 2706 2707
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2708
			I915_WRITE_CTL(ring, tmp);
2709
			return HANGCHECK_KICK;
2710
		case 0:
2711
			return HANGCHECK_WAIT;
2712
		}
2713
	}
2714

2715
	return HANGCHECK_HUNG;
2716 2717
}

2718
/*
B
Ben Gamari 已提交
2719
 * This is called when the chip hasn't reported back with completed
2720 2721 2722 2723 2724
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
2725
 */
2726
static void i915_hangcheck_elapsed(struct work_struct *work)
B
Ben Gamari 已提交
2727
{
2728 2729 2730 2731
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     gpu_error.hangcheck_work.work);
	struct drm_device *dev = dev_priv->dev;
2732
	struct intel_engine_cs *ring;
2733
	int i;
2734
	int busy_count = 0, rings_hung = 0;
2735 2736 2737 2738
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
2739

2740
	if (!i915.enable_hangcheck)
2741 2742
		return;

2743
	for_each_ring(ring, dev_priv, i) {
2744 2745
		u64 acthd;
		u32 seqno;
2746
		bool busy = true;
2747

2748 2749
		semaphore_clear_deadlocks(dev_priv);

2750 2751
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
2752

2753
		if (ring->hangcheck.seqno == seqno) {
2754
			if (ring_idle(ring, seqno)) {
2755 2756
				ring->hangcheck.action = HANGCHECK_IDLE;

2757 2758
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
2759
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2760 2761 2762 2763 2764 2765
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
2766 2767 2768 2769
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
2770 2771
				} else
					busy = false;
2772
			} else {
2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
2788 2789 2790 2791
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
2792
				case HANGCHECK_IDLE:
2793 2794
				case HANGCHECK_WAIT:
				case HANGCHECK_ACTIVE:
2795 2796
					break;
				case HANGCHECK_ACTIVE_LOOP:
2797
					ring->hangcheck.score += BUSY;
2798
					break;
2799
				case HANGCHECK_KICK:
2800
					ring->hangcheck.score += KICK;
2801
					break;
2802
				case HANGCHECK_HUNG:
2803
					ring->hangcheck.score += HUNG;
2804 2805 2806
					stuck[i] = true;
					break;
				}
2807
			}
2808
		} else {
2809 2810
			ring->hangcheck.action = HANGCHECK_ACTIVE;

2811 2812 2813 2814 2815
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
2816 2817

			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
2818 2819
		}

2820 2821
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
2822
		busy_count += busy;
2823
	}
2824

2825
	for_each_ring(ring, dev_priv, i) {
2826
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2827 2828 2829
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
2830
			rings_hung++;
2831 2832 2833
		}
	}

2834
	if (rings_hung)
2835
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
2836

2837 2838 2839
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
2840 2841 2842 2843 2844
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
2845
	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
2846

2847
	if (!i915.enable_hangcheck)
2848 2849
		return;

2850 2851 2852 2853 2854 2855 2856
	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
2857 2858
}

2859
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
2860 2861 2862 2863 2864 2865
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

2866
	GEN5_IRQ_RESET(SDE);
2867 2868 2869

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
2870
}
2871

P
Paulo Zanoni 已提交
2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
2888 2889 2890 2891
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

2892
static void gen5_gt_irq_reset(struct drm_device *dev)
2893 2894 2895
{
	struct drm_i915_private *dev_priv = dev->dev_private;

2896
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
2897
	if (INTEL_INFO(dev)->gen >= 6)
2898
		GEN5_IRQ_RESET(GEN6_PM);
2899 2900
}

L
Linus Torvalds 已提交
2901 2902
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
2903
static void ironlake_irq_reset(struct drm_device *dev)
2904
{
2905
	struct drm_i915_private *dev_priv = dev->dev_private;
2906

2907
	I915_WRITE(HWSTAM, 0xffffffff);
2908

2909
	GEN5_IRQ_RESET(DE);
2910 2911
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2912

2913
	gen5_gt_irq_reset(dev);
2914

2915
	ibx_irq_reset(dev);
2916
}
2917

2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	GEN5_IRQ_RESET(VLV_);
}

J
Jesse Barnes 已提交
2931 2932
static void valleyview_irq_preinstall(struct drm_device *dev)
{
2933
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2934 2935 2936 2937 2938 2939 2940

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

2941
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
2942

2943
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
J
Jesse Barnes 已提交
2944

2945
	vlv_display_irq_reset(dev_priv);
J
Jesse Barnes 已提交
2946 2947
}

2948 2949 2950 2951 2952 2953 2954 2955
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
2956
static void gen8_irq_reset(struct drm_device *dev)
2957 2958 2959 2960 2961 2962 2963
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2964
	gen8_gt_irq_reset(dev_priv);
2965

2966
	for_each_pipe(dev_priv, pipe)
2967 2968
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
2969
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
2970

2971 2972 2973
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
2974

2975 2976
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_reset(dev);
2977
}
2978

2979 2980
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
2981
{
2982
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
2983

2984
	spin_lock_irq(&dev_priv->irq_lock);
2985 2986 2987 2988
	if (pipe_mask & 1 << PIPE_A)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
				  dev_priv->de_irq_mask[PIPE_A],
				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
2989 2990 2991 2992 2993 2994 2995 2996
	if (pipe_mask & 1 << PIPE_B)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
				  dev_priv->de_irq_mask[PIPE_B],
				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
	if (pipe_mask & 1 << PIPE_C)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
				  dev_priv->de_irq_mask[PIPE_C],
				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
2997
	spin_unlock_irq(&dev_priv->irq_lock);
2998 2999
}

3000 3001 3002 3003 3004 3005 3006
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3007
	gen8_gt_irq_reset(dev_priv);
3008 3009 3010 3011 3012

	GEN5_IRQ_RESET(GEN8_PCU_);

	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);

3013
	vlv_display_irq_reset(dev_priv);
3014 3015
}

3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029
static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
				  const u32 hpd[HPD_NUM_PINS])
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

	for_each_intel_encoder(dev, encoder)
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

3030
static void ibx_hpd_irq_setup(struct drm_device *dev)
3031
{
3032
	struct drm_i915_private *dev_priv = dev->dev_private;
3033
	u32 hotplug_irqs, hotplug, enabled_irqs;
3034 3035

	if (HAS_PCH_IBX(dev)) {
3036
		hotplug_irqs = SDE_HOTPLUG_MASK;
3037
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
X
Xiong Zhang 已提交
3038 3039
	} else if (HAS_PCH_SPT(dev)) {
		hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3040
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
3041
	} else {
3042
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3043
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
3044
	}
3045

3046
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3047 3048 3049 3050 3051 3052 3053

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
3054 3055 3056 3057 3058 3059
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
X
Xiong Zhang 已提交
3060 3061 3062 3063 3064 3065 3066

	/* enable SPT PORTE hot plug */
	if (HAS_PCH_SPT(dev)) {
		hotplug = I915_READ(PCH_PORT_HOTPLUG2);
		hotplug |= PORTE_HOTPLUG_ENABLE;
		I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
	}
3067 3068
}

3069 3070 3071
static void bxt_hpd_irq_setup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3072
	u32 hotplug_port;
3073 3074
	u32 hotplug_ctrl;

3075
	hotplug_port = intel_hpd_enabled_irqs(dev, hpd_bxt);
3076 3077 3078

	hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;

3079 3080
	if (hotplug_port & BXT_DE_PORT_HP_DDIA)
		hotplug_ctrl |= BXT_DDIA_HPD_ENABLE;
3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094
	if (hotplug_port & BXT_DE_PORT_HP_DDIB)
		hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
	if (hotplug_port & BXT_DE_PORT_HP_DDIC)
		hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
	I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);

	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
	I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);

	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
	I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
	POSTING_READ(GEN8_DE_PORT_IER);
}

P
Paulo Zanoni 已提交
3095 3096
static void ibx_irq_postinstall(struct drm_device *dev)
{
3097
	struct drm_i915_private *dev_priv = dev->dev_private;
3098
	u32 mask;
3099

D
Daniel Vetter 已提交
3100 3101 3102
	if (HAS_PCH_NOP(dev))
		return;

3103
	if (HAS_PCH_IBX(dev))
3104
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3105
	else
3106
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3107

3108
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3109 3110 3111
	I915_WRITE(SDEIMR, ~mask);
}

3112 3113 3114 3115 3116 3117 3118 3119
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3120
	if (HAS_L3_DPF(dev)) {
3121
		/* L3 parity interrupt is always unmasked. */
3122 3123
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3124 3125 3126 3127 3128 3129 3130 3131 3132 3133
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3134
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3135 3136

	if (INTEL_INFO(dev)->gen >= 6) {
3137 3138 3139 3140
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3141 3142 3143
		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3144
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3145
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3146 3147 3148
	}
}

3149
static int ironlake_irq_postinstall(struct drm_device *dev)
3150
{
3151
	struct drm_i915_private *dev_priv = dev->dev_private;
3152 3153 3154 3155 3156 3157
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3158
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3159
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3160
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
3161 3162 3163
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3164 3165 3166
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3167 3168
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3169
	}
3170

3171
	dev_priv->irq_mask = ~display_mask;
3172

3173 3174
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3175 3176
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3177
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3178

3179
	gen5_gt_irq_postinstall(dev);
3180

P
Paulo Zanoni 已提交
3181
	ibx_irq_postinstall(dev);
3182

3183
	if (IS_IRONLAKE_M(dev)) {
3184 3185 3186
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3187 3188
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3189
		spin_lock_irq(&dev_priv->irq_lock);
3190
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3191
		spin_unlock_irq(&dev_priv->irq_lock);
3192 3193
	}

3194 3195 3196
	return 0;
}

3197 3198 3199 3200
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3201
	enum pipe pipe;
3202 3203 3204 3205

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

3206 3207
	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3208 3209 3210 3211 3212
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3213 3214 3215
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3216 3217 3218 3219

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3220 3221
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3222 3223 3224 3225 3226
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3227 3228
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
3229 3230 3231 3232 3233 3234
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3235
	enum pipe pipe;
3236 3237 3238

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3239
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3240 3241
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3242 3243 3244

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3245
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3246 3247 3248 3249 3250 3251 3252
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3253 3254 3255
	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3256 3257 3258

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
3259 3260 3261

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3274
	if (intel_irqs_enabled(dev_priv))
3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3287
	if (intel_irqs_enabled(dev_priv))
3288 3289 3290
		valleyview_display_irqs_uninstall(dev_priv);
}

3291
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
3292
{
3293
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3294

3295 3296 3297
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3298
	I915_WRITE(VLV_IIR, 0xffffffff);
3299 3300 3301 3302
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
J
Jesse Barnes 已提交
3303

3304 3305
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3306
	spin_lock_irq(&dev_priv->irq_lock);
3307 3308
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3309
	spin_unlock_irq(&dev_priv->irq_lock);
3310 3311 3312 3313 3314 3315 3316
}

static int valleyview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	vlv_display_irq_postinstall(dev_priv);
J
Jesse Barnes 已提交
3317

3318
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3319 3320 3321 3322 3323 3324 3325 3326

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3327 3328 3329 3330

	return 0;
}

3331 3332 3333 3334 3335
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3336
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3337
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3338 3339
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3340
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3341 3342 3343
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3344
		0,
3345 3346
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3347 3348
		};

3349
	dev_priv->pm_irq_mask = 0xffffffff;
3350 3351
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3352 3353 3354 3355 3356
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
	 * is enabled/disabled.
	 */
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
3357
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3358 3359 3360 3361
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3362 3363
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3364
	int pipe;
S
Shashank Sharma 已提交
3365
	u32 de_port_en = GEN8_AUX_CHANNEL_A;
3366

J
Jesse Barnes 已提交
3367
	if (IS_GEN9(dev_priv)) {
3368 3369
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
S
Shashank Sharma 已提交
3370
		de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
J
Jesse Barnes 已提交
3371
			GEN9_AUX_CHANNEL_D;
S
Shashank Sharma 已提交
3372 3373 3374

		if (IS_BROXTON(dev_priv))
			de_port_en |= BXT_DE_PORT_GMBUS;
J
Jesse Barnes 已提交
3375
	} else
3376 3377 3378 3379 3380 3381
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3382 3383 3384
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3385

3386
	for_each_pipe(dev_priv, pipe)
3387
		if (intel_display_power_is_enabled(dev_priv,
3388 3389 3390 3391
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3392

S
Shashank Sharma 已提交
3393
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en);
3394 3395 3396 3397 3398 3399
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3400 3401
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
3402

3403 3404 3405
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

3406 3407
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_postinstall(dev);
3408 3409 3410 3411 3412 3413 3414

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3415 3416 3417 3418
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3419
	vlv_display_irq_postinstall(dev_priv);
3420 3421 3422 3423 3424 3425 3426 3427 3428

	gen8_gt_irq_postinstall(dev_priv);

	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3429 3430 3431 3432 3433 3434 3435
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3436
	gen8_irq_reset(dev);
3437 3438
}

3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449
static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
{
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
	spin_unlock_irq(&dev_priv->irq_lock);

	vlv_display_irq_reset(dev_priv);

3450
	dev_priv->irq_mask = ~0;
3451 3452
}

J
Jesse Barnes 已提交
3453 3454
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3455
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3456 3457 3458 3459

	if (!dev_priv)
		return;

3460 3461
	I915_WRITE(VLV_MASTER_IER, 0);

3462 3463
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3464
	I915_WRITE(HWSTAM, 0xffffffff);
3465

3466
	vlv_display_irq_uninstall(dev_priv);
J
Jesse Barnes 已提交
3467 3468
}

3469 3470 3471 3472 3473 3474 3475 3476 3477 3478
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3479
	gen8_gt_irq_reset(dev_priv);
3480

3481
	GEN5_IRQ_RESET(GEN8_PCU_);
3482

3483
	vlv_display_irq_uninstall(dev_priv);
3484 3485
}

3486
static void ironlake_irq_uninstall(struct drm_device *dev)
3487
{
3488
	struct drm_i915_private *dev_priv = dev->dev_private;
3489 3490 3491 3492

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3493
	ironlake_irq_reset(dev);
3494 3495
}

3496
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3497
{
3498
	struct drm_i915_private *dev_priv = dev->dev_private;
3499
	int pipe;
3500

3501
	for_each_pipe(dev_priv, pipe)
3502
		I915_WRITE(PIPESTAT(pipe), 0);
3503 3504 3505
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3506 3507 3508 3509
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3510
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3511 3512 3513 3514 3515 3516 3517 3518 3519

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3520
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
C
Chris Wilson 已提交
3521 3522 3523 3524 3525 3526 3527 3528
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3529 3530
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3531
	spin_lock_irq(&dev_priv->irq_lock);
3532 3533
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3534
	spin_unlock_irq(&dev_priv->irq_lock);
3535

C
Chris Wilson 已提交
3536 3537 3538
	return 0;
}

3539 3540 3541 3542
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3543
			       int plane, int pipe, u32 iir)
3544
{
3545
	struct drm_i915_private *dev_priv = dev->dev_private;
3546
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3547

3548
	if (!intel_pipe_handle_vblank(dev, pipe))
3549 3550 3551
		return false;

	if ((iir & flip_pending) == 0)
3552
		goto check_page_flip;
3553 3554 3555 3556 3557 3558 3559 3560

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
3561
		goto check_page_flip;
3562

3563
	intel_prepare_page_flip(dev, plane);
3564 3565
	intel_finish_page_flip(dev, pipe);
	return true;
3566 3567 3568 3569

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3570 3571
}

3572
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3573
{
3574
	struct drm_device *dev = arg;
3575
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3576 3577 3578 3579 3580 3581 3582
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

3583 3584 3585
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

C
Chris Wilson 已提交
3586 3587 3588 3589 3590 3591 3592 3593 3594 3595
	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3596
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3597
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3598
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
3599

3600
		for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3601 3602 3603 3604 3605 3606
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3607
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3608 3609
				I915_WRITE(reg, pipe_stats[pipe]);
		}
3610
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3611 3612 3613 3614 3615

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
3616
			notify_ring(&dev_priv->ring[RCS]);
C
Chris Wilson 已提交
3617

3618
		for_each_pipe(dev_priv, pipe) {
3619
			int plane = pipe;
3620
			if (HAS_FBC(dev))
3621 3622
				plane = !plane;

3623
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3624 3625
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3626

3627
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3628
				i9xx_pipe_crc_irq_handler(dev, pipe);
3629

3630 3631 3632
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3633
		}
C
Chris Wilson 已提交
3634 3635 3636 3637 3638 3639 3640 3641 3642

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3643
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3644 3645
	int pipe;

3646
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3647 3648 3649 3650 3651 3652 3653 3654 3655
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3656 3657
static void i915_irq_preinstall(struct drm_device * dev)
{
3658
	struct drm_i915_private *dev_priv = dev->dev_private;
3659 3660 3661 3662 3663 3664 3665
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3666
	I915_WRITE16(HWSTAM, 0xeffe);
3667
	for_each_pipe(dev_priv, pipe)
3668 3669 3670 3671 3672 3673 3674 3675
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3676
	struct drm_i915_private *dev_priv = dev->dev_private;
3677
	u32 enable_mask;
3678

3679 3680 3681 3682 3683 3684 3685 3686
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3687
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3688 3689 3690 3691 3692 3693 3694

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

3695
	if (I915_HAS_HOTPLUG(dev)) {
3696 3697 3698
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

3699 3700 3701 3702 3703 3704 3705 3706 3707 3708
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3709
	i915_enable_asle_pipestat(dev);
3710

3711 3712
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3713
	spin_lock_irq(&dev_priv->irq_lock);
3714 3715
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3716
	spin_unlock_irq(&dev_priv->irq_lock);
3717

3718 3719 3720
	return 0;
}

3721 3722 3723 3724 3725 3726
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
3727
	struct drm_i915_private *dev_priv = dev->dev_private;
3728 3729
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

3730
	if (!intel_pipe_handle_vblank(dev, pipe))
3731 3732 3733
		return false;

	if ((iir & flip_pending) == 0)
3734
		goto check_page_flip;
3735 3736 3737 3738 3739 3740 3741 3742

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
3743
		goto check_page_flip;
3744

3745
	intel_prepare_page_flip(dev, plane);
3746 3747
	intel_finish_page_flip(dev, pipe);
	return true;
3748 3749 3750 3751

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3752 3753
}

3754
static irqreturn_t i915_irq_handler(int irq, void *arg)
3755
{
3756
	struct drm_device *dev = arg;
3757
	struct drm_i915_private *dev_priv = dev->dev_private;
3758
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3759 3760 3761 3762
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
3763

3764 3765 3766
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3767
	iir = I915_READ(IIR);
3768 3769
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
3770
		bool blc_event = false;
3771 3772 3773 3774 3775 3776

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3777
		spin_lock(&dev_priv->irq_lock);
3778
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3779
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3780

3781
		for_each_pipe(dev_priv, pipe) {
3782 3783 3784
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

3785
			/* Clear the PIPE*STAT regs before the IIR */
3786 3787
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3788
				irq_received = true;
3789 3790
			}
		}
3791
		spin_unlock(&dev_priv->irq_lock);
3792 3793 3794 3795 3796

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
3797 3798 3799
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3800

3801
		I915_WRITE(IIR, iir & ~flip_mask);
3802 3803 3804
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
3805
			notify_ring(&dev_priv->ring[RCS]);
3806

3807
		for_each_pipe(dev_priv, pipe) {
3808
			int plane = pipe;
3809
			if (HAS_FBC(dev))
3810
				plane = !plane;
3811

3812
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3813 3814
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3815 3816 3817

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3818 3819

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3820
				i9xx_pipe_crc_irq_handler(dev, pipe);
3821

3822 3823 3824
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
3845
		ret = IRQ_HANDLED;
3846
		iir = new_iir;
3847
	} while (iir & ~flip_mask);
3848 3849 3850 3851 3852 3853

	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
3854
	struct drm_i915_private *dev_priv = dev->dev_private;
3855 3856 3857 3858 3859 3860 3861
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3862
	I915_WRITE16(HWSTAM, 0xffff);
3863
	for_each_pipe(dev_priv, pipe) {
3864
		/* Clear enable bits; then clear status bits */
3865
		I915_WRITE(PIPESTAT(pipe), 0);
3866 3867
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
3868 3869 3870 3871 3872 3873 3874 3875
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
3876
	struct drm_i915_private *dev_priv = dev->dev_private;
3877 3878
	int pipe;

3879 3880
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3881 3882

	I915_WRITE(HWSTAM, 0xeffe);
3883
	for_each_pipe(dev_priv, pipe)
3884 3885 3886 3887 3888 3889 3890 3891
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
3892
	struct drm_i915_private *dev_priv = dev->dev_private;
3893
	u32 enable_mask;
3894 3895 3896
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
3897
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3898
			       I915_DISPLAY_PORT_INTERRUPT |
3899 3900 3901 3902 3903 3904 3905
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
3906 3907
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3908 3909 3910 3911
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
3912

3913 3914
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3915
	spin_lock_irq(&dev_priv->irq_lock);
3916 3917 3918
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3919
	spin_unlock_irq(&dev_priv->irq_lock);
3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3940 3941 3942
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

3943
	i915_enable_asle_pipestat(dev);
3944 3945 3946 3947

	return 0;
}

3948
static void i915_hpd_irq_setup(struct drm_device *dev)
3949
{
3950
	struct drm_i915_private *dev_priv = dev->dev_private;
3951 3952
	u32 hotplug_en;

3953 3954
	assert_spin_locked(&dev_priv->irq_lock);

3955 3956 3957 3958
	hotplug_en = I915_READ(PORT_HOTPLUG_EN);
	hotplug_en &= ~HOTPLUG_INT_EN_MASK;
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
3959
	hotplug_en |= intel_hpd_enabled_irqs(dev, hpd_mask_i915);
3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
	if (IS_G4X(dev))
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3971 3972
}

3973
static irqreturn_t i965_irq_handler(int irq, void *arg)
3974
{
3975
	struct drm_device *dev = arg;
3976
	struct drm_i915_private *dev_priv = dev->dev_private;
3977 3978 3979
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
3980 3981 3982
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3983

3984 3985 3986
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3987 3988 3989
	iir = I915_READ(IIR);

	for (;;) {
3990
		bool irq_received = (iir & ~flip_mask) != 0;
3991 3992
		bool blc_event = false;

3993 3994 3995 3996 3997
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3998
		spin_lock(&dev_priv->irq_lock);
3999
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4000
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4001

4002
		for_each_pipe(dev_priv, pipe) {
4003 4004 4005 4006 4007 4008 4009 4010
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4011
				irq_received = true;
4012 4013
			}
		}
4014
		spin_unlock(&dev_priv->irq_lock);
4015 4016 4017 4018 4019 4020 4021

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4022 4023
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4024

4025
		I915_WRITE(IIR, iir & ~flip_mask);
4026 4027 4028
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
4029
			notify_ring(&dev_priv->ring[RCS]);
4030
		if (iir & I915_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
4031
			notify_ring(&dev_priv->ring[VCS]);
4032

4033
		for_each_pipe(dev_priv, pipe) {
4034
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4035 4036
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4037 4038 4039

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4040 4041

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4042
				i9xx_pipe_crc_irq_handler(dev, pipe);
4043

4044 4045
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4046
		}
4047 4048 4049 4050

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

4051 4052 4053
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4077
	struct drm_i915_private *dev_priv = dev->dev_private;
4078 4079 4080 4081 4082
	int pipe;

	if (!dev_priv)
		return;

4083 4084
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4085 4086

	I915_WRITE(HWSTAM, 0xffffffff);
4087
	for_each_pipe(dev_priv, pipe)
4088 4089 4090 4091
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4092
	for_each_pipe(dev_priv, pipe)
4093 4094 4095 4096 4097
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4098 4099 4100 4101 4102 4103 4104
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4105
void intel_irq_init(struct drm_i915_private *dev_priv)
4106
{
4107
	struct drm_device *dev = dev_priv->dev;
4108

4109 4110
	intel_hpd_init_work(dev_priv);

4111
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4112
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4113

4114
	/* Let's track the enabled rps events */
4115
	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
4116
		/* WaGsvRC0ResidencyMethod:vlv */
4117
		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
4118 4119
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4120

4121 4122
	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
			  i915_hangcheck_elapsed);
4123

4124
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4125

4126
	if (IS_GEN2(dev_priv)) {
4127 4128
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4129
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4130 4131
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4132 4133 4134
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4135 4136
	}

4137 4138 4139 4140 4141
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4142
	if (!IS_GEN2(dev_priv))
4143 4144
		dev->vblank_disable_immediate = true;

4145 4146
	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4147

4148
	if (IS_CHERRYVIEW(dev_priv)) {
4149 4150 4151 4152 4153 4154 4155
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4156
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4157 4158 4159 4160 4161 4162
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4163
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4164
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4165
		dev->driver->irq_handler = gen8_irq_handler;
4166
		dev->driver->irq_preinstall = gen8_irq_reset;
4167 4168 4169 4170
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4171 4172 4173 4174
		if (HAS_PCH_SPLIT(dev))
			dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
		else
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4175 4176
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4177
		dev->driver->irq_preinstall = ironlake_irq_reset;
4178 4179 4180 4181
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4182
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4183
	} else {
4184
		if (INTEL_INFO(dev_priv)->gen == 2) {
C
Chris Wilson 已提交
4185 4186 4187 4188
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4189
		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4190 4191 4192 4193
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
C
Chris Wilson 已提交
4194
		} else {
4195 4196 4197 4198
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
C
Chris Wilson 已提交
4199
		}
4200 4201
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4202 4203 4204 4205
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4206

4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
}

4230 4231 4232 4233 4234 4235 4236
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4237 4238 4239 4240 4241 4242 4243
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
	drm_irq_uninstall(dev_priv->dev);
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4244 4245 4246 4247 4248 4249 4250
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4251
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4252
{
4253
	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
4254
	dev_priv->pm.irqs_enabled = false;
4255
	synchronize_irq(dev_priv->dev->irq);
4256 4257
}

4258 4259 4260 4261 4262 4263 4264
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4265
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4266
{
4267
	dev_priv->pm.irqs_enabled = true;
4268 4269
	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4270
}