i915_irq.c 116.0 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47 48 49
static const u32 hpd_ibx[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

static const u32 hpd_cpt[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
50
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51 52 53 54 55 56 57 58 59 60 61 62 63 64
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

static const u32 hpd_mask_i915[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

65
static const u32 hpd_status_g4x[] = {
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

83
/* IIR can theoretically queue up two events. Be paranoid. */
84
#define GEN8_IRQ_RESET_NDX(type, which) do { \
85 86 87 88 89 90 91 92 93
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

94
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
95
	I915_WRITE(type##IMR, 0xffffffff); \
96
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
97
	I915_WRITE(type##IER, 0); \
98 99 100 101
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
102 103
} while (0)

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
119
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
120
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
121 122 123 124 125 126
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
	POSTING_READ(GEN8_##type##_IER(which)); \
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
127
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
128 129 130 131 132
	I915_WRITE(type##IMR, (imr_val)); \
	I915_WRITE(type##IER, (ier_val)); \
	POSTING_READ(type##IER); \
} while (0)

133
/* For display hotplug interrupt */
134
static void
135
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
136
{
137 138
	assert_spin_locked(&dev_priv->irq_lock);

139
	if (WARN_ON(dev_priv->pm.irqs_disabled))
140 141
		return;

142 143 144
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
145
		POSTING_READ(DEIMR);
146 147 148
	}
}

149
static void
150
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
151
{
152 153
	assert_spin_locked(&dev_priv->irq_lock);

154
	if (WARN_ON(dev_priv->pm.irqs_disabled))
155 156
		return;

157 158 159
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
160
		POSTING_READ(DEIMR);
161 162 163
	}
}

P
Paulo Zanoni 已提交
164 165 166 167 168 169 170 171 172 173 174 175
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

176
	if (WARN_ON(dev_priv->pm.irqs_disabled))
177 178
		return;

P
Paulo Zanoni 已提交
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

P
Paulo Zanoni 已提交
195 196 197 198 199 200 201 202 203 204
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
205
	uint32_t new_val;
P
Paulo Zanoni 已提交
206 207 208

	assert_spin_locked(&dev_priv->irq_lock);

209
	if (WARN_ON(dev_priv->pm.irqs_disabled))
210 211
		return;

212
	new_val = dev_priv->pm_irq_mask;
213 214 215
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

216 217 218
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
219 220
		POSTING_READ(GEN6_PMIMR);
	}
P
Paulo Zanoni 已提交
221 222 223 224 225 226 227 228 229 230 231 232
}

void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	snb_update_pm_irq(dev_priv, mask, mask);
}

void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

233 234 235 236 237 238
static bool ivb_can_enable_err_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	enum pipe pipe;

239 240
	assert_spin_locked(&dev_priv->irq_lock);

241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256
	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->cpu_fifo_underrun_disabled)
			return false;
	}

	return true;
}

static bool cpt_can_enable_serr_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;

257 258
	assert_spin_locked(&dev_priv->irq_lock);

259 260 261 262 263 264 265 266 267 268
	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->pch_fifo_underrun_disabled)
			return false;
	}

	return true;
}

269 270 271 272 273 274 275 276 277 278 279 280
static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg = PIPESTAT(pipe);
	u32 pipestat = I915_READ(reg) & 0x7fff0000;

	assert_spin_locked(&dev_priv->irq_lock);

	I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
	POSTING_READ(reg);
}

281 282 283 284 285 286 287 288 289 290 291 292 293 294
static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
						 enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
					  DE_PIPEB_FIFO_UNDERRUN;

	if (enable)
		ironlake_enable_display_irq(dev_priv, bit);
	else
		ironlake_disable_display_irq(dev_priv, bit);
}

static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
295
						  enum pipe pipe, bool enable)
296 297 298
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	if (enable) {
299 300
		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));

301 302 303 304 305
		if (!ivb_can_enable_err_int(dev))
			return;

		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
	} else {
306 307 308
		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);

		/* Change the state _after_ we've read out the current one. */
309
		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
310 311 312 313 314 315

		if (!was_enabled &&
		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
			DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
				      pipe_name(pipe));
		}
316 317 318
	}
}

319 320 321 322 323 324 325 326 327 328 329 330 331 332 333
static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
						  enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	assert_spin_locked(&dev_priv->irq_lock);

	if (enable)
		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
	else
		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
}

334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
					 uint32_t interrupt_mask,
					 uint32_t enabled_irq_mask)
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

	assert_spin_locked(&dev_priv->irq_lock);

350
	if (WARN_ON(dev_priv->pm.irqs_disabled))
351 352
		return;

353 354 355 356 357 358 359 360
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
#define ibx_enable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), (bits))
#define ibx_disable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), 0)

361 362
static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
363 364 365
					    bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
366 367
	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
368 369

	if (enable)
370
		ibx_enable_display_interrupt(dev_priv, bit);
371
	else
372
		ibx_disable_display_interrupt(dev_priv, bit);
373 374 375 376 377 378 379 380 381
}

static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
					    bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (enable) {
382 383 384
		I915_WRITE(SERR_INT,
			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));

385 386 387
		if (!cpt_can_enable_serr_int(dev))
			return;

388
		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
389
	} else {
390 391 392 393
		uint32_t tmp = I915_READ(SERR_INT);
		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);

		/* Change the state _after_ we've read out the current one. */
394
		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
395 396 397 398 399 400

		if (!was_enabled &&
		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
			DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
				      transcoder_name(pch_transcoder));
		}
401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417
	}
}

/**
 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pipe: pipe
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable CPU fifo underruns for a specific
 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
 * reporting for one pipe may also disable all the other CPU error interruts for
 * the other pipes, due to the fact that there's just one interrupt mask/enable
 * bit for all the pipes.
 *
 * Returns the previous state of underrun reporting.
 */
418 419
bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
					     enum pipe pipe, bool enable)
420 421 422 423 424 425
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool ret;

426 427
	assert_spin_locked(&dev_priv->irq_lock);

428 429 430 431 432 433 434
	ret = !intel_crtc->cpu_fifo_underrun_disabled;

	if (enable == ret)
		goto done;

	intel_crtc->cpu_fifo_underrun_disabled = !enable;

435 436 437
	if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
		i9xx_clear_fifo_underrun(dev, pipe);
	else if (IS_GEN5(dev) || IS_GEN6(dev))
438 439
		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
	else if (IS_GEN7(dev))
440
		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
441 442
	else if (IS_GEN8(dev))
		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
443 444

done:
445 446 447 448 449 450 451 452 453 454 455 456
	return ret;
}

bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
					   enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;
	bool ret;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
457
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
458

459 460 461
	return ret;
}

462 463 464 465 466 467 468 469 470 471
static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
						  enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	return !intel_crtc->cpu_fifo_underrun_disabled;
}

472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
/**
 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable PCH fifo underruns for a specific
 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
 * underrun reporting for one transcoder may also disable all the other PCH
 * error interruts for the other transcoders, due to the fact that there's just
 * one interrupt mask/enable bit for all the transcoders.
 *
 * Returns the previous state of underrun reporting.
 */
bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
					   enum transcoder pch_transcoder,
					   bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
491 492
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
493 494 495
	unsigned long flags;
	bool ret;

496 497 498 499 500 501 502 503
	/*
	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
	 * has only one pch transcoder A that all pipes can use. To avoid racy
	 * pch transcoder -> pipe lookups from interrupt code simply store the
	 * underrun statistics in crtc A. Since we never expose this anywhere
	 * nor use it outside of the fifo underrun code here using the "wrong"
	 * crtc on LPT won't cause issues.
	 */
504 505 506 507 508 509 510 511 512 513 514

	spin_lock_irqsave(&dev_priv->irq_lock, flags);

	ret = !intel_crtc->pch_fifo_underrun_disabled;

	if (enable == ret)
		goto done;

	intel_crtc->pch_fifo_underrun_disabled = !enable;

	if (HAS_PCH_IBX(dev))
515
		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
516 517 518 519 520 521 522 523 524
	else
		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);

done:
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
	return ret;
}


D
Daniel Vetter 已提交
525
static void
526 527
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
528
{
529
	u32 reg = PIPESTAT(pipe);
530
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
531

532 533
	assert_spin_locked(&dev_priv->irq_lock);

534 535 536 537 538
	if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
	                 status_mask & ~PIPESTAT_INT_STATUS_MASK))
		return;

	if ((pipestat & enable_mask) == enable_mask)
539 540
		return;

541 542
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

543
	/* Enable the interrupt, clear any pending status */
544
	pipestat |= enable_mask | status_mask;
545 546
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
547 548
}

D
Daniel Vetter 已提交
549
static void
550 551
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
552
{
553
	u32 reg = PIPESTAT(pipe);
554
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
555

556 557
	assert_spin_locked(&dev_priv->irq_lock);

558 559
	if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
	                 status_mask & ~PIPESTAT_INT_STATUS_MASK))
560 561
		return;

562 563 564
	if ((pipestat & enable_mask) == 0)
		return;

565 566
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

567
	pipestat &= ~enable_mask;
568 569
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
570 571
}

572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
	 * On pipe A we don't support the PSR interrupt yet, on pipe B the
	 * same bit MBZ.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

594 595 596 597 598 599
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

600 601 602 603 604
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
605 606 607 608 609 610 611 612 613
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

614 615 616 617 618
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
619 620 621
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

622
/**
623
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
624
 */
625
static void i915_enable_asle_pipestat(struct drm_device *dev)
626
{
627
	struct drm_i915_private *dev_priv = dev->dev_private;
628 629
	unsigned long irqflags;

630 631 632
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

633
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
634

635
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
636
	if (INTEL_INFO(dev)->gen >= 4)
637
		i915_enable_pipestat(dev_priv, PIPE_A,
638
				     PIPE_LEGACY_BLC_EVENT_STATUS);
639 640

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
641 642
}

643 644 645 646 647 648 649 650 651 652 653 654
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
655
	struct drm_i915_private *dev_priv = dev->dev_private;
656

657 658 659 660
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		/* Locking is horribly broken here, but whatever. */
		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
661

662 663 664 665
		return intel_crtc->active;
	} else {
		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
	}
666 667
}

668 669 670 671 672 673
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

674 675 676
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
677
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
678
{
679
	struct drm_i915_private *dev_priv = dev->dev_private;
680 681
	unsigned long high_frame;
	unsigned long low_frame;
682
	u32 high1, high2, low, pixel, vbl_start;
683 684

	if (!i915_pipe_enabled(dev, pipe)) {
685
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
686
				"pipe %c\n", pipe_name(pipe));
687 688 689
		return 0;
	}

690 691 692 693 694 695 696 697
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		struct intel_crtc *intel_crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		const struct drm_display_mode *mode =
			&intel_crtc->config.adjusted_mode;

		vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
	} else {
698
		enum transcoder cpu_transcoder = (enum transcoder) pipe;
699 700 701 702 703 704 705 706
		u32 htotal;

		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;

		vbl_start *= htotal;
	}

707 708
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
709

710 711 712 713 714 715
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
716
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
717
		low   = I915_READ(low_frame);
718
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
719 720
	} while (high1 != high2);

721
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
722
	pixel = low & PIPE_PIXEL_MASK;
723
	low >>= PIPE_FRAME_LOW_SHIFT;
724 725 726 727 728 729

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
730
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
731 732
}

733
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
734
{
735
	struct drm_i915_private *dev_priv = dev->dev_private;
736
	int reg = PIPE_FRMCOUNT_GM45(pipe);
737 738

	if (!i915_pipe_enabled(dev, pipe)) {
739
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
740
				 "pipe %c\n", pipe_name(pipe));
741 742 743 744 745 746
		return 0;
	}

	return I915_READ(reg);
}

747 748 749
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

750
static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
751 752 753
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t status;
754 755 756 757 758 759 760 761
	int reg;

	if (INTEL_INFO(dev)->gen >= 8) {
		status = GEN8_PIPE_VBLANK;
		reg = GEN8_DE_PIPE_ISR(pipe);
	} else if (INTEL_INFO(dev)->gen >= 7) {
		status = DE_PIPE_VBLANK_IVB(pipe);
		reg = DEISR;
762
	} else {
763 764
		status = DE_PIPE_VBLANK(pipe);
		reg = DEISR;
765
	}
766

767
	return __raw_i915_read32(dev_priv, reg) & status;
768 769
}

770
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
771 772
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
773
{
774 775 776 777
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
778
	int position;
779 780 781
	int vbl_start, vbl_end, htotal, vtotal;
	bool in_vbl = true;
	int ret = 0;
782
	unsigned long irqflags;
783

784
	if (!intel_crtc->active) {
785
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
786
				 "pipe %c\n", pipe_name(pipe));
787 788 789
		return 0;
	}

790 791 792 793
	htotal = mode->crtc_htotal;
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
794

795 796 797 798 799 800
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

801 802
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

803 804 805 806 807 808 809 810 811 812 813 814 815
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

816
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
817 818 819
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
820
		if (IS_GEN2(dev))
821
			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
822
		else
823
			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
824

825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846
		if (HAS_DDI(dev)) {
			/*
			 * On HSW HDMI outputs there seems to be a 2 line
			 * difference, whereas eDP has the normal 1 line
			 * difference that earlier platforms have. External
			 * DP is unknown. For now just check for the 2 line
			 * difference case on all output types on HSW+.
			 *
			 * This might misinterpret the scanline counter being
			 * one line too far along on eDP, but that's less
			 * dangerous than the alternative since that would lead
			 * the vblank timestamp code astray when it sees a
			 * scanline count before vblank_start during a vblank
			 * interrupt.
			 */
			in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
			if ((in_vbl && (position == vbl_start - 2 ||
					position == vbl_start - 1)) ||
			    (!in_vbl && (position == vbl_end - 2 ||
					 position == vbl_end - 1)))
				position = (position + 2) % vtotal;
		} else if (HAS_PCH_SPLIT(dev)) {
847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
			/*
			 * The scanline counter increments at the leading edge
			 * of hsync, ie. it completely misses the active portion
			 * of the line. Fix up the counter at both edges of vblank
			 * to get a more accurate picture whether we're in vblank
			 * or not.
			 */
			in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
			if ((in_vbl && position == vbl_start - 1) ||
			    (!in_vbl && position == vbl_end - 1))
				position = (position + 1) % vtotal;
		} else {
			/*
			 * ISR vblank status bits don't work the way we'd want
			 * them to work on non-PCH platforms (for
			 * ilk_pipe_in_vblank_locked()), and there doesn't
			 * appear any other way to determine if we're currently
			 * in vblank.
			 *
			 * Instead let's assume that we're already in vblank if
			 * we got called from the vblank interrupt and the
			 * scanline counter value indicates that we're on the
			 * line just prior to vblank start. This should result
			 * in the correct answer, unless the vblank interrupt
			 * delivery really got delayed for almost exactly one
			 * full frame/field.
			 */
			if (flags & DRM_CALLED_FROM_VBLIRQ &&
			    position == vbl_start - 1) {
				position = (position + 1) % vtotal;

				/* Signal this correction as "applied". */
				ret |= 0x8;
			}
		}
882 883 884 885 886
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
887
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
888

889 890 891 892
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
893 894
	}

895 896 897 898 899 900 901 902
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

903 904 905 906 907 908 909 910 911 912 913 914
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
915

916
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
917 918 919 920 921 922
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
923 924 925 926 927 928 929 930

	/* In vblank? */
	if (in_vbl)
		ret |= DRM_SCANOUTPOS_INVBL;

	return ret;
}

931
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
932 933 934 935
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
936
	struct drm_crtc *crtc;
937

938
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
939
		DRM_ERROR("Invalid crtc %d\n", pipe);
940 941 942 943
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
944 945 946 947 948 949 950 951 952 953
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
954 955

	/* Helper routine in DRM core does all the work: */
956 957
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
958 959
						     crtc,
						     &to_intel_crtc(crtc)->config.adjusted_mode);
960 961
}

962 963
static bool intel_hpd_irq_event(struct drm_device *dev,
				struct drm_connector *connector)
964 965 966 967 968 969 970
{
	enum drm_connector_status old_status;

	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
	old_status = connector->status;

	connector->status = connector->funcs->detect(connector, false);
971 972 973 974
	if (old_status == connector->status)
		return false;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
975 976
		      connector->base.id,
		      drm_get_connector_name(connector),
977 978 979 980
		      drm_get_connector_status_name(old_status),
		      drm_get_connector_status_name(connector->status));

	return true;
981 982
}

983 984 985
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
986 987
#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)

988 989
static void i915_hotplug_work_func(struct work_struct *work)
{
990 991
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, hotplug_work);
992
	struct drm_device *dev = dev_priv->dev;
993
	struct drm_mode_config *mode_config = &dev->mode_config;
994 995 996 997 998
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	unsigned long irqflags;
	bool hpd_disabled = false;
999
	bool changed = false;
1000
	u32 hpd_event_bits;
1001

1002 1003 1004 1005
	/* HPD irq before everything is fully set up. */
	if (!dev_priv->enable_hotplug_processing)
		return;

1006
	mutex_lock(&mode_config->mutex);
1007 1008
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

1009
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1010 1011 1012

	hpd_event_bits = dev_priv->hpd_event_bits;
	dev_priv->hpd_event_bits = 0;
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (intel_encoder->hpd_pin > HPD_NONE &&
		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
			DRM_INFO("HPD interrupt storm detected on connector %s: "
				 "switching from hotplug detection to polling\n",
				drm_get_connector_name(connector));
			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
			connector->polled = DRM_CONNECTOR_POLL_CONNECT
				| DRM_CONNECTOR_POLL_DISCONNECT;
			hpd_disabled = true;
		}
1027 1028 1029 1030
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
		}
1031 1032 1033 1034
	}
	 /* if there were no outputs to poll, poll was disabled,
	  * therefore make sure it's enabled when disabling HPD on
	  * some connectors */
1035
	if (hpd_disabled) {
1036
		drm_kms_helper_poll_enable(dev);
1037 1038 1039
		mod_timer(&dev_priv->hotplug_reenable_timer,
			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
	}
1040 1041 1042

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			if (intel_encoder->hot_plug)
				intel_encoder->hot_plug(intel_encoder);
			if (intel_hpd_irq_event(dev, connector))
				changed = true;
		}
	}
1053 1054
	mutex_unlock(&mode_config->mutex);

1055 1056
	if (changed)
		drm_kms_helper_hotplug_event(dev);
1057 1058
}

1059 1060 1061 1062 1063
static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
{
	del_timer_sync(&dev_priv->hotplug_reenable_timer);
}

1064
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1065
{
1066
	struct drm_i915_private *dev_priv = dev->dev_private;
1067
	u32 busy_up, busy_down, max_avg, min_avg;
1068 1069
	u8 new_delay;

1070
	spin_lock(&mchdev_lock);
1071

1072 1073
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

1074
	new_delay = dev_priv->ips.cur_delay;
1075

1076
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1077 1078
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
1079 1080 1081 1082
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
1083
	if (busy_up > max_avg) {
1084 1085 1086 1087
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
1088
	} else if (busy_down < min_avg) {
1089 1090 1091 1092
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
1093 1094
	}

1095
	if (ironlake_set_drps(dev, new_delay))
1096
		dev_priv->ips.cur_delay = new_delay;
1097

1098
	spin_unlock(&mchdev_lock);
1099

1100 1101 1102
	return;
}

1103 1104 1105
static void notify_ring(struct drm_device *dev,
			struct intel_ring_buffer *ring)
{
1106 1107 1108
	if (ring->obj == NULL)
		return;

1109
	trace_i915_gem_request_complete(ring);
1110

1111
	wake_up_all(&ring->irq_queue);
1112
	i915_queue_hangcheck(dev);
1113 1114
}

1115
static void gen6_pm_rps_work(struct work_struct *work)
1116
{
1117 1118
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
P
Paulo Zanoni 已提交
1119
	u32 pm_iir;
1120
	int new_delay, adj;
1121

1122
	spin_lock_irq(&dev_priv->irq_lock);
1123 1124
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1125
	/* Make sure not to corrupt PMIMR state used by ringbuffer code */
1126
	snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1127
	spin_unlock_irq(&dev_priv->irq_lock);
1128

1129
	/* Make sure we didn't queue anything we're not going to process. */
1130
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1131

1132
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
1133 1134
		return;

1135
	mutex_lock(&dev_priv->rps.hw_lock);
1136

1137
	adj = dev_priv->rps.last_adj;
1138
	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1139 1140 1141 1142
		if (adj > 0)
			adj *= 2;
		else
			adj = 1;
1143
		new_delay = dev_priv->rps.cur_freq + adj;
1144 1145 1146 1147 1148

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1149 1150
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1151
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1152 1153
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1154
		else
1155
			new_delay = dev_priv->rps.min_freq_softlimit;
1156 1157 1158 1159 1160 1161
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
		else
			adj = -1;
1162
		new_delay = dev_priv->rps.cur_freq + adj;
1163
	} else { /* unknown event */
1164
		new_delay = dev_priv->rps.cur_freq;
1165
	}
1166

1167 1168 1169
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1170
	new_delay = clamp_t(int, new_delay,
1171 1172
			    dev_priv->rps.min_freq_softlimit,
			    dev_priv->rps.max_freq_softlimit);
1173

1174
	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1175 1176 1177 1178 1179

	if (IS_VALLEYVIEW(dev_priv->dev))
		valleyview_set_rps(dev_priv->dev, new_delay);
	else
		gen6_set_rps(dev_priv->dev, new_delay);
1180

1181
	mutex_unlock(&dev_priv->rps.hw_lock);
1182 1183
}

1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1196 1197
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1198
	u32 error_status, row, bank, subbank;
1199
	char *parity_event[6];
1200 1201
	uint32_t misccpctl;
	unsigned long flags;
1202
	uint8_t slice = 0;
1203 1204 1205 1206 1207 1208 1209

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1210 1211 1212 1213
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1214 1215 1216 1217
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1218 1219
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1220

1221 1222 1223
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1224

1225
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1226

1227
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1228

1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1244
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1245
				   KOBJ_CHANGE, parity_event);
1246

1247 1248
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1249

1250 1251 1252 1253 1254
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1255

1256
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1257

1258 1259 1260 1261 1262 1263 1264
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	mutex_unlock(&dev_priv->dev->struct_mutex);
1265 1266
}

1267
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1268
{
1269
	struct drm_i915_private *dev_priv = dev->dev_private;
1270

1271
	if (!HAS_L3_DPF(dev))
1272 1273
		return;

1274
	spin_lock(&dev_priv->irq_lock);
1275
	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1276
	spin_unlock(&dev_priv->irq_lock);
1277

1278 1279 1280 1281 1282 1283 1284
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1285
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1286 1287
}

1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
}

1299 1300 1301 1302 1303
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1304 1305
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1306
		notify_ring(dev, &dev_priv->ring[RCS]);
1307
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1308
		notify_ring(dev, &dev_priv->ring[VCS]);
1309
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1310 1311
		notify_ring(dev, &dev_priv->ring[BCS]);

1312 1313 1314
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
1315 1316
		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
				  gt_iir);
1317
	}
1318

1319 1320
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1321 1322
}

1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
				       struct drm_i915_private *dev_priv,
				       u32 master_ctl)
{
	u32 rcs, bcs, vcs;
	uint32_t tmp = 0;
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
		tmp = I915_READ(GEN8_GT_IIR(0));
		if (tmp) {
			ret = IRQ_HANDLED;
			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
			if (rcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[RCS]);
			if (bcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[BCS]);
			I915_WRITE(GEN8_GT_IIR(0), tmp);
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

	if (master_ctl & GEN8_GT_VCS1_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(1));
		if (tmp) {
			ret = IRQ_HANDLED;
			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
			if (vcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[VCS]);
			I915_WRITE(GEN8_GT_IIR(1), tmp);
		} else
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
	}

	if (master_ctl & GEN8_GT_VECS_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(3));
		if (tmp) {
			ret = IRQ_HANDLED;
			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
			if (vcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[VECS]);
			I915_WRITE(GEN8_GT_IIR(3), tmp);
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

	return ret;
}

1373 1374 1375
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

1376
static inline void intel_hpd_irq_handler(struct drm_device *dev,
1377 1378
					 u32 hotplug_trigger,
					 const u32 *hpd)
1379
{
1380
	struct drm_i915_private *dev_priv = dev->dev_private;
1381
	int i;
1382
	bool storm_detected = false;
1383

1384 1385 1386
	if (!hotplug_trigger)
		return;

1387 1388 1389
	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
			  hotplug_trigger);

1390
	spin_lock(&dev_priv->irq_lock);
1391
	for (i = 1; i < HPD_NUM_PINS; i++) {
1392

1393
		WARN_ONCE(hpd[i] & hotplug_trigger &&
1394
			  dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED,
1395 1396
			  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
			  hotplug_trigger, i, hpd[i]);
1397

1398 1399 1400 1401
		if (!(hpd[i] & hotplug_trigger) ||
		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
			continue;

1402
		dev_priv->hpd_event_bits |= (1 << i);
1403 1404 1405 1406 1407
		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
				   dev_priv->hpd_stats[i].hpd_last_jiffies
				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
			dev_priv->hpd_stats[i].hpd_cnt = 0;
1408
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1409 1410
		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1411
			dev_priv->hpd_event_bits &= ~(1 << i);
1412
			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
1413
			storm_detected = true;
1414 1415
		} else {
			dev_priv->hpd_stats[i].hpd_cnt++;
1416 1417
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
				      dev_priv->hpd_stats[i].hpd_cnt);
1418 1419 1420
		}
	}

1421 1422
	if (storm_detected)
		dev_priv->display.hpd_irq_setup(dev);
1423
	spin_unlock(&dev_priv->irq_lock);
1424

1425 1426 1427 1428 1429 1430 1431
	/*
	 * Our hotplug handler can grab modeset locks (by calling down into the
	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
	 * queue for otherwise the flush_work in the pageflip code will
	 * deadlock.
	 */
	schedule_work(&dev_priv->hotplug_work);
1432 1433
}

1434 1435
static void gmbus_irq_handler(struct drm_device *dev)
{
1436
	struct drm_i915_private *dev_priv = dev->dev_private;
1437 1438

	wake_up_all(&dev_priv->gmbus_wait_queue);
1439 1440
}

1441 1442
static void dp_aux_irq_handler(struct drm_device *dev)
{
1443
	struct drm_i915_private *dev_priv = dev->dev_private;
1444 1445

	wake_up_all(&dev_priv->gmbus_wait_queue);
1446 1447
}

1448
#if defined(CONFIG_DEBUG_FS)
1449 1450 1451 1452
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1453 1454 1455 1456
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1457
	int head, tail;
1458

1459 1460
	spin_lock(&pipe_crc->lock);

1461
	if (!pipe_crc->entries) {
1462
		spin_unlock(&pipe_crc->lock);
1463 1464 1465 1466
		DRM_ERROR("spurious interrupt\n");
		return;
	}

1467 1468
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1469 1470

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1471
		spin_unlock(&pipe_crc->lock);
1472 1473 1474 1475 1476
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1477

1478
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1479 1480 1481 1482 1483
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1484 1485

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1486 1487 1488
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1489 1490

	wake_up_interruptible(&pipe_crc->wq);
1491
}
1492 1493 1494 1495 1496 1497 1498 1499
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1500

1501
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1502 1503 1504
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1505 1506 1507
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1508 1509
}

1510
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1511 1512 1513
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1514 1515 1516 1517 1518 1519
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1520
}
1521

1522
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1523 1524
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1536

1537 1538 1539 1540 1541
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1542
}
1543

1544 1545 1546 1547
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1548
{
1549
	if (pm_iir & dev_priv->pm_rps_events) {
1550
		spin_lock(&dev_priv->irq_lock);
1551 1552
		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
		snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1553
		spin_unlock(&dev_priv->irq_lock);
1554 1555

		queue_work(dev_priv->wq, &dev_priv->rps.work);
1556 1557
	}

1558 1559 1560
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1561

1562
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
1563 1564 1565
			i915_handle_error(dev_priv->dev, false,
					  "VEBOX CS error interrupt 0x%08x",
					  pm_iir);
1566
		}
B
Ben Widawsky 已提交
1567
	}
1568 1569
}

1570 1571 1572
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1573
	u32 pipe_stats[I915_MAX_PIPES] = { };
1574 1575
	int pipe;

1576
	spin_lock(&dev_priv->irq_lock);
1577
	for_each_pipe(pipe) {
1578
		int reg;
1579
		u32 mask, iir_bit = 0;
1580

1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
		mask = 0;
		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
			mask |= PIPE_FIFO_UNDERRUN_STATUS;

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1604 1605 1606
			continue;

		reg = PIPESTAT(pipe);
1607 1608
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1609 1610 1611 1612

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1613 1614
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1615 1616
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1617
	spin_unlock(&dev_priv->irq_lock);
1618 1619 1620 1621 1622

	for_each_pipe(pipe) {
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(dev, pipe);

1623
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

	if (IS_G4X(dev)) {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;

		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;

		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
	}

	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
		dp_aux_irq_handler(dev);

	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
	/*
	 * Make sure hotplug status is cleared before we clear IIR, or else we
	 * may miss hotplug events.
	 */
	POSTING_READ(PORT_HOTPLUG_STAT);
}

1667
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1668 1669
{
	struct drm_device *dev = (struct drm_device *) arg;
1670
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

	while (true) {
		iir = I915_READ(VLV_IIR);
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1684
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
J
Jesse Barnes 已提交
1685

1686
		valleyview_pipestat_irq_handler(dev, iir);
1687

J
Jesse Barnes 已提交
1688
		/* Consume port.  Then clear IIR or we'll miss events */
1689 1690
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
J
Jesse Barnes 已提交
1691

1692
		if (pm_iir)
1693
			gen6_rps_irq_handler(dev_priv, pm_iir);
J
Jesse Barnes 已提交
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703

		I915_WRITE(GTIIR, gt_iir);
		I915_WRITE(GEN6_PMIIR, pm_iir);
		I915_WRITE(VLV_IIR, iir);
	}

out:
	return ret;
}

1704
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1705
{
1706
	struct drm_i915_private *dev_priv = dev->dev_private;
1707
	int pipe;
1708
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1709

1710 1711
	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);

1712 1713 1714
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1715
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1716 1717
				 port_name(port));
	}
1718

1719 1720 1721
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1722
	if (pch_iir & SDE_GMBUS)
1723
		gmbus_irq_handler(dev);
1724 1725 1726 1727 1728 1729 1730 1731 1732 1733

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1734 1735 1736 1737 1738
	if (pch_iir & SDE_FDI_MASK)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1739 1740 1741 1742 1743 1744 1745 1746

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1747 1748
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
1749
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
1750 1751 1752 1753

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
1754
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
1755 1756 1757 1758 1759 1760
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1761
	enum pipe pipe;
1762

1763 1764 1765
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

D
Daniel Vetter 已提交
1766 1767 1768 1769
	for_each_pipe(pipe) {
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
								  false))
1770 1771
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
D
Daniel Vetter 已提交
1772
		}
1773

D
Daniel Vetter 已提交
1774 1775
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
1776
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1777
			else
1778
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1779 1780
		}
	}
1781

1782 1783 1784 1785 1786 1787 1788 1789
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

1790 1791 1792
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1793 1794 1795
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
1796
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
1797 1798 1799 1800

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
1801
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
1802 1803 1804 1805

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
							  false))
1806
			DRM_ERROR("PCH transcoder C FIFO underrun\n");
1807 1808

	I915_WRITE(SERR_INT, serr_int);
1809 1810
}

1811 1812
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
1813
	struct drm_i915_private *dev_priv = dev->dev_private;
1814
	int pipe;
1815
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1816

1817 1818
	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);

1819 1820 1821 1822 1823 1824
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
1825 1826

	if (pch_iir & SDE_AUX_MASK_CPT)
1827
		dp_aux_irq_handler(dev);
1828 1829

	if (pch_iir & SDE_GMBUS_CPT)
1830
		gmbus_irq_handler(dev);
1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1843 1844 1845

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
1846 1847
}

1848 1849 1850
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1851
	enum pipe pipe;
1852 1853 1854 1855 1856 1857 1858 1859 1860 1861

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

1862 1863 1864
	for_each_pipe(pipe) {
		if (de_iir & DE_PIPE_VBLANK(pipe))
			drm_handle_vblank(dev, pipe);
1865

1866 1867
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1868 1869
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
1870

1871 1872
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
1873

1874 1875 1876 1877 1878
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

1898 1899 1900
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1901
	enum pipe pipe;
1902 1903 1904 1905 1906 1907 1908 1909 1910 1911

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

1912 1913 1914
	for_each_pipe(pipe) {
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
			drm_handle_vblank(dev, pipe);
1915 1916

		/* plane/pipes map 1:1 on ilk+ */
1917 1918 1919
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

1934
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1935 1936
{
	struct drm_device *dev = (struct drm_device *) arg;
1937
	struct drm_i915_private *dev_priv = dev->dev_private;
1938
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
1939
	irqreturn_t ret = IRQ_NONE;
1940

1941 1942
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
1943
	intel_uncore_check_errors(dev);
1944

1945 1946 1947
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
1948
	POSTING_READ(DEIER);
1949

1950 1951 1952 1953 1954
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
1955 1956 1957 1958 1959
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
1960

1961
	gt_iir = I915_READ(GTIIR);
1962
	if (gt_iir) {
1963
		if (INTEL_INFO(dev)->gen >= 6)
1964
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1965 1966
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
1967 1968
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
1969 1970
	}

1971 1972
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
1973 1974 1975 1976
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
1977 1978
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
1979 1980
	}

1981 1982 1983
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
1984
			gen6_rps_irq_handler(dev_priv, pm_iir);
1985 1986 1987
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
		}
1988
	}
1989 1990 1991

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
1992 1993 1994 1995
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
1996 1997 1998 1999

	return ret;
}

2000 2001 2002 2003 2004 2005 2006
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2007
	enum pipe pipe;
2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033

	master_ctl = I915_READ(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp & GEN8_DE_MISC_GSE)
			intel_opregion_asle_intr(dev);
		else if (tmp)
			DRM_ERROR("Unexpected DE Misc interrupt\n");
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");

		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
		}
	}

2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp & GEN8_AUX_CHANNEL_A)
			dp_aux_irq_handler(dev);
		else if (tmp)
			DRM_ERROR("Unexpected DE Port interrupt\n");
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");

		if (tmp) {
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
		}
	}

2049 2050
	for_each_pipe(pipe) {
		uint32_t pipe_iir;
2051

2052 2053
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2054

2055 2056 2057
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir & GEN8_PIPE_VBLANK)
			drm_handle_vblank(dev, pipe);
2058

2059 2060 2061
		if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2062
		}
2063

2064 2065 2066
		if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
			hsw_pipe_crc_irq_handler(dev, pipe);

2067 2068 2069
		if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
								  false))
2070 2071
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
2072 2073
		}

2074 2075 2076 2077 2078
		if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
				  pipe_name(pipe),
				  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
		}
2079 2080 2081 2082 2083

		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
		} else
2084 2085 2086
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
		}
	}

2103 2104 2105 2106 2107 2108
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return ret;
}

2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
	struct intel_ring_buffer *ring;
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2137 2138 2139 2140 2141 2142 2143 2144 2145
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
2146 2147
	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
						    work);
2148 2149
	struct drm_i915_private *dev_priv =
		container_of(error, struct drm_i915_private, gpu_error);
2150
	struct drm_device *dev = dev_priv->dev;
2151 2152 2153
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2154
	int ret;
2155

2156
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2157

2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2169
		DRM_DEBUG_DRIVER("resetting chip\n");
2170
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2171
				   reset_event);
2172

2173 2174 2175 2176 2177 2178
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2179 2180
		ret = i915_reset(dev);

2181 2182
		intel_display_handle_reset(dev);

2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
			smp_mb__before_atomic_inc();
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2197
			kobject_uevent_env(&dev->primary->kdev->kobj,
2198
					   KOBJ_CHANGE, reset_done_event);
2199
		} else {
M
Mika Kuoppala 已提交
2200
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2201
		}
2202

2203 2204 2205 2206 2207
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2208
	}
2209 2210
}

2211
static void i915_report_and_clear_eir(struct drm_device *dev)
2212 2213
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2214
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2215
	u32 eir = I915_READ(EIR);
2216
	int pipe, i;
2217

2218 2219
	if (!eir)
		return;
2220

2221
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2222

2223 2224
	i915_get_extra_instdone(dev, instdone);

2225 2226 2227 2228
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2229 2230
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2231 2232
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2233 2234
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2235
			I915_WRITE(IPEIR_I965, ipeir);
2236
			POSTING_READ(IPEIR_I965);
2237 2238 2239
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2240 2241
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2242
			I915_WRITE(PGTBL_ER, pgtbl_err);
2243
			POSTING_READ(PGTBL_ER);
2244 2245 2246
		}
	}

2247
	if (!IS_GEN2(dev)) {
2248 2249
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2250 2251
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2252
			I915_WRITE(PGTBL_ER, pgtbl_err);
2253
			POSTING_READ(PGTBL_ER);
2254 2255 2256 2257
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2258
		pr_err("memory refresh error:\n");
2259
		for_each_pipe(pipe)
2260
			pr_err("pipe %c stat: 0x%08x\n",
2261
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2262 2263 2264
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2265 2266
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2267 2268
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2269
		if (INTEL_INFO(dev)->gen < 4) {
2270 2271
			u32 ipeir = I915_READ(IPEIR);

2272 2273 2274
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2275
			I915_WRITE(IPEIR, ipeir);
2276
			POSTING_READ(IPEIR);
2277 2278 2279
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2280 2281 2282 2283
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2284
			I915_WRITE(IPEIR_I965, ipeir);
2285
			POSTING_READ(IPEIR_I965);
2286 2287 2288 2289
		}
	}

	I915_WRITE(EIR, eir);
2290
	POSTING_READ(EIR);
2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2313 2314
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2315 2316
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2317 2318
	va_list args;
	char error_msg[80];
2319

2320 2321 2322 2323 2324
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2325
	i915_report_and_clear_eir(dev);
2326

2327
	if (wedged) {
2328 2329
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2330

2331
		/*
2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342
		 * Wakeup waiting processes so that the reset work function
		 * i915_error_work_func doesn't deadlock trying to grab various
		 * locks. By bumping the reset counter first, the woken
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2343
		 */
2344
		i915_error_wake_up(dev_priv, false);
2345 2346
	}

2347 2348 2349 2350 2351 2352 2353
	/*
	 * Our reset work can grab modeset locks (since it needs to reset the
	 * state of outstanding pagelips). Hence it must not be run on our own
	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
	 * code will deadlock.
	 */
	schedule_work(&dev_priv->gpu_error.work);
2354 2355
}

2356
static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
2357
{
2358
	struct drm_i915_private *dev_priv = dev->dev_private;
2359 2360
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2361
	struct drm_i915_gem_object *obj;
2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372
	struct intel_unpin_work *work;
	unsigned long flags;
	bool stall_detected;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;

2373 2374 2375
	if (work == NULL ||
	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
	    !work->enable_stall_check) {
2376 2377 2378 2379 2380 2381
		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
2382
	obj = work->pending_flip_obj;
2383
	if (INTEL_INFO(dev)->gen >= 4) {
2384
		int dspsurf = DSPSURF(intel_crtc->plane);
2385
		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2386
					i915_gem_obj_ggtt_offset(obj);
2387
	} else {
2388
		int dspaddr = DSPADDR(intel_crtc->plane);
2389
		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
2390
							crtc->y * crtc->fb->pitches[0] +
2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401
							crtc->x * crtc->fb->bits_per_pixel/8);
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (stall_detected) {
		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
		intel_prepare_page_flip(dev, intel_crtc->plane);
	}
}

2402 2403 2404
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2405
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2406
{
2407
	struct drm_i915_private *dev_priv = dev->dev_private;
2408
	unsigned long irqflags;
2409

2410
	if (!i915_pipe_enabled(dev, pipe))
2411
		return -EINVAL;
2412

2413
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2414
	if (INTEL_INFO(dev)->gen >= 4)
2415
		i915_enable_pipestat(dev_priv, pipe,
2416
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2417
	else
2418
		i915_enable_pipestat(dev_priv, pipe,
2419
				     PIPE_VBLANK_INTERRUPT_STATUS);
2420 2421

	/* maintain vblank delivery even in deep C-states */
2422
	if (INTEL_INFO(dev)->gen == 3)
2423
		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
2424
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2425

2426 2427 2428
	return 0;
}

2429
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2430
{
2431
	struct drm_i915_private *dev_priv = dev->dev_private;
2432
	unsigned long irqflags;
2433
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2434
						     DE_PIPE_VBLANK(pipe);
2435 2436 2437 2438 2439

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2440
	ironlake_enable_display_irq(dev_priv, bit);
2441 2442 2443 2444 2445
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2446 2447
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2448
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2449 2450 2451 2452 2453 2454
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2455
	i915_enable_pipestat(dev_priv, pipe,
2456
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2457 2458 2459 2460 2461
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2462 2463 2464 2465 2466 2467 2468 2469 2470
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2471 2472 2473
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2474 2475 2476 2477
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2478 2479 2480
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2481
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2482
{
2483
	struct drm_i915_private *dev_priv = dev->dev_private;
2484
	unsigned long irqflags;
2485

2486
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2487
	if (INTEL_INFO(dev)->gen == 3)
2488
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
2489

2490
	i915_disable_pipestat(dev_priv, pipe,
2491 2492
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2493 2494 2495
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2496
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2497
{
2498
	struct drm_i915_private *dev_priv = dev->dev_private;
2499
	unsigned long irqflags;
2500
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2501
						     DE_PIPE_VBLANK(pipe);
2502 2503

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2504
	ironlake_disable_display_irq(dev_priv, bit);
2505 2506 2507
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2508 2509
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
2510
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2511 2512 2513
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2514
	i915_disable_pipestat(dev_priv, pipe,
2515
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2516 2517 2518
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2519 2520 2521 2522 2523 2524 2525 2526 2527
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2528 2529 2530
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2531 2532 2533
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2534 2535
static u32
ring_last_seqno(struct intel_ring_buffer *ring)
2536
{
2537 2538 2539 2540
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

2541 2542 2543 2544 2545
static bool
ring_idle(struct intel_ring_buffer *ring, u32 seqno)
{
	return (list_empty(&ring->request_list) ||
		i915_seqno_passed(seqno, ring_last_seqno(ring)));
B
Ben Gamari 已提交
2546 2547
}

2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
		/*
		 * FIXME: gen8 semaphore support - currently we don't emit
		 * semaphores on bdw anyway, but this needs to be addressed when
		 * we merge that code.
		 */
		return false;
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597
static struct intel_ring_buffer *
semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	struct intel_ring_buffer *signaller;
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
		/*
		 * FIXME: gen8 semaphore support - currently we don't emit
		 * semaphores on bdw anyway, but this needs to be addressed when
		 * we merge that code.
		 */
		return NULL;
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

			if (sync_bits ==
			    signaller->semaphore_register[ring->id])
				return signaller;
		}
	}

	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
		  ring->id, ipehr);

	return NULL;
}

2598 2599
static struct intel_ring_buffer *
semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
2600 2601
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2602 2603
	u32 cmd, ipehr, head;
	int i;
2604 2605

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2606
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2607
		return NULL;
2608

2609 2610 2611 2612 2613 2614
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
	 * dwords. Note that we don't care about ACTHD here since that might
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2615
	 */
2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627
	head = I915_READ_HEAD(ring) & HEAD_ADDR;

	for (i = 4; i; --i) {
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
		head &= ring->size - 1;

		/* This here seems to blow up */
		cmd = ioread32(ring->virtual_start + head);
2628 2629 2630
		if (cmd == ipehr)
			break;

2631 2632 2633 2634 2635
		head -= 4;
	}

	if (!i)
		return NULL;
2636

2637
	*seqno = ioread32(ring->virtual_start + head + 4) + 1;
2638
	return semaphore_wait_to_signaller_ring(ring, ipehr);
2639 2640
}

2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669
static int semaphore_passed(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	struct intel_ring_buffer *signaller;
	u32 seqno, ctl;

	ring->hangcheck.deadlock = true;

	signaller = semaphore_waits_for(ring, &seqno);
	if (signaller == NULL || signaller->hangcheck.deadlock)
		return -1;

	/* cursory check for an unkickable deadlock */
	ctl = I915_READ_CTL(signaller);
	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
		return -1;

	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
	struct intel_ring_buffer *ring;
	int i;

	for_each_ring(ring, dev_priv, i)
		ring->hangcheck.deadlock = false;
}

2670
static enum intel_ring_hangcheck_action
2671
ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
2672 2673 2674
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2675 2676
	u32 tmp;

2677
	if (ring->hangcheck.acthd != acthd)
2678
		return HANGCHECK_ACTIVE;
2679

2680
	if (IS_GEN2(dev))
2681
		return HANGCHECK_HUNG;
2682 2683 2684 2685 2686 2687 2688

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2689
	if (tmp & RING_WAIT) {
2690 2691 2692
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2693
		I915_WRITE_CTL(ring, tmp);
2694
		return HANGCHECK_KICK;
2695 2696 2697 2698 2699
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2700
			return HANGCHECK_HUNG;
2701
		case 1:
2702 2703 2704
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2705
			I915_WRITE_CTL(ring, tmp);
2706
			return HANGCHECK_KICK;
2707
		case 0:
2708
			return HANGCHECK_WAIT;
2709
		}
2710
	}
2711

2712
	return HANGCHECK_HUNG;
2713 2714
}

B
Ben Gamari 已提交
2715 2716
/**
 * This is called when the chip hasn't reported back with completed
2717 2718 2719 2720 2721
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
2722
 */
2723
static void i915_hangcheck_elapsed(unsigned long data)
B
Ben Gamari 已提交
2724 2725
{
	struct drm_device *dev = (struct drm_device *)data;
2726
	struct drm_i915_private *dev_priv = dev->dev_private;
2727 2728
	struct intel_ring_buffer *ring;
	int i;
2729
	int busy_count = 0, rings_hung = 0;
2730 2731 2732 2733
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
2734

2735
	if (!i915.enable_hangcheck)
2736 2737
		return;

2738
	for_each_ring(ring, dev_priv, i) {
2739 2740
		u64 acthd;
		u32 seqno;
2741
		bool busy = true;
2742

2743 2744
		semaphore_clear_deadlocks(dev_priv);

2745 2746
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
2747

2748 2749
		if (ring->hangcheck.seqno == seqno) {
			if (ring_idle(ring, seqno)) {
2750 2751
				ring->hangcheck.action = HANGCHECK_IDLE;

2752 2753
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
2754
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2755 2756 2757 2758 2759 2760
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
2761 2762 2763 2764
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
2765 2766
				} else
					busy = false;
2767
			} else {
2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
2783 2784 2785 2786
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
2787
				case HANGCHECK_IDLE:
2788
				case HANGCHECK_WAIT:
2789
					break;
2790
				case HANGCHECK_ACTIVE:
2791
					ring->hangcheck.score += BUSY;
2792
					break;
2793
				case HANGCHECK_KICK:
2794
					ring->hangcheck.score += KICK;
2795
					break;
2796
				case HANGCHECK_HUNG:
2797
					ring->hangcheck.score += HUNG;
2798 2799 2800
					stuck[i] = true;
					break;
				}
2801
			}
2802
		} else {
2803 2804
			ring->hangcheck.action = HANGCHECK_ACTIVE;

2805 2806 2807 2808 2809
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
2810 2811
		}

2812 2813
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
2814
		busy_count += busy;
2815
	}
2816

2817
	for_each_ring(ring, dev_priv, i) {
2818
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2819 2820 2821
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
2822
			rings_hung++;
2823 2824 2825
		}
	}

2826
	if (rings_hung)
2827
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
2828

2829 2830 2831
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
2832 2833 2834 2835 2836 2837
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2838
	if (!i915.enable_hangcheck)
2839 2840 2841 2842
		return;

	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
2843 2844
}

2845
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
2846 2847 2848 2849 2850 2851
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

2852
	GEN5_IRQ_RESET(SDE);
2853 2854 2855

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
2856
}
2857

P
Paulo Zanoni 已提交
2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
2874 2875 2876 2877
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

2878
static void gen5_gt_irq_reset(struct drm_device *dev)
2879 2880 2881
{
	struct drm_i915_private *dev_priv = dev->dev_private;

2882
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
2883
	if (INTEL_INFO(dev)->gen >= 6)
2884
		GEN5_IRQ_RESET(GEN6_PM);
2885 2886
}

L
Linus Torvalds 已提交
2887 2888
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
2889
static void ironlake_irq_reset(struct drm_device *dev)
2890
{
2891
	struct drm_i915_private *dev_priv = dev->dev_private;
2892

2893 2894
	I915_WRITE(HWSTAM, 0xffffffff);

2895
	GEN5_IRQ_RESET(DE);
2896 2897 2898
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);

2899
	gen5_gt_irq_reset(dev);
2900

2901
	ibx_irq_reset(dev);
2902 2903
}

P
Paulo Zanoni 已提交
2904 2905 2906 2907 2908
static void ironlake_irq_preinstall(struct drm_device *dev)
{
	ironlake_irq_reset(dev);
}

J
Jesse Barnes 已提交
2909 2910
static void valleyview_irq_preinstall(struct drm_device *dev)
{
2911
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922
	int pipe;

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

	/* and GT */
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIIR, I915_READ(GTIIR));
2923

2924
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937

	I915_WRITE(DPINVGTT, 0xff);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

P
Paulo Zanoni 已提交
2938
static void gen8_irq_reset(struct drm_device *dev)
2939 2940 2941 2942 2943 2944 2945
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2946 2947 2948 2949
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
2950

P
Paulo Zanoni 已提交
2951
	for_each_pipe(pipe)
2952
		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
2953

2954 2955 2956
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
2957

2958
	ibx_irq_reset(dev);
2959 2960
}

P
Paulo Zanoni 已提交
2961 2962 2963 2964 2965
static void gen8_irq_preinstall(struct drm_device *dev)
{
	gen8_irq_reset(dev);
}

2966
static void ibx_hpd_irq_setup(struct drm_device *dev)
2967
{
2968
	struct drm_i915_private *dev_priv = dev->dev_private;
2969 2970
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *intel_encoder;
2971
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
2972 2973

	if (HAS_PCH_IBX(dev)) {
2974
		hotplug_irqs = SDE_HOTPLUG_MASK;
2975
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2976
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2977
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
2978
	} else {
2979
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
2980
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2981
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2982
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
2983
	}
2984

2985
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
2986 2987 2988 2989 2990 2991 2992

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
2993 2994 2995 2996 2997 2998 2999 3000
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
3001 3002
static void ibx_irq_postinstall(struct drm_device *dev)
{
3003
	struct drm_i915_private *dev_priv = dev->dev_private;
3004
	u32 mask;
3005

D
Daniel Vetter 已提交
3006 3007 3008
	if (HAS_PCH_NOP(dev))
		return;

3009
	if (HAS_PCH_IBX(dev))
3010
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3011
	else
3012
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3013

3014
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3015 3016 3017
	I915_WRITE(SDEIMR, ~mask);
}

3018 3019 3020 3021 3022 3023 3024 3025
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3026
	if (HAS_L3_DPF(dev)) {
3027
		/* L3 parity interrupt is always unmasked. */
3028 3029
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3030 3031 3032 3033 3034 3035 3036 3037 3038 3039
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3040
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3041 3042

	if (INTEL_INFO(dev)->gen >= 6) {
3043
		pm_irqs |= dev_priv->pm_rps_events;
3044 3045 3046 3047

		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3048
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3049
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3050 3051 3052
	}
}

3053
static int ironlake_irq_postinstall(struct drm_device *dev)
3054
{
3055
	unsigned long irqflags;
3056
	struct drm_i915_private *dev_priv = dev->dev_private;
3057 3058 3059 3060 3061 3062
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3063
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3064
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3065
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
3066 3067 3068
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3069 3070 3071
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3072 3073
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3074
	}
3075

3076
	dev_priv->irq_mask = ~display_mask;
3077

3078 3079
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3080 3081
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3082
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3083

3084
	gen5_gt_irq_postinstall(dev);
3085

P
Paulo Zanoni 已提交
3086
	ibx_irq_postinstall(dev);
3087

3088
	if (IS_IRONLAKE_M(dev)) {
3089 3090 3091
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3092 3093 3094
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3095
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3096
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3097 3098
	}

3099 3100 3101
	return 0;
}

3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					       PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	POSTING_READ(VLV_IER);
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3140
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					        PIPE_GMBUS_INTERRUPT_STATUS);
	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

	if (dev_priv->dev->irq_enabled)
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

	if (dev_priv->dev->irq_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
}

J
Jesse Barnes 已提交
3189 3190
static int valleyview_irq_postinstall(struct drm_device *dev)
{
3191
	struct drm_i915_private *dev_priv = dev->dev_private;
3192
	unsigned long irqflags;
J
Jesse Barnes 已提交
3193

3194
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3195

3196 3197 3198
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3199
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3200
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
J
Jesse Barnes 已提交
3201 3202 3203
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IER);

3204 3205 3206
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3207 3208
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3209
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3210

J
Jesse Barnes 已提交
3211 3212 3213
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IIR, 0xffffffff);

3214
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3215 3216 3217 3218 3219 3220 3221 3222

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3223 3224 3225 3226

	return 0;
}

3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	int i;

	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
		0,
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
		};

3242
	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
P
Paulo Zanoni 已提交
3243
		GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
3244 3245 3246 3247 3248
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
3249 3250 3251
	uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE |
		GEN8_PIPE_CDCLK_CRC_DONE |
		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3252 3253
	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
		GEN8_PIPE_FIFO_UNDERRUN;
3254
	int pipe;
3255 3256 3257
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3258

3259
	for_each_pipe(pipe)
P
Paulo Zanoni 已提交
3260 3261
		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
				  de_pipe_enables);
3262

P
Paulo Zanoni 已提交
3263
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
3264 3265 3266 3267 3268 3269
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

P
Paulo Zanoni 已提交
3270 3271
	ibx_irq_pre_postinstall(dev);

3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

	ibx_irq_postinstall(dev);

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

3290 3291
	intel_hpd_irq_uninstall(dev_priv);

P
Paulo Zanoni 已提交
3292
	gen8_irq_reset(dev);
3293 3294
}

J
Jesse Barnes 已提交
3295 3296
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3297
	struct drm_i915_private *dev_priv = dev->dev_private;
3298
	unsigned long irqflags;
J
Jesse Barnes 已提交
3299 3300 3301 3302 3303
	int pipe;

	if (!dev_priv)
		return;

3304
	intel_hpd_irq_uninstall(dev_priv);
3305

J
Jesse Barnes 已提交
3306 3307 3308 3309 3310 3311
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(HWSTAM, 0xffffffff);
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3312 3313 3314 3315 3316 3317 3318 3319

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	dev_priv->irq_mask = 0;

J
Jesse Barnes 已提交
3320 3321 3322 3323 3324 3325
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

3326
static void ironlake_irq_uninstall(struct drm_device *dev)
3327
{
3328
	struct drm_i915_private *dev_priv = dev->dev_private;
3329 3330 3331 3332

	if (!dev_priv)
		return;

3333
	intel_hpd_irq_uninstall(dev_priv);
3334

P
Paulo Zanoni 已提交
3335
	ironlake_irq_reset(dev);
3336 3337
}

3338
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3339
{
3340
	struct drm_i915_private *dev_priv = dev->dev_private;
3341
	int pipe;
3342

3343 3344
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
3345 3346 3347
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3348 3349 3350 3351
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3352
	struct drm_i915_private *dev_priv = dev->dev_private;
3353
	unsigned long irqflags;
C
Chris Wilson 已提交
3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3374 3375 3376
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3377 3378
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3379 3380
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

C
Chris Wilson 已提交
3381 3382 3383
	return 0;
}

3384 3385 3386 3387
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3388
			       int plane, int pipe, u32 iir)
3389
{
3390
	struct drm_i915_private *dev_priv = dev->dev_private;
3391
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3392 3393 3394 3395 3396 3397 3398

	if (!drm_handle_vblank(dev, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		return false;

3399
	intel_prepare_page_flip(dev, plane);
3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

3415
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3416 3417
{
	struct drm_device *dev = (struct drm_device *) arg;
3418
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438
	u16 iir, new_iir;
	u32 pipe_stats[2];
	unsigned long irqflags;
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3439 3440 3441
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
C
Chris Wilson 已提交
3442 3443 3444 3445 3446 3447 3448 3449

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3450
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3451 3452 3453 3454 3455 3456 3457
				I915_WRITE(reg, pipe_stats[pipe]);
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

3458
		i915_update_dri1_breadcrumb(dev);
C
Chris Wilson 已提交
3459 3460 3461 3462

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

3463
		for_each_pipe(pipe) {
3464
			int plane = pipe;
3465
			if (HAS_FBC(dev))
3466 3467
				plane = !plane;

3468
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3469 3470
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3471

3472
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3473
				i9xx_pipe_crc_irq_handler(dev, pipe);
3474 3475 3476

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3477
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3478
		}
C
Chris Wilson 已提交
3479 3480 3481 3482 3483 3484 3485 3486 3487

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3488
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500
	int pipe;

	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3501 3502
static void i915_irq_preinstall(struct drm_device * dev)
{
3503
	struct drm_i915_private *dev_priv = dev->dev_private;
3504 3505 3506 3507 3508 3509 3510
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3511
	I915_WRITE16(HWSTAM, 0xeffe);
3512 3513 3514 3515 3516 3517 3518 3519 3520
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3521
	struct drm_i915_private *dev_priv = dev->dev_private;
3522
	u32 enable_mask;
3523
	unsigned long irqflags;
3524

3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

3543
	if (I915_HAS_HOTPLUG(dev)) {
3544 3545 3546
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

3547 3548 3549 3550 3551 3552 3553 3554 3555 3556
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3557
	i915_enable_asle_pipestat(dev);
3558

3559 3560 3561
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3562 3563
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3564 3565
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

3566 3567 3568
	return 0;
}

3569 3570 3571 3572 3573 3574
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
3575
	struct drm_i915_private *dev_priv = dev->dev_private;
3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!drm_handle_vblank(dev, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		return false;

	intel_prepare_page_flip(dev, plane);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

3600
static irqreturn_t i915_irq_handler(int irq, void *arg)
3601 3602
{
	struct drm_device *dev = (struct drm_device *) arg;
3603
	struct drm_i915_private *dev_priv = dev->dev_private;
3604
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3605
	unsigned long irqflags;
3606 3607 3608 3609
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
3610 3611

	iir = I915_READ(IIR);
3612 3613
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
3614
		bool blc_event = false;
3615 3616 3617 3618 3619 3620 3621 3622

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3623 3624 3625
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
3626 3627 3628 3629 3630

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

3631
			/* Clear the PIPE*STAT regs before the IIR */
3632 3633
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3634
				irq_received = true;
3635 3636 3637 3638 3639 3640 3641 3642
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
3643 3644 3645
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3646

3647
		I915_WRITE(IIR, iir & ~flip_mask);
3648 3649 3650 3651 3652 3653
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

		for_each_pipe(pipe) {
3654
			int plane = pipe;
3655
			if (HAS_FBC(dev))
3656
				plane = !plane;
3657

3658
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3659 3660
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3661 3662 3663

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3664 3665

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3666
				i9xx_pipe_crc_irq_handler(dev, pipe);
3667 3668 3669

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3670
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
3691
		ret = IRQ_HANDLED;
3692
		iir = new_iir;
3693
	} while (iir & ~flip_mask);
3694

3695
	i915_update_dri1_breadcrumb(dev);
3696

3697 3698 3699 3700 3701
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
3702
	struct drm_i915_private *dev_priv = dev->dev_private;
3703 3704
	int pipe;

3705
	intel_hpd_irq_uninstall(dev_priv);
3706

3707 3708 3709 3710 3711
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3712
	I915_WRITE16(HWSTAM, 0xffff);
3713 3714
	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
3715
		I915_WRITE(PIPESTAT(pipe), 0);
3716 3717
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
3718 3719 3720 3721 3722 3723 3724 3725
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
3726
	struct drm_i915_private *dev_priv = dev->dev_private;
3727 3728
	int pipe;

3729 3730
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741

	I915_WRITE(HWSTAM, 0xeffe);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
3742
	struct drm_i915_private *dev_priv = dev->dev_private;
3743
	u32 enable_mask;
3744
	u32 error_mask;
3745
	unsigned long irqflags;
3746 3747

	/* Unmask the interrupts that we always want on. */
3748
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3749
			       I915_DISPLAY_PORT_INTERRUPT |
3750 3751 3752 3753 3754 3755 3756
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
3757 3758
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3759 3760 3761 3762
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
3763

3764 3765 3766
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3767 3768 3769
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3770
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3791 3792 3793
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

3794
	i915_enable_asle_pipestat(dev);
3795 3796 3797 3798

	return 0;
}

3799
static void i915_hpd_irq_setup(struct drm_device *dev)
3800
{
3801
	struct drm_i915_private *dev_priv = dev->dev_private;
3802
	struct drm_mode_config *mode_config = &dev->mode_config;
3803
	struct intel_encoder *intel_encoder;
3804 3805
	u32 hotplug_en;

3806 3807
	assert_spin_locked(&dev_priv->irq_lock);

3808 3809 3810 3811
	if (I915_HAS_HOTPLUG(dev)) {
		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
		/* Note HDMI and DP share hotplug bits */
3812
		/* enable bits are the same for all generations */
3813 3814 3815
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3816 3817 3818 3819 3820 3821
		/* Programming the CRT detection parameters tends
		   to generate a spurious hotplug event about three
		   seconds later.  So just do it once.
		*/
		if (IS_G4X(dev))
			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
3822
		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3823
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3824

3825 3826 3827
		/* Ignore TV since it's buggy */
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}
3828 3829
}

3830
static irqreturn_t i965_irq_handler(int irq, void *arg)
3831 3832
{
	struct drm_device *dev = (struct drm_device *) arg;
3833
	struct drm_i915_private *dev_priv = dev->dev_private;
3834 3835 3836 3837
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	unsigned long irqflags;
	int ret = IRQ_NONE, pipe;
3838 3839 3840
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3841 3842 3843 3844

	iir = I915_READ(IIR);

	for (;;) {
3845
		bool irq_received = (iir & ~flip_mask) != 0;
3846 3847
		bool blc_event = false;

3848 3849 3850 3851 3852 3853 3854
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3855 3856 3857
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
3858 3859 3860 3861 3862 3863 3864 3865 3866 3867

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3868
				irq_received = true;
3869 3870 3871 3872 3873 3874 3875 3876 3877 3878
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
3879 3880
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3881

3882
		I915_WRITE(IIR, iir & ~flip_mask);
3883 3884 3885 3886 3887 3888 3889 3890
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

		for_each_pipe(pipe) {
3891
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
3892 3893
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3894 3895 3896

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3897 3898

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3899
				i9xx_pipe_crc_irq_handler(dev, pipe);
3900

3901 3902
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3903
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3904
		}
3905 3906 3907 3908

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

3909 3910 3911
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

3930
	i915_update_dri1_breadcrumb(dev);
3931

3932 3933 3934 3935 3936
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
3937
	struct drm_i915_private *dev_priv = dev->dev_private;
3938 3939 3940 3941 3942
	int pipe;

	if (!dev_priv)
		return;

3943
	intel_hpd_irq_uninstall(dev_priv);
3944

3945 3946
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959

	I915_WRITE(HWSTAM, 0xffffffff);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

3960
static void intel_hpd_irq_reenable(unsigned long data)
3961
{
3962
	struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	unsigned long irqflags;
	int i;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
		struct drm_connector *connector;

		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
			continue;

		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;

		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_connector *intel_connector = to_intel_connector(connector);

			if (intel_connector->encoder->hpd_pin == i) {
				if (connector->polled != intel_connector->polled)
					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
							 drm_get_connector_name(connector));
				connector->polled = intel_connector->polled;
				if (!connector->polled)
					connector->polled = DRM_CONNECTOR_POLL_HPD;
			}
		}
	}
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3995 3996
void intel_irq_init(struct drm_device *dev)
{
3997 3998 3999
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
4000
	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4001
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4002
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4003

4004 4005 4006
	/* Let's track the enabled rps events */
	dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;

4007 4008
	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
		    i915_hangcheck_elapsed,
4009
		    (unsigned long) dev);
4010
	setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
4011
		    (unsigned long) dev_priv);
4012

4013
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4014

4015 4016 4017 4018
	if (IS_GEN2(dev)) {
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
4019 4020
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4021 4022 4023
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4024 4025
	}

4026
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4027
		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4028 4029
		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
	}
4030

J
Jesse Barnes 已提交
4031 4032 4033 4034 4035 4036 4037
	if (IS_VALLEYVIEW(dev)) {
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4038
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4039 4040 4041 4042 4043 4044 4045 4046
	} else if (IS_GEN8(dev)) {
		dev->driver->irq_handler = gen8_irq_handler;
		dev->driver->irq_preinstall = gen8_irq_preinstall;
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4047 4048 4049 4050 4051 4052 4053
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
		dev->driver->irq_preinstall = ironlake_irq_preinstall;
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4054
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4055
	} else {
C
Chris Wilson 已提交
4056 4057 4058 4059 4060
		if (INTEL_INFO(dev)->gen == 2) {
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4061 4062 4063 4064 4065
		} else if (INTEL_INFO(dev)->gen == 3) {
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
4066
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4067
		} else {
4068 4069 4070 4071
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
4072
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4073
		}
4074 4075 4076 4077
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4078 4079 4080 4081

void intel_hpd_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4082 4083
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
4084
	unsigned long irqflags;
4085
	int i;
4086

4087 4088 4089 4090 4091 4092 4093 4094 4095 4096
	for (i = 1; i < HPD_NUM_PINS; i++) {
		dev_priv->hpd_stats[i].hpd_cnt = 0;
		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
4097 4098 4099 4100

	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked checks happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4101 4102
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4103
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4104
}
4105

4106
/* Disable interrupts so we can allow runtime PM. */
4107
void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
4108 4109 4110
{
	struct drm_i915_private *dev_priv = dev->dev_private;

4111
	dev->driver->irq_uninstall(dev);
4112
	dev_priv->pm.irqs_disabled = true;
4113 4114
}

4115
/* Restore interrupts so we can recover from runtime PM. */
4116
void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
4117 4118 4119
{
	struct drm_i915_private *dev_priv = dev->dev_private;

4120
	dev_priv->pm.irqs_disabled = false;
4121 4122
	dev->driver->irq_preinstall(dev);
	dev->driver->irq_postinstall(dev);
4123
}