i915_irq.c 131.8 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48 49 50 51
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

52 53 54 55
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

56 57 58 59
static const u32 hpd_bdw[HPD_NUM_PINS] = {
	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
};

60
static const u32 hpd_ibx[HPD_NUM_PINS] = {
61 62 63 64 65 66 67
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

68
static const u32 hpd_cpt[HPD_NUM_PINS] = {
69
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
70
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71 72 73 74 75
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

X
Xiong Zhang 已提交
76
static const u32 hpd_spt[HPD_NUM_PINS] = {
77
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
78 79 80 81 82 83
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
};

84
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85 86 87 88 89 90 91 92
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

93
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94 95 96 97 98 99 100 101
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

102
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103 104 105 106 107 108 109 110
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

111 112
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
113
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114 115 116 117
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

118
/* IIR can theoretically queue up two events. Be paranoid. */
119
#define GEN8_IRQ_RESET_NDX(type, which) do { \
120 121 122 123 124 125 126 127 128
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

129
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
130
	I915_WRITE(type##IMR, 0xffffffff); \
131
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
132
	I915_WRITE(type##IER, 0); \
133 134 135 136
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
137 138
} while (0)

139 140 141
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
142 143
static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
				    i915_reg_t reg)
144 145 146 147 148 149 150
{
	u32 val = I915_READ(reg);

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151
	     i915_mmio_reg_offset(reg), val);
152 153 154 155 156
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
}
157

P
Paulo Zanoni 已提交
158
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159
	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
160
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
161 162
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
163 164 165
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166
	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
P
Paulo Zanoni 已提交
167
	I915_WRITE(type##IER, (ier_val)); \
168 169
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
170 171
} while (0)

172
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
173
static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
174

175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
				     uint32_t mask,
				     uint32_t bits)
{
	uint32_t val;

	assert_spin_locked(&dev_priv->irq_lock);
	WARN_ON(bits & ~mask);

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits)
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

213 214 215 216 217 218
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
219 220 221
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
			    uint32_t interrupt_mask,
			    uint32_t enabled_irq_mask)
222
{
223 224
	uint32_t new_val;

225 226
	assert_spin_locked(&dev_priv->irq_lock);

227 228
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

229
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
230 231
		return;

232 233 234 235 236 237
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
238
		I915_WRITE(DEIMR, dev_priv->irq_mask);
239
		POSTING_READ(DEIMR);
240 241 242
	}
}

P
Paulo Zanoni 已提交
243 244 245 246 247 248 249 250 251 252 253 254
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

255 256
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

257
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
258 259
		return;

P
Paulo Zanoni 已提交
260 261 262 263 264
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
}

265
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
266 267
{
	ilk_update_gt_irq(dev_priv, mask, mask);
268
	POSTING_READ_FW(GTIMR);
P
Paulo Zanoni 已提交
269 270
}

271
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
272 273 274 275
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

276
static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
277 278 279 280
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

281
static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
282 283 284 285
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

286
static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
287 288 289 290
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
291
/**
292 293 294 295 296
 * snb_update_pm_irq - update GEN6_PMIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
P
Paulo Zanoni 已提交
297 298 299 300
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
301
	uint32_t new_val;
P
Paulo Zanoni 已提交
302

303 304
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
305 306
	assert_spin_locked(&dev_priv->irq_lock);

307
	new_val = dev_priv->pm_imr;
308 309 310
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

311 312 313
	if (new_val != dev_priv->pm_imr) {
		dev_priv->pm_imr = new_val;
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
314
		POSTING_READ(gen6_pm_imr(dev_priv));
315
	}
P
Paulo Zanoni 已提交
316 317
}

318
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
P
Paulo Zanoni 已提交
319
{
320 321 322
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
323 324 325
	snb_update_pm_irq(dev_priv, mask, mask);
}

326
static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
P
Paulo Zanoni 已提交
327 328 329 330
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

331
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
332 333 334 335
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

336
	__gen6_mask_pm_irq(dev_priv, mask);
337 338
}

339
void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
I
Imre Deak 已提交
340
{
341
	i915_reg_t reg = gen6_pm_iir(dev_priv);
I
Imre Deak 已提交
342

343 344 345 346
	assert_spin_locked(&dev_priv->irq_lock);

	I915_WRITE(reg, reset_mask);
	I915_WRITE(reg, reset_mask);
I
Imre Deak 已提交
347
	POSTING_READ(reg);
348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
}

void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

	dev_priv->pm_ier |= enable_mask;
	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
	gen6_unmask_pm_irq(dev_priv, enable_mask);
	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
}

void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

	dev_priv->pm_ier &= ~disable_mask;
	__gen6_mask_pm_irq(dev_priv, disable_mask);
	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
	/* though a barrier is missing here, but don't really need a one */
}

void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
374
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
375 376 377
	spin_unlock_irq(&dev_priv->irq_lock);
}

378
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
379
{
380 381 382
	if (READ_ONCE(dev_priv->rps.interrupts_enabled))
		return;

383
	spin_lock_irq(&dev_priv->irq_lock);
384 385
	WARN_ON_ONCE(dev_priv->rps.pm_iir);
	WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
386
	dev_priv->rps.interrupts_enabled = true;
387
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
388

389 390 391
	spin_unlock_irq(&dev_priv->irq_lock);
}

392 393
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
394
	return (mask & ~dev_priv->rps.pm_intr_keep);
395 396
}

397
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
398
{
399 400 401
	if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
		return;

I
Imre Deak 已提交
402 403
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
404

405
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
406

407
	gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
408 409

	spin_unlock_irq(&dev_priv->irq_lock);
410
	synchronize_irq(dev_priv->drm.irq);
411 412 413 414 415 416 417 418

	/* Now that we will not be generating any more work, flush any
	 * outsanding tasks. As we are called on the RPS idle path,
	 * we will reset the GPU to minimum frequencies, so the current
	 * state of the worker can be discarded.
	 */
	cancel_work_sync(&dev_priv->rps.work);
	gen6_reset_rps_interrupts(dev_priv);
419 420
}

421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
	spin_unlock_irq(&dev_priv->irq_lock);
}

void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	if (!dev_priv->guc.interrupts_enabled) {
		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
				       dev_priv->pm_guc_events);
		dev_priv->guc.interrupts_enabled = true;
		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
	}
	spin_unlock_irq(&dev_priv->irq_lock);
}

void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->guc.interrupts_enabled = false;

	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);

	spin_unlock_irq(&dev_priv->irq_lock);
	synchronize_irq(dev_priv->drm.irq);

	gen9_reset_guc_interrupts(dev_priv);
}

453
/**
454 455 456 457 458
 * bdw_update_port_irq - update DE port interrupt
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
				uint32_t interrupt_mask,
				uint32_t enabled_irq_mask)
{
	uint32_t new_val;
	uint32_t old_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
/**
 * bdw_update_pipe_irq - update DE pipe interrupt
 * @dev_priv: driver private
 * @pipe: pipe whose interrupt to update
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
			 uint32_t interrupt_mask,
			 uint32_t enabled_irq_mask)
{
	uint32_t new_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	new_val = dev_priv->de_irq_mask[pipe];
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->de_irq_mask[pipe]) {
		dev_priv->de_irq_mask[pipe] = new_val;
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
	}
}

517 518 519 520 521 522
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
523 524 525
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
526 527 528 529 530
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

531 532
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

533 534
	assert_spin_locked(&dev_priv->irq_lock);

535
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
536 537
		return;

538 539 540
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
541

D
Daniel Vetter 已提交
542
static void
543 544
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
545
{
546
	i915_reg_t reg = PIPESTAT(pipe);
547
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
548

549
	assert_spin_locked(&dev_priv->irq_lock);
550
	WARN_ON(!intel_irqs_enabled(dev_priv));
551

552 553 554 555
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
556 557 558
		return;

	if ((pipestat & enable_mask) == enable_mask)
559 560
		return;

561 562
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

563
	/* Enable the interrupt, clear any pending status */
564
	pipestat |= enable_mask | status_mask;
565 566
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
567 568
}

D
Daniel Vetter 已提交
569
static void
570 571
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
572
{
573
	i915_reg_t reg = PIPESTAT(pipe);
574
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
575

576
	assert_spin_locked(&dev_priv->irq_lock);
577
	WARN_ON(!intel_irqs_enabled(dev_priv));
578

579 580 581 582
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
583 584
		return;

585 586 587
	if ((pipestat & enable_mask) == 0)
		return;

588 589
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

590
	pipestat &= ~enable_mask;
591 592
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
593 594
}

595 596 597 598 599
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
600 601
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
602 603 604
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
605 606 607 608 609 610
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
611 612 613 614 615 616 617 618 619 620 621 622

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

623 624 625 626 627 628
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

629
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
630
		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
631 632 633
							   status_mask);
	else
		enable_mask = status_mask << 16;
634 635 636 637 638 639 640 641 642
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

643
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
644
		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
645 646 647
							   status_mask);
	else
		enable_mask = status_mask << 16;
648 649 650
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

651
/**
652
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
653
 * @dev_priv: i915 device private
654
 */
655
static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
656
{
657
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
658 659
		return;

660
	spin_lock_irq(&dev_priv->irq_lock);
661

662
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
663
	if (INTEL_GEN(dev_priv) >= 4)
664
		i915_enable_pipestat(dev_priv, PIPE_A,
665
				     PIPE_LEGACY_BLC_EVENT_STATUS);
666

667
	spin_unlock_irq(&dev_priv->irq_lock);
668 669
}

670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

720 721 722
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
723
static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
724
{
725
	struct drm_i915_private *dev_priv = to_i915(dev);
726
	i915_reg_t high_frame, low_frame;
727
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
728 729
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
730
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
731

732 733 734 735 736
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
737

738 739 740 741 742 743
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

744 745
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
746

747 748 749 750 751 752
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
753
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
754
		low   = I915_READ(low_frame);
755
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
756 757
	} while (high1 != high2);

758
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
759
	pixel = low & PIPE_PIXEL_MASK;
760
	low >>= PIPE_FRAME_LOW_SHIFT;
761 762 763 764 765 766

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
767
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
768 769
}

770
static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
771
{
772
	struct drm_i915_private *dev_priv = to_i915(dev);
773

774
	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
775 776
}

777
/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
778 779 780
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
781
	struct drm_i915_private *dev_priv = to_i915(dev);
782
	const struct drm_display_mode *mode = &crtc->base.hwmode;
783
	enum pipe pipe = crtc->pipe;
784
	int position, vtotal;
785

786
	vtotal = mode->crtc_vtotal;
787 788 789
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

790
	if (IS_GEN2(dev_priv))
791
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
792
	else
793
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
794

795 796 797 798 799 800 801 802 803 804 805 806
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
807
	if (HAS_DDI(dev_priv) && !position) {
808 809 810 811 812 813 814 815 816 817 818 819 820
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
				DSL_LINEMASK_GEN3;
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

821
	/*
822 823
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
824
	 */
825
	return (position + crtc->scanline_offset) % vtotal;
826 827
}

828
static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
829
				    unsigned int flags, int *vpos, int *hpos,
830 831
				    ktime_t *stime, ktime_t *etime,
				    const struct drm_display_mode *mode)
832
{
833
	struct drm_i915_private *dev_priv = to_i915(dev);
834 835
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
836
	int position;
837
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
838 839
	bool in_vbl = true;
	int ret = 0;
840
	unsigned long irqflags;
841

842
	if (WARN_ON(!mode->crtc_clock)) {
843
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
844
				 "pipe %c\n", pipe_name(pipe));
845 846 847
		return 0;
	}

848
	htotal = mode->crtc_htotal;
849
	hsync_start = mode->crtc_hsync_start;
850 851 852
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
853

854 855 856 857 858 859
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

860 861
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

862 863 864 865 866 867
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
868

869 870 871 872 873 874
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

875
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
876 877 878
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
879
		position = __intel_get_crtc_scanline(intel_crtc);
880 881 882 883 884
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
885
		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
886

887 888 889 890
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
891

892 893 894 895 896 897 898 899 900 901 902 903
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

904 905 906 907 908 909 910 911 912 913
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
914 915
	}

916 917 918 919 920 921 922 923
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

924 925 926 927 928 929 930 931 932 933 934 935
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
936

937
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
938 939 940 941 942 943
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
944 945 946

	/* In vblank? */
	if (in_vbl)
947
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
948 949 950 951

	return ret;
}

952 953
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
954
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
955 956 957 958 959 960 961 962 963 964
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

965
static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
966 967 968 969
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
970
	struct drm_crtc *crtc;
971

972 973
	if (pipe >= INTEL_INFO(dev)->num_pipes) {
		DRM_ERROR("Invalid crtc %u\n", pipe);
974 975 976 977
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
978 979
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
980
		DRM_ERROR("Invalid crtc %u\n", pipe);
981 982 983
		return -EINVAL;
	}

984
	if (!crtc->hwmode.crtc_clock) {
985
		DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
986 987
		return -EBUSY;
	}
988 989

	/* Helper routine in DRM core does all the work: */
990 991
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
992
						     &crtc->hwmode);
993 994
}

995
static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
996
{
997
	u32 busy_up, busy_down, max_avg, min_avg;
998 999
	u8 new_delay;

1000
	spin_lock(&mchdev_lock);
1001

1002 1003
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

1004
	new_delay = dev_priv->ips.cur_delay;
1005

1006
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1007 1008
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
1009 1010 1011 1012
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
1013
	if (busy_up > max_avg) {
1014 1015 1016 1017
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
1018
	} else if (busy_down < min_avg) {
1019 1020 1021 1022
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
1023 1024
	}

1025
	if (ironlake_set_drps(dev_priv, new_delay))
1026
		dev_priv->ips.cur_delay = new_delay;
1027

1028
	spin_unlock(&mchdev_lock);
1029

1030 1031 1032
	return;
}

1033
static void notify_ring(struct intel_engine_cs *engine)
1034
{
1035
	smp_store_mb(engine->breadcrumbs.irq_posted, true);
1036
	if (intel_engine_wakeup(engine))
1037
		trace_i915_gem_request_notify(engine);
1038 1039
}

1040 1041
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
1042
{
1043 1044 1045 1046
	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
1047

1048 1049 1050 1051 1052 1053
static bool vlv_c0_above(struct drm_i915_private *dev_priv,
			 const struct intel_rps_ei *old,
			 const struct intel_rps_ei *now,
			 int threshold)
{
	u64 time, c0;
1054
	unsigned int mul = 100;
1055

1056 1057
	if (old->cz_clock == 0)
		return false;
1058

1059 1060 1061
	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
		mul <<= 8;

1062
	time = now->cz_clock - old->cz_clock;
1063
	time *= threshold * dev_priv->czclk_freq;
1064

1065 1066 1067
	/* Workload can be split between render + media, e.g. SwapBuffers
	 * being blitted in X after being rendered in mesa. To account for
	 * this we need to combine both engines into our activity counter.
1068
	 */
1069 1070
	c0 = now->render_c0 - old->render_c0;
	c0 += now->media_c0 - old->media_c0;
1071
	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
1072

1073
	return c0 >= time;
1074 1075
}

1076
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1077
{
1078 1079 1080
	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
}
1081

1082 1083 1084 1085
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	struct intel_rps_ei now;
	u32 events = 0;
1086

1087
	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
1088
		return 0;
1089

1090 1091 1092
	vlv_c0_read(dev_priv, &now);
	if (now.cz_clock == 0)
		return 0;
1093

1094 1095 1096
	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
		if (!vlv_c0_above(dev_priv,
				  &dev_priv->rps.down_ei, &now,
1097
				  dev_priv->rps.down_threshold))
1098 1099 1100
			events |= GEN6_PM_RP_DOWN_THRESHOLD;
		dev_priv->rps.down_ei = now;
	}
1101

1102 1103 1104
	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		if (vlv_c0_above(dev_priv,
				 &dev_priv->rps.up_ei, &now,
1105
				 dev_priv->rps.up_threshold))
1106 1107
			events |= GEN6_PM_RP_UP_THRESHOLD;
		dev_priv->rps.up_ei = now;
1108 1109
	}

1110
	return events;
1111 1112
}

1113 1114
static bool any_waiters(struct drm_i915_private *dev_priv)
{
1115
	struct intel_engine_cs *engine;
1116
	enum intel_engine_id id;
1117

1118
	for_each_engine(engine, dev_priv, id)
1119
		if (intel_engine_has_waiter(engine))
1120 1121 1122 1123 1124
			return true;

	return false;
}

1125
static void gen6_pm_rps_work(struct work_struct *work)
1126
{
1127 1128
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
1129 1130
	bool client_boost;
	int new_delay, adj, min, max;
P
Paulo Zanoni 已提交
1131
	u32 pm_iir;
1132

1133
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
1134 1135 1136 1137 1138
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
1139

1140 1141
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1142
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1143
	gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
1144 1145
	client_boost = dev_priv->rps.client_boost;
	dev_priv->rps.client_boost = false;
1146
	spin_unlock_irq(&dev_priv->irq_lock);
1147

1148
	/* Make sure we didn't queue anything we're not going to process. */
1149
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1150

1151
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1152
		return;
1153

1154
	mutex_lock(&dev_priv->rps.hw_lock);
1155

1156 1157
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

1158
	adj = dev_priv->rps.last_adj;
1159
	new_delay = dev_priv->rps.cur_freq;
1160 1161
	min = dev_priv->rps.min_freq_softlimit;
	max = dev_priv->rps.max_freq_softlimit;
1162 1163 1164 1165
	if (client_boost || any_waiters(dev_priv))
		max = dev_priv->rps.max_freq;
	if (client_boost && new_delay < dev_priv->rps.boost_freq) {
		new_delay = dev_priv->rps.boost_freq;
1166 1167
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1168 1169
		if (adj > 0)
			adj *= 2;
1170 1171
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1172 1173 1174 1175
		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1176
		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1177
			new_delay = dev_priv->rps.efficient_freq;
1178 1179
			adj = 0;
		}
1180
	} else if (client_boost || any_waiters(dev_priv)) {
1181
		adj = 0;
1182
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1183 1184
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1185
		else
1186
			new_delay = dev_priv->rps.min_freq_softlimit;
1187 1188 1189 1190
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1191 1192
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1193
	} else { /* unknown event */
1194
		adj = 0;
1195
	}
1196

1197 1198
	dev_priv->rps.last_adj = adj;

1199 1200 1201
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1202
	new_delay += adj;
1203
	new_delay = clamp_t(int, new_delay, min, max);
1204

1205
	intel_set_rps(dev_priv, new_delay);
1206

1207
	mutex_unlock(&dev_priv->rps.hw_lock);
1208 1209
}

1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1222 1223
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1224
	u32 error_status, row, bank, subbank;
1225
	char *parity_event[6];
1226
	uint32_t misccpctl;
1227
	uint8_t slice = 0;
1228 1229 1230 1231 1232

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
1233
	mutex_lock(&dev_priv->drm.struct_mutex);
1234

1235 1236 1237 1238
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1239 1240 1241 1242
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1243
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1244
		i915_reg_t reg;
1245

1246
		slice--;
1247
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
1248
			break;
1249

1250
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1251

1252
		reg = GEN7_L3CDERRST1(slice);
1253

1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1269
		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1270
				   KOBJ_CHANGE, parity_event);
1271

1272 1273
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1274

1275 1276 1277 1278 1279
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1280

1281
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1282

1283 1284
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1285
	spin_lock_irq(&dev_priv->irq_lock);
1286
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1287
	spin_unlock_irq(&dev_priv->irq_lock);
1288

1289
	mutex_unlock(&dev_priv->drm.struct_mutex);
1290 1291
}

1292 1293
static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
					       u32 iir)
1294
{
1295
	if (!HAS_L3_DPF(dev_priv))
1296 1297
		return;

1298
	spin_lock(&dev_priv->irq_lock);
1299
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1300
	spin_unlock(&dev_priv->irq_lock);
1301

1302
	iir &= GT_PARITY_ERROR(dev_priv);
1303 1304 1305 1306 1307 1308
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1309
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1310 1311
}

1312
static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1313 1314
			       u32 gt_iir)
{
1315
	if (gt_iir & GT_RENDER_USER_INTERRUPT)
1316
		notify_ring(dev_priv->engine[RCS]);
1317
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1318
		notify_ring(dev_priv->engine[VCS]);
1319 1320
}

1321
static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1322 1323
			       u32 gt_iir)
{
1324
	if (gt_iir & GT_RENDER_USER_INTERRUPT)
1325
		notify_ring(dev_priv->engine[RCS]);
1326
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1327
		notify_ring(dev_priv->engine[VCS]);
1328
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1329
		notify_ring(dev_priv->engine[BCS]);
1330

1331 1332
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1333 1334
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1335

1336 1337
	if (gt_iir & GT_PARITY_ERROR(dev_priv))
		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1338 1339
}

1340
static __always_inline void
1341
gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1342 1343
{
	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
1344
		notify_ring(engine);
1345
	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
1346
		tasklet_schedule(&engine->irq_tasklet);
1347 1348
}

1349 1350 1351
static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
				   u32 master_ctl,
				   u32 gt_iir[4])
1352 1353 1354 1355
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1356 1357 1358
		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
		if (gt_iir[0]) {
			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1359 1360 1361 1362 1363
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1364
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1365 1366 1367
		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
		if (gt_iir[1]) {
			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1368
			ret = IRQ_HANDLED;
1369
		} else
1370
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1371 1372
	}

1373
	if (master_ctl & GEN8_GT_VECS_IRQ) {
1374 1375 1376
		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
		if (gt_iir[3]) {
			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
1377 1378 1379 1380 1381
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1382
	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
1383
		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
1384 1385
		if (gt_iir[2] & (dev_priv->pm_rps_events |
				 dev_priv->pm_guc_events)) {
1386
			I915_WRITE_FW(GEN8_GT_IIR(2),
1387 1388
				      gt_iir[2] & (dev_priv->pm_rps_events |
						   dev_priv->pm_guc_events));
1389
			ret = IRQ_HANDLED;
1390 1391 1392 1393
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1394 1395 1396
	return ret;
}

1397 1398 1399 1400
static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
				u32 gt_iir[4])
{
	if (gt_iir[0]) {
1401
		gen8_cs_irq_handler(dev_priv->engine[RCS],
1402
				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
1403
		gen8_cs_irq_handler(dev_priv->engine[BCS],
1404 1405 1406 1407
				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
	}

	if (gt_iir[1]) {
1408
		gen8_cs_irq_handler(dev_priv->engine[VCS],
1409
				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
1410
		gen8_cs_irq_handler(dev_priv->engine[VCS2],
1411 1412 1413 1414
				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
	}

	if (gt_iir[3])
1415
		gen8_cs_irq_handler(dev_priv->engine[VECS],
1416 1417 1418 1419
				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);

	if (gt_iir[2] & dev_priv->pm_rps_events)
		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
1420 1421 1422

	if (gt_iir[2] & dev_priv->pm_guc_events)
		gen9_guc_irq_handler(dev_priv, gt_iir[2]);
1423 1424
}

1425 1426 1427 1428
static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
1429
		return val & PORTA_HOTPLUG_LONG_DETECT;
1430 1431 1432 1433 1434 1435 1436 1437 1438
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_E:
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464
static bool spt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & PORTA_HOTPLUG_LONG_DETECT;
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	case PORT_D:
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1475
static bool pch_port_hotplug_long_detect(enum port port, u32 val)
1476 1477 1478
{
	switch (port) {
	case PORT_B:
1479
		return val & PORTB_HOTPLUG_LONG_DETECT;
1480
	case PORT_C:
1481
		return val & PORTC_HOTPLUG_LONG_DETECT;
1482
	case PORT_D:
1483 1484 1485
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1486 1487 1488
	}
}

1489
static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
1490 1491 1492
{
	switch (port) {
	case PORT_B:
1493
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1494
	case PORT_C:
1495
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1496
	case PORT_D:
1497 1498 1499
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1500 1501 1502
	}
}

1503 1504 1505 1506 1507 1508 1509
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1510
static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1511
			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1512 1513
			     const u32 hpd[HPD_NUM_PINS],
			     bool long_pulse_detect(enum port port, u32 val))
1514
{
1515
	enum port port;
1516 1517 1518
	int i;

	for_each_hpd_pin(i) {
1519 1520
		if ((hpd[i] & hotplug_trigger) == 0)
			continue;
1521

1522 1523
		*pin_mask |= BIT(i);

1524 1525 1526
		if (!intel_hpd_pin_to_port(i, &port))
			continue;

1527
		if (long_pulse_detect(port, dig_hotplug_reg))
1528
			*long_mask |= BIT(i);
1529 1530 1531 1532 1533 1534 1535
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask);

}

1536
static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1537
{
1538
	wake_up_all(&dev_priv->gmbus_wait_queue);
1539 1540
}

1541
static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1542
{
1543
	wake_up_all(&dev_priv->gmbus_wait_queue);
1544 1545
}

1546
#if defined(CONFIG_DEBUG_FS)
1547 1548
static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe,
1549 1550 1551
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1552 1553 1554
{
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1555
	int head, tail;
1556

1557 1558
	spin_lock(&pipe_crc->lock);

1559
	if (!pipe_crc->entries) {
1560
		spin_unlock(&pipe_crc->lock);
1561
		DRM_DEBUG_KMS("spurious interrupt\n");
1562 1563 1564
		return;
	}

1565 1566
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1567 1568

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1569
		spin_unlock(&pipe_crc->lock);
1570 1571 1572 1573 1574
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1575

1576
	entry->frame = dev_priv->drm.driver->get_vblank_counter(&dev_priv->drm,
1577
								 pipe);
1578 1579 1580 1581 1582
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1583 1584

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1585 1586 1587
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1588 1589

	wake_up_interruptible(&pipe_crc->wq);
1590
}
1591 1592
#else
static inline void
1593 1594
display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
			     enum pipe pipe,
1595 1596 1597 1598 1599
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1600

1601 1602
static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
D
Daniel Vetter 已提交
1603
{
1604
	display_pipe_crc_irq_handler(dev_priv, pipe,
1605 1606
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1607 1608
}

1609 1610
static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1611
{
1612
	display_pipe_crc_irq_handler(dev_priv, pipe,
1613 1614 1615 1616 1617
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1618
}
1619

1620 1621
static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
1622
{
1623 1624
	uint32_t res1, res2;

1625
	if (INTEL_GEN(dev_priv) >= 3)
1626 1627 1628 1629
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

1630
	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1631 1632 1633
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1634

1635
	display_pipe_crc_irq_handler(dev_priv, pipe,
1636 1637 1638 1639
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1640
}
1641

1642 1643 1644 1645
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1646
{
1647
	if (pm_iir & dev_priv->pm_rps_events) {
1648
		spin_lock(&dev_priv->irq_lock);
1649
		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1650 1651
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1652
			schedule_work(&dev_priv->rps.work);
I
Imre Deak 已提交
1653
		}
1654
		spin_unlock(&dev_priv->irq_lock);
1655 1656
	}

1657 1658 1659
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1660
	if (HAS_VEBOX(dev_priv)) {
1661
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1662
			notify_ring(dev_priv->engine[VECS]);
B
Ben Widawsky 已提交
1663

1664 1665
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1666
	}
1667 1668
}

1669 1670 1671
static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
{
	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698
		/* Sample the log buffer flush related bits & clear them out now
		 * itself from the message identity register to minimize the
		 * probability of losing a flush interrupt, when there are back
		 * to back flush interrupts.
		 * There can be a new flush interrupt, for different log buffer
		 * type (like for ISR), whilst Host is handling one (for DPC).
		 * Since same bit is used in message register for ISR & DPC, it
		 * could happen that GuC sets the bit for 2nd interrupt but Host
		 * clears out the bit on handling the 1st interrupt.
		 */
		u32 msg, flush;

		msg = I915_READ(SOFT_SCRATCH(15));
		flush = msg & (GUC2HOST_MSG_CRASH_DUMP_POSTED |
			       GUC2HOST_MSG_FLUSH_LOG_BUFFER);
		if (flush) {
			/* Clear the message bits that are handled */
			I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);

			/* Handle flush interrupt in bottom half */
			queue_work(dev_priv->guc.log.flush_wq,
				   &dev_priv->guc.log.flush_work);
		} else {
			/* Not clearing of unhandled event bits won't result in
			 * re-triggering of the interrupt.
			 */
		}
1699 1700 1701
	}
}

1702
static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
1703
				     enum pipe pipe)
1704
{
1705 1706
	bool ret;

1707
	ret = drm_handle_vblank(&dev_priv->drm, pipe);
1708
	if (ret)
1709
		intel_finish_page_flip_mmio(dev_priv, pipe);
1710 1711

	return ret;
1712 1713
}

1714 1715
static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
					u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1716 1717 1718
{
	int pipe;

1719
	spin_lock(&dev_priv->irq_lock);
1720 1721 1722 1723 1724 1725

	if (!dev_priv->display_irqs_enabled) {
		spin_unlock(&dev_priv->irq_lock);
		return;
	}

1726
	for_each_pipe(dev_priv, pipe) {
1727
		i915_reg_t reg;
1728
		u32 mask, iir_bit = 0;
1729

1730 1731 1732 1733 1734 1735 1736
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1737 1738 1739

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1740 1741 1742 1743 1744 1745 1746 1747

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1748 1749 1750
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1751 1752 1753 1754 1755
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1756 1757 1758
			continue;

		reg = PIPESTAT(pipe);
1759 1760
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1761 1762 1763 1764

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1765 1766
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1767 1768
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1769
	spin_unlock(&dev_priv->irq_lock);
1770 1771
}

1772
static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1773 1774 1775
					    u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;
1776

1777
	for_each_pipe(dev_priv, pipe) {
1778 1779 1780
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
1781

1782
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
1783
			intel_finish_page_flip_cs(dev_priv, pipe);
1784 1785

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1786
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1787

1788 1789
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1790 1791 1792
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1793
		gmbus_irq_handler(dev_priv);
1794 1795
}

1796
static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
1797 1798 1799
{
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1800 1801
	if (hotplug_status)
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1802

1803 1804 1805
	return hotplug_status;
}

1806
static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1807 1808 1809
				 u32 hotplug_status)
{
	u32 pin_mask = 0, long_mask = 0;
1810

1811 1812
	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
	    IS_CHERRYVIEW(dev_priv)) {
1813
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1814

1815 1816 1817 1818 1819
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
					   hotplug_trigger, hpd_status_g4x,
					   i9xx_port_hotplug_long_detect);

1820
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1821
		}
1822 1823

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1824
			dp_aux_irq_handler(dev_priv);
1825 1826
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1827

1828 1829
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1830
					   hotplug_trigger, hpd_status_i915,
1831
					   i9xx_port_hotplug_long_detect);
1832
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1833
		}
1834
	}
1835 1836
}

1837
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1838
{
1839
	struct drm_device *dev = arg;
1840
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
1841 1842
	irqreturn_t ret = IRQ_NONE;

1843 1844 1845
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1846 1847 1848
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1849
	do {
1850
		u32 iir, gt_iir, pm_iir;
1851
		u32 pipe_stats[I915_MAX_PIPES] = {};
1852
		u32 hotplug_status = 0;
1853
		u32 ier = 0;
1854

J
Jesse Barnes 已提交
1855 1856
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);
1857
		iir = I915_READ(VLV_IIR);
J
Jesse Barnes 已提交
1858 1859

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1860
			break;
J
Jesse Barnes 已提交
1861 1862 1863

		ret = IRQ_HANDLED;

1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
		 * bits this time around.
		 */
1877
		I915_WRITE(VLV_MASTER_IER, 0);
1878 1879
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1880 1881 1882 1883 1884 1885

		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

1886
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1887
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1888

1889 1890
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1891
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1892 1893 1894 1895 1896 1897 1898

		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);
1899

1900
		I915_WRITE(VLV_IER, ier);
1901 1902
		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
		POSTING_READ(VLV_MASTER_IER);
1903

1904
		if (gt_iir)
1905
			snb_gt_irq_handler(dev_priv, gt_iir);
1906 1907 1908
		if (pm_iir)
			gen6_rps_irq_handler(dev_priv, pm_iir);

1909
		if (hotplug_status)
1910
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1911

1912
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1913
	} while (0);
J
Jesse Barnes 已提交
1914

1915 1916
	enable_rpm_wakeref_asserts(dev_priv);

J
Jesse Barnes 已提交
1917 1918 1919
	return ret;
}

1920 1921
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1922
	struct drm_device *dev = arg;
1923
	struct drm_i915_private *dev_priv = to_i915(dev);
1924 1925
	irqreturn_t ret = IRQ_NONE;

1926 1927 1928
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1929 1930 1931
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1932
	do {
1933
		u32 master_ctl, iir;
1934
		u32 gt_iir[4] = {};
1935
		u32 pipe_stats[I915_MAX_PIPES] = {};
1936
		u32 hotplug_status = 0;
1937 1938
		u32 ier = 0;

1939 1940
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1941

1942 1943
		if (master_ctl == 0 && iir == 0)
			break;
1944

1945 1946
		ret = IRQ_HANDLED;

1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
		 * bits this time around.
		 */
1960
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1961 1962
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1963

1964
		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
1965

1966
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1967
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1968

1969 1970
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1971
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1972

1973 1974 1975 1976 1977 1978 1979
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);

1980
		I915_WRITE(VLV_IER, ier);
1981
		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
1982
		POSTING_READ(GEN8_MASTER_IRQ);
1983

1984 1985
		gen8_gt_irq_handler(dev_priv, gt_iir);

1986
		if (hotplug_status)
1987
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1988

1989
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1990
	} while (0);
1991

1992 1993
	enable_rpm_wakeref_asserts(dev_priv);

1994 1995 1996
	return ret;
}

1997 1998
static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
1999 2000 2001 2002
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

2003 2004 2005 2006 2007 2008
	/*
	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
	 * unless we touch the hotplug register, even if hotplug_trigger is
	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
	 * errors.
	 */
2009
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2010 2011 2012 2013 2014 2015 2016 2017
	if (!hotplug_trigger) {
		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
			PORTD_HOTPLUG_STATUS_MASK |
			PORTC_HOTPLUG_STATUS_MASK |
			PORTB_HOTPLUG_STATUS_MASK;
		dig_hotplug_reg &= ~mask;
	}

2018
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2019 2020
	if (!hotplug_trigger)
		return;
2021 2022 2023 2024 2025

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   pch_port_hotplug_long_detect);

2026
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2027 2028
}

2029
static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2030
{
2031
	int pipe;
2032
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
2033

2034
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
2035

2036 2037 2038
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
2039
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2040 2041
				 port_name(port));
	}
2042

2043
	if (pch_iir & SDE_AUX_MASK)
2044
		dp_aux_irq_handler(dev_priv);
2045

2046
	if (pch_iir & SDE_GMBUS)
2047
		gmbus_irq_handler(dev_priv);
2048 2049 2050 2051 2052 2053 2054 2055 2056 2057

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2058
	if (pch_iir & SDE_FDI_MASK)
2059
		for_each_pipe(dev_priv, pipe)
2060 2061 2062
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2063 2064 2065 2066 2067 2068 2069 2070

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2071
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2072 2073

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2074
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2075 2076
}

2077
static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
2078 2079
{
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
2080
	enum pipe pipe;
2081

2082 2083 2084
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

2085
	for_each_pipe(dev_priv, pipe) {
2086 2087
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2088

D
Daniel Vetter 已提交
2089
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2090 2091
			if (IS_IVYBRIDGE(dev_priv))
				ivb_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2092
			else
2093
				hsw_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2094 2095
		}
	}
2096

2097 2098 2099
	I915_WRITE(GEN7_ERR_INT, err_int);
}

2100
static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
2101 2102 2103
{
	u32 serr_int = I915_READ(SERR_INT);

2104 2105 2106
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2107
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2108
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2109 2110

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2111
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2112 2113

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2114
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
2115 2116

	I915_WRITE(SERR_INT, serr_int);
2117 2118
}

2119
static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2120 2121
{
	int pipe;
2122
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2123

2124
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
2125

2126 2127 2128 2129 2130 2131
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2132 2133

	if (pch_iir & SDE_AUX_MASK_CPT)
2134
		dp_aux_irq_handler(dev_priv);
2135 2136

	if (pch_iir & SDE_GMBUS_CPT)
2137
		gmbus_irq_handler(dev_priv);
2138 2139 2140 2141 2142 2143 2144 2145

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2146
		for_each_pipe(dev_priv, pipe)
2147 2148 2149
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2150 2151

	if (pch_iir & SDE_ERROR_CPT)
2152
		cpt_serr_int_handler(dev_priv);
2153 2154
}

2155
static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169
{
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   dig_hotplug_reg, hpd_spt,
2170
				   spt_port_hotplug_long_detect);
2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
				   dig_hotplug_reg, hpd_spt,
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
2185
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2186 2187

	if (pch_iir & SDE_GMBUS_CPT)
2188
		gmbus_irq_handler(dev_priv);
2189 2190
}

2191 2192
static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   ilk_port_hotplug_long_detect);

2204
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2205 2206
}

2207 2208
static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2209
{
2210
	enum pipe pipe;
2211 2212
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

2213
	if (hotplug_trigger)
2214
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
2215 2216

	if (de_iir & DE_AUX_CHANNEL_A)
2217
		dp_aux_irq_handler(dev_priv);
2218 2219

	if (de_iir & DE_GSE)
2220
		intel_opregion_asle_intr(dev_priv);
2221 2222 2223 2224

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2225
	for_each_pipe(dev_priv, pipe) {
2226 2227 2228
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2229

2230
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2231
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2232

2233
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
2234
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2235

2236
		/* plane/pipes map 1:1 on ilk+ */
2237
		if (de_iir & DE_PLANE_FLIP_DONE(pipe))
2238
			intel_finish_page_flip_cs(dev_priv, pipe);
2239 2240 2241 2242 2243 2244
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

2245 2246
		if (HAS_PCH_CPT(dev_priv))
			cpt_irq_handler(dev_priv, pch_iir);
2247
		else
2248
			ibx_irq_handler(dev_priv, pch_iir);
2249 2250 2251 2252 2253

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

2254 2255
	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev_priv);
2256 2257
}

2258 2259
static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2260
{
2261
	enum pipe pipe;
2262 2263
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2264
	if (hotplug_trigger)
2265
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
2266 2267

	if (de_iir & DE_ERR_INT_IVB)
2268
		ivb_err_int_handler(dev_priv);
2269 2270

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
2271
		dp_aux_irq_handler(dev_priv);
2272 2273

	if (de_iir & DE_GSE_IVB)
2274
		intel_opregion_asle_intr(dev_priv);
2275

2276
	for_each_pipe(dev_priv, pipe) {
2277 2278 2279
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2280 2281

		/* plane/pipes map 1:1 on ilk+ */
2282
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
2283
			intel_finish_page_flip_cs(dev_priv, pipe);
2284 2285 2286
	}

	/* check event from PCH */
2287
	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
2288 2289
		u32 pch_iir = I915_READ(SDEIIR);

2290
		cpt_irq_handler(dev_priv, pch_iir);
2291 2292 2293 2294 2295 2296

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2297 2298 2299 2300 2301 2302 2303 2304
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2305
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2306
{
2307
	struct drm_device *dev = arg;
2308
	struct drm_i915_private *dev_priv = to_i915(dev);
2309
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2310
	irqreturn_t ret = IRQ_NONE;
2311

2312 2313 2314
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2315 2316 2317
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

2318 2319 2320
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2321
	POSTING_READ(DEIER);
2322

2323 2324 2325 2326 2327
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2328
	if (!HAS_PCH_NOP(dev_priv)) {
2329 2330 2331 2332
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2333

2334 2335
	/* Find, clear, then process each source of interrupt */

2336
	gt_iir = I915_READ(GTIIR);
2337
	if (gt_iir) {
2338 2339
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2340
		if (INTEL_GEN(dev_priv) >= 6)
2341
			snb_gt_irq_handler(dev_priv, gt_iir);
2342
		else
2343
			ilk_gt_irq_handler(dev_priv, gt_iir);
2344 2345
	}

2346 2347
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2348 2349
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2350 2351
		if (INTEL_GEN(dev_priv) >= 7)
			ivb_display_irq_handler(dev_priv, de_iir);
2352
		else
2353
			ilk_display_irq_handler(dev_priv, de_iir);
2354 2355
	}

2356
	if (INTEL_GEN(dev_priv) >= 6) {
2357 2358 2359 2360
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2361
			gen6_rps_irq_handler(dev_priv, pm_iir);
2362
		}
2363
	}
2364 2365 2366

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2367
	if (!HAS_PCH_NOP(dev_priv)) {
2368 2369 2370
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2371

2372 2373 2374
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	enable_rpm_wakeref_asserts(dev_priv);

2375 2376 2377
	return ret;
}

2378 2379
static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2380
				const u32 hpd[HPD_NUM_PINS])
2381
{
2382
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2383

2384 2385
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2386

2387
	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2388
			   dig_hotplug_reg, hpd,
2389
			   bxt_port_hotplug_long_detect);
2390

2391
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2392 2393
}

2394 2395
static irqreturn_t
gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2396 2397
{
	irqreturn_t ret = IRQ_NONE;
2398
	u32 iir;
2399
	enum pipe pipe;
J
Jesse Barnes 已提交
2400

2401
	if (master_ctl & GEN8_DE_MISC_IRQ) {
2402 2403 2404
		iir = I915_READ(GEN8_DE_MISC_IIR);
		if (iir) {
			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2405
			ret = IRQ_HANDLED;
2406
			if (iir & GEN8_DE_MISC_GSE)
2407
				intel_opregion_asle_intr(dev_priv);
2408 2409
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2410
		}
2411 2412
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2413 2414
	}

2415
	if (master_ctl & GEN8_DE_PORT_IRQ) {
2416 2417 2418
		iir = I915_READ(GEN8_DE_PORT_IIR);
		if (iir) {
			u32 tmp_mask;
2419
			bool found = false;
2420

2421
			I915_WRITE(GEN8_DE_PORT_IIR, iir);
2422
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2423

2424 2425 2426 2427 2428 2429 2430
			tmp_mask = GEN8_AUX_CHANNEL_A;
			if (INTEL_INFO(dev_priv)->gen >= 9)
				tmp_mask |= GEN9_AUX_CHANNEL_B |
					    GEN9_AUX_CHANNEL_C |
					    GEN9_AUX_CHANNEL_D;

			if (iir & tmp_mask) {
2431
				dp_aux_irq_handler(dev_priv);
2432 2433 2434
				found = true;
			}

2435 2436 2437
			if (IS_BROXTON(dev_priv)) {
				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
				if (tmp_mask) {
2438 2439
					bxt_hpd_irq_handler(dev_priv, tmp_mask,
							    hpd_bxt);
2440 2441 2442 2443 2444
					found = true;
				}
			} else if (IS_BROADWELL(dev_priv)) {
				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
				if (tmp_mask) {
2445 2446
					ilk_hpd_irq_handler(dev_priv,
							    tmp_mask, hpd_bdw);
2447 2448
					found = true;
				}
2449 2450
			}

2451 2452
			if (IS_BROXTON(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
				gmbus_irq_handler(dev_priv);
S
Shashank Sharma 已提交
2453 2454 2455
				found = true;
			}

2456
			if (!found)
2457
				DRM_ERROR("Unexpected DE Port interrupt\n");
2458
		}
2459 2460
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2461 2462
	}

2463
	for_each_pipe(dev_priv, pipe) {
2464
		u32 flip_done, fault_errors;
2465

2466 2467
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2468

2469 2470 2471 2472 2473
		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (!iir) {
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
			continue;
		}
2474

2475 2476
		ret = IRQ_HANDLED;
		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2477

2478 2479 2480
		if (iir & GEN8_PIPE_VBLANK &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2481

2482 2483 2484 2485 2486
		flip_done = iir;
		if (INTEL_INFO(dev_priv)->gen >= 9)
			flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
		else
			flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2487

2488
		if (flip_done)
2489
			intel_finish_page_flip_cs(dev_priv, pipe);
2490

2491
		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2492
			hsw_pipe_crc_irq_handler(dev_priv, pipe);
2493

2494 2495
		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2496

2497 2498 2499 2500 2501
		fault_errors = iir;
		if (INTEL_INFO(dev_priv)->gen >= 9)
			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
		else
			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2502

2503 2504 2505 2506
		if (fault_errors)
			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
				  pipe_name(pipe),
				  fault_errors);
2507 2508
	}

2509
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2510
	    master_ctl & GEN8_DE_PCH_IRQ) {
2511 2512 2513 2514 2515
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
2516 2517 2518
		iir = I915_READ(SDEIIR);
		if (iir) {
			I915_WRITE(SDEIIR, iir);
2519
			ret = IRQ_HANDLED;
2520

2521
			if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
2522
				spt_irq_handler(dev_priv, iir);
2523
			else
2524
				cpt_irq_handler(dev_priv, iir);
2525 2526 2527 2528 2529 2530 2531
		} else {
			/*
			 * Like on previous PCH there seems to be something
			 * fishy going on with forwarding PCH interrupts.
			 */
			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
		}
2532 2533
	}

2534 2535 2536 2537 2538 2539
	return ret;
}

static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
2540
	struct drm_i915_private *dev_priv = to_i915(dev);
2541
	u32 master_ctl;
2542
	u32 gt_iir[4] = {};
2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558
	irqreturn_t ret;

	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	/* Find, clear, then process each source of interrupt */
2559 2560
	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
	gen8_gt_irq_handler(dev_priv, gt_iir);
2561 2562
	ret |= gen8_de_irq_handler(dev_priv, master_ctl);

2563 2564
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2565

2566 2567
	enable_rpm_wakeref_asserts(dev_priv);

2568 2569 2570
	return ret;
}

2571
static void i915_error_wake_up(struct drm_i915_private *dev_priv)
2572 2573 2574 2575 2576 2577 2578 2579 2580
{
	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2581
	wake_up_all(&dev_priv->gpu_error.wait_queue);
2582 2583 2584 2585 2586

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);
}

2587
/**
2588
 * i915_reset_and_wakeup - do process context error handling work
2589
 * @dev_priv: i915 device private
2590 2591 2592 2593
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2594
static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
2595
{
2596
	struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
2597 2598 2599
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2600

2601
	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
2602

2603 2604 2605
	DRM_DEBUG_DRIVER("resetting chip\n");
	kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);

2606
	/*
2607 2608 2609 2610 2611
	 * In most cases it's guaranteed that we get here with an RPM
	 * reference held, for example because there is a pending GPU
	 * request that won't finish until the reset is done. This
	 * isn't the case at least when we get here by doing a
	 * simulated reset via debugs, so get an RPM reference.
2612
	 */
2613 2614
	intel_runtime_pm_get(dev_priv);
	intel_prepare_reset(dev_priv);
2615

2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626
	do {
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
		if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
			i915_reset(dev_priv);
			mutex_unlock(&dev_priv->drm.struct_mutex);
		}
2627

2628 2629 2630 2631 2632
		/* We need to wait for anyone holding the lock to wakeup */
	} while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
				     I915_RESET_IN_PROGRESS,
				     TASK_UNINTERRUPTIBLE,
				     HZ));
2633

2634
	intel_finish_reset(dev_priv);
2635
	intel_runtime_pm_put(dev_priv);
2636

2637
	if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
2638 2639
		kobject_uevent_env(kobj,
				   KOBJ_CHANGE, reset_done_event);
2640

2641 2642 2643 2644 2645
	/*
	 * Note: The wake_up also serves as a memory barrier so that
	 * waiters see the updated value of the dev_priv->gpu_error.
	 */
	wake_up_all(&dev_priv->gpu_error.reset_queue);
2646 2647
}

2648 2649 2650 2651
static inline void
i915_err_print_instdone(struct drm_i915_private *dev_priv,
			struct intel_instdone *instdone)
{
2652 2653 2654
	int slice;
	int subslice;

2655 2656 2657 2658 2659 2660 2661 2662 2663 2664
	pr_err("  INSTDONE: 0x%08x\n", instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	pr_err("  SC_INSTDONE: 0x%08x\n", instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

2665 2666 2667 2668 2669 2670 2671
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		pr_err("  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
		       slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		pr_err("  ROW_INSTDONE[%d][%d]: 0x%08x\n",
		       slice, subslice, instdone->row[slice][subslice]);
2672 2673
}

2674
static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
2675
{
2676
	u32 eir;
2677

2678 2679
	if (!IS_GEN2(dev_priv))
		I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
2680

2681 2682 2683 2684
	if (INTEL_GEN(dev_priv) < 4)
		I915_WRITE(IPEIR, I915_READ(IPEIR));
	else
		I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
2685

2686
	I915_WRITE(EIR, I915_READ(EIR));
2687 2688 2689 2690 2691 2692
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
2693
		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
2694 2695 2696
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2697 2698 2699
}

/**
2700
 * i915_handle_error - handle a gpu error
2701
 * @dev_priv: i915 device private
2702
 * @engine_mask: mask representing engines that are hung
2703
 * Do some basic checking of register state at error time and
2704 2705 2706 2707
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
2708
 * @fmt: Error message format string
2709
 */
2710 2711
void i915_handle_error(struct drm_i915_private *dev_priv,
		       u32 engine_mask,
2712
		       const char *fmt, ...)
2713
{
2714 2715
	va_list args;
	char error_msg[80];
2716

2717 2718 2719 2720
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

2721
	i915_capture_error_state(dev_priv, engine_mask, error_msg);
2722
	i915_clear_error_registers(dev_priv);
2723

2724 2725
	if (!engine_mask)
		return;
2726

2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743
	if (test_and_set_bit(I915_RESET_IN_PROGRESS,
			     &dev_priv->gpu_error.flags))
		return;

	/*
	 * Wakeup waiting processes so that the reset function
	 * i915_reset_and_wakeup doesn't deadlock trying to grab
	 * various locks. By bumping the reset counter first, the woken
	 * processes will see a reset in progress and back off,
	 * releasing their locks and then wait for the reset completion.
	 * We must do this for _all_ gpu waiters that might hold locks
	 * that the reset work needs to acquire.
	 *
	 * Note: The wake_up also provides a memory barrier to ensure that the
	 * waiters see the updated value of the reset flags.
	 */
	i915_error_wake_up(dev_priv);
2744

2745
	i915_reset_and_wakeup(dev_priv);
2746 2747
}

2748 2749 2750
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2751
static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
2752
{
2753
	struct drm_i915_private *dev_priv = to_i915(dev);
2754
	unsigned long irqflags;
2755

2756
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2757
	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2758
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2759

2760 2761 2762
	return 0;
}

2763
static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2764
{
2765
	struct drm_i915_private *dev_priv = to_i915(dev);
2766 2767 2768
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2769 2770
	i915_enable_pipestat(dev_priv, pipe,
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
2771 2772 2773 2774 2775
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2776
static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2777
{
2778
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
2779
	unsigned long irqflags;
2780
	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
2781
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2782 2783

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2784
	ilk_enable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2785 2786 2787 2788 2789
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2790
static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2791
{
2792
	struct drm_i915_private *dev_priv = to_i915(dev);
2793 2794 2795
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2796
	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2797
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2798

2799 2800 2801
	return 0;
}

2802 2803 2804
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2805
static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2806
{
2807
	struct drm_i915_private *dev_priv = to_i915(dev);
2808
	unsigned long irqflags;
2809

2810
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2811
	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2812 2813 2814
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2815
static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
2816
{
2817
	struct drm_i915_private *dev_priv = to_i915(dev);
2818 2819 2820
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2821 2822
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2823 2824 2825
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2826
static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2827
{
2828
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
2829
	unsigned long irqflags;
2830
	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
2831
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2832 2833

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2834
	ilk_disable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2835 2836 2837
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2838
static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2839
{
2840
	struct drm_i915_private *dev_priv = to_i915(dev);
2841 2842 2843
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2844
	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2845 2846 2847
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2848
static bool
2849
ipehr_is_semaphore_wait(struct intel_engine_cs *engine, u32 ipehr)
2850
{
2851
	if (INTEL_GEN(engine->i915) >= 8) {
2852
		return (ipehr >> 23) == 0x1c;
2853 2854 2855 2856 2857 2858 2859
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2860
static struct intel_engine_cs *
2861 2862
semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr,
				 u64 offset)
2863
{
2864
	struct drm_i915_private *dev_priv = engine->i915;
2865
	struct intel_engine_cs *signaller;
2866
	enum intel_engine_id id;
2867

2868
	if (INTEL_GEN(dev_priv) >= 8) {
2869
		for_each_engine(signaller, dev_priv, id) {
2870
			if (engine == signaller)
2871 2872
				continue;

2873
			if (offset == signaller->semaphore.signal_ggtt[engine->hw_id])
2874 2875
				return signaller;
		}
2876 2877 2878
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

2879
		for_each_engine(signaller, dev_priv, id) {
2880
			if(engine == signaller)
2881 2882
				continue;

2883
			if (sync_bits == signaller->semaphore.mbox.wait[engine->hw_id])
2884 2885 2886 2887
				return signaller;
		}
	}

2888 2889
	DRM_DEBUG_DRIVER("No signaller ring found for %s, ipehr 0x%08x, offset 0x%016llx\n",
			 engine->name, ipehr, offset);
2890

2891
	return ERR_PTR(-ENODEV);
2892 2893
}

2894
static struct intel_engine_cs *
2895
semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno)
2896
{
2897
	struct drm_i915_private *dev_priv = engine->i915;
2898
	void __iomem *vaddr;
2899
	u32 cmd, ipehr, head;
2900 2901
	u64 offset = 0;
	int i, backwards;
2902

2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919
	/*
	 * This function does not support execlist mode - any attempt to
	 * proceed further into this function will result in a kernel panic
	 * when dereferencing ring->buffer, which is not set up in execlist
	 * mode.
	 *
	 * The correct way of doing it would be to derive the currently
	 * executing ring buffer from the current context, which is derived
	 * from the currently running request. Unfortunately, to get the
	 * current request we would have to grab the struct_mutex before doing
	 * anything else, which would be ill-advised since some other thread
	 * might have grabbed it already and managed to hang itself, causing
	 * the hang checker to deadlock.
	 *
	 * Therefore, this function does not support execlist mode in its
	 * current form. Just return NULL and move on.
	 */
2920
	if (engine->buffer == NULL)
2921 2922
		return NULL;

2923
	ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
2924
	if (!ipehr_is_semaphore_wait(engine, ipehr))
2925
		return NULL;
2926

2927 2928 2929
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2930 2931
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2932 2933
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2934
	 */
2935
	head = I915_READ_HEAD(engine) & HEAD_ADDR;
2936
	backwards = (INTEL_GEN(dev_priv) >= 8) ? 5 : 4;
2937
	vaddr = (void __iomem *)engine->buffer->vaddr;
2938

2939
	for (i = backwards; i; --i) {
2940 2941 2942 2943 2944
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2945
		head &= engine->buffer->size - 1;
2946 2947

		/* This here seems to blow up */
2948
		cmd = ioread32(vaddr + head);
2949 2950 2951
		if (cmd == ipehr)
			break;

2952 2953
		head -= 4;
	}
2954

2955 2956
	if (!i)
		return NULL;
2957

2958
	*seqno = ioread32(vaddr + head + 4) + 1;
2959
	if (INTEL_GEN(dev_priv) >= 8) {
2960
		offset = ioread32(vaddr + head + 12);
2961
		offset <<= 32;
2962
		offset |= ioread32(vaddr + head + 8);
2963
	}
2964
	return semaphore_wait_to_signaller_ring(engine, ipehr, offset);
2965 2966
}

2967
static int semaphore_passed(struct intel_engine_cs *engine)
2968
{
2969
	struct drm_i915_private *dev_priv = engine->i915;
2970
	struct intel_engine_cs *signaller;
2971
	u32 seqno;
2972

2973
	engine->hangcheck.deadlock++;
2974

2975
	signaller = semaphore_waits_for(engine, &seqno);
2976 2977 2978
	if (signaller == NULL)
		return -1;

2979 2980 2981
	if (IS_ERR(signaller))
		return 0;

2982
	/* Prevent pathological recursion due to driver bugs */
2983
	if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES)
2984 2985
		return -1;

2986
	if (i915_seqno_passed(intel_engine_get_seqno(signaller), seqno))
2987 2988
		return 1;

2989 2990 2991
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2992 2993 2994
		return -1;

	return 0;
2995 2996 2997 2998
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2999
	struct intel_engine_cs *engine;
3000
	enum intel_engine_id id;
3001

3002
	for_each_engine(engine, dev_priv, id)
3003
		engine->hangcheck.deadlock = 0;
3004 3005
}

3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016
static bool instdone_unchanged(u32 current_instdone, u32 *old_instdone)
{
	u32 tmp = current_instdone | *old_instdone;
	bool unchanged;

	unchanged = tmp == *old_instdone;
	*old_instdone |= tmp;

	return unchanged;
}

3017
static bool subunits_stuck(struct intel_engine_cs *engine)
3018
{
3019 3020 3021
	struct drm_i915_private *dev_priv = engine->i915;
	struct intel_instdone instdone;
	struct intel_instdone *accu_instdone = &engine->hangcheck.instdone;
3022
	bool stuck;
3023 3024
	int slice;
	int subslice;
3025

3026
	if (engine->id != RCS)
3027 3028
		return true;

3029
	intel_engine_get_instdone(engine, &instdone);
3030

3031 3032 3033 3034 3035
	/* There might be unstable subunit states even when
	 * actual head is not moving. Filter out the unstable ones by
	 * accumulating the undone -> done transitions and only
	 * consider those as progress.
	 */
3036 3037 3038 3039
	stuck = instdone_unchanged(instdone.instdone,
				   &accu_instdone->instdone);
	stuck &= instdone_unchanged(instdone.slice_common,
				    &accu_instdone->slice_common);
3040 3041 3042 3043 3044 3045 3046

	for_each_instdone_slice_subslice(dev_priv, slice, subslice) {
		stuck &= instdone_unchanged(instdone.sampler[slice][subslice],
					    &accu_instdone->sampler[slice][subslice]);
		stuck &= instdone_unchanged(instdone.row[slice][subslice],
					    &accu_instdone->row[slice][subslice]);
	}
3047 3048 3049 3050

	return stuck;
}

3051
static enum intel_engine_hangcheck_action
3052
head_stuck(struct intel_engine_cs *engine, u64 acthd)
3053
{
3054
	if (acthd != engine->hangcheck.acthd) {
3055 3056

		/* Clear subunit states on head movement */
3057
		memset(&engine->hangcheck.instdone, 0,
3058
		       sizeof(engine->hangcheck.instdone));
3059

3060
		return HANGCHECK_ACTIVE;
3061
	}
3062

3063
	if (!subunits_stuck(engine))
3064 3065 3066 3067 3068
		return HANGCHECK_ACTIVE;

	return HANGCHECK_HUNG;
}

3069 3070
static enum intel_engine_hangcheck_action
engine_stuck(struct intel_engine_cs *engine, u64 acthd)
3071
{
3072
	struct drm_i915_private *dev_priv = engine->i915;
3073
	enum intel_engine_hangcheck_action ha;
3074 3075
	u32 tmp;

3076
	ha = head_stuck(engine, acthd);
3077 3078 3079
	if (ha != HANGCHECK_HUNG)
		return ha;

3080
	if (IS_GEN2(dev_priv))
3081
		return HANGCHECK_HUNG;
3082 3083 3084 3085 3086 3087

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
3088
	tmp = I915_READ_CTL(engine);
3089
	if (tmp & RING_WAIT) {
3090
		i915_handle_error(dev_priv, 0,
3091
				  "Kicking stuck wait on %s",
3092 3093
				  engine->name);
		I915_WRITE_CTL(engine, tmp);
3094
		return HANGCHECK_KICK;
3095 3096
	}

3097
	if (INTEL_GEN(dev_priv) >= 6 && tmp & RING_WAIT_SEMAPHORE) {
3098
		switch (semaphore_passed(engine)) {
3099
		default:
3100
			return HANGCHECK_HUNG;
3101
		case 1:
3102
			i915_handle_error(dev_priv, 0,
3103
					  "Kicking stuck semaphore on %s",
3104 3105
					  engine->name);
			I915_WRITE_CTL(engine, tmp);
3106
			return HANGCHECK_KICK;
3107
		case 0:
3108
			return HANGCHECK_WAIT;
3109
		}
3110
	}
3111

3112
	return HANGCHECK_HUNG;
3113 3114
}

3115
/*
B
Ben Gamari 已提交
3116
 * This is called when the chip hasn't reported back with completed
3117 3118 3119 3120 3121
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
3122
 */
3123
static void i915_hangcheck_elapsed(struct work_struct *work)
B
Ben Gamari 已提交
3124
{
3125 3126 3127
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     gpu_error.hangcheck_work.work);
3128
	struct intel_engine_cs *engine;
3129
	enum intel_engine_id id;
3130 3131
	unsigned int hung = 0, stuck = 0;
	int busy_count = 0;
3132 3133 3134
#define BUSY 1
#define KICK 5
#define HUNG 20
3135
#define ACTIVE_DECAY 15
3136

3137
	if (!i915.enable_hangcheck)
3138 3139
		return;

3140
	if (!READ_ONCE(dev_priv->gt.awake))
3141
		return;
3142

3143 3144 3145 3146 3147 3148
	/* As enabling the GPU requires fairly extensive mmio access,
	 * periodically arm the mmio checker to see if we are triggering
	 * any invalid access.
	 */
	intel_uncore_arm_unclaimed_mmio_detection(dev_priv);

3149
	for_each_engine(engine, dev_priv, id) {
3150
		bool busy = intel_engine_has_waiter(engine);
3151 3152
		u64 acthd;
		u32 seqno;
3153
		u32 submit;
3154

3155 3156
		semaphore_clear_deadlocks(dev_priv);

3157 3158 3159 3160 3161 3162 3163 3164 3165 3166
		/* We don't strictly need an irq-barrier here, as we are not
		 * serving an interrupt request, be paranoid in case the
		 * barrier has side-effects (such as preventing a broken
		 * cacheline snoop) and so be sure that we can see the seqno
		 * advance. If the seqno should stick, due to a stale
		 * cacheline, we would erroneously declare the GPU hung.
		 */
		if (engine->irq_seqno_barrier)
			engine->irq_seqno_barrier(engine);

3167
		acthd = intel_engine_get_active_head(engine);
3168
		seqno = intel_engine_get_seqno(engine);
3169
		submit = READ_ONCE(engine->last_submitted_seqno);
3170

3171
		if (engine->hangcheck.seqno == seqno) {
3172
			if (i915_seqno_passed(seqno, submit)) {
3173
				engine->hangcheck.action = HANGCHECK_IDLE;
3174
			} else {
3175
				/* We always increment the hangcheck score
3176
				 * if the engine is busy and still processing
3177 3178 3179 3180
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
3181 3182
				 * engine is in a legitimate wait for another
				 * engine. In that case the waiting engine is a
3183 3184 3185 3186 3187 3188 3189
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
3190 3191
				engine->hangcheck.action =
					engine_stuck(engine, acthd);
3192

3193
				switch (engine->hangcheck.action) {
3194
				case HANGCHECK_IDLE:
3195
				case HANGCHECK_WAIT:
3196
					break;
3197
				case HANGCHECK_ACTIVE:
3198
					engine->hangcheck.score += BUSY;
3199
					break;
3200
				case HANGCHECK_KICK:
3201
					engine->hangcheck.score += KICK;
3202
					break;
3203
				case HANGCHECK_HUNG:
3204
					engine->hangcheck.score += HUNG;
3205 3206
					break;
				}
3207
			}
3208 3209 3210 3211 3212 3213

			if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
				hung |= intel_engine_flag(engine);
				if (engine->hangcheck.action != HANGCHECK_HUNG)
					stuck |= intel_engine_flag(engine);
			}
3214
		} else {
3215
			engine->hangcheck.action = HANGCHECK_ACTIVE;
3216

3217 3218 3219
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
3220 3221 3222 3223
			if (engine->hangcheck.score > 0)
				engine->hangcheck.score -= ACTIVE_DECAY;
			if (engine->hangcheck.score < 0)
				engine->hangcheck.score = 0;
3224

3225
			/* Clear head and subunit states on seqno movement */
3226
			acthd = 0;
3227

3228
			memset(&engine->hangcheck.instdone, 0,
3229
			       sizeof(engine->hangcheck.instdone));
3230 3231
		}

3232 3233
		engine->hangcheck.seqno = seqno;
		engine->hangcheck.acthd = acthd;
3234
		busy_count += busy;
3235
	}
3236

3237 3238
	if (hung) {
		char msg[80];
3239
		unsigned int tmp;
3240
		int len;
3241

3242 3243 3244 3245 3246 3247 3248
		/* If some rings hung but others were still busy, only
		 * blame the hanging rings in the synopsis.
		 */
		if (stuck != hung)
			hung &= ~stuck;
		len = scnprintf(msg, sizeof(msg),
				"%s on ", stuck == hung ? "No progress" : "Hang");
3249
		for_each_engine_masked(engine, dev_priv, hung, tmp)
3250 3251 3252 3253 3254 3255
			len += scnprintf(msg + len, sizeof(msg) - len,
					 "%s, ", engine->name);
		msg[len-2] = '\0';

		return i915_handle_error(dev_priv, hung, msg);
	}
B
Ben Gamari 已提交
3256

3257
	/* Reset timer in case GPU hangs without another request being added */
3258
	if (busy_count)
3259
		i915_queue_hangcheck(dev_priv);
3260 3261
}

3262
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3263
{
3264
	struct drm_i915_private *dev_priv = to_i915(dev);
P
Paulo Zanoni 已提交
3265

3266
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
3267 3268
		return;

3269
	GEN5_IRQ_RESET(SDE);
3270

3271
	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3272
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3273
}
3274

P
Paulo Zanoni 已提交
3275 3276 3277 3278 3279 3280 3281 3282 3283 3284
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
3285
	struct drm_i915_private *dev_priv = to_i915(dev);
P
Paulo Zanoni 已提交
3286

3287
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
3288 3289 3290
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3291 3292 3293 3294
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3295
static void gen5_gt_irq_reset(struct drm_device *dev)
3296
{
3297
	struct drm_i915_private *dev_priv = to_i915(dev);
3298

3299
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3300
	if (INTEL_INFO(dev)->gen >= 6)
3301
		GEN5_IRQ_RESET(GEN6_PM);
3302 3303
}

3304 3305 3306 3307
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

3308 3309 3310 3311 3312
	if (IS_CHERRYVIEW(dev_priv))
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
	else
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);

3313
	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
3314 3315
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

3316 3317 3318 3319 3320 3321
	for_each_pipe(dev_priv, pipe) {
		I915_WRITE(PIPESTAT(pipe),
			   PIPE_FIFO_UNDERRUN_STATUS |
			   PIPESTAT_INT_STATUS_MASK);
		dev_priv->pipestat_irq_mask[pipe] = 0;
	}
3322 3323

	GEN5_IRQ_RESET(VLV_);
3324
	dev_priv->irq_mask = ~0;
3325 3326
}

3327 3328 3329
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
3330
	u32 enable_mask;
3331 3332 3333 3334 3335 3336 3337 3338 3339
	enum pipe pipe;

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);

3340 3341 3342
	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3343
	if (IS_CHERRYVIEW(dev_priv))
3344
		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3345 3346 3347

	WARN_ON(dev_priv->irq_mask != ~0);

3348 3349 3350
	dev_priv->irq_mask = ~enable_mask;

	GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
3351 3352 3353 3354 3355 3356
}

/* drm_dma.h hooks
*/
static void ironlake_irq_reset(struct drm_device *dev)
{
3357
	struct drm_i915_private *dev_priv = to_i915(dev);
3358 3359 3360 3361

	I915_WRITE(HWSTAM, 0xffffffff);

	GEN5_IRQ_RESET(DE);
3362
	if (IS_GEN7(dev_priv))
3363 3364 3365 3366 3367 3368 3369
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);

	gen5_gt_irq_reset(dev);

	ibx_irq_reset(dev);
}

J
Jesse Barnes 已提交
3370 3371
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3372
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
3373

3374 3375 3376
	I915_WRITE(VLV_MASTER_IER, 0);
	POSTING_READ(VLV_MASTER_IER);

3377
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3378

3379
	spin_lock_irq(&dev_priv->irq_lock);
3380 3381
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3382
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3383 3384
}

3385 3386 3387 3388 3389 3390 3391 3392
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3393
static void gen8_irq_reset(struct drm_device *dev)
3394
{
3395
	struct drm_i915_private *dev_priv = to_i915(dev);
3396 3397 3398 3399 3400
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3401
	gen8_gt_irq_reset(dev_priv);
3402

3403
	for_each_pipe(dev_priv, pipe)
3404 3405
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3406
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3407

3408 3409 3410
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3411

3412
	if (HAS_PCH_SPLIT(dev_priv))
3413
		ibx_irq_reset(dev);
3414
}
3415

3416 3417
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
3418
{
3419
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3420
	enum pipe pipe;
3421

3422
	spin_lock_irq(&dev_priv->irq_lock);
3423 3424 3425 3426
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
				  dev_priv->de_irq_mask[pipe],
				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
3427
	spin_unlock_irq(&dev_priv->irq_lock);
3428 3429
}

3430 3431 3432
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
{
3433 3434
	enum pipe pipe;

3435
	spin_lock_irq(&dev_priv->irq_lock);
3436 3437
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3438 3439 3440
	spin_unlock_irq(&dev_priv->irq_lock);

	/* make sure we're done processing display irqs */
3441
	synchronize_irq(dev_priv->drm.irq);
3442 3443
}

3444 3445
static void cherryview_irq_preinstall(struct drm_device *dev)
{
3446
	struct drm_i915_private *dev_priv = to_i915(dev);
3447 3448 3449 3450

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3451
	gen8_gt_irq_reset(dev_priv);
3452 3453 3454

	GEN5_IRQ_RESET(GEN8_PCU_);

3455
	spin_lock_irq(&dev_priv->irq_lock);
3456 3457
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3458
	spin_unlock_irq(&dev_priv->irq_lock);
3459 3460
}

3461
static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
3462 3463 3464 3465 3466
				  const u32 hpd[HPD_NUM_PINS])
{
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

3467
	for_each_intel_encoder(&dev_priv->drm, encoder)
3468 3469 3470 3471 3472 3473
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

3474
static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
3475
{
3476
	u32 hotplug_irqs, hotplug, enabled_irqs;
3477

3478
	if (HAS_PCH_IBX(dev_priv)) {
3479
		hotplug_irqs = SDE_HOTPLUG_MASK;
3480
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
3481
	} else {
3482
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3483
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
3484
	}
3485

3486
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3487 3488 3489

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
3490 3491
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
3492
	 */
3493 3494 3495 3496 3497
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3498 3499 3500 3501
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
3502
	if (HAS_PCH_LPT_LP(dev_priv))
3503
		hotplug |= PORTA_HOTPLUG_ENABLE;
3504
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3505
}
X
Xiong Zhang 已提交
3506

3507
static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3508 3509 3510 3511
{
	u32 hotplug_irqs, hotplug, enabled_irqs;

	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3512
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
3513 3514 3515 3516 3517 3518

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
3519
		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
3520 3521 3522 3523 3524
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3525 3526
}

3527
static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3528 3529 3530
{
	u32 hotplug_irqs, hotplug, enabled_irqs;

3531
	if (INTEL_GEN(dev_priv) >= 8) {
3532
		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3533
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
3534 3535

		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3536
	} else if (INTEL_GEN(dev_priv) >= 7) {
3537
		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3538
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
3539 3540

		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3541 3542
	} else {
		hotplug_irqs = DE_DP_A_HOTPLUG;
3543
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3544

3545 3546
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
	}
3547 3548 3549 3550

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
3551
	 * The pulse duration bits are reserved on HSW+.
3552 3553 3554 3555 3556 3557
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);

3558
	ibx_hpd_irq_setup(dev_priv);
3559 3560
}

3561
static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3562
{
3563
	u32 hotplug_irqs, hotplug, enabled_irqs;
3564

3565
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3566
	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3567

3568
	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3569

3570 3571 3572
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
		PORTA_HOTPLUG_ENABLE;
3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592

	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
		      hotplug, enabled_irqs);
	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;

	/*
	 * For BXT invert bit has to be set based on AOB design
	 * for HPD detection logic, update it based on VBT fields.
	 */

	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
		hotplug |= BXT_DDIA_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
		hotplug |= BXT_DDIB_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
		hotplug |= BXT_DDIC_HPD_INVERT;

3593
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3594 3595
}

P
Paulo Zanoni 已提交
3596 3597
static void ibx_irq_postinstall(struct drm_device *dev)
{
3598
	struct drm_i915_private *dev_priv = to_i915(dev);
3599
	u32 mask;
3600

3601
	if (HAS_PCH_NOP(dev_priv))
D
Daniel Vetter 已提交
3602 3603
		return;

3604
	if (HAS_PCH_IBX(dev_priv))
3605
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3606
	else
3607
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3608

3609
	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
P
Paulo Zanoni 已提交
3610 3611 3612
	I915_WRITE(SDEIMR, ~mask);
}

3613 3614
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
3615
	struct drm_i915_private *dev_priv = to_i915(dev);
3616 3617 3618 3619 3620
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3621
	if (HAS_L3_DPF(dev_priv)) {
3622
		/* L3 parity interrupt is always unmasked. */
3623 3624
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
		gt_irqs |= GT_PARITY_ERROR(dev_priv);
3625 3626 3627
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
3628
	if (IS_GEN5(dev_priv)) {
3629
		gt_irqs |= ILK_BSD_USER_INTERRUPT;
3630 3631 3632 3633
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3634
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3635 3636

	if (INTEL_INFO(dev)->gen >= 6) {
3637 3638 3639 3640
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3641
		if (HAS_VEBOX(dev_priv)) {
3642
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3643 3644
			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
		}
3645

3646 3647
		dev_priv->pm_imr = 0xffffffff;
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
3648 3649 3650
	}
}

3651
static int ironlake_irq_postinstall(struct drm_device *dev)
3652
{
3653
	struct drm_i915_private *dev_priv = to_i915(dev);
3654 3655 3656 3657 3658 3659
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3660
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3661
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3662 3663
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3664 3665 3666
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3667 3668 3669
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3670 3671 3672
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3673
	}
3674

3675
	dev_priv->irq_mask = ~display_mask;
3676

3677 3678
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3679 3680
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3681
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3682

3683
	gen5_gt_irq_postinstall(dev);
3684

P
Paulo Zanoni 已提交
3685
	ibx_irq_postinstall(dev);
3686

3687
	if (IS_IRONLAKE_M(dev_priv)) {
3688 3689 3690
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3691 3692
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3693
		spin_lock_irq(&dev_priv->irq_lock);
3694
		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3695
		spin_unlock_irq(&dev_priv->irq_lock);
3696 3697
	}

3698 3699 3700
	return 0;
}

3701 3702 3703 3704 3705 3706 3707 3708 3709
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3710 3711
	if (intel_irqs_enabled(dev_priv)) {
		vlv_display_irq_reset(dev_priv);
3712
		vlv_display_irq_postinstall(dev_priv);
3713
	}
3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3725
	if (intel_irqs_enabled(dev_priv))
3726
		vlv_display_irq_reset(dev_priv);
3727 3728
}

3729 3730 3731

static int valleyview_irq_postinstall(struct drm_device *dev)
{
3732
	struct drm_i915_private *dev_priv = to_i915(dev);
3733

3734
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3735

3736
	spin_lock_irq(&dev_priv->irq_lock);
3737 3738
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3739 3740
	spin_unlock_irq(&dev_priv->irq_lock);

J
Jesse Barnes 已提交
3741
	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3742
	POSTING_READ(VLV_MASTER_IER);
3743 3744 3745 3746

	return 0;
}

3747 3748 3749 3750 3751
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3752 3753 3754
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3755
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3756 3757 3758
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3759
		0,
3760 3761
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3762 3763
		};

3764 3765 3766
	if (HAS_L3_DPF(dev_priv))
		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;

3767 3768
	dev_priv->pm_ier = 0x0;
	dev_priv->pm_imr = ~dev_priv->pm_ier;
3769 3770
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3771 3772
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
3773
	 * is enabled/disabled. Same wil be the case for GuC interrupts.
3774
	 */
3775
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
3776
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3777 3778 3779 3780
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3781 3782
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3783 3784
	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
	u32 de_port_enables;
3785
	u32 de_misc_masked = GEN8_DE_MISC_GSE;
3786
	enum pipe pipe;
3787

3788
	if (INTEL_INFO(dev_priv)->gen >= 9) {
3789 3790
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3791 3792
		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
				  GEN9_AUX_CHANNEL_D;
S
Shashank Sharma 已提交
3793
		if (IS_BROXTON(dev_priv))
3794 3795
			de_port_masked |= BXT_DE_PORT_GMBUS;
	} else {
3796 3797
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3798
	}
3799 3800 3801 3802

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3803
	de_port_enables = de_port_masked;
3804 3805 3806
	if (IS_BROXTON(dev_priv))
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3807 3808
		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;

3809 3810 3811
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3812

3813
	for_each_pipe(dev_priv, pipe)
3814
		if (intel_display_power_is_enabled(dev_priv,
3815 3816 3817 3818
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3819

3820
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3821
	GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
3822 3823 3824 3825
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
3826
	struct drm_i915_private *dev_priv = to_i915(dev);
3827

3828
	if (HAS_PCH_SPLIT(dev_priv))
3829
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
3830

3831 3832 3833
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

3834
	if (HAS_PCH_SPLIT(dev_priv))
3835
		ibx_irq_postinstall(dev);
3836

3837
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3838 3839 3840 3841 3842
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3843 3844
static int cherryview_irq_postinstall(struct drm_device *dev)
{
3845
	struct drm_i915_private *dev_priv = to_i915(dev);
3846 3847 3848

	gen8_gt_irq_postinstall(dev_priv);

3849
	spin_lock_irq(&dev_priv->irq_lock);
3850 3851
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3852 3853
	spin_unlock_irq(&dev_priv->irq_lock);

3854
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3855 3856 3857 3858 3859
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3860 3861
static void gen8_irq_uninstall(struct drm_device *dev)
{
3862
	struct drm_i915_private *dev_priv = to_i915(dev);
3863 3864 3865 3866

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3867
	gen8_irq_reset(dev);
3868 3869
}

J
Jesse Barnes 已提交
3870 3871
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3872
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
3873 3874 3875 3876

	if (!dev_priv)
		return;

3877
	I915_WRITE(VLV_MASTER_IER, 0);
3878
	POSTING_READ(VLV_MASTER_IER);
3879

3880 3881
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3882
	I915_WRITE(HWSTAM, 0xffffffff);
3883

3884
	spin_lock_irq(&dev_priv->irq_lock);
3885 3886
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3887
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3888 3889
}

3890 3891
static void cherryview_irq_uninstall(struct drm_device *dev)
{
3892
	struct drm_i915_private *dev_priv = to_i915(dev);
3893 3894 3895 3896 3897 3898 3899

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3900
	gen8_gt_irq_reset(dev_priv);
3901

3902
	GEN5_IRQ_RESET(GEN8_PCU_);
3903

3904
	spin_lock_irq(&dev_priv->irq_lock);
3905 3906
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3907
	spin_unlock_irq(&dev_priv->irq_lock);
3908 3909
}

3910
static void ironlake_irq_uninstall(struct drm_device *dev)
3911
{
3912
	struct drm_i915_private *dev_priv = to_i915(dev);
3913 3914 3915 3916

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3917
	ironlake_irq_reset(dev);
3918 3919
}

3920
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3921
{
3922
	struct drm_i915_private *dev_priv = to_i915(dev);
3923
	int pipe;
3924

3925
	for_each_pipe(dev_priv, pipe)
3926
		I915_WRITE(PIPESTAT(pipe), 0);
3927 3928 3929
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3930 3931 3932 3933
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3934
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3935 3936 3937 3938 3939 3940 3941 3942 3943

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3944
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
C
Chris Wilson 已提交
3945 3946 3947 3948 3949 3950 3951 3952
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3953 3954
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3955
	spin_lock_irq(&dev_priv->irq_lock);
3956 3957
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3958
	spin_unlock_irq(&dev_priv->irq_lock);
3959

C
Chris Wilson 已提交
3960 3961 3962
	return 0;
}

3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
			       int plane, int pipe, u32 iir)
{
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!intel_pipe_handle_vblank(dev_priv, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		goto check_page_flip;

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
		goto check_page_flip;

	intel_finish_page_flip_cs(dev_priv, pipe);
	return true;

check_page_flip:
	intel_check_page_flip(dev_priv, pipe);
	return false;
}

3994
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3995
{
3996
	struct drm_device *dev = arg;
3997
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3998 3999 4000 4001 4002 4003
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4004
	irqreturn_t ret;
C
Chris Wilson 已提交
4005

4006 4007 4008
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4009 4010 4011 4012
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	ret = IRQ_NONE;
C
Chris Wilson 已提交
4013 4014
	iir = I915_READ16(IIR);
	if (iir == 0)
4015
		goto out;
C
Chris Wilson 已提交
4016 4017 4018 4019 4020 4021 4022

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4023
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
4024
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4025
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
4026

4027
		for_each_pipe(dev_priv, pipe) {
4028
			i915_reg_t reg = PIPESTAT(pipe);
C
Chris Wilson 已提交
4029 4030 4031 4032 4033
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
4034
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
4035 4036
				I915_WRITE(reg, pipe_stats[pipe]);
		}
4037
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
4038 4039 4040 4041 4042

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4043
			notify_ring(dev_priv->engine[RCS]);
C
Chris Wilson 已提交
4044

4045
		for_each_pipe(dev_priv, pipe) {
4046 4047 4048 4049 4050 4051 4052
			int plane = pipe;
			if (HAS_FBC(dev_priv))
				plane = !plane;

			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
			    i8xx_handle_vblank(dev_priv, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
4053

4054
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4055
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4056

4057 4058 4059
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4060
		}
C
Chris Wilson 已提交
4061 4062 4063

		iir = new_iir;
	}
4064 4065 4066 4067
	ret = IRQ_HANDLED;

out:
	enable_rpm_wakeref_asserts(dev_priv);
C
Chris Wilson 已提交
4068

4069
	return ret;
C
Chris Wilson 已提交
4070 4071 4072 4073
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
4074
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
4075 4076
	int pipe;

4077
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
4078 4079 4080 4081 4082 4083 4084 4085 4086
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

4087 4088
static void i915_irq_preinstall(struct drm_device * dev)
{
4089
	struct drm_i915_private *dev_priv = to_i915(dev);
4090 4091 4092
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
4093
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4094 4095 4096
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4097
	I915_WRITE16(HWSTAM, 0xeffe);
4098
	for_each_pipe(dev_priv, pipe)
4099 4100 4101 4102 4103 4104 4105 4106
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
4107
	struct drm_i915_private *dev_priv = to_i915(dev);
4108
	u32 enable_mask;
4109

4110 4111 4112 4113 4114 4115 4116 4117
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4118
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4119 4120 4121 4122 4123 4124 4125

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

4126
	if (I915_HAS_HOTPLUG(dev)) {
4127
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4128 4129
		POSTING_READ(PORT_HOTPLUG_EN);

4130 4131 4132 4133 4134 4135 4136 4137 4138 4139
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4140
	i915_enable_asle_pipestat(dev_priv);
4141

4142 4143
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4144
	spin_lock_irq(&dev_priv->irq_lock);
4145 4146
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4147
	spin_unlock_irq(&dev_priv->irq_lock);
4148

4149 4150 4151
	return 0;
}

4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
			       int plane, int pipe, u32 iir)
{
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!intel_pipe_handle_vblank(dev_priv, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		goto check_page_flip;

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
		goto check_page_flip;

	intel_finish_page_flip_cs(dev_priv, pipe);
	return true;

check_page_flip:
	intel_check_page_flip(dev_priv, pipe);
	return false;
}

4183
static irqreturn_t i915_irq_handler(int irq, void *arg)
4184
{
4185
	struct drm_device *dev = arg;
4186
	struct drm_i915_private *dev_priv = to_i915(dev);
4187
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
4188 4189 4190 4191
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
4192

4193 4194 4195
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4196 4197 4198
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4199
	iir = I915_READ(IIR);
4200 4201
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
4202
		bool blc_event = false;
4203 4204 4205 4206 4207 4208

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4209
		spin_lock(&dev_priv->irq_lock);
4210
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4211
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4212

4213
		for_each_pipe(dev_priv, pipe) {
4214
			i915_reg_t reg = PIPESTAT(pipe);
4215 4216
			pipe_stats[pipe] = I915_READ(reg);

4217
			/* Clear the PIPE*STAT regs before the IIR */
4218 4219
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4220
				irq_received = true;
4221 4222
			}
		}
4223
		spin_unlock(&dev_priv->irq_lock);
4224 4225 4226 4227 4228

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
4229
		if (I915_HAS_HOTPLUG(dev_priv) &&
4230 4231 4232
		    iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
4233
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4234
		}
4235

4236
		I915_WRITE(IIR, iir & ~flip_mask);
4237 4238 4239
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4240
			notify_ring(dev_priv->engine[RCS]);
4241

4242
		for_each_pipe(dev_priv, pipe) {
4243 4244 4245 4246 4247 4248 4249
			int plane = pipe;
			if (HAS_FBC(dev_priv))
				plane = !plane;

			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
			    i915_handle_vblank(dev_priv, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4250 4251 4252

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4253 4254

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4255
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4256

4257 4258 4259
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4260 4261 4262
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4263
			intel_opregion_asle_intr(dev_priv);
4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
4280
		ret = IRQ_HANDLED;
4281
		iir = new_iir;
4282
	} while (iir & ~flip_mask);
4283

4284 4285
	enable_rpm_wakeref_asserts(dev_priv);

4286 4287 4288 4289 4290
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
4291
	struct drm_i915_private *dev_priv = to_i915(dev);
4292 4293 4294
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
4295
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4296 4297 4298
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4299
	I915_WRITE16(HWSTAM, 0xffff);
4300
	for_each_pipe(dev_priv, pipe) {
4301
		/* Clear enable bits; then clear status bits */
4302
		I915_WRITE(PIPESTAT(pipe), 0);
4303 4304
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
4305 4306 4307 4308 4309 4310 4311 4312
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4313
	struct drm_i915_private *dev_priv = to_i915(dev);
4314 4315
	int pipe;

4316
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4317
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4318 4319

	I915_WRITE(HWSTAM, 0xeffe);
4320
	for_each_pipe(dev_priv, pipe)
4321 4322 4323 4324 4325 4326 4327 4328
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4329
	struct drm_i915_private *dev_priv = to_i915(dev);
4330
	u32 enable_mask;
4331 4332 4333
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
4334
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4335
			       I915_DISPLAY_PORT_INTERRUPT |
4336 4337 4338 4339 4340 4341 4342
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4343 4344
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4345 4346
	enable_mask |= I915_USER_INTERRUPT;

4347
	if (IS_G4X(dev_priv))
4348
		enable_mask |= I915_BSD_USER_INTERRUPT;
4349

4350 4351
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4352
	spin_lock_irq(&dev_priv->irq_lock);
4353 4354 4355
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4356
	spin_unlock_irq(&dev_priv->irq_lock);
4357 4358 4359 4360 4361

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
4362
	if (IS_G4X(dev_priv)) {
4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4377
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4378 4379
	POSTING_READ(PORT_HOTPLUG_EN);

4380
	i915_enable_asle_pipestat(dev_priv);
4381 4382 4383 4384

	return 0;
}

4385
static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
4386 4387 4388
{
	u32 hotplug_en;

4389 4390
	assert_spin_locked(&dev_priv->irq_lock);

4391 4392
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
4393
	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4394 4395 4396 4397
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
4398
	if (IS_G4X(dev_priv))
4399 4400 4401 4402
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
4403
	i915_hotplug_interrupt_update_locked(dev_priv,
4404 4405 4406 4407
					     HOTPLUG_INT_EN_MASK |
					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
					     hotplug_en);
4408 4409
}

4410
static irqreturn_t i965_irq_handler(int irq, void *arg)
4411
{
4412
	struct drm_device *dev = arg;
4413
	struct drm_i915_private *dev_priv = to_i915(dev);
4414 4415 4416
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4417 4418 4419
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4420

4421 4422 4423
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4424 4425 4426
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4427 4428 4429
	iir = I915_READ(IIR);

	for (;;) {
4430
		bool irq_received = (iir & ~flip_mask) != 0;
4431 4432
		bool blc_event = false;

4433 4434 4435 4436 4437
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4438
		spin_lock(&dev_priv->irq_lock);
4439
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4440
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4441

4442
		for_each_pipe(dev_priv, pipe) {
4443
			i915_reg_t reg = PIPESTAT(pipe);
4444 4445 4446 4447 4448 4449 4450
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4451
				irq_received = true;
4452 4453
			}
		}
4454
		spin_unlock(&dev_priv->irq_lock);
4455 4456 4457 4458 4459 4460 4461

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4462 4463 4464
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
4465
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4466
		}
4467

4468
		I915_WRITE(IIR, iir & ~flip_mask);
4469 4470 4471
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4472
			notify_ring(dev_priv->engine[RCS]);
4473
		if (iir & I915_BSD_USER_INTERRUPT)
4474
			notify_ring(dev_priv->engine[VCS]);
4475

4476
		for_each_pipe(dev_priv, pipe) {
4477 4478 4479
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
			    i915_handle_vblank(dev_priv, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4480 4481 4482

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4483 4484

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4485
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4486

4487 4488
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4489
		}
4490 4491

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4492
			intel_opregion_asle_intr(dev_priv);
4493

4494
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4495
			gmbus_irq_handler(dev_priv);
4496

4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

4515 4516
	enable_rpm_wakeref_asserts(dev_priv);

4517 4518 4519 4520 4521
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4522
	struct drm_i915_private *dev_priv = to_i915(dev);
4523 4524 4525 4526 4527
	int pipe;

	if (!dev_priv)
		return;

4528
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4529
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4530 4531

	I915_WRITE(HWSTAM, 0xffffffff);
4532
	for_each_pipe(dev_priv, pipe)
4533 4534 4535 4536
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4537
	for_each_pipe(dev_priv, pipe)
4538 4539 4540 4541 4542
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4543 4544 4545 4546 4547 4548 4549
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4550
void intel_irq_init(struct drm_i915_private *dev_priv)
4551
{
4552
	struct drm_device *dev = &dev_priv->drm;
4553

4554 4555
	intel_hpd_init_work(dev_priv);

4556
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4557
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4558

4559 4560 4561
	if (HAS_GUC_SCHED(dev))
		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;

4562
	/* Let's track the enabled rps events */
4563
	if (IS_VALLEYVIEW(dev_priv))
4564
		/* WaGsvRC0ResidencyMethod:vlv */
4565
		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
4566 4567
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4568

4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580
	dev_priv->rps.pm_intr_keep = 0;

	/*
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
4581
		dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC;
4582

4583 4584
	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
			  i915_hangcheck_elapsed);
4585

4586
	if (IS_GEN2(dev_priv)) {
4587
		/* Gen2 doesn't have a hardware frame counter */
4588
		dev->max_vblank_count = 0;
4589
		dev->driver->get_vblank_counter = drm_vblank_no_hw_counter;
4590
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4591
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4592
		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4593 4594 4595
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4596 4597
	}

4598 4599 4600 4601 4602
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4603
	if (!IS_GEN2(dev_priv))
4604 4605
		dev->vblank_disable_immediate = true;

4606 4607
	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4608

4609
	if (IS_CHERRYVIEW(dev_priv)) {
4610 4611 4612 4613
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
4614 4615
		dev->driver->enable_vblank = i965_enable_vblank;
		dev->driver->disable_vblank = i965_disable_vblank;
4616
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4617
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4618 4619 4620 4621
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
4622 4623
		dev->driver->enable_vblank = i965_enable_vblank;
		dev->driver->disable_vblank = i965_disable_vblank;
4624
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4625
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4626
		dev->driver->irq_handler = gen8_irq_handler;
4627
		dev->driver->irq_preinstall = gen8_irq_reset;
4628 4629 4630 4631
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4632
		if (IS_BROXTON(dev_priv))
4633
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4634
		else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
4635 4636
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
4637
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4638
	} else if (HAS_PCH_SPLIT(dev_priv)) {
4639
		dev->driver->irq_handler = ironlake_irq_handler;
4640
		dev->driver->irq_preinstall = ironlake_irq_reset;
4641 4642 4643 4644
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4645
		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4646
	} else {
4647
		if (IS_GEN2(dev_priv)) {
C
Chris Wilson 已提交
4648 4649 4650 4651
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4652 4653
			dev->driver->enable_vblank = i8xx_enable_vblank;
			dev->driver->disable_vblank = i8xx_disable_vblank;
4654
		} else if (IS_GEN3(dev_priv)) {
4655 4656 4657 4658
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
4659 4660
			dev->driver->enable_vblank = i8xx_enable_vblank;
			dev->driver->disable_vblank = i8xx_disable_vblank;
C
Chris Wilson 已提交
4661
		} else {
4662 4663 4664 4665
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
4666 4667
			dev->driver->enable_vblank = i965_enable_vblank;
			dev->driver->disable_vblank = i965_disable_vblank;
C
Chris Wilson 已提交
4668
		}
4669 4670
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4671 4672
	}
}
4673

4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4685 4686 4687 4688 4689 4690 4691 4692 4693
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

4694
	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
4695 4696
}

4697 4698 4699 4700 4701 4702 4703
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4704 4705
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
4706
	drm_irq_uninstall(&dev_priv->drm);
4707 4708 4709 4710
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4711 4712 4713 4714 4715 4716 4717
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4718
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4719
{
4720
	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
4721
	dev_priv->pm.irqs_enabled = false;
4722
	synchronize_irq(dev_priv->drm.irq);
4723 4724
}

4725 4726 4727 4728 4729 4730 4731
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4732
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4733
{
4734
	dev_priv->pm.irqs_enabled = true;
4735 4736
	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4737
}