intel_dp.c 171.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31
#include <linux/types.h>
32 33
#include <linux/notifier.h>
#include <linux/reboot.h>
34
#include <asm/byteorder.h>
35
#include <drm/drmP.h>
36
#include <drm/drm_atomic_helper.h>
37 38 39
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
40
#include "intel_drv.h"
41
#include <drm/i915_drm.h>
42 43 44 45
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

46 47 48 49 50 51
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

52
struct dp_link_dpll {
53
	int clock;
54 55 56 57
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
58
	{ 162000,
59
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
60
	{ 270000,
61 62 63 64
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
65
	{ 162000,
66
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
67
	{ 270000,
68 69 70
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

71
static const struct dp_link_dpll vlv_dpll[] = {
72
	{ 162000,
C
Chon Ming Lee 已提交
73
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
74
	{ 270000,
75 76 77
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

78 79 80 81 82 83 84 85 86 87
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
88
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
89
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
90
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
91
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
92
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
93 94
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
95

96 97
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
98
static const int skl_rates[] = { 162000, 216000, 270000,
99 100
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
101

102 103 104 105 106 107 108 109 110
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
111 112 113
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
114 115
}

116
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
117
{
118 119 120
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
121 122
}

123 124
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
125
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
126 127
}

C
Chris Wilson 已提交
128
static void intel_dp_link_down(struct intel_dp *intel_dp);
129
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
130
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
131
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
132 133
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
134
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
135

136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
static int intel_dp_num_rates(u8 link_bw_code)
{
	switch (link_bw_code) {
	default:
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     link_bw_code);
	case DP_LINK_BW_1_62:
		return 1;
	case DP_LINK_BW_2_7:
		return 2;
	case DP_LINK_BW_5_4:
		return 3;
	}
}

/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
	int i, num_rates;

	num_rates = intel_dp_num_rates(intel_dp->dpcd[DP_MAX_LINK_RATE]);

	for (i = 0; i < num_rates; i++)
		intel_dp->sink_rates[i] = default_rates[i];

	intel_dp->num_sink_rates = num_rates;
}

164 165
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
166
{
167
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
168 169
}

170 171
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
172 173
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
174 175
	int source_max = intel_dig_port->max_lanes;
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
176 177 178 179

	return min(source_max, sink_max);
}

180
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
181 182 183 184
{
	return intel_dp->max_link_lane_count;
}

185
int
186
intel_dp_link_required(int pixel_clock, int bpp)
187
{
188 189
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
190 191
}

192
int
193 194
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
195 196 197 198 199 200 201
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
202 203
}

204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

227 228
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
229 230 231
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
232
	const int *source_rates;
233 234
	int size;

235 236 237
	/* This should only be done once */
	WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);

238
	if (IS_GEN9_LP(dev_priv)) {
239
		source_rates = bxt_rates;
240
		size = ARRAY_SIZE(bxt_rates);
241
	} else if (IS_GEN9_BC(dev_priv)) {
242
		source_rates = skl_rates;
243 244
		size = ARRAY_SIZE(skl_rates);
	} else {
245
		source_rates = default_rates;
246 247 248 249 250 251 252
		size = ARRAY_SIZE(default_rates);
	}

	/* This depends on the fact that 5.4 is last value in the array */
	if (!intel_dp_source_supports_hbr2(intel_dp))
		size--;

253 254
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

280 281 282 283 284 285 286 287 288 289 290 291
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

292
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
293
{
294
	WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
295

296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
	if (WARN_ON(intel_dp->num_common_rates == 0)) {
		intel_dp->common_rates[0] = default_rates[0];
		intel_dp->num_common_rates = 1;
	}
}

/* get length of common rates potentially limited by max_rate */
static int intel_dp_common_len_rate_limit(struct intel_dp *intel_dp,
					  int max_rate)
{
	const int *common_rates = intel_dp->common_rates;
	int i, common_len = intel_dp->num_common_rates;
315 316 317 318 319 320

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < common_len; i++) {
		if (common_rates[common_len - i - 1] <= max_rate)
			return common_len - i;
	}
321

322
	return 0;
323 324
}

325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
static bool intel_dp_link_params_valid(struct intel_dp *intel_dp)
{
	/*
	 * FIXME: we need to synchronize the current link parameters with
	 * hardware readout. Currently fast link training doesn't work on
	 * boot-up.
	 */
	if (intel_dp->link_rate == 0 ||
	    intel_dp->link_rate > intel_dp->max_link_rate)
		return false;

	if (intel_dp->lane_count == 0 ||
	    intel_dp->lane_count > intel_dp_max_lane_count(intel_dp))
		return false;

	return true;
}

343 344 345
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
346
	int index;
347

348 349 350 351
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
352 353
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
354
	} else if (lane_count > 1) {
355
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
356
		intel_dp->max_link_lane_count = lane_count >> 1;
357 358 359 360 361 362 363 364
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

365
static enum drm_mode_status
366 367 368
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
369
	struct intel_dp *intel_dp = intel_attached_dp(connector);
370 371
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
372 373
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
374 375 376
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
377

378 379
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
380 381
			return MODE_PANEL;

382
		if (mode->vdisplay > fixed_mode->vdisplay)
383
			return MODE_PANEL;
384 385

		target_clock = fixed_mode->clock;
386 387
	}

388
	max_link_clock = intel_dp_max_link_rate(intel_dp);
389
	max_lanes = intel_dp_max_lane_count(intel_dp);
390 391 392 393

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

394
	if (mode_rate > max_rate || target_clock > max_dotclk)
395
		return MODE_CLOCK_HIGH;
396 397 398 399

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

400 401 402
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

403 404 405
	return MODE_OK;
}

406
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
407 408 409 410 411 412 413 414 415 416 417
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

418
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
419 420 421 422 423 424 425 426
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

427 428
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
429
				    struct intel_dp *intel_dp);
430 431
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
432 433
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd);
434 435
static void
intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
436

437 438 439 440 441
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
442
	struct drm_i915_private *dev_priv = to_i915(dev);
443 444 445 446 447

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
448
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
449 450 451 452 453 454 455 456 457

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
458
	struct drm_i915_private *dev_priv = to_i915(dev);
459 460 461

	mutex_unlock(&dev_priv->pps_mutex);

462
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
463 464
}

465 466 467 468
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
469
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
470
	enum pipe pipe = intel_dp->pps_pipe;
471 472 473
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

492
	if (IS_CHERRYVIEW(dev_priv))
493 494 495 496
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

497 498 499 500 501 502
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
503
	if (!pll_enabled) {
504
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
505 506
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

507
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
508 509 510 511 512
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
513
	}
514

515 516 517 518 519 520 521 522 523 524 525 526 527 528
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
529

530
	if (!pll_enabled) {
531
		vlv_force_pll_off(dev_priv, pipe);
532 533 534 535

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
536 537
}

538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		if (encoder->type == INTEL_OUTPUT_EDP) {
			WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
				intel_dp->active_pipe != intel_dp->pps_pipe);

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
			WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

576 577 578 579 580
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
581
	struct drm_i915_private *dev_priv = to_i915(dev);
582
	enum pipe pipe;
583

V
Ville Syrjälä 已提交
584
	lockdep_assert_held(&dev_priv->pps_mutex);
585

586 587 588
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

589 590 591
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
		intel_dp->active_pipe != intel_dp->pps_pipe);

592 593 594
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

595
	pipe = vlv_find_free_pps(dev_priv);
596 597 598 599 600

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
601
	if (WARN_ON(pipe == INVALID_PIPE))
602
		pipe = PIPE_A;
603

604 605
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
606 607 608 609 610 611

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
612
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
613
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
614

615 616 617 618 619
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
620 621 622 623

	return intel_dp->pps_pipe;
}

624 625 626 627 628
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
629
	struct drm_i915_private *dev_priv = to_i915(dev);
630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
650
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
651 652 653 654

	return 0;
}

655 656 657 658 659 660
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
661
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
662 663 664 665 666
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
667
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
668 669 670 671 672 673 674
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
675

676
static enum pipe
677 678 679
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
680 681
{
	enum pipe pipe;
682 683

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
684
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
685
			PANEL_PORT_SELECT_MASK;
686 687 688 689

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

690 691 692
		if (!pipe_check(dev_priv, pipe))
			continue;

693
		return pipe;
694 695
	}

696 697 698 699 700 701 702 703
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
704
	struct drm_i915_private *dev_priv = to_i915(dev);
705 706 707 708 709
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
710 711 712 713 714 715 716 717 718 719 720
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
721 722 723 724 725 726

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
727 728
	}

729 730 731
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

732
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
733
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
734 735
}

736
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
737
{
738
	struct drm_device *dev = &dev_priv->drm;
739 740
	struct intel_encoder *encoder;

741
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
742
		    !IS_GEN9_LP(dev_priv)))
743 744 745 746 747 748 749 750 751 752 753 754
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

755
	for_each_intel_encoder(dev, encoder) {
756 757
		struct intel_dp *intel_dp;

758 759
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
760 761 762
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
763 764 765 766 767 768

		WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

769
		if (IS_GEN9_LP(dev_priv))
770 771 772
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
773
	}
774 775
}

776 777 778 779 780 781 782 783 784 785 786 787
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
788 789
	int pps_idx = 0;

790 791
	memset(regs, 0, sizeof(*regs));

792
	if (IS_GEN9_LP(dev_priv))
793 794 795
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
796

797 798 799 800
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
801
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv))
802
		regs->pp_div = PP_DIVISOR(pps_idx);
803 804
}

805 806
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
807
{
808
	struct pps_registers regs;
809

810 811 812 813
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
814 815
}

816 817
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
818
{
819
	struct pps_registers regs;
820

821 822 823 824
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
825 826
}

827 828 829 830 831 832 833 834
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
835
	struct drm_i915_private *dev_priv = to_i915(dev);
836 837 838 839

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

840
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
841

842
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
843
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
844
		i915_reg_t pp_ctrl_reg, pp_div_reg;
845
		u32 pp_div;
V
Ville Syrjälä 已提交
846

847 848
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
849 850 851 852 853 854 855 856 857
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

858
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
859

860 861 862
	return 0;
}

863
static bool edp_have_panel_power(struct intel_dp *intel_dp)
864
{
865
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
866
	struct drm_i915_private *dev_priv = to_i915(dev);
867

V
Ville Syrjälä 已提交
868 869
	lockdep_assert_held(&dev_priv->pps_mutex);

870
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
871 872 873
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

874
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
875 876
}

877
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
878
{
879
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
880
	struct drm_i915_private *dev_priv = to_i915(dev);
881

V
Ville Syrjälä 已提交
882 883
	lockdep_assert_held(&dev_priv->pps_mutex);

884
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
885 886 887
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

888
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
889 890
}

891 892 893
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
894
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
895
	struct drm_i915_private *dev_priv = to_i915(dev);
896

897 898
	if (!is_edp(intel_dp))
		return;
899

900
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
901 902
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
903 904
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
905 906 907
	}
}

908 909 910 911 912
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
913
	struct drm_i915_private *dev_priv = to_i915(dev);
914
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
915 916 917
	uint32_t status;
	bool done;

918
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
919
	if (has_aux_irq)
920
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
921
					  msecs_to_jiffies_timeout(10));
922
	else
923
		done = wait_for(C, 10) == 0;
924 925 926 927 928 929 930 931
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

932
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
933
{
934
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
935
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
936

937 938 939
	if (index)
		return 0;

940 941
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
942
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
943
	 */
944
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
945 946 947 948 949
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
950
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
951 952 953 954

	if (index)
		return 0;

955 956 957 958 959
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
960
	if (intel_dig_port->port == PORT_A)
961
		return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
962 963
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
964 965 966 967 968
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
969
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
970

971
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
972
		/* Workaround for non-ULT HSW */
973 974 975 976 977
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
978
	}
979 980

	return ilk_get_aux_clock_divider(intel_dp, index);
981 982
}

983 984 985 986 987 988 989 990 991 992
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

993 994 995 996
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
997 998
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
999 1000
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1001 1002
	uint32_t precharge, timeout;

1003
	if (IS_GEN6(dev_priv))
1004 1005 1006 1007
		precharge = 3;
	else
		precharge = 5;

1008
	if (IS_BROADWELL(dev_priv) && intel_dig_port->port == PORT_A)
1009 1010 1011 1012 1013
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
1014
	       DP_AUX_CH_CTL_DONE |
1015
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1016
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1017
	       timeout |
1018
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
1019 1020
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1021
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1022 1023
}

1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1036
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
1037 1038 1039
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

1040 1041
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
1042
		const uint8_t *send, int send_bytes,
1043 1044 1045
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1046 1047
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1048
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
1049
	uint32_t aux_clock_divider;
1050 1051
	int i, ret, recv_bytes;
	uint32_t status;
1052
	int try, clock = 0;
1053
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
1054 1055
	bool vdd;

1056
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1057

1058 1059 1060 1061 1062 1063
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1064
	vdd = edp_panel_vdd_on(intel_dp);
1065 1066 1067 1068 1069 1070 1071 1072

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1073

1074 1075
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1076
		status = I915_READ_NOTRACE(ch_ctl);
1077 1078 1079 1080 1081 1082
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1083 1084 1085 1086 1087 1088 1089 1090 1091
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1092 1093
		ret = -EBUSY;
		goto out;
1094 1095
	}

1096 1097 1098 1099 1100 1101
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1102
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1103 1104 1105 1106
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
1107

1108 1109 1110 1111
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1112
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
1113 1114
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1115 1116

			/* Send the command and wait for it to complete */
1117
			I915_WRITE(ch_ctl, send_ctl);
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1128
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1129
				continue;
1130 1131 1132 1133 1134 1135 1136 1137

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1138
				continue;
1139
			}
1140
			if (status & DP_AUX_CH_CTL_DONE)
1141
				goto done;
1142
		}
1143 1144 1145
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1146
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1147 1148
		ret = -EBUSY;
		goto out;
1149 1150
	}

1151
done:
1152 1153 1154
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1155
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1156
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1157 1158
		ret = -EIO;
		goto out;
1159
	}
1160 1161 1162

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1163
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1164
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1165 1166
		ret = -ETIMEDOUT;
		goto out;
1167 1168 1169 1170 1171
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

1193 1194
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1195

1196
	for (i = 0; i < recv_bytes; i += 4)
1197
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1198
				    recv + i, recv_bytes - i);
1199

1200 1201 1202 1203
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1204 1205 1206
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1207
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1208

1209
	return ret;
1210 1211
}

1212 1213
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1214 1215
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1216
{
1217 1218 1219
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1220 1221
	int ret;

1222 1223 1224
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1225 1226
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1227

1228 1229 1230
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1231
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1232
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1233
		rxsize = 2; /* 0 or 1 data bytes */
1234

1235 1236
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1237

1238 1239
		WARN_ON(!msg->buffer != !msg->size);

1240 1241
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1242

1243 1244 1245
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1246

1247 1248 1249 1250 1251 1252 1253
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1254 1255
		}
		break;
1256

1257 1258
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1259
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1260
		rxsize = msg->size + 1;
1261

1262 1263
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1264

1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1276
		}
1277 1278 1279 1280 1281
		break;

	default:
		ret = -EINVAL;
		break;
1282
	}
1283

1284
	return ret;
1285 1286
}

1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
static enum port intel_aux_port(struct drm_i915_private *dev_priv,
				enum port port)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
	enum port aux_port;

	if (!info->alternate_aux_channel) {
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
			      port_name(port), port_name(port));
		return port;
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		aux_port = PORT_A;
		break;
	case DP_AUX_B:
		aux_port = PORT_B;
		break;
	case DP_AUX_C:
		aux_port = PORT_C;
		break;
	case DP_AUX_D:
		aux_port = PORT_D;
		break;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		aux_port = PORT_A;
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
		      port_name(aux_port), port_name(port));

	return aux_port;
}

1325
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1326
				  enum port port)
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1339
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1340
				   enum port port, int index)
1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1353
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1354
				  enum port port)
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1369
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1370
				   enum port port, int index)
1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1385
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1386
				  enum port port)
1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1400
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1401
				   enum port port, int index)
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1415
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1416
				    enum port port)
1417 1418 1419 1420 1421 1422 1423 1424 1425
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1426
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1427
				     enum port port, int index)
1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1440 1441
	enum port port = intel_aux_port(dev_priv,
					dp_to_dig_port(intel_dp)->port);
1442 1443 1444 1445 1446 1447 1448
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1449
static void
1450 1451 1452 1453 1454
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1455
static void
1456
intel_dp_aux_init(struct intel_dp *intel_dp)
1457
{
1458 1459
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1460

1461
	intel_aux_reg_init(intel_dp);
1462
	drm_dp_aux_init(&intel_dp->aux);
1463

1464
	/* Failure to allocate our preferred name is not critical */
1465
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1466
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1467 1468
}

1469
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1470
{
1471
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1472
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1473

1474 1475
	if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
	    IS_BROADWELL(dev_priv) || (INTEL_GEN(dev_priv) >= 9))
1476 1477 1478 1479 1480
		return true;
	else
		return false;
}

1481 1482
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1483
		   struct intel_crtc_state *pipe_config)
1484 1485
{
	struct drm_device *dev = encoder->base.dev;
1486
	struct drm_i915_private *dev_priv = to_i915(dev);
1487 1488
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1489

1490
	if (IS_G4X(dev_priv)) {
1491 1492
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1493
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1494 1495
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1496
	} else if (IS_CHERRYVIEW(dev_priv)) {
1497 1498
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1499
	} else if (IS_VALLEYVIEW(dev_priv)) {
1500 1501
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1502
	}
1503 1504 1505

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1506
			if (pipe_config->port_clock == divisor[i].clock) {
1507 1508 1509 1510 1511
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1512 1513 1514
	}
}

1515 1516 1517 1518 1519 1520 1521 1522
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1523
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1538 1539
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
1540 1541
	DRM_DEBUG_KMS("source rates: %s\n", str);

1542 1543
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1544 1545
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1546 1547
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
1548
	DRM_DEBUG_KMS("common rates: %s\n", str);
1549 1550
}

1551 1552 1553 1554 1555
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int len;

1556
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1557 1558 1559
	if (WARN_ON(len <= 0))
		return 162000;

1560
	return intel_dp->common_rates[len - 1];
1561 1562
}

1563 1564
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1565 1566
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
1567 1568 1569 1570 1571

	if (WARN_ON(i < 0))
		i = 0;

	return i;
1572 1573
}

1574 1575
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1576
{
1577 1578
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
1579 1580 1581 1582 1583 1584 1585 1586 1587
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1588 1589
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1590 1591 1592 1593 1594 1595 1596 1597 1598
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

1599 1600 1601 1602 1603 1604 1605
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		pipe_config->pipe_bpp =	3*intel_dp->compliance.test_data.bpc;
		pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
		DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
			      pipe_config->pipe_bpp);
	}
1606 1607 1608
	return bpp;
}

P
Paulo Zanoni 已提交
1609
bool
1610
intel_dp_compute_config(struct intel_encoder *encoder,
1611 1612
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1613
{
1614
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1615
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1616
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1617
	enum port port = dp_to_dig_port(intel_dp)->port;
1618
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1619
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1620 1621
	struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
1622
	int lane_count, clock;
1623
	int min_lane_count = 1;
1624
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1625
	/* Conveniently, the link BW constants become indices with a shift...*/
1626
	int min_clock = 0;
1627
	int max_clock;
1628
	int bpp, mode_rate;
1629
	int link_avail, link_clock;
1630
	int common_len;
1631
	uint8_t link_bw, rate_select;
1632 1633
	bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
					   DP_DPCD_QUIRK_LIMITED_M_N);
1634

1635
	common_len = intel_dp_common_len_rate_limit(intel_dp,
1636
						    intel_dp->max_link_rate);
1637 1638

	/* No common link rates between source and sink */
1639
	WARN_ON(common_len <= 0);
1640

1641
	max_clock = common_len - 1;
1642

1643
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1644 1645
		pipe_config->has_pch_encoder = true;

1646
	pipe_config->has_drrs = false;
1647 1648
	if (port == PORT_A)
		pipe_config->has_audio = false;
1649
	else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
1650 1651
		pipe_config->has_audio = intel_dp->has_audio;
	else
1652
		pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
1653

1654 1655 1656
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1657

1658
		if (INTEL_GEN(dev_priv) >= 9) {
1659
			int ret;
1660
			ret = skl_update_scaler_crtc(pipe_config);
1661 1662 1663 1664
			if (ret)
				return ret;
		}

1665
		if (HAS_GMCH_DISPLAY(dev_priv))
1666
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
1667
						 conn_state->scaling_mode);
1668
		else
1669
			intel_pch_panel_fitting(intel_crtc, pipe_config,
1670
						conn_state->scaling_mode);
1671 1672
	}

1673
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1674 1675
		return false;

1676 1677
	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
1678 1679 1680 1681 1682 1683 1684
		int index;

		index = intel_dp_rate_index(intel_dp->common_rates,
					    intel_dp->num_common_rates,
					    intel_dp->compliance.test_link_rate);
		if (index >= 0)
			min_clock = max_clock = index;
1685 1686
		min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
	}
1687
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1688
		      "max bw %d pixel clock %iKHz\n",
1689
		      max_lane_count, intel_dp->common_rates[max_clock],
1690
		      adjusted_mode->crtc_clock);
1691

1692 1693
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1694
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1695
	if (is_edp(intel_dp)) {
1696 1697 1698

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1699
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1700
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1701 1702
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1703 1704
		}

1705 1706 1707 1708 1709 1710 1711 1712 1713
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1714
	}
1715

1716
	for (; bpp >= 6*3; bpp -= 2*3) {
1717 1718
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1719

1720
		for (clock = min_clock; clock <= max_clock; clock++) {
1721 1722 1723 1724
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1725
				link_clock = intel_dp->common_rates[clock];
1726 1727 1728 1729 1730 1731 1732 1733 1734
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1735

1736
	return false;
1737

1738
found:
1739
	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
1740 1741 1742 1743 1744
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1745
		pipe_config->limited_color_range =
1746 1747 1748
			bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
1749 1750
	} else {
		pipe_config->limited_color_range =
1751
			intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
1752 1753
	}

1754
	pipe_config->lane_count = lane_count;
1755

1756
	pipe_config->pipe_bpp = bpp;
1757
	pipe_config->port_clock = intel_dp->common_rates[clock];
1758

1759 1760 1761 1762 1763
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1764
		      pipe_config->port_clock, bpp);
1765 1766
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1767

1768
	intel_link_compute_m_n(bpp, lane_count,
1769 1770
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1771 1772
			       &pipe_config->dp_m_n,
			       reduce_m_n);
1773

1774
	if (intel_connector->panel.downclock_mode != NULL &&
1775
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1776
			pipe_config->has_drrs = true;
1777 1778 1779
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
1780 1781
				&pipe_config->dp_m2_n2,
				reduce_m_n);
1782 1783
	}

1784 1785 1786 1787
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
1788
	if (is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
1789 1790 1791 1792 1793
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1794
			vco = 8640000;
1795 1796
			break;
		default:
1797
			vco = 8100000;
1798 1799 1800
			break;
		}

1801
		to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
1802 1803
	}

1804
	if (!HAS_DDI(dev_priv))
1805
		intel_dp_set_clock(encoder, pipe_config);
1806

1807
	return true;
1808 1809
}

1810
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1811 1812
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1813
{
1814 1815 1816
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1817 1818
}

1819 1820
static void intel_dp_prepare(struct intel_encoder *encoder,
			     struct intel_crtc_state *pipe_config)
1821
{
1822
	struct drm_device *dev = encoder->base.dev;
1823
	struct drm_i915_private *dev_priv = to_i915(dev);
1824
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1825
	enum port port = dp_to_dig_port(intel_dp)->port;
1826
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1827
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1828

1829 1830 1831 1832
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1833

1834
	/*
K
Keith Packard 已提交
1835
	 * There are four kinds of DP registers:
1836 1837
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1838 1839
	 * 	SNB CPU
	 *	IVB CPU
1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1850

1851 1852 1853 1854
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1855

1856 1857
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1858
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1859

1860
	/* Split out the IBX/CPU vs CPT settings */
1861

1862
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1863 1864 1865 1866 1867 1868
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1869
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1870 1871
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1872
		intel_dp->DP |= crtc->pipe << 29;
1873
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1874 1875
		u32 trans_dp;

1876
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1877 1878 1879 1880 1881 1882 1883

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1884
	} else {
1885
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1886
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1887 1888 1889 1890 1891 1892 1893

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1894
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1895 1896
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1897
		if (IS_CHERRYVIEW(dev_priv))
1898
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1899 1900
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1901
	}
1902 1903
}

1904 1905
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1906

1907 1908
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1909

1910 1911
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1912

I
Imre Deak 已提交
1913 1914 1915
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1916
static void wait_panel_status(struct intel_dp *intel_dp,
1917 1918
				       u32 mask,
				       u32 value)
1919
{
1920
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1921
	struct drm_i915_private *dev_priv = to_i915(dev);
1922
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1923

V
Ville Syrjälä 已提交
1924 1925
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1926 1927
	intel_pps_verify_state(dev_priv, intel_dp);

1928 1929
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1930

1931
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1932 1933 1934
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1935

1936 1937 1938
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1939
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1940 1941
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1942 1943

	DRM_DEBUG_KMS("Wait complete\n");
1944
}
1945

1946
static void wait_panel_on(struct intel_dp *intel_dp)
1947 1948
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1949
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1950 1951
}

1952
static void wait_panel_off(struct intel_dp *intel_dp)
1953 1954
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1955
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1956 1957
}

1958
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1959
{
1960 1961 1962
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1963
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1964

1965 1966 1967 1968 1969
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1970 1971
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1972 1973 1974
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1975

1976
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1977 1978
}

1979
static void wait_backlight_on(struct intel_dp *intel_dp)
1980 1981 1982 1983 1984
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1985
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1986 1987 1988 1989
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1990

1991 1992 1993 1994
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1995
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1996
{
1997
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1998
	struct drm_i915_private *dev_priv = to_i915(dev);
1999
	u32 control;
2000

V
Ville Syrjälä 已提交
2001 2002
	lockdep_assert_held(&dev_priv->pps_mutex);

2003
	control = I915_READ(_pp_ctrl_reg(intel_dp));
2004 2005
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
2006 2007 2008
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
2009
	return control;
2010 2011
}

2012 2013 2014 2015 2016
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2017
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
2018
{
2019
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2020
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2021
	struct drm_i915_private *dev_priv = to_i915(dev);
2022
	u32 pp;
2023
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2024
	bool need_to_disable = !intel_dp->want_panel_vdd;
2025

V
Ville Syrjälä 已提交
2026 2027
	lockdep_assert_held(&dev_priv->pps_mutex);

2028
	if (!is_edp(intel_dp))
2029
		return false;
2030

2031
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2032
	intel_dp->want_panel_vdd = true;
2033

2034
	if (edp_have_panel_vdd(intel_dp))
2035
		return need_to_disable;
2036

2037
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
2038

V
Ville Syrjälä 已提交
2039 2040
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
2041

2042 2043
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2044

2045
	pp = ironlake_get_pp_control(intel_dp);
2046
	pp |= EDP_FORCE_VDD;
2047

2048 2049
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2050 2051 2052 2053 2054

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2055 2056 2057
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2058
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
2059 2060
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
2061 2062
		msleep(intel_dp->panel_power_up_delay);
	}
2063 2064 2065 2066

	return need_to_disable;
}

2067 2068 2069 2070 2071 2072 2073
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2074
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2075
{
2076
	bool vdd;
2077

2078 2079 2080
	if (!is_edp(intel_dp))
		return;

2081
	pps_lock(intel_dp);
2082
	vdd = edp_panel_vdd_on(intel_dp);
2083
	pps_unlock(intel_dp);
2084

R
Rob Clark 已提交
2085
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
2086
	     port_name(dp_to_dig_port(intel_dp)->port));
2087 2088
}

2089
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2090
{
2091
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2092
	struct drm_i915_private *dev_priv = to_i915(dev);
2093 2094
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
2095
	u32 pp;
2096
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2097

V
Ville Syrjälä 已提交
2098
	lockdep_assert_held(&dev_priv->pps_mutex);
2099

2100
	WARN_ON(intel_dp->want_panel_vdd);
2101

2102
	if (!edp_have_panel_vdd(intel_dp))
2103
		return;
2104

V
Ville Syrjälä 已提交
2105 2106
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
2107

2108 2109
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2110

2111 2112
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2113

2114 2115
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2116

2117 2118 2119
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2120

2121
	if ((pp & PANEL_POWER_ON) == 0)
2122
		intel_dp->panel_power_off_time = ktime_get_boottime();
2123

2124
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2125
}
2126

2127
static void edp_panel_vdd_work(struct work_struct *__work)
2128 2129 2130 2131
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2132
	pps_lock(intel_dp);
2133 2134
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2135
	pps_unlock(intel_dp);
2136 2137
}

2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2151 2152 2153 2154 2155
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2156
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2157
{
2158
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2159 2160 2161

	lockdep_assert_held(&dev_priv->pps_mutex);

2162 2163
	if (!is_edp(intel_dp))
		return;
2164

R
Rob Clark 已提交
2165
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2166
	     port_name(dp_to_dig_port(intel_dp)->port));
2167

2168 2169
	intel_dp->want_panel_vdd = false;

2170
	if (sync)
2171
		edp_panel_vdd_off_sync(intel_dp);
2172 2173
	else
		edp_panel_vdd_schedule_off(intel_dp);
2174 2175
}

2176
static void edp_panel_on(struct intel_dp *intel_dp)
2177
{
2178
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2179
	struct drm_i915_private *dev_priv = to_i915(dev);
2180
	u32 pp;
2181
	i915_reg_t pp_ctrl_reg;
2182

2183 2184
	lockdep_assert_held(&dev_priv->pps_mutex);

2185
	if (!is_edp(intel_dp))
2186
		return;
2187

V
Ville Syrjälä 已提交
2188 2189
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2190

2191 2192 2193
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2194
		return;
2195

2196
	wait_panel_power_cycle(intel_dp);
2197

2198
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2199
	pp = ironlake_get_pp_control(intel_dp);
2200
	if (IS_GEN5(dev_priv)) {
2201 2202
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2203 2204
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2205
	}
2206

2207
	pp |= PANEL_POWER_ON;
2208
	if (!IS_GEN5(dev_priv))
2209 2210
		pp |= PANEL_POWER_RESET;

2211 2212
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2213

2214
	wait_panel_on(intel_dp);
2215
	intel_dp->last_power_on = jiffies;
2216

2217
	if (IS_GEN5(dev_priv)) {
2218
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2219 2220
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2221
	}
2222
}
V
Ville Syrjälä 已提交
2223

2224 2225 2226 2227 2228 2229 2230
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2231
	pps_unlock(intel_dp);
2232 2233
}

2234 2235

static void edp_panel_off(struct intel_dp *intel_dp)
2236
{
2237
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2238
	struct drm_i915_private *dev_priv = to_i915(dev);
2239
	u32 pp;
2240
	i915_reg_t pp_ctrl_reg;
2241

2242 2243
	lockdep_assert_held(&dev_priv->pps_mutex);

2244 2245
	if (!is_edp(intel_dp))
		return;
2246

V
Ville Syrjälä 已提交
2247 2248
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2249

V
Ville Syrjälä 已提交
2250 2251
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2252

2253
	pp = ironlake_get_pp_control(intel_dp);
2254 2255
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2256
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2257
		EDP_BLC_ENABLE);
2258

2259
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2260

2261 2262
	intel_dp->want_panel_vdd = false;

2263 2264
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2265

2266
	intel_dp->panel_power_off_time = ktime_get_boottime();
2267
	wait_panel_off(intel_dp);
2268 2269

	/* We got a reference when we enabled the VDD. */
2270
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2271
}
V
Ville Syrjälä 已提交
2272

2273 2274 2275 2276
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2277

2278 2279
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2280
	pps_unlock(intel_dp);
2281 2282
}

2283 2284
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2285
{
2286 2287
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2288
	struct drm_i915_private *dev_priv = to_i915(dev);
2289
	u32 pp;
2290
	i915_reg_t pp_ctrl_reg;
2291

2292 2293 2294 2295 2296 2297
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2298
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2299

2300
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2301

2302
	pp = ironlake_get_pp_control(intel_dp);
2303
	pp |= EDP_BLC_ENABLE;
2304

2305
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2306 2307 2308

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2309

2310
	pps_unlock(intel_dp);
2311 2312
}

2313
/* Enable backlight PWM and backlight PP control. */
2314 2315
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state)
2316
{
2317 2318
	struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);

2319 2320 2321 2322 2323
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

2324
	intel_panel_enable_backlight(crtc_state, conn_state);
2325 2326 2327 2328 2329
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2330
{
2331
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2332
	struct drm_i915_private *dev_priv = to_i915(dev);
2333
	u32 pp;
2334
	i915_reg_t pp_ctrl_reg;
2335

2336 2337 2338
	if (!is_edp(intel_dp))
		return;

2339
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2340

2341
	pp = ironlake_get_pp_control(intel_dp);
2342
	pp &= ~EDP_BLC_ENABLE;
2343

2344
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2345 2346 2347

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2348

2349
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2350 2351

	intel_dp->last_backlight_off = jiffies;
2352
	edp_wait_backlight_off(intel_dp);
2353
}
2354

2355
/* Disable backlight PP control and backlight PWM. */
2356
void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
2357
{
2358 2359
	struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);

2360 2361 2362 2363
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2364

2365
	_intel_edp_backlight_off(intel_dp);
2366
	intel_panel_disable_backlight(old_conn_state);
2367
}
2368

2369 2370 2371 2372 2373 2374 2375 2376
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2377 2378
	bool is_enabled;

2379
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2380
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2381
	pps_unlock(intel_dp);
2382 2383 2384 2385

	if (is_enabled == enable)
		return;

2386 2387
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2388 2389 2390 2391 2392 2393 2394

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2395 2396 2397 2398 2399 2400 2401 2402 2403
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2404
			onoff(state), onoff(cur_state));
2405 2406 2407 2408 2409 2410 2411 2412 2413
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2414
			onoff(state), onoff(cur_state));
2415 2416 2417 2418
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2419 2420
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
2421
{
2422
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2423
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2424

2425 2426 2427
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2428

2429
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2430
		      pipe_config->port_clock);
2431 2432 2433

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2434
	if (pipe_config->port_clock == 162000)
2435 2436 2437 2438 2439 2440 2441 2442
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2443 2444 2445 2446 2447 2448 2449
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2450
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2451

2452
	intel_dp->DP |= DP_PLL_ENABLE;
2453

2454
	I915_WRITE(DP_A, intel_dp->DP);
2455 2456
	POSTING_READ(DP_A);
	udelay(200);
2457 2458
}

2459
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2460
{
2461
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2462 2463
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2464

2465 2466 2467
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2468

2469 2470
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2471
	intel_dp->DP &= ~DP_PLL_ENABLE;
2472

2473
	I915_WRITE(DP_A, intel_dp->DP);
2474
	POSTING_READ(DP_A);
2475 2476 2477
	udelay(200);
}

2478
/* If the sink supports it, try to set the power state appropriately */
2479
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2480 2481 2482 2483 2484 2485 2486 2487
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2488 2489
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2490
	} else {
2491 2492
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2493 2494 2495 2496 2497
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2498 2499
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2500 2501 2502 2503
			if (ret == 1)
				break;
			msleep(1);
		}
2504 2505 2506

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2507
	}
2508 2509 2510 2511

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2512 2513
}

2514 2515
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2516
{
2517
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2518
	enum port port = dp_to_dig_port(intel_dp)->port;
2519
	struct drm_device *dev = encoder->base.dev;
2520
	struct drm_i915_private *dev_priv = to_i915(dev);
2521
	u32 tmp;
2522
	bool ret;
2523

2524 2525
	if (!intel_display_power_get_if_enabled(dev_priv,
						encoder->power_domain))
2526 2527
		return false;

2528 2529
	ret = false;

2530
	tmp = I915_READ(intel_dp->output_reg);
2531 2532

	if (!(tmp & DP_PORT_EN))
2533
		goto out;
2534

2535
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2536
		*pipe = PORT_TO_PIPE_CPT(tmp);
2537
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2538
		enum pipe p;
2539

2540 2541 2542 2543
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2544 2545 2546
				ret = true;

				goto out;
2547 2548 2549
			}
		}

2550
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2551
			      i915_mmio_reg_offset(intel_dp->output_reg));
2552
	} else if (IS_CHERRYVIEW(dev_priv)) {
2553 2554 2555
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2556
	}
2557

2558 2559 2560
	ret = true;

out:
2561
	intel_display_power_put(dev_priv, encoder->power_domain);
2562 2563

	return ret;
2564
}
2565

2566
static void intel_dp_get_config(struct intel_encoder *encoder,
2567
				struct intel_crtc_state *pipe_config)
2568 2569 2570
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2571
	struct drm_device *dev = encoder->base.dev;
2572
	struct drm_i915_private *dev_priv = to_i915(dev);
2573 2574
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2575

2576
	tmp = I915_READ(intel_dp->output_reg);
2577 2578

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2579

2580
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2581 2582 2583
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2584 2585 2586
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2587

2588
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2589 2590 2591 2592
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2593
		if (tmp & DP_SYNC_HS_HIGH)
2594 2595 2596
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2597

2598
		if (tmp & DP_SYNC_VS_HIGH)
2599 2600 2601 2602
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2603

2604
	pipe_config->base.adjusted_mode.flags |= flags;
2605

2606
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2607 2608
		pipe_config->limited_color_range = true;

2609 2610 2611
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2612 2613
	intel_dp_get_m_n(crtc, pipe_config);

2614
	if (port == PORT_A) {
2615
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2616 2617 2618 2619
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2620

2621 2622 2623
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2624

2625 2626
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2641 2642
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2643
	}
2644 2645
}

2646 2647 2648
static void intel_disable_dp(struct intel_encoder *encoder,
			     struct intel_crtc_state *old_crtc_state,
			     struct drm_connector_state *old_conn_state)
2649
{
2650
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2651
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2652

2653
	if (old_crtc_state->has_audio)
2654
		intel_audio_codec_disable(encoder);
2655

2656
	if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
2657 2658
		intel_psr_disable(intel_dp);

2659 2660
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2661
	intel_edp_panel_vdd_on(intel_dp);
2662
	intel_edp_backlight_off(old_conn_state);
2663
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2664
	intel_edp_panel_off(intel_dp);
2665

2666
	/* disable the port before the pipe on g4x */
2667
	if (INTEL_GEN(dev_priv) < 5)
2668
		intel_dp_link_down(intel_dp);
2669 2670
}

2671 2672 2673
static void ilk_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2674
{
2675
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2676
	enum port port = dp_to_dig_port(intel_dp)->port;
2677

2678
	intel_dp_link_down(intel_dp);
2679 2680

	/* Only ilk+ has port A */
2681 2682
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2683 2684
}

2685 2686 2687
static void vlv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2688 2689 2690 2691
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2692 2693
}

2694 2695 2696
static void chv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2697 2698 2699
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2700
	struct drm_i915_private *dev_priv = to_i915(dev);
2701

2702 2703 2704 2705 2706 2707
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2708

V
Ville Syrjälä 已提交
2709
	mutex_unlock(&dev_priv->sb_lock);
2710 2711
}

2712 2713 2714 2715 2716 2717 2718
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2719
	struct drm_i915_private *dev_priv = to_i915(dev);
2720 2721
	enum port port = intel_dig_port->port;

2722 2723 2724 2725
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2726
	if (HAS_DDI(dev_priv)) {
2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2752
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2753
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2767
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2768 2769 2770 2771 2772
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2773
		if (IS_CHERRYVIEW(dev_priv))
2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2789
			if (IS_CHERRYVIEW(dev_priv)) {
2790 2791
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2792
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2793 2794 2795 2796 2797 2798 2799
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2800 2801
static void intel_dp_enable_port(struct intel_dp *intel_dp,
				 struct intel_crtc_state *old_crtc_state)
2802 2803
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2804
	struct drm_i915_private *dev_priv = to_i915(dev);
2805 2806 2807

	/* enable with pattern 1 (as per spec) */

2808
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2809 2810 2811 2812 2813 2814 2815 2816

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2817
	if (old_crtc_state->has_audio)
2818
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2819 2820 2821

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2822 2823
}

2824
static void intel_enable_dp(struct intel_encoder *encoder,
2825 2826
			    struct intel_crtc_state *pipe_config,
			    struct drm_connector_state *conn_state)
2827
{
2828 2829
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2830
	struct drm_i915_private *dev_priv = to_i915(dev);
2831
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2832
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2833
	enum pipe pipe = crtc->pipe;
2834

2835 2836
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2837

2838 2839
	pps_lock(intel_dp);

2840
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2841 2842
		vlv_init_panel_power_sequencer(intel_dp);

2843
	intel_dp_enable_port(intel_dp, pipe_config);
2844 2845 2846 2847 2848 2849 2850

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2851
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2852 2853
		unsigned int lane_mask = 0x0;

2854
		if (IS_CHERRYVIEW(dev_priv))
2855
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2856

2857 2858
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2859
	}
2860

2861
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2862
	intel_dp_start_link_train(intel_dp);
2863
	intel_dp_stop_link_train(intel_dp);
2864

2865
	if (pipe_config->has_audio) {
2866
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2867
				 pipe_name(pipe));
2868
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2869
	}
2870
}
2871

2872 2873 2874
static void g4x_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2875
{
2876
	intel_enable_dp(encoder, pipe_config, conn_state);
2877
	intel_edp_backlight_on(pipe_config, conn_state);
2878
}
2879

2880 2881 2882
static void vlv_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2883
{
2884 2885
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2886
	intel_edp_backlight_on(pipe_config, conn_state);
2887
	intel_psr_enable(intel_dp);
2888 2889
}

2890 2891 2892
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2893 2894
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2895
	enum port port = dp_to_dig_port(intel_dp)->port;
2896

2897
	intel_dp_prepare(encoder, pipe_config);
2898

2899
	/* Only ilk+ has port A */
2900
	if (port == PORT_A)
2901
		ironlake_edp_pll_on(intel_dp, pipe_config);
2902 2903
}

2904 2905 2906
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2907
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2908
	enum pipe pipe = intel_dp->pps_pipe;
2909
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2910

2911 2912
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

2913 2914 2915
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934
	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2935 2936 2937
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
2938
	struct drm_i915_private *dev_priv = to_i915(dev);
2939 2940 2941 2942
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2943
	for_each_intel_encoder(dev, encoder) {
2944
		struct intel_dp *intel_dp;
2945
		enum port port;
2946

2947 2948
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
2949 2950 2951
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2952
		port = dp_to_dig_port(intel_dp)->port;
2953

2954 2955 2956 2957
		WARN(intel_dp->active_pipe == pipe,
		     "stealing pipe %c power sequencer from active (e)DP port %c\n",
		     pipe_name(pipe), port_name(port));

2958 2959 2960 2961
		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2962
			      pipe_name(pipe), port_name(port));
2963 2964

		/* make sure vdd is off before we steal it */
2965
		vlv_detach_power_sequencer(intel_dp);
2966 2967 2968 2969 2970 2971 2972 2973
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
2974
	struct drm_i915_private *dev_priv = to_i915(dev);
2975 2976 2977 2978
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2979
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
2980

2981 2982 2983 2984 2985 2986 2987
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
2988
		vlv_detach_power_sequencer(intel_dp);
2989
	}
2990 2991 2992 2993 2994 2995 2996

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

2997 2998 2999 3000 3001
	intel_dp->active_pipe = crtc->pipe;

	if (!is_edp(intel_dp))
		return;

3002 3003 3004 3005 3006 3007 3008
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
3009
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
3010
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
3011 3012
}

3013 3014 3015
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
3016
{
3017
	vlv_phy_pre_encoder_enable(encoder);
3018

3019
	intel_enable_dp(encoder, pipe_config, conn_state);
3020 3021
}

3022 3023 3024
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
3025
{
3026
	intel_dp_prepare(encoder, pipe_config);
3027

3028
	vlv_phy_pre_pll_enable(encoder);
3029 3030
}

3031 3032 3033
static void chv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
3034
{
3035
	chv_phy_pre_encoder_enable(encoder);
3036

3037
	intel_enable_dp(encoder, pipe_config, conn_state);
3038 3039

	/* Second common lane will stay alive on its own now */
3040
	chv_phy_release_cl2_override(encoder);
3041 3042
}

3043 3044 3045
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
3046
{
3047
	intel_dp_prepare(encoder, pipe_config);
3048

3049
	chv_phy_pre_pll_enable(encoder);
3050 3051
}

3052 3053 3054
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
3055
{
3056
	chv_phy_post_pll_disable(encoder);
3057 3058
}

3059 3060 3061 3062
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3063
bool
3064
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3065
{
3066 3067
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3068 3069
}

3070 3071 3072 3073
static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
{
	uint8_t psr_caps = 0;

3074 3075
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps) != 1)
		return false;
3076 3077 3078 3079 3080 3081 3082
	return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
}

static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

3083 3084 3085
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
3086 3087 3088
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

3089
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
3090 3091 3092
{
	uint8_t alpm_caps = 0;

3093 3094 3095
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
3096 3097 3098
	return alpm_caps & DP_ALPM_CAP;
}

3099
/* These are source-specific values. */
3100
uint8_t
K
Keith Packard 已提交
3101
intel_dp_voltage_max(struct intel_dp *intel_dp)
3102
{
3103
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3104
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3105

3106
	if (IS_GEN9_LP(dev_priv))
3107
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3108
	else if (INTEL_GEN(dev_priv) >= 9) {
3109 3110
		struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
		return intel_ddi_dp_voltage_max(encoder);
3111
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3112
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3113
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3114
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3115
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3116
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3117
	else
3118
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3119 3120
}

3121
uint8_t
K
Keith Packard 已提交
3122 3123
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3124
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3125
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3126

3127
	if (INTEL_GEN(dev_priv) >= 9) {
3128 3129 3130 3131 3132 3133 3134
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3135 3136
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3137 3138 3139
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3140
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3141
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3142 3143 3144 3145 3146 3147 3148
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3149
		default:
3150
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3151
		}
3152
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3153
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3154 3155 3156 3157 3158 3159 3160
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3161
		default:
3162
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3163
		}
3164
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3165
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3166 3167 3168 3169 3170
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3171
		default:
3172
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3173 3174 3175
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3176 3177 3178 3179 3180 3181 3182
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3183
		default:
3184
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3185
		}
3186 3187 3188
	}
}

3189
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3190
{
3191
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3192 3193 3194 3195 3196
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3197
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3198 3199
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3200
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3201 3202 3203
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3204
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3205 3206 3207
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3208
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3209 3210 3211
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3212
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3213 3214 3215 3216 3217 3218 3219
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3220
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3221 3222
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3223
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3224 3225 3226
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3227
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3228 3229 3230
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3231
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3232 3233 3234 3235 3236 3237 3238
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3239
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3240 3241
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3242
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3243 3244 3245
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3246
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3247 3248 3249 3250 3251 3252 3253
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3254
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3255 3256
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3257
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3269 3270
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3271 3272 3273 3274

	return 0;
}

3275
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3276
{
3277 3278 3279
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3280 3281 3282
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3283
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3284
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3285
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3286 3287 3288
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3289
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3290 3291 3292
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3293
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3294 3295 3296
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3297
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3298 3299
			deemph_reg_value = 128;
			margin_reg_value = 154;
3300
			uniq_trans_scale = true;
3301 3302 3303 3304 3305
			break;
		default:
			return 0;
		}
		break;
3306
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3307
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3308
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3309 3310 3311
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3312
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3313 3314 3315
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3316
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3317 3318 3319 3320 3321 3322 3323
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3324
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3325
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3326
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3327 3328 3329
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3330
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3331 3332 3333 3334 3335 3336 3337
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3338
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3339
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3340
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3352 3353
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3354 3355 3356 3357

	return 0;
}

3358
static uint32_t
3359
gen4_signal_levels(uint8_t train_set)
3360
{
3361
	uint32_t	signal_levels = 0;
3362

3363
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3364
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3365 3366 3367
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3368
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3369 3370
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3371
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3372 3373
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3374
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3375 3376 3377
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3378
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3379
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3380 3381 3382
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3383
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3384 3385
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3386
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3387 3388
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3389
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3390 3391 3392 3393 3394 3395
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3396 3397
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3398
gen6_edp_signal_levels(uint8_t train_set)
3399
{
3400 3401 3402
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3403 3404
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3405
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3406
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3407
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3408 3409
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3410
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3411 3412
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3413
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3414 3415
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3416
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3417
	default:
3418 3419 3420
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3421 3422 3423
	}
}

K
Keith Packard 已提交
3424 3425
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3426
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3427 3428 3429 3430
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3431
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3432
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3433
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3434
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3435
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3436 3437
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3438
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3439
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3440
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3441 3442
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3443
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3444
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3445
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3446 3447 3448 3449 3450 3451 3452 3453 3454
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3455
void
3456
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3457 3458
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3459
	enum port port = intel_dig_port->port;
3460
	struct drm_device *dev = intel_dig_port->base.base.dev;
3461
	struct drm_i915_private *dev_priv = to_i915(dev);
3462
	uint32_t signal_levels, mask = 0;
3463 3464
	uint8_t train_set = intel_dp->train_set[0];

3465
	if (HAS_DDI(dev_priv)) {
3466 3467
		signal_levels = ddi_signal_levels(intel_dp);

3468
		if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv))
3469 3470 3471
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3472
	} else if (IS_CHERRYVIEW(dev_priv)) {
3473
		signal_levels = chv_signal_levels(intel_dp);
3474
	} else if (IS_VALLEYVIEW(dev_priv)) {
3475
		signal_levels = vlv_signal_levels(intel_dp);
3476
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3477
		signal_levels = gen7_edp_signal_levels(train_set);
3478
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3479
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3480
		signal_levels = gen6_edp_signal_levels(train_set);
3481 3482
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3483
		signal_levels = gen4_signal_levels(train_set);
3484 3485 3486
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3487 3488 3489 3490 3491 3492 3493 3494
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3495

3496
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3497 3498 3499

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3500 3501
}

3502
void
3503 3504
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3505
{
3506
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3507 3508
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3509

3510
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3511

3512
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3513
	POSTING_READ(intel_dp->output_reg);
3514 3515
}

3516
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3517 3518 3519
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3520
	struct drm_i915_private *dev_priv = to_i915(dev);
3521 3522 3523
	enum port port = intel_dig_port->port;
	uint32_t val;

3524
	if (!HAS_DDI(dev_priv))
3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3542 3543 3544 3545
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3546 3547 3548
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3549
static void
C
Chris Wilson 已提交
3550
intel_dp_link_down(struct intel_dp *intel_dp)
3551
{
3552
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3553
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3554
	enum port port = intel_dig_port->port;
3555
	struct drm_device *dev = intel_dig_port->base.base.dev;
3556
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3557
	uint32_t DP = intel_dp->DP;
3558

3559
	if (WARN_ON(HAS_DDI(dev_priv)))
3560 3561
		return;

3562
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3563 3564
		return;

3565
	DRM_DEBUG_KMS("\n");
3566

3567
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3568
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3569
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3570
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3571
	} else {
3572
		if (IS_CHERRYVIEW(dev_priv))
3573 3574 3575
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3576
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3577
	}
3578
	I915_WRITE(intel_dp->output_reg, DP);
3579
	POSTING_READ(intel_dp->output_reg);
3580

3581 3582 3583 3584 3585 3586 3587 3588 3589
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3590
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3591 3592 3593 3594 3595 3596 3597
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3598 3599 3600 3601 3602 3603 3604
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3605
		I915_WRITE(intel_dp->output_reg, DP);
3606
		POSTING_READ(intel_dp->output_reg);
3607

3608
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3609 3610
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3611 3612
	}

3613
	msleep(intel_dp->panel_power_down_delay);
3614 3615

	intel_dp->DP = DP;
3616 3617 3618 3619 3620 3621

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		pps_lock(intel_dp);
		intel_dp->active_pipe = INVALID_PIPE;
		pps_unlock(intel_dp);
	}
3622 3623
}

3624
bool
3625
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3626
{
3627 3628
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3629
		return false; /* aux transfer failed */
3630

3631
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3632

3633 3634
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3635

3636 3637 3638 3639 3640
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3641

3642 3643
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3644

3645
	if (!intel_dp_read_dpcd(intel_dp))
3646 3647
		return false;

3648 3649
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
3650

3651 3652 3653
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3654

3655 3656 3657 3658 3659 3660 3661 3662
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3663

3664 3665 3666 3667 3668
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
3669 3670 3671 3672
		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				      &frame_sync_cap) != 1)
			frame_sync_cap = 0;
3673 3674 3675 3676 3677
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3678 3679 3680 3681 3682 3683

		if (dev_priv->psr.psr2_support) {
			dev_priv->psr.y_cord_support =
				intel_dp_get_y_cord_status(intel_dp);
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
3684 3685
			dev_priv->psr.alpm =
				intel_dp_get_alpm_status(intel_dp);
3686 3687
		}

3688 3689
	}

3690 3691 3692
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3693 3694
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3695 3696
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3697

3698
	/* Intermediate frequency support */
3699
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3700
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3701 3702
		int i;

3703 3704
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3705

3706 3707
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3708 3709 3710 3711

			if (val == 0)
				break;

3712 3713 3714 3715 3716 3717
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3718
			intel_dp->sink_rates[i] = (val * 200) / 10;
3719
		}
3720
		intel_dp->num_sink_rates = i;
3721
	}
3722

3723 3724 3725 3726 3727
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

3728 3729
	intel_dp_set_common_rates(intel_dp);

3730 3731 3732 3733 3734 3735 3736
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
3737 3738
	u8 sink_count;

3739 3740 3741
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

3742
	/* Don't clobber cached eDP rates. */
3743
	if (!is_edp(intel_dp)) {
3744
		intel_dp_set_sink_rates(intel_dp);
3745 3746
		intel_dp_set_common_rates(intel_dp);
	}
3747

3748
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
3749 3750 3751 3752 3753 3754 3755
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
3756
	intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
3757 3758 3759 3760 3761 3762 3763 3764 3765 3766

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
		return false;
3767

3768
	if (!drm_dp_is_branch(intel_dp->dpcd))
3769 3770 3771 3772 3773
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3774 3775 3776
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3777 3778 3779
		return false; /* downstream port status fetch failed */

	return true;
3780 3781
}

3782
static bool
3783
intel_dp_can_mst(struct intel_dp *intel_dp)
3784
{
3785
	u8 mstm_cap;
3786

3787 3788 3789
	if (!i915.enable_dp_mst)
		return false;

3790 3791 3792 3793 3794 3795
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3796
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
3797
		return false;
3798

3799
	return mstm_cap & DP_MST_CAP;
3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
	if (!i915.enable_dp_mst)
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3820 3821
}

3822
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3823
{
3824
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3825
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3826
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3827
	u8 buf;
3828
	int ret = 0;
3829 3830
	int count = 0;
	int attempts = 10;
3831

3832 3833
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3834 3835
		ret = -EIO;
		goto out;
3836 3837
	}

3838
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3839
			       buf & ~DP_TEST_SINK_START) < 0) {
3840
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3841 3842 3843
		ret = -EIO;
		goto out;
	}
3844

3845
	do {
3846
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3847 3848 3849 3850 3851 3852 3853 3854 3855 3856

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3857
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3858 3859 3860
		ret = -ETIMEDOUT;
	}

3861
 out:
3862
	hsw_enable_ips(intel_crtc);
3863
	return ret;
3864 3865 3866 3867 3868
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3869
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3870 3871
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3872 3873
	int ret;

3874 3875 3876 3877 3878 3879 3880 3881 3882
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3883 3884 3885 3886 3887 3888
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3889
	hsw_disable_ips(intel_crtc);
3890

3891
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3892 3893 3894
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3895 3896
	}

3897
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3898 3899 3900 3901 3902 3903
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3904
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3905 3906
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3907
	int count, ret;
3908 3909 3910 3911 3912 3913
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3914
	do {
3915
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3916

3917
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3918 3919
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3920
			goto stop;
3921
		}
3922
		count = buf & DP_TEST_COUNT_MASK;
3923

3924
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3925 3926

	if (attempts == 0) {
3927 3928 3929 3930 3931 3932 3933 3934
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3935
	}
3936

3937
stop:
3938
	intel_dp_sink_crc_stop(intel_dp);
3939
	return ret;
3940 3941
}

3942 3943 3944
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3945 3946
	return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
				 sink_irq_vector) == 1;
3947 3948
}

3949 3950 3951 3952 3953
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

3954
	ret = drm_dp_dpcd_read(&intel_dp->aux,
3955 3956 3957 3958 3959 3960 3961 3962
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3963 3964
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982
	int status = 0;
	int min_lane_count = 1;
	int link_rate_index, test_link_rate;
	uint8_t test_lane_count, test_link_bw;
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
		DRM_DEBUG_KMS("Lane count read failed\n");
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;
	/* Validate the requested lane count */
	if (test_lane_count < min_lane_count ||
3983
	    test_lane_count > intel_dp->max_link_lane_count)
3984 3985 3986 3987 3988 3989 3990 3991 3992 3993
		return DP_TEST_NAK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
		DRM_DEBUG_KMS("Link Rate read failed\n");
		return DP_TEST_NAK;
	}
	/* Validate the requested link rate */
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
3994 3995 3996
	link_rate_index = intel_dp_rate_index(intel_dp->common_rates,
					      intel_dp->num_common_rates,
					      test_link_rate);
3997 3998 3999 4000 4001 4002 4003
	if (link_rate_index < 0)
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
4004 4005 4006 4007
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
4008
	uint8_t test_pattern;
4009
	uint8_t test_misc;
4010 4011 4012 4013
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
4014 4015
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
				   &test_pattern);
4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036
	if (status <= 0) {
		DRM_DEBUG_KMS("Test pattern read failed\n");
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("H Width read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("V Height read failed\n");
		return DP_TEST_NAK;
	}

4037 4038
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
				   &test_misc);
4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064
	if (status <= 0) {
		DRM_DEBUG_KMS("TEST MISC read failed\n");
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = 1;

	return DP_TEST_ACK;
4065 4066 4067
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4068
{
4069
	uint8_t test_result = DP_TEST_ACK;
4070 4071 4072 4073
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4074
	    connector->edid_corrupt ||
4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
4088
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4089
	} else {
4090 4091 4092 4093 4094 4095 4096
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4097 4098
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
				       block->checksum) <= 0)
4099 4100 4101
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4102
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4103 4104 4105
	}

	/* Set test active flag here so userspace doesn't interrupt things */
4106
	intel_dp->compliance.test_active = 1;
4107

4108 4109 4110 4111
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4112
{
4113 4114 4115 4116 4117 4118 4119
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
4120 4121
	uint8_t request = 0;
	int status;
4122

4123
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4124 4125 4126 4127 4128
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

4129
	switch (request) {
4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
4147
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
4148 4149 4150
		break;
	}

4151 4152 4153
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

4154
update_status:
4155
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4156 4157
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4158 4159
}

4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4175
			if (intel_dp->active_mst_links &&
4176
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4177 4178 4179 4180 4181
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4182
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4198
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4234
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4235 4236 4237 4238 4239 4240 4241

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4262 4263 4264 4265 4266
	/*
	 * Validate the cached values of intel_dp->link_rate and
	 * intel_dp->lane_count before attempting to retrain.
	 */
	if (!intel_dp_link_params_valid(intel_dp))
4267 4268
		return;

4269 4270
	/* Retrain if Channel EQ or CR not ok */
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4271 4272
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4273 4274

		intel_dp_retrain_link(intel_dp);
4275 4276 4277
	}
}

4278 4279 4280 4281 4282 4283 4284
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4285 4286 4287 4288 4289
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4290
 */
4291
static bool
4292
intel_dp_short_pulse(struct intel_dp *intel_dp)
4293
{
4294
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4295
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4296
	u8 sink_irq_vector = 0;
4297 4298
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4299

4300 4301 4302 4303
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4304
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4305

4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4317 4318
	}

4319 4320
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4321 4322
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4323
		/* Clear interrupt source */
4324 4325 4326
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4327 4328

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4329
			intel_dp_handle_test_request(intel_dp);
4330 4331 4332 4333
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4334 4335 4336
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
4337 4338 4339 4340 4341
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
		/* Send a Hotplug Uevent to userspace to start modeset */
		drm_kms_helper_hotplug_event(intel_encoder->base.dev);
	}
4342 4343

	return true;
4344 4345
}

4346
/* XXX this is probably wrong for multiple downstream ports */
4347
static enum drm_connector_status
4348
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4349
{
4350
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4351 4352 4353
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

4354 4355 4356
	if (lspcon->active)
		lspcon_resume(lspcon);

4357 4358 4359
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4360 4361 4362
	if (is_edp(intel_dp))
		return connector_status_connected;

4363
	/* if there's no downstream port, we're done */
4364
	if (!drm_dp_is_branch(dpcd))
4365
		return connector_status_connected;
4366 4367

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4368 4369
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4370

4371 4372
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4373 4374
	}

4375 4376 4377
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4378
	/* If no HPD, poke DDC gently */
4379
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4380
		return connector_status_connected;
4381 4382

	/* Well we tried, say unknown for unreliable port types */
4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4395 4396 4397

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4398
	return connector_status_disconnected;
4399 4400
}

4401 4402 4403 4404
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4405
	struct drm_i915_private *dev_priv = to_i915(dev);
4406 4407
	enum drm_connector_status status;

4408
	status = intel_panel_detect(dev_priv);
4409 4410 4411 4412 4413 4414
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4415 4416
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4417
{
4418
	u32 bit;
4419

4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452
	switch (port->port) {
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool spt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		bit = SDE_PORTA_HOTPLUG_SPT;
		break;
4470 4471 4472
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4473
	default:
4474
		return cpt_digital_port_connected(dev_priv, port);
4475
	}
4476

4477
	return I915_READ(SDEISR) & bit;
4478 4479
}

4480
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4481
				       struct intel_digital_port *port)
4482
{
4483
	u32 bit;
4484

4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4503 4504
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4505 4506 4507 4508 4509
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4510
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4511 4512
		break;
	case PORT_C:
4513
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4514 4515
		break;
	case PORT_D:
4516
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4517 4518 4519 4520
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4521 4522
	}

4523
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4524 4525
}

4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561
static bool ilk_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	if (port->port == PORT_A)
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
		return ibx_digital_port_connected(dev_priv, port);
}

static bool snb_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	if (port->port == PORT_A)
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
		return cpt_digital_port_connected(dev_priv, port);
}

static bool ivb_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	if (port->port == PORT_A)
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
	else
		return cpt_digital_port_connected(dev_priv, port);
}

static bool bdw_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	if (port->port == PORT_A)
		return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
	else
		return cpt_digital_port_connected(dev_priv, port);
}

4562
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4563
				       struct intel_digital_port *intel_dig_port)
4564
{
4565 4566
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4567 4568
	u32 bit;

4569 4570
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4571 4572 4573 4574 4575 4576 4577 4578 4579 4580
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4581
		MISSING_CASE(port);
4582 4583 4584 4585 4586 4587
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4588 4589 4590 4591 4592 4593 4594
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4595 4596
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
				  struct intel_digital_port *port)
4597
{
4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612
	if (HAS_GMCH_DISPLAY(dev_priv)) {
		if (IS_GM45(dev_priv))
			return gm45_digital_port_connected(dev_priv, port);
		else
			return g4x_digital_port_connected(dev_priv, port);
	}

	if (IS_GEN5(dev_priv))
		return ilk_digital_port_connected(dev_priv, port);
	else if (IS_GEN6(dev_priv))
		return snb_digital_port_connected(dev_priv, port);
	else if (IS_GEN7(dev_priv))
		return ivb_digital_port_connected(dev_priv, port);
	else if (IS_GEN8(dev_priv))
		return bdw_digital_port_connected(dev_priv, port);
4613
	else if (IS_GEN9_LP(dev_priv))
4614
		return bxt_digital_port_connected(dev_priv, port);
4615
	else
4616
		return spt_digital_port_connected(dev_priv, port);
4617 4618
}

4619
static struct edid *
4620
intel_dp_get_edid(struct intel_dp *intel_dp)
4621
{
4622
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4623

4624 4625 4626 4627
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4628 4629
			return NULL;

J
Jani Nikula 已提交
4630
		return drm_edid_duplicate(intel_connector->edid);
4631 4632 4633 4634
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4635

4636 4637 4638 4639 4640
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4641

4642
	intel_dp_unset_edid(intel_dp);
4643 4644 4645
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

4646
	intel_dp->has_audio = drm_detect_monitor_audio(edid);
4647 4648
}

4649 4650
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4651
{
4652
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4653

4654 4655
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4656

4657 4658
	intel_dp->has_audio = false;
}
4659

4660
static int
4661
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4662
{
4663
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4664
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4665 4666
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4667
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4668
	enum drm_connector_status status;
4669
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4670

4671 4672
	WARN_ON(!drm_modeset_is_locked(&connector->dev->mode_config.connection_mutex));

4673
	intel_display_power_get(to_i915(dev), intel_dp->aux_power_domain);
Z
Zhenyu Wang 已提交
4674

4675 4676 4677
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4678 4679 4680
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4681
	else
4682 4683
		status = connector_status_disconnected;

4684
	if (status == connector_status_disconnected) {
4685
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4686

4687 4688 4689 4690 4691 4692 4693 4694 4695
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4696
		goto out;
4697
	}
Z
Zhenyu Wang 已提交
4698

4699
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4700
		intel_encoder->type = INTEL_OUTPUT_DP;
4701

4702 4703 4704 4705
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));

4706
	if (intel_dp->reset_link_params) {
4707 4708
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
4709

4710 4711
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
4712 4713 4714

		intel_dp->reset_link_params = false;
	}
4715

4716 4717
	intel_dp_print_rates(intel_dp);

4718 4719
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
4720

4721 4722 4723
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4724 4725 4726 4727 4728
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4729 4730
		status = connector_status_disconnected;
		goto out;
4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743
	} else {
		/*
		 * If display is now connected check links status,
		 * there has been known issues of link loss triggerring
		 * long pulse.
		 *
		 * Some sinks (eg. ASUS PB287Q) seem to perform some
		 * weird HPD ping pong during modesets. So we can apparently
		 * end up with HPD going low during a modeset, and then
		 * going back up soon after. And once that happens we must
		 * retrain the link to get a picture. That's in case no
		 * userspace component reacted to intermittent HPD dip.
		 */
4744
		intel_dp_check_link_status(intel_dp);
4745 4746
	}

4747 4748 4749 4750 4751 4752 4753 4754
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4755
	intel_dp_set_edid(intel_dp);
4756 4757
	if (is_edp(intel_dp) || intel_connector->detect_edid)
		status = connector_status_connected;
4758
	intel_dp->detect_done = true;
4759

4760 4761
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4762 4763
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4775
out:
4776
	if (status != connector_status_connected && !intel_dp->is_mst)
4777
		intel_dp_unset_edid(intel_dp);
4778

4779
	intel_display_power_put(to_i915(dev), intel_dp->aux_power_domain);
4780
	return status;
4781 4782
}

4783 4784 4785 4786
static int
intel_dp_detect(struct drm_connector *connector,
		struct drm_modeset_acquire_ctx *ctx,
		bool force)
4787 4788
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4789
	int status = connector->status;
4790 4791 4792 4793

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4794 4795
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
4796
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4797 4798

	intel_dp->detect_done = false;
4799

4800
	return status;
4801 4802
}

4803 4804
static void
intel_dp_force(struct drm_connector *connector)
4805
{
4806
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4807
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4808
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4809

4810 4811 4812
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4813

4814 4815
	if (connector->status != connector_status_connected)
		return;
4816

4817
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4818 4819 4820

	intel_dp_set_edid(intel_dp);

4821
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4822 4823

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4824
		intel_encoder->type = INTEL_OUTPUT_DP;
4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4838

4839
	/* if eDP has no EDID, fall back to fixed mode */
4840 4841
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4842
		struct drm_display_mode *mode;
4843 4844

		mode = drm_mode_duplicate(connector->dev,
4845
					  intel_connector->panel.fixed_mode);
4846
		if (mode) {
4847 4848 4849 4850
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4851

4852
	return 0;
4853 4854
}

4855 4856 4857 4858
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4859 4860 4861 4862 4863
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4864 4865 4866 4867 4868 4869 4870 4871 4872 4873

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4874 4875 4876 4877 4878 4879 4880
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4881
static void
4882
intel_dp_connector_destroy(struct drm_connector *connector)
4883
{
4884
	struct intel_connector *intel_connector = to_intel_connector(connector);
4885

4886
	kfree(intel_connector->detect_edid);
4887

4888 4889 4890
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4891 4892 4893
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4894
		intel_panel_fini(&intel_connector->panel);
4895

4896
	drm_connector_cleanup(connector);
4897
	kfree(connector);
4898 4899
}

P
Paulo Zanoni 已提交
4900
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4901
{
4902 4903
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4904

4905
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4906 4907
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4908 4909 4910 4911
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4912
		pps_lock(intel_dp);
4913
		edp_panel_vdd_off_sync(intel_dp);
4914 4915
		pps_unlock(intel_dp);

4916 4917 4918 4919
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4920
	}
4921 4922 4923

	intel_dp_aux_fini(intel_dp);

4924
	drm_encoder_cleanup(encoder);
4925
	kfree(intel_dig_port);
4926 4927
}

4928
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4929 4930 4931 4932 4933 4934
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4935 4936 4937 4938
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4939
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4940
	pps_lock(intel_dp);
4941
	edp_panel_vdd_off_sync(intel_dp);
4942
	pps_unlock(intel_dp);
4943 4944
}

4945 4946 4947 4948
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
4949
	struct drm_i915_private *dev_priv = to_i915(dev);
4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4963
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4964 4965 4966 4967

	edp_panel_vdd_schedule_off(intel_dp);
}

4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));

	if ((intel_dp->DP & DP_PORT_EN) == 0)
		return INVALID_PIPE;

	if (IS_CHERRYVIEW(dev_priv))
		return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
	else
		return PORT_TO_PIPE(intel_dp->DP);
}

4981
void intel_dp_encoder_reset(struct drm_encoder *encoder)
4982
{
4983
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
4984 4985
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4986 4987 4988

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
4989

4990
	if (lspcon->active)
4991 4992
		lspcon_resume(lspcon);

4993 4994
	intel_dp->reset_link_params = true;

4995 4996
	pps_lock(intel_dp);

4997 4998 4999 5000 5001 5002 5003 5004
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

	if (is_edp(intel_dp)) {
		/* Reinit the power sequencer, in case BIOS did something with it. */
		intel_dp_pps_init(encoder->dev, intel_dp);
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
5005 5006

	pps_unlock(intel_dp);
5007 5008
}

5009
static const struct drm_connector_funcs intel_dp_connector_funcs = {
5010
	.dpms = drm_atomic_helper_connector_dpms,
5011
	.force = intel_dp_force,
5012
	.fill_modes = drm_helper_probe_single_connector_modes,
5013 5014
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
5015
	.late_register = intel_dp_connector_register,
5016
	.early_unregister = intel_dp_connector_unregister,
5017
	.destroy = intel_dp_connector_destroy,
5018
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5019
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
5020 5021 5022
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
5023
	.detect_ctx = intel_dp_detect,
5024 5025
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
5026
	.atomic_check = intel_digital_connector_atomic_check,
5027 5028 5029
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
5030
	.reset = intel_dp_encoder_reset,
5031
	.destroy = intel_dp_encoder_destroy,
5032 5033
};

5034
enum irqreturn
5035 5036 5037
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5038
	struct drm_device *dev = intel_dig_port->base.base.dev;
5039
	struct drm_i915_private *dev_priv = to_i915(dev);
5040
	enum irqreturn ret = IRQ_NONE;
5041

5042 5043
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
5044
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
5045

5046 5047 5048 5049 5050 5051 5052 5053 5054
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
5055
		return IRQ_HANDLED;
5056 5057
	}

5058 5059
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
5060
		      long_hpd ? "long" : "short");
5061

5062
	if (long_hpd) {
5063
		intel_dp->reset_link_params = true;
5064 5065 5066 5067
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

5068
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5069

5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
5083
		}
5084
	}
5085

5086 5087 5088 5089
	if (!intel_dp->is_mst) {
		if (!intel_dp_short_pulse(intel_dp)) {
			intel_dp->detect_done = false;
			goto put_power;
5090
		}
5091
	}
5092 5093 5094

	ret = IRQ_HANDLED;

5095
put_power:
5096
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
5097 5098

	return ret;
5099 5100
}

5101
/* check the VBT to see whether the eDP is on another port */
5102
bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port)
5103
{
5104 5105 5106 5107
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
5108
	if (INTEL_GEN(dev_priv) < 5)
5109 5110
		return false;

5111
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
5112 5113
		return true;

5114
	return intel_bios_is_port_edp(dev_priv, port);
5115 5116
}

5117
static void
5118 5119
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5120 5121
	struct drm_i915_private *dev_priv = to_i915(connector->dev);

5122
	intel_attach_force_audio_property(connector);
5123
	intel_attach_broadcast_rgb_property(connector);
5124 5125

	if (is_edp(intel_dp)) {
5126 5127 5128 5129 5130 5131 5132 5133
		u32 allowed_scalers;

		allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
		if (!HAS_GMCH_DISPLAY(dev_priv))
			allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);

		drm_connector_attach_scaling_mode_property(connector, allowed_scalers);

5134
		connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
5135

5136
	}
5137 5138
}

5139 5140
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5141
	intel_dp->panel_power_off_time = ktime_get_boottime();
5142 5143 5144 5145
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5146
static void
5147 5148
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
5149
{
5150
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5151
	struct pps_registers regs;
5152

5153
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5154 5155 5156

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5157
	pp_ctl = ironlake_get_pp_control(intel_dp);
5158

5159 5160
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
5161
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv)) {
5162 5163
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
5164
	}
5165 5166

	/* Pull timing values out of registers */
5167 5168
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
5169

5170 5171
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
5172

5173 5174
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
5175

5176 5177
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
5178

5179
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) {
5180 5181
		seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
				BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
5182
	} else {
5183
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5184
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5185
	}
5186 5187
}

I
Imre Deak 已提交
5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5213 5214 5215 5216
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
5217
	struct drm_i915_private *dev_priv = to_i915(dev);
5218 5219 5220 5221 5222 5223 5224 5225 5226 5227
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
5228

I
Imre Deak 已提交
5229
	intel_pps_dump_state("cur", &cur);
5230

5231
	vbt = dev_priv->vbt.edp.pps;
5232 5233 5234 5235 5236 5237 5238 5239 5240 5241
	/* On Toshiba Satellite P50-C-18C system the VBT T12 delay
	 * of 500ms appears to be too short. Ocassionally the panel
	 * just fails to power back on. Increasing the delay to 800ms
	 * seems sufficient to avoid this problem.
	 */
	if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
		vbt.t11_t12 = max_t(u16, vbt.t11_t12, 800 * 10);
		DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
			      vbt.t11_t12);
	}
5242 5243 5244 5245 5246
	/* T11_T12 delay is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	vbt.t11_t12 += 100 * 10;
5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5260
	intel_pps_dump_state("vbt", &vbt);
5261 5262 5263

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5264
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5265 5266 5267 5268 5269 5270 5271 5272 5273
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5274
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5275 5276 5277 5278 5279 5280 5281
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5282 5283 5284 5285 5286 5287
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5288 5289 5290 5291 5292 5293 5294 5295 5296 5297

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5298 5299 5300 5301
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5302 5303
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd)
5304
{
5305
	struct drm_i915_private *dev_priv = to_i915(dev);
5306
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5307
	int div = dev_priv->rawclk_freq / 1000;
5308
	struct pps_registers regs;
5309
	enum port port = dp_to_dig_port(intel_dp)->port;
5310
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5311

V
Ville Syrjälä 已提交
5312
	lockdep_assert_held(&dev_priv->pps_mutex);
5313

5314
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5315

5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340
	/*
	 * On some VLV machines the BIOS can leave the VDD
	 * enabled even on power seqeuencers which aren't
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
	 * soon as the new power seqeuencer gets initialized.
	 */
	if (force_disable_vdd) {
		u32 pp = ironlake_get_pp_control(intel_dp);

		WARN(pp & PANEL_POWER_ON, "Panel power already on\n");

		if (pp & EDP_FORCE_VDD)
			DRM_DEBUG_KMS("VDD already on, disabling first\n");

		pp &= ~EDP_FORCE_VDD;

		I915_WRITE(regs.pp_ctrl, pp);
	}

5341
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5342 5343
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5344
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5345 5346
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5347
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) {
5348
		pp_div = I915_READ(regs.pp_ctrl);
5349
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5350
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5351 5352 5353 5354 5355 5356
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5357 5358 5359

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5360
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5361
		port_sel = PANEL_PORT_SELECT_VLV(port);
5362
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5363
		if (port == PORT_A)
5364
			port_sel = PANEL_PORT_SELECT_DPA;
5365
		else
5366
			port_sel = PANEL_PORT_SELECT_DPD;
5367 5368
	}

5369 5370
	pp_on |= port_sel;

5371 5372
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5373
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv))
5374
		I915_WRITE(regs.pp_ctrl, pp_div);
5375
	else
5376
		I915_WRITE(regs.pp_div, pp_div);
5377 5378

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5379 5380
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5381
		      (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) ?
5382 5383
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5384 5385
}

5386 5387 5388
static void intel_dp_pps_init(struct drm_device *dev,
			      struct intel_dp *intel_dp)
{
5389 5390 5391
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5392 5393 5394
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
5395
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
5396 5397 5398
	}
}

5399 5400
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5401
 * @dev_priv: i915 device
5402
 * @crtc_state: a pointer to the active intel_crtc_state
5403 5404 5405 5406 5407 5408 5409 5410 5411
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5412 5413 5414
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
				    struct intel_crtc_state *crtc_state,
				    int refresh_rate)
5415 5416
{
	struct intel_encoder *encoder;
5417 5418
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5419
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5420
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5421 5422 5423 5424 5425 5426

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5427 5428
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5429 5430 5431
		return;
	}

5432
	/*
5433 5434
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5435
	 */
5436

5437 5438
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5439
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5440 5441 5442 5443 5444 5445

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5446
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5447 5448 5449 5450
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5451 5452
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5453 5454
		index = DRRS_LOW_RR;

5455
	if (index == dev_priv->drrs.refresh_rate_type) {
5456 5457 5458 5459 5460
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5461
	if (!crtc_state->base.active) {
5462 5463 5464 5465
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5466
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5478 5479
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5480
		u32 val;
5481

5482
		val = I915_READ(reg);
5483
		if (index > DRRS_HIGH_RR) {
5484
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5485 5486 5487
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5488
		} else {
5489
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5490 5491 5492
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5493 5494 5495 5496
		}
		I915_WRITE(reg, val);
	}

5497 5498 5499 5500 5501
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5502 5503 5504
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5505
 * @crtc_state: A pointer to the active crtc state.
5506 5507 5508
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5509 5510
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5511 5512
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5513
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5514

5515
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5534 5535 5536
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5537
 * @old_crtc_state: Pointer to old crtc_state.
5538 5539
 *
 */
5540 5541
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			    struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5542 5543
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5544
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5545

5546
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5547 5548 5549 5550 5551 5552 5553 5554 5555
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5556 5557
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5558 5559 5560 5561 5562 5563 5564

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5578
	/*
5579 5580
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5581 5582
	 */

5583 5584
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5585

5586 5587 5588 5589 5590 5591
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5592

5593 5594
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5595 5596
}

5597
/**
5598
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5599
 * @dev_priv: i915 device
5600 5601
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5602 5603
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5604 5605 5606
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5607 5608
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5609 5610 5611 5612
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5613
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5614 5615
		return;

5616
	cancel_delayed_work(&dev_priv->drrs.work);
5617

5618
	mutex_lock(&dev_priv->drrs.mutex);
5619 5620 5621 5622 5623
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5624 5625 5626
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5627 5628 5629
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5630
	/* invalidate means busy screen hence upclock */
5631
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5632 5633
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5634 5635 5636 5637

	mutex_unlock(&dev_priv->drrs.mutex);
}

5638
/**
5639
 * intel_edp_drrs_flush - Restart Idleness DRRS
5640
 * @dev_priv: i915 device
5641 5642
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5643 5644 5645 5646
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5647 5648 5649
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5650 5651
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5652 5653 5654 5655
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5656
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5657 5658
		return;

5659
	cancel_delayed_work(&dev_priv->drrs.work);
5660

5661
	mutex_lock(&dev_priv->drrs.mutex);
5662 5663 5664 5665 5666
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5667 5668
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5669 5670

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5671 5672
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5673
	/* flush means busy screen hence upclock */
5674
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5675 5676
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5677 5678 5679 5680 5681 5682

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5683 5684 5685 5686 5687
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701 5702 5703 5704 5705 5706 5707 5708 5709 5710
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5711 5712 5713 5714 5715 5716 5717 5718
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5738
static struct drm_display_mode *
5739 5740
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5741 5742
{
	struct drm_connector *connector = &intel_connector->base;
5743
	struct drm_device *dev = connector->dev;
5744
	struct drm_i915_private *dev_priv = to_i915(dev);
5745 5746
	struct drm_display_mode *downclock_mode = NULL;

5747 5748 5749
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5750
	if (INTEL_GEN(dev_priv) <= 6) {
5751 5752 5753 5754 5755
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5756
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5757 5758 5759 5760
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
5761
					(dev_priv, fixed_mode, connector);
5762 5763

	if (!downclock_mode) {
5764
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5765 5766 5767
		return NULL;
	}

5768
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5769

5770
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5771
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5772 5773 5774
	return downclock_mode;
}

5775
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5776
				     struct intel_connector *intel_connector)
5777 5778 5779
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5780 5781
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5782
	struct drm_i915_private *dev_priv = to_i915(dev);
5783
	struct drm_display_mode *fixed_mode = NULL;
5784
	struct drm_display_mode *downclock_mode = NULL;
5785 5786 5787
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5788
	enum pipe pipe = INVALID_PIPE;
5789 5790 5791 5792

	if (!is_edp(intel_dp))
		return true;

5793 5794 5795 5796 5797 5798 5799 5800 5801 5802 5803 5804 5805
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5806
	pps_lock(intel_dp);
5807 5808

	intel_dp_init_panel_power_timestamps(intel_dp);
5809
	intel_dp_pps_init(dev, intel_dp);
5810
	intel_edp_panel_vdd_sanitize(intel_dp);
5811

5812
	pps_unlock(intel_dp);
5813

5814
	/* Cache DPCD and EDID for edp. */
5815
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5816

5817
	if (!has_dpcd) {
5818 5819
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5820
		goto out_vdd_off;
5821 5822
	}

5823
	mutex_lock(&dev->mode_config.mutex);
5824
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5825 5826 5827 5828 5829 5830 5831 5832 5833 5834 5835 5836 5837 5838 5839 5840 5841 5842
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5843 5844
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5845 5846 5847 5848 5849 5850 5851 5852
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5853
		if (fixed_mode) {
5854
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5855 5856 5857
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5858
	}
5859
	mutex_unlock(&dev->mode_config.mutex);
5860

5861
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5862 5863
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5864 5865 5866 5867 5868 5869

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5870
		pipe = vlv_active_pipe(intel_dp);
5871 5872 5873 5874 5875 5876 5877 5878 5879

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5880 5881
	}

5882
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5883
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5884
	intel_panel_setup_backlight(connector, pipe);
5885 5886

	return true;
5887 5888 5889 5890 5891 5892 5893 5894 5895 5896 5897 5898

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5899 5900
}

5901
/* Set up the hotplug pin and aux power domain. */
5902 5903 5904 5905
static void
intel_dp_init_connector_port_info(struct intel_digital_port *intel_dig_port)
{
	struct intel_encoder *encoder = &intel_dig_port->base;
5906
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5907 5908 5909 5910

	switch (intel_dig_port->port) {
	case PORT_A:
		encoder->hpd_pin = HPD_PORT_A;
5911
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_A;
5912 5913 5914
		break;
	case PORT_B:
		encoder->hpd_pin = HPD_PORT_B;
5915
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_B;
5916 5917 5918
		break;
	case PORT_C:
		encoder->hpd_pin = HPD_PORT_C;
5919
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_C;
5920 5921 5922
		break;
	case PORT_D:
		encoder->hpd_pin = HPD_PORT_D;
5923
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
5924 5925 5926
		break;
	case PORT_E:
		encoder->hpd_pin = HPD_PORT_E;
5927 5928 5929

		/* FIXME: Check VBT for actual wiring of PORT E */
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
5930 5931 5932 5933 5934 5935
		break;
	default:
		MISSING_CASE(intel_dig_port->port);
	}
}

5936 5937 5938 5939 5940 5941 5942 5943 5944 5945 5946 5947 5948 5949 5950 5951 5952 5953 5954 5955 5956 5957 5958
static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
{
	struct intel_connector *intel_connector;
	struct drm_connector *connector;

	intel_connector = container_of(work, typeof(*intel_connector),
				       modeset_retry_work);
	connector = &intel_connector->base;
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
		      connector->name);

	/* Grab the locks before changing connector property*/
	mutex_lock(&connector->dev->mode_config.mutex);
	/* Set connector link status to BAD and send a Uevent to notify
	 * userspace to do a modeset.
	 */
	drm_mode_connector_set_link_status_property(connector,
						    DRM_MODE_LINK_STATUS_BAD);
	mutex_unlock(&connector->dev->mode_config.mutex);
	/* Send Hotplug uevent so userspace can reprobe */
	drm_kms_helper_hotplug_event(connector->dev);
}

5959
bool
5960 5961
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5962
{
5963 5964 5965 5966
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5967
	struct drm_i915_private *dev_priv = to_i915(dev);
5968
	enum port port = intel_dig_port->port;
5969
	int type;
5970

5971 5972 5973 5974
	/* Initialize the work for modeset in case of link train failure */
	INIT_WORK(&intel_connector->modeset_retry_work,
		  intel_dp_modeset_retry_work_fn);

5975 5976 5977 5978 5979
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5980 5981
	intel_dp_set_source_rates(intel_dp);

5982
	intel_dp->reset_link_params = true;
5983
	intel_dp->pps_pipe = INVALID_PIPE;
5984
	intel_dp->active_pipe = INVALID_PIPE;
5985

5986
	/* intel_dp vfuncs */
5987
	if (INTEL_GEN(dev_priv) >= 9)
5988
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5989
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5990
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5991
	else if (HAS_PCH_SPLIT(dev_priv))
5992 5993
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
5994
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5995

5996
	if (INTEL_GEN(dev_priv) >= 9)
5997 5998
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
5999
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
6000

6001
	if (HAS_DDI(dev_priv))
6002 6003
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

6004 6005
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
6006
	intel_dp->attached_connector = intel_connector;
6007

6008
	if (intel_dp_is_edp(dev_priv, port))
6009
		type = DRM_MODE_CONNECTOR_eDP;
6010 6011
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
6012

6013 6014 6015
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

6016 6017 6018 6019 6020 6021 6022 6023
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

6024
	/* eDP only on port B and/or C on vlv/chv */
6025
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
6026
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
6027 6028
		return false;

6029 6030 6031 6032
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

6033
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
6034 6035 6036 6037 6038
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

6039 6040
	intel_dp_init_connector_port_info(intel_dig_port);

6041
	intel_dp_aux_init(intel_dp);
6042

6043
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
6044
			  edp_panel_vdd_work);
6045

6046
	intel_connector_attach_encoder(intel_connector, intel_encoder);
6047

6048
	if (HAS_DDI(dev_priv))
6049 6050 6051 6052
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

6053
	/* init MST on ports that can support it */
6054
	if (HAS_DP_MST(dev_priv) && !is_edp(intel_dp) &&
6055 6056 6057
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
6058

6059
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6060 6061 6062
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
6063
	}
6064

6065 6066
	intel_dp_add_properties(intel_dp, connector);

6067 6068 6069 6070
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
6071
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
6072 6073 6074
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
6075 6076

	return true;
6077 6078 6079 6080 6081

fail:
	drm_connector_cleanup(connector);

	return false;
6082
}
6083

6084
bool intel_dp_init(struct drm_i915_private *dev_priv,
6085 6086
		   i915_reg_t output_reg,
		   enum port port)
6087 6088 6089 6090 6091 6092
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6093
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6094
	if (!intel_dig_port)
6095
		return false;
6096

6097
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6098 6099
	if (!intel_connector)
		goto err_connector_alloc;
6100 6101 6102 6103

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

6104 6105 6106
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
6107
		goto err_encoder_init;
6108

6109
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6110 6111
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6112
	intel_encoder->get_config = intel_dp_get_config;
6113
	intel_encoder->suspend = intel_dp_encoder_suspend;
6114
	if (IS_CHERRYVIEW(dev_priv)) {
6115
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6116 6117
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6118
		intel_encoder->post_disable = chv_post_disable_dp;
6119
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6120
	} else if (IS_VALLEYVIEW(dev_priv)) {
6121
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6122 6123
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6124
		intel_encoder->post_disable = vlv_post_disable_dp;
6125
	} else {
6126 6127
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6128
		if (INTEL_GEN(dev_priv) >= 5)
6129
			intel_encoder->post_disable = ilk_post_disable_dp;
6130
	}
6131

6132
	intel_dig_port->port = port;
6133
	intel_dig_port->dp.output_reg = output_reg;
6134
	intel_dig_port->max_lanes = 4;
6135

6136
	intel_encoder->type = INTEL_OUTPUT_DP;
6137
	intel_encoder->power_domain = intel_port_to_power_domain(port);
6138
	if (IS_CHERRYVIEW(dev_priv)) {
6139 6140 6141 6142 6143 6144 6145
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6146
	intel_encoder->cloneable = 0;
6147
	intel_encoder->port = port;
6148

6149
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6150
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6151

S
Sudip Mukherjee 已提交
6152 6153 6154
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

6155
	return true;
S
Sudip Mukherjee 已提交
6156 6157 6158

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6159
err_encoder_init:
S
Sudip Mukherjee 已提交
6160 6161 6162
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
6163
	return false;
6164
}
6165 6166 6167

void intel_dp_mst_suspend(struct drm_device *dev)
{
6168
	struct drm_i915_private *dev_priv = to_i915(dev);
6169 6170 6171 6172
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6173
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6174 6175

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
6176 6177
			continue;

6178 6179
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6180 6181 6182 6183 6184
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
6185
	struct drm_i915_private *dev_priv = to_i915(dev);
6186 6187 6188
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6189
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6190
		int ret;
6191

6192 6193
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
6194

6195 6196 6197
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
6198 6199
	}
}