io_apic.c 100.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
33
#include <linux/syscore_ops.h>
34
#include <linux/irqdomain.h>
35
#include <linux/msi.h>
36
#include <linux/htirq.h>
37
#include <linux/freezer.h>
38
#include <linux/kthread.h>
39
#include <linux/jiffies.h>	/* time_after() */
40
#include <linux/slab.h>
41 42
#include <linux/bootmem.h>
#include <linux/dmar.h>
43
#include <linux/hpet.h>
44

45
#include <asm/idle.h>
L
Linus Torvalds 已提交
46 47
#include <asm/io.h>
#include <asm/smp.h>
48
#include <asm/cpu.h>
L
Linus Torvalds 已提交
49
#include <asm/desc.h>
50 51 52
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
53
#include <asm/timer.h>
54
#include <asm/i8259.h>
55
#include <asm/msidef.h>
56
#include <asm/hypertransport.h>
57
#include <asm/setup.h>
58
#include <asm/irq_remapping.h>
59
#include <asm/hpet.h>
60
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
61

I
Ingo Molnar 已提交
62
#include <asm/apic.h>
L
Linus Torvalds 已提交
63

64
#define __apicdebuginit(type) static type __init
65

66 67 68 69 70 71 72 73 74 75
#define	for_each_ioapic(idx)		\
	for ((idx) = 0; (idx) < nr_ioapics; (idx)++)
#define	for_each_ioapic_reverse(idx)	\
	for ((idx) = nr_ioapics - 1; (idx) >= 0; (idx)--)
#define	for_each_pin(idx, pin)		\
	for ((pin) = 0; (pin) < ioapics[(idx)].nr_registers; (pin)++)
#define	for_each_ioapic_pin(idx, pin)	\
	for_each_ioapic((idx))		\
		for_each_pin((idx), (pin))

76 77
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
78

L
Linus Torvalds 已提交
79
/*
80 81
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
82 83 84
 */
int sis_apic_bug = -1;

85 86
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
87
static DEFINE_MUTEX(ioapic_mutex);
88
static unsigned int ioapic_dynirq_base;
89
static int ioapic_initialized;
Y
Yinghai Lu 已提交
90

91 92 93 94 95 96 97 98
struct mp_pin_info {
	int trigger;
	int polarity;
	int node;
	int set;
	u32 count;
};

S
Suresh Siddha 已提交
99 100 101 102 103
static struct ioapic {
	/*
	 * # of IRQ routing registers
	 */
	int nr_registers;
104 105 106 107
	/*
	 * Saved state during suspend/resume, or while enabling intr-remap.
	 */
	struct IO_APIC_route_entry *saved_registers;
108 109
	/* I/O APIC config */
	struct mpc_ioapic mp_config;
110 111
	/* IO APIC gsi routing info */
	struct mp_ioapic_gsi  gsi_config;
112 113
	struct ioapic_domain_cfg irqdomain_cfg;
	struct irq_domain *irqdomain;
114
	struct mp_pin_info *pin_info;
115
	struct resource *iomem_res;
S
Suresh Siddha 已提交
116
} ioapics[MAX_IO_APICS];
L
Linus Torvalds 已提交
117

118
#define mpc_ioapic_ver(ioapic_idx)	ioapics[ioapic_idx].mp_config.apicver
119

120
int mpc_ioapic_id(int ioapic_idx)
121
{
122
	return ioapics[ioapic_idx].mp_config.apicid;
123 124
}

125
unsigned int mpc_ioapic_addr(int ioapic_idx)
126
{
127
	return ioapics[ioapic_idx].mp_config.apicaddr;
128 129
}

130
struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
131
{
132
	return &ioapics[ioapic_idx].gsi_config;
133
}
134

135 136 137 138 139 140 141 142 143 144 145 146
static inline int mp_ioapic_pin_count(int ioapic)
{
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);

	return gsi_cfg->gsi_end - gsi_cfg->gsi_base + 1;
}

u32 mp_pin_to_gsi(int ioapic, int pin)
{
	return mp_ioapic_gsi_routing(ioapic)->gsi_base + pin;
}

147 148 149 150 151
/*
 * Initialize all legacy IRQs and all pins on the first IOAPIC
 * if we have legacy interrupt controller. Kernel boot option "pirq="
 * may rely on non-legacy pins on the first IOAPIC.
 */
152 153
static inline int mp_init_irq_at_boot(int ioapic, int irq)
{
154 155 156 157
	if (!nr_legacy_irqs())
		return 0;

	return ioapic == 0 || (irq >= 0 && irq < nr_legacy_irqs());
158 159
}

160 161 162 163 164
static inline struct mp_pin_info *mp_pin_info(int ioapic_idx, int pin)
{
	return ioapics[ioapic_idx].pin_info + pin;
}

165 166 167 168 169
static inline struct irq_domain *mp_ioapic_irqdomain(int ioapic)
{
	return ioapics[ioapic].irqdomain;
}

170
int nr_ioapics;
171

172 173
/* The one past the highest gsi number used */
u32 gsi_top;
174

175
/* MP IRQ source entries */
176
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
177 178 179 180

/* # of MP IRQ source entries */
int mp_irq_entries;

181
#ifdef CONFIG_EISA
182 183 184 185 186
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
187 188
int skip_ioapic_setup;

189 190 191 192
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
193 194 195 196 197 198 199 200
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

201
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
202 203
{
	/* disable IO-APIC */
204
	disable_ioapic_support();
Y
Yinghai Lu 已提交
205 206 207
	return 0;
}
early_param("noapic", parse_noapic);
208

209
static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node);
210

211 212 213 214 215 216 217 218 219 220 221
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
222
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
223 224 225
			return;
	}

226
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
227 228 229 230
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

231 232 233 234 235
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

T
Thomas Gleixner 已提交
236
static struct irq_pin_list *alloc_irq_pin_list(int node)
237
{
238
	return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
239 240
}

241 242 243 244 245 246 247 248 249 250 251 252 253
static void alloc_ioapic_saved_registers(int idx)
{
	size_t size;

	if (ioapics[idx].saved_registers)
		return;

	size = sizeof(struct IO_APIC_route_entry) * ioapics[idx].nr_registers;
	ioapics[idx].saved_registers = kzalloc(size, GFP_KERNEL);
	if (!ioapics[idx].saved_registers)
		pr_err("IOAPIC %d: suspend/resume impossible!\n", idx);
}

254 255 256 257 258 259
static void free_ioapic_saved_registers(int idx)
{
	kfree(ioapics[idx].saved_registers);
	ioapics[idx].saved_registers = NULL;
}

260
int __init arch_early_irq_init(void)
261
{
262
	struct irq_cfg *cfg;
263
	int i, node = cpu_to_node(0);
T
Thomas Gleixner 已提交
264

265
	if (!nr_legacy_irqs())
266 267
		io_apic_irqs = ~0UL;

268 269
	for_each_ioapic(i)
		alloc_ioapic_saved_registers(i);
270

271 272 273 274 275 276 277 278
	/*
	 * For legacy IRQ's, start with assigning irq0 to irq15 to
	 * IRQ0_VECTOR to IRQ15_VECTOR for all cpu's.
	 */
	for (i = 0; i < nr_legacy_irqs(); i++) {
		cfg = alloc_irq_and_cfg_at(i, node);
		cfg->vector = IRQ0_VECTOR + i;
		cpumask_setall(cfg->domain);
279
	}
280 281

	return 0;
282
}
283

284
static inline struct irq_cfg *irq_cfg(unsigned int irq)
285
{
286
	return irq_get_chip_data(irq);
287
}
T
Thomas Gleixner 已提交
288

289
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
290
{
291
	struct irq_cfg *cfg;
292

293
	cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
294 295
	if (!cfg)
		return NULL;
296
	if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
297
		goto out_cfg;
298
	if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
299
		goto out_domain;
300
	return cfg;
301 302 303 304 305
out_domain:
	free_cpumask_var(cfg->domain);
out_cfg:
	kfree(cfg);
	return NULL;
306 307
}

308
static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
309
{
310 311
	if (!cfg)
		return;
312
	irq_set_chip_data(at, NULL);
313 314 315 316 317 318 319 320 321 322 323 324 325
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
}

static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
{
	int res = irq_alloc_desc_at(at, node);
	struct irq_cfg *cfg;

	if (res < 0) {
		if (res != -EEXIST)
			return NULL;
326
		cfg = irq_cfg(at);
327 328 329 330
		if (cfg)
			return cfg;
	}

331
	cfg = alloc_irq_cfg(at, node);
332
	if (cfg)
333
		irq_set_chip_data(at, cfg);
334 335 336 337 338
	else
		irq_free_desc(at);
	return cfg;
}

L
Linus Torvalds 已提交
339 340 341 342
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
343 344
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
345 346 347 348 349
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
350
		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
L
Linus Torvalds 已提交
351 352
}

353
void io_apic_eoi(unsigned int apic, unsigned int vector)
354 355 356 357 358
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

359
unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
L
Linus Torvalds 已提交
360 361 362 363 364 365
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

366
void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
367 368
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
369

L
Linus Torvalds 已提交
370 371 372 373 374 375 376 377 378 379
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
380
void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
381
{
382
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
383 384 385

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
386 387 388
	writel(value, &io_apic->data);
}

389 390 391 392 393
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

394 395 396 397 398 399
static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;

	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
400

401 402 403
	return eu.entry;
}

404 405 406 407
static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
408

409
	raw_spin_lock_irqsave(&ioapic_lock, flags);
410
	eu.entry = __ioapic_read_entry(apic, pin);
411
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
412

413 414 415
	return eu.entry;
}

416 417 418 419 420 421
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
422
static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
423
{
424 425
	union entry_union eu = {{0, 0}};

426
	eu.entry = e;
427 428
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
429 430
}

431
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
432 433
{
	unsigned long flags;
434

435
	raw_spin_lock_irqsave(&ioapic_lock, flags);
436
	__ioapic_write_entry(apic, pin, e);
437
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
438 439 440 441 442 443 444 445 446 447 448 449
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

450
	raw_spin_lock_irqsave(&ioapic_lock, flags);
451 452
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
453
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
454 455
}

L
Linus Torvalds 已提交
456 457 458 459 460
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
461
static int __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
462
{
463
	struct irq_pin_list **last, *entry;
464

465 466 467
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
468
		if (entry->apic == apic && entry->pin == pin)
469
			return 0;
470
		last = &entry->next;
L
Linus Torvalds 已提交
471
	}
472

T
Thomas Gleixner 已提交
473
	entry = alloc_irq_pin_list(node);
474
	if (!entry) {
475 476
		pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
		       node, apic, pin);
477
		return -ENOMEM;
478
	}
L
Linus Torvalds 已提交
479 480
	entry->apic = apic;
	entry->pin = pin;
481

482
	*last = entry;
483 484 485
	return 0;
}

486 487 488 489 490 491 492 493 494 495 496 497 498 499 500
static void __remove_pin_from_irq(struct irq_cfg *cfg, int apic, int pin)
{
	struct irq_pin_list **last, *entry;

	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin)
		if (entry->apic == apic && entry->pin == pin) {
			*last = entry->next;
			kfree(entry);
			return;
		} else {
			last = &entry->next;
		}
}

501 502
static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
T
Thomas Gleixner 已提交
503
	if (__add_pin_to_irq_node(cfg, node, apic, pin))
504
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
505 506 507 508 509
}

/*
 * Reroute an IRQ to a different pin.
 */
510
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
511 512
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
513
{
514
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
515

516
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
517 518 519
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
520
			/* every one is different, right? */
521
			return;
522
		}
L
Linus Torvalds 已提交
523
	}
524

525 526
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
527 528
}

529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

544 545 546
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
547 548
{
	struct irq_pin_list *entry;
549

550 551 552 553
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

554
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
555
{
556 557 558 559 560
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
561

562
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
563
	readl(&io_apic->data);
L
Linus Torvalds 已提交
564 565
}

T
Thomas Gleixner 已提交
566
static void mask_ioapic(struct irq_cfg *cfg)
567
{
T
Thomas Gleixner 已提交
568 569 570
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
571
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
572
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
573
}
L
Linus Torvalds 已提交
574

575
static void mask_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
576
{
577
	mask_ioapic(data->chip_data);
T
Thomas Gleixner 已提交
578
}
Y
Yinghai Lu 已提交
579

T
Thomas Gleixner 已提交
580 581 582
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
583 584
}

T
Thomas Gleixner 已提交
585
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
586 587 588
{
	unsigned long flags;

589
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
590
	__unmask_ioapic(cfg);
591
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
592 593
}

594
static void unmask_ioapic_irq(struct irq_data *data)
Y
Yinghai Lu 已提交
595
{
596
	unmask_ioapic(data->chip_data);
Y
Yinghai Lu 已提交
597 598
}

599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
 */
615
void native_eoi_ioapic_pin(int apic, int pin, int vector)
616 617
{
	if (mpc_ioapic_ver(apic) >= 0x20) {
618
		io_apic_eoi(apic, vector);
619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638
	} else {
		struct IO_APIC_route_entry entry, entry1;

		entry = entry1 = __ioapic_read_entry(apic, pin);

		/*
		 * Mask the entry and change the trigger mode to edge.
		 */
		entry1.mask = 1;
		entry1.trigger = IOAPIC_EDGE;

		__ioapic_write_entry(apic, pin, entry1);

		/*
		 * Restore the previous level triggered entry.
		 */
		__ioapic_write_entry(apic, pin, entry);
	}
}

639
void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
640 641 642 643 644 645
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin)
646 647
		x86_io_apic_ops.eoi_ioapic_pin(entry->apic, entry->pin,
					       cfg->vector);
648 649 650
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
651 652 653
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
654

L
Linus Torvalds 已提交
655
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
656
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
657 658
	if (entry.delivery_mode == dest_SMI)
		return;
659

L
Linus Torvalds 已提交
660
	/*
661 662 663 664 665 666 667 668 669 670
	 * Make sure the entry is masked and re-read the contents to check
	 * if it is a level triggered pin and if the remote-IRR is set.
	 */
	if (!entry.mask) {
		entry.mask = 1;
		ioapic_write_entry(apic, pin, entry);
		entry = ioapic_read_entry(apic, pin);
	}

	if (entry.irr) {
671 672
		unsigned long flags;

673 674 675 676 677 678 679 680 681 682
		/*
		 * Make sure the trigger mode is set to level. Explicit EOI
		 * doesn't clear the remote-IRR if the trigger mode is not
		 * set to level.
		 */
		if (!entry.trigger) {
			entry.trigger = IOAPIC_LEVEL;
			ioapic_write_entry(apic, pin, entry);
		}

683
		raw_spin_lock_irqsave(&ioapic_lock, flags);
684
		x86_io_apic_ops.eoi_ioapic_pin(apic, pin, entry.vector);
685
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
686 687 688 689 690
	}

	/*
	 * Clear the rest of the bits in the IO-APIC RTE except for the mask
	 * bit.
L
Linus Torvalds 已提交
691
	 */
692
	ioapic_mask_entry(apic, pin);
693 694
	entry = ioapic_read_entry(apic, pin);
	if (entry.irr)
695
		pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
696
		       mpc_ioapic_id(apic), pin);
L
Linus Torvalds 已提交
697 698
}

699
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
700 701 702
{
	int apic, pin;

703 704
	for_each_ioapic_pin(apic, pin)
		clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
705 706
}

707
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
708 709 710 711 712 713
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
714 715 716
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
743 744 745
#endif /* CONFIG_X86_32 */

/*
746
 * Saves all the IO-APIC RTE's
747
 */
748
int save_ioapic_entries(void)
749 750
{
	int apic, pin;
751
	int err = 0;
752

753
	for_each_ioapic(apic) {
754
		if (!ioapics[apic].saved_registers) {
755 756 757
			err = -ENOMEM;
			continue;
		}
758

759
		for_each_pin(apic, pin)
760
			ioapics[apic].saved_registers[pin] =
761
				ioapic_read_entry(apic, pin);
762
	}
763

764
	return err;
765 766
}

767 768 769
/*
 * Mask all IO APIC entries.
 */
770
void mask_ioapic_entries(void)
771 772 773
{
	int apic, pin;

774
	for_each_ioapic(apic) {
775
		if (!ioapics[apic].saved_registers)
776
			continue;
777

778
		for_each_pin(apic, pin) {
779 780
			struct IO_APIC_route_entry entry;

781
			entry = ioapics[apic].saved_registers[pin];
782 783 784 785 786 787 788 789
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

790
/*
791
 * Restore IO APIC entries which was saved in the ioapic structure.
792
 */
793
int restore_ioapic_entries(void)
794 795 796
{
	int apic, pin;

797
	for_each_ioapic(apic) {
798
		if (!ioapics[apic].saved_registers)
799
			continue;
800

801
		for_each_pin(apic, pin)
802
			ioapic_write_entry(apic, pin,
803
					   ioapics[apic].saved_registers[pin]);
804
	}
805
	return 0;
806 807
}

L
Linus Torvalds 已提交
808 809 810
/*
 * Find the IRQ entry number of a certain pin.
 */
811
static int find_irq_entry(int ioapic_idx, int pin, int type)
L
Linus Torvalds 已提交
812 813 814 815
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
816
		if (mp_irqs[i].irqtype == type &&
817
		    (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
818 819
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
820 821 822 823 824 825 826 827
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
828
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
829 830 831 832
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
833
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
834

A
Alexey Starikovskiy 已提交
835
		if (test_bit(lbus, mp_bus_not_pci) &&
836 837
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
838

839
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
840 841 842 843
	}
	return -1;
}

844 845 846 847 848
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
849
		int lbus = mp_irqs[i].srcbus;
850

A
Alexey Starikovskiy 已提交
851
		if (test_bit(lbus, mp_bus_not_pci) &&
852 853
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
854 855
			break;
	}
856

857
	if (i < mp_irq_entries) {
858 859
		int ioapic_idx;

860
		for_each_ioapic(ioapic_idx)
861 862
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
				return ioapic_idx;
863 864 865 866 867
	}

	return -1;
}

868
#ifdef CONFIG_EISA
L
Linus Torvalds 已提交
869 870 871 872 873
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
874
	if (irq < nr_legacy_irqs()) {
L
Linus Torvalds 已提交
875 876 877 878 879 880 881
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
882

883
#endif
L
Linus Torvalds 已提交
884

A
Alexey Starikovskiy 已提交
885 886 887 888 889 890
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
891 892 893 894 895
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

896
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
897
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
898 899 900 901 902 903 904

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

905
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
906
{
907
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
908 909 910 911 912
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
913
	switch (mp_irqs[idx].irqflag & 3)
914
	{
915 916 917 918 919 920 921 922 923 924 925 926 927
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
928
			pr_warn("broken BIOS!!\n");
929 930 931 932 933 934 935 936 937 938
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
939
			pr_warn("broken BIOS!!\n");
940 941 942
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
943 944 945 946
	}
	return polarity;
}

947
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
948
{
949
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
950 951 952 953 954
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
955
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
956
	{
957 958 959 960 961
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
962
#ifdef CONFIG_EISA
963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				default:
				{
981
					pr_warn("broken BIOS!!\n");
982 983 984 985 986
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
987
			break;
988
		case 1: /* edge */
L
Linus Torvalds 已提交
989
		{
990
			trigger = 0;
L
Linus Torvalds 已提交
991 992
			break;
		}
993
		case 2: /* reserved */
L
Linus Torvalds 已提交
994
		{
995
			pr_warn("broken BIOS!!\n");
996
			trigger = 1;
L
Linus Torvalds 已提交
997 998
			break;
		}
999
		case 3: /* level */
L
Linus Torvalds 已提交
1000
		{
1001
			trigger = 1;
L
Linus Torvalds 已提交
1002 1003
			break;
		}
1004
		default: /* invalid */
L
Linus Torvalds 已提交
1005
		{
1006
			pr_warn("broken BIOS!!\n");
1007
			trigger = 0;
L
Linus Torvalds 已提交
1008 1009 1010 1011 1012 1013
			break;
		}
	}
	return trigger;
}

1014
static int alloc_irq_from_domain(struct irq_domain *domain, u32 gsi, int pin)
1015
{
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050
	int irq = -1;
	int ioapic = (int)(long)domain->host_data;
	int type = ioapics[ioapic].irqdomain_cfg.type;

	switch (type) {
	case IOAPIC_DOMAIN_LEGACY:
		/*
		 * Dynamically allocate IRQ number for non-ISA IRQs in the first 16
		 * GSIs on some weird platforms.
		 */
		if (gsi < nr_legacy_irqs())
			irq = irq_create_mapping(domain, pin);
		else if (irq_create_strict_mappings(domain, gsi, pin, 1) == 0)
			irq = gsi;
		break;
	case IOAPIC_DOMAIN_STRICT:
		if (irq_create_strict_mappings(domain, gsi, pin, 1) == 0)
			irq = gsi;
		break;
	case IOAPIC_DOMAIN_DYNAMIC:
		irq = irq_create_mapping(domain, pin);
		break;
	default:
		WARN(1, "ioapic: unknown irqdomain type %d\n", type);
		break;
	}

	return irq > 0 ? irq : -1;
}

static int mp_map_pin_to_irq(u32 gsi, int idx, int ioapic, int pin,
			     unsigned int flags)
{
	int irq;
	struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);
1051
	struct mp_pin_info *info = mp_pin_info(ioapic, pin);
1052

1053 1054
	if (!domain)
		return -1;
1055 1056 1057

	mutex_lock(&ioapic_mutex);

1058
	/*
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
	 * Don't use irqdomain to manage ISA IRQs because there may be
	 * multiple IOAPIC pins sharing the same ISA IRQ number and
	 * irqdomain only supports 1:1 mapping between IOAPIC pin and
	 * IRQ number. A typical IOAPIC has 24 pins, pin 0-15 are used
	 * for legacy IRQs and pin 16-23 are used for PCI IRQs (PIRQ A-H).
	 * When ACPI is disabled, only legacy IRQ numbers (IRQ0-15) are
	 * available, and some BIOSes may use MP Interrupt Source records
	 * to override IRQ numbers for PIRQs instead of reprogramming
	 * the interrupt routing logic. Thus there may be multiple pins
	 * sharing the same legacy IRQ number when ACPI is disabled.
1069
	 */
1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
	if (idx >= 0 && test_bit(mp_irqs[idx].srcbus, mp_bus_not_pci)) {
		irq = mp_irqs[idx].srcbusirq;
		if (flags & IOAPIC_MAP_ALLOC) {
			if (info->count == 0 &&
			    mp_irqdomain_map(domain, irq, pin) != 0)
				irq = -1;

			/* special handling for timer IRQ0 */
			if (irq == 0)
				info->count++;
		}
	} else {
		irq = irq_find_mapping(domain, pin);
		if (irq <= 0 && (flags & IOAPIC_MAP_ALLOC))
			irq = alloc_irq_from_domain(domain, gsi, pin);
1085 1086
	}

1087
	if (flags & IOAPIC_MAP_ALLOC) {
1088 1089 1090 1091 1092
		/* special handling for legacy IRQs */
		if (irq < nr_legacy_irqs() && info->count == 1 &&
		    mp_irqdomain_map(domain, irq, pin) != 0)
			irq = -1;

1093 1094 1095 1096 1097
		if (irq > 0)
			info->count++;
		else if (info->count == 0)
			info->set = 0;
	}
1098

1099 1100 1101
	mutex_unlock(&ioapic_mutex);

	return irq > 0 ? irq : -1;
1102 1103
}

1104
static int pin_2_irq(int idx, int ioapic, int pin, unsigned int flags)
L
Linus Torvalds 已提交
1105
{
1106
	u32 gsi = mp_pin_to_gsi(ioapic, pin);
L
Linus Torvalds 已提交
1107 1108 1109 1110

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1111
	if (mp_irqs[idx].dstirq != pin)
1112
		pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
L
Linus Torvalds 已提交
1113

1114
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1115 1116 1117 1118 1119 1120 1121 1122 1123
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
1124
				int irq = pirq_entries[pin-16];
L
Linus Torvalds 已提交
1125 1126 1127
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
1128
				return irq;
L
Linus Torvalds 已提交
1129 1130 1131
			}
		}
	}
1132 1133
#endif

1134 1135
	return  mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags);
}
1136

1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
int mp_map_gsi_to_irq(u32 gsi, unsigned int flags)
{
	int ioapic, pin, idx;

	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
		return -1;

	pin = mp_find_ioapic_pin(ioapic, gsi);
	idx = find_irq_entry(ioapic, pin, mp_INT);
	if ((flags & IOAPIC_MAP_CHECK) && idx < 0)
		return -1;

	return mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags);
L
Linus Torvalds 已提交
1151 1152
}

1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
void mp_unmap_irq(int irq)
{
	struct irq_data *data = irq_get_irq_data(irq);
	struct mp_pin_info *info;
	int ioapic, pin;

	if (!data || !data->domain)
		return;

	ioapic = (int)(long)data->domain->host_data;
	pin = (int)data->hwirq;
	info = mp_pin_info(ioapic, pin);

	mutex_lock(&ioapic_mutex);
	if (--info->count == 0) {
		info->set = 0;
		if (irq < nr_legacy_irqs() &&
		    ioapics[ioapic].irqdomain_cfg.type == IOAPIC_DOMAIN_LEGACY)
			mp_irqdomain_unmap(data->domain, irq);
		else
			irq_dispose_mapping(irq);
	}
	mutex_unlock(&ioapic_mutex);
}

1178 1179 1180 1181 1182
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1183
				struct io_apic_irq_attr *irq_attr)
1184
{
1185
	int irq, i, best_ioapic = -1, best_idx = -1;
1186 1187 1188 1189 1190 1191 1192 1193 1194

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
1195

1196 1197
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;
1198 1199 1200 1201 1202
		int ioapic_idx, found = 0;

		if (bus != lbus || mp_irqs[i].irqtype != mp_INT ||
		    slot != ((mp_irqs[i].srcbusirq >> 2) & 0x1f))
			continue;
1203

1204
		for_each_ioapic(ioapic_idx)
1205
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1206 1207
			    mp_irqs[i].dstapic == MP_APIC_ALL) {
				found = 1;
1208 1209
				break;
			}
1210 1211 1212 1213
		if (!found)
			continue;

		/* Skip ISA IRQs */
1214 1215
		irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq, 0);
		if (irq > 0 && !IO_APIC_IRQ(irq))
1216 1217 1218
			continue;

		if (pin == (mp_irqs[i].srcbusirq & 3)) {
1219 1220 1221
			best_idx = i;
			best_ioapic = ioapic_idx;
			goto out;
1222
		}
1223

1224 1225 1226 1227
		/*
		 * Use the first all-but-pin matching entry as a
		 * best-guess fuzzy result for broken mptables.
		 */
1228 1229 1230
		if (best_idx < 0) {
			best_idx = i;
			best_ioapic = ioapic_idx;
1231 1232
		}
	}
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
	if (best_idx < 0)
		return -1;

out:
	irq = pin_2_irq(best_idx, best_ioapic, mp_irqs[best_idx].dstirq,
			IOAPIC_MAP_ALLOC);
	if (irq > 0)
		set_io_apic_irq_attr(irq_attr, best_ioapic,
				     mp_irqs[best_idx].dstirq,
				     irq_trigger(best_idx),
				     irq_polarity(best_idx));
	return irq;
1245 1246 1247
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1248 1249 1250 1251 1252
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1253
	raw_spin_lock(&vector_lock);
1254
}
L
Linus Torvalds 已提交
1255

1256
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1257
{
1258
	raw_spin_unlock(&vector_lock);
1259
}
L
Linus Torvalds 已提交
1260

1261 1262
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1263
{
1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1275
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1276
	static int current_offset = VECTOR_OFFSET_START % 16;
1277 1278
	int cpu, err;
	cpumask_var_t tmp_mask;
1279

1280
	if (cfg->move_in_progress)
1281
		return -EBUSY;
1282

1283 1284
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1285

1286
	/* Only try and allocate irqs on cpus that are present */
1287
	err = -ENOSPC;
1288 1289 1290
	cpumask_clear(cfg->old_domain);
	cpu = cpumask_first_and(mask, cpu_online_mask);
	while (cpu < nr_cpu_ids) {
1291
		int new_cpu, vector, offset;
1292

1293
		apic->vector_allocation_domain(cpu, tmp_mask, mask);
1294

1295
		if (cpumask_subset(tmp_mask, cfg->domain)) {
1296 1297 1298 1299 1300 1301 1302 1303 1304
			err = 0;
			if (cpumask_equal(tmp_mask, cfg->domain))
				break;
			/*
			 * New cpumask using the vector is a proper subset of
			 * the current in use mask. So cleanup the vector
			 * allocation for the members that are not used anymore.
			 */
			cpumask_andnot(cfg->old_domain, cfg->domain, tmp_mask);
1305 1306
			cfg->move_in_progress =
			   cpumask_intersects(cfg->old_domain, cpu_online_mask);
1307 1308
			cpumask_and(cfg->domain, cfg->domain, tmp_mask);
			break;
1309
		}
1310

1311 1312
		vector = current_vector;
		offset = current_offset;
1313
next:
1314
		vector += 16;
1315
		if (vector >= first_system_vector) {
1316
			offset = (offset + 1) % 16;
1317
			vector = FIRST_EXTERNAL_VECTOR + offset;
1318
		}
1319 1320

		if (unlikely(current_vector == vector)) {
1321 1322 1323
			cpumask_or(cfg->old_domain, cfg->old_domain, tmp_mask);
			cpumask_andnot(tmp_mask, mask, cfg->old_domain);
			cpu = cpumask_first_and(tmp_mask, cpu_online_mask);
1324
			continue;
1325
		}
1326 1327

		if (test_bit(vector, used_vectors))
1328
			goto next;
1329

1330 1331
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask) {
			if (per_cpu(vector_irq, new_cpu)[vector] > VECTOR_UNDEFINED)
1332
				goto next;
1333
		}
1334 1335 1336
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
1337
		if (cfg->vector) {
1338
			cpumask_copy(cfg->old_domain, cfg->domain);
1339 1340
			cfg->move_in_progress =
			   cpumask_intersects(cfg->old_domain, cpu_online_mask);
1341
		}
1342
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1343 1344
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1345 1346 1347
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1348
	}
1349 1350
	free_cpumask_var(tmp_mask);
	return err;
1351 1352
}

1353
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1354 1355
{
	int err;
1356 1357
	unsigned long flags;

1358
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1359
	err = __assign_irq_vector(irq, cfg, mask);
1360
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1361 1362 1363
	return err;
}

Y
Yinghai Lu 已提交
1364
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1365 1366 1367 1368 1369 1370
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1371
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1372
		per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
1373 1374

	cfg->vector = 0;
1375
	cpumask_clear(cfg->domain);
1376 1377 1378

	if (likely(!cfg->move_in_progress))
		return;
1379
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1380
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
1381 1382
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
1383
			per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
1384 1385 1386 1387
			break;
		}
	}
	cfg->move_in_progress = 0;
1388 1389 1390 1391 1392 1393 1394 1395
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;

1396 1397 1398 1399 1400
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1401
	raw_spin_lock(&vector_lock);
1402
	/* Mark the inuse vectors */
T
Thomas Gleixner 已提交
1403
	for_each_active_irq(irq) {
1404
		cfg = irq_cfg(irq);
T
Thomas Gleixner 已提交
1405 1406
		if (!cfg)
			continue;
1407

1408
		if (!cpumask_test_cpu(cpu, cfg->domain))
1409 1410 1411 1412 1413 1414 1415
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
1416
		if (irq <= VECTOR_UNDEFINED)
1417 1418 1419
			continue;

		cfg = irq_cfg(irq);
1420
		if (!cpumask_test_cpu(cpu, cfg->domain))
1421
			per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
1422
	}
1423
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1424
}
1425

1426
static struct irq_chip ioapic_chip;
L
Linus Torvalds 已提交
1427

1428
#ifdef CONFIG_X86_32
1429 1430
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1431
	int apic, idx, pin;
1432

1433 1434
	for_each_ioapic_pin(apic, pin) {
		idx = find_irq_entry(apic, pin, mp_INT);
1435
		if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin, 0)))
1436
			return irq_trigger(idx);
T
Thomas Gleixner 已提交
1437 1438
	}
	/*
1439 1440
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1441
	return 0;
1442
}
1443 1444 1445
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1446
	return 1;
1447 1448
}
#endif
1449

1450 1451
static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
				 unsigned long trigger)
L
Linus Torvalds 已提交
1452
{
1453 1454 1455
	struct irq_chip *chip = &ioapic_chip;
	irq_flow_handler_t hdl;
	bool fasteoi;
Y
Yinghai Lu 已提交
1456

1457
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1458
	    trigger == IOAPIC_LEVEL) {
1459
		irq_set_status_flags(irq, IRQ_LEVEL);
1460 1461
		fasteoi = true;
	} else {
1462
		irq_clear_status_flags(irq, IRQ_LEVEL);
1463 1464
		fasteoi = false;
	}
1465

1466
	if (setup_remapped_irq(irq, cfg, chip))
1467
		fasteoi = trigger != 0;
1468

1469 1470 1471
	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	irq_set_chip_and_handler_name(irq, chip, hdl,
				      fasteoi ? "fasteoi" : "edge");
L
Linus Torvalds 已提交
1472 1473
}

1474 1475 1476
int native_setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
			      unsigned int destination, int vector,
			      struct io_apic_irq_attr *attr)
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489
{
	memset(entry, 0, sizeof(*entry));

	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode     = apic->irq_dest_mode;
	entry->dest	     = destination;
	entry->vector	     = vector;
	entry->mask	     = 0;			/* enable IRQ */
	entry->trigger	     = attr->trigger;
	entry->polarity	     = attr->polarity;

	/*
	 * Mask level triggered irqs.
1490 1491
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
1492
	if (attr->trigger)
1493
		entry->mask = 1;
1494

1495 1496 1497
	return 0;
}

1498 1499
static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
				struct io_apic_irq_attr *attr)
1500
{
L
Linus Torvalds 已提交
1501
	struct IO_APIC_route_entry entry;
1502
	unsigned int dest;
1503 1504 1505

	if (!IO_APIC_IRQ(irq))
		return;
1506

1507
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1508 1509
		return;

1510 1511 1512 1513 1514 1515 1516 1517
	if (apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus(),
					 &dest)) {
		pr_warn("Failed to obtain apicid for ioapic %d, pin %d\n",
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
		__clear_irq_vector(irq, cfg);

		return;
	}
1518 1519 1520

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1521
		    "IRQ %d Mode:%i Active:%i Dest:%d)\n",
1522 1523
		    attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
		    cfg->vector, irq, attr->trigger, attr->polarity, dest);
1524

1525 1526
	if (x86_io_apic_ops.setup_entry(irq, &entry, dest, cfg->vector, attr)) {
		pr_warn("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
1527
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
Y
Yinghai Lu 已提交
1528
		__clear_irq_vector(irq, cfg);
1529

1530 1531 1532
		return;
	}

1533
	ioapic_register_intr(irq, cfg, attr->trigger);
1534
	if (irq < nr_legacy_irqs())
1535
		legacy_pic->mask(irq);
1536

1537
	ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
1538 1539
}

1540 1541
static void __init setup_IO_APIC_irqs(void)
{
1542 1543
	unsigned int ioapic, pin;
	int idx;
1544 1545 1546

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1547 1548 1549 1550 1551 1552 1553 1554 1555 1556
	for_each_ioapic_pin(ioapic, pin) {
		idx = find_irq_entry(ioapic, pin, mp_INT);
		if (idx < 0)
			apic_printk(APIC_VERBOSE,
				    KERN_DEBUG " apic %d pin %d not connected\n",
				    mpc_ioapic_id(ioapic), pin);
		else
			pin_2_irq(idx, ioapic, pin,
				  ioapic ? 0 : IOAPIC_MAP_ALLOC);
	}
1557 1558
}

L
Linus Torvalds 已提交
1559
/*
1560
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1561
 */
1562
static void __init setup_timer_IRQ0_pin(unsigned int ioapic_idx,
1563
					unsigned int pin, int vector)
L
Linus Torvalds 已提交
1564 1565
{
	struct IO_APIC_route_entry entry;
1566
	unsigned int dest;
L
Linus Torvalds 已提交
1567

1568
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1569 1570 1571 1572 1573

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1574 1575
	if (unlikely(apic->cpu_mask_to_apicid_and(apic->target_cpus(),
						  apic->target_cpus(), &dest)))
1576 1577
		dest = BAD_APICID;

1578
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1579
	entry.mask = 0;			/* don't mask IRQ for edge */
1580
	entry.dest = dest;
1581
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1582 1583 1584 1585 1586 1587
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1588
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1589
	 */
1590 1591
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
L
Linus Torvalds 已提交
1592 1593 1594 1595

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
1596
	ioapic_write_entry(ioapic_idx, pin, entry);
L
Linus Torvalds 已提交
1597 1598
}

1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625
void native_io_apic_print_entries(unsigned int apic, unsigned int nr_entries)
{
	int i;

	pr_debug(" NR Dst Mask Trig IRR Pol Stat Dmod Deli Vect:\n");

	for (i = 0; i <= nr_entries; i++) {
		struct IO_APIC_route_entry entry;

		entry = ioapic_read_entry(apic, i);

		pr_debug(" %02x %02X  ", i, entry.dest);
		pr_cont("%1d    %1d    %1d   %1d   %1d    "
			"%1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector);
	}
}

void intel_ir_io_apic_print_entries(unsigned int apic,
				    unsigned int nr_entries)
L
Linus Torvalds 已提交
1626
{
1627
	int i;
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653

	pr_debug(" NR Indx Fmt Mask Trig IRR Pol Stat Indx2 Zero Vect:\n");

	for (i = 0; i <= nr_entries; i++) {
		struct IR_IO_APIC_route_entry *ir_entry;
		struct IO_APIC_route_entry entry;

		entry = ioapic_read_entry(apic, i);

		ir_entry = (struct IR_IO_APIC_route_entry *)&entry;

		pr_debug(" %02x %04X ", i, ir_entry->index);
		pr_cont("%1d   %1d    %1d    %1d   %1d   "
			"%1d    %1d     %X    %02X\n",
			ir_entry->format,
			ir_entry->mask,
			ir_entry->trigger,
			ir_entry->irr,
			ir_entry->polarity,
			ir_entry->delivery_status,
			ir_entry->index2,
			ir_entry->zero,
			ir_entry->vector);
	}
}

1654 1655 1656 1657 1658
void ioapic_zap_locks(void)
{
	raw_spin_lock_init(&ioapic_lock);
}

1659 1660
__apicdebuginit(void) print_IO_APIC(int ioapic_idx)
{
L
Linus Torvalds 已提交
1661 1662 1663 1664 1665 1666
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;

1667
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1668 1669
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	reg_01.raw = io_apic_read(ioapic_idx, 1);
L
Linus Torvalds 已提交
1670
	if (reg_01.bits.version >= 0x10)
1671
		reg_02.raw = io_apic_read(ioapic_idx, 2);
T
Thomas Gleixner 已提交
1672
	if (reg_01.bits.version >= 0x20)
1673
		reg_03.raw = io_apic_read(ioapic_idx, 3);
1674
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1675

1676
	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1677 1678 1679 1680 1681
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1682
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1683 1684
	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
		reg_01.bits.entries);
L
Linus Torvalds 已提交
1685 1686

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1687 1688
	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
		reg_01.bits.version);
L
Linus Torvalds 已提交
1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1713
	x86_io_apic_ops.print_entries(ioapic_idx, reg_01.bits.entries);
1714 1715 1716 1717
}

__apicdebuginit(void) print_IO_APICs(void)
{
1718
	int ioapic_idx;
1719 1720
	struct irq_cfg *cfg;
	unsigned int irq;
1721
	struct irq_chip *chip;
1722 1723

	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1724
	for_each_ioapic(ioapic_idx)
1725
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1726 1727
		       mpc_ioapic_id(ioapic_idx),
		       ioapics[ioapic_idx].nr_registers);
1728 1729 1730 1731 1732 1733 1734

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

1735
	for_each_ioapic(ioapic_idx)
1736
		print_IO_APIC(ioapic_idx);
1737

L
Linus Torvalds 已提交
1738
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1739
	for_each_active_irq(irq) {
1740 1741
		struct irq_pin_list *entry;

1742 1743 1744 1745
		chip = irq_get_chip(irq);
		if (chip != &ioapic_chip)
			continue;

1746
		cfg = irq_cfg(irq);
1747 1748
		if (!cfg)
			continue;
1749
		entry = cfg->irq_2_pin;
1750
		if (!entry)
L
Linus Torvalds 已提交
1751
			continue;
1752
		printk(KERN_DEBUG "IRQ%d ", irq);
1753
		for_each_irq_pin(entry, cfg->irq_2_pin)
1754 1755
			pr_cont("-> %d:%d", entry->apic, entry->pin);
		pr_cont("\n");
L
Linus Torvalds 已提交
1756 1757 1758 1759 1760
	}

	printk(KERN_INFO ".................................... done.\n");
}

1761
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1762
{
1763
	int i;
L
Linus Torvalds 已提交
1764

1765 1766 1767
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
1768
		pr_cont("%08x", apic_read(base + i*0x10));
1769

1770
	pr_cont("\n");
L
Linus Torvalds 已提交
1771 1772
}

1773
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1774
{
1775
	unsigned int i, v, ver, maxlvt;
1776
	u64 icr;
L
Linus Torvalds 已提交
1777

1778
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1779
		smp_processor_id(), hard_smp_processor_id());
1780
	v = apic_read(APIC_ID);
1781
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1782 1783 1784
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1785
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1786 1787 1788 1789

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1790
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1791 1792 1793 1794 1795
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1796 1797 1798 1799
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1800 1801 1802 1803 1804 1805 1806 1807 1808
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1809 1810
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1811 1812 1813 1814
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1815 1816 1817 1818
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1819
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1820
	printk(KERN_DEBUG "... APIC TMR field:\n");
1821
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1822
	printk(KERN_DEBUG "... APIC IRR field:\n");
1823
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1824

1825 1826
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1827
			apic_write(APIC_ESR, 0);
1828

L
Linus Torvalds 已提交
1829 1830 1831 1832
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1833
	icr = apic_icr_read();
1834 1835
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
1872
	pr_cont("\n");
L
Linus Torvalds 已提交
1873 1874
}

1875
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1876
{
1877 1878
	int cpu;

1879 1880 1881
	if (!maxcpu)
		return;

1882
	preempt_disable();
1883 1884 1885
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1886
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1887
	}
1888
	preempt_enable();
L
Linus Torvalds 已提交
1889 1890
}

1891
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1892 1893 1894 1895
{
	unsigned int v;
	unsigned long flags;

1896
	if (!nr_legacy_irqs())
L
Linus Torvalds 已提交
1897 1898 1899 1900
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1901
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1902 1903 1904 1905 1906 1907 1908

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1909 1910
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1911
	v = inb(0xa0) << 8 | inb(0x20);
1912 1913
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1914

1915
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1916 1917 1918 1919 1920 1921 1922

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1941
{
1942 1943 1944
	if (apic_verbosity == APIC_QUIET)
		return 0;

1945
	print_PIC();
1946 1947

	/* don't print out if apic is not there */
1948
	if (!cpu_has_apic && !apic_from_smp_config())
1949 1950
		return 0;

1951
	print_local_APICs(show_lapic);
1952
	print_IO_APICs();
1953 1954 1955 1956

	return 0;
}

1957
late_initcall(print_ICs);
1958

L
Linus Torvalds 已提交
1959

Y
Yinghai Lu 已提交
1960 1961 1962
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1963
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1964
{
1965
	int i8259_apic, i8259_pin;
1966
	int apic, pin;
1967

1968
	if (!nr_legacy_irqs())
1969 1970
		return;

1971
	for_each_ioapic_pin(apic, pin) {
1972
		/* See if any of the pins is in ExtINT mode */
1973
		struct IO_APIC_route_entry entry = ioapic_read_entry(apic, pin);
1974

1975 1976 1977 1978 1979 1980 1981
		/* If the interrupt line is enabled and in ExtInt mode
		 * I have found the pin where the i8259 is connected.
		 */
		if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
			ioapic_i8259.apic = apic;
			ioapic_i8259.pin  = pin;
			goto found_i8259;
1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
2003 2004 2005 2006 2007 2008 2009 2010
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

2011
void native_disable_io_apic(void)
L
Linus Torvalds 已提交
2012
{
2013
	/*
2014
	 * If the i8259 is routed through an IOAPIC
2015
	 * Put that IOAPIC in virtual wire mode
2016
	 * so legacy interrupts can be delivered.
2017
	 */
2018
	if (ioapic_i8259.pin != -1) {
2019 2020 2021 2022 2023 2024 2025 2026 2027
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
2028
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
2029
		entry.vector          = 0;
2030
		entry.dest            = read_apic_id();
2031 2032 2033 2034

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
2035
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
2036
	}
2037

2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
	if (cpu_has_apic || apic_from_smp_config())
		disconnect_bsp_APIC(ioapic_i8259.pin != -1);

}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
2048
	/*
2049
	 * Clear the IO-APIC before rebooting:
2050
	 */
2051 2052
	clear_IO_APIC();

2053
	if (!nr_legacy_irqs())
2054 2055 2056
		return;

	x86_io_apic_ops.disable();
L
Linus Torvalds 已提交
2057 2058
}

2059
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2060 2061 2062 2063 2064 2065
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
2066
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
2067 2068 2069
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
2070
	int ioapic_idx;
L
Linus Torvalds 已提交
2071 2072 2073 2074 2075 2076 2077 2078
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2079
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
2080 2081 2082 2083

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
2084
	for_each_ioapic(ioapic_idx) {
L
Linus Torvalds 已提交
2085
		/* Read the register 0 value */
2086
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2087
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2088
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2089

2090
		old_id = mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2091

2092
		if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2093
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
2094
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2095 2096
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
2097
			ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2098 2099 2100 2101 2102 2103 2104
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2105
		if (apic->check_apicid_used(&phys_id_present_map,
2106
					    mpc_ioapic_id(ioapic_idx))) {
L
Linus Torvalds 已提交
2107
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
2108
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2109 2110 2111 2112 2113 2114 2115 2116
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
2117
			ioapics[ioapic_idx].mp_config.apicid = i;
L
Linus Torvalds 已提交
2118 2119
		} else {
			physid_mask_t tmp;
2120
			apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
2121
						    &tmp);
L
Linus Torvalds 已提交
2122 2123
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
2124
					mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2125 2126 2127 2128 2129 2130 2131
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
2132
		if (old_id != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
2133
			for (i = 0; i < mp_irq_entries; i++)
2134 2135
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
2136
						= mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2137 2138

		/*
2139 2140
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
2141
		 */
2142
		if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
2143 2144
			continue;

L
Linus Torvalds 已提交
2145 2146
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
2147
			mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2148

2149
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
2150
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2151
		io_apic_write(ioapic_idx, 0, reg_00.raw);
2152
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2153 2154 2155 2156

		/*
		 * Sanity check
		 */
2157
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2158
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2159
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2160
		if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
2161
			pr_cont("could not set ID!\n");
L
Linus Torvalds 已提交
2162 2163 2164 2165
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
2181
#endif
L
Linus Torvalds 已提交
2182

2183
int no_timer_check __initdata;
2184 2185 2186 2187 2188 2189 2190 2191

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2192 2193 2194 2195 2196 2197 2198 2199
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2200
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2201 2202
{
	unsigned long t1 = jiffies;
2203
	unsigned long flags;
L
Linus Torvalds 已提交
2204

2205 2206 2207
	if (no_timer_check)
		return 1;

2208
	local_save_flags(flags);
L
Linus Torvalds 已提交
2209 2210 2211
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2212
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2213 2214 2215 2216 2217 2218 2219 2220

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2221 2222

	/* jiffies wrap? */
2223
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2250

2251
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2252
{
2253
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
2254 2255
	unsigned long flags;

2256
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2257
	if (irq < nr_legacy_irqs()) {
2258
		legacy_pic->mask(irq);
2259
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2260 2261
			was_pending = 1;
	}
2262
	__unmask_ioapic(data->chip_data);
2263
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2264 2265 2266 2267

	return was_pending;
}

2268
static int ioapic_retrigger_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2269
{
2270
	struct irq_cfg *cfg = data->chip_data;
2271
	unsigned long flags;
2272
	int cpu;
2273

2274
	raw_spin_lock_irqsave(&vector_lock, flags);
2275 2276
	cpu = cpumask_first_and(cfg->domain, cpu_online_mask);
	apic->send_IPI_mask(cpumask_of(cpu), cfg->vector);
2277
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2278 2279 2280

	return 1;
}
2281

2282 2283 2284 2285 2286 2287 2288 2289
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2290

2291
#ifdef CONFIG_SMP
2292
void send_cleanup_vector(struct irq_cfg *cfg)
2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2308
asmlinkage __visible void smp_irq_move_cleanup_interrupt(void)
2309 2310
{
	unsigned vector, me;
2311

2312 2313
	ack_APIC_irq();
	irq_enter();
2314
	exit_idle();
2315 2316 2317

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
2318
		int irq;
2319
		unsigned int irr;
2320 2321
		struct irq_desc *desc;
		struct irq_cfg *cfg;
T
Tejun Heo 已提交
2322
		irq = __this_cpu_read(vector_irq[vector]);
2323

2324
		if (irq <= VECTOR_UNDEFINED)
2325 2326
			continue;

2327 2328 2329 2330 2331
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2332 2333 2334
		if (!cfg)
			continue;

2335
		raw_spin_lock(&desc->lock);
2336

2337 2338 2339 2340 2341 2342 2343
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2344
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2345 2346
			goto unlock;

2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
2359
		__this_cpu_write(vector_irq[vector], VECTOR_UNDEFINED);
2360
unlock:
2361
		raw_spin_unlock(&desc->lock);
2362 2363 2364 2365 2366
	}

	irq_exit();
}

T
Thomas Gleixner 已提交
2367
static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
2368
{
2369
	unsigned me;
2370

2371
	if (likely(!cfg->move_in_progress))
2372 2373 2374
		return;

	me = smp_processor_id();
2375

2376
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2377
		send_cleanup_vector(cfg);
2378
}
2379

T
Thomas Gleixner 已提交
2380
static void irq_complete_move(struct irq_cfg *cfg)
2381
{
T
Thomas Gleixner 已提交
2382
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
2383 2384 2385 2386
}

void irq_force_complete_move(int irq)
{
2387
	struct irq_cfg *cfg = irq_cfg(irq);
2388

2389 2390 2391
	if (!cfg)
		return;

T
Thomas Gleixner 已提交
2392
	__irq_complete_move(cfg, cfg->vector);
2393
}
2394
#else
T
Thomas Gleixner 已提交
2395
static inline void irq_complete_move(struct irq_cfg *cfg) { }
2396
#endif
Y
Yinghai Lu 已提交
2397

2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
2409 2410

		io_apic_write(apic, 0x11 + pin*2, dest);
2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
 * Either sets data->affinity to a valid value, and returns
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
 * leaves data->affinity untouched.
 */
int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
			  unsigned int *dest_id)
{
	struct irq_cfg *cfg = data->chip_data;
	unsigned int irq = data->irq;
	int err;

	if (!config_enabled(CONFIG_SMP))
2431
		return -EPERM;
2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451

	if (!cpumask_intersects(mask, cpu_online_mask))
		return -EINVAL;

	err = assign_irq_vector(irq, cfg, mask);
	if (err)
		return err;

	err = apic->cpu_mask_to_apicid_and(mask, cfg->domain, dest_id);
	if (err) {
		if (assign_irq_vector(irq, cfg, data->affinity))
			pr_err("Failed to recover vector for irq %d\n", irq);
		return err;
	}

	cpumask_copy(data->affinity, mask);

	return 0;
}

2452 2453 2454 2455

int native_ioapic_set_affinity(struct irq_data *data,
			       const struct cpumask *mask,
			       bool force)
2456 2457 2458 2459 2460 2461
{
	unsigned int dest, irq = data->irq;
	unsigned long flags;
	int ret;

	if (!config_enabled(CONFIG_SMP))
2462
		return -EPERM;
2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (!ret) {
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, data->chip_data);
		ret = IRQ_SET_MASK_OK_NOCOPY;
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	return ret;
}

2476
static void ack_apic_edge(struct irq_data *data)
2477
{
2478
	irq_complete_move(data->chip_data);
2479
	irq_move_irq(data);
2480 2481 2482
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2483 2484
atomic_t irq_mis_count;

2485
#ifdef CONFIG_GENERIC_PENDING_IRQ
2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

2509 2510
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
2511
	/* If we are moving the irq we need to mask it */
2512
	if (unlikely(irqd_is_setaffinity_pending(data))) {
T
Thomas Gleixner 已提交
2513
		mask_ioapic(cfg);
2514
		return true;
2515
	}
2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562
	return false;
}

static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
	if (unlikely(masked)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
		if (!io_apic_level_ack_pending(cfg))
			irq_move_masked_irq(data);
		unmask_ioapic(cfg);
	}
}
#else
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
	return false;
}
static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
}
2563 2564
#endif

2565 2566 2567 2568 2569 2570 2571 2572 2573 2574
static void ack_apic_level(struct irq_data *data)
{
	struct irq_cfg *cfg = data->chip_data;
	int i, irq = data->irq;
	unsigned long v;
	bool masked;

	irq_complete_move(cfg);
	masked = ioapic_irqd_mask(data, cfg);

Y
Yinghai Lu 已提交
2575
	/*
2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2606
	 */
Y
Yinghai Lu 已提交
2607
	i = cfg->vector;
Y
Yinghai Lu 已提交
2608 2609
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2610 2611 2612 2613 2614 2615
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2616 2617 2618 2619 2620 2621 2622
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2623 2624 2625
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2626
		eoi_ioapic_irq(irq, cfg);
2627 2628
	}

2629
	ioapic_irqd_unmask(data, cfg, masked);
Y
Yinghai Lu 已提交
2630
}
2631

2632
static struct irq_chip ioapic_chip __read_mostly = {
2633 2634 2635 2636 2637 2638
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
	.irq_ack		= ack_apic_edge,
	.irq_eoi		= ack_apic_level,
2639
	.irq_set_affinity	= native_ioapic_set_affinity,
2640
	.irq_retrigger		= ioapic_retrigger_irq,
2641
	.flags			= IRQCHIP_SKIP_SET_WAKE,
L
Linus Torvalds 已提交
2642 2643 2644 2645
};

static inline void init_IO_APIC_traps(void)
{
2646
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
2647
	unsigned int irq;
L
Linus Torvalds 已提交
2648

T
Thomas Gleixner 已提交
2649
	for_each_active_irq(irq) {
2650
		cfg = irq_cfg(irq);
2651
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2652 2653 2654 2655 2656
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2657
			if (irq < nr_legacy_irqs())
2658
				legacy_pic->make_irq(irq);
2659
			else
L
Linus Torvalds 已提交
2660
				/* Strange. Oh, well.. */
2661
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
2662 2663 2664 2665
		}
	}
}

2666 2667 2668
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2669

2670
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2671 2672 2673 2674
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2675
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2676 2677
}

2678
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2679
{
2680
	unsigned long v;
L
Linus Torvalds 已提交
2681

2682
	v = apic_read(APIC_LVT0);
2683
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2684
}
L
Linus Torvalds 已提交
2685

2686
static void ack_lapic_irq(struct irq_data *data)
2687 2688 2689 2690
{
	ack_APIC_irq();
}

2691
static struct irq_chip lapic_chip __read_mostly = {
2692
	.name		= "local-APIC",
2693 2694 2695
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2696 2697
};

2698
static void lapic_register_intr(int irq)
2699
{
2700
	irq_clear_status_flags(irq, IRQ_LEVEL);
2701
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2702 2703 2704
				      "edge");
}

L
Linus Torvalds 已提交
2705 2706 2707 2708 2709 2710 2711
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2712
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2713
{
2714
	int apic, pin, i;
L
Linus Torvalds 已提交
2715 2716 2717
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2718
	pin  = find_isa_irq_pin(8, mp_INT);
2719 2720 2721 2722
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2723
	apic = find_isa_irq_apic(8, mp_INT);
2724 2725
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2726
		return;
2727
	}
L
Linus Torvalds 已提交
2728

2729
	entry0 = ioapic_read_entry(apic, pin);
2730
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2731 2732 2733 2734 2735

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2736
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2737 2738 2739 2740 2741
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2742
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2759
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2760

2761
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2762 2763
}

Y
Yinghai Lu 已提交
2764
static int disable_timer_pin_1 __initdata;
2765
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2766
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2767 2768 2769 2770
{
	disable_timer_pin_1 = 1;
	return 0;
}
2771
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2772

L
Linus Torvalds 已提交
2773 2774 2775 2776 2777
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2778 2779
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2780
 */
2781
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2782
{
2783
	struct irq_cfg *cfg = irq_cfg(0);
2784
	int node = cpu_to_node(0);
2785
	int apic1, pin1, apic2, pin2;
2786
	unsigned long flags;
2787
	int no_pin1 = 0;
2788 2789

	local_irq_save(flags);
2790

L
Linus Torvalds 已提交
2791 2792 2793
	/*
	 * get/set the timer IRQ vector:
	 */
2794
	legacy_pic->mask(0);
2795
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2796 2797

	/*
2798 2799 2800 2801 2802 2803 2804
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2805
	 */
2806
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2807
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2808

2809 2810 2811 2812
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2813

2814 2815
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2816
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2817

2818 2819 2820 2821 2822 2823 2824 2825
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2826
		panic_if_irq_remap("BIOS bug: timer not connected to IO-APIC");
2827 2828 2829 2830 2831 2832 2833 2834
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2835 2836 2837 2838
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2839
		if (no_pin1) {
2840
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2841
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2842
		} else {
2843
			/* for edge trigger, setup_ioapic_irq already
Y
Yinghai Lu 已提交
2844 2845 2846 2847 2848 2849 2850
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2851
				unmask_ioapic(cfg);
2852
		}
L
Linus Torvalds 已提交
2853
		if (timer_irq_works()) {
2854 2855
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2856
			goto out;
L
Linus Torvalds 已提交
2857
		}
2858
		panic_if_irq_remap("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2859
		local_irq_disable();
2860
		clear_IO_APIC_pin(apic1, pin1);
2861
		if (!no_pin1)
2862 2863
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2864

2865 2866 2867 2868
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2869 2870 2871
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2872
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2873
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2874
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2875
		if (timer_irq_works()) {
2876
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2877
			goto out;
L
Linus Torvalds 已提交
2878 2879 2880 2881
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2882
		local_irq_disable();
2883
		legacy_pic->mask(0);
2884
		clear_IO_APIC_pin(apic2, pin2);
2885
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2886 2887
	}

2888 2889
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2890

2891
	lapic_register_intr(0);
2892
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2893
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2894 2895

	if (timer_irq_works()) {
2896
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2897
		goto out;
L
Linus Torvalds 已提交
2898
	}
Y
Yinghai Lu 已提交
2899
	local_irq_disable();
2900
	legacy_pic->mask(0);
2901
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2902
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2903

2904 2905
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2906

2907 2908
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2909
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2910 2911 2912 2913

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2914
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2915
		goto out;
L
Linus Torvalds 已提交
2916
	}
Y
Yinghai Lu 已提交
2917
	local_irq_disable();
2918
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2919 2920 2921 2922
	if (x2apic_preenabled)
		apic_printk(APIC_QUIET, KERN_INFO
			    "Perhaps problem with the pre-enabled x2apic mode\n"
			    "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
L
Linus Torvalds 已提交
2923
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2924
		"report.  Then try booting with the 'noapic' option.\n");
2925 2926
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2927 2928 2929
}

/*
2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2945
 */
2946
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2947

2948 2949
static int mp_irqdomain_create(int ioapic)
{
2950
	size_t size;
2951 2952 2953 2954 2955
	int hwirqs = mp_ioapic_pin_count(ioapic);
	struct ioapic *ip = &ioapics[ioapic];
	struct ioapic_domain_cfg *cfg = &ip->irqdomain_cfg;
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);

2956 2957 2958 2959 2960
	size = sizeof(struct mp_pin_info) * mp_ioapic_pin_count(ioapic);
	ip->pin_info = kzalloc(size, GFP_KERNEL);
	if (!ip->pin_info)
		return -ENOMEM;

2961 2962 2963 2964 2965
	if (cfg->type == IOAPIC_DOMAIN_INVALID)
		return 0;

	ip->irqdomain = irq_domain_add_linear(cfg->dev, hwirqs, cfg->ops,
					      (void *)(long)ioapic);
2966 2967 2968
	if(!ip->irqdomain) {
		kfree(ip->pin_info);
		ip->pin_info = NULL;
2969
		return -ENOMEM;
2970
	}
2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982

	if (cfg->type == IOAPIC_DOMAIN_LEGACY ||
	    cfg->type == IOAPIC_DOMAIN_STRICT)
		ioapic_dynirq_base = max(ioapic_dynirq_base,
					 gsi_cfg->gsi_end + 1);

	if (gsi_cfg->gsi_base == 0)
		irq_set_default_host(ip->irqdomain);

	return 0;
}

2983 2984 2985 2986 2987 2988 2989 2990 2991 2992
static void ioapic_destroy_irqdomain(int idx)
{
	if (ioapics[idx].irqdomain) {
		irq_domain_remove(ioapics[idx].irqdomain);
		ioapics[idx].irqdomain = NULL;
	}
	kfree(ioapics[idx].pin_info);
	ioapics[idx].pin_info = NULL;
}

L
Linus Torvalds 已提交
2993 2994
void __init setup_IO_APIC(void)
{
2995
	int ioapic;
2996 2997 2998 2999

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
3000
	io_apic_irqs = nr_legacy_irqs() ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
3001

3002
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
3003 3004 3005
	for_each_ioapic(ioapic)
		BUG_ON(mp_irqdomain_create(ioapic));

T
Thomas Gleixner 已提交
3006
	/*
3007 3008
         * Set up IO-APIC IRQ routing.
         */
3009 3010
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
3011 3012 3013
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
3014
	if (nr_legacy_irqs())
3015
		check_timer();
3016 3017

	ioapic_initialized = 1;
L
Linus Torvalds 已提交
3018 3019 3020
}

/*
L
Lucas De Marchi 已提交
3021
 *      Called after all the initialization is done. If we didn't find any
3022
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
3023
 */
3024

L
Linus Torvalds 已提交
3025 3026
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
3027 3028 3029
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3030 3031 3032 3033
}

late_initcall(io_apic_bug_finalize);

3034
static void resume_ioapic_id(int ioapic_idx)
L
Linus Torvalds 已提交
3035 3036 3037
{
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
3038

3039
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3040 3041 3042 3043
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
		io_apic_write(ioapic_idx, 0, reg_00.raw);
L
Linus Torvalds 已提交
3044
	}
3045
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3046
}
L
Linus Torvalds 已提交
3047

3048 3049
static void ioapic_resume(void)
{
3050
	int ioapic_idx;
3051

3052
	for_each_ioapic_reverse(ioapic_idx)
3053
		resume_ioapic_id(ioapic_idx);
3054 3055

	restore_ioapic_entries();
L
Linus Torvalds 已提交
3056 3057
}

3058
static struct syscore_ops ioapic_syscore_ops = {
3059
	.suspend = save_ioapic_entries,
L
Linus Torvalds 已提交
3060 3061 3062
	.resume = ioapic_resume,
};

3063
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
3064
{
3065 3066
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
3067 3068 3069
	return 0;
}

3070
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
3071

3072
/*
3073
 * Dynamic irq allocate and deallocation. Should be replaced by irq domains!
3074
 */
3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097
int arch_setup_hwirq(unsigned int irq, int node)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	int ret;

	cfg = alloc_irq_cfg(irq, node);
	if (!cfg)
		return -ENOMEM;

	raw_spin_lock_irqsave(&vector_lock, flags);
	ret = __assign_irq_vector(irq, cfg, apic->target_cpus());
	raw_spin_unlock_irqrestore(&vector_lock, flags);

	if (!ret)
		irq_set_chip_data(irq, cfg);
	else
		free_irq_cfg(irq, cfg);
	return ret;
}

void arch_teardown_hwirq(unsigned int irq)
{
3098
	struct irq_cfg *cfg = irq_cfg(irq);
3099 3100 3101 3102 3103 3104 3105 3106 3107
	unsigned long flags;

	free_remapped_irq(irq);
	raw_spin_lock_irqsave(&vector_lock, flags);
	__clear_irq_vector(irq, cfg);
	raw_spin_unlock_irqrestore(&vector_lock, flags);
	free_irq_cfg(irq, cfg);
}

3108
/*
S
Simon Arlott 已提交
3109
 * MSI message composition
3110
 */
3111 3112 3113
void native_compose_msi_msg(struct pci_dev *pdev,
			    unsigned int irq, unsigned int dest,
			    struct msi_msg *msg, u8 hpet_id)
3114
{
3115
	struct irq_cfg *cfg = irq_cfg(irq);
3116

3117
	msg->address_hi = MSI_ADDR_BASE_HI;
3118

3119
	if (x2apic_enabled())
3120
		msg->address_hi |= MSI_ADDR_EXT_DEST_ID(dest);
3121

3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138
	msg->address_lo =
		MSI_ADDR_BASE_LO |
		((apic->irq_dest_mode == 0) ?
			MSI_ADDR_DEST_MODE_PHYSICAL:
			MSI_ADDR_DEST_MODE_LOGICAL) |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			MSI_ADDR_REDIRECTION_CPU:
			MSI_ADDR_REDIRECTION_LOWPRI) |
		MSI_ADDR_DEST_ID(dest);

	msg->data =
		MSI_DATA_TRIGGER_EDGE |
		MSI_DATA_LEVEL_ASSERT |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			MSI_DATA_DELIVERY_FIXED:
			MSI_DATA_DELIVERY_LOWPRI) |
		MSI_DATA_VECTOR(cfg->vector);
3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162
}

#ifdef CONFIG_PCI_MSI
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
{
	struct irq_cfg *cfg;
	int err;
	unsigned dest;

	if (disable_apic)
		return -ENXIO;

	cfg = irq_cfg(irq);
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
	if (err)
		return err;

	err = apic->cpu_mask_to_apicid_and(cfg->domain,
					   apic->target_cpus(), &dest);
	if (err)
		return err;

	x86_msi.compose_msi_msg(pdev, irq, dest, msg, hpet_id);
3163

3164
	return 0;
3165 3166
}

3167 3168
static int
msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3169
{
3170
	struct irq_cfg *cfg = data->chip_data;
3171 3172
	struct msi_msg msg;
	unsigned int dest;
3173
	int ret;
3174

3175 3176 3177
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3178

3179
	__get_cached_msi_msg(data->msi_desc, &msg);
3180 3181

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3182
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3183 3184 3185
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3186
	__pci_write_msi_msg(data->msi_desc, &msg);
3187

3188
	return IRQ_SET_MASK_OK_NOCOPY;
3189 3190
}

3191 3192 3193 3194 3195
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
3196
	.name			= "PCI-MSI",
3197 3198
	.irq_unmask		= pci_msi_unmask_irq,
	.irq_mask		= pci_msi_mask_irq,
3199 3200 3201
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= msi_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3202
	.flags			= IRQCHIP_SKIP_SET_WAKE,
3203 3204
};

3205 3206
int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc,
		  unsigned int irq_base, unsigned int irq_offset)
3207
{
3208
	struct irq_chip *chip = &msi_chip;
3209
	struct msi_msg msg;
3210
	unsigned int irq = irq_base + irq_offset;
3211
	int ret;
3212

3213
	ret = msi_compose_msg(dev, irq, &msg, -1);
3214 3215 3216
	if (ret < 0)
		return ret;

3217 3218 3219 3220 3221 3222 3223
	irq_set_msi_desc_off(irq_base, irq_offset, msidesc);

	/*
	 * MSI-X message is written per-IRQ, the offset is always 0.
	 * MSI message denotes a contiguous group of IRQs, written for 0th IRQ.
	 */
	if (!irq_offset)
3224
		pci_write_msi_msg(irq, &msg);
3225

3226
	setup_remapped_irq(irq, irq_cfg(irq), chip);
3227 3228

	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3229

Y
Yinghai Lu 已提交
3230 3231
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3232 3233 3234
	return 0;
}

3235
int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3236
{
3237
	struct msi_desc *msidesc;
3238
	unsigned int irq;
3239 3240 3241 3242 3243
	int node, ret;

	/* Multiple MSI vectors only supported with interrupt remapping */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;
3244

3245
	node = dev_to_node(&dev->dev);
3246

3247
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3248 3249
		irq = irq_alloc_hwirq(node);
		if (!irq)
3250
			return -ENOSPC;
3251

3252
		ret = setup_msi_irq(dev, msidesc, irq, 0);
3253 3254 3255 3256 3257
		if (ret < 0) {
			irq_free_hwirq(irq);
			return ret;
		}

3258 3259
	}
	return 0;
3260 3261
}

S
Stefano Stabellini 已提交
3262
void native_teardown_msi_irq(unsigned int irq)
3263
{
3264
	irq_free_hwirq(irq);
3265 3266
}

3267
#ifdef CONFIG_DMAR_TABLE
3268 3269 3270
static int
dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		      bool force)
3271
{
3272 3273
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3274
	struct msi_msg msg;
3275
	int ret;
3276

3277 3278 3279
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3280 3281 3282 3283 3284 3285 3286

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3287
	msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
3288 3289

	dmar_msi_write(irq, &msg);
3290

3291
	return IRQ_SET_MASK_OK_NOCOPY;
3292
}
Y
Yinghai Lu 已提交
3293

3294
static struct irq_chip dmar_msi_type = {
3295 3296 3297 3298 3299 3300
	.name			= "DMAR_MSI",
	.irq_unmask		= dmar_msi_unmask,
	.irq_mask		= dmar_msi_mask,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= dmar_msi_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3301
	.flags			= IRQCHIP_SKIP_SET_WAKE,
3302 3303 3304 3305 3306 3307
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3308

3309
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3310 3311 3312
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
3313 3314
	irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
				      "edge");
3315 3316 3317 3318
	return 0;
}
#endif

3319 3320
#ifdef CONFIG_HPET_TIMER

3321 3322
static int hpet_msi_set_affinity(struct irq_data *data,
				 const struct cpumask *mask, bool force)
3323
{
3324
	struct irq_cfg *cfg = data->chip_data;
3325 3326
	struct msi_msg msg;
	unsigned int dest;
3327
	int ret;
3328

3329 3330 3331
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3332

3333
	hpet_msi_read(data->handler_data, &msg);
3334 3335 3336 3337 3338 3339

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3340
	hpet_msi_write(data->handler_data, &msg);
3341

3342
	return IRQ_SET_MASK_OK_NOCOPY;
3343
}
Y
Yinghai Lu 已提交
3344

3345
static struct irq_chip hpet_msi_type = {
3346
	.name = "HPET_MSI",
3347 3348
	.irq_unmask = hpet_msi_unmask,
	.irq_mask = hpet_msi_mask,
3349
	.irq_ack = ack_apic_edge,
3350
	.irq_set_affinity = hpet_msi_set_affinity,
3351
	.irq_retrigger = ioapic_retrigger_irq,
3352
	.flags = IRQCHIP_SKIP_SET_WAKE,
3353 3354
};

3355
int default_setup_hpet_msi(unsigned int irq, unsigned int id)
3356
{
3357
	struct irq_chip *chip = &hpet_msi_type;
3358
	struct msi_msg msg;
3359
	int ret;
3360

3361
	ret = msi_compose_msg(NULL, irq, &msg, id);
3362 3363 3364
	if (ret < 0)
		return ret;

3365
	hpet_msi_write(irq_get_handler_data(irq), &msg);
3366
	irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3367
	setup_remapped_irq(irq, irq_cfg(irq), chip);
Y
Yinghai Lu 已提交
3368

3369
	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3370 3371 3372 3373
	return 0;
}
#endif

3374
#endif /* CONFIG_PCI_MSI */
3375 3376 3377 3378 3379
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

3380
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3381
{
3382 3383
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3384

3385
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3386
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3387

3388
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3389
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3390

3391
	write_ht_irq_msg(irq, &msg);
3392 3393
}

3394 3395
static int
ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3396
{
3397
	struct irq_cfg *cfg = data->chip_data;
3398
	unsigned int dest;
3399
	int ret;
3400

3401 3402 3403
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3404

3405
	target_ht_irq(data->irq, dest, cfg->vector);
3406
	return IRQ_SET_MASK_OK_NOCOPY;
3407
}
Y
Yinghai Lu 已提交
3408

3409
static struct irq_chip ht_irq_chip = {
3410 3411 3412 3413 3414 3415
	.name			= "PCI-HT",
	.irq_mask		= mask_ht_irq,
	.irq_unmask		= unmask_ht_irq,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= ht_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3416
	.flags			= IRQCHIP_SKIP_SET_WAKE,
3417 3418 3419 3420
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3421
	struct irq_cfg *cfg;
3422 3423
	struct ht_irq_msg msg;
	unsigned dest;
3424
	int err;
3425

J
Jan Beulich 已提交
3426 3427 3428
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3429
	cfg = irq_cfg(irq);
3430
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3431 3432
	if (err)
		return err;
3433

3434 3435 3436 3437
	err = apic->cpu_mask_to_apicid_and(cfg->domain,
					   apic->target_cpus(), &dest);
	if (err)
		return err;
3438

3439
	msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3440

3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452
	msg.address_lo =
		HT_IRQ_LOW_BASE |
		HT_IRQ_LOW_DEST_ID(dest) |
		HT_IRQ_LOW_VECTOR(cfg->vector) |
		((apic->irq_dest_mode == 0) ?
			HT_IRQ_LOW_DM_PHYSICAL :
			HT_IRQ_LOW_DM_LOGICAL) |
		HT_IRQ_LOW_RQEOI_EDGE |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			HT_IRQ_LOW_MT_FIXED :
			HT_IRQ_LOW_MT_ARBITRATED) |
		HT_IRQ_LOW_IRQ_MASKED;
3453

3454
	write_ht_irq_msg(irq, &msg);
3455

3456 3457
	irq_set_chip_and_handler_name(irq, &ht_irq_chip,
				      handle_edge_irq, "edge");
3458

3459
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
Y
Yinghai Lu 已提交
3460

3461
	return 0;
3462 3463 3464
}
#endif /* CONFIG_HT_IRQ */

3465
static int
3466 3467 3468 3469 3470 3471 3472 3473 3474
io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
{
	struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
	int ret;

	if (!cfg)
		return -EINVAL;
	ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
	if (!ret)
3475
		setup_ioapic_irq(irq, cfg, attr);
3476 3477 3478
	return ret;
}

3479
static int io_apic_get_redir_entries(int ioapic)
3480 3481 3482 3483
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3484
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3485
	reg_01.raw = io_apic_read(ioapic, 1);
3486
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3487

3488 3489 3490 3491 3492
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3493 3494
}

3495 3496
unsigned int arch_dynirq_lower_bound(unsigned int from)
{
3497 3498 3499 3500 3501
	/*
	 * dmar_alloc_hwirq() may be called before setup_IO_APIC(), so use
	 * gsi_top if ioapic_dynirq_base hasn't been initialized yet.
	 */
	return ioapic_initialized ? ioapic_dynirq_base : gsi_top;
3502 3503
}

Y
Yinghai Lu 已提交
3504 3505 3506 3507
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3508 3509
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3510

3511
	nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
Y
Yinghai Lu 已提交
3512 3513 3514 3515
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
3516
	nr += gsi_top * 16;
Y
Yinghai Lu 已提交
3517 3518
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3519 3520
		nr_irqs = nr;

3521
	return 0;
Y
Yinghai Lu 已提交
3522 3523
}

3524
#ifdef CONFIG_X86_32
3525
static int io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3526 3527 3528 3529 3530 3531 3532 3533
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3534 3535
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3536
	 * supports up to 16 on one shared APIC bus.
3537
	 *
L
Linus Torvalds 已提交
3538 3539 3540 3541 3542
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3543
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3544

3545
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3546
	reg_00.raw = io_apic_read(ioapic, 0);
3547
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3548 3549 3550 3551 3552 3553 3554 3555

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3556
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3557 3558
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3559
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3560 3561

		for (i = 0; i < get_physical_broadcast(); i++) {
3562
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3563 3564 3565 3566 3567 3568 3569 3570 3571 3572
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3573
	}
L
Linus Torvalds 已提交
3574

3575
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3576 3577 3578 3579 3580
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

3581
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3582 3583
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
3584
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3585 3586

		/* Sanity check */
3587
		if (reg_00.bits.ID != apic_id) {
3588 3589
			pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
			       ioapic);
3590 3591
			return -1;
		}
L
Linus Torvalds 已提交
3592 3593 3594 3595 3596 3597 3598
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
3599

3600
static u8 io_apic_unique_id(int idx, u8 id)
3601 3602 3603
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
3604
		return io_apic_get_unique_id(idx, id);
3605 3606 3607 3608
	else
		return id;
}
#else
3609
static u8 io_apic_unique_id(int idx, u8 id)
3610
{
3611
	union IO_APIC_reg_00 reg_00;
3612
	DECLARE_BITMAP(used, 256);
3613 3614 3615
	unsigned long flags;
	u8 new_id;
	int i;
3616 3617

	bitmap_zero(used, 256);
3618
	for_each_ioapic(i)
3619
		__set_bit(mpc_ioapic_id(i), used);
3620 3621

	/* Hand out the requested id if available */
3622 3623
	if (!test_bit(id, used))
		return id;
3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652

	/*
	 * Read the current id from the ioapic and keep it if
	 * available.
	 */
	raw_spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(idx, 0);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	new_id = reg_00.bits.ID;
	if (!test_bit(new_id, used)) {
		apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Using reg apic_id %d instead of %d\n",
			 idx, new_id, id);
		return new_id;
	}

	/*
	 * Get the next free id and write it to the ioapic.
	 */
	new_id = find_first_zero_bit(used, 256);
	reg_00.bits.ID = new_id;
	raw_spin_lock_irqsave(&ioapic_lock, flags);
	io_apic_write(idx, 0, reg_00.raw);
	reg_00.raw = io_apic_read(idx, 0);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	/* Sanity check */
	BUG_ON(reg_00.bits.ID != new_id);

	return new_id;
3653
}
3654
#endif
L
Linus Torvalds 已提交
3655

3656
static int io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3657 3658 3659 3660
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3661
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3662
	reg_01.raw = io_apic_read(ioapic, 1);
3663
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3664 3665 3666 3667

	return reg_01.bits.version;
}

3668
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
3669
{
3670
	int ioapic, pin, idx;
3671 3672 3673 3674

	if (skip_ioapic_setup)
		return -1;

3675 3676
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
3677 3678
		return -1;

3679 3680 3681 3682 3683 3684
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
3685 3686
		return -1;

3687 3688
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
3689 3690 3691
	return 0;
}

3692 3693 3694
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3695
 * so mask in all cases should simply be apic->target_cpus()
3696 3697 3698 3699
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
3700
	int pin, ioapic, irq, irq_entry;
3701
	const struct cpumask *mask;
3702
	struct irq_data *idata;
3703 3704 3705 3706

	if (skip_ioapic_setup == 1)
		return;

3707
	for_each_ioapic_pin(ioapic, pin) {
3708 3709 3710
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
3711

3712 3713
		irq = pin_2_irq(irq_entry, ioapic, pin, 0);
		if (irq < 0 || !mp_init_irq_at_boot(ioapic, irq))
E
Eric W. Biederman 已提交
3714 3715
			continue;

3716
		idata = irq_get_irq_data(irq);
3717

3718 3719 3720
		/*
		 * Honour affinities which have been set in early boot
		 */
3721 3722
		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
			mask = idata->affinity;
3723 3724
		else
			mask = apic->target_cpus();
3725

3726
		x86_io_apic_ops.set_affinity(idata, mask, false);
3727
	}
3728

3729 3730 3731
}
#endif

3732 3733 3734 3735
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

3736
static struct resource * __init ioapic_setup_resources(void)
3737 3738 3739 3740
{
	unsigned long n;
	struct resource *res;
	char *mem;
3741
	int i, num = 0;
3742

3743 3744 3745
	for_each_ioapic(i)
		num++;
	if (num == 0)
3746 3747 3748
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
3749
	n *= num;
3750 3751 3752 3753

	mem = alloc_bootmem(n);
	res = (void *)mem;

3754
	mem += sizeof(struct resource) * num;
3755

3756 3757 3758 3759
	num = 0;
	for_each_ioapic(i) {
		res[num].name = mem;
		res[num].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3760
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
3761
		mem += IOAPIC_RESOURCE_NAME_SIZE;
3762
		num++;
3763
		ioapics[i].iomem_res = res;
3764 3765 3766 3767 3768 3769 3770
	}

	ioapic_resources = res;

	return res;
}

3771
void __init native_io_apic_init_mappings(void)
3772 3773
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
3774
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
3775
	int i;
3776

3777 3778
	ioapic_res = ioapic_setup_resources();
	for_each_ioapic(i) {
3779
		if (smp_found_config) {
3780
			ioapic_phys = mpc_ioapic_addr(i);
3781
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3782 3783 3784 3785 3786 3787 3788 3789 3790
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
3791
#endif
3792
		} else {
3793
#ifdef CONFIG_X86_32
3794
fake_ioapic_page:
3795
#endif
3796
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
3797 3798 3799
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
3800 3801 3802
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
3803
		idx++;
3804

3805
		ioapic_res->start = ioapic_phys;
3806
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
3807
		ioapic_res++;
3808 3809 3810
	}
}

3811
void __init ioapic_insert_resources(void)
3812 3813 3814 3815 3816
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
3817
		if (nr_ioapics > 0)
3818 3819
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
3820
		return;
3821 3822
	}

3823
	for_each_ioapic(i) {
3824 3825 3826 3827
		insert_resource(&iomem_resource, r);
		r++;
	}
}
3828

3829
int mp_find_ioapic(u32 gsi)
3830
{
3831
	int i;
3832

3833 3834 3835
	if (nr_ioapics == 0)
		return -1;

3836
	/* Find the IOAPIC that manages this GSI. */
3837
	for_each_ioapic(i) {
3838
		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
3839
		if (gsi >= gsi_cfg->gsi_base && gsi <= gsi_cfg->gsi_end)
3840 3841
			return i;
	}
3842

3843 3844 3845 3846
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

3847
int mp_find_ioapic_pin(int ioapic, u32 gsi)
3848
{
3849 3850
	struct mp_ioapic_gsi *gsi_cfg;

3851
	if (WARN_ON(ioapic < 0))
3852
		return -1;
3853 3854 3855

	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
	if (WARN_ON(gsi > gsi_cfg->gsi_end))
3856 3857
		return -1;

3858
	return gsi - gsi_cfg->gsi_base;
3859 3860
}

3861
static int bad_ioapic_register(int idx)
3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879
{
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;

	reg_00.raw = io_apic_read(idx, 0);
	reg_01.raw = io_apic_read(idx, 1);
	reg_02.raw = io_apic_read(idx, 2);

	if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
		pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
			mpc_ioapic_addr(idx));
		return 1;
	}

	return 0;
}

3880 3881
static int find_free_ioapic_entry(void)
{
3882 3883 3884 3885 3886 3887 3888
	int idx;

	for (idx = 0; idx < MAX_IO_APICS; idx++)
		if (ioapics[idx].nr_registers == 0)
			return idx;

	return MAX_IO_APICS;
3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899
}

/**
 * mp_register_ioapic - Register an IOAPIC device
 * @id:		hardware IOAPIC ID
 * @address:	physical address of IOAPIC register area
 * @gsi_base:	base of GSI associated with the IOAPIC
 * @cfg:	configuration information for the IOAPIC
 */
int mp_register_ioapic(int id, u32 address, u32 gsi_base,
		       struct ioapic_domain_cfg *cfg)
3900
{
3901
	bool hotplug = !!ioapic_initialized;
3902
	struct mp_ioapic_gsi *gsi_cfg;
3903 3904
	int idx, ioapic, entries;
	u32 gsi_end;
3905

3906 3907 3908 3909 3910 3911 3912 3913 3914 3915
	if (!address) {
		pr_warn("Bogus (zero) I/O APIC address found, skipping!\n");
		return -EINVAL;
	}
	for_each_ioapic(ioapic)
		if (ioapics[ioapic].mp_config.apicaddr == address) {
			pr_warn("address 0x%x conflicts with IOAPIC%d\n",
				address, ioapic);
			return -EEXIST;
		}
3916

3917 3918 3919 3920 3921 3922
	idx = find_free_ioapic_entry();
	if (idx >= MAX_IO_APICS) {
		pr_warn("Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
			MAX_IO_APICS, idx);
		return -ENOSPC;
	}
3923

3924 3925 3926
	ioapics[idx].mp_config.type = MP_IOAPIC;
	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
	ioapics[idx].mp_config.apicaddr = address;
3927 3928

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
3929 3930
	if (bad_ioapic_register(idx)) {
		clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
3931
		return -ENODEV;
3932 3933
	}

3934
	ioapics[idx].mp_config.apicid = io_apic_unique_id(idx, id);
3935
	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
3936 3937 3938 3939 3940

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
3941
	entries = io_apic_get_redir_entries(idx);
3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955
	gsi_end = gsi_base + entries - 1;
	for_each_ioapic(ioapic) {
		gsi_cfg = mp_ioapic_gsi_routing(ioapic);
		if ((gsi_base >= gsi_cfg->gsi_base &&
		     gsi_base <= gsi_cfg->gsi_end) ||
		    (gsi_end >= gsi_cfg->gsi_base &&
		     gsi_end <= gsi_cfg->gsi_end)) {
			pr_warn("GSI range [%u-%u] for new IOAPIC conflicts with GSI[%u-%u]\n",
				gsi_base, gsi_end,
				gsi_cfg->gsi_base, gsi_cfg->gsi_end);
			clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
			return -ENOSPC;
		}
	}
3956 3957
	gsi_cfg = mp_ioapic_gsi_routing(idx);
	gsi_cfg->gsi_base = gsi_base;
3958
	gsi_cfg->gsi_end = gsi_end;
3959

3960 3961
	ioapics[idx].irqdomain = NULL;
	ioapics[idx].irqdomain_cfg = *cfg;
3962

3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975
	/*
	 * If mp_register_ioapic() is called during early boot stage when
	 * walking ACPI/SFI/DT tables, it's too early to create irqdomain,
	 * we are still using bootmem allocator. So delay it to setup_IO_APIC().
	 */
	if (hotplug) {
		if (mp_irqdomain_create(idx)) {
			clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
			return -ENOMEM;
		}
		alloc_ioapic_saved_registers(idx);
	}

3976 3977
	if (gsi_cfg->gsi_end >= gsi_top)
		gsi_top = gsi_cfg->gsi_end + 1;
3978 3979 3980 3981 3982
	if (nr_ioapics <= idx)
		nr_ioapics = idx + 1;

	/* Set nr_registers to mark entry present */
	ioapics[idx].nr_registers = entries;
3983

3984 3985 3986 3987
	pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
		idx, mpc_ioapic_id(idx),
		mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
		gsi_cfg->gsi_base, gsi_cfg->gsi_end);
3988

3989
	return 0;
3990
}
3991

3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028
int mp_unregister_ioapic(u32 gsi_base)
{
	int ioapic, pin;
	int found = 0;
	struct mp_pin_info *pin_info;

	for_each_ioapic(ioapic)
		if (ioapics[ioapic].gsi_config.gsi_base == gsi_base) {
			found = 1;
			break;
		}
	if (!found) {
		pr_warn("can't find IOAPIC for GSI %d\n", gsi_base);
		return -ENODEV;
	}

	for_each_pin(ioapic, pin) {
		pin_info = mp_pin_info(ioapic, pin);
		if (pin_info->count) {
			pr_warn("pin%d on IOAPIC%d is still in use.\n",
				pin, ioapic);
			return -EBUSY;
		}
	}

	/* Mark entry not present */
	ioapics[ioapic].nr_registers  = 0;
	ioapic_destroy_irqdomain(ioapic);
	free_ioapic_saved_registers(ioapic);
	if (ioapics[ioapic].iomem_res)
		release_resource(ioapics[ioapic].iomem_res);
	clear_fixmap(FIX_IO_APIC_BASE_0 + ioapic);
	memset(&ioapics[ioapic], 0, sizeof(ioapics[ioapic]));

	return 0;
}

4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049
int mp_irqdomain_map(struct irq_domain *domain, unsigned int virq,
		     irq_hw_number_t hwirq)
{
	int ioapic = (int)(long)domain->host_data;
	struct mp_pin_info *info = mp_pin_info(ioapic, hwirq);
	struct io_apic_irq_attr attr;

	/* Get default attribute if not set by caller yet */
	if (!info->set) {
		u32 gsi = mp_pin_to_gsi(ioapic, hwirq);

		if (acpi_get_override_irq(gsi, &info->trigger,
					  &info->polarity) < 0) {
			/*
			 * PCI interrupts are always polarity one level
			 * triggered.
			 */
			info->trigger = 1;
			info->polarity = 1;
		}
		info->node = NUMA_NO_NODE;
4050 4051 4052 4053 4054 4055 4056 4057 4058

		/*
		 * setup_IO_APIC_irqs() programs all legacy IRQs with default
		 * trigger and polarity attributes. Don't set the flag for that
		 * case so the first legacy IRQ user could reprogram the pin
		 * with real trigger and polarity attributes.
		 */
		if (virq >= nr_legacy_irqs() || info->count)
			info->set = 1;
4059 4060 4061 4062 4063 4064 4065
	}
	set_io_apic_irq_attr(&attr, ioapic, hwirq, info->trigger,
			     info->polarity);

	return io_apic_setup_irq_pin(virq, info->node, &attr);
}

4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078
void mp_irqdomain_unmap(struct irq_domain *domain, unsigned int virq)
{
	struct irq_data *data = irq_get_irq_data(virq);
	struct irq_cfg *cfg = irq_cfg(virq);
	int ioapic = (int)(long)domain->host_data;
	int pin = (int)data->hwirq;

	ioapic_mask_entry(ioapic, pin);
	__remove_pin_from_irq(cfg, ioapic, pin);
	WARN_ON(cfg->irq_2_pin != NULL);
	arch_teardown_hwirq(virq);
}

4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107
int mp_set_gsi_attr(u32 gsi, int trigger, int polarity, int node)
{
	int ret = 0;
	int ioapic, pin;
	struct mp_pin_info *info;

	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
		return -ENODEV;

	pin = mp_find_ioapic_pin(ioapic, gsi);
	info = mp_pin_info(ioapic, pin);
	trigger = trigger ? 1 : 0;
	polarity = polarity ? 1 : 0;

	mutex_lock(&ioapic_mutex);
	if (!info->set) {
		info->trigger = trigger;
		info->polarity = polarity;
		info->node = node;
		info->set = 1;
	} else if (info->trigger != trigger || info->polarity != polarity) {
		ret = -EBUSY;
	}
	mutex_unlock(&ioapic_mutex);

	return ret;
}

4108 4109 4110
/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
4111
	struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
4112 4113 4114

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
4115 4116
	physid_set_mask_of_physid(boot_cpu_physical_apicid,
					 &phys_cpu_present_map);
4117 4118 4119
#endif
	setup_local_APIC();

4120
	io_apic_setup_irq_pin(0, 0, &attr);
4121 4122
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
4123
}