io_apic.c 98.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
33
#include <linux/syscore_ops.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39
#include <linux/slab.h>
40 41 42 43 44
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
45
#include <linux/hpet.h>
46

47
#include <asm/idle.h>
L
Linus Torvalds 已提交
48 49
#include <asm/io.h>
#include <asm/smp.h>
50
#include <asm/cpu.h>
L
Linus Torvalds 已提交
51
#include <asm/desc.h>
52 53 54
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
55
#include <asm/timer.h>
56
#include <asm/i8259.h>
57
#include <asm/msidef.h>
58
#include <asm/hypertransport.h>
59
#include <asm/setup.h>
60
#include <asm/irq_remapping.h>
61
#include <asm/hpet.h>
62
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
63

I
Ingo Molnar 已提交
64
#include <asm/apic.h>
L
Linus Torvalds 已提交
65

66
#define __apicdebuginit(type) static type __init
67 68
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
69

L
Linus Torvalds 已提交
70
/*
71 72
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
73 74 75
 */
int sis_apic_bug = -1;

76 77
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
Y
Yinghai Lu 已提交
78

S
Suresh Siddha 已提交
79 80 81 82 83
static struct ioapic {
	/*
	 * # of IRQ routing registers
	 */
	int nr_registers;
84 85 86 87
	/*
	 * Saved state during suspend/resume, or while enabling intr-remap.
	 */
	struct IO_APIC_route_entry *saved_registers;
88 89
	/* I/O APIC config */
	struct mpc_ioapic mp_config;
90 91
	/* IO APIC gsi routing info */
	struct mp_ioapic_gsi  gsi_config;
92
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
S
Suresh Siddha 已提交
93
} ioapics[MAX_IO_APICS];
L
Linus Torvalds 已提交
94

95 96 97 98 99 100 101 102 103 104 105 106
#define mpc_ioapic_ver(id)		ioapics[id].mp_config.apicver

int mpc_ioapic_id(int id)
{
	return ioapics[id].mp_config.apicid;
}

unsigned int mpc_ioapic_addr(int id)
{
	return ioapics[id].mp_config.apicaddr;
}

107 108 109 110
struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int id)
{
	return &ioapics[id].gsi_config;
}
111

112
int nr_ioapics;
113

114 115
/* The one past the highest gsi number used */
u32 gsi_top;
116

117
/* MP IRQ source entries */
118
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
119 120 121 122

/* # of MP IRQ source entries */
int mp_irq_entries;

123 124 125
/* GSI interrupts */
static int nr_irqs_gsi = NR_IRQS_LEGACY;

126 127 128 129 130 131
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
132 133
int skip_ioapic_setup;

134 135 136 137
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
138 139 140 141 142 143 144 145
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

146
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
147 148
{
	/* disable IO-APIC */
149
	disable_ioapic_support();
Y
Yinghai Lu 已提交
150 151 152
	return 0;
}
early_param("noapic", parse_noapic);
153

154 155
static int io_apic_setup_irq_pin(unsigned int irq, int node,
				 struct io_apic_irq_attr *attr);
156

157 158 159 160 161 162 163 164 165 166 167
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
168
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
169 170 171
			return;
	}

172
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
173 174 175 176
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

177 178 179 180 181
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

T
Thomas Gleixner 已提交
182
static struct irq_pin_list *alloc_irq_pin_list(int node)
183
{
184
	return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
185 186
}

187

Y
Yinghai Lu 已提交
188
/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
189
#ifdef CONFIG_SPARSE_IRQ
190
static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
191
#else
192
static struct irq_cfg irq_cfgx[NR_IRQS];
193
#endif
Y
Yinghai Lu 已提交
194

195
int __init arch_early_irq_init(void)
196
{
197
	struct irq_cfg *cfg;
198
	int count, node, i;
T
Thomas Gleixner 已提交
199

200 201 202 203 204
	if (!legacy_pic->nr_legacy_irqs) {
		nr_irqs_gsi = 0;
		io_apic_irqs = ~0UL;
	}

205
	for (i = 0; i < nr_ioapics; i++) {
206
		ioapics[i].saved_registers =
207
			kzalloc(sizeof(struct IO_APIC_route_entry) *
S
Suresh Siddha 已提交
208
				ioapics[i].nr_registers, GFP_KERNEL);
209
		if (!ioapics[i].saved_registers)
210 211 212
			pr_err("IOAPIC %d: suspend/resume impossible!\n", i);
	}

213 214
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
215
	node = cpu_to_node(0);
216

217 218 219
	/* Make sure the legacy interrupts are marked in the bitmap */
	irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);

220
	for (i = 0; i < count; i++) {
221
		irq_set_chip_data(i, &cfg[i]);
222 223
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
224 225 226 227
		/*
		 * For legacy IRQ's, start with assigning irq0 to irq15 to
		 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
		 */
228
		if (i < legacy_pic->nr_legacy_irqs) {
229 230 231
			cfg[i].vector = IRQ0_VECTOR + i;
			cpumask_set_cpu(0, cfg[i].domain);
		}
232
	}
233 234

	return 0;
235
}
236

237
#ifdef CONFIG_SPARSE_IRQ
238
static struct irq_cfg *irq_cfg(unsigned int irq)
239
{
240
	return irq_get_chip_data(irq);
241
}
T
Thomas Gleixner 已提交
242

243
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
244
{
245
	struct irq_cfg *cfg;
246

247
	cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
248 249
	if (!cfg)
		return NULL;
250
	if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
251
		goto out_cfg;
252
	if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
253
		goto out_domain;
254
	return cfg;
255 256 257 258 259
out_domain:
	free_cpumask_var(cfg->domain);
out_cfg:
	kfree(cfg);
	return NULL;
260 261
}

262
static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
263
{
264 265
	if (!cfg)
		return;
266
	irq_set_chip_data(at, NULL);
267 268 269 270 271
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
}

272
#else
273

274
struct irq_cfg *irq_cfg(unsigned int irq)
275 276
{
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
277
}
L
Linus Torvalds 已提交
278

279
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
280 281 282 283
{
	return irq_cfgx + irq;
}

284
static inline void free_irq_cfg(unsigned int at, struct irq_cfg *cfg) { }
285

286 287
#endif

288 289 290 291 292 293 294 295
static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
{
	int res = irq_alloc_desc_at(at, node);
	struct irq_cfg *cfg;

	if (res < 0) {
		if (res != -EEXIST)
			return NULL;
296
		cfg = irq_get_chip_data(at);
297 298 299 300
		if (cfg)
			return cfg;
	}

301
	cfg = alloc_irq_cfg(at, node);
302
	if (cfg)
303
		irq_set_chip_data(at, cfg);
304 305 306 307 308 309 310 311 312 313 314 315
	else
		irq_free_desc(at);
	return cfg;
}

static int alloc_irq_from(unsigned int from, int node)
{
	return irq_alloc_desc_from(from, node);
}

static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
{
316
	free_irq_cfg(at, cfg);
317 318 319
	irq_free_desc(at);
}

L
Linus Torvalds 已提交
320 321 322 323
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
324 325
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
326 327 328 329 330
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
331
		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
L
Linus Torvalds 已提交
332 333
}

334 335 336 337 338 339
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

L
Linus Torvalds 已提交
340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
362
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
363 364 365

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
366 367 368
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
369
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
370 371 372 373
{
	struct irq_pin_list *entry;
	unsigned long flags;

374
	raw_spin_lock_irqsave(&ioapic_lock, flags);
375
	for_each_irq_pin(entry, cfg->irq_2_pin) {
376 377 378 379 380 381 382
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
383
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
384 385 386
			return true;
		}
	}
387
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
388 389 390 391

	return false;
}

392 393 394 395 396 397 398 399 400
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
401
	raw_spin_lock_irqsave(&ioapic_lock, flags);
402 403
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
404
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
405 406 407
	return eu.entry;
}

408 409 410 411 412 413
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
414 415
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
416
{
417 418
	union entry_union eu = {{0, 0}};

419
	eu.entry = e;
420 421
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
422 423
}

424
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
425 426
{
	unsigned long flags;
427
	raw_spin_lock_irqsave(&ioapic_lock, flags);
428
	__ioapic_write_entry(apic, pin, e);
429
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
430 431 432 433 434 435 436 437 438 439 440 441
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

442
	raw_spin_lock_irqsave(&ioapic_lock, flags);
443 444
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
445
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
446 447
}

L
Linus Torvalds 已提交
448 449 450 451 452
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
453
static int
T
Thomas Gleixner 已提交
454
__add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
455
{
456
	struct irq_pin_list **last, *entry;
457

458 459 460
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
461
		if (entry->apic == apic && entry->pin == pin)
462
			return 0;
463
		last = &entry->next;
L
Linus Torvalds 已提交
464
	}
465

T
Thomas Gleixner 已提交
466
	entry = alloc_irq_pin_list(node);
467
	if (!entry) {
468 469 470
		printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
				node, apic, pin);
		return -ENOMEM;
471
	}
L
Linus Torvalds 已提交
472 473
	entry->apic = apic;
	entry->pin = pin;
474

475
	*last = entry;
476 477 478 479 480
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
T
Thomas Gleixner 已提交
481
	if (__add_pin_to_irq_node(cfg, node, apic, pin))
482
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
483 484 485 486 487
}

/*
 * Reroute an IRQ to a different pin.
 */
488
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
489 490
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
491
{
492
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
493

494
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
495 496 497
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
498
			/* every one is different, right? */
499
			return;
500
		}
L
Linus Torvalds 已提交
501
	}
502

503 504
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
505 506
}

507 508 509 510 511 512 513 514 515 516 517 518 519 520 521
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

522 523 524
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
525 526
{
	struct irq_pin_list *entry;
527

528 529 530 531 532 533 534 535 536 537 538 539 540 541
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
			     IO_APIC_REDIR_MASKED, NULL);
}

static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
			     IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
542
}
543

544
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
545
{
546 547 548 549 550 551
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
552
	readl(&io_apic->data);
L
Linus Torvalds 已提交
553 554
}

T
Thomas Gleixner 已提交
555
static void mask_ioapic(struct irq_cfg *cfg)
556
{
T
Thomas Gleixner 已提交
557 558 559
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
560
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
561
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
562
}
L
Linus Torvalds 已提交
563

564
static void mask_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
565
{
566
	mask_ioapic(data->chip_data);
T
Thomas Gleixner 已提交
567
}
Y
Yinghai Lu 已提交
568

T
Thomas Gleixner 已提交
569 570 571
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
572 573
}

T
Thomas Gleixner 已提交
574
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
575 576 577
{
	unsigned long flags;

578
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
579
	__unmask_ioapic(cfg);
580
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
581 582
}

583
static void unmask_ioapic_irq(struct irq_data *data)
Y
Yinghai Lu 已提交
584
{
585
	unmask_ioapic(data->chip_data);
Y
Yinghai Lu 已提交
586 587
}

L
Linus Torvalds 已提交
588 589 590
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
591

L
Linus Torvalds 已提交
592
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
593
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
594 595 596 597 598
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
599
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
600 601
}

602
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
603 604 605 606
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
S
Suresh Siddha 已提交
607
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
L
Linus Torvalds 已提交
608 609 610
			clear_IO_APIC_pin(apic, pin);
}

611
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
612 613 614 615 616 617
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
618 619 620
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
647 648 649
#endif /* CONFIG_X86_32 */

/*
650
 * Saves all the IO-APIC RTE's
651
 */
652
int save_ioapic_entries(void)
653 654
{
	int apic, pin;
655
	int err = 0;
656 657

	for (apic = 0; apic < nr_ioapics; apic++) {
658
		if (!ioapics[apic].saved_registers) {
659 660 661
			err = -ENOMEM;
			continue;
		}
662

S
Suresh Siddha 已提交
663
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
664
			ioapics[apic].saved_registers[pin] =
665
				ioapic_read_entry(apic, pin);
666
	}
667

668
	return err;
669 670
}

671 672 673
/*
 * Mask all IO APIC entries.
 */
674
void mask_ioapic_entries(void)
675 676 677 678
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++) {
679
		if (!ioapics[apic].saved_registers)
680
			continue;
681

S
Suresh Siddha 已提交
682
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
683 684
			struct IO_APIC_route_entry entry;

685
			entry = ioapics[apic].saved_registers[pin];
686 687 688 689 690 691 692 693
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

694
/*
695
 * Restore IO APIC entries which was saved in the ioapic structure.
696
 */
697
int restore_ioapic_entries(void)
698 699 700
{
	int apic, pin;

701
	for (apic = 0; apic < nr_ioapics; apic++) {
702
		if (!ioapics[apic].saved_registers)
703
			continue;
704

S
Suresh Siddha 已提交
705
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
706
			ioapic_write_entry(apic, pin,
707
					   ioapics[apic].saved_registers[pin]);
708
	}
709
	return 0;
710 711
}

L
Linus Torvalds 已提交
712 713 714 715 716 717 718 719
/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
720
		if (mp_irqs[i].irqtype == type &&
721
		    (mp_irqs[i].dstapic == mpc_ioapic_id(apic) ||
722 723
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
724 725 726 727 728 729 730 731
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
732
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
733 734 735 736
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
737
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
738

A
Alexey Starikovskiy 已提交
739
		if (test_bit(lbus, mp_bus_not_pci) &&
740 741
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
742

743
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
744 745 746 747
	}
	return -1;
}

748 749 750 751 752
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
753
		int lbus = mp_irqs[i].srcbus;
754

A
Alexey Starikovskiy 已提交
755
		if (test_bit(lbus, mp_bus_not_pci) &&
756 757
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
758 759 760 761
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
762
		for(apic = 0; apic < nr_ioapics; apic++) {
763
			if (mpc_ioapic_id(apic) == mp_irqs[i].dstapic)
764 765 766 767 768 769 770
				return apic;
		}
	}

	return -1;
}

771
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
772 773 774 775 776
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
777
	if (irq < legacy_pic->nr_legacy_irqs) {
L
Linus Torvalds 已提交
778 779 780 781 782 783 784
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
785

786
#endif
L
Linus Torvalds 已提交
787

A
Alexey Starikovskiy 已提交
788 789 790 791 792 793
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
794 795 796 797 798
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

799
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
800
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
801 802 803 804 805 806 807 808 809 810 811

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
812
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
813

814
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
815
{
816
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
817 818 819 820 821
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
822
	switch (mp_irqs[idx].irqflag & 3)
823
	{
824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
852 853 854 855
	}
	return polarity;
}

856
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
857
{
858
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
859 860 861 862 863
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
864
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
865
	{
866 867 868 869 870
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
871
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
901
			break;
902
		case 1: /* edge */
L
Linus Torvalds 已提交
903
		{
904
			trigger = 0;
L
Linus Torvalds 已提交
905 906
			break;
		}
907
		case 2: /* reserved */
L
Linus Torvalds 已提交
908
		{
909 910
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
911 912
			break;
		}
913
		case 3: /* level */
L
Linus Torvalds 已提交
914
		{
915
			trigger = 1;
L
Linus Torvalds 已提交
916 917
			break;
		}
918
		default: /* invalid */
L
Linus Torvalds 已提交
919 920
		{
			printk(KERN_WARNING "broken BIOS!!\n");
921
			trigger = 0;
L
Linus Torvalds 已提交
922 923 924 925 926 927 928 929
			break;
		}
	}
	return trigger;
}

static int pin_2_irq(int idx, int apic, int pin)
{
930
	int irq;
931
	int bus = mp_irqs[idx].srcbus;
932
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(apic);
L
Linus Torvalds 已提交
933 934 935 936

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
937
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
938 939
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

940
	if (test_bit(bus, mp_bus_not_pci)) {
941
		irq = mp_irqs[idx].srcbusirq;
942
	} else {
943
		u32 gsi = gsi_cfg->gsi_base + pin;
944 945 946 947

		if (gsi >= NR_IRQS_LEGACY)
			irq = gsi;
		else
948
			irq = gsi_top + gsi;
L
Linus Torvalds 已提交
949 950
	}

951
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
968 969
#endif

L
Linus Torvalds 已提交
970 971 972
	return irq;
}

973 974 975 976 977
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
978
				struct io_apic_irq_attr *irq_attr)
979 980 981 982 983 984 985 986 987 988 989 990 991 992 993
{
	int apic, i, best_guess = -1;

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

		for (apic = 0; apic < nr_ioapics; apic++)
994
			if (mpc_ioapic_id(apic) == mp_irqs[i].dstapic ||
995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
			int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1008 1009 1010 1011
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1012 1013 1014 1015 1016 1017 1018
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1019 1020 1021 1022
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1023 1024 1025 1026 1027 1028 1029 1030
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1031 1032 1033 1034 1035
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1036
	raw_spin_lock(&vector_lock);
1037
}
L
Linus Torvalds 已提交
1038

1039
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1040
{
1041
	raw_spin_unlock(&vector_lock);
1042
}
L
Linus Torvalds 已提交
1043

1044 1045
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1046
{
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1058
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1059
	static int current_offset = VECTOR_OFFSET_START % 8;
1060
	unsigned int old_vector;
1061 1062
	int cpu, err;
	cpumask_var_t tmp_mask;
1063

1064
	if (cfg->move_in_progress)
1065
		return -EBUSY;
1066

1067 1068
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1069

1070 1071
	old_vector = cfg->vector;
	if (old_vector) {
1072 1073 1074 1075
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1076
			return 0;
1077
		}
1078
	}
1079

1080
	/* Only try and allocate irqs on cpus that are present */
1081 1082
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1083 1084
		int new_cpu;
		int vector, offset;
1085

1086
		apic->vector_allocation_domain(cpu, tmp_mask);
1087

1088 1089
		vector = current_vector;
		offset = current_offset;
1090
next:
1091 1092
		vector += 8;
		if (vector >= first_system_vector) {
1093
			/* If out of vectors on large boxen, must share them. */
1094
			offset = (offset + 1) % 8;
1095
			vector = FIRST_EXTERNAL_VECTOR + offset;
1096 1097 1098
		}
		if (unlikely(current_vector == vector))
			continue;
1099 1100

		if (test_bit(vector, used_vectors))
1101
			goto next;
1102

1103
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1104 1105 1106 1107 1108 1109 1110
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1111
			cpumask_copy(cfg->old_domain, cfg->domain);
1112
		}
1113
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1114 1115
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1116 1117 1118
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1119
	}
1120 1121
	free_cpumask_var(tmp_mask);
	return err;
1122 1123
}

1124
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1125 1126
{
	int err;
1127 1128
	unsigned long flags;

1129
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1130
	err = __assign_irq_vector(irq, cfg, mask);
1131
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1132 1133 1134
	return err;
}

Y
Yinghai Lu 已提交
1135
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1136 1137 1138 1139 1140 1141
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1142
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1143 1144 1145
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1146
	cpumask_clear(cfg->domain);
1147 1148 1149

	if (likely(!cfg->move_in_progress))
		return;
1150
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1151 1152 1153 1154 1155 1156 1157 1158 1159
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1160 1161 1162 1163 1164 1165 1166 1167
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;

1168 1169 1170 1171 1172
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1173
	raw_spin_lock(&vector_lock);
1174
	/* Mark the inuse vectors */
T
Thomas Gleixner 已提交
1175
	for_each_active_irq(irq) {
1176
		cfg = irq_get_chip_data(irq);
T
Thomas Gleixner 已提交
1177 1178
		if (!cfg)
			continue;
1179 1180 1181 1182 1183 1184 1185
		/*
		 * If it is a legacy IRQ handled by the legacy PIC, this cpu
		 * will be part of the irq_cfg's domain.
		 */
		if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
			cpumask_set_cpu(cpu, cfg->domain);

1186
		if (!cpumask_test_cpu(cpu, cfg->domain))
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1198
		if (!cpumask_test_cpu(cpu, cfg->domain))
1199
			per_cpu(vector_irq, cpu)[vector] = -1;
1200
	}
1201
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1202
}
1203

1204
static struct irq_chip ioapic_chip;
1205
static struct irq_chip ir_ioapic_chip;
L
Linus Torvalds 已提交
1206

1207
#ifdef CONFIG_X86_32
1208 1209
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1210
	int apic, idx, pin;
1211

T
Thomas Gleixner 已提交
1212
	for (apic = 0; apic < nr_ioapics; apic++) {
S
Suresh Siddha 已提交
1213
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
T
Thomas Gleixner 已提交
1214 1215 1216 1217 1218 1219
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1220 1221
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1222
	return 0;
1223
}
1224 1225 1226
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1227
	return 1;
1228 1229
}
#endif
1230

1231 1232
static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
				 unsigned long trigger)
L
Linus Torvalds 已提交
1233
{
1234 1235 1236
	struct irq_chip *chip = &ioapic_chip;
	irq_flow_handler_t hdl;
	bool fasteoi;
Y
Yinghai Lu 已提交
1237

1238
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1239
	    trigger == IOAPIC_LEVEL) {
1240
		irq_set_status_flags(irq, IRQ_LEVEL);
1241 1242
		fasteoi = true;
	} else {
1243
		irq_clear_status_flags(irq, IRQ_LEVEL);
1244 1245
		fasteoi = false;
	}
1246

1247
	if (irq_remapped(cfg)) {
1248
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
1249 1250
		chip = &ir_ioapic_chip;
		fasteoi = trigger != 0;
1251
	}
1252

1253 1254 1255
	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	irq_set_chip_and_handler_name(irq, chip, hdl,
				      fasteoi ? "fasteoi" : "edge");
L
Linus Torvalds 已提交
1256 1257
}

1258 1259 1260 1261 1262

static int setup_ir_ioapic_entry(int irq,
			      struct IR_IO_APIC_route_entry *entry,
			      unsigned int destination, int vector,
			      struct io_apic_irq_attr *attr)
L
Linus Torvalds 已提交
1263
{
1264 1265 1266 1267
	int index;
	struct irte irte;
	int apic_id = mpc_ioapic_id(attr->ioapic);
	struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
1268

1269 1270 1271 1272
	if (!iommu) {
		pr_warn("No mapping iommu for ioapic %d\n", apic_id);
		return -ENODEV;
	}
1273

1274 1275 1276 1277 1278
	index = alloc_irte(iommu, irq, 1);
	if (index < 0) {
		pr_warn("Failed to allocate IRTE for ioapic %d\n", apic_id);
		return -ENOMEM;
	}
1279

1280
	prepare_irte(&irte, vector, destination);
1281

1282 1283
	/* Set source-id of interrupt request */
	set_ioapic_sid(&irte, apic_id);
1284

1285
	modify_irte(irq, &irte);
1286

1287 1288 1289 1290 1291
	apic_printk(APIC_VERBOSE, KERN_DEBUG "IOAPIC[%d]: "
		"Set IRTE entry (P:%d FPD:%d Dst_Mode:%d "
		"Redir_hint:%d Trig_Mode:%d Dlvry_Mode:%X "
		"Avail:%X Vector:%02X Dest:%08X "
		"SID:%04X SQ:%X SVT:%X)\n",
1292
		attr->ioapic, irte.present, irte.fpd, irte.dst_mode,
1293 1294 1295
		irte.redir_hint, irte.trigger_mode, irte.dlvry_mode,
		irte.avail, irte.vector, irte.dest_id,
		irte.sid, irte.sq, irte.svt);
1296

1297
	memset(entry, 0, sizeof(*entry));
1298

1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310
	entry->index2	= (index >> 15) & 0x1;
	entry->zero	= 0;
	entry->format	= 1;
	entry->index	= (index & 0x7fff);
	/*
	 * IO-APIC RTE will be configured with virtual vector.
	 * irq handler will do the explicit EOI to the io-apic.
	 */
	entry->vector	= attr->ioapic_pin;
	entry->mask	= 0;			/* enable IRQ */
	entry->trigger	= attr->trigger;
	entry->polarity	= attr->polarity;
1311 1312 1313 1314

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
1315
	if (attr->trigger)
1316
		entry->mask = 1;
1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346

	return 0;
}

static int setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
			       unsigned int destination, int vector,
			       struct io_apic_irq_attr *attr)
{
	if (intr_remapping_enabled)
		return setup_ir_ioapic_entry(irq,
			 (struct IR_IO_APIC_route_entry *)entry,
			 destination, vector, attr);

	memset(entry, 0, sizeof(*entry));

	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode     = apic->irq_dest_mode;
	entry->dest	     = destination;
	entry->vector	     = vector;
	entry->mask	     = 0;			/* enable IRQ */
	entry->trigger	     = attr->trigger;
	entry->polarity	     = attr->polarity;

	/*
	 * Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (attr->trigger)
		entry->mask = 1;

1347 1348 1349
	return 0;
}

1350 1351
static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
				struct io_apic_irq_attr *attr)
1352
{
L
Linus Torvalds 已提交
1353
	struct IO_APIC_route_entry entry;
1354
	unsigned int dest;
1355 1356 1357

	if (!IO_APIC_IRQ(irq))
		return;
1358 1359 1360 1361 1362
	/*
	 * For legacy irqs, cfg->domain starts with cpu 0 for legacy
	 * controllers like 8259. Now that IO-APIC can handle this irq, update
	 * the cfg->domain.
	 */
1363
	if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
1364 1365
		apic->vector_allocation_domain(0, cfg->domain);

1366
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1367 1368
		return;

1369
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1370 1371 1372

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1373
		    "IRQ %d Mode:%i Active:%i Dest:%d)\n",
1374 1375
		    attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
		    cfg->vector, irq, attr->trigger, attr->polarity, dest);
1376

1377 1378 1379
	if (setup_ioapic_entry(irq, &entry, dest, cfg->vector, attr)) {
		pr_warn("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
Y
Yinghai Lu 已提交
1380
		__clear_irq_vector(irq, cfg);
1381

1382 1383 1384
		return;
	}

1385
	ioapic_register_intr(irq, cfg, attr->trigger);
1386
	if (irq < legacy_pic->nr_legacy_irqs)
1387
		legacy_pic->mask(irq);
1388

1389
	ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
1390 1391
}

1392 1393 1394 1395 1396 1397
static bool __init io_apic_pin_not_connected(int idx, int apic_id, int pin)
{
	if (idx != -1)
		return false;

	apic_printk(APIC_VERBOSE, KERN_DEBUG " apic %d pin %d not connected\n",
1398
		    mpc_ioapic_id(apic_id), pin);
1399 1400 1401
	return true;
}

1402
static void __init __io_apic_setup_irqs(unsigned int apic_id)
1403
{
1404
	int idx, node = cpu_to_node(0);
1405
	struct io_apic_irq_attr attr;
1406
	unsigned int pin, irq;
L
Linus Torvalds 已提交
1407

S
Suresh Siddha 已提交
1408
	for (pin = 0; pin < ioapics[apic_id].nr_registers; pin++) {
1409
		idx = find_irq_entry(apic_id, pin, mp_INT);
1410
		if (io_apic_pin_not_connected(idx, apic_id, pin))
1411
			continue;
1412

1413
		irq = pin_2_irq(idx, apic_id, pin);
1414

E
Eric W. Biederman 已提交
1415 1416 1417
		if ((apic_id > 0) && (irq > 16))
			continue;

1418 1419 1420 1421 1422
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
1423
		    apic->multi_timer_check(apic_id, irq))
1424
			continue;
1425

1426 1427
		set_io_apic_irq_attr(&attr, apic_id, pin, irq_trigger(idx),
				     irq_polarity(idx));
1428

1429
		io_apic_setup_irq_pin(irq, node, &attr);
L
Linus Torvalds 已提交
1430 1431 1432
	}
}

1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
static void __init setup_IO_APIC_irqs(void)
{
	unsigned int apic_id;

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

	for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
		__io_apic_setup_irqs(apic_id);
}

Y
Yinghai Lu 已提交
1443 1444 1445 1446 1447 1448 1449
/*
 * for the gsit that is not in first ioapic
 * but could not use acpi_register_gsi()
 * like some special sci in IBM x3330
 */
void setup_IO_APIC_irq_extra(u32 gsi)
{
1450
	int apic_id = 0, pin, idx, irq, node = cpu_to_node(0);
1451
	struct io_apic_irq_attr attr;
Y
Yinghai Lu 已提交
1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465

	/*
	 * Convert 'gsi' to 'ioapic.pin'.
	 */
	apic_id = mp_find_ioapic(gsi);
	if (apic_id < 0)
		return;

	pin = mp_find_ioapic_pin(apic_id, gsi);
	idx = find_irq_entry(apic_id, pin, mp_INT);
	if (idx == -1)
		return;

	irq = pin_2_irq(idx, apic_id, pin);
1466 1467 1468

	/* Only handle the non legacy irqs on secondary ioapics */
	if (apic_id == 0 || irq < NR_IRQS_LEGACY)
Y
Yinghai Lu 已提交
1469
		return;
1470

1471 1472 1473
	set_io_apic_irq_attr(&attr, apic_id, pin, irq_trigger(idx),
			     irq_polarity(idx));

1474
	io_apic_setup_irq_pin_once(irq, node, &attr);
Y
Yinghai Lu 已提交
1475 1476
}

L
Linus Torvalds 已提交
1477
/*
1478
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1479
 */
I
Ingo Molnar 已提交
1480
static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
1481
					int vector)
L
Linus Torvalds 已提交
1482 1483 1484
{
	struct IO_APIC_route_entry entry;

1485 1486 1487
	if (intr_remapping_enabled)
		return;

1488
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1489 1490 1491 1492 1493

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1494
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1495
	entry.mask = 0;			/* don't mask IRQ for edge */
1496
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1497
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1498 1499 1500 1501 1502 1503
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1504
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1505
	 */
1506 1507
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
L
Linus Torvalds 已提交
1508 1509 1510 1511

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
I
Ingo Molnar 已提交
1512
	ioapic_write_entry(apic_id, pin, entry);
L
Linus Torvalds 已提交
1513 1514
}

1515
__apicdebuginit(void) print_IO_APIC(int apic)
L
Linus Torvalds 已提交
1516
{
1517
	int i;
L
Linus Torvalds 已提交
1518 1519 1520 1521 1522 1523
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;

1524
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1525 1526 1527 1528
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1529 1530
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
1531
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1532

1533
	printk("\n");
1534
	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(apic));
L
Linus Torvalds 已提交
1535 1536 1537 1538 1539
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1540
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1541 1542
	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
		reg_01.bits.entries);
L
Linus Torvalds 已提交
1543 1544

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1545 1546
	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
		reg_01.bits.version);
L
Linus Torvalds 已提交
1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1571 1572 1573 1574 1575 1576 1577
	if (intr_remapping_enabled) {
		printk(KERN_DEBUG " NR Indx Fmt Mask Trig IRR"
			" Pol Stat Indx2 Zero Vect:\n");
	} else {
		printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
			" Stat Dmod Deli Vect:\n");
	}
L
Linus Torvalds 已提交
1578 1579

	for (i = 0; i <= reg_01.bits.entries; i++) {
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
		if (intr_remapping_enabled) {
			struct IO_APIC_route_entry entry;
			struct IR_IO_APIC_route_entry *ir_entry;

			entry = ioapic_read_entry(apic, i);
			ir_entry = (struct IR_IO_APIC_route_entry *) &entry;
			printk(KERN_DEBUG " %02x %04X ",
				i,
				ir_entry->index
			);
			printk("%1d   %1d    %1d    %1d   %1d   "
				"%1d    %1d     %X    %02X\n",
				ir_entry->format,
				ir_entry->mask,
				ir_entry->trigger,
				ir_entry->irr,
				ir_entry->polarity,
				ir_entry->delivery_status,
				ir_entry->index2,
				ir_entry->zero,
				ir_entry->vector
			);
		} else {
			struct IO_APIC_route_entry entry;

			entry = ioapic_read_entry(apic, i);
			printk(KERN_DEBUG " %02x %02X  ",
				i,
				entry.dest
			);
			printk("%1d    %1d    %1d   %1d   %1d    "
				"%1d    %1d    %02X\n",
				entry.mask,
				entry.trigger,
				entry.irr,
				entry.polarity,
				entry.delivery_status,
				entry.dest_mode,
				entry.delivery_mode,
				entry.vector
			);
		}
L
Linus Torvalds 已提交
1622
	}
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
}

__apicdebuginit(void) print_IO_APICs(void)
{
	int apic, i;
	struct irq_cfg *cfg;
	unsigned int irq;

	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
		       mpc_ioapic_id(i), ioapics[i].nr_registers);

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++)
		print_IO_APIC(apic);
1644

L
Linus Torvalds 已提交
1645
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1646
	for_each_active_irq(irq) {
1647 1648
		struct irq_pin_list *entry;

1649
		cfg = irq_get_chip_data(irq);
1650 1651
		if (!cfg)
			continue;
1652
		entry = cfg->irq_2_pin;
1653
		if (!entry)
L
Linus Torvalds 已提交
1654
			continue;
1655
		printk(KERN_DEBUG "IRQ%d ", irq);
1656
		for_each_irq_pin(entry, cfg->irq_2_pin)
L
Linus Torvalds 已提交
1657 1658 1659 1660 1661 1662 1663
			printk("-> %d:%d", entry->apic, entry->pin);
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");
}

1664
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1665
{
1666
	int i;
L
Linus Torvalds 已提交
1667

1668 1669 1670 1671 1672 1673
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		printk(KERN_CONT "%08x", apic_read(base + i*0x10));

	printk(KERN_CONT "\n");
L
Linus Torvalds 已提交
1674 1675
}

1676
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1677
{
1678
	unsigned int i, v, ver, maxlvt;
1679
	u64 icr;
L
Linus Torvalds 已提交
1680

1681
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1682
		smp_processor_id(), hard_smp_processor_id());
1683
	v = apic_read(APIC_ID);
1684
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1685 1686 1687
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1688
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1689 1690 1691 1692

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1693
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1694 1695 1696 1697 1698
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1699 1700 1701 1702
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1703 1704 1705 1706 1707 1708 1709 1710 1711
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1712 1713
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1714 1715 1716 1717
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1718 1719 1720 1721
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1722
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1723
	printk(KERN_DEBUG "... APIC TMR field:\n");
1724
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1725
	printk(KERN_DEBUG "... APIC IRR field:\n");
1726
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1727

1728 1729
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1730
			apic_write(APIC_ESR, 0);
1731

L
Linus Torvalds 已提交
1732 1733 1734 1735
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1736
	icr = apic_icr_read();
1737 1738
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
L
Linus Torvalds 已提交
1775 1776 1777
	printk("\n");
}

1778
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1779
{
1780 1781
	int cpu;

1782 1783 1784
	if (!maxcpu)
		return;

1785
	preempt_disable();
1786 1787 1788
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1789
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1790
	}
1791
	preempt_enable();
L
Linus Torvalds 已提交
1792 1793
}

1794
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1795 1796 1797 1798
{
	unsigned int v;
	unsigned long flags;

1799
	if (!legacy_pic->nr_legacy_irqs)
L
Linus Torvalds 已提交
1800 1801 1802 1803
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1804
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1805 1806 1807 1808 1809 1810 1811

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1812 1813
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1814
	v = inb(0xa0) << 8 | inb(0x20);
1815 1816
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1817

1818
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1819 1820 1821 1822 1823 1824 1825

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1844
{
1845 1846 1847
	if (apic_verbosity == APIC_QUIET)
		return 0;

1848
	print_PIC();
1849 1850

	/* don't print out if apic is not there */
1851
	if (!cpu_has_apic && !apic_from_smp_config())
1852 1853
		return 0;

1854
	print_local_APICs(show_lapic);
1855
	print_IO_APICs();
1856 1857 1858 1859

	return 0;
}

1860
late_initcall(print_ICs);
1861

L
Linus Torvalds 已提交
1862

Y
Yinghai Lu 已提交
1863 1864 1865
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1866
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1867
{
1868
	int i8259_apic, i8259_pin;
1869
	int apic;
1870

1871
	if (!legacy_pic->nr_legacy_irqs)
1872 1873
		return;

1874
	for(apic = 0; apic < nr_ioapics; apic++) {
1875 1876
		int pin;
		/* See if any of the pins is in ExtINT mode */
S
Suresh Siddha 已提交
1877
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
1878
			struct IO_APIC_route_entry entry;
1879
			entry = ioapic_read_entry(apic, pin);
1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

1928
	if (!legacy_pic->nr_legacy_irqs)
1929 1930
		return;

1931
	/*
1932
	 * If the i8259 is routed through an IOAPIC
1933
	 * Put that IOAPIC in virtual wire mode
1934
	 * so legacy interrupts can be delivered.
1935 1936 1937
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
L
Lucas De Marchi 已提交
1938
	 * IOAPIC RTE as well as interrupt-remapping table entry).
1939
	 * As this gets called during crash dump, keep this simple for now.
1940
	 */
1941
	if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
1942 1943 1944 1945 1946 1947 1948 1949 1950
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1951
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1952
		entry.vector          = 0;
1953
		entry.dest            = read_apic_id();
1954 1955 1956 1957

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1958
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1959
	}
1960

1961 1962 1963
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
1964
	if (cpu_has_apic || apic_from_smp_config())
1965 1966
		disconnect_bsp_APIC(!intr_remapping_enabled &&
				ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
1967 1968
}

1969
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1970 1971 1972 1973 1974 1975
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
1976
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
1977 1978 1979
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
I
Ingo Molnar 已提交
1980
	int apic_id;
L
Linus Torvalds 已提交
1981 1982 1983 1984 1985 1986 1987 1988
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
1989
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
1990 1991 1992 1993

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
I
Ingo Molnar 已提交
1994
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
L
Linus Torvalds 已提交
1995 1996

		/* Read the register 0 value */
1997
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
1998
		reg_00.raw = io_apic_read(apic_id, 0);
1999
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2000

2001
		old_id = mpc_ioapic_id(apic_id);
L
Linus Torvalds 已提交
2002

2003
		if (mpc_ioapic_id(apic_id) >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2004
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
2005
				apic_id, mpc_ioapic_id(apic_id));
L
Linus Torvalds 已提交
2006 2007
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
2008
			ioapics[apic_id].mp_config.apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2009 2010 2011 2012 2013 2014 2015
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2016
		if (apic->check_apicid_used(&phys_id_present_map,
2017
					    mpc_ioapic_id(apic_id))) {
L
Linus Torvalds 已提交
2018
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
2019
				apic_id, mpc_ioapic_id(apic_id));
L
Linus Torvalds 已提交
2020 2021 2022 2023 2024 2025 2026 2027
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
2028
			ioapics[apic_id].mp_config.apicid = i;
L
Linus Torvalds 已提交
2029 2030
		} else {
			physid_mask_t tmp;
2031 2032
			apic->apicid_to_cpu_present(mpc_ioapic_id(apic_id),
						    &tmp);
L
Linus Torvalds 已提交
2033 2034
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
2035
					mpc_ioapic_id(apic_id));
L
Linus Torvalds 已提交
2036 2037 2038 2039 2040 2041 2042
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
2043
		if (old_id != mpc_ioapic_id(apic_id))
L
Linus Torvalds 已提交
2044
			for (i = 0; i < mp_irq_entries; i++)
2045 2046
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
2047
						= mpc_ioapic_id(apic_id);
L
Linus Torvalds 已提交
2048 2049

		/*
2050 2051
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
2052
		 */
2053
		if (mpc_ioapic_id(apic_id) == reg_00.bits.ID)
2054 2055
			continue;

L
Linus Torvalds 已提交
2056 2057
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
2058
			mpc_ioapic_id(apic_id));
L
Linus Torvalds 已提交
2059

2060
		reg_00.bits.ID = mpc_ioapic_id(apic_id);
2061
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2062
		io_apic_write(apic_id, 0, reg_00.raw);
2063
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2064 2065 2066 2067

		/*
		 * Sanity check
		 */
2068
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2069
		reg_00.raw = io_apic_read(apic_id, 0);
2070
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2071
		if (reg_00.bits.ID != mpc_ioapic_id(apic_id))
L
Linus Torvalds 已提交
2072 2073 2074 2075 2076
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
2092
#endif
L
Linus Torvalds 已提交
2093

2094
int no_timer_check __initdata;
2095 2096 2097 2098 2099 2100 2101 2102

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2103 2104 2105 2106 2107 2108 2109 2110
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2111
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2112 2113
{
	unsigned long t1 = jiffies;
2114
	unsigned long flags;
L
Linus Torvalds 已提交
2115

2116 2117 2118
	if (no_timer_check)
		return 1;

2119
	local_save_flags(flags);
L
Linus Torvalds 已提交
2120 2121 2122
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2123
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2124 2125 2126 2127 2128 2129 2130 2131

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2132 2133

	/* jiffies wrap? */
2134
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2161

2162
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2163
{
2164
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
2165 2166
	unsigned long flags;

2167
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2168
	if (irq < legacy_pic->nr_legacy_irqs) {
2169
		legacy_pic->mask(irq);
2170
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2171 2172
			was_pending = 1;
	}
2173
	__unmask_ioapic(data->chip_data);
2174
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2175 2176 2177 2178

	return was_pending;
}

2179
static int ioapic_retrigger_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2180
{
2181
	struct irq_cfg *cfg = data->chip_data;
2182 2183
	unsigned long flags;

2184
	raw_spin_lock_irqsave(&vector_lock, flags);
2185
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2186
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2187 2188 2189

	return 1;
}
2190

2191 2192 2193 2194 2195 2196 2197 2198
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2199

2200
#ifdef CONFIG_SMP
2201
void send_cleanup_vector(struct irq_cfg *cfg)
2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2217
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2218 2219 2220 2221 2222
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

2223
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2224 2225 2226 2227 2228 2229 2230 2231
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
2232
		if (!irq_remapped(cfg))
2233 2234 2235 2236 2237 2238 2239 2240 2241
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
2242
 * Either sets data->affinity to a valid value, and returns
2243
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
2244
 * leaves data->affinity untouched.
2245
 */
2246 2247
int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
			  unsigned int *dest_id)
2248
{
2249
	struct irq_cfg *cfg = data->chip_data;
2250 2251

	if (!cpumask_intersects(mask, cpu_online_mask))
2252
		return -1;
2253

2254
	if (assign_irq_vector(data->irq, data->chip_data, mask))
2255
		return -1;
2256

2257
	cpumask_copy(data->affinity, mask);
2258

2259
	*dest_id = apic->cpu_mask_to_apicid_and(mask, cfg->domain);
2260
	return 0;
2261 2262
}

2263
static int
2264 2265
ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		    bool force)
2266
{
2267
	unsigned int dest, irq = data->irq;
2268
	unsigned long flags;
2269
	int ret;
2270

2271
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2272
	ret = __ioapic_set_affinity(data, mask, &dest);
2273
	if (!ret) {
2274 2275
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
2276
		__target_IO_APIC_irq(irq, dest, data->chip_data);
2277
	}
2278
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2279
	return ret;
2280 2281
}

2282
#ifdef CONFIG_INTR_REMAP
2283

2284 2285 2286
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
2287 2288
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2289
 *
2290 2291 2292 2293
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
2294
 */
2295
static int
2296 2297
ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		       bool force)
2298
{
2299 2300
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
2301
	struct irte irte;
2302

2303
	if (!cpumask_intersects(mask, cpu_online_mask))
2304
		return -EINVAL;
2305

2306
	if (get_irte(irq, &irte))
2307
		return -EBUSY;
2308

Y
Yinghai Lu 已提交
2309
	if (assign_irq_vector(irq, cfg, mask))
2310
		return -EBUSY;
2311

2312
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2313 2314 2315 2316 2317 2318 2319 2320 2321

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

2322 2323
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2324

2325
	cpumask_copy(data->affinity, mask);
2326
	return 0;
2327 2328
}

2329
#else
2330 2331 2332
static inline int
ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		       bool force)
2333
{
2334
	return 0;
2335
}
2336 2337 2338 2339 2340
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2341

2342 2343 2344 2345 2346 2347 2348
	ack_APIC_irq();
	exit_idle();
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2349
		unsigned int irr;
2350 2351
		struct irq_desc *desc;
		struct irq_cfg *cfg;
T
Tejun Heo 已提交
2352
		irq = __this_cpu_read(vector_irq[vector]);
2353

2354 2355 2356
		if (irq == -1)
			continue;

2357 2358 2359 2360 2361
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2362
		raw_spin_lock(&desc->lock);
2363

2364 2365 2366 2367 2368 2369 2370
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2371
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2372 2373
			goto unlock;

2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
T
Tejun Heo 已提交
2386
		__this_cpu_write(vector_irq[vector], -1);
2387
unlock:
2388
		raw_spin_unlock(&desc->lock);
2389 2390 2391 2392 2393
	}

	irq_exit();
}

T
Thomas Gleixner 已提交
2394
static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
2395
{
2396
	unsigned me;
2397

2398
	if (likely(!cfg->move_in_progress))
2399 2400 2401
		return;

	me = smp_processor_id();
2402

2403
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2404
		send_cleanup_vector(cfg);
2405
}
2406

T
Thomas Gleixner 已提交
2407
static void irq_complete_move(struct irq_cfg *cfg)
2408
{
T
Thomas Gleixner 已提交
2409
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
2410 2411 2412 2413
}

void irq_force_complete_move(int irq)
{
2414
	struct irq_cfg *cfg = irq_get_chip_data(irq);
2415

2416 2417 2418
	if (!cfg)
		return;

T
Thomas Gleixner 已提交
2419
	__irq_complete_move(cfg, cfg->vector);
2420
}
2421
#else
T
Thomas Gleixner 已提交
2422
static inline void irq_complete_move(struct irq_cfg *cfg) { }
2423
#endif
Y
Yinghai Lu 已提交
2424

2425
static void ack_apic_edge(struct irq_data *data)
2426
{
2427
	irq_complete_move(data->chip_data);
2428
	irq_move_irq(data);
2429 2430 2431
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2432 2433
atomic_t irq_mis_count;

2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
*/
T
Thomas Gleixner 已提交
2450
static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
2451 2452
{
	struct irq_pin_list *entry;
T
Thomas Gleixner 已提交
2453
	unsigned long flags;
2454

T
Thomas Gleixner 已提交
2455
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2456
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2457
		if (mpc_ioapic_ver(entry->apic) >= 0x20) {
2458 2459 2460 2461 2462 2463
			/*
			 * Intr-remapping uses pin number as the virtual vector
			 * in the RTE. Actual vector is programmed in
			 * intr-remapping table entry. Hence for the io-apic
			 * EOI we use the pin number.
			 */
2464
			if (irq_remapped(cfg))
2465 2466 2467 2468 2469 2470 2471
				io_apic_eoi(entry->apic, entry->pin);
			else
				io_apic_eoi(entry->apic, cfg->vector);
		} else {
			__mask_and_edge_IO_APIC_irq(entry);
			__unmask_and_level_IO_APIC_irq(entry);
		}
2472
	}
2473
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2474 2475
}

2476
static void ack_apic_level(struct irq_data *data)
2477
{
2478 2479
	struct irq_cfg *cfg = data->chip_data;
	int i, do_unmask_irq = 0, irq = data->irq;
Y
Yinghai Lu 已提交
2480
	unsigned long v;
2481

T
Thomas Gleixner 已提交
2482
	irq_complete_move(cfg);
2483
#ifdef CONFIG_GENERIC_PENDING_IRQ
2484
	/* If we are moving the irq we need to mask it */
2485
	if (unlikely(irqd_is_setaffinity_pending(data))) {
2486
		do_unmask_irq = 1;
T
Thomas Gleixner 已提交
2487
		mask_ioapic(cfg);
2488
	}
2489 2490
#endif

Y
Yinghai Lu 已提交
2491
	/*
2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2522
	 */
Y
Yinghai Lu 已提交
2523
	i = cfg->vector;
Y
Yinghai Lu 已提交
2524 2525
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2526 2527 2528 2529 2530 2531
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2532 2533 2534 2535 2536 2537 2538
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2539 2540 2541
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2542
		eoi_ioapic_irq(irq, cfg);
2543 2544
	}

2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572
	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2573
		if (!io_apic_level_ack_pending(cfg))
2574
			irq_move_masked_irq(data);
T
Thomas Gleixner 已提交
2575
		unmask_ioapic(cfg);
2576
	}
Y
Yinghai Lu 已提交
2577
}
2578

2579
#ifdef CONFIG_INTR_REMAP
2580
static void ir_ack_apic_edge(struct irq_data *data)
2581
{
2582
	ack_APIC_irq();
2583 2584
}

2585
static void ir_ack_apic_level(struct irq_data *data)
2586
{
2587
	ack_APIC_irq();
2588
	eoi_ioapic_irq(data->irq, data->chip_data);
2589 2590 2591
}
#endif /* CONFIG_INTR_REMAP */

2592
static struct irq_chip ioapic_chip __read_mostly = {
2593 2594 2595 2596 2597 2598
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
	.irq_ack		= ack_apic_edge,
	.irq_eoi		= ack_apic_level,
2599
#ifdef CONFIG_SMP
2600
	.irq_set_affinity	= ioapic_set_affinity,
2601
#endif
2602
	.irq_retrigger		= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2603 2604
};

2605
static struct irq_chip ir_ioapic_chip __read_mostly = {
2606 2607 2608 2609
	.name			= "IR-IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
2610
#ifdef CONFIG_INTR_REMAP
2611 2612
	.irq_ack		= ir_ack_apic_edge,
	.irq_eoi		= ir_ack_apic_level,
2613
#ifdef CONFIG_SMP
2614
	.irq_set_affinity	= ir_ioapic_set_affinity,
2615
#endif
2616
#endif
2617
	.irq_retrigger		= ioapic_retrigger_irq,
2618
};
L
Linus Torvalds 已提交
2619 2620 2621

static inline void init_IO_APIC_traps(void)
{
2622
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
2623
	unsigned int irq;
L
Linus Torvalds 已提交
2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
T
Thomas Gleixner 已提交
2636
	for_each_active_irq(irq) {
2637
		cfg = irq_get_chip_data(irq);
2638
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2639 2640 2641 2642 2643
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2644 2645
			if (irq < legacy_pic->nr_legacy_irqs)
				legacy_pic->make_irq(irq);
2646
			else
L
Linus Torvalds 已提交
2647
				/* Strange. Oh, well.. */
2648
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
2649 2650 2651 2652
		}
	}
}

2653 2654 2655
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2656

2657
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2658 2659 2660 2661
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2662
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2663 2664
}

2665
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2666
{
2667
	unsigned long v;
L
Linus Torvalds 已提交
2668

2669
	v = apic_read(APIC_LVT0);
2670
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2671
}
L
Linus Torvalds 已提交
2672

2673
static void ack_lapic_irq(struct irq_data *data)
2674 2675 2676 2677
{
	ack_APIC_irq();
}

2678
static struct irq_chip lapic_chip __read_mostly = {
2679
	.name		= "local-APIC",
2680 2681 2682
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2683 2684
};

2685
static void lapic_register_intr(int irq)
2686
{
2687
	irq_clear_status_flags(irq, IRQ_LEVEL);
2688
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2689 2690 2691
				      "edge");
}

L
Linus Torvalds 已提交
2692 2693 2694 2695 2696 2697 2698
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2699
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2700
{
2701
	int apic, pin, i;
L
Linus Torvalds 已提交
2702 2703 2704
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2705
	pin  = find_isa_irq_pin(8, mp_INT);
2706 2707 2708 2709
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2710
	apic = find_isa_irq_apic(8, mp_INT);
2711 2712
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2713
		return;
2714
	}
L
Linus Torvalds 已提交
2715

2716
	entry0 = ioapic_read_entry(apic, pin);
2717
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2718 2719 2720 2721 2722

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2723
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2724 2725 2726 2727 2728
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2729
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2746
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2747

2748
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2749 2750
}

Y
Yinghai Lu 已提交
2751
static int disable_timer_pin_1 __initdata;
2752
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2753
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2754 2755 2756 2757
{
	disable_timer_pin_1 = 1;
	return 0;
}
2758
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2759 2760 2761

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2762 2763 2764 2765 2766
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2767 2768
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2769
 */
2770
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2771
{
2772
	struct irq_cfg *cfg = irq_get_chip_data(0);
2773
	int node = cpu_to_node(0);
2774
	int apic1, pin1, apic2, pin2;
2775
	unsigned long flags;
2776
	int no_pin1 = 0;
2777 2778

	local_irq_save(flags);
2779

L
Linus Torvalds 已提交
2780 2781 2782
	/*
	 * get/set the timer IRQ vector:
	 */
2783
	legacy_pic->mask(0);
2784
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2785 2786

	/*
2787 2788 2789 2790 2791 2792 2793
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2794
	 */
2795
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2796
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2797

2798 2799 2800 2801
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2802

2803 2804
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2805
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2806

2807 2808 2809 2810 2811 2812 2813 2814
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2815 2816
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
2817 2818 2819 2820 2821 2822 2823 2824
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2825 2826 2827 2828
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2829
		if (no_pin1) {
2830
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2831
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2832
		} else {
2833
			/* for edge trigger, setup_ioapic_irq already
Y
Yinghai Lu 已提交
2834 2835 2836 2837 2838 2839 2840
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2841
				unmask_ioapic(cfg);
2842
		}
L
Linus Torvalds 已提交
2843
		if (timer_irq_works()) {
2844 2845
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2846
			goto out;
L
Linus Torvalds 已提交
2847
		}
2848 2849
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2850
		local_irq_disable();
2851
		clear_IO_APIC_pin(apic1, pin1);
2852
		if (!no_pin1)
2853 2854
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2855

2856 2857 2858 2859
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2860 2861 2862
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2863
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2864
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2865
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2866
		if (timer_irq_works()) {
2867
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2868
			timer_through_8259 = 1;
2869
			goto out;
L
Linus Torvalds 已提交
2870 2871 2872 2873
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2874
		local_irq_disable();
2875
		legacy_pic->mask(0);
2876
		clear_IO_APIC_pin(apic2, pin2);
2877
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2878 2879
	}

2880 2881
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2882

2883
	lapic_register_intr(0);
2884
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2885
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2886 2887

	if (timer_irq_works()) {
2888
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2889
		goto out;
L
Linus Torvalds 已提交
2890
	}
Y
Yinghai Lu 已提交
2891
	local_irq_disable();
2892
	legacy_pic->mask(0);
2893
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2894
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2895

2896 2897
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2898

2899 2900
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2901
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2902 2903 2904 2905

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2906
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2907
		goto out;
L
Linus Torvalds 已提交
2908
	}
Y
Yinghai Lu 已提交
2909
	local_irq_disable();
2910
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
2911
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2912
		"report.  Then try booting with the 'noapic' option.\n");
2913 2914
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2915 2916 2917
}

/*
2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2933
 */
2934
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2935 2936 2937

void __init setup_IO_APIC(void)
{
2938 2939 2940 2941

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
2942
	io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
2943

2944
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
2945
	/*
2946 2947
         * Set up IO-APIC IRQ routing.
         */
2948 2949
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
2950 2951 2952
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2953
	if (legacy_pic->nr_legacy_irqs)
2954
		check_timer();
L
Linus Torvalds 已提交
2955 2956 2957
}

/*
L
Lucas De Marchi 已提交
2958
 *      Called after all the initialization is done. If we didn't find any
2959
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
2960
 */
2961

L
Linus Torvalds 已提交
2962 2963
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
2964 2965 2966
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
2967 2968 2969 2970
}

late_initcall(io_apic_bug_finalize);

2971
static void resume_ioapic_id(int ioapic_id)
L
Linus Torvalds 已提交
2972 2973 2974
{
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
2975

L
Linus Torvalds 已提交
2976

2977
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2978
	reg_00.raw = io_apic_read(ioapic_id, 0);
2979 2980
	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_id)) {
		reg_00.bits.ID = mpc_ioapic_id(ioapic_id);
2981
		io_apic_write(ioapic_id, 0, reg_00.raw);
L
Linus Torvalds 已提交
2982
	}
2983
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2984
}
L
Linus Torvalds 已提交
2985

2986 2987 2988 2989 2990
static void ioapic_resume(void)
{
	int ioapic_id;

	for (ioapic_id = nr_ioapics - 1; ioapic_id >= 0; ioapic_id--)
2991 2992 2993
		resume_ioapic_id(ioapic_id);

	restore_ioapic_entries();
L
Linus Torvalds 已提交
2994 2995
}

2996
static struct syscore_ops ioapic_syscore_ops = {
2997
	.suspend = save_ioapic_entries,
L
Linus Torvalds 已提交
2998 2999 3000
	.resume = ioapic_resume,
};

3001
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
3002
{
3003 3004
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
3005 3006 3007
	return 0;
}

3008
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
3009

3010
/*
3011
 * Dynamic irq allocate and deallocation
3012
 */
3013
unsigned int create_irq_nr(unsigned int from, int node)
3014
{
3015
	struct irq_cfg *cfg;
3016
	unsigned long flags;
3017 3018
	unsigned int ret = 0;
	int irq;
3019

3020 3021
	if (from < nr_irqs_gsi)
		from = nr_irqs_gsi;
3022

3023 3024 3025 3026 3027 3028 3029
	irq = alloc_irq_from(from, node);
	if (irq < 0)
		return 0;
	cfg = alloc_irq_cfg(irq, node);
	if (!cfg) {
		free_irq_at(irq, NULL);
		return 0;
3030
	}
3031

3032 3033 3034 3035
	raw_spin_lock_irqsave(&vector_lock, flags);
	if (!__assign_irq_vector(irq, cfg, apic->target_cpus()))
		ret = irq;
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3036

3037
	if (ret) {
3038
		irq_set_chip_data(irq, cfg);
3039 3040 3041 3042 3043
		irq_clear_status_flags(irq, IRQ_NOREQUEST);
	} else {
		free_irq_at(irq, cfg);
	}
	return ret;
3044 3045
}

Y
Yinghai Lu 已提交
3046 3047
int create_irq(void)
{
3048
	int node = cpu_to_node(0);
3049
	unsigned int irq_want;
3050 3051
	int irq;

3052
	irq_want = nr_irqs_gsi;
3053
	irq = create_irq_nr(irq_want, node);
3054 3055 3056 3057 3058

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3059 3060
}

3061 3062
void destroy_irq(unsigned int irq)
{
3063
	struct irq_cfg *cfg = irq_get_chip_data(irq);
3064 3065
	unsigned long flags;

3066
	irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
3067

3068
	if (irq_remapped(cfg))
3069
		free_irte(irq);
3070
	raw_spin_lock_irqsave(&vector_lock, flags);
3071
	__clear_irq_vector(irq, cfg);
3072
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3073
	free_irq_at(irq, cfg);
3074 3075
}

3076
/*
S
Simon Arlott 已提交
3077
 * MSI message composition
3078 3079
 */
#ifdef CONFIG_PCI_MSI
3080 3081
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
3082
{
3083 3084
	struct irq_cfg *cfg;
	int err;
3085 3086
	unsigned dest;

J
Jan Beulich 已提交
3087 3088 3089
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3090
	cfg = irq_cfg(irq);
3091
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3092 3093
	if (err)
		return err;
3094

3095
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3096

3097
	if (irq_remapped(cfg)) {
3098 3099 3100 3101 3102 3103 3104
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

3105
		prepare_irte(&irte, cfg->vector, dest);
3106

3107
		/* Set source-id of interrupt request */
3108 3109 3110 3111
		if (pdev)
			set_msi_sid(&irte, pdev);
		else
			set_hpet_sid(&irte, hpet_id);
3112

3113 3114 3115 3116 3117 3118 3119 3120
		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
3121
	} else {
3122 3123 3124 3125 3126 3127
		if (x2apic_enabled())
			msg->address_hi = MSI_ADDR_BASE_HI |
					  MSI_ADDR_EXT_DEST_ID(dest);
		else
			msg->address_hi = MSI_ADDR_BASE_HI;

3128 3129
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3130
			((apic->irq_dest_mode == 0) ?
3131 3132
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3133
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3134 3135 3136
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3137

3138 3139 3140
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3141
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3142 3143 3144 3145
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3146
	return err;
3147 3148
}

3149
#ifdef CONFIG_SMP
3150 3151
static int
msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3152
{
3153
	struct irq_cfg *cfg = data->chip_data;
3154 3155 3156
	struct msi_msg msg;
	unsigned int dest;

3157
	if (__ioapic_set_affinity(data, mask, &dest))
3158
		return -1;
3159

3160
	__get_cached_msi_msg(data->msi_desc, &msg);
3161 3162

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3163
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3164 3165 3166
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3167
	__write_msi_msg(data->msi_desc, &msg);
3168 3169

	return 0;
3170
}
3171 3172 3173 3174 3175
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3176
static int
3177 3178
ir_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		    bool force)
3179
{
3180 3181
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3182 3183 3184
	struct irte irte;

	if (get_irte(irq, &irte))
3185
		return -1;
3186

3187
	if (__ioapic_set_affinity(data, mask, &dest))
3188
		return -1;
3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
3203 3204
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
3205 3206

	return 0;
3207
}
Y
Yinghai Lu 已提交
3208

3209
#endif
3210
#endif /* CONFIG_SMP */
3211

3212 3213 3214 3215 3216
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
3217 3218 3219 3220
	.name			= "PCI-MSI",
	.irq_unmask		= unmask_msi_irq,
	.irq_mask		= mask_msi_irq,
	.irq_ack		= ack_apic_edge,
3221
#ifdef CONFIG_SMP
3222
	.irq_set_affinity	= msi_set_affinity,
3223
#endif
3224
	.irq_retrigger		= ioapic_retrigger_irq,
3225 3226
};

3227
static struct irq_chip msi_ir_chip = {
3228 3229 3230
	.name			= "IR-PCI-MSI",
	.irq_unmask		= unmask_msi_irq,
	.irq_mask		= mask_msi_irq,
3231
#ifdef CONFIG_INTR_REMAP
3232
	.irq_ack		= ir_ack_apic_edge,
3233
#ifdef CONFIG_SMP
3234
	.irq_set_affinity	= ir_msi_set_affinity,
3235
#endif
3236
#endif
3237
	.irq_retrigger		= ioapic_retrigger_irq,
3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3261
		       pci_name(dev));
3262 3263 3264 3265
		return -ENOSPC;
	}
	return index;
}
3266

Y
Yinghai Lu 已提交
3267
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3268
{
3269
	struct irq_chip *chip = &msi_chip;
3270
	struct msi_msg msg;
3271
	int ret;
3272

3273
	ret = msi_compose_msg(dev, irq, &msg, -1);
3274 3275 3276
	if (ret < 0)
		return ret;

3277
	irq_set_msi_desc(irq, msidesc);
3278 3279
	write_msi_msg(irq, &msg);

3280
	if (irq_remapped(irq_get_chip_data(irq))) {
3281
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3282 3283 3284 3285
		chip = &msi_ir_chip;
	}

	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3286

Y
Yinghai Lu 已提交
3287 3288
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3289 3290 3291
	return 0;
}

S
Stefano Stabellini 已提交
3292
int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3293
{
3294 3295
	int node, ret, sub_handle, index = 0;
	unsigned int irq, irq_want;
3296
	struct msi_desc *msidesc;
3297
	struct intel_iommu *iommu = NULL;
3298

3299 3300 3301 3302
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3303
	node = dev_to_node(&dev->dev);
3304
	irq_want = nr_irqs_gsi;
3305
	sub_handle = 0;
3306
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3307
		irq = create_irq_nr(irq_want, node);
3308 3309
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3310
		irq_want = irq + 1;
3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
3338
		ret = setup_msi_irq(dev, msidesc, irq);
3339 3340 3341 3342 3343
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3344 3345

error:
3346 3347
	destroy_irq(irq);
	return ret;
3348 3349
}

S
Stefano Stabellini 已提交
3350
void native_teardown_msi_irq(unsigned int irq)
3351
{
3352
	destroy_irq(irq);
3353 3354
}

3355
#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
3356
#ifdef CONFIG_SMP
3357 3358 3359
static int
dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		      bool force)
3360
{
3361 3362
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3363 3364
	struct msi_msg msg;

3365
	if (__ioapic_set_affinity(data, mask, &dest))
3366
		return -1;
3367 3368 3369 3370 3371 3372 3373

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3374
	msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
3375 3376

	dmar_msi_write(irq, &msg);
3377 3378

	return 0;
3379
}
Y
Yinghai Lu 已提交
3380

3381 3382
#endif /* CONFIG_SMP */

3383
static struct irq_chip dmar_msi_type = {
3384 3385 3386 3387
	.name			= "DMAR_MSI",
	.irq_unmask		= dmar_msi_unmask,
	.irq_mask		= dmar_msi_mask,
	.irq_ack		= ack_apic_edge,
3388
#ifdef CONFIG_SMP
3389
	.irq_set_affinity	= dmar_msi_set_affinity,
3390
#endif
3391
	.irq_retrigger		= ioapic_retrigger_irq,
3392 3393 3394 3395 3396 3397
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3398

3399
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3400 3401 3402
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
3403 3404
	irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
				      "edge");
3405 3406 3407 3408
	return 0;
}
#endif

3409 3410 3411
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3412 3413
static int hpet_msi_set_affinity(struct irq_data *data,
				 const struct cpumask *mask, bool force)
3414
{
3415
	struct irq_cfg *cfg = data->chip_data;
3416 3417 3418
	struct msi_msg msg;
	unsigned int dest;

3419
	if (__ioapic_set_affinity(data, mask, &dest))
3420
		return -1;
3421

3422
	hpet_msi_read(data->handler_data, &msg);
3423 3424 3425 3426 3427 3428

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3429
	hpet_msi_write(data->handler_data, &msg);
3430 3431

	return 0;
3432
}
Y
Yinghai Lu 已提交
3433

3434 3435
#endif /* CONFIG_SMP */

3436
static struct irq_chip ir_hpet_msi_type = {
3437 3438 3439
	.name			= "IR-HPET_MSI",
	.irq_unmask		= hpet_msi_unmask,
	.irq_mask		= hpet_msi_mask,
3440
#ifdef CONFIG_INTR_REMAP
3441
	.irq_ack		= ir_ack_apic_edge,
3442
#ifdef CONFIG_SMP
3443
	.irq_set_affinity	= ir_msi_set_affinity,
3444 3445
#endif
#endif
3446
	.irq_retrigger		= ioapic_retrigger_irq,
3447 3448
};

3449
static struct irq_chip hpet_msi_type = {
3450
	.name = "HPET_MSI",
3451 3452
	.irq_unmask = hpet_msi_unmask,
	.irq_mask = hpet_msi_mask,
3453
	.irq_ack = ack_apic_edge,
3454
#ifdef CONFIG_SMP
3455
	.irq_set_affinity = hpet_msi_set_affinity,
3456
#endif
3457
	.irq_retrigger = ioapic_retrigger_irq,
3458 3459
};

3460
int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
3461
{
3462
	struct irq_chip *chip = &hpet_msi_type;
3463
	struct msi_msg msg;
3464
	int ret;
3465

3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478
	if (intr_remapping_enabled) {
		struct intel_iommu *iommu = map_hpet_to_ir(id);
		int index;

		if (!iommu)
			return -1;

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
			return -1;
	}

	ret = msi_compose_msg(NULL, irq, &msg, id);
3479 3480 3481
	if (ret < 0)
		return ret;

3482
	hpet_msi_write(irq_get_handler_data(irq), &msg);
3483
	irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3484
	if (irq_remapped(irq_get_chip_data(irq)))
3485
		chip = &ir_hpet_msi_type;
Y
Yinghai Lu 已提交
3486

3487
	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3488 3489 3490 3491
	return 0;
}
#endif

3492
#endif /* CONFIG_PCI_MSI */
3493 3494 3495 3496 3497 3498 3499
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3500
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3501
{
3502 3503
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3504

3505
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3506
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3507

3508
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3509
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3510

3511
	write_ht_irq_msg(irq, &msg);
3512 3513
}

3514 3515
static int
ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3516
{
3517
	struct irq_cfg *cfg = data->chip_data;
3518 3519
	unsigned int dest;

3520
	if (__ioapic_set_affinity(data, mask, &dest))
3521
		return -1;
3522

3523
	target_ht_irq(data->irq, dest, cfg->vector);
3524
	return 0;
3525
}
Y
Yinghai Lu 已提交
3526

3527 3528
#endif

3529
static struct irq_chip ht_irq_chip = {
3530 3531 3532 3533
	.name			= "PCI-HT",
	.irq_mask		= mask_ht_irq,
	.irq_unmask		= unmask_ht_irq,
	.irq_ack		= ack_apic_edge,
3534
#ifdef CONFIG_SMP
3535
	.irq_set_affinity	= ht_set_affinity,
3536
#endif
3537
	.irq_retrigger		= ioapic_retrigger_irq,
3538 3539 3540 3541
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3542 3543
	struct irq_cfg *cfg;
	int err;
3544

J
Jan Beulich 已提交
3545 3546 3547
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3548
	cfg = irq_cfg(irq);
3549
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3550
	if (!err) {
3551
		struct ht_irq_msg msg;
3552 3553
		unsigned dest;

3554 3555
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3556

3557
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3558

3559 3560
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3561
			HT_IRQ_LOW_DEST_ID(dest) |
3562
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3563
			((apic->irq_dest_mode == 0) ?
3564 3565 3566
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3567
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3568 3569 3570 3571
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3572
		write_ht_irq_msg(irq, &msg);
3573

3574
		irq_set_chip_and_handler_name(irq, &ht_irq_chip,
3575
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3576 3577

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3578
	}
3579
	return err;
3580 3581 3582
}
#endif /* CONFIG_HT_IRQ */

3583
static int
3584 3585 3586 3587 3588 3589 3590 3591 3592
io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
{
	struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
	int ret;

	if (!cfg)
		return -EINVAL;
	ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
	if (!ret)
3593
		setup_ioapic_irq(irq, cfg, attr);
3594 3595 3596
	return ret;
}

3597 3598
int io_apic_setup_irq_pin_once(unsigned int irq, int node,
			       struct io_apic_irq_attr *attr)
3599 3600 3601 3602 3603
{
	unsigned int id = attr->ioapic, pin = attr->ioapic_pin;
	int ret;

	/* Avoid redundant programming */
3604
	if (test_bit(pin, ioapics[id].pin_programmed)) {
3605
		pr_debug("Pin %d-%d already programmed\n",
3606
			 mpc_ioapic_id(id), pin);
3607 3608 3609 3610
		return 0;
	}
	ret = io_apic_setup_irq_pin(irq, node, attr);
	if (!ret)
3611
		set_bit(pin, ioapics[id].pin_programmed);
3612 3613 3614
	return ret;
}

3615
static int __init io_apic_get_redir_entries(int ioapic)
3616 3617 3618 3619
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3620
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3621
	reg_01.raw = io_apic_read(ioapic, 1);
3622
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3623

3624 3625 3626 3627 3628
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3629 3630
}

3631
static void __init probe_nr_irqs_gsi(void)
3632
{
3633
	int nr;
3634

3635
	nr = gsi_top + NR_IRQS_LEGACY;
3636
	if (nr > nr_irqs_gsi)
3637
		nr_irqs_gsi = nr;
3638 3639

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3640 3641
}

3642 3643 3644 3645 3646
int get_nr_irqs_gsi(void)
{
	return nr_irqs_gsi;
}

Y
Yinghai Lu 已提交
3647 3648 3649 3650 3651
#ifdef CONFIG_SPARSE_IRQ
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3652 3653
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3654

Y
Yinghai Lu 已提交
3655 3656 3657 3658 3659 3660 3661 3662
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3663 3664
		nr_irqs = nr;

3665
	return NR_IRQS_LEGACY;
Y
Yinghai Lu 已提交
3666 3667 3668
}
#endif

3669 3670
int io_apic_set_pci_routing(struct device *dev, int irq,
			    struct io_apic_irq_attr *irq_attr)
3671 3672 3673 3674 3675
{
	int node;

	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
3676
			    irq_attr->ioapic);
3677 3678 3679
		return -EINVAL;
	}

3680
	node = dev ? dev_to_node(dev) : cpu_to_node(0);
3681

3682
	return io_apic_setup_irq_pin_once(irq, node, irq_attr);
3683 3684
}

3685
#ifdef CONFIG_X86_32
3686
static int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3687 3688 3689 3690 3691 3692 3693 3694
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3695 3696
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3697
	 * supports up to 16 on one shared APIC bus.
3698
	 *
L
Linus Torvalds 已提交
3699 3700 3701 3702 3703
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3704
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3705

3706
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3707
	reg_00.raw = io_apic_read(ioapic, 0);
3708
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3709 3710 3711 3712 3713 3714 3715 3716

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3717
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3718 3719
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3720
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3721 3722

		for (i = 0; i < get_physical_broadcast(); i++) {
3723
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3724 3725 3726 3727 3728 3729 3730 3731 3732 3733
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3734
	}
L
Linus Torvalds 已提交
3735

3736
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3737 3738 3739 3740 3741
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

3742
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3743 3744
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
3745
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3746 3747

		/* Sanity check */
3748 3749 3750 3751
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
3752 3753 3754 3755 3756 3757 3758
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775

static u8 __init io_apic_unique_id(u8 id)
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
}
#else
static u8 __init io_apic_unique_id(u8 id)
{
	int i;
	DECLARE_BITMAP(used, 256);

	bitmap_zero(used, 256);
	for (i = 0; i < nr_ioapics; i++) {
3776
		__set_bit(mpc_ioapic_id(i), used);
3777 3778 3779 3780 3781
	}
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
}
3782
#endif
L
Linus Torvalds 已提交
3783

3784
static int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3785 3786 3787 3788
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3789
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3790
	reg_01.raw = io_apic_read(ioapic, 1);
3791
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3792 3793 3794 3795

	return reg_01.bits.version;
}

3796
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
3797
{
3798
	int ioapic, pin, idx;
3799 3800 3801 3802

	if (skip_ioapic_setup)
		return -1;

3803 3804
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
3805 3806
		return -1;

3807 3808 3809 3810 3811 3812
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
3813 3814
		return -1;

3815 3816
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
3817 3818 3819
	return 0;
}

3820 3821 3822
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3823
 * so mask in all cases should simply be apic->target_cpus()
3824 3825 3826 3827
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
3828
	int pin, ioapic, irq, irq_entry;
3829
	const struct cpumask *mask;
3830
	struct irq_data *idata;
3831 3832 3833 3834

	if (skip_ioapic_setup == 1)
		return;

E
Eric W. Biederman 已提交
3835
	for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
S
Suresh Siddha 已提交
3836
	for (pin = 0; pin < ioapics[ioapic].nr_registers; pin++) {
3837 3838 3839 3840
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
3841

E
Eric W. Biederman 已提交
3842 3843 3844
		if ((ioapic > 0) && (irq > 16))
			continue;

3845
		idata = irq_get_irq_data(irq);
3846

3847 3848 3849
		/*
		 * Honour affinities which have been set in early boot
		 */
3850 3851
		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
			mask = idata->affinity;
3852 3853
		else
			mask = apic->target_cpus();
3854

3855
		if (intr_remapping_enabled)
3856
			ir_ioapic_set_affinity(idata, mask, false);
3857
		else
3858
			ioapic_set_affinity(idata, mask, false);
3859
	}
3860

3861 3862 3863
}
#endif

3864 3865 3866 3867
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

3868
static struct resource * __init ioapic_setup_resources(int nr_ioapics)
3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

3884
	mem += sizeof(struct resource) * nr_ioapics;
3885

3886 3887 3888
	for (i = 0; i < nr_ioapics; i++) {
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3889
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
3890
		mem += IOAPIC_RESOURCE_NAME_SIZE;
3891 3892 3893 3894 3895 3896 3897
	}

	ioapic_resources = res;

	return res;
}

3898
void __init ioapic_and_gsi_init(void)
3899 3900
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
3901
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
3902
	int i;
3903

3904
	ioapic_res = ioapic_setup_resources(nr_ioapics);
3905 3906
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
3907
			ioapic_phys = mpc_ioapic_addr(i);
3908
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3909 3910 3911 3912 3913 3914 3915 3916 3917
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
3918
#endif
3919
		} else {
3920
#ifdef CONFIG_X86_32
3921
fake_ioapic_page:
3922
#endif
3923
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
3924 3925 3926
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
3927 3928 3929
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
3930
		idx++;
3931

3932
		ioapic_res->start = ioapic_phys;
3933
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
3934
		ioapic_res++;
3935
	}
3936 3937

	probe_nr_irqs_gsi();
3938 3939
}

3940
void __init ioapic_insert_resources(void)
3941 3942 3943 3944 3945
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
3946
		if (nr_ioapics > 0)
3947 3948
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
3949
		return;
3950 3951 3952 3953 3954 3955 3956
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}
}
3957

3958
int mp_find_ioapic(u32 gsi)
3959 3960 3961
{
	int i = 0;

3962 3963 3964
	if (nr_ioapics == 0)
		return -1;

3965 3966
	/* Find the IOAPIC that manages this GSI. */
	for (i = 0; i < nr_ioapics; i++) {
3967 3968 3969
		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
		if ((gsi >= gsi_cfg->gsi_base)
		    && (gsi <= gsi_cfg->gsi_end))
3970 3971
			return i;
	}
3972

3973 3974 3975 3976
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

3977
int mp_find_ioapic_pin(int ioapic, u32 gsi)
3978
{
3979 3980
	struct mp_ioapic_gsi *gsi_cfg;

3981 3982
	if (WARN_ON(ioapic == -1))
		return -1;
3983 3984 3985

	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
	if (WARN_ON(gsi > gsi_cfg->gsi_end))
3986 3987
		return -1;

3988
	return gsi - gsi_cfg->gsi_base;
3989 3990
}

3991
static __init int bad_ioapic(unsigned long address)
3992 3993
{
	if (nr_ioapics >= MAX_IO_APICS) {
P
Paul Bolle 已提交
3994
		printk(KERN_WARNING "WARNING: Max # of I/O APICs (%d) exceeded "
3995 3996 3997 3998 3999 4000 4001 4002
		       "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
		return 1;
	}
	if (!address) {
		printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
		       " found in table, skipping!\n");
		return 1;
	}
4003 4004 4005
	return 0;
}

4006 4007 4008
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;
4009
	int entries;
4010
	struct mp_ioapic_gsi *gsi_cfg;
4011 4012 4013 4014 4015 4016

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

4017 4018 4019
	ioapics[idx].mp_config.type = MP_IOAPIC;
	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
	ioapics[idx].mp_config.apicaddr = address;
4020 4021

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
4022 4023
	ioapics[idx].mp_config.apicid = io_apic_unique_id(id);
	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
4024 4025 4026 4027 4028

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
4029
	entries = io_apic_get_redir_entries(idx);
4030 4031 4032
	gsi_cfg = mp_ioapic_gsi_routing(idx);
	gsi_cfg->gsi_base = gsi_base;
	gsi_cfg->gsi_end = gsi_base + entries - 1;
4033 4034 4035 4036

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
S
Suresh Siddha 已提交
4037
	ioapics[idx].nr_registers = entries;
4038

4039 4040
	if (gsi_cfg->gsi_end >= gsi_top)
		gsi_top = gsi_cfg->gsi_end + 1;
4041 4042

	printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
4043 4044
	       "GSI %d-%d\n", idx, mpc_ioapic_id(idx),
	       mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
4045
	       gsi_cfg->gsi_base, gsi_cfg->gsi_end);
4046 4047 4048

	nr_ioapics++;
}
4049 4050 4051 4052

/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
4053
	struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
4054 4055 4056

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
4057 4058
	physid_set_mask_of_physid(boot_cpu_physical_apicid,
					 &phys_cpu_present_map);
4059 4060 4061
#endif
	setup_local_APIC();

4062
	io_apic_setup_irq_pin(0, 0, &attr);
4063 4064
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
4065
}