io_apic.c 98.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
L
Linus Torvalds 已提交
33
#include <linux/sysdev.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39 40 41 42 43
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
44
#include <linux/hpet.h>
45

46
#include <asm/idle.h>
L
Linus Torvalds 已提交
47 48
#include <asm/io.h>
#include <asm/smp.h>
49
#include <asm/cpu.h>
L
Linus Torvalds 已提交
50
#include <asm/desc.h>
51 52 53
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
54
#include <asm/timer.h>
55
#include <asm/i8259.h>
56
#include <asm/nmi.h>
57
#include <asm/msidef.h>
58
#include <asm/hypertransport.h>
59
#include <asm/setup.h>
60
#include <asm/irq_remapping.h>
61
#include <asm/hpet.h>
62
#include <asm/hw_irq.h>
63 64
#include <asm/uv/uv_hub.h>
#include <asm/uv/uv_irq.h>
L
Linus Torvalds 已提交
65

I
Ingo Molnar 已提交
66
#include <asm/apic.h>
L
Linus Torvalds 已提交
67

68
#define __apicdebuginit(type) static type __init
69 70
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
71

L
Linus Torvalds 已提交
72
/*
73 74
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
75 76 77
 */
int sis_apic_bug = -1;

Y
Yinghai Lu 已提交
78 79 80
static DEFINE_SPINLOCK(ioapic_lock);
static DEFINE_SPINLOCK(vector_lock);

L
Linus Torvalds 已提交
81 82 83 84 85
/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

86
/* I/O APIC entries */
87
struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
88 89
int nr_ioapics;

90
/* MP IRQ source entries */
91
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
92 93 94 95

/* # of MP IRQ source entries */
int mp_irq_entries;

96 97 98 99 100 101
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
102 103
int skip_ioapic_setup;

104 105 106 107 108 109 110 111 112
void arch_disable_smp_support(void)
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

113
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
114 115
{
	/* disable IO-APIC */
116
	arch_disable_smp_support();
Y
Yinghai Lu 已提交
117 118 119
	return 0;
}
early_param("noapic", parse_noapic);
120

121 122 123 124 125
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

126
static struct irq_pin_list *get_one_free_irq_2_pin(int node)
127 128 129 130 131 132 133 134
{
	struct irq_pin_list *pin;

	pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);

	return pin;
}

135 136 137 138 139
/*
 * This is performance-critical, we want to do it O(1)
 *
 * Most irqs are mapped 1:1 with pins.
 */
Y
Yinghai Lu 已提交
140
struct irq_cfg {
141
	struct irq_pin_list *irq_2_pin;
142 143
	cpumask_var_t domain;
	cpumask_var_t old_domain;
144
	unsigned move_cleanup_count;
Y
Yinghai Lu 已提交
145
	u8 vector;
146
	u8 move_in_progress : 1;
Y
Yinghai Lu 已提交
147 148 149
};

/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
150 151 152
#ifdef CONFIG_SPARSE_IRQ
static struct irq_cfg irq_cfgx[] = {
#else
T
Thomas Gleixner 已提交
153
static struct irq_cfg irq_cfgx[NR_IRQS] = {
154
#endif
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
	[0]  = { .vector = IRQ0_VECTOR,  },
	[1]  = { .vector = IRQ1_VECTOR,  },
	[2]  = { .vector = IRQ2_VECTOR,  },
	[3]  = { .vector = IRQ3_VECTOR,  },
	[4]  = { .vector = IRQ4_VECTOR,  },
	[5]  = { .vector = IRQ5_VECTOR,  },
	[6]  = { .vector = IRQ6_VECTOR,  },
	[7]  = { .vector = IRQ7_VECTOR,  },
	[8]  = { .vector = IRQ8_VECTOR,  },
	[9]  = { .vector = IRQ9_VECTOR,  },
	[10] = { .vector = IRQ10_VECTOR, },
	[11] = { .vector = IRQ11_VECTOR, },
	[12] = { .vector = IRQ12_VECTOR, },
	[13] = { .vector = IRQ13_VECTOR, },
	[14] = { .vector = IRQ14_VECTOR, },
	[15] = { .vector = IRQ15_VECTOR, },
Y
Yinghai Lu 已提交
171 172
};

173
int __init arch_early_irq_init(void)
174
{
175 176 177
	struct irq_cfg *cfg;
	struct irq_desc *desc;
	int count;
178
	int node;
179
	int i;
T
Thomas Gleixner 已提交
180

181 182
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
183
	node= cpu_to_node(boot_cpu_id);
184

185 186 187
	for (i = 0; i < count; i++) {
		desc = irq_to_desc(i);
		desc->chip_data = &cfg[i];
188 189
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
190 191
		if (i < NR_IRQS_LEGACY)
			cpumask_setall(cfg[i].domain);
192
	}
193 194

	return 0;
195
}
196

197
#ifdef CONFIG_SPARSE_IRQ
T
Thomas Gleixner 已提交
198
static struct irq_cfg *irq_cfg(unsigned int irq)
199
{
200 201
	struct irq_cfg *cfg = NULL;
	struct irq_desc *desc;
L
Linus Torvalds 已提交
202

203 204 205
	desc = irq_to_desc(irq);
	if (desc)
		cfg = desc->chip_data;
206

207
	return cfg;
208
}
T
Thomas Gleixner 已提交
209

210
static struct irq_cfg *get_one_free_irq_cfg(int node)
211
{
212
	struct irq_cfg *cfg;
213

214
	cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
215
	if (cfg) {
216
		if (!alloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
217 218
			kfree(cfg);
			cfg = NULL;
219 220
		} else if (!alloc_cpumask_var_node(&cfg->old_domain,
							  GFP_ATOMIC, node)) {
221 222 223 224 225 226 227 228
			free_cpumask_var(cfg->domain);
			kfree(cfg);
			cfg = NULL;
		} else {
			cpumask_clear(cfg->domain);
			cpumask_clear(cfg->old_domain);
		}
	}
229

230
	return cfg;
231 232
}

233
int arch_init_chip_data(struct irq_desc *desc, int node)
234
{
235
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
236

237 238
	cfg = desc->chip_data;
	if (!cfg) {
239
		desc->chip_data = get_one_free_irq_cfg(node);
240 241 242 243 244
		if (!desc->chip_data) {
			printk(KERN_ERR "can not alloc irq_cfg\n");
			BUG_ON(1);
		}
	}
L
Linus Torvalds 已提交
245

246
	return 0;
247
}
248

249
/* for move_irq_desc */
250
static void
251
init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
252
{
253 254 255 256 257 258
	struct irq_pin_list *old_entry, *head, *tail, *entry;

	cfg->irq_2_pin = NULL;
	old_entry = old_cfg->irq_2_pin;
	if (!old_entry)
		return;
259

260
	entry = get_one_free_irq_2_pin(node);
261 262
	if (!entry)
		return;
263

264 265 266 267 268 269
	entry->apic	= old_entry->apic;
	entry->pin	= old_entry->pin;
	head		= entry;
	tail		= entry;
	old_entry	= old_entry->next;
	while (old_entry) {
270
		entry = get_one_free_irq_2_pin(node);
271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
		if (!entry) {
			entry = head;
			while (entry) {
				head = entry->next;
				kfree(entry);
				entry = head;
			}
			/* still use the old one */
			return;
		}
		entry->apic	= old_entry->apic;
		entry->pin	= old_entry->pin;
		tail->next	= entry;
		tail		= entry;
		old_entry	= old_entry->next;
	}
287

288 289
	tail->next = NULL;
	cfg->irq_2_pin = head;
290 291
}

292
static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
293
{
294
	struct irq_pin_list *entry, *next;
295

296 297
	if (old_cfg->irq_2_pin == cfg->irq_2_pin)
		return;
Y
Yinghai Lu 已提交
298

299
	entry = old_cfg->irq_2_pin;
300

301 302 303 304 305 306
	while (entry) {
		next = entry->next;
		kfree(entry);
		entry = next;
	}
	old_cfg->irq_2_pin = NULL;
307 308
}

309
void arch_init_copy_chip_data(struct irq_desc *old_desc,
310
				 struct irq_desc *desc, int node)
311
{
312 313
	struct irq_cfg *cfg;
	struct irq_cfg *old_cfg;
314

315
	cfg = get_one_free_irq_cfg(node);
Y
Yinghai Lu 已提交
316

317 318 319 320 321 322 323 324 325
	if (!cfg)
		return;

	desc->chip_data = cfg;

	old_cfg = old_desc->chip_data;

	memcpy(cfg, old_cfg, sizeof(struct irq_cfg));

326
	init_copy_irq_2_pin(old_cfg, cfg, node);
327
}
L
Linus Torvalds 已提交
328

329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349
static void free_irq_cfg(struct irq_cfg *old_cfg)
{
	kfree(old_cfg);
}

void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
{
	struct irq_cfg *old_cfg, *cfg;

	old_cfg = old_desc->chip_data;
	cfg = desc->chip_data;

	if (old_cfg == cfg)
		return;

	if (old_cfg) {
		free_irq_2_pin(old_cfg, cfg);
		free_irq_cfg(old_cfg);
		old_desc->chip_data = NULL;
	}
}
350
/* end for move_irq_desc */
351

352 353 354 355
#else
static struct irq_cfg *irq_cfg(unsigned int irq)
{
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
356
}
L
Linus Torvalds 已提交
357

358 359
#endif

L
Linus Torvalds 已提交
360 361 362 363
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
364 365
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
366 367 368 369 370
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
371
		+ (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
372 373
}

374 375 376 377 378 379
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

L
Linus Torvalds 已提交
380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
402
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
403 404 405

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
406 407 408
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
409
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
410 411 412 413 414
{
	struct irq_pin_list *entry;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
415
	for_each_irq_pin(entry, cfg->irq_2_pin) {
416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
	spin_unlock_irqrestore(&ioapic_lock, flags);
	return eu.entry;
}

448 449 450 451 452 453
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
454 455
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
456
{
457 458
	union entry_union eu = {{0, 0}};

459
	eu.entry = e;
460 461
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
462 463
}

464
void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
465 466 467 468
{
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	__ioapic_write_entry(apic, pin, e);
469 470 471 472 473 474 475 476 477 478 479 480 481
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

482 483 484 485 486 487
	spin_lock_irqsave(&ioapic_lock, flags);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
488 489 490 491 492
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
493
static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
494
{
495
	struct irq_pin_list **last, *entry;
496

497 498 499
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
500 501
		if (entry->apic == apic && entry->pin == pin)
			return;
502
		last = &entry->next;
L
Linus Torvalds 已提交
503
	}
504

505
	entry = get_one_free_irq_2_pin(node);
506 507 508 509
	if (!entry) {
		printk(KERN_ERR "can not alloc irq_pin_list\n");
		BUG_ON(1);
	}
L
Linus Torvalds 已提交
510 511
	entry->apic = apic;
	entry->pin = pin;
512

513
	*last = entry;
L
Linus Torvalds 已提交
514 515 516 517 518
}

/*
 * Reroute an IRQ to a different pin.
 */
519
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
520 521
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
522
{
523
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
524

525
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
526 527 528
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
529
			/* every one is different, right? */
530
			return;
531
		}
L
Linus Torvalds 已提交
532
	}
533

534 535
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
536 537
}

538 539 540
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
541 542 543
{
	int pin;
	struct irq_pin_list *entry;
544

545
	for_each_irq_pin(entry, cfg->irq_2_pin) {
546 547 548 549 550 551 552 553 554 555
		unsigned int reg;
		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin * 2);
		reg &= mask_and;
		reg |= mask_or;
		io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
		if (final)
			final(entry);
	}
}
556

Y
Yinghai Lu 已提交
557
static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
558
{
Y
Yinghai Lu 已提交
559
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
560
}
561

562
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
563
{
564 565 566 567 568 569
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
570
	readl(&io_apic->data);
L
Linus Torvalds 已提交
571 572
}

Y
Yinghai Lu 已提交
573
static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
574
{
Y
Yinghai Lu 已提交
575
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
576
}
L
Linus Torvalds 已提交
577

Y
Yinghai Lu 已提交
578
static void __mask_and_edge_IO_APIC_irq(struct irq_cfg *cfg)
579
{
Y
Yinghai Lu 已提交
580
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_LEVEL_TRIGGER,
581 582
			IO_APIC_REDIR_MASKED, NULL);
}
L
Linus Torvalds 已提交
583

Y
Yinghai Lu 已提交
584
static void __unmask_and_level_IO_APIC_irq(struct irq_cfg *cfg)
585
{
Y
Yinghai Lu 已提交
586
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED,
587 588
			IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
}
589

Y
Yinghai Lu 已提交
590
static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
591
{
Y
Yinghai Lu 已提交
592
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
593 594
	unsigned long flags;

Y
Yinghai Lu 已提交
595 596
	BUG_ON(!cfg);

L
Linus Torvalds 已提交
597
	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
598
	__mask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
599 600 601
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
602
static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
603
{
Y
Yinghai Lu 已提交
604
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
605 606 607
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
608
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
609 610 611
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
612 613 614 615 616 617 618 619 620 621 622 623 624
static void mask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	mask_IO_APIC_irq_desc(desc);
}
static void unmask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	unmask_IO_APIC_irq_desc(desc);
}

L
Linus Torvalds 已提交
625 626 627
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
628

L
Linus Torvalds 已提交
629
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
630
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
631 632 633 634 635
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
636
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
637 638
}

639
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
640 641 642 643 644 645 646 647
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

648
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
649 650 651 652 653 654
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
655 656 657
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
684 685
#endif /* CONFIG_X86_32 */

686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712
struct IO_APIC_route_entry **alloc_ioapic_entries(void)
{
	int apic;
	struct IO_APIC_route_entry **ioapic_entries;

	ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
				GFP_ATOMIC);
	if (!ioapic_entries)
		return 0;

	for (apic = 0; apic < nr_ioapics; apic++) {
		ioapic_entries[apic] =
			kzalloc(sizeof(struct IO_APIC_route_entry) *
				nr_ioapic_registers[apic], GFP_ATOMIC);
		if (!ioapic_entries[apic])
			goto nomem;
	}

	return ioapic_entries;

nomem:
	while (--apic >= 0)
		kfree(ioapic_entries[apic]);
	kfree(ioapic_entries);

	return 0;
}
713 714

/*
715
 * Saves all the IO-APIC RTE's
716
 */
717
int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
718 719 720
{
	int apic, pin;

721 722
	if (!ioapic_entries)
		return -ENOMEM;
723 724

	for (apic = 0; apic < nr_ioapics; apic++) {
725 726
		if (!ioapic_entries[apic])
			return -ENOMEM;
727

728
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
729
			ioapic_entries[apic][pin] =
730
				ioapic_read_entry(apic, pin);
731
	}
732

733 734 735
	return 0;
}

736 737 738 739
/*
 * Mask all IO APIC entries.
 */
void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
740 741 742
{
	int apic, pin;

743 744 745
	if (!ioapic_entries)
		return;

746
	for (apic = 0; apic < nr_ioapics; apic++) {
747
		if (!ioapic_entries[apic])
748
			break;
749

750 751 752
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			struct IO_APIC_route_entry entry;

753
			entry = ioapic_entries[apic][pin];
754 755 756 757 758 759 760 761
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

762 763 764 765
/*
 * Restore IO APIC entries which was saved in ioapic_entries.
 */
int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
766 767 768
{
	int apic, pin;

769 770 771
	if (!ioapic_entries)
		return -ENOMEM;

772
	for (apic = 0; apic < nr_ioapics; apic++) {
773 774 775
		if (!ioapic_entries[apic])
			return -ENOMEM;

776 777
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			ioapic_write_entry(apic, pin,
778
					ioapic_entries[apic][pin]);
779
	}
780
	return 0;
781 782
}

783 784 785 786 787 788 789 790
void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
{
	int apic;

	for (apic = 0; apic < nr_ioapics; apic++)
		kfree(ioapic_entries[apic]);

	kfree(ioapic_entries);
791
}
L
Linus Torvalds 已提交
792 793 794 795 796 797 798 799 800

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
801 802 803 804
		if (mp_irqs[i].irqtype == type &&
		    (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
805 806 807 808 809 810 811 812
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
813
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
814 815 816 817
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
818
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
819

A
Alexey Starikovskiy 已提交
820
		if (test_bit(lbus, mp_bus_not_pci) &&
821 822
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
823

824
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
825 826 827 828
	}
	return -1;
}

829 830 831 832 833
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
834
		int lbus = mp_irqs[i].srcbus;
835

A
Alexey Starikovskiy 已提交
836
		if (test_bit(lbus, mp_bus_not_pci) &&
837 838
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
839 840 841 842
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
843
		for(apic = 0; apic < nr_ioapics; apic++) {
844
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
845 846 847 848 849 850 851
				return apic;
		}
	}

	return -1;
}

852
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
853 854 855 856 857
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
Y
Yinghai Lu 已提交
858
	if (irq < NR_IRQS_LEGACY) {
L
Linus Torvalds 已提交
859 860 861 862 863 864 865
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
866

867
#endif
L
Linus Torvalds 已提交
868

A
Alexey Starikovskiy 已提交
869 870 871 872 873 874
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
875 876 877 878 879
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

880
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
881
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
882 883 884 885 886 887 888 889 890 891 892

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
893
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
894

895
static int MPBIOS_polarity(int idx)
L
Linus Torvalds 已提交
896
{
897
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
898 899 900 901 902
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
903
	switch (mp_irqs[idx].irqflag & 3)
904
	{
905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
933 934 935 936 937 938
	}
	return polarity;
}

static int MPBIOS_trigger(int idx)
{
939
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
940 941 942 943 944
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
945
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
946
	{
947 948 949 950 951
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
952
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
982
			break;
983
		case 1: /* edge */
L
Linus Torvalds 已提交
984
		{
985
			trigger = 0;
L
Linus Torvalds 已提交
986 987
			break;
		}
988
		case 2: /* reserved */
L
Linus Torvalds 已提交
989
		{
990 991
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
992 993
			break;
		}
994
		case 3: /* level */
L
Linus Torvalds 已提交
995
		{
996
			trigger = 1;
L
Linus Torvalds 已提交
997 998
			break;
		}
999
		default: /* invalid */
L
Linus Torvalds 已提交
1000 1001
		{
			printk(KERN_WARNING "broken BIOS!!\n");
1002
			trigger = 0;
L
Linus Torvalds 已提交
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
			break;
		}
	}
	return trigger;
}

static inline int irq_polarity(int idx)
{
	return MPBIOS_polarity(idx);
}

static inline int irq_trigger(int idx)
{
	return MPBIOS_trigger(idx);
}

Y
Yinghai Lu 已提交
1019
int (*ioapic_renumber_irq)(int ioapic, int irq);
L
Linus Torvalds 已提交
1020 1021 1022
static int pin_2_irq(int idx, int apic, int pin)
{
	int irq, i;
1023
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
1024 1025 1026 1027

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1028
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
1029 1030
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

1031
	if (test_bit(bus, mp_bus_not_pci)) {
1032
		irq = mp_irqs[idx].srcbusirq;
1033
	} else {
A
Alexey Starikovskiy 已提交
1034 1035 1036 1037 1038 1039 1040
		/*
		 * PCI IRQs are mapped in order
		 */
		i = irq = 0;
		while (i < apic)
			irq += nr_ioapic_registers[i++];
		irq += pin;
T
Thomas Gleixner 已提交
1041
		/*
1042 1043
                 * For MPS mode, so far only needed by ES7000 platform
                 */
T
Thomas Gleixner 已提交
1044 1045
		if (ioapic_renumber_irq)
			irq = ioapic_renumber_irq(apic, irq);
L
Linus Torvalds 已提交
1046 1047
	}

1048
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1065 1066
#endif

L
Linus Torvalds 已提交
1067 1068 1069
	return irq;
}

1070 1071 1072 1073 1074
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1075
				struct io_apic_irq_attr *irq_attr)
1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
{
	int apic, i, best_guess = -1;

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

		for (apic = 0; apic < nr_ioapics; apic++)
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
			int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1105 1106 1107 1108
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1109 1110 1111 1112 1113 1114 1115
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1116 1117 1118 1119
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1120 1121 1122 1123 1124 1125 1126 1127
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1128 1129 1130 1131 1132 1133 1134
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
	spin_lock(&vector_lock);
}
L
Linus Torvalds 已提交
1135

1136
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1137
{
1138 1139
	spin_unlock(&vector_lock);
}
L
Linus Torvalds 已提交
1140

1141 1142
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1143
{
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1155 1156
	static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
	unsigned int old_vector;
1157 1158
	int cpu, err;
	cpumask_var_t tmp_mask;
1159

1160 1161
	if ((cfg->move_in_progress) || cfg->move_cleanup_count)
		return -EBUSY;
1162

1163 1164
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1165

1166 1167
	old_vector = cfg->vector;
	if (old_vector) {
1168 1169 1170 1171
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1172
			return 0;
1173
		}
1174
	}
1175

1176
	/* Only try and allocate irqs on cpus that are present */
1177 1178
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1179 1180
		int new_cpu;
		int vector, offset;
1181

1182
		apic->vector_allocation_domain(cpu, tmp_mask);
1183

1184 1185
		vector = current_vector;
		offset = current_offset;
1186
next:
1187 1188
		vector += 8;
		if (vector >= first_system_vector) {
1189
			/* If out of vectors on large boxen, must share them. */
1190 1191 1192 1193 1194
			offset = (offset + 1) % 8;
			vector = FIRST_DEVICE_VECTOR + offset;
		}
		if (unlikely(current_vector == vector))
			continue;
1195 1196

		if (test_bit(vector, used_vectors))
1197
			goto next;
1198

1199
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1200 1201 1202 1203 1204 1205 1206
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1207
			cpumask_copy(cfg->old_domain, cfg->domain);
1208
		}
1209
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1210 1211
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1212 1213 1214
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1215
	}
1216 1217
	free_cpumask_var(tmp_mask);
	return err;
1218 1219
}

1220 1221
static int
assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1222 1223
{
	int err;
1224 1225 1226
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1227
	err = __assign_irq_vector(irq, cfg, mask);
1228
	spin_unlock_irqrestore(&vector_lock, flags);
1229 1230 1231
	return err;
}

Y
Yinghai Lu 已提交
1232
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1233 1234 1235 1236 1237 1238
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1239
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1240 1241 1242
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1243
	cpumask_clear(cfg->domain);
1244 1245 1246

	if (likely(!cfg->move_in_progress))
		return;
1247
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1248 1249 1250 1251 1252 1253 1254 1255 1256
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1257 1258 1259 1260 1261 1262 1263 1264
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	/* This function must be called with vector_lock held */
	int irq, vector;
	struct irq_cfg *cfg;
1265
	struct irq_desc *desc;
1266 1267

	/* Mark the inuse vectors */
1268 1269
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
1270
		if (!cpumask_test_cpu(cpu, cfg->domain))
1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1282
		if (!cpumask_test_cpu(cpu, cfg->domain))
1283
			per_cpu(vector_irq, cpu)[vector] = -1;
1284
	}
L
Linus Torvalds 已提交
1285
}
1286

1287
static struct irq_chip ioapic_chip;
1288
static struct irq_chip ir_ioapic_chip;
L
Linus Torvalds 已提交
1289

1290 1291 1292
#define IOAPIC_AUTO     -1
#define IOAPIC_EDGE     0
#define IOAPIC_LEVEL    1
L
Linus Torvalds 已提交
1293

1294
#ifdef CONFIG_X86_32
1295 1296
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1297
	int apic, idx, pin;
1298

T
Thomas Gleixner 已提交
1299 1300 1301 1302 1303 1304 1305 1306
	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1307 1308
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1309
	return 0;
1310
}
1311 1312 1313
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1314
	return 1;
1315 1316
}
#endif
1317

Y
Yinghai Lu 已提交
1318
static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
L
Linus Torvalds 已提交
1319
{
Y
Yinghai Lu 已提交
1320

1321
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1322
	    trigger == IOAPIC_LEVEL)
1323
		desc->status |= IRQ_LEVEL;
1324 1325 1326
	else
		desc->status &= ~IRQ_LEVEL;

1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
	if (irq_remapped(irq)) {
		desc->status |= IRQ_MOVE_PCNTXT;
		if (trigger)
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_fasteoi_irq,
						     "fasteoi");
		else
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_edge_irq, "edge");
		return;
	}
1338

1339 1340
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
	    trigger == IOAPIC_LEVEL)
1341
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1342 1343
					      handle_fasteoi_irq,
					      "fasteoi");
1344
	else
1345
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1346
					      handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1347 1348
}

1349 1350 1351
int setup_ioapic_entry(int apic_id, int irq,
		       struct IO_APIC_route_entry *entry,
		       unsigned int destination, int trigger,
1352
		       int polarity, int vector, int pin)
L
Linus Torvalds 已提交
1353
{
1354 1355 1356 1357 1358
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

1359
	if (intr_remapping_enabled) {
I
Ingo Molnar 已提交
1360
		struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
1361 1362 1363 1364 1365 1366
		struct irte irte;
		struct IR_IO_APIC_route_entry *ir_entry =
			(struct IR_IO_APIC_route_entry *) entry;
		int index;

		if (!iommu)
I
Ingo Molnar 已提交
1367
			panic("No mapping iommu for ioapic %d\n", apic_id);
1368 1369 1370

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
I
Ingo Molnar 已提交
1371
			panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
1372 1373 1374 1375

		memset(&irte, 0, sizeof(irte));

		irte.present = 1;
1376
		irte.dst_mode = apic->irq_dest_mode;
1377 1378 1379 1380 1381 1382 1383 1384
		/*
		 * Trigger mode in the IRTE will always be edge, and the
		 * actual level or edge trigger will be setup in the IO-APIC
		 * RTE. This will help simplify level triggered irq migration.
		 * For more details, see the comments above explainig IO-APIC
		 * irq migration in the presence of interrupt-remapping.
		 */
		irte.trigger_mode = 0;
1385
		irte.dlvry_mode = apic->irq_delivery_mode;
1386 1387 1388
		irte.vector = vector;
		irte.dest_id = IRTE_DEST(destination);

1389 1390 1391
		/* Set source-id of interrupt request */
		set_ioapic_sid(&irte, apic_id);

1392 1393 1394 1395 1396 1397
		modify_irte(irq, &irte);

		ir_entry->index2 = (index >> 15) & 0x1;
		ir_entry->zero = 0;
		ir_entry->format = 1;
		ir_entry->index = (index & 0x7fff);
1398 1399 1400 1401 1402
		/*
		 * IO-APIC RTE will be configured with virtual vector.
		 * irq handler will do the explicit EOI to the io-apic.
		 */
		ir_entry->vector = pin;
1403
	} else {
1404 1405
		entry->delivery_mode = apic->irq_delivery_mode;
		entry->dest_mode = apic->irq_dest_mode;
1406
		entry->dest = destination;
1407
		entry->vector = vector;
1408
	}
1409

1410
	entry->mask = 0;				/* enable IRQ */
1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
	entry->trigger = trigger;
	entry->polarity = polarity;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;
	return 0;
}

I
Ingo Molnar 已提交
1422
static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
1423
			      int trigger, int polarity)
1424 1425
{
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
1426
	struct IO_APIC_route_entry entry;
1427
	unsigned int dest;
1428 1429 1430 1431

	if (!IO_APIC_IRQ(irq))
		return;

Y
Yinghai Lu 已提交
1432
	cfg = desc->chip_data;
1433

1434
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1435 1436
		return;

1437
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1438 1439 1440 1441

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
		    "IRQ %d Mode:%i Active:%i)\n",
I
Ingo Molnar 已提交
1442
		    apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
1443 1444 1445
		    irq, trigger, polarity);


I
Ingo Molnar 已提交
1446
	if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
1447
			       dest, trigger, polarity, cfg->vector, pin)) {
1448
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
I
Ingo Molnar 已提交
1449
		       mp_ioapics[apic_id].apicid, pin);
Y
Yinghai Lu 已提交
1450
		__clear_irq_vector(irq, cfg);
1451 1452 1453
		return;
	}

Y
Yinghai Lu 已提交
1454
	ioapic_register_intr(irq, desc, trigger);
Y
Yinghai Lu 已提交
1455
	if (irq < NR_IRQS_LEGACY)
1456 1457
		disable_8259A_irq(irq);

I
Ingo Molnar 已提交
1458
	ioapic_write_entry(apic_id, pin, entry);
1459 1460
}

1461 1462 1463 1464
static struct {
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
} mp_ioapic_routing[MAX_IO_APICS];

1465 1466
static void __init setup_IO_APIC_irqs(void)
{
1467
	int apic_id = 0, pin, idx, irq;
1468
	int notcon = 0;
1469
	struct irq_desc *desc;
Y
Yinghai Lu 已提交
1470
	struct irq_cfg *cfg;
1471
	int node = cpu_to_node(boot_cpu_id);
L
Linus Torvalds 已提交
1472 1473 1474

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1475 1476 1477 1478 1479 1480 1481
#ifdef CONFIG_ACPI
	if (!acpi_disabled && acpi_ioapic) {
		apic_id = mp_find_ioapic(0);
		if (apic_id < 0)
			apic_id = 0;
	}
#endif
1482

1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
	for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
		idx = find_irq_entry(apic_id, pin, mp_INT);
		if (idx == -1) {
			if (!notcon) {
				notcon = 1;
				apic_printk(APIC_VERBOSE,
					KERN_DEBUG " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			} else
				apic_printk(APIC_VERBOSE, " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			continue;
		}
		if (notcon) {
			apic_printk(APIC_VERBOSE,
				" (apicid-pin) not connected\n");
			notcon = 0;
		}
1501

1502
		irq = pin_2_irq(idx, apic_id, pin);
1503

1504 1505 1506 1507 1508 1509 1510
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
				apic->multi_timer_check(apic_id, irq))
			continue;
1511

1512 1513 1514 1515
		desc = irq_to_desc_alloc_node(irq, node);
		if (!desc) {
			printk(KERN_INFO "can not get irq_desc for %d\n", irq);
			continue;
1516
		}
1517 1518
		cfg = desc->chip_data;
		add_pin_to_irq_node(cfg, node, apic_id, pin);
1519 1520 1521 1522
		/*
		 * don't mark it in pin_programmed, so later acpi could
		 * set it correctly when irq < 16
		 */
1523 1524
		setup_IO_APIC_irq(apic_id, pin, irq, desc,
				irq_trigger(idx), irq_polarity(idx));
L
Linus Torvalds 已提交
1525 1526
	}

1527 1528
	if (notcon)
		apic_printk(APIC_VERBOSE,
1529
			" (apicid-pin) not connected\n");
L
Linus Torvalds 已提交
1530 1531 1532
}

/*
1533
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1534
 */
I
Ingo Molnar 已提交
1535
static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
1536
					int vector)
L
Linus Torvalds 已提交
1537 1538 1539
{
	struct IO_APIC_route_entry entry;

1540 1541 1542
	if (intr_remapping_enabled)
		return;

1543
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1544 1545 1546 1547 1548

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1549
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1550
	entry.mask = 0;			/* don't mask IRQ for edge */
1551
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1552
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1553 1554 1555 1556 1557 1558
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1559
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1560
	 */
1561
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1562 1563 1564 1565

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
I
Ingo Molnar 已提交
1566
	ioapic_write_entry(apic_id, pin, entry);
L
Linus Torvalds 已提交
1567 1568
}

1569 1570

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1571 1572 1573 1574 1575 1576 1577
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1578
	struct irq_cfg *cfg;
1579
	struct irq_desc *desc;
1580
	unsigned int irq;
L
Linus Torvalds 已提交
1581 1582 1583 1584

	if (apic_verbosity == APIC_QUIET)
		return;

1585
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1586 1587
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1588
		       mp_ioapics[i].apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1603 1604
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
L
Linus Torvalds 已提交
1605 1606
	spin_unlock_irqrestore(&ioapic_lock, flags);

1607
	printk("\n");
1608
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
L
Linus Torvalds 已提交
1609 1610 1611 1612 1613
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1614
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
L
Linus Torvalds 已提交
1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1643 1644
	printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
			  " Stat Dmod Deli Vect:   \n");
L
Linus Torvalds 已提交
1645 1646 1647 1648

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1649
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1650

1651 1652 1653 1654
		printk(KERN_DEBUG " %02x %03X ",
			i,
			entry.dest
		);
L
Linus Torvalds 已提交
1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
1669 1670 1671 1672 1673
	for_each_irq_desc(irq, desc) {
		struct irq_pin_list *entry;

		cfg = desc->chip_data;
		entry = cfg->irq_2_pin;
1674
		if (!entry)
L
Linus Torvalds 已提交
1675
			continue;
1676
		printk(KERN_DEBUG "IRQ%d ", irq);
1677
		for_each_irq_pin(entry, cfg->irq_2_pin)
L
Linus Torvalds 已提交
1678 1679 1680 1681 1682 1683 1684 1685 1686
			printk("-> %d:%d", entry->apic, entry->pin);
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1687
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1688
{
1689
	int i;
L
Linus Torvalds 已提交
1690 1691 1692 1693

	if (apic_verbosity == APIC_QUIET)
		return;

1694 1695 1696 1697 1698 1699
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		printk(KERN_CONT "%08x", apic_read(base + i*0x10));

	printk(KERN_CONT "\n");
L
Linus Torvalds 已提交
1700 1701
}

1702
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1703
{
1704
	unsigned int i, v, ver, maxlvt;
1705
	u64 icr;
L
Linus Torvalds 已提交
1706 1707 1708 1709

	if (apic_verbosity == APIC_QUIET)
		return;

1710
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1711
		smp_processor_id(), hard_smp_processor_id());
1712
	v = apic_read(APIC_ID);
1713
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1714 1715 1716
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1717
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1718 1719 1720 1721

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1722
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1723 1724 1725 1726 1727
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1728 1729 1730 1731
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1732 1733 1734 1735 1736 1737 1738 1739 1740
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1741 1742
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1743 1744 1745 1746
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1747 1748 1749 1750
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1751
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1752
	printk(KERN_DEBUG "... APIC TMR field:\n");
1753
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1754
	printk(KERN_DEBUG "... APIC IRR field:\n");
1755
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1756

1757 1758
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1759
			apic_write(APIC_ESR, 0);
1760

L
Linus Torvalds 已提交
1761 1762 1763 1764
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1765
	icr = apic_icr_read();
1766 1767
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
L
Linus Torvalds 已提交
1804 1805 1806
	printk("\n");
}

1807
__apicdebuginit(void) print_all_local_APICs(void)
L
Linus Torvalds 已提交
1808
{
1809 1810 1811 1812 1813 1814
	int cpu;

	preempt_disable();
	for_each_online_cpu(cpu)
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
	preempt_enable();
L
Linus Torvalds 已提交
1815 1816
}

1817
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834
{
	unsigned int v;
	unsigned long flags;

	if (apic_verbosity == APIC_QUIET)
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

	spin_lock_irqsave(&i8259A_lock, flags);

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1835 1836
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1837
	v = inb(0xa0) << 8 | inb(0x20);
1838 1839
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1840 1841 1842 1843 1844 1845 1846 1847 1848

	spin_unlock_irqrestore(&i8259A_lock, flags);

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1849 1850 1851
__apicdebuginit(int) print_all_ICs(void)
{
	print_PIC();
1852 1853 1854 1855 1856

	/* don't print out if apic is not there */
	if (!cpu_has_apic || disable_apic)
		return 0;

1857 1858 1859 1860 1861 1862 1863 1864
	print_all_local_APICs();
	print_IO_APIC();

	return 0;
}

fs_initcall(print_all_ICs);

L
Linus Torvalds 已提交
1865

Y
Yinghai Lu 已提交
1866 1867 1868
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1869
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1870 1871
{
	union IO_APIC_reg_01 reg_01;
1872
	int i8259_apic, i8259_pin;
1873
	int apic;
L
Linus Torvalds 已提交
1874 1875 1876 1877 1878
	unsigned long flags;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
1879
	for (apic = 0; apic < nr_ioapics; apic++) {
L
Linus Torvalds 已提交
1880
		spin_lock_irqsave(&ioapic_lock, flags);
1881
		reg_01.raw = io_apic_read(apic, 1);
L
Linus Torvalds 已提交
1882
		spin_unlock_irqrestore(&ioapic_lock, flags);
1883 1884
		nr_ioapic_registers[apic] = reg_01.bits.entries+1;
	}
1885
	for(apic = 0; apic < nr_ioapics; apic++) {
1886 1887
		int pin;
		/* See if any of the pins is in ExtINT mode */
1888
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1889
			struct IO_APIC_route_entry entry;
1890
			entry = ioapic_read_entry(apic, pin);
1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

1939
	/*
1940
	 * If the i8259 is routed through an IOAPIC
1941
	 * Put that IOAPIC in virtual wire mode
1942
	 * so legacy interrupts can be delivered.
1943 1944 1945 1946 1947
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
	 * IOAPIC RTE aswell as interrupt-remapping table entry).
	 * As this gets called during crash dump, keep this simple for now.
1948
	 */
1949
	if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
1950 1951 1952 1953 1954 1955 1956 1957 1958
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1959
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1960
		entry.vector          = 0;
1961
		entry.dest            = read_apic_id();
1962 1963 1964 1965

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1966
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1967
	}
1968

1969 1970 1971
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
1972 1973 1974
	if (cpu_has_apic)
		disconnect_bsp_APIC(!intr_remapping_enabled &&
				ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
1975 1976
}

1977
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */

static void __init setup_ioapic_ids_from_mpc(void)
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
I
Ingo Molnar 已提交
1989
	int apic_id;
L
Linus Torvalds 已提交
1990 1991 1992 1993
	int i;
	unsigned char old_id;
	unsigned long flags;

1994
	if (x86_quirks->setup_ioapic_ids && x86_quirks->setup_ioapic_ids())
1995 1996
		return;

1997 1998 1999 2000
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
2001 2002
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2003
		return;
L
Linus Torvalds 已提交
2004 2005 2006 2007
	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2008
	phys_id_present_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
L
Linus Torvalds 已提交
2009 2010 2011 2012

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
I
Ingo Molnar 已提交
2013
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
L
Linus Torvalds 已提交
2014 2015 2016

		/* Read the register 0 value */
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2017
		reg_00.raw = io_apic_read(apic_id, 0);
L
Linus Torvalds 已提交
2018
		spin_unlock_irqrestore(&ioapic_lock, flags);
2019

I
Ingo Molnar 已提交
2020
		old_id = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2021

I
Ingo Molnar 已提交
2022
		if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2023
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
I
Ingo Molnar 已提交
2024
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2025 2026
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
I
Ingo Molnar 已提交
2027
			mp_ioapics[apic_id].apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2028 2029 2030 2031 2032 2033 2034
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2035
		if (apic->check_apicid_used(phys_id_present_map,
I
Ingo Molnar 已提交
2036
					mp_ioapics[apic_id].apicid)) {
L
Linus Torvalds 已提交
2037
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
I
Ingo Molnar 已提交
2038
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2039 2040 2041 2042 2043 2044 2045 2046
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
I
Ingo Molnar 已提交
2047
			mp_ioapics[apic_id].apicid = i;
L
Linus Torvalds 已提交
2048 2049
		} else {
			physid_mask_t tmp;
2050
			tmp = apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2051 2052
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
I
Ingo Molnar 已提交
2053
					mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2054 2055 2056 2057 2058 2059 2060 2061
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}


		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
I
Ingo Molnar 已提交
2062
		if (old_id != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2063
			for (i = 0; i < mp_irq_entries; i++)
2064 2065
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
I
Ingo Molnar 已提交
2066
						= mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2067 2068 2069 2070

		/*
		 * Read the right value from the MPC table and
		 * write it into the ID register.
2071
		 */
L
Linus Torvalds 已提交
2072 2073
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
I
Ingo Molnar 已提交
2074
			mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2075

I
Ingo Molnar 已提交
2076
		reg_00.bits.ID = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2077
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2078
		io_apic_write(apic_id, 0, reg_00.raw);
2079
		spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2080 2081 2082 2083 2084

		/*
		 * Sanity check
		 */
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2085
		reg_00.raw = io_apic_read(apic_id, 0);
L
Linus Torvalds 已提交
2086
		spin_unlock_irqrestore(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2087
		if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2088 2089 2090 2091 2092
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2093
#endif
L
Linus Torvalds 已提交
2094

2095
int no_timer_check __initdata;
2096 2097 2098 2099 2100 2101 2102 2103

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2104 2105 2106 2107 2108 2109 2110 2111
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2112
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2113 2114
{
	unsigned long t1 = jiffies;
2115
	unsigned long flags;
L
Linus Torvalds 已提交
2116

2117 2118 2119
	if (no_timer_check)
		return 1;

2120
	local_save_flags(flags);
L
Linus Torvalds 已提交
2121 2122 2123
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2124
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2125 2126 2127 2128 2129 2130 2131 2132

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2133 2134

	/* jiffies wrap? */
2135
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2162

2163
static unsigned int startup_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2164 2165 2166
{
	int was_pending = 0;
	unsigned long flags;
2167
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2168 2169

	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
2170
	if (irq < NR_IRQS_LEGACY) {
L
Linus Torvalds 已提交
2171 2172 2173 2174
		disable_8259A_irq(irq);
		if (i8259A_irq_pending(irq))
			was_pending = 1;
	}
2175
	cfg = irq_cfg(irq);
Y
Yinghai Lu 已提交
2176
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
2177 2178 2179 2180 2181
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return was_pending;
}

2182
static int ioapic_retrigger_irq(unsigned int irq)
L
Linus Torvalds 已提交
2183
{
2184 2185 2186 2187 2188

	struct irq_cfg *cfg = irq_cfg(irq);
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
2189
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2190
	spin_unlock_irqrestore(&vector_lock, flags);
2191 2192 2193

	return 1;
}
2194

2195 2196 2197 2198 2199 2200 2201 2202
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2203

2204
#ifdef CONFIG_SMP
2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224
static void send_cleanup_vector(struct irq_cfg *cfg)
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		cfg->move_cleanup_count = 0;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			cfg->move_cleanup_count++;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		cfg->move_cleanup_count = cpumask_weight(cleanup_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2225
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2226 2227 2228 2229 2230
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

2231
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
		if (!irq_remapped(irq))
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

2249 2250 2251
static int
assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask);

2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
/*
 * Either sets desc->affinity to a valid value, and returns
 * ->cpu_mask_to_apicid of that, or returns BAD_APICID and
 * leaves desc->affinity untouched.
 */
static unsigned int
set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask)
{
	struct irq_cfg *cfg;
	unsigned int irq;

	if (!cpumask_intersects(mask, cpu_online_mask))
		return BAD_APICID;

	irq = desc->irq;
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
		return BAD_APICID;

	cpumask_copy(desc->affinity, mask);

	return apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
}

2276
static int
2277 2278 2279 2280 2281 2282
set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int dest;
	unsigned int irq;
2283
	int ret = -1;
2284 2285 2286 2287 2288 2289 2290 2291 2292 2293

	irq = desc->irq;
	cfg = desc->chip_data;

	spin_lock_irqsave(&ioapic_lock, flags);
	dest = set_desc_affinity(desc, mask);
	if (dest != BAD_APICID) {
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, cfg);
2294
		ret = 0;
2295 2296
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);
2297 2298

	return ret;
2299 2300
}

2301
static int
2302 2303 2304 2305 2306 2307
set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
{
	struct irq_desc *desc;

	desc = irq_to_desc(irq);

2308
	return set_ioapic_affinity_irq_desc(desc, mask);
2309
}
2310

2311
#ifdef CONFIG_INTR_REMAP
2312

2313 2314 2315
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
2316 2317
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2318
 *
2319 2320 2321 2322
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
2323
 */
2324
static int
2325
migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2326
{
2327 2328 2329
	struct irq_cfg *cfg;
	struct irte irte;
	unsigned int dest;
Y
Yinghai Lu 已提交
2330
	unsigned int irq;
2331
	int ret = -1;
2332

2333
	if (!cpumask_intersects(mask, cpu_online_mask))
2334
		return ret;
2335

Y
Yinghai Lu 已提交
2336
	irq = desc->irq;
2337
	if (get_irte(irq, &irte))
2338
		return ret;
2339

Y
Yinghai Lu 已提交
2340 2341
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
2342
		return ret;
2343

2344
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2345 2346 2347 2348 2349 2350 2351 2352 2353

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

2354 2355
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2356

2357
	cpumask_copy(desc->affinity, mask);
2358 2359

	return 0;
2360 2361 2362 2363 2364
}

/*
 * Migrates the IRQ destination in the process context.
 */
2365
static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
R
Rusty Russell 已提交
2366
					    const struct cpumask *mask)
2367
{
2368
	return migrate_ioapic_irq_desc(desc, mask);
Y
Yinghai Lu 已提交
2369
}
2370
static int set_ir_ioapic_affinity_irq(unsigned int irq,
R
Rusty Russell 已提交
2371
				       const struct cpumask *mask)
Y
Yinghai Lu 已提交
2372 2373 2374
{
	struct irq_desc *desc = irq_to_desc(irq);

2375
	return set_ir_ioapic_affinity_irq_desc(desc, mask);
2376
}
2377
#else
2378
static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
2379 2380
						   const struct cpumask *mask)
{
2381
	return 0;
2382
}
2383 2384 2385 2386 2387
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2388

2389 2390 2391 2392 2393 2394 2395
	ack_APIC_irq();
	exit_idle();
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2396
		unsigned int irr;
2397 2398 2399 2400
		struct irq_desc *desc;
		struct irq_cfg *cfg;
		irq = __get_cpu_var(vector_irq)[vector];

2401 2402 2403
		if (irq == -1)
			continue;

2404 2405 2406 2407 2408 2409 2410 2411 2412
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
		spin_lock(&desc->lock);
		if (!cfg->move_cleanup_count)
			goto unlock;

2413
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2414 2415
			goto unlock;

2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
2428 2429 2430 2431 2432 2433 2434 2435 2436
		__get_cpu_var(vector_irq)[vector] = -1;
		cfg->move_cleanup_count--;
unlock:
		spin_unlock(&desc->lock);
	}

	irq_exit();
}

Y
Yinghai Lu 已提交
2437
static void irq_complete_move(struct irq_desc **descp)
2438
{
Y
Yinghai Lu 已提交
2439 2440
	struct irq_desc *desc = *descp;
	struct irq_cfg *cfg = desc->chip_data;
2441 2442
	unsigned vector, me;

2443
	if (likely(!cfg->move_in_progress))
2444 2445 2446 2447
		return;

	vector = ~get_irq_regs()->orig_ax;
	me = smp_processor_id();
2448

2449
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2450
		send_cleanup_vector(cfg);
2451 2452
}
#else
Y
Yinghai Lu 已提交
2453
static inline void irq_complete_move(struct irq_desc **descp) {}
2454
#endif
Y
Yinghai Lu 已提交
2455

2456 2457
static void ack_apic_edge(unsigned int irq)
{
Y
Yinghai Lu 已提交
2458 2459 2460
	struct irq_desc *desc = irq_to_desc(irq);

	irq_complete_move(&desc);
2461 2462 2463 2464
	move_native_irq(irq);
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2465 2466
atomic_t irq_mis_count;

2467 2468
static void ack_apic_level(unsigned int irq)
{
Y
Yinghai Lu 已提交
2469
	struct irq_desc *desc = irq_to_desc(irq);
Y
Yinghai Lu 已提交
2470 2471
	unsigned long v;
	int i;
Y
Yinghai Lu 已提交
2472
	struct irq_cfg *cfg;
2473
	int do_unmask_irq = 0;
2474

Y
Yinghai Lu 已提交
2475
	irq_complete_move(&desc);
2476
#ifdef CONFIG_GENERIC_PENDING_IRQ
2477
	/* If we are moving the irq we need to mask it */
Y
Yinghai Lu 已提交
2478
	if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
2479
		do_unmask_irq = 1;
Y
Yinghai Lu 已提交
2480
		mask_IO_APIC_irq_desc(desc);
2481
	}
2482 2483
#endif

Y
Yinghai Lu 已提交
2484
	/*
2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
	 */
Y
Yinghai Lu 已提交
2503 2504
	cfg = desc->chip_data;
	i = cfg->vector;
Y
Yinghai Lu 已提交
2505 2506
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2541 2542
		cfg = desc->chip_data;
		if (!io_apic_level_ack_pending(cfg))
2543
			move_masked_irq(irq);
Y
Yinghai Lu 已提交
2544
		unmask_IO_APIC_irq_desc(desc);
2545
	}
2546

2547
	/* Tail end of version 0x11 I/O APIC bug workaround */
2548 2549 2550
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);
		spin_lock(&ioapic_lock);
Y
Yinghai Lu 已提交
2551 2552
		__mask_and_edge_IO_APIC_irq(cfg);
		__unmask_and_level_IO_APIC_irq(cfg);
2553 2554
		spin_unlock(&ioapic_lock);
	}
Y
Yinghai Lu 已提交
2555
}
2556

2557
#ifdef CONFIG_INTR_REMAP
2558 2559 2560 2561
static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;

2562 2563
	for_each_irq_pin(entry, cfg->irq_2_pin)
		io_apic_eoi(entry->apic, entry->pin);
2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
}

static void
eoi_ioapic_irq(struct irq_desc *desc)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int irq;

	irq = desc->irq;
	cfg = desc->chip_data;

	spin_lock_irqsave(&ioapic_lock, flags);
	__eoi_ioapic_irq(irq, cfg);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

2581 2582
static void ir_ack_apic_edge(unsigned int irq)
{
2583
	ack_APIC_irq();
2584 2585 2586 2587
}

static void ir_ack_apic_level(unsigned int irq)
{
2588 2589 2590 2591
	struct irq_desc *desc = irq_to_desc(irq);

	ack_APIC_irq();
	eoi_ioapic_irq(desc);
2592 2593 2594
}
#endif /* CONFIG_INTR_REMAP */

2595
static struct irq_chip ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2596 2597 2598 2599 2600 2601
	.name		= "IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
	.ack		= ack_apic_edge,
	.eoi		= ack_apic_level,
2602
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2603
	.set_affinity	= set_ioapic_affinity_irq,
2604
#endif
2605
	.retrigger	= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2606 2607
};

2608
static struct irq_chip ir_ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2609 2610 2611 2612
	.name		= "IR-IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
2613
#ifdef CONFIG_INTR_REMAP
2614 2615
	.ack		= ir_ack_apic_edge,
	.eoi		= ir_ack_apic_level,
2616
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2617
	.set_affinity	= set_ir_ioapic_affinity_irq,
2618
#endif
2619 2620 2621
#endif
	.retrigger	= ioapic_retrigger_irq,
};
L
Linus Torvalds 已提交
2622 2623 2624 2625

static inline void init_IO_APIC_traps(void)
{
	int irq;
2626
	struct irq_desc *desc;
2627
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
2640 2641 2642
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2643 2644 2645 2646 2647
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
Y
Yinghai Lu 已提交
2648
			if (irq < NR_IRQS_LEGACY)
L
Linus Torvalds 已提交
2649
				make_8259A_irq(irq);
2650
			else
L
Linus Torvalds 已提交
2651
				/* Strange. Oh, well.. */
2652
				desc->chip = &no_irq_chip;
L
Linus Torvalds 已提交
2653 2654 2655 2656
		}
	}
}

2657 2658 2659
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2660

2661
static void mask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2662 2663 2664 2665
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2666
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2667 2668
}

2669
static void unmask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2670
{
2671
	unsigned long v;
L
Linus Torvalds 已提交
2672

2673
	v = apic_read(APIC_LVT0);
2674
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2675
}
L
Linus Torvalds 已提交
2676

Y
Yinghai Lu 已提交
2677
static void ack_lapic_irq(unsigned int irq)
2678 2679 2680 2681
{
	ack_APIC_irq();
}

2682
static struct irq_chip lapic_chip __read_mostly = {
2683
	.name		= "local-APIC",
2684 2685
	.mask		= mask_lapic_irq,
	.unmask		= unmask_lapic_irq,
2686
	.ack		= ack_lapic_irq,
L
Linus Torvalds 已提交
2687 2688
};

Y
Yinghai Lu 已提交
2689
static void lapic_register_intr(int irq, struct irq_desc *desc)
2690
{
2691
	desc->status &= ~IRQ_LEVEL;
2692 2693 2694 2695
	set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
				      "edge");
}

2696
static void __init setup_nmi(void)
L
Linus Torvalds 已提交
2697 2698
{
	/*
2699
	 * Dirty trick to enable the NMI watchdog ...
L
Linus Torvalds 已提交
2700 2701 2702 2703 2704 2705
	 * We put the 8259A master into AEOI mode and
	 * unmask on all local APICs LVT0 as NMI.
	 *
	 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
	 * is from Maciej W. Rozycki - so we do not have to EOI from
	 * the NMI handler or the timer interrupt.
2706
	 */
L
Linus Torvalds 已提交
2707 2708
	apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");

2709
	enable_NMI_through_LVT0();
L
Linus Torvalds 已提交
2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720

	apic_printk(APIC_VERBOSE, " done.\n");
}

/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2721
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2722
{
2723
	int apic, pin, i;
L
Linus Torvalds 已提交
2724 2725 2726
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2727
	pin  = find_isa_irq_pin(8, mp_INT);
2728 2729 2730 2731
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2732
	apic = find_isa_irq_apic(8, mp_INT);
2733 2734
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2735
		return;
2736
	}
L
Linus Torvalds 已提交
2737

2738
	entry0 = ioapic_read_entry(apic, pin);
2739
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2740 2741 2742 2743 2744

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2745
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2746 2747 2748 2749 2750
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2751
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2768
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2769

2770
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2771 2772
}

Y
Yinghai Lu 已提交
2773
static int disable_timer_pin_1 __initdata;
2774
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2775
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2776 2777 2778 2779
{
	disable_timer_pin_1 = 1;
	return 0;
}
2780
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2781 2782 2783

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2784 2785 2786 2787 2788
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2789 2790
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2791
 */
2792
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2793
{
Y
Yinghai Lu 已提交
2794 2795
	struct irq_desc *desc = irq_to_desc(0);
	struct irq_cfg *cfg = desc->chip_data;
2796
	int node = cpu_to_node(boot_cpu_id);
2797
	int apic1, pin1, apic2, pin2;
2798
	unsigned long flags;
2799
	int no_pin1 = 0;
2800 2801

	local_irq_save(flags);
2802

L
Linus Torvalds 已提交
2803 2804 2805 2806
	/*
	 * get/set the timer IRQ vector:
	 */
	disable_8259A_irq(0);
2807
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2808 2809

	/*
2810 2811 2812 2813 2814 2815 2816
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2817
	 */
2818
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2819
	init_8259A(1);
2820
#ifdef CONFIG_X86_32
Y
Yinghai Lu 已提交
2821 2822 2823 2824 2825 2826 2827
	{
		unsigned int ver;

		ver = apic_read(APIC_LVR);
		ver = GET_APIC_VERSION(ver);
		timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
	}
2828
#endif
L
Linus Torvalds 已提交
2829

2830 2831 2832 2833
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2834

2835 2836
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2837
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2838

2839 2840 2841 2842 2843 2844 2845 2846
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2847 2848
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
2849 2850 2851 2852 2853 2854 2855 2856
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2857 2858 2859 2860
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2861
		if (no_pin1) {
2862
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2863
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2864 2865 2866 2867 2868 2869 2870 2871 2872 2873
		} else {
			/* for edge trigger, setup_IO_APIC_irq already
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
				unmask_IO_APIC_irq_desc(desc);
2874
		}
L
Linus Torvalds 已提交
2875 2876 2877 2878 2879
		if (timer_irq_works()) {
			if (nmi_watchdog == NMI_IO_APIC) {
				setup_nmi();
				enable_8259A_irq(0);
			}
2880 2881
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2882
			goto out;
L
Linus Torvalds 已提交
2883
		}
2884 2885
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2886
		local_irq_disable();
2887
		clear_IO_APIC_pin(apic1, pin1);
2888
		if (!no_pin1)
2889 2890
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2891

2892 2893 2894 2895
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2896 2897 2898
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2899
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2900
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2901
		enable_8259A_irq(0);
L
Linus Torvalds 已提交
2902
		if (timer_irq_works()) {
2903
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2904
			timer_through_8259 = 1;
L
Linus Torvalds 已提交
2905
			if (nmi_watchdog == NMI_IO_APIC) {
2906
				disable_8259A_irq(0);
L
Linus Torvalds 已提交
2907
				setup_nmi();
2908
				enable_8259A_irq(0);
L
Linus Torvalds 已提交
2909
			}
2910
			goto out;
L
Linus Torvalds 已提交
2911 2912 2913 2914
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2915
		local_irq_disable();
2916
		disable_8259A_irq(0);
2917
		clear_IO_APIC_pin(apic2, pin2);
2918
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2919 2920 2921
	}

	if (nmi_watchdog == NMI_IO_APIC) {
2922 2923
		apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
			    "through the IO-APIC - disabling NMI Watchdog!\n");
2924
		nmi_watchdog = NMI_NONE;
L
Linus Torvalds 已提交
2925
	}
2926
#ifdef CONFIG_X86_32
2927
	timer_ack = 0;
2928
#endif
L
Linus Torvalds 已提交
2929

2930 2931
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2932

Y
Yinghai Lu 已提交
2933
	lapic_register_intr(0, desc);
2934
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
L
Linus Torvalds 已提交
2935 2936 2937
	enable_8259A_irq(0);

	if (timer_irq_works()) {
2938
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2939
		goto out;
L
Linus Torvalds 已提交
2940
	}
Y
Yinghai Lu 已提交
2941
	local_irq_disable();
2942
	disable_8259A_irq(0);
2943
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2944
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2945

2946 2947
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2948 2949 2950

	init_8259A(0);
	make_8259A_irq(0);
2951
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2952 2953 2954 2955

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2956
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2957
		goto out;
L
Linus Torvalds 已提交
2958
	}
Y
Yinghai Lu 已提交
2959
	local_irq_disable();
2960
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
2961
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2962
		"report.  Then try booting with the 'noapic' option.\n");
2963 2964
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2965 2966 2967
}

/*
2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2983 2984 2985 2986 2987
 */
#define PIC_IRQS	(1 << PIC_CASCADE_IR)

void __init setup_IO_APIC(void)
{
2988 2989 2990 2991

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
L
Linus Torvalds 已提交
2992

2993
	io_apic_irqs = ~PIC_IRQS;
L
Linus Torvalds 已提交
2994

2995
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
2996
	/*
2997 2998 2999
         * Set up IO-APIC IRQ routing.
         */
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3000 3001
	if (!acpi_ioapic)
		setup_ioapic_ids_from_mpc();
3002
#endif
L
Linus Torvalds 已提交
3003 3004 3005
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
3006
	check_timer();
L
Linus Torvalds 已提交
3007 3008 3009
}

/*
3010 3011
 *      Called after all the initialization is done. If we didnt find any
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
3012
 */
3013

L
Linus Torvalds 已提交
3014 3015
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
3016 3017 3018
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3019 3020 3021 3022 3023 3024 3025 3026
}

late_initcall(io_apic_bug_finalize);

struct sysfs_ioapic_data {
	struct sys_device dev;
	struct IO_APIC_route_entry entry[0];
};
3027
static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
3028

3029
static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
3030 3031 3032 3033
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	int i;
3034

L
Linus Torvalds 已提交
3035 3036
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;
3037 3038
	for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
		*entry = ioapic_read_entry(dev->id, i);
L
Linus Torvalds 已提交
3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049

	return 0;
}

static int ioapic_resume(struct sys_device *dev)
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
3050

L
Linus Torvalds 已提交
3051 3052 3053 3054 3055
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(dev->id, 0);
3056 3057
	if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
		reg_00.bits.ID = mp_ioapics[dev->id].apicid;
L
Linus Torvalds 已提交
3058 3059 3060
		io_apic_write(dev->id, 0, reg_00.raw);
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);
3061
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
3062
		ioapic_write_entry(dev->id, i, entry[i]);
L
Linus Torvalds 已提交
3063 3064 3065 3066 3067

	return 0;
}

static struct sysdev_class ioapic_sysdev_class = {
3068
	.name = "ioapic",
L
Linus Torvalds 已提交
3069 3070 3071 3072 3073 3074
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

static int __init ioapic_init_sysfs(void)
{
3075 3076
	struct sys_device * dev;
	int i, size, error;
L
Linus Torvalds 已提交
3077 3078 3079 3080 3081

	error = sysdev_class_register(&ioapic_sysdev_class);
	if (error)
		return error;

3082
	for (i = 0; i < nr_ioapics; i++ ) {
3083
		size = sizeof(struct sys_device) + nr_ioapic_registers[i]
L
Linus Torvalds 已提交
3084
			* sizeof(struct IO_APIC_route_entry);
3085
		mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
3086 3087 3088 3089 3090
		if (!mp_ioapic_data[i]) {
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
		dev = &mp_ioapic_data[i]->dev;
3091
		dev->id = i;
L
Linus Torvalds 已提交
3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106
		dev->cls = &ioapic_sysdev_class;
		error = sysdev_register(dev);
		if (error) {
			kfree(mp_ioapic_data[i]);
			mp_ioapic_data[i] = NULL;
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
	}

	return 0;
}

device_initcall(ioapic_init_sysfs);

3107
static int nr_irqs_gsi = NR_IRQS_LEGACY;
3108
/*
3109
 * Dynamic irq allocate and deallocation
3110
 */
3111
unsigned int create_irq_nr(unsigned int irq_want, int node)
3112
{
3113
	/* Allocate an unused irq */
3114 3115
	unsigned int irq;
	unsigned int new;
3116
	unsigned long flags;
3117 3118
	struct irq_cfg *cfg_new = NULL;
	struct irq_desc *desc_new = NULL;
Y
Yinghai Lu 已提交
3119 3120

	irq = 0;
3121 3122 3123
	if (irq_want < nr_irqs_gsi)
		irq_want = nr_irqs_gsi;

3124
	spin_lock_irqsave(&vector_lock, flags);
3125
	for (new = irq_want; new < nr_irqs; new++) {
3126
		desc_new = irq_to_desc_alloc_node(new, node);
3127 3128
		if (!desc_new) {
			printk(KERN_INFO "can not get irq_desc for %d\n", new);
3129
			continue;
3130 3131 3132 3133
		}
		cfg_new = desc_new->chip_data;

		if (cfg_new->vector != 0)
3134
			continue;
3135

3136
		desc_new = move_irq_desc(desc_new, node);
3137

3138
		if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
3139 3140 3141 3142
			irq = new;
		break;
	}
	spin_unlock_irqrestore(&vector_lock, flags);
3143

Y
Yinghai Lu 已提交
3144
	if (irq > 0) {
3145
		dynamic_irq_init(irq);
3146 3147 3148
		/* restore it, in case dynamic_irq_init clear it */
		if (desc_new)
			desc_new->chip_data = cfg_new;
3149 3150 3151 3152
	}
	return irq;
}

Y
Yinghai Lu 已提交
3153 3154
int create_irq(void)
{
3155
	int node = cpu_to_node(boot_cpu_id);
3156
	unsigned int irq_want;
3157 3158
	int irq;

3159
	irq_want = nr_irqs_gsi;
3160
	irq = create_irq_nr(irq_want, node);
3161 3162 3163 3164 3165

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3166 3167
}

3168 3169 3170
void destroy_irq(unsigned int irq)
{
	unsigned long flags;
3171 3172
	struct irq_cfg *cfg;
	struct irq_desc *desc;
3173

3174 3175 3176
	/* store it, in case dynamic_irq_cleanup clear it */
	desc = irq_to_desc(irq);
	cfg = desc->chip_data;
3177
	dynamic_irq_cleanup(irq);
3178
	/* connect back irq_cfg */
3179
	desc->chip_data = cfg;
3180

3181
	free_irte(irq);
3182
	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
3183
	__clear_irq_vector(irq, cfg);
3184 3185 3186
	spin_unlock_irqrestore(&vector_lock, flags);
}

3187
/*
S
Simon Arlott 已提交
3188
 * MSI message composition
3189 3190
 */
#ifdef CONFIG_PCI_MSI
3191
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
3192
{
3193 3194
	struct irq_cfg *cfg;
	int err;
3195 3196
	unsigned dest;

J
Jan Beulich 已提交
3197 3198 3199
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3200
	cfg = irq_cfg(irq);
3201
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3202 3203
	if (err)
		return err;
3204

3205
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3206

3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217
	if (irq_remapped(irq)) {
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

		memset (&irte, 0, sizeof(irte));

		irte.present = 1;
3218
		irte.dst_mode = apic->irq_dest_mode;
3219
		irte.trigger_mode = 0; /* edge */
3220
		irte.dlvry_mode = apic->irq_delivery_mode;
3221 3222 3223
		irte.vector = cfg->vector;
		irte.dest_id = IRTE_DEST(dest);

3224 3225 3226
		/* Set source-id of interrupt request */
		set_msi_sid(&irte, pdev);

3227 3228 3229 3230 3231 3232 3233 3234
		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
3235
	} else {
3236 3237 3238 3239 3240 3241
		if (x2apic_enabled())
			msg->address_hi = MSI_ADDR_BASE_HI |
					  MSI_ADDR_EXT_DEST_ID(dest);
		else
			msg->address_hi = MSI_ADDR_BASE_HI;

3242 3243
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3244
			((apic->irq_dest_mode == 0) ?
3245 3246
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3247
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3248 3249 3250
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3251

3252 3253 3254
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3255
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3256 3257 3258 3259
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3260
	return err;
3261 3262
}

3263
#ifdef CONFIG_SMP
3264
static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3265
{
Y
Yinghai Lu 已提交
3266
	struct irq_desc *desc = irq_to_desc(irq);
3267
	struct irq_cfg *cfg;
3268 3269 3270
	struct msi_msg msg;
	unsigned int dest;

3271 3272
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3273
		return -1;
3274

Y
Yinghai Lu 已提交
3275
	cfg = desc->chip_data;
3276

Y
Yinghai Lu 已提交
3277
	read_msi_msg_desc(desc, &msg);
3278 3279

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3280
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3281 3282 3283
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

Y
Yinghai Lu 已提交
3284
	write_msi_msg_desc(desc, &msg);
3285 3286

	return 0;
3287
}
3288 3289 3290 3291 3292
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3293
static int
3294
ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3295
{
Y
Yinghai Lu 已提交
3296
	struct irq_desc *desc = irq_to_desc(irq);
3297
	struct irq_cfg *cfg = desc->chip_data;
3298 3299 3300 3301
	unsigned int dest;
	struct irte irte;

	if (get_irte(irq, &irte))
3302
		return -1;
3303

3304 3305
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3306
		return -1;
3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
3321 3322
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
3323 3324

	return 0;
3325
}
Y
Yinghai Lu 已提交
3326

3327
#endif
3328
#endif /* CONFIG_SMP */
3329

3330 3331 3332 3333 3334 3335 3336 3337
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
	.name		= "PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
3338
	.ack		= ack_apic_edge,
3339 3340 3341 3342
#ifdef CONFIG_SMP
	.set_affinity	= set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
3343 3344
};

3345 3346 3347 3348
static struct irq_chip msi_ir_chip = {
	.name		= "IR-PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
3349
#ifdef CONFIG_INTR_REMAP
3350
	.ack		= ir_ack_apic_edge,
3351 3352
#ifdef CONFIG_SMP
	.set_affinity	= ir_set_msi_irq_affinity,
3353
#endif
3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378
#endif
	.retrigger	= ioapic_retrigger_irq,
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3379
		       pci_name(dev));
3380 3381 3382 3383
		return -ENOSPC;
	}
	return index;
}
3384

Y
Yinghai Lu 已提交
3385
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3386 3387 3388 3389 3390 3391 3392 3393
{
	int ret;
	struct msi_msg msg;

	ret = msi_compose_msg(dev, irq, &msg);
	if (ret < 0)
		return ret;

Y
Yinghai Lu 已提交
3394
	set_irq_msi(irq, msidesc);
3395 3396
	write_msi_msg(irq, &msg);

3397 3398 3399 3400 3401 3402 3403 3404 3405
	if (irq_remapped(irq)) {
		struct irq_desc *desc = irq_to_desc(irq);
		/*
		 * irq migration in process context
		 */
		desc->status |= IRQ_MOVE_PCNTXT;
		set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
	} else
		set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
3406

Y
Yinghai Lu 已提交
3407 3408
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3409 3410 3411
	return 0;
}

3412 3413
int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
{
3414 3415
	unsigned int irq;
	int ret, sub_handle;
3416
	struct msi_desc *msidesc;
3417
	unsigned int irq_want;
3418
	struct intel_iommu *iommu = NULL;
3419
	int index = 0;
3420
	int node;
3421

3422 3423 3424 3425
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3426
	node = dev_to_node(&dev->dev);
3427
	irq_want = nr_irqs_gsi;
3428
	sub_handle = 0;
3429
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3430
		irq = create_irq_nr(irq_want, node);
3431 3432
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3433
		irq_want = irq + 1;
3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
3461
		ret = setup_msi_irq(dev, msidesc, irq);
3462 3463 3464 3465 3466
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3467 3468

error:
3469 3470
	destroy_irq(irq);
	return ret;
3471 3472
}

3473 3474
void arch_teardown_msi_irq(unsigned int irq)
{
3475
	destroy_irq(irq);
3476 3477
}

3478
#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
3479
#ifdef CONFIG_SMP
3480
static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3481
{
Y
Yinghai Lu 已提交
3482
	struct irq_desc *desc = irq_to_desc(irq);
3483 3484 3485 3486
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3487 3488
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3489
		return -1;
3490

Y
Yinghai Lu 已提交
3491
	cfg = desc->chip_data;
3492 3493 3494 3495 3496 3497 3498 3499 3500

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	dmar_msi_write(irq, &msg);
3501 3502

	return 0;
3503
}
Y
Yinghai Lu 已提交
3504

3505 3506
#endif /* CONFIG_SMP */

3507
static struct irq_chip dmar_msi_type = {
3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521
	.name = "DMAR_MSI",
	.unmask = dmar_msi_unmask,
	.mask = dmar_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = dmar_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3522

3523 3524 3525 3526 3527 3528 3529 3530 3531 3532
	ret = msi_compose_msg(NULL, irq, &msg);
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
		"edge");
	return 0;
}
#endif

3533 3534 3535
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3536
static int hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3537
{
Y
Yinghai Lu 已提交
3538
	struct irq_desc *desc = irq_to_desc(irq);
3539 3540 3541 3542
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3543 3544
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3545
		return -1;
3546

Y
Yinghai Lu 已提交
3547
	cfg = desc->chip_data;
3548 3549 3550 3551 3552 3553 3554 3555 3556

	hpet_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	hpet_msi_write(irq, &msg);
3557 3558

	return 0;
3559
}
Y
Yinghai Lu 已提交
3560

3561 3562
#endif /* CONFIG_SMP */

3563
static struct irq_chip hpet_msi_type = {
3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577
	.name = "HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = hpet_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_hpet_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3578
	struct irq_desc *desc = irq_to_desc(irq);
3579 3580 3581 3582 3583 3584

	ret = msi_compose_msg(NULL, irq, &msg);
	if (ret < 0)
		return ret;

	hpet_msi_write(irq, &msg);
3585
	desc->status |= IRQ_MOVE_PCNTXT;
3586 3587
	set_irq_chip_and_handler_name(irq, &hpet_msi_type, handle_edge_irq,
		"edge");
Y
Yinghai Lu 已提交
3588

3589 3590 3591 3592
	return 0;
}
#endif

3593
#endif /* CONFIG_PCI_MSI */
3594 3595 3596 3597 3598 3599 3600
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3601
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3602
{
3603 3604
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3605

3606
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3607
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3608

3609
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3610
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3611

3612
	write_ht_irq_msg(irq, &msg);
3613 3614
}

3615
static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
3616
{
Y
Yinghai Lu 已提交
3617
	struct irq_desc *desc = irq_to_desc(irq);
3618
	struct irq_cfg *cfg;
3619 3620
	unsigned int dest;

3621 3622
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3623
		return -1;
3624

Y
Yinghai Lu 已提交
3625
	cfg = desc->chip_data;
3626

3627
	target_ht_irq(irq, dest, cfg->vector);
3628 3629

	return 0;
3630
}
Y
Yinghai Lu 已提交
3631

3632 3633
#endif

3634
static struct irq_chip ht_irq_chip = {
3635 3636 3637
	.name		= "PCI-HT",
	.mask		= mask_ht_irq,
	.unmask		= unmask_ht_irq,
3638
	.ack		= ack_apic_edge,
3639 3640 3641 3642 3643 3644 3645 3646
#ifdef CONFIG_SMP
	.set_affinity	= set_ht_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3647 3648
	struct irq_cfg *cfg;
	int err;
3649

J
Jan Beulich 已提交
3650 3651 3652
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3653
	cfg = irq_cfg(irq);
3654
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3655
	if (!err) {
3656
		struct ht_irq_msg msg;
3657 3658
		unsigned dest;

3659 3660
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3661

3662
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3663

3664 3665
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3666
			HT_IRQ_LOW_DEST_ID(dest) |
3667
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3668
			((apic->irq_dest_mode == 0) ?
3669 3670 3671
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3672
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3673 3674 3675 3676
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3677
		write_ht_irq_msg(irq, &msg);
3678

3679 3680
		set_irq_chip_and_handler_name(irq, &ht_irq_chip,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3681 3682

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3683
	}
3684
	return err;
3685 3686 3687
}
#endif /* CONFIG_HT_IRQ */

N
Nick Piggin 已提交
3688
#ifdef CONFIG_X86_UV
3689 3690 3691 3692 3693 3694 3695
/*
 * Re-target the irq to the specified CPU and enable the specified MMR located
 * on the specified blade to allow the sending of MSIs to the specified CPU.
 */
int arch_enable_uv_irq(char *irq_name, unsigned int irq, int cpu, int mmr_blade,
		       unsigned long mmr_offset)
{
3696
	const struct cpumask *eligible_cpu = cpumask_of(cpu);
3697 3698 3699 3700 3701 3702 3703
	struct irq_cfg *cfg;
	int mmr_pnode;
	unsigned long mmr_value;
	struct uv_IO_APIC_route_entry *entry;
	unsigned long flags;
	int err;

3704 3705
	BUILD_BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));

Y
Yinghai Lu 已提交
3706 3707
	cfg = irq_cfg(irq);

3708
	err = assign_irq_vector(irq, cfg, eligible_cpu);
3709 3710 3711 3712 3713 3714 3715 3716 3717 3718
	if (err != 0)
		return err;

	spin_lock_irqsave(&vector_lock, flags);
	set_irq_chip_and_handler_name(irq, &uv_irq_chip, handle_percpu_irq,
				      irq_name);
	spin_unlock_irqrestore(&vector_lock, flags);

	mmr_value = 0;
	entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
3719 3720 3721 3722 3723 3724 3725
	entry->vector		= cfg->vector;
	entry->delivery_mode	= apic->irq_delivery_mode;
	entry->dest_mode	= apic->irq_dest_mode;
	entry->polarity		= 0;
	entry->trigger		= 0;
	entry->mask		= 0;
	entry->dest		= apic->cpu_mask_to_apicid(eligible_cpu);
3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742

	mmr_pnode = uv_blade_to_pnode(mmr_blade);
	uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);

	return irq;
}

/*
 * Disable the specified MMR located on the specified blade so that MSIs are
 * longer allowed to be sent.
 */
void arch_disable_uv_irq(int mmr_blade, unsigned long mmr_offset)
{
	unsigned long mmr_value;
	struct uv_IO_APIC_route_entry *entry;
	int mmr_pnode;

3743 3744
	BUILD_BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));

3745 3746 3747 3748 3749 3750 3751 3752 3753
	mmr_value = 0;
	entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
	entry->mask = 1;

	mmr_pnode = uv_blade_to_pnode(mmr_blade);
	uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
}
#endif /* CONFIG_X86_64 */

3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765
int __init io_apic_get_redir_entries (int ioapic)
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.entries;
}

3766
void __init probe_nr_irqs_gsi(void)
3767
{
3768 3769
	int nr = 0;

3770 3771
	nr = acpi_probe_gsi();
	if (nr > nr_irqs_gsi) {
3772
		nr_irqs_gsi = nr;
3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785
	} else {
		/* for acpi=off or acpi is not compiled in */
		int idx;

		nr = 0;
		for (idx = 0; idx < nr_ioapics; idx++)
			nr += io_apic_get_redir_entries(idx) + 1;

		if (nr > nr_irqs_gsi)
			nr_irqs_gsi = nr;
	}

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3786 3787
}

Y
Yinghai Lu 已提交
3788 3789 3790 3791 3792
#ifdef CONFIG_SPARSE_IRQ
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3793 3794
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3795

Y
Yinghai Lu 已提交
3796 3797 3798 3799 3800 3801 3802 3803
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3804 3805 3806 3807 3808 3809
		nr_irqs = nr;

	return 0;
}
#endif

3810 3811
static int __io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3812 3813 3814 3815
{
	struct irq_desc *desc;
	struct irq_cfg *cfg;
	int node;
3816 3817
	int ioapic, pin;
	int trigger, polarity;
3818

3819
	ioapic = irq_attr->ioapic;
3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836
	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
			ioapic);
		return -EINVAL;
	}

	if (dev)
		node = dev_to_node(dev);
	else
		node = cpu_to_node(boot_cpu_id);

	desc = irq_to_desc_alloc_node(irq, node);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc %d\n", irq);
		return 0;
	}

3837 3838 3839 3840
	pin = irq_attr->ioapic_pin;
	trigger = irq_attr->trigger;
	polarity = irq_attr->polarity;

3841 3842 3843 3844 3845 3846 3847 3848
	/*
	 * IRQs < 16 are already in the irq_2_pin[] map
	 */
	if (irq >= NR_IRQS_LEGACY) {
		cfg = desc->chip_data;
		add_pin_to_irq_node(cfg, node, ioapic, pin);
	}

3849
	setup_IO_APIC_irq(ioapic, pin, irq, desc, trigger, polarity);
3850 3851 3852 3853

	return 0;
}

3854 3855
int io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3856
{
3857
	int ioapic, pin;
3858 3859 3860 3861 3862
	/*
	 * Avoid pin reprogramming.  PRTs typically include entries
	 * with redundant pin->gsi mappings (but unique PCI devices);
	 * we only program the IOAPIC on the first.
	 */
3863 3864
	ioapic = irq_attr->ioapic;
	pin = irq_attr->ioapic_pin;
3865 3866 3867 3868 3869 3870 3871
	if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
		pr_debug("Pin %d-%d already programmed\n",
			 mp_ioapics[ioapic].apicid, pin);
		return 0;
	}
	set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);

3872
	return __io_apic_set_pci_routing(dev, irq, irq_attr);
3873 3874
}

L
Linus Torvalds 已提交
3875
/* --------------------------------------------------------------------------
3876
                          ACPI-based IOAPIC Configuration
L
Linus Torvalds 已提交
3877 3878
   -------------------------------------------------------------------------- */

L
Len Brown 已提交
3879
#ifdef CONFIG_ACPI
L
Linus Torvalds 已提交
3880

3881
#ifdef CONFIG_X86_32
3882
int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3883 3884 3885 3886 3887 3888 3889 3890
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3891 3892
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3893
	 * supports up to 16 on one shared APIC bus.
3894
	 *
L
Linus Torvalds 已提交
3895 3896 3897 3898 3899
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3900
		apic_id_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
L
Linus Torvalds 已提交
3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(ioapic, 0);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3913
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3914 3915
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3916
	if (apic->check_apicid_used(apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3917 3918

		for (i = 0; i < get_physical_broadcast(); i++) {
3919
			if (!apic->check_apicid_used(apic_id_map, i))
L
Linus Torvalds 已提交
3920 3921 3922 3923 3924 3925 3926 3927 3928 3929
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3930
	}
L
Linus Torvalds 已提交
3931

3932
	tmp = apic->apicid_to_cpu_present(apic_id);
L
Linus Torvalds 已提交
3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

		spin_lock_irqsave(&ioapic_lock, flags);
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);

		/* Sanity check */
3944 3945 3946 3947
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
3948 3949 3950 3951 3952 3953 3954
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
3955
#endif
L
Linus Torvalds 已提交
3956

3957
int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.version;
}

3969 3970 3971 3972 3973 3974 3975 3976
int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
{
	int i;

	if (skip_ioapic_setup)
		return -1;

	for (i = 0; i < mp_irq_entries; i++)
3977 3978
		if (mp_irqs[i].irqtype == mp_INT &&
		    mp_irqs[i].srcbusirq == bus_irq)
3979 3980 3981 3982 3983 3984 3985 3986 3987
			break;
	if (i >= mp_irq_entries)
		return -1;

	*trigger = irq_trigger(i);
	*polarity = irq_polarity(i);
	return 0;
}

L
Len Brown 已提交
3988
#endif /* CONFIG_ACPI */
3989

3990 3991 3992
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3993
 * so mask in all cases should simply be apic->target_cpus()
3994 3995 3996 3997
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
3998
	int pin, ioapic = 0, irq, irq_entry;
3999
	struct irq_desc *desc;
4000
	const struct cpumask *mask;
4001 4002 4003 4004

	if (skip_ioapic_setup == 1)
		return;

4005 4006 4007 4008 4009 4010 4011
#ifdef CONFIG_ACPI
	if (!acpi_disabled && acpi_ioapic) {
		ioapic = mp_find_ioapic(0);
		if (ioapic < 0)
			ioapic = 0;
	}
#endif
4012

4013 4014 4015 4016 4017
	for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
4018

4019
		desc = irq_to_desc(irq);
4020

4021 4022 4023 4024 4025 4026 4027 4028
		/*
		 * Honour affinities which have been set in early boot
		 */
		if (desc->status &
		    (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
			mask = desc->affinity;
		else
			mask = apic->target_cpus();
4029

4030 4031 4032 4033
		if (intr_remapping_enabled)
			set_ir_ioapic_affinity_irq_desc(desc, mask);
		else
			set_ioapic_affinity_irq_desc(desc, mask);
4034
	}
4035

4036 4037 4038
}
#endif

4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

static struct resource * __init ioapic_setup_resources(void)
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

	if (mem != NULL) {
		mem += sizeof(struct resource) * nr_ioapics;

		for (i = 0; i < nr_ioapics; i++) {
			res[i].name = mem;
			res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
			sprintf(mem,  "IOAPIC %u", i);
			mem += IOAPIC_RESOURCE_NAME_SIZE;
		}
	}

	ioapic_resources = res;

	return res;
}

4075 4076 4077
void __init ioapic_init_mappings(void)
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
4078
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
4079
	int i;
4080

4081
	ioapic_res = ioapic_setup_resources();
4082 4083
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
4084
			ioapic_phys = mp_ioapics[i].apicaddr;
4085
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
4086 4087 4088 4089 4090 4091 4092 4093 4094
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
4095
#endif
4096
		} else {
4097
#ifdef CONFIG_X86_32
4098
fake_ioapic_page:
4099
#endif
4100
			ioapic_phys = (unsigned long)
4101
				alloc_bootmem_pages(PAGE_SIZE);
4102 4103 4104
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
4105 4106 4107
		apic_printk(APIC_VERBOSE,
			    "mapped IOAPIC to %08lx (%08lx)\n",
			    __fix_to_virt(idx), ioapic_phys);
4108
		idx++;
4109 4110 4111 4112 4113 4114

		if (ioapic_res != NULL) {
			ioapic_res->start = ioapic_phys;
			ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
			ioapic_res++;
		}
4115 4116 4117
	}
}

4118 4119 4120 4121 4122 4123
static int __init ioapic_insert_resources(void)
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
4124 4125 4126 4127 4128 4129
		if (nr_ioapics > 0) {
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
			return -1;
		}
		return 0;
4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}

	return 0;
}

/* Insert the IO APIC resources after PCI initialization has occured to handle
 * IO APICS that are mapped in on a BAR in PCI space. */
late_initcall(ioapic_insert_resources);