io_apic.c 91.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
33
#include <linux/syscore_ops.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39
#include <linux/slab.h>
40 41
#include <linux/bootmem.h>
#include <linux/dmar.h>
42
#include <linux/hpet.h>
43

44
#include <asm/idle.h>
L
Linus Torvalds 已提交
45 46
#include <asm/io.h>
#include <asm/smp.h>
47
#include <asm/cpu.h>
L
Linus Torvalds 已提交
48
#include <asm/desc.h>
49 50 51
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
52
#include <asm/timer.h>
53
#include <asm/i8259.h>
54
#include <asm/msidef.h>
55
#include <asm/hypertransport.h>
56
#include <asm/setup.h>
57
#include <asm/irq_remapping.h>
58
#include <asm/hpet.h>
59
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
60

I
Ingo Molnar 已提交
61
#include <asm/apic.h>
L
Linus Torvalds 已提交
62

63
#define __apicdebuginit(type) static type __init
64

65 66 67 68 69 70 71 72 73 74
#define	for_each_ioapic(idx)		\
	for ((idx) = 0; (idx) < nr_ioapics; (idx)++)
#define	for_each_ioapic_reverse(idx)	\
	for ((idx) = nr_ioapics - 1; (idx) >= 0; (idx)--)
#define	for_each_pin(idx, pin)		\
	for ((pin) = 0; (pin) < ioapics[(idx)].nr_registers; (pin)++)
#define	for_each_ioapic_pin(idx, pin)	\
	for_each_ioapic((idx))		\
		for_each_pin((idx), (pin))

75 76
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
77

L
Linus Torvalds 已提交
78
/*
79 80
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
81 82 83
 */
int sis_apic_bug = -1;

84 85
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
Y
Yinghai Lu 已提交
86

S
Suresh Siddha 已提交
87 88 89 90 91
static struct ioapic {
	/*
	 * # of IRQ routing registers
	 */
	int nr_registers;
92 93 94 95
	/*
	 * Saved state during suspend/resume, or while enabling intr-remap.
	 */
	struct IO_APIC_route_entry *saved_registers;
96 97
	/* I/O APIC config */
	struct mpc_ioapic mp_config;
98 99
	/* IO APIC gsi routing info */
	struct mp_ioapic_gsi  gsi_config;
100
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
S
Suresh Siddha 已提交
101
} ioapics[MAX_IO_APICS];
L
Linus Torvalds 已提交
102

103
#define mpc_ioapic_ver(ioapic_idx)	ioapics[ioapic_idx].mp_config.apicver
104

105
int mpc_ioapic_id(int ioapic_idx)
106
{
107
	return ioapics[ioapic_idx].mp_config.apicid;
108 109
}

110
unsigned int mpc_ioapic_addr(int ioapic_idx)
111
{
112
	return ioapics[ioapic_idx].mp_config.apicaddr;
113 114
}

115
struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
116
{
117
	return &ioapics[ioapic_idx].gsi_config;
118
}
119

120
int nr_ioapics;
121

122 123
/* The one past the highest gsi number used */
u32 gsi_top;
124

125
/* MP IRQ source entries */
126
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
127 128 129 130

/* # of MP IRQ source entries */
int mp_irq_entries;

131
#ifdef CONFIG_EISA
132 133 134 135 136
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
137 138
int skip_ioapic_setup;

139 140 141 142
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
143 144 145 146 147 148 149 150
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

151
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
152 153
{
	/* disable IO-APIC */
154
	disable_ioapic_support();
Y
Yinghai Lu 已提交
155 156 157
	return 0;
}
early_param("noapic", parse_noapic);
158

159 160
static int io_apic_setup_irq_pin(unsigned int irq, int node,
				 struct io_apic_irq_attr *attr);
161

162 163 164 165 166 167 168 169 170 171 172
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
173
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
174 175 176
			return;
	}

177
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
178 179 180 181
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

182 183 184 185 186
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

T
Thomas Gleixner 已提交
187
static struct irq_pin_list *alloc_irq_pin_list(int node)
188
{
189
	return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
190 191
}

192

Y
Yinghai Lu 已提交
193
/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
194
static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
Y
Yinghai Lu 已提交
195

196
int __init arch_early_irq_init(void)
197
{
198
	struct irq_cfg *cfg;
199
	int count, node, i;
T
Thomas Gleixner 已提交
200

201
	if (!legacy_pic->nr_legacy_irqs)
202 203
		io_apic_irqs = ~0UL;

204
	for_each_ioapic(i) {
205
		ioapics[i].saved_registers =
206
			kzalloc(sizeof(struct IO_APIC_route_entry) *
S
Suresh Siddha 已提交
207
				ioapics[i].nr_registers, GFP_KERNEL);
208
		if (!ioapics[i].saved_registers)
209 210 211
			pr_err("IOAPIC %d: suspend/resume impossible!\n", i);
	}

212 213
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
214
	node = cpu_to_node(0);
215

216
	for (i = 0; i < count; i++) {
217
		irq_set_chip_data(i, &cfg[i]);
218 219
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
220 221
		/*
		 * For legacy IRQ's, start with assigning irq0 to irq15 to
222
		 * IRQ0_VECTOR to IRQ15_VECTOR for all cpu's.
223
		 */
224
		if (i < legacy_pic->nr_legacy_irqs) {
225
			cfg[i].vector = IRQ0_VECTOR + i;
226
			cpumask_setall(cfg[i].domain);
227
		}
228
	}
229 230

	return 0;
231
}
232

233
static inline struct irq_cfg *irq_cfg(unsigned int irq)
234
{
235
	return irq_get_chip_data(irq);
236
}
T
Thomas Gleixner 已提交
237

238
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
239
{
240
	struct irq_cfg *cfg;
241

242
	cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
243 244
	if (!cfg)
		return NULL;
245
	if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
246
		goto out_cfg;
247
	if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
248
		goto out_domain;
249
	return cfg;
250 251 252 253 254
out_domain:
	free_cpumask_var(cfg->domain);
out_cfg:
	kfree(cfg);
	return NULL;
255 256
}

257
static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
258
{
259 260
	if (!cfg)
		return;
261
	irq_set_chip_data(at, NULL);
262 263 264 265 266 267 268 269 270 271 272 273 274
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
}

static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
{
	int res = irq_alloc_desc_at(at, node);
	struct irq_cfg *cfg;

	if (res < 0) {
		if (res != -EEXIST)
			return NULL;
275
		cfg = irq_cfg(at);
276 277 278 279
		if (cfg)
			return cfg;
	}

280
	cfg = alloc_irq_cfg(at, node);
281
	if (cfg)
282
		irq_set_chip_data(at, cfg);
283 284 285 286 287
	else
		irq_free_desc(at);
	return cfg;
}

L
Linus Torvalds 已提交
288 289 290 291
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
292 293
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
294 295 296 297 298
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
299
		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
L
Linus Torvalds 已提交
300 301
}

302
void io_apic_eoi(unsigned int apic, unsigned int vector)
303 304 305 306 307
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

308
unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
L
Linus Torvalds 已提交
309 310 311 312 313 314
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

315
void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
316 317
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
318

L
Linus Torvalds 已提交
319 320 321 322 323 324 325 326 327 328
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
329
void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
330
{
331
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
332 333 334

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
335 336 337
	writel(value, &io_apic->data);
}

338 339 340 341 342
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

343 344 345 346 347 348
static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;

	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
349

350 351 352
	return eu.entry;
}

353 354 355 356
static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
357

358
	raw_spin_lock_irqsave(&ioapic_lock, flags);
359
	eu.entry = __ioapic_read_entry(apic, pin);
360
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
361

362 363 364
	return eu.entry;
}

365 366 367 368 369 370
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
371
static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
372
{
373 374
	union entry_union eu = {{0, 0}};

375
	eu.entry = e;
376 377
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
378 379
}

380
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
381 382
{
	unsigned long flags;
383

384
	raw_spin_lock_irqsave(&ioapic_lock, flags);
385
	__ioapic_write_entry(apic, pin, e);
386
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
387 388 389 390 391 392 393 394 395 396 397 398
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

399
	raw_spin_lock_irqsave(&ioapic_lock, flags);
400 401
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
402
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
403 404
}

L
Linus Torvalds 已提交
405 406 407 408 409
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
410
static int __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
411
{
412
	struct irq_pin_list **last, *entry;
413

414 415 416
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
417
		if (entry->apic == apic && entry->pin == pin)
418
			return 0;
419
		last = &entry->next;
L
Linus Torvalds 已提交
420
	}
421

T
Thomas Gleixner 已提交
422
	entry = alloc_irq_pin_list(node);
423
	if (!entry) {
424 425
		pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
		       node, apic, pin);
426
		return -ENOMEM;
427
	}
L
Linus Torvalds 已提交
428 429
	entry->apic = apic;
	entry->pin = pin;
430

431
	*last = entry;
432 433 434 435 436
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
T
Thomas Gleixner 已提交
437
	if (__add_pin_to_irq_node(cfg, node, apic, pin))
438
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
439 440 441 442 443
}

/*
 * Reroute an IRQ to a different pin.
 */
444
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
445 446
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
447
{
448
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
449

450
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
451 452 453
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
454
			/* every one is different, right? */
455
			return;
456
		}
L
Linus Torvalds 已提交
457
	}
458

459 460
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
461 462
}

463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

478 479 480
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
481 482
{
	struct irq_pin_list *entry;
483

484 485 486 487
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

488
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
489
{
490 491 492 493 494
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
495

496
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
497
	readl(&io_apic->data);
L
Linus Torvalds 已提交
498 499
}

T
Thomas Gleixner 已提交
500
static void mask_ioapic(struct irq_cfg *cfg)
501
{
T
Thomas Gleixner 已提交
502 503 504
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
505
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
506
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
507
}
L
Linus Torvalds 已提交
508

509
static void mask_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
510
{
511
	mask_ioapic(data->chip_data);
T
Thomas Gleixner 已提交
512
}
Y
Yinghai Lu 已提交
513

T
Thomas Gleixner 已提交
514 515 516
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
517 518
}

T
Thomas Gleixner 已提交
519
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
520 521 522
{
	unsigned long flags;

523
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
524
	__unmask_ioapic(cfg);
525
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
526 527
}

528
static void unmask_ioapic_irq(struct irq_data *data)
Y
Yinghai Lu 已提交
529
{
530
	unmask_ioapic(data->chip_data);
Y
Yinghai Lu 已提交
531 532
}

533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
 */
549
void native_eoi_ioapic_pin(int apic, int pin, int vector)
550 551
{
	if (mpc_ioapic_ver(apic) >= 0x20) {
552
		io_apic_eoi(apic, vector);
553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
	} else {
		struct IO_APIC_route_entry entry, entry1;

		entry = entry1 = __ioapic_read_entry(apic, pin);

		/*
		 * Mask the entry and change the trigger mode to edge.
		 */
		entry1.mask = 1;
		entry1.trigger = IOAPIC_EDGE;

		__ioapic_write_entry(apic, pin, entry1);

		/*
		 * Restore the previous level triggered entry.
		 */
		__ioapic_write_entry(apic, pin, entry);
	}
}

573
void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
574 575 576 577 578 579
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin)
580 581
		x86_io_apic_ops.eoi_ioapic_pin(entry->apic, entry->pin,
					       cfg->vector);
582 583 584
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
585 586 587
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
588

L
Linus Torvalds 已提交
589
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
590
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
591 592
	if (entry.delivery_mode == dest_SMI)
		return;
593

L
Linus Torvalds 已提交
594
	/*
595 596 597 598 599 600 601 602 603 604
	 * Make sure the entry is masked and re-read the contents to check
	 * if it is a level triggered pin and if the remote-IRR is set.
	 */
	if (!entry.mask) {
		entry.mask = 1;
		ioapic_write_entry(apic, pin, entry);
		entry = ioapic_read_entry(apic, pin);
	}

	if (entry.irr) {
605 606
		unsigned long flags;

607 608 609 610 611 612 613 614 615 616
		/*
		 * Make sure the trigger mode is set to level. Explicit EOI
		 * doesn't clear the remote-IRR if the trigger mode is not
		 * set to level.
		 */
		if (!entry.trigger) {
			entry.trigger = IOAPIC_LEVEL;
			ioapic_write_entry(apic, pin, entry);
		}

617
		raw_spin_lock_irqsave(&ioapic_lock, flags);
618
		x86_io_apic_ops.eoi_ioapic_pin(apic, pin, entry.vector);
619
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
620 621 622 623 624
	}

	/*
	 * Clear the rest of the bits in the IO-APIC RTE except for the mask
	 * bit.
L
Linus Torvalds 已提交
625
	 */
626
	ioapic_mask_entry(apic, pin);
627 628
	entry = ioapic_read_entry(apic, pin);
	if (entry.irr)
629
		pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
630
		       mpc_ioapic_id(apic), pin);
L
Linus Torvalds 已提交
631 632
}

633
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
634 635 636
{
	int apic, pin;

637 638
	for_each_ioapic_pin(apic, pin)
		clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
639 640
}

641
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
642 643 644 645 646 647
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
648 649 650
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
677 678 679
#endif /* CONFIG_X86_32 */

/*
680
 * Saves all the IO-APIC RTE's
681
 */
682
int save_ioapic_entries(void)
683 684
{
	int apic, pin;
685
	int err = 0;
686

687
	for_each_ioapic(apic) {
688
		if (!ioapics[apic].saved_registers) {
689 690 691
			err = -ENOMEM;
			continue;
		}
692

693
		for_each_pin(apic, pin)
694
			ioapics[apic].saved_registers[pin] =
695
				ioapic_read_entry(apic, pin);
696
	}
697

698
	return err;
699 700
}

701 702 703
/*
 * Mask all IO APIC entries.
 */
704
void mask_ioapic_entries(void)
705 706 707
{
	int apic, pin;

708
	for_each_ioapic(apic) {
709
		if (!ioapics[apic].saved_registers)
710
			continue;
711

712
		for_each_pin(apic, pin) {
713 714
			struct IO_APIC_route_entry entry;

715
			entry = ioapics[apic].saved_registers[pin];
716 717 718 719 720 721 722 723
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

724
/*
725
 * Restore IO APIC entries which was saved in the ioapic structure.
726
 */
727
int restore_ioapic_entries(void)
728 729 730
{
	int apic, pin;

731
	for_each_ioapic(apic) {
732
		if (!ioapics[apic].saved_registers)
733
			continue;
734

735
		for_each_pin(apic, pin)
736
			ioapic_write_entry(apic, pin,
737
					   ioapics[apic].saved_registers[pin]);
738
	}
739
	return 0;
740 741
}

L
Linus Torvalds 已提交
742 743 744
/*
 * Find the IRQ entry number of a certain pin.
 */
745
static int find_irq_entry(int ioapic_idx, int pin, int type)
L
Linus Torvalds 已提交
746 747 748 749
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
750
		if (mp_irqs[i].irqtype == type &&
751
		    (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
752 753
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
754 755 756 757 758 759 760 761
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
762
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
763 764 765 766
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
767
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
768

A
Alexey Starikovskiy 已提交
769
		if (test_bit(lbus, mp_bus_not_pci) &&
770 771
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
772

773
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
774 775 776 777
	}
	return -1;
}

778 779 780 781 782
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
783
		int lbus = mp_irqs[i].srcbus;
784

A
Alexey Starikovskiy 已提交
785
		if (test_bit(lbus, mp_bus_not_pci) &&
786 787
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
788 789
			break;
	}
790

791
	if (i < mp_irq_entries) {
792 793
		int ioapic_idx;

794
		for_each_ioapic(ioapic_idx)
795 796
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
				return ioapic_idx;
797 798 799 800 801
	}

	return -1;
}

802
#ifdef CONFIG_EISA
L
Linus Torvalds 已提交
803 804 805 806 807
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
808
	if (irq < legacy_pic->nr_legacy_irqs) {
L
Linus Torvalds 已提交
809 810 811 812 813 814 815
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
816

817
#endif
L
Linus Torvalds 已提交
818

A
Alexey Starikovskiy 已提交
819 820 821 822 823 824
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
825 826 827 828 829
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

830
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
831
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
832 833 834 835 836 837 838

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

839
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
840
{
841
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
842 843 844 845 846
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
847
	switch (mp_irqs[idx].irqflag & 3)
848
	{
849 850 851 852 853 854 855 856 857 858 859 860 861
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
862
			pr_warn("broken BIOS!!\n");
863 864 865 866 867 868 869 870 871 872
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
873
			pr_warn("broken BIOS!!\n");
874 875 876
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
877 878 879 880
	}
	return polarity;
}

881
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
882
{
883
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
884 885 886 887 888
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
889
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
890
	{
891 892 893 894 895
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
896
#ifdef CONFIG_EISA
897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				default:
				{
915
					pr_warn("broken BIOS!!\n");
916 917 918 919 920
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
921
			break;
922
		case 1: /* edge */
L
Linus Torvalds 已提交
923
		{
924
			trigger = 0;
L
Linus Torvalds 已提交
925 926
			break;
		}
927
		case 2: /* reserved */
L
Linus Torvalds 已提交
928
		{
929
			pr_warn("broken BIOS!!\n");
930
			trigger = 1;
L
Linus Torvalds 已提交
931 932
			break;
		}
933
		case 3: /* level */
L
Linus Torvalds 已提交
934
		{
935
			trigger = 1;
L
Linus Torvalds 已提交
936 937
			break;
		}
938
		default: /* invalid */
L
Linus Torvalds 已提交
939
		{
940
			pr_warn("broken BIOS!!\n");
941
			trigger = 0;
L
Linus Torvalds 已提交
942 943 944 945 946 947 948 949
			break;
		}
	}
	return trigger;
}

static int pin_2_irq(int idx, int apic, int pin)
{
950
	int irq;
951
	int bus = mp_irqs[idx].srcbus;
952
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(apic);
L
Linus Torvalds 已提交
953 954 955 956

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
957
	if (mp_irqs[idx].dstirq != pin)
958
		pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
L
Linus Torvalds 已提交
959

960
	if (test_bit(bus, mp_bus_not_pci)) {
961
		irq = mp_irqs[idx].srcbusirq;
962
	} else {
963
		u32 gsi = gsi_cfg->gsi_base + pin;
964 965 966 967

		if (gsi >= NR_IRQS_LEGACY)
			irq = gsi;
		else
968
			irq = gsi_top + gsi;
L
Linus Torvalds 已提交
969 970
	}

971
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
988 989
#endif

L
Linus Torvalds 已提交
990 991 992
	return irq;
}

993 994 995 996 997
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
998
				struct io_apic_irq_attr *irq_attr)
999
{
1000
	int ioapic_idx, i, best_guess = -1;
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

1013
		for_each_ioapic(ioapic_idx)
1014
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1015 1016 1017 1018
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
1019
		    mp_irqs[i].irqtype == mp_INT &&
1020 1021
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
1022
			int irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq);
1023

1024
			if (!(ioapic_idx || IO_APIC_IRQ(irq)))
1025 1026 1027
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1028
				set_io_apic_irq_attr(irq_attr, ioapic_idx,
1029 1030 1031
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1032 1033 1034 1035 1036 1037 1038
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1039
				set_io_apic_irq_attr(irq_attr, ioapic_idx,
1040 1041 1042
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1043 1044 1045 1046 1047 1048 1049 1050
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1051 1052 1053 1054 1055
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1056
	raw_spin_lock(&vector_lock);
1057
}
L
Linus Torvalds 已提交
1058

1059
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1060
{
1061
	raw_spin_unlock(&vector_lock);
1062
}
L
Linus Torvalds 已提交
1063

1064 1065
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1066
{
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1078
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1079
	static int current_offset = VECTOR_OFFSET_START % 16;
1080 1081
	int cpu, err;
	cpumask_var_t tmp_mask;
1082

1083
	if (cfg->move_in_progress)
1084
		return -EBUSY;
1085

1086 1087
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1088

1089
	/* Only try and allocate irqs on cpus that are present */
1090
	err = -ENOSPC;
1091 1092 1093
	cpumask_clear(cfg->old_domain);
	cpu = cpumask_first_and(mask, cpu_online_mask);
	while (cpu < nr_cpu_ids) {
1094
		int new_cpu, vector, offset;
1095

1096
		apic->vector_allocation_domain(cpu, tmp_mask, mask);
1097

1098
		if (cpumask_subset(tmp_mask, cfg->domain)) {
1099 1100 1101 1102 1103 1104 1105 1106 1107
			err = 0;
			if (cpumask_equal(tmp_mask, cfg->domain))
				break;
			/*
			 * New cpumask using the vector is a proper subset of
			 * the current in use mask. So cleanup the vector
			 * allocation for the members that are not used anymore.
			 */
			cpumask_andnot(cfg->old_domain, cfg->domain, tmp_mask);
1108 1109
			cfg->move_in_progress =
			   cpumask_intersects(cfg->old_domain, cpu_online_mask);
1110 1111
			cpumask_and(cfg->domain, cfg->domain, tmp_mask);
			break;
1112
		}
1113

1114 1115
		vector = current_vector;
		offset = current_offset;
1116
next:
1117
		vector += 16;
1118
		if (vector >= first_system_vector) {
1119
			offset = (offset + 1) % 16;
1120
			vector = FIRST_EXTERNAL_VECTOR + offset;
1121
		}
1122 1123

		if (unlikely(current_vector == vector)) {
1124 1125 1126
			cpumask_or(cfg->old_domain, cfg->old_domain, tmp_mask);
			cpumask_andnot(tmp_mask, mask, cfg->old_domain);
			cpu = cpumask_first_and(tmp_mask, cpu_online_mask);
1127
			continue;
1128
		}
1129 1130

		if (test_bit(vector, used_vectors))
1131
			goto next;
1132

1133 1134
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask) {
			if (per_cpu(vector_irq, new_cpu)[vector] > VECTOR_UNDEFINED)
1135
				goto next;
1136
		}
1137 1138 1139
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
1140
		if (cfg->vector) {
1141
			cpumask_copy(cfg->old_domain, cfg->domain);
1142 1143
			cfg->move_in_progress =
			   cpumask_intersects(cfg->old_domain, cpu_online_mask);
1144
		}
1145
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1146 1147
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1148 1149 1150
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1151
	}
1152 1153
	free_cpumask_var(tmp_mask);
	return err;
1154 1155
}

1156
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1157 1158
{
	int err;
1159 1160
	unsigned long flags;

1161
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1162
	err = __assign_irq_vector(irq, cfg, mask);
1163
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1164 1165 1166
	return err;
}

Y
Yinghai Lu 已提交
1167
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1168 1169 1170 1171 1172 1173
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1174
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1175
		per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
1176 1177

	cfg->vector = 0;
1178
	cpumask_clear(cfg->domain);
1179 1180 1181

	if (likely(!cfg->move_in_progress))
		return;
1182
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1183
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
1184 1185
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
1186
			per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
1187 1188 1189 1190
			break;
		}
	}
	cfg->move_in_progress = 0;
1191 1192 1193 1194 1195 1196 1197 1198
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;

1199 1200 1201 1202 1203
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1204
	raw_spin_lock(&vector_lock);
1205
	/* Mark the inuse vectors */
T
Thomas Gleixner 已提交
1206
	for_each_active_irq(irq) {
1207
		cfg = irq_cfg(irq);
T
Thomas Gleixner 已提交
1208 1209
		if (!cfg)
			continue;
1210

1211
		if (!cpumask_test_cpu(cpu, cfg->domain))
1212 1213 1214 1215 1216 1217 1218
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
1219
		if (irq <= VECTOR_UNDEFINED)
1220 1221 1222
			continue;

		cfg = irq_cfg(irq);
1223
		if (!cpumask_test_cpu(cpu, cfg->domain))
1224
			per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
1225
	}
1226
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1227
}
1228

1229
static struct irq_chip ioapic_chip;
L
Linus Torvalds 已提交
1230

1231
#ifdef CONFIG_X86_32
1232 1233
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1234
	int apic, idx, pin;
1235

1236 1237 1238 1239
	for_each_ioapic_pin(apic, pin) {
		idx = find_irq_entry(apic, pin, mp_INT);
		if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
			return irq_trigger(idx);
T
Thomas Gleixner 已提交
1240 1241
	}
	/*
1242 1243
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1244
	return 0;
1245
}
1246 1247 1248
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1249
	return 1;
1250 1251
}
#endif
1252

1253 1254
static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
				 unsigned long trigger)
L
Linus Torvalds 已提交
1255
{
1256 1257 1258
	struct irq_chip *chip = &ioapic_chip;
	irq_flow_handler_t hdl;
	bool fasteoi;
Y
Yinghai Lu 已提交
1259

1260
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1261
	    trigger == IOAPIC_LEVEL) {
1262
		irq_set_status_flags(irq, IRQ_LEVEL);
1263 1264
		fasteoi = true;
	} else {
1265
		irq_clear_status_flags(irq, IRQ_LEVEL);
1266 1267
		fasteoi = false;
	}
1268

1269
	if (setup_remapped_irq(irq, cfg, chip))
1270
		fasteoi = trigger != 0;
1271

1272 1273 1274
	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	irq_set_chip_and_handler_name(irq, chip, hdl,
				      fasteoi ? "fasteoi" : "edge");
L
Linus Torvalds 已提交
1275 1276
}

1277 1278 1279
int native_setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
			      unsigned int destination, int vector,
			      struct io_apic_irq_attr *attr)
1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
{
	memset(entry, 0, sizeof(*entry));

	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode     = apic->irq_dest_mode;
	entry->dest	     = destination;
	entry->vector	     = vector;
	entry->mask	     = 0;			/* enable IRQ */
	entry->trigger	     = attr->trigger;
	entry->polarity	     = attr->polarity;

	/*
	 * Mask level triggered irqs.
1293 1294
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
1295
	if (attr->trigger)
1296
		entry->mask = 1;
1297

1298 1299 1300
	return 0;
}

1301 1302
static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
				struct io_apic_irq_attr *attr)
1303
{
L
Linus Torvalds 已提交
1304
	struct IO_APIC_route_entry entry;
1305
	unsigned int dest;
1306 1307 1308

	if (!IO_APIC_IRQ(irq))
		return;
1309

1310
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1311 1312
		return;

1313 1314 1315 1316 1317 1318 1319 1320
	if (apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus(),
					 &dest)) {
		pr_warn("Failed to obtain apicid for ioapic %d, pin %d\n",
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
		__clear_irq_vector(irq, cfg);

		return;
	}
1321 1322 1323

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1324
		    "IRQ %d Mode:%i Active:%i Dest:%d)\n",
1325 1326
		    attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
		    cfg->vector, irq, attr->trigger, attr->polarity, dest);
1327

1328 1329
	if (x86_io_apic_ops.setup_entry(irq, &entry, dest, cfg->vector, attr)) {
		pr_warn("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
1330
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
Y
Yinghai Lu 已提交
1331
		__clear_irq_vector(irq, cfg);
1332

1333 1334 1335
		return;
	}

1336
	ioapic_register_intr(irq, cfg, attr->trigger);
1337
	if (irq < legacy_pic->nr_legacy_irqs)
1338
		legacy_pic->mask(irq);
1339

1340
	ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
1341 1342
}

1343
static bool __init io_apic_pin_not_connected(int idx, int ioapic_idx, int pin)
1344 1345 1346 1347 1348
{
	if (idx != -1)
		return false;

	apic_printk(APIC_VERBOSE, KERN_DEBUG " apic %d pin %d not connected\n",
1349
		    mpc_ioapic_id(ioapic_idx), pin);
1350 1351 1352
	return true;
}

1353
static void __init __io_apic_setup_irqs(unsigned int ioapic_idx)
1354
{
1355
	int idx, node = cpu_to_node(0);
1356
	struct io_apic_irq_attr attr;
1357
	unsigned int pin, irq;
L
Linus Torvalds 已提交
1358

1359
	for_each_pin(ioapic_idx, pin) {
1360 1361
		idx = find_irq_entry(ioapic_idx, pin, mp_INT);
		if (io_apic_pin_not_connected(idx, ioapic_idx, pin))
1362
			continue;
1363

1364
		irq = pin_2_irq(idx, ioapic_idx, pin);
1365

1366
		if ((ioapic_idx > 0) && (irq > NR_IRQS_LEGACY))
E
Eric W. Biederman 已提交
1367 1368
			continue;

1369 1370 1371 1372 1373
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
1374
		    apic->multi_timer_check(ioapic_idx, irq))
1375
			continue;
1376

1377
		set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
1378
				     irq_polarity(idx));
1379

1380
		io_apic_setup_irq_pin(irq, node, &attr);
L
Linus Torvalds 已提交
1381 1382 1383
	}
}

1384 1385
static void __init setup_IO_APIC_irqs(void)
{
1386
	unsigned int ioapic_idx;
1387 1388 1389

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1390
	for_each_ioapic(ioapic_idx)
1391
		__io_apic_setup_irqs(ioapic_idx);
1392 1393
}

Y
Yinghai Lu 已提交
1394
/*
1395
 * for the gsi that is not in first ioapic
Y
Yinghai Lu 已提交
1396 1397 1398 1399 1400
 * but could not use acpi_register_gsi()
 * like some special sci in IBM x3330
 */
void setup_IO_APIC_irq_extra(u32 gsi)
{
1401
	int ioapic_idx = 0, pin, idx, irq, node = cpu_to_node(0);
1402
	struct io_apic_irq_attr attr;
Y
Yinghai Lu 已提交
1403 1404 1405 1406

	/*
	 * Convert 'gsi' to 'ioapic.pin'.
	 */
1407 1408
	ioapic_idx = mp_find_ioapic(gsi);
	if (ioapic_idx < 0)
Y
Yinghai Lu 已提交
1409 1410
		return;

1411 1412
	pin = mp_find_ioapic_pin(ioapic_idx, gsi);
	idx = find_irq_entry(ioapic_idx, pin, mp_INT);
Y
Yinghai Lu 已提交
1413 1414 1415
	if (idx == -1)
		return;

1416
	irq = pin_2_irq(idx, ioapic_idx, pin);
1417 1418

	/* Only handle the non legacy irqs on secondary ioapics */
1419
	if (ioapic_idx == 0 || irq < NR_IRQS_LEGACY)
Y
Yinghai Lu 已提交
1420
		return;
1421

1422
	set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
1423 1424
			     irq_polarity(idx));

1425
	io_apic_setup_irq_pin_once(irq, node, &attr);
Y
Yinghai Lu 已提交
1426 1427
}

L
Linus Torvalds 已提交
1428
/*
1429
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1430
 */
1431
static void __init setup_timer_IRQ0_pin(unsigned int ioapic_idx,
1432
					unsigned int pin, int vector)
L
Linus Torvalds 已提交
1433 1434
{
	struct IO_APIC_route_entry entry;
1435
	unsigned int dest;
L
Linus Torvalds 已提交
1436

1437
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1438 1439 1440 1441 1442

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1443 1444
	if (unlikely(apic->cpu_mask_to_apicid_and(apic->target_cpus(),
						  apic->target_cpus(), &dest)))
1445 1446
		dest = BAD_APICID;

1447
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1448
	entry.mask = 0;			/* don't mask IRQ for edge */
1449
	entry.dest = dest;
1450
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1451 1452 1453 1454 1455 1456
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1457
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1458
	 */
1459 1460
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
L
Linus Torvalds 已提交
1461 1462 1463 1464

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
1465
	ioapic_write_entry(ioapic_idx, pin, entry);
L
Linus Torvalds 已提交
1466 1467
}

1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
void native_io_apic_print_entries(unsigned int apic, unsigned int nr_entries)
{
	int i;

	pr_debug(" NR Dst Mask Trig IRR Pol Stat Dmod Deli Vect:\n");

	for (i = 0; i <= nr_entries; i++) {
		struct IO_APIC_route_entry entry;

		entry = ioapic_read_entry(apic, i);

		pr_debug(" %02x %02X  ", i, entry.dest);
		pr_cont("%1d    %1d    %1d   %1d   %1d    "
			"%1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector);
	}
}

void intel_ir_io_apic_print_entries(unsigned int apic,
				    unsigned int nr_entries)
L
Linus Torvalds 已提交
1495
{
1496
	int i;
1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522

	pr_debug(" NR Indx Fmt Mask Trig IRR Pol Stat Indx2 Zero Vect:\n");

	for (i = 0; i <= nr_entries; i++) {
		struct IR_IO_APIC_route_entry *ir_entry;
		struct IO_APIC_route_entry entry;

		entry = ioapic_read_entry(apic, i);

		ir_entry = (struct IR_IO_APIC_route_entry *)&entry;

		pr_debug(" %02x %04X ", i, ir_entry->index);
		pr_cont("%1d   %1d    %1d    %1d   %1d   "
			"%1d    %1d     %X    %02X\n",
			ir_entry->format,
			ir_entry->mask,
			ir_entry->trigger,
			ir_entry->irr,
			ir_entry->polarity,
			ir_entry->delivery_status,
			ir_entry->index2,
			ir_entry->zero,
			ir_entry->vector);
	}
}

1523 1524 1525 1526 1527
void ioapic_zap_locks(void)
{
	raw_spin_lock_init(&ioapic_lock);
}

1528 1529
__apicdebuginit(void) print_IO_APIC(int ioapic_idx)
{
L
Linus Torvalds 已提交
1530 1531 1532 1533 1534 1535
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;

1536
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1537 1538
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	reg_01.raw = io_apic_read(ioapic_idx, 1);
L
Linus Torvalds 已提交
1539
	if (reg_01.bits.version >= 0x10)
1540
		reg_02.raw = io_apic_read(ioapic_idx, 2);
T
Thomas Gleixner 已提交
1541
	if (reg_01.bits.version >= 0x20)
1542
		reg_03.raw = io_apic_read(ioapic_idx, 3);
1543
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1544

1545
	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1546 1547 1548 1549 1550
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1551
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1552 1553
	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
		reg_01.bits.entries);
L
Linus Torvalds 已提交
1554 1555

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1556 1557
	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
		reg_01.bits.version);
L
Linus Torvalds 已提交
1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1582
	x86_io_apic_ops.print_entries(ioapic_idx, reg_01.bits.entries);
1583 1584 1585 1586
}

__apicdebuginit(void) print_IO_APICs(void)
{
1587
	int ioapic_idx;
1588 1589
	struct irq_cfg *cfg;
	unsigned int irq;
1590
	struct irq_chip *chip;
1591 1592

	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1593
	for_each_ioapic(ioapic_idx)
1594
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1595 1596
		       mpc_ioapic_id(ioapic_idx),
		       ioapics[ioapic_idx].nr_registers);
1597 1598 1599 1600 1601 1602 1603

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

1604
	for_each_ioapic(ioapic_idx)
1605
		print_IO_APIC(ioapic_idx);
1606

L
Linus Torvalds 已提交
1607
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1608
	for_each_active_irq(irq) {
1609 1610
		struct irq_pin_list *entry;

1611 1612 1613 1614
		chip = irq_get_chip(irq);
		if (chip != &ioapic_chip)
			continue;

1615
		cfg = irq_cfg(irq);
1616 1617
		if (!cfg)
			continue;
1618
		entry = cfg->irq_2_pin;
1619
		if (!entry)
L
Linus Torvalds 已提交
1620
			continue;
1621
		printk(KERN_DEBUG "IRQ%d ", irq);
1622
		for_each_irq_pin(entry, cfg->irq_2_pin)
1623 1624
			pr_cont("-> %d:%d", entry->apic, entry->pin);
		pr_cont("\n");
L
Linus Torvalds 已提交
1625 1626 1627 1628 1629
	}

	printk(KERN_INFO ".................................... done.\n");
}

1630
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1631
{
1632
	int i;
L
Linus Torvalds 已提交
1633

1634 1635 1636
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
1637
		pr_cont("%08x", apic_read(base + i*0x10));
1638

1639
	pr_cont("\n");
L
Linus Torvalds 已提交
1640 1641
}

1642
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1643
{
1644
	unsigned int i, v, ver, maxlvt;
1645
	u64 icr;
L
Linus Torvalds 已提交
1646

1647
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1648
		smp_processor_id(), hard_smp_processor_id());
1649
	v = apic_read(APIC_ID);
1650
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1651 1652 1653
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1654
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1655 1656 1657 1658

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1659
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1660 1661 1662 1663 1664
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1665 1666 1667 1668
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1669 1670 1671 1672 1673 1674 1675 1676 1677
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1678 1679
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1680 1681 1682 1683
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1684 1685 1686 1687
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1688
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1689
	printk(KERN_DEBUG "... APIC TMR field:\n");
1690
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1691
	printk(KERN_DEBUG "... APIC IRR field:\n");
1692
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1693

1694 1695
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1696
			apic_write(APIC_ESR, 0);
1697

L
Linus Torvalds 已提交
1698 1699 1700 1701
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1702
	icr = apic_icr_read();
1703 1704
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
1741
	pr_cont("\n");
L
Linus Torvalds 已提交
1742 1743
}

1744
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1745
{
1746 1747
	int cpu;

1748 1749 1750
	if (!maxcpu)
		return;

1751
	preempt_disable();
1752 1753 1754
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1755
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1756
	}
1757
	preempt_enable();
L
Linus Torvalds 已提交
1758 1759
}

1760
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1761 1762 1763 1764
{
	unsigned int v;
	unsigned long flags;

1765
	if (!legacy_pic->nr_legacy_irqs)
L
Linus Torvalds 已提交
1766 1767 1768 1769
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1770
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1771 1772 1773 1774 1775 1776 1777

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1778 1779
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1780
	v = inb(0xa0) << 8 | inb(0x20);
1781 1782
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1783

1784
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1785 1786 1787 1788 1789 1790 1791

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1810
{
1811 1812 1813
	if (apic_verbosity == APIC_QUIET)
		return 0;

1814
	print_PIC();
1815 1816

	/* don't print out if apic is not there */
1817
	if (!cpu_has_apic && !apic_from_smp_config())
1818 1819
		return 0;

1820
	print_local_APICs(show_lapic);
1821
	print_IO_APICs();
1822 1823 1824 1825

	return 0;
}

1826
late_initcall(print_ICs);
1827

L
Linus Torvalds 已提交
1828

Y
Yinghai Lu 已提交
1829 1830 1831
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1832
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1833
{
1834
	int i8259_apic, i8259_pin;
1835
	int apic, pin;
1836

1837
	if (!legacy_pic->nr_legacy_irqs)
1838 1839
		return;

1840
	for_each_ioapic_pin(apic, pin) {
1841
		/* See if any of the pins is in ExtINT mode */
1842
		struct IO_APIC_route_entry entry = ioapic_read_entry(apic, pin);
1843

1844 1845 1846 1847 1848 1849 1850
		/* If the interrupt line is enabled and in ExtInt mode
		 * I have found the pin where the i8259 is connected.
		 */
		if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
			ioapic_i8259.apic = apic;
			ioapic_i8259.pin  = pin;
			goto found_i8259;
1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1872 1873 1874 1875 1876 1877 1878 1879
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

1880
void native_disable_io_apic(void)
L
Linus Torvalds 已提交
1881
{
1882
	/*
1883
	 * If the i8259 is routed through an IOAPIC
1884
	 * Put that IOAPIC in virtual wire mode
1885
	 * so legacy interrupts can be delivered.
1886
	 */
1887
	if (ioapic_i8259.pin != -1) {
1888 1889 1890 1891 1892 1893 1894 1895 1896
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1897
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1898
		entry.vector          = 0;
1899
		entry.dest            = read_apic_id();
1900 1901 1902 1903

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1904
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1905
	}
1906

1907 1908 1909 1910 1911 1912 1913 1914 1915 1916
	if (cpu_has_apic || apic_from_smp_config())
		disconnect_bsp_APIC(ioapic_i8259.pin != -1);

}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
1917
	/*
1918
	 * Clear the IO-APIC before rebooting:
1919
	 */
1920 1921 1922 1923 1924 1925
	clear_IO_APIC();

	if (!legacy_pic->nr_legacy_irqs)
		return;

	x86_io_apic_ops.disable();
L
Linus Torvalds 已提交
1926 1927
}

1928
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1929 1930 1931 1932 1933 1934
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
1935
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
1936 1937 1938
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
1939
	int ioapic_idx;
L
Linus Torvalds 已提交
1940 1941 1942 1943 1944 1945 1946 1947
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
1948
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
1949 1950 1951 1952

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
1953
	for_each_ioapic(ioapic_idx) {
L
Linus Torvalds 已提交
1954
		/* Read the register 0 value */
1955
		raw_spin_lock_irqsave(&ioapic_lock, flags);
1956
		reg_00.raw = io_apic_read(ioapic_idx, 0);
1957
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1958

1959
		old_id = mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
1960

1961
		if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
1962
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1963
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1964 1965
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
1966
			ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
1967 1968 1969 1970 1971 1972 1973
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
1974
		if (apic->check_apicid_used(&phys_id_present_map,
1975
					    mpc_ioapic_id(ioapic_idx))) {
L
Linus Torvalds 已提交
1976
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
1977
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1978 1979 1980 1981 1982 1983 1984 1985
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
1986
			ioapics[ioapic_idx].mp_config.apicid = i;
L
Linus Torvalds 已提交
1987 1988
		} else {
			physid_mask_t tmp;
1989
			apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
1990
						    &tmp);
L
Linus Torvalds 已提交
1991 1992
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
1993
					mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1994 1995 1996 1997 1998 1999 2000
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
2001
		if (old_id != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
2002
			for (i = 0; i < mp_irq_entries; i++)
2003 2004
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
2005
						= mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2006 2007

		/*
2008 2009
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
2010
		 */
2011
		if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
2012 2013
			continue;

L
Linus Torvalds 已提交
2014 2015
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
2016
			mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2017

2018
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
2019
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2020
		io_apic_write(ioapic_idx, 0, reg_00.raw);
2021
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2022 2023 2024 2025

		/*
		 * Sanity check
		 */
2026
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2027
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2028
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2029
		if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
2030
			pr_cont("could not set ID!\n");
L
Linus Torvalds 已提交
2031 2032 2033 2034
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
2050
#endif
L
Linus Torvalds 已提交
2051

2052
int no_timer_check __initdata;
2053 2054 2055 2056 2057 2058 2059 2060

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2061 2062 2063 2064 2065 2066 2067 2068
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2069
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2070 2071
{
	unsigned long t1 = jiffies;
2072
	unsigned long flags;
L
Linus Torvalds 已提交
2073

2074 2075 2076
	if (no_timer_check)
		return 1;

2077
	local_save_flags(flags);
L
Linus Torvalds 已提交
2078 2079 2080
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2081
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2082 2083 2084 2085 2086 2087 2088 2089

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2090 2091

	/* jiffies wrap? */
2092
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2119

2120
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2121
{
2122
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
2123 2124
	unsigned long flags;

2125
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2126
	if (irq < legacy_pic->nr_legacy_irqs) {
2127
		legacy_pic->mask(irq);
2128
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2129 2130
			was_pending = 1;
	}
2131
	__unmask_ioapic(data->chip_data);
2132
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2133 2134 2135 2136

	return was_pending;
}

2137
static int ioapic_retrigger_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2138
{
2139
	struct irq_cfg *cfg = data->chip_data;
2140
	unsigned long flags;
2141
	int cpu;
2142

2143
	raw_spin_lock_irqsave(&vector_lock, flags);
2144 2145
	cpu = cpumask_first_and(cfg->domain, cpu_online_mask);
	apic->send_IPI_mask(cpumask_of(cpu), cfg->vector);
2146
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2147 2148 2149

	return 1;
}
2150

2151 2152 2153 2154 2155 2156 2157 2158
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2159

2160
#ifdef CONFIG_SMP
2161
void send_cleanup_vector(struct irq_cfg *cfg)
2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2177
asmlinkage __visible void smp_irq_move_cleanup_interrupt(void)
2178 2179
{
	unsigned vector, me;
2180

2181 2182
	ack_APIC_irq();
	irq_enter();
2183
	exit_idle();
2184 2185 2186

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
2187
		int irq;
2188
		unsigned int irr;
2189 2190
		struct irq_desc *desc;
		struct irq_cfg *cfg;
T
Tejun Heo 已提交
2191
		irq = __this_cpu_read(vector_irq[vector]);
2192

2193
		if (irq <= VECTOR_UNDEFINED)
2194 2195
			continue;

2196 2197 2198 2199 2200
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2201 2202 2203
		if (!cfg)
			continue;

2204
		raw_spin_lock(&desc->lock);
2205

2206 2207 2208 2209 2210 2211 2212
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2213
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2214 2215
			goto unlock;

2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
2228
		__this_cpu_write(vector_irq[vector], VECTOR_UNDEFINED);
2229
unlock:
2230
		raw_spin_unlock(&desc->lock);
2231 2232 2233 2234 2235
	}

	irq_exit();
}

T
Thomas Gleixner 已提交
2236
static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
2237
{
2238
	unsigned me;
2239

2240
	if (likely(!cfg->move_in_progress))
2241 2242 2243
		return;

	me = smp_processor_id();
2244

2245
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2246
		send_cleanup_vector(cfg);
2247
}
2248

T
Thomas Gleixner 已提交
2249
static void irq_complete_move(struct irq_cfg *cfg)
2250
{
T
Thomas Gleixner 已提交
2251
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
2252 2253 2254 2255
}

void irq_force_complete_move(int irq)
{
2256
	struct irq_cfg *cfg = irq_cfg(irq);
2257

2258 2259 2260
	if (!cfg)
		return;

T
Thomas Gleixner 已提交
2261
	__irq_complete_move(cfg, cfg->vector);
2262
}
2263
#else
T
Thomas Gleixner 已提交
2264
static inline void irq_complete_move(struct irq_cfg *cfg) { }
2265
#endif
Y
Yinghai Lu 已提交
2266

2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
2278 2279

		io_apic_write(apic, 0x11 + pin*2, dest);
2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
 * Either sets data->affinity to a valid value, and returns
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
 * leaves data->affinity untouched.
 */
int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
			  unsigned int *dest_id)
{
	struct irq_cfg *cfg = data->chip_data;
	unsigned int irq = data->irq;
	int err;

	if (!config_enabled(CONFIG_SMP))
2300
		return -EPERM;
2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320

	if (!cpumask_intersects(mask, cpu_online_mask))
		return -EINVAL;

	err = assign_irq_vector(irq, cfg, mask);
	if (err)
		return err;

	err = apic->cpu_mask_to_apicid_and(mask, cfg->domain, dest_id);
	if (err) {
		if (assign_irq_vector(irq, cfg, data->affinity))
			pr_err("Failed to recover vector for irq %d\n", irq);
		return err;
	}

	cpumask_copy(data->affinity, mask);

	return 0;
}

2321 2322 2323 2324

int native_ioapic_set_affinity(struct irq_data *data,
			       const struct cpumask *mask,
			       bool force)
2325 2326 2327 2328 2329 2330
{
	unsigned int dest, irq = data->irq;
	unsigned long flags;
	int ret;

	if (!config_enabled(CONFIG_SMP))
2331
		return -EPERM;
2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (!ret) {
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, data->chip_data);
		ret = IRQ_SET_MASK_OK_NOCOPY;
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	return ret;
}

2345
static void ack_apic_edge(struct irq_data *data)
2346
{
2347
	irq_complete_move(data->chip_data);
2348
	irq_move_irq(data);
2349 2350 2351
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2352 2353
atomic_t irq_mis_count;

2354
#ifdef CONFIG_GENERIC_PENDING_IRQ
2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

2378 2379
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
2380
	/* If we are moving the irq we need to mask it */
2381
	if (unlikely(irqd_is_setaffinity_pending(data))) {
T
Thomas Gleixner 已提交
2382
		mask_ioapic(cfg);
2383
		return true;
2384
	}
2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431
	return false;
}

static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
	if (unlikely(masked)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
		if (!io_apic_level_ack_pending(cfg))
			irq_move_masked_irq(data);
		unmask_ioapic(cfg);
	}
}
#else
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
	return false;
}
static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
}
2432 2433
#endif

2434 2435 2436 2437 2438 2439 2440 2441 2442 2443
static void ack_apic_level(struct irq_data *data)
{
	struct irq_cfg *cfg = data->chip_data;
	int i, irq = data->irq;
	unsigned long v;
	bool masked;

	irq_complete_move(cfg);
	masked = ioapic_irqd_mask(data, cfg);

Y
Yinghai Lu 已提交
2444
	/*
2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2475
	 */
Y
Yinghai Lu 已提交
2476
	i = cfg->vector;
Y
Yinghai Lu 已提交
2477 2478
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2479 2480 2481 2482 2483 2484
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2485 2486 2487 2488 2489 2490 2491
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2492 2493 2494
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2495
		eoi_ioapic_irq(irq, cfg);
2496 2497
	}

2498
	ioapic_irqd_unmask(data, cfg, masked);
Y
Yinghai Lu 已提交
2499
}
2500

2501
static struct irq_chip ioapic_chip __read_mostly = {
2502 2503 2504 2505 2506 2507
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
	.irq_ack		= ack_apic_edge,
	.irq_eoi		= ack_apic_level,
2508
	.irq_set_affinity	= native_ioapic_set_affinity,
2509
	.irq_retrigger		= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2510 2511 2512 2513
};

static inline void init_IO_APIC_traps(void)
{
2514
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
2515
	unsigned int irq;
L
Linus Torvalds 已提交
2516

T
Thomas Gleixner 已提交
2517
	for_each_active_irq(irq) {
2518
		cfg = irq_cfg(irq);
2519
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2520 2521 2522 2523 2524
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2525 2526
			if (irq < legacy_pic->nr_legacy_irqs)
				legacy_pic->make_irq(irq);
2527
			else
L
Linus Torvalds 已提交
2528
				/* Strange. Oh, well.. */
2529
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
2530 2531 2532 2533
		}
	}
}

2534 2535 2536
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2537

2538
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2539 2540 2541 2542
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2543
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2544 2545
}

2546
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2547
{
2548
	unsigned long v;
L
Linus Torvalds 已提交
2549

2550
	v = apic_read(APIC_LVT0);
2551
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2552
}
L
Linus Torvalds 已提交
2553

2554
static void ack_lapic_irq(struct irq_data *data)
2555 2556 2557 2558
{
	ack_APIC_irq();
}

2559
static struct irq_chip lapic_chip __read_mostly = {
2560
	.name		= "local-APIC",
2561 2562 2563
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2564 2565
};

2566
static void lapic_register_intr(int irq)
2567
{
2568
	irq_clear_status_flags(irq, IRQ_LEVEL);
2569
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2570 2571 2572
				      "edge");
}

L
Linus Torvalds 已提交
2573 2574 2575 2576 2577 2578 2579
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2580
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2581
{
2582
	int apic, pin, i;
L
Linus Torvalds 已提交
2583 2584 2585
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2586
	pin  = find_isa_irq_pin(8, mp_INT);
2587 2588 2589 2590
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2591
	apic = find_isa_irq_apic(8, mp_INT);
2592 2593
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2594
		return;
2595
	}
L
Linus Torvalds 已提交
2596

2597
	entry0 = ioapic_read_entry(apic, pin);
2598
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2599 2600 2601 2602 2603

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2604
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2605 2606 2607 2608 2609
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2610
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2627
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2628

2629
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2630 2631
}

Y
Yinghai Lu 已提交
2632
static int disable_timer_pin_1 __initdata;
2633
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2634
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2635 2636 2637 2638
{
	disable_timer_pin_1 = 1;
	return 0;
}
2639
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2640

L
Linus Torvalds 已提交
2641 2642 2643 2644 2645
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2646 2647
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2648
 */
2649
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2650
{
2651
	struct irq_cfg *cfg = irq_cfg(0);
2652
	int node = cpu_to_node(0);
2653
	int apic1, pin1, apic2, pin2;
2654
	unsigned long flags;
2655
	int no_pin1 = 0;
2656 2657

	local_irq_save(flags);
2658

L
Linus Torvalds 已提交
2659 2660 2661
	/*
	 * get/set the timer IRQ vector:
	 */
2662
	legacy_pic->mask(0);
2663
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2664 2665

	/*
2666 2667 2668 2669 2670 2671 2672
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2673
	 */
2674
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2675
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2676

2677 2678 2679 2680
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2681

2682 2683
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2684
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2685

2686 2687 2688 2689 2690 2691 2692 2693
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2694
		panic_if_irq_remap("BIOS bug: timer not connected to IO-APIC");
2695 2696 2697 2698 2699 2700 2701 2702
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2703 2704 2705 2706
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2707
		if (no_pin1) {
2708
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2709
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2710
		} else {
2711
			/* for edge trigger, setup_ioapic_irq already
Y
Yinghai Lu 已提交
2712 2713 2714 2715 2716 2717 2718
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2719
				unmask_ioapic(cfg);
2720
		}
L
Linus Torvalds 已提交
2721
		if (timer_irq_works()) {
2722 2723
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2724
			goto out;
L
Linus Torvalds 已提交
2725
		}
2726
		panic_if_irq_remap("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2727
		local_irq_disable();
2728
		clear_IO_APIC_pin(apic1, pin1);
2729
		if (!no_pin1)
2730 2731
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2732

2733 2734 2735 2736
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2737 2738 2739
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2740
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2741
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2742
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2743
		if (timer_irq_works()) {
2744
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2745
			goto out;
L
Linus Torvalds 已提交
2746 2747 2748 2749
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2750
		local_irq_disable();
2751
		legacy_pic->mask(0);
2752
		clear_IO_APIC_pin(apic2, pin2);
2753
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2754 2755
	}

2756 2757
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2758

2759
	lapic_register_intr(0);
2760
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2761
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2762 2763

	if (timer_irq_works()) {
2764
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2765
		goto out;
L
Linus Torvalds 已提交
2766
	}
Y
Yinghai Lu 已提交
2767
	local_irq_disable();
2768
	legacy_pic->mask(0);
2769
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2770
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2771

2772 2773
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2774

2775 2776
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2777
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2778 2779 2780 2781

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2782
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2783
		goto out;
L
Linus Torvalds 已提交
2784
	}
Y
Yinghai Lu 已提交
2785
	local_irq_disable();
2786
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2787 2788 2789 2790
	if (x2apic_preenabled)
		apic_printk(APIC_QUIET, KERN_INFO
			    "Perhaps problem with the pre-enabled x2apic mode\n"
			    "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
L
Linus Torvalds 已提交
2791
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2792
		"report.  Then try booting with the 'noapic' option.\n");
2793 2794
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2795 2796 2797
}

/*
2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2813
 */
2814
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2815 2816 2817

void __init setup_IO_APIC(void)
{
2818 2819 2820 2821

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
2822
	io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
2823

2824
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
2825
	/*
2826 2827
         * Set up IO-APIC IRQ routing.
         */
2828 2829
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
2830 2831 2832
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2833
	if (legacy_pic->nr_legacy_irqs)
2834
		check_timer();
L
Linus Torvalds 已提交
2835 2836 2837
}

/*
L
Lucas De Marchi 已提交
2838
 *      Called after all the initialization is done. If we didn't find any
2839
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
2840
 */
2841

L
Linus Torvalds 已提交
2842 2843
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
2844 2845 2846
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
2847 2848 2849 2850
}

late_initcall(io_apic_bug_finalize);

2851
static void resume_ioapic_id(int ioapic_idx)
L
Linus Torvalds 已提交
2852 2853 2854
{
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
2855

2856
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2857 2858 2859 2860
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
		io_apic_write(ioapic_idx, 0, reg_00.raw);
L
Linus Torvalds 已提交
2861
	}
2862
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2863
}
L
Linus Torvalds 已提交
2864

2865 2866
static void ioapic_resume(void)
{
2867
	int ioapic_idx;
2868

2869
	for_each_ioapic_reverse(ioapic_idx)
2870
		resume_ioapic_id(ioapic_idx);
2871 2872

	restore_ioapic_entries();
L
Linus Torvalds 已提交
2873 2874
}

2875
static struct syscore_ops ioapic_syscore_ops = {
2876
	.suspend = save_ioapic_entries,
L
Linus Torvalds 已提交
2877 2878 2879
	.resume = ioapic_resume,
};

2880
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
2881
{
2882 2883
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
2884 2885 2886
	return 0;
}

2887
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
2888

2889
/*
2890
 * Dynamic irq allocate and deallocation. Should be replaced by irq domains!
2891
 */
2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914
int arch_setup_hwirq(unsigned int irq, int node)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	int ret;

	cfg = alloc_irq_cfg(irq, node);
	if (!cfg)
		return -ENOMEM;

	raw_spin_lock_irqsave(&vector_lock, flags);
	ret = __assign_irq_vector(irq, cfg, apic->target_cpus());
	raw_spin_unlock_irqrestore(&vector_lock, flags);

	if (!ret)
		irq_set_chip_data(irq, cfg);
	else
		free_irq_cfg(irq, cfg);
	return ret;
}

void arch_teardown_hwirq(unsigned int irq)
{
2915
	struct irq_cfg *cfg = irq_cfg(irq);
2916 2917 2918 2919 2920 2921 2922 2923 2924
	unsigned long flags;

	free_remapped_irq(irq);
	raw_spin_lock_irqsave(&vector_lock, flags);
	__clear_irq_vector(irq, cfg);
	raw_spin_unlock_irqrestore(&vector_lock, flags);
	free_irq_cfg(irq, cfg);
}

2925
/*
S
Simon Arlott 已提交
2926
 * MSI message composition
2927
 */
2928 2929 2930
void native_compose_msi_msg(struct pci_dev *pdev,
			    unsigned int irq, unsigned int dest,
			    struct msi_msg *msg, u8 hpet_id)
2931
{
2932
	struct irq_cfg *cfg = irq_cfg(irq);
2933

2934
	msg->address_hi = MSI_ADDR_BASE_HI;
2935

2936
	if (x2apic_enabled())
2937
		msg->address_hi |= MSI_ADDR_EXT_DEST_ID(dest);
2938

2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955
	msg->address_lo =
		MSI_ADDR_BASE_LO |
		((apic->irq_dest_mode == 0) ?
			MSI_ADDR_DEST_MODE_PHYSICAL:
			MSI_ADDR_DEST_MODE_LOGICAL) |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			MSI_ADDR_REDIRECTION_CPU:
			MSI_ADDR_REDIRECTION_LOWPRI) |
		MSI_ADDR_DEST_ID(dest);

	msg->data =
		MSI_DATA_TRIGGER_EDGE |
		MSI_DATA_LEVEL_ASSERT |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			MSI_DATA_DELIVERY_FIXED:
			MSI_DATA_DELIVERY_LOWPRI) |
		MSI_DATA_VECTOR(cfg->vector);
2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979
}

#ifdef CONFIG_PCI_MSI
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
{
	struct irq_cfg *cfg;
	int err;
	unsigned dest;

	if (disable_apic)
		return -ENXIO;

	cfg = irq_cfg(irq);
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
	if (err)
		return err;

	err = apic->cpu_mask_to_apicid_and(cfg->domain,
					   apic->target_cpus(), &dest);
	if (err)
		return err;

	x86_msi.compose_msi_msg(pdev, irq, dest, msg, hpet_id);
2980

2981
	return 0;
2982 2983
}

2984 2985
static int
msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
2986
{
2987
	struct irq_cfg *cfg = data->chip_data;
2988 2989
	struct msi_msg msg;
	unsigned int dest;
2990
	int ret;
2991

2992 2993 2994
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
2995

2996
	__get_cached_msi_msg(data->msi_desc, &msg);
2997 2998

	msg.data &= ~MSI_DATA_VECTOR_MASK;
2999
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3000 3001 3002
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3003
	__write_msi_msg(data->msi_desc, &msg);
3004

3005
	return IRQ_SET_MASK_OK_NOCOPY;
3006 3007
}

3008 3009 3010 3011 3012
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
3013 3014 3015 3016 3017 3018
	.name			= "PCI-MSI",
	.irq_unmask		= unmask_msi_irq,
	.irq_mask		= mask_msi_irq,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= msi_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3019 3020
};

3021 3022
int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc,
		  unsigned int irq_base, unsigned int irq_offset)
3023
{
3024
	struct irq_chip *chip = &msi_chip;
3025
	struct msi_msg msg;
3026
	unsigned int irq = irq_base + irq_offset;
3027
	int ret;
3028

3029
	ret = msi_compose_msg(dev, irq, &msg, -1);
3030 3031 3032
	if (ret < 0)
		return ret;

3033 3034 3035 3036 3037 3038 3039 3040
	irq_set_msi_desc_off(irq_base, irq_offset, msidesc);

	/*
	 * MSI-X message is written per-IRQ, the offset is always 0.
	 * MSI message denotes a contiguous group of IRQs, written for 0th IRQ.
	 */
	if (!irq_offset)
		write_msi_msg(irq, &msg);
3041

3042
	setup_remapped_irq(irq, irq_cfg(irq), chip);
3043 3044

	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3045

Y
Yinghai Lu 已提交
3046 3047
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3048 3049 3050
	return 0;
}

3051
int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3052
{
3053
	struct msi_desc *msidesc;
3054
	unsigned int irq;
3055 3056 3057 3058 3059
	int node, ret;

	/* Multiple MSI vectors only supported with interrupt remapping */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;
3060

3061
	node = dev_to_node(&dev->dev);
3062

3063
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3064 3065
		irq = irq_alloc_hwirq(node);
		if (!irq)
3066
			return -ENOSPC;
3067

3068
		ret = setup_msi_irq(dev, msidesc, irq, 0);
3069 3070 3071 3072 3073
		if (ret < 0) {
			irq_free_hwirq(irq);
			return ret;
		}

3074 3075
	}
	return 0;
3076 3077
}

S
Stefano Stabellini 已提交
3078
void native_teardown_msi_irq(unsigned int irq)
3079
{
3080
	irq_free_hwirq(irq);
3081 3082
}

3083
#ifdef CONFIG_DMAR_TABLE
3084 3085 3086
static int
dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		      bool force)
3087
{
3088 3089
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3090
	struct msi_msg msg;
3091
	int ret;
3092

3093 3094 3095
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3096 3097 3098 3099 3100 3101 3102

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3103
	msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
3104 3105

	dmar_msi_write(irq, &msg);
3106

3107
	return IRQ_SET_MASK_OK_NOCOPY;
3108
}
Y
Yinghai Lu 已提交
3109

3110
static struct irq_chip dmar_msi_type = {
3111 3112 3113 3114 3115 3116
	.name			= "DMAR_MSI",
	.irq_unmask		= dmar_msi_unmask,
	.irq_mask		= dmar_msi_mask,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= dmar_msi_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3117 3118 3119 3120 3121 3122
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3123

3124
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3125 3126 3127
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
3128 3129
	irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
				      "edge");
3130 3131 3132 3133
	return 0;
}
#endif

3134 3135
#ifdef CONFIG_HPET_TIMER

3136 3137
static int hpet_msi_set_affinity(struct irq_data *data,
				 const struct cpumask *mask, bool force)
3138
{
3139
	struct irq_cfg *cfg = data->chip_data;
3140 3141
	struct msi_msg msg;
	unsigned int dest;
3142
	int ret;
3143

3144 3145 3146
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3147

3148
	hpet_msi_read(data->handler_data, &msg);
3149 3150 3151 3152 3153 3154

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3155
	hpet_msi_write(data->handler_data, &msg);
3156

3157
	return IRQ_SET_MASK_OK_NOCOPY;
3158
}
Y
Yinghai Lu 已提交
3159

3160
static struct irq_chip hpet_msi_type = {
3161
	.name = "HPET_MSI",
3162 3163
	.irq_unmask = hpet_msi_unmask,
	.irq_mask = hpet_msi_mask,
3164
	.irq_ack = ack_apic_edge,
3165
	.irq_set_affinity = hpet_msi_set_affinity,
3166
	.irq_retrigger = ioapic_retrigger_irq,
3167 3168
};

3169
int default_setup_hpet_msi(unsigned int irq, unsigned int id)
3170
{
3171
	struct irq_chip *chip = &hpet_msi_type;
3172
	struct msi_msg msg;
3173
	int ret;
3174

3175
	ret = msi_compose_msg(NULL, irq, &msg, id);
3176 3177 3178
	if (ret < 0)
		return ret;

3179
	hpet_msi_write(irq_get_handler_data(irq), &msg);
3180
	irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3181
	setup_remapped_irq(irq, irq_cfg(irq), chip);
Y
Yinghai Lu 已提交
3182

3183
	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3184 3185 3186 3187
	return 0;
}
#endif

3188
#endif /* CONFIG_PCI_MSI */
3189 3190 3191 3192 3193
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

3194
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3195
{
3196 3197
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3198

3199
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3200
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3201

3202
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3203
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3204

3205
	write_ht_irq_msg(irq, &msg);
3206 3207
}

3208 3209
static int
ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3210
{
3211
	struct irq_cfg *cfg = data->chip_data;
3212
	unsigned int dest;
3213
	int ret;
3214

3215 3216 3217
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3218

3219
	target_ht_irq(data->irq, dest, cfg->vector);
3220
	return IRQ_SET_MASK_OK_NOCOPY;
3221
}
Y
Yinghai Lu 已提交
3222

3223
static struct irq_chip ht_irq_chip = {
3224 3225 3226 3227 3228 3229
	.name			= "PCI-HT",
	.irq_mask		= mask_ht_irq,
	.irq_unmask		= unmask_ht_irq,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= ht_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3230 3231 3232 3233
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3234
	struct irq_cfg *cfg;
3235 3236
	struct ht_irq_msg msg;
	unsigned dest;
3237
	int err;
3238

J
Jan Beulich 已提交
3239 3240 3241
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3242
	cfg = irq_cfg(irq);
3243
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3244 3245
	if (err)
		return err;
3246

3247 3248 3249 3250
	err = apic->cpu_mask_to_apicid_and(cfg->domain,
					   apic->target_cpus(), &dest);
	if (err)
		return err;
3251

3252
	msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3253

3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265
	msg.address_lo =
		HT_IRQ_LOW_BASE |
		HT_IRQ_LOW_DEST_ID(dest) |
		HT_IRQ_LOW_VECTOR(cfg->vector) |
		((apic->irq_dest_mode == 0) ?
			HT_IRQ_LOW_DM_PHYSICAL :
			HT_IRQ_LOW_DM_LOGICAL) |
		HT_IRQ_LOW_RQEOI_EDGE |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			HT_IRQ_LOW_MT_FIXED :
			HT_IRQ_LOW_MT_ARBITRATED) |
		HT_IRQ_LOW_IRQ_MASKED;
3266

3267
	write_ht_irq_msg(irq, &msg);
3268

3269 3270
	irq_set_chip_and_handler_name(irq, &ht_irq_chip,
				      handle_edge_irq, "edge");
3271

3272
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
Y
Yinghai Lu 已提交
3273

3274
	return 0;
3275 3276 3277
}
#endif /* CONFIG_HT_IRQ */

3278
static int
3279 3280 3281 3282 3283 3284 3285 3286 3287
io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
{
	struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
	int ret;

	if (!cfg)
		return -EINVAL;
	ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
	if (!ret)
3288
		setup_ioapic_irq(irq, cfg, attr);
3289 3290 3291
	return ret;
}

3292 3293
int io_apic_setup_irq_pin_once(unsigned int irq, int node,
			       struct io_apic_irq_attr *attr)
3294
{
3295
	unsigned int ioapic_idx = attr->ioapic, pin = attr->ioapic_pin;
3296
	int ret;
3297
	struct IO_APIC_route_entry orig_entry;
3298 3299

	/* Avoid redundant programming */
3300
	if (test_bit(pin, ioapics[ioapic_idx].pin_programmed)) {
3301 3302 3303 3304 3305
		pr_debug("Pin %d-%d already programmed\n", mpc_ioapic_id(ioapic_idx), pin);
		orig_entry = ioapic_read_entry(attr->ioapic, pin);
		if (attr->trigger == orig_entry.trigger && attr->polarity == orig_entry.polarity)
			return 0;
		return -EBUSY;
3306 3307 3308
	}
	ret = io_apic_setup_irq_pin(irq, node, attr);
	if (!ret)
3309
		set_bit(pin, ioapics[ioapic_idx].pin_programmed);
3310 3311 3312
	return ret;
}

3313
static int __init io_apic_get_redir_entries(int ioapic)
3314 3315 3316 3317
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3318
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3319
	reg_01.raw = io_apic_read(ioapic, 1);
3320
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3321

3322 3323 3324 3325 3326
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3327 3328
}

3329 3330
unsigned int arch_dynirq_lower_bound(unsigned int from)
{
3331 3332 3333
	unsigned int min = gsi_top + NR_IRQS_LEGACY;

	return from < min ? min : from;
3334 3335
}

Y
Yinghai Lu 已提交
3336 3337 3338 3339
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3340 3341
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3342

3343
	nr = (gsi_top + NR_IRQS_LEGACY) + 8 * nr_cpu_ids;
Y
Yinghai Lu 已提交
3344 3345 3346 3347
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
3348
	nr += (gsi_top + NR_IRQS_LEGACY) * 16;
Y
Yinghai Lu 已提交
3349 3350
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3351 3352
		nr_irqs = nr;

3353
	return NR_IRQS_LEGACY;
Y
Yinghai Lu 已提交
3354 3355
}

3356 3357
int io_apic_set_pci_routing(struct device *dev, int irq,
			    struct io_apic_irq_attr *irq_attr)
3358 3359 3360 3361 3362
{
	int node;

	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
3363
			    irq_attr->ioapic);
3364 3365 3366
		return -EINVAL;
	}

3367
	node = dev ? dev_to_node(dev) : cpu_to_node(0);
3368

3369
	return io_apic_setup_irq_pin_once(irq, node, irq_attr);
3370 3371
}

3372
#ifdef CONFIG_X86_32
3373
static int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3374 3375 3376 3377 3378 3379 3380 3381
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3382 3383
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3384
	 * supports up to 16 on one shared APIC bus.
3385
	 *
L
Linus Torvalds 已提交
3386 3387 3388 3389 3390
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3391
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3392

3393
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3394
	reg_00.raw = io_apic_read(ioapic, 0);
3395
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3396 3397 3398 3399 3400 3401 3402 3403

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3404
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3405 3406
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3407
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3408 3409

		for (i = 0; i < get_physical_broadcast(); i++) {
3410
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3411 3412 3413 3414 3415 3416 3417 3418 3419 3420
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3421
	}
L
Linus Torvalds 已提交
3422

3423
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3424 3425 3426 3427 3428
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

3429
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3430 3431
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
3432
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3433 3434

		/* Sanity check */
3435
		if (reg_00.bits.ID != apic_id) {
3436 3437
			pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
			       ioapic);
3438 3439
			return -1;
		}
L
Linus Torvalds 已提交
3440 3441 3442 3443 3444 3445 3446
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462

static u8 __init io_apic_unique_id(u8 id)
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
}
#else
static u8 __init io_apic_unique_id(u8 id)
{
	int i;
	DECLARE_BITMAP(used, 256);

	bitmap_zero(used, 256);
3463
	for_each_ioapic(i)
3464
		__set_bit(mpc_ioapic_id(i), used);
3465 3466 3467 3468
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
}
3469
#endif
L
Linus Torvalds 已提交
3470

3471
static int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3472 3473 3474 3475
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3476
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3477
	reg_01.raw = io_apic_read(ioapic, 1);
3478
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3479 3480 3481 3482

	return reg_01.bits.version;
}

3483
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
3484
{
3485
	int ioapic, pin, idx;
3486 3487 3488 3489

	if (skip_ioapic_setup)
		return -1;

3490 3491
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
3492 3493
		return -1;

3494 3495 3496 3497 3498 3499
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
3500 3501
		return -1;

3502 3503
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
3504 3505 3506
	return 0;
}

3507 3508 3509
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3510
 * so mask in all cases should simply be apic->target_cpus()
3511 3512 3513 3514
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
3515
	int pin, ioapic, irq, irq_entry;
3516
	const struct cpumask *mask;
3517
	struct irq_data *idata;
3518 3519 3520 3521

	if (skip_ioapic_setup == 1)
		return;

3522
	for_each_ioapic_pin(ioapic, pin) {
3523 3524 3525 3526
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
3527

3528
		if ((ioapic > 0) && (irq > NR_IRQS_LEGACY))
E
Eric W. Biederman 已提交
3529 3530
			continue;

3531
		idata = irq_get_irq_data(irq);
3532

3533 3534 3535
		/*
		 * Honour affinities which have been set in early boot
		 */
3536 3537
		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
			mask = idata->affinity;
3538 3539
		else
			mask = apic->target_cpus();
3540

3541
		x86_io_apic_ops.set_affinity(idata, mask, false);
3542
	}
3543

3544 3545 3546
}
#endif

3547 3548 3549 3550
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

3551
static struct resource * __init ioapic_setup_resources(void)
3552 3553 3554 3555
{
	unsigned long n;
	struct resource *res;
	char *mem;
3556
	int i, num = 0;
3557

3558 3559 3560
	for_each_ioapic(i)
		num++;
	if (num == 0)
3561 3562 3563
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
3564
	n *= num;
3565 3566 3567 3568

	mem = alloc_bootmem(n);
	res = (void *)mem;

3569
	mem += sizeof(struct resource) * num;
3570

3571 3572 3573 3574
	num = 0;
	for_each_ioapic(i) {
		res[num].name = mem;
		res[num].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3575
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
3576
		mem += IOAPIC_RESOURCE_NAME_SIZE;
3577
		num++;
3578 3579 3580 3581 3582 3583 3584
	}

	ioapic_resources = res;

	return res;
}

3585
void __init native_io_apic_init_mappings(void)
3586 3587
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
3588
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
3589
	int i;
3590

3591 3592
	ioapic_res = ioapic_setup_resources();
	for_each_ioapic(i) {
3593
		if (smp_found_config) {
3594
			ioapic_phys = mpc_ioapic_addr(i);
3595
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3596 3597 3598 3599 3600 3601 3602 3603 3604
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
3605
#endif
3606
		} else {
3607
#ifdef CONFIG_X86_32
3608
fake_ioapic_page:
3609
#endif
3610
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
3611 3612 3613
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
3614 3615 3616
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
3617
		idx++;
3618

3619
		ioapic_res->start = ioapic_phys;
3620
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
3621
		ioapic_res++;
3622 3623 3624
	}
}

3625
void __init ioapic_insert_resources(void)
3626 3627 3628 3629 3630
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
3631
		if (nr_ioapics > 0)
3632 3633
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
3634
		return;
3635 3636
	}

3637
	for_each_ioapic(i) {
3638 3639 3640 3641
		insert_resource(&iomem_resource, r);
		r++;
	}
}
3642

3643
int mp_find_ioapic(u32 gsi)
3644
{
3645
	int i;
3646

3647 3648 3649
	if (nr_ioapics == 0)
		return -1;

3650
	/* Find the IOAPIC that manages this GSI. */
3651
	for_each_ioapic(i) {
3652
		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
3653
		if (gsi >= gsi_cfg->gsi_base && gsi <= gsi_cfg->gsi_end)
3654 3655
			return i;
	}
3656

3657 3658 3659 3660
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

3661
int mp_find_ioapic_pin(int ioapic, u32 gsi)
3662
{
3663 3664
	struct mp_ioapic_gsi *gsi_cfg;

3665
	if (WARN_ON(ioapic < 0))
3666
		return -1;
3667 3668 3669

	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
	if (WARN_ON(gsi > gsi_cfg->gsi_end))
3670 3671
		return -1;

3672
	return gsi - gsi_cfg->gsi_base;
3673 3674
}

3675
static __init int bad_ioapic(unsigned long address)
3676 3677
{
	if (nr_ioapics >= MAX_IO_APICS) {
3678 3679
		pr_warn("WARNING: Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
			MAX_IO_APICS, nr_ioapics);
3680 3681 3682
		return 1;
	}
	if (!address) {
3683
		pr_warn("WARNING: Bogus (zero) I/O APIC address found in table, skipping!\n");
3684 3685
		return 1;
	}
3686 3687 3688
	return 0;
}

3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707
static __init int bad_ioapic_register(int idx)
{
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;

	reg_00.raw = io_apic_read(idx, 0);
	reg_01.raw = io_apic_read(idx, 1);
	reg_02.raw = io_apic_read(idx, 2);

	if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
		pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
			mpc_ioapic_addr(idx));
		return 1;
	}

	return 0;
}

3708 3709 3710
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;
3711
	int entries;
3712
	struct mp_ioapic_gsi *gsi_cfg;
3713 3714 3715 3716 3717 3718

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

3719 3720 3721
	ioapics[idx].mp_config.type = MP_IOAPIC;
	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
	ioapics[idx].mp_config.apicaddr = address;
3722 3723

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
3724 3725 3726 3727 3728 3729

	if (bad_ioapic_register(idx)) {
		clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
		return;
	}

3730 3731
	ioapics[idx].mp_config.apicid = io_apic_unique_id(id);
	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
3732 3733 3734 3735 3736

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
3737
	entries = io_apic_get_redir_entries(idx);
3738 3739 3740
	gsi_cfg = mp_ioapic_gsi_routing(idx);
	gsi_cfg->gsi_base = gsi_base;
	gsi_cfg->gsi_end = gsi_base + entries - 1;
3741 3742 3743 3744

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
S
Suresh Siddha 已提交
3745
	ioapics[idx].nr_registers = entries;
3746

3747 3748
	if (gsi_cfg->gsi_end >= gsi_top)
		gsi_top = gsi_cfg->gsi_end + 1;
3749

3750 3751 3752 3753
	pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
		idx, mpc_ioapic_id(idx),
		mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
		gsi_cfg->gsi_base, gsi_cfg->gsi_end);
3754 3755 3756

	nr_ioapics++;
}
3757 3758 3759 3760

/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
3761
	struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
3762 3763 3764

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
3765 3766
	physid_set_mask_of_physid(boot_cpu_physical_apicid,
					 &phys_cpu_present_map);
3767 3768 3769
#endif
	setup_local_APIC();

3770
	io_apic_setup_irq_pin(0, 0, &attr);
3771 3772
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
3773
}