io_apic.c 95.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
33
#include <linux/syscore_ops.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39
#include <linux/slab.h>
40 41 42 43 44
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
45
#include <linux/hpet.h>
46

47
#include <asm/idle.h>
L
Linus Torvalds 已提交
48 49
#include <asm/io.h>
#include <asm/smp.h>
50
#include <asm/cpu.h>
L
Linus Torvalds 已提交
51
#include <asm/desc.h>
52 53 54
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
55
#include <asm/timer.h>
56
#include <asm/i8259.h>
57
#include <asm/msidef.h>
58
#include <asm/hypertransport.h>
59
#include <asm/setup.h>
60
#include <asm/irq_remapping.h>
61
#include <asm/hpet.h>
62
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
63

I
Ingo Molnar 已提交
64
#include <asm/apic.h>
L
Linus Torvalds 已提交
65

66
#define __apicdebuginit(type) static type __init
67

68 69
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
70

71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
#ifdef CONFIG_IRQ_REMAP
static void irq_remap_modify_chip_defaults(struct irq_chip *chip);
static inline bool irq_remapped(struct irq_cfg *cfg)
{
	return cfg->irq_2_iommu.iommu != NULL;
}
#else
static inline bool irq_remapped(struct irq_cfg *cfg)
{
	return false;
}
static inline void irq_remap_modify_chip_defaults(struct irq_chip *chip)
{
}
#endif

L
Linus Torvalds 已提交
87
/*
88 89
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
90 91 92
 */
int sis_apic_bug = -1;

93 94
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
Y
Yinghai Lu 已提交
95

S
Suresh Siddha 已提交
96 97 98 99 100
static struct ioapic {
	/*
	 * # of IRQ routing registers
	 */
	int nr_registers;
101 102 103 104
	/*
	 * Saved state during suspend/resume, or while enabling intr-remap.
	 */
	struct IO_APIC_route_entry *saved_registers;
105 106
	/* I/O APIC config */
	struct mpc_ioapic mp_config;
107 108
	/* IO APIC gsi routing info */
	struct mp_ioapic_gsi  gsi_config;
109
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
S
Suresh Siddha 已提交
110
} ioapics[MAX_IO_APICS];
L
Linus Torvalds 已提交
111

112
#define mpc_ioapic_ver(ioapic_idx)	ioapics[ioapic_idx].mp_config.apicver
113

114
int mpc_ioapic_id(int ioapic_idx)
115
{
116
	return ioapics[ioapic_idx].mp_config.apicid;
117 118
}

119
unsigned int mpc_ioapic_addr(int ioapic_idx)
120
{
121
	return ioapics[ioapic_idx].mp_config.apicaddr;
122 123
}

124
struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
125
{
126
	return &ioapics[ioapic_idx].gsi_config;
127
}
128

129
int nr_ioapics;
130

131 132
/* The one past the highest gsi number used */
u32 gsi_top;
133

134
/* MP IRQ source entries */
135
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
136 137 138 139

/* # of MP IRQ source entries */
int mp_irq_entries;

140 141 142
/* GSI interrupts */
static int nr_irqs_gsi = NR_IRQS_LEGACY;

143
#ifdef CONFIG_EISA
144 145 146 147 148
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
149 150
int skip_ioapic_setup;

151 152 153 154
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
155 156 157 158 159 160 161 162
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

163
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
164 165
{
	/* disable IO-APIC */
166
	disable_ioapic_support();
Y
Yinghai Lu 已提交
167 168 169
	return 0;
}
early_param("noapic", parse_noapic);
170

171 172
static int io_apic_setup_irq_pin(unsigned int irq, int node,
				 struct io_apic_irq_attr *attr);
173

174 175 176 177 178 179 180 181 182 183 184
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
185
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
186 187 188
			return;
	}

189
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
190 191 192 193
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

194 195 196 197 198
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

T
Thomas Gleixner 已提交
199
static struct irq_pin_list *alloc_irq_pin_list(int node)
200
{
201
	return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
202 203
}

204

Y
Yinghai Lu 已提交
205
/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
206
static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
Y
Yinghai Lu 已提交
207

208
int __init arch_early_irq_init(void)
209
{
210
	struct irq_cfg *cfg;
211
	int count, node, i;
T
Thomas Gleixner 已提交
212

213
	if (!legacy_pic->nr_legacy_irqs)
214 215
		io_apic_irqs = ~0UL;

216
	for (i = 0; i < nr_ioapics; i++) {
217
		ioapics[i].saved_registers =
218
			kzalloc(sizeof(struct IO_APIC_route_entry) *
S
Suresh Siddha 已提交
219
				ioapics[i].nr_registers, GFP_KERNEL);
220
		if (!ioapics[i].saved_registers)
221 222 223
			pr_err("IOAPIC %d: suspend/resume impossible!\n", i);
	}

224 225
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
226
	node = cpu_to_node(0);
227

228 229 230
	/* Make sure the legacy interrupts are marked in the bitmap */
	irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);

231
	for (i = 0; i < count; i++) {
232
		irq_set_chip_data(i, &cfg[i]);
233 234
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
235 236 237 238
		/*
		 * For legacy IRQ's, start with assigning irq0 to irq15 to
		 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
		 */
239
		if (i < legacy_pic->nr_legacy_irqs) {
240 241 242
			cfg[i].vector = IRQ0_VECTOR + i;
			cpumask_set_cpu(0, cfg[i].domain);
		}
243
	}
244 245

	return 0;
246
}
247

248
static struct irq_cfg *irq_cfg(unsigned int irq)
249
{
250
	return irq_get_chip_data(irq);
251
}
T
Thomas Gleixner 已提交
252

253
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
254
{
255
	struct irq_cfg *cfg;
256

257
	cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
258 259
	if (!cfg)
		return NULL;
260
	if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
261
		goto out_cfg;
262
	if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
263
		goto out_domain;
264
	return cfg;
265 266 267 268 269
out_domain:
	free_cpumask_var(cfg->domain);
out_cfg:
	kfree(cfg);
	return NULL;
270 271
}

272
static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
273
{
274 275
	if (!cfg)
		return;
276
	irq_set_chip_data(at, NULL);
277 278 279 280 281 282 283 284 285 286 287 288 289
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
}

static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
{
	int res = irq_alloc_desc_at(at, node);
	struct irq_cfg *cfg;

	if (res < 0) {
		if (res != -EEXIST)
			return NULL;
290
		cfg = irq_get_chip_data(at);
291 292 293 294
		if (cfg)
			return cfg;
	}

295
	cfg = alloc_irq_cfg(at, node);
296
	if (cfg)
297
		irq_set_chip_data(at, cfg);
298 299 300 301 302 303 304 305 306 307 308 309
	else
		irq_free_desc(at);
	return cfg;
}

static int alloc_irq_from(unsigned int from, int node)
{
	return irq_alloc_desc_from(from, node);
}

static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
{
310
	free_irq_cfg(at, cfg);
311 312 313
	irq_free_desc(at);
}

314

L
Linus Torvalds 已提交
315 316 317 318
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
319 320
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
321 322 323 324 325
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
326
		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
L
Linus Torvalds 已提交
327 328
}

329 330 331 332 333 334
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

335
unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
L
Linus Torvalds 已提交
336 337 338 339 340 341
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

342
void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
343 344
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
345

L
Linus Torvalds 已提交
346 347 348 349 350 351 352 353 354 355
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
356
void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
357
{
358
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
359 360 361

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
362 363 364
	writel(value, &io_apic->data);
}

365 366 367 368 369
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

370 371 372 373 374 375
static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;

	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
376

377 378 379
	return eu.entry;
}

380 381 382 383
static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
384

385
	raw_spin_lock_irqsave(&ioapic_lock, flags);
386
	eu.entry = __ioapic_read_entry(apic, pin);
387
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
388

389 390 391
	return eu.entry;
}

392 393 394 395 396 397
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
398
static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
399
{
400 401
	union entry_union eu = {{0, 0}};

402
	eu.entry = e;
403 404
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
405 406
}

407
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
408 409
{
	unsigned long flags;
410

411
	raw_spin_lock_irqsave(&ioapic_lock, flags);
412
	__ioapic_write_entry(apic, pin, e);
413
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
414 415 416 417 418 419 420 421 422 423 424 425
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

426
	raw_spin_lock_irqsave(&ioapic_lock, flags);
427 428
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
429
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
430 431
}

L
Linus Torvalds 已提交
432 433 434 435 436
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
437
static int __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
438
{
439
	struct irq_pin_list **last, *entry;
440

441 442 443
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
444
		if (entry->apic == apic && entry->pin == pin)
445
			return 0;
446
		last = &entry->next;
L
Linus Torvalds 已提交
447
	}
448

T
Thomas Gleixner 已提交
449
	entry = alloc_irq_pin_list(node);
450
	if (!entry) {
451 452
		pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
		       node, apic, pin);
453
		return -ENOMEM;
454
	}
L
Linus Torvalds 已提交
455 456
	entry->apic = apic;
	entry->pin = pin;
457

458
	*last = entry;
459 460 461 462 463
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
T
Thomas Gleixner 已提交
464
	if (__add_pin_to_irq_node(cfg, node, apic, pin))
465
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
466 467 468 469 470
}

/*
 * Reroute an IRQ to a different pin.
 */
471
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
472 473
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
474
{
475
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
476

477
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
478 479 480
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
481
			/* every one is different, right? */
482
			return;
483
		}
L
Linus Torvalds 已提交
484
	}
485

486 487
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
488 489
}

490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

505 506 507
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
508 509
{
	struct irq_pin_list *entry;
510

511 512 513 514
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

515
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
516
{
517 518 519 520 521
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
522

523
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
524
	readl(&io_apic->data);
L
Linus Torvalds 已提交
525 526
}

T
Thomas Gleixner 已提交
527
static void mask_ioapic(struct irq_cfg *cfg)
528
{
T
Thomas Gleixner 已提交
529 530 531
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
532
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
533
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
534
}
L
Linus Torvalds 已提交
535

536
static void mask_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
537
{
538
	mask_ioapic(data->chip_data);
T
Thomas Gleixner 已提交
539
}
Y
Yinghai Lu 已提交
540

T
Thomas Gleixner 已提交
541 542 543
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
544 545
}

T
Thomas Gleixner 已提交
546
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
547 548 549
{
	unsigned long flags;

550
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
551
	__unmask_ioapic(cfg);
552
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
553 554
}

555
static void unmask_ioapic_irq(struct irq_data *data)
Y
Yinghai Lu 已提交
556
{
557
	unmask_ioapic(data->chip_data);
Y
Yinghai Lu 已提交
558 559
}

560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
 */
static void __eoi_ioapic_pin(int apic, int pin, int vector, struct irq_cfg *cfg)
{
	if (mpc_ioapic_ver(apic) >= 0x20) {
		/*
		 * Intr-remapping uses pin number as the virtual vector
		 * in the RTE. Actual vector is programmed in
		 * intr-remapping table entry. Hence for the io-apic
		 * EOI we use the pin number.
		 */
		if (cfg && irq_remapped(cfg))
			io_apic_eoi(apic, pin);
		else
			io_apic_eoi(apic, vector);
	} else {
		struct IO_APIC_route_entry entry, entry1;

		entry = entry1 = __ioapic_read_entry(apic, pin);

		/*
		 * Mask the entry and change the trigger mode to edge.
		 */
		entry1.mask = 1;
		entry1.trigger = IOAPIC_EDGE;

		__ioapic_write_entry(apic, pin, entry1);

		/*
		 * Restore the previous level triggered entry.
		 */
		__ioapic_write_entry(apic, pin, entry);
	}
}

static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__eoi_ioapic_pin(entry->apic, entry->pin, cfg->vector, cfg);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
620 621 622
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
623

L
Linus Torvalds 已提交
624
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
625
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
626 627
	if (entry.delivery_mode == dest_SMI)
		return;
628

L
Linus Torvalds 已提交
629
	/*
630 631 632 633 634 635 636 637 638 639
	 * Make sure the entry is masked and re-read the contents to check
	 * if it is a level triggered pin and if the remote-IRR is set.
	 */
	if (!entry.mask) {
		entry.mask = 1;
		ioapic_write_entry(apic, pin, entry);
		entry = ioapic_read_entry(apic, pin);
	}

	if (entry.irr) {
640 641
		unsigned long flags;

642 643 644 645 646 647 648 649 650 651
		/*
		 * Make sure the trigger mode is set to level. Explicit EOI
		 * doesn't clear the remote-IRR if the trigger mode is not
		 * set to level.
		 */
		if (!entry.trigger) {
			entry.trigger = IOAPIC_LEVEL;
			ioapic_write_entry(apic, pin, entry);
		}

652 653 654
		raw_spin_lock_irqsave(&ioapic_lock, flags);
		__eoi_ioapic_pin(apic, pin, entry.vector, NULL);
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
655 656 657 658 659
	}

	/*
	 * Clear the rest of the bits in the IO-APIC RTE except for the mask
	 * bit.
L
Linus Torvalds 已提交
660
	 */
661
	ioapic_mask_entry(apic, pin);
662 663
	entry = ioapic_read_entry(apic, pin);
	if (entry.irr)
664
		pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
665
		       mpc_ioapic_id(apic), pin);
L
Linus Torvalds 已提交
666 667
}

668
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
669 670 671 672
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
S
Suresh Siddha 已提交
673
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
L
Linus Torvalds 已提交
674 675 676
			clear_IO_APIC_pin(apic, pin);
}

677
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
678 679 680 681 682 683
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
684 685 686
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
713 714 715
#endif /* CONFIG_X86_32 */

/*
716
 * Saves all the IO-APIC RTE's
717
 */
718
int save_ioapic_entries(void)
719 720
{
	int apic, pin;
721
	int err = 0;
722 723

	for (apic = 0; apic < nr_ioapics; apic++) {
724
		if (!ioapics[apic].saved_registers) {
725 726 727
			err = -ENOMEM;
			continue;
		}
728

S
Suresh Siddha 已提交
729
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
730
			ioapics[apic].saved_registers[pin] =
731
				ioapic_read_entry(apic, pin);
732
	}
733

734
	return err;
735 736
}

737 738 739
/*
 * Mask all IO APIC entries.
 */
740
void mask_ioapic_entries(void)
741 742 743 744
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++) {
745
		if (!ioapics[apic].saved_registers)
746
			continue;
747

S
Suresh Siddha 已提交
748
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
749 750
			struct IO_APIC_route_entry entry;

751
			entry = ioapics[apic].saved_registers[pin];
752 753 754 755 756 757 758 759
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

760
/*
761
 * Restore IO APIC entries which was saved in the ioapic structure.
762
 */
763
int restore_ioapic_entries(void)
764 765 766
{
	int apic, pin;

767
	for (apic = 0; apic < nr_ioapics; apic++) {
768
		if (!ioapics[apic].saved_registers)
769
			continue;
770

S
Suresh Siddha 已提交
771
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
772
			ioapic_write_entry(apic, pin,
773
					   ioapics[apic].saved_registers[pin]);
774
	}
775
	return 0;
776 777
}

L
Linus Torvalds 已提交
778 779 780
/*
 * Find the IRQ entry number of a certain pin.
 */
781
static int find_irq_entry(int ioapic_idx, int pin, int type)
L
Linus Torvalds 已提交
782 783 784 785
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
786
		if (mp_irqs[i].irqtype == type &&
787
		    (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
788 789
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
790 791 792 793 794 795 796 797
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
798
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
799 800 801 802
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
803
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
804

A
Alexey Starikovskiy 已提交
805
		if (test_bit(lbus, mp_bus_not_pci) &&
806 807
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
808

809
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
810 811 812 813
	}
	return -1;
}

814 815 816 817 818
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
819
		int lbus = mp_irqs[i].srcbus;
820

A
Alexey Starikovskiy 已提交
821
		if (test_bit(lbus, mp_bus_not_pci) &&
822 823
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
824 825
			break;
	}
826

827
	if (i < mp_irq_entries) {
828 829 830 831 832
		int ioapic_idx;

		for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
				return ioapic_idx;
833 834 835 836 837
	}

	return -1;
}

838
#ifdef CONFIG_EISA
L
Linus Torvalds 已提交
839 840 841 842 843
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
844
	if (irq < legacy_pic->nr_legacy_irqs) {
L
Linus Torvalds 已提交
845 846 847 848 849 850 851
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
852

853
#endif
L
Linus Torvalds 已提交
854

A
Alexey Starikovskiy 已提交
855 856 857 858 859 860
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
861 862 863 864 865
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

866
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
867
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
868 869 870 871 872 873 874

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

875
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
876
{
877
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
878 879 880 881 882
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
883
	switch (mp_irqs[idx].irqflag & 3)
884
	{
885 886 887 888 889 890 891 892 893 894 895 896 897
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
898
			pr_warn("broken BIOS!!\n");
899 900 901 902 903 904 905 906 907 908
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
909
			pr_warn("broken BIOS!!\n");
910 911 912
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
913 914 915 916
	}
	return polarity;
}

917
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
918
{
919
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
920 921 922 923 924
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
925
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
926
	{
927 928 929 930 931
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
932
#ifdef CONFIG_EISA
933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				default:
				{
951
					pr_warn("broken BIOS!!\n");
952 953 954 955 956
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
957
			break;
958
		case 1: /* edge */
L
Linus Torvalds 已提交
959
		{
960
			trigger = 0;
L
Linus Torvalds 已提交
961 962
			break;
		}
963
		case 2: /* reserved */
L
Linus Torvalds 已提交
964
		{
965
			pr_warn("broken BIOS!!\n");
966
			trigger = 1;
L
Linus Torvalds 已提交
967 968
			break;
		}
969
		case 3: /* level */
L
Linus Torvalds 已提交
970
		{
971
			trigger = 1;
L
Linus Torvalds 已提交
972 973
			break;
		}
974
		default: /* invalid */
L
Linus Torvalds 已提交
975
		{
976
			pr_warn("broken BIOS!!\n");
977
			trigger = 0;
L
Linus Torvalds 已提交
978 979 980 981 982 983 984 985
			break;
		}
	}
	return trigger;
}

static int pin_2_irq(int idx, int apic, int pin)
{
986
	int irq;
987
	int bus = mp_irqs[idx].srcbus;
988
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(apic);
L
Linus Torvalds 已提交
989 990 991 992

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
993
	if (mp_irqs[idx].dstirq != pin)
994
		pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
L
Linus Torvalds 已提交
995

996
	if (test_bit(bus, mp_bus_not_pci)) {
997
		irq = mp_irqs[idx].srcbusirq;
998
	} else {
999
		u32 gsi = gsi_cfg->gsi_base + pin;
1000 1001 1002 1003

		if (gsi >= NR_IRQS_LEGACY)
			irq = gsi;
		else
1004
			irq = gsi_top + gsi;
L
Linus Torvalds 已提交
1005 1006
	}

1007
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1024 1025
#endif

L
Linus Torvalds 已提交
1026 1027 1028
	return irq;
}

1029 1030 1031 1032 1033
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1034
				struct io_apic_irq_attr *irq_attr)
1035
{
1036
	int ioapic_idx, i, best_guess = -1;
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

1049 1050
		for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1051 1052 1053 1054 1055 1056 1057
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
1058
			int irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq);
1059

1060
			if (!(ioapic_idx || IO_APIC_IRQ(irq)))
1061 1062 1063
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1064
				set_io_apic_irq_attr(irq_attr, ioapic_idx,
1065 1066 1067
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1068 1069 1070 1071 1072 1073 1074
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1075
				set_io_apic_irq_attr(irq_attr, ioapic_idx,
1076 1077 1078
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1079 1080 1081 1082 1083 1084 1085 1086
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1087 1088 1089 1090 1091
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1092
	raw_spin_lock(&vector_lock);
1093
}
L
Linus Torvalds 已提交
1094

1095
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1096
{
1097
	raw_spin_unlock(&vector_lock);
1098
}
L
Linus Torvalds 已提交
1099

1100 1101
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1102
{
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1114
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1115
	static int current_offset = VECTOR_OFFSET_START % 16;
1116 1117
	int cpu, err;
	cpumask_var_t tmp_mask;
1118

1119
	if (cfg->move_in_progress)
1120
		return -EBUSY;
1121

1122 1123
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1124

1125
	/* Only try and allocate irqs on cpus that are present */
1126
	err = -ENOSPC;
1127 1128 1129
	cpumask_clear(cfg->old_domain);
	cpu = cpumask_first_and(mask, cpu_online_mask);
	while (cpu < nr_cpu_ids) {
1130
		int new_cpu, vector, offset;
1131

1132
		apic->vector_allocation_domain(cpu, tmp_mask, mask);
1133

1134
		if (cpumask_subset(tmp_mask, cfg->domain)) {
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
			err = 0;
			if (cpumask_equal(tmp_mask, cfg->domain))
				break;
			/*
			 * New cpumask using the vector is a proper subset of
			 * the current in use mask. So cleanup the vector
			 * allocation for the members that are not used anymore.
			 */
			cpumask_andnot(cfg->old_domain, cfg->domain, tmp_mask);
			cfg->move_in_progress = 1;
			cpumask_and(cfg->domain, cfg->domain, tmp_mask);
			break;
1147
		}
1148

1149 1150
		vector = current_vector;
		offset = current_offset;
1151
next:
1152
		vector += 16;
1153
		if (vector >= first_system_vector) {
1154
			offset = (offset + 1) % 16;
1155
			vector = FIRST_EXTERNAL_VECTOR + offset;
1156
		}
1157 1158

		if (unlikely(current_vector == vector)) {
1159 1160 1161
			cpumask_or(cfg->old_domain, cfg->old_domain, tmp_mask);
			cpumask_andnot(tmp_mask, mask, cfg->old_domain);
			cpu = cpumask_first_and(tmp_mask, cpu_online_mask);
1162
			continue;
1163
		}
1164 1165

		if (test_bit(vector, used_vectors))
1166
			goto next;
1167

1168
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1169 1170 1171 1172 1173
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
1174
		if (cfg->vector) {
1175
			cfg->move_in_progress = 1;
1176
			cpumask_copy(cfg->old_domain, cfg->domain);
1177
		}
1178
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1179 1180
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1181 1182 1183
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1184
	}
1185 1186
	free_cpumask_var(tmp_mask);
	return err;
1187 1188
}

1189
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1190 1191
{
	int err;
1192 1193
	unsigned long flags;

1194
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1195
	err = __assign_irq_vector(irq, cfg, mask);
1196
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1197 1198 1199
	return err;
}

Y
Yinghai Lu 已提交
1200
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1201 1202 1203 1204 1205 1206
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1207
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1208 1209 1210
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1211
	cpumask_clear(cfg->domain);
1212 1213 1214

	if (likely(!cfg->move_in_progress))
		return;
1215
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1216 1217 1218 1219 1220 1221 1222 1223 1224
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1225 1226 1227 1228 1229 1230 1231 1232
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;

1233 1234 1235 1236 1237
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1238
	raw_spin_lock(&vector_lock);
1239
	/* Mark the inuse vectors */
T
Thomas Gleixner 已提交
1240
	for_each_active_irq(irq) {
1241
		cfg = irq_get_chip_data(irq);
T
Thomas Gleixner 已提交
1242 1243
		if (!cfg)
			continue;
1244 1245 1246 1247 1248 1249 1250
		/*
		 * If it is a legacy IRQ handled by the legacy PIC, this cpu
		 * will be part of the irq_cfg's domain.
		 */
		if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
			cpumask_set_cpu(cpu, cfg->domain);

1251
		if (!cpumask_test_cpu(cpu, cfg->domain))
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1263
		if (!cpumask_test_cpu(cpu, cfg->domain))
1264
			per_cpu(vector_irq, cpu)[vector] = -1;
1265
	}
1266
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1267
}
1268

1269
static struct irq_chip ioapic_chip;
L
Linus Torvalds 已提交
1270

1271
#ifdef CONFIG_X86_32
1272 1273
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1274
	int apic, idx, pin;
1275

T
Thomas Gleixner 已提交
1276
	for (apic = 0; apic < nr_ioapics; apic++) {
S
Suresh Siddha 已提交
1277
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
T
Thomas Gleixner 已提交
1278 1279 1280 1281 1282 1283
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1284 1285
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1286
	return 0;
1287
}
1288 1289 1290
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1291
	return 1;
1292 1293
}
#endif
1294

1295 1296
static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
				 unsigned long trigger)
L
Linus Torvalds 已提交
1297
{
1298 1299 1300
	struct irq_chip *chip = &ioapic_chip;
	irq_flow_handler_t hdl;
	bool fasteoi;
Y
Yinghai Lu 已提交
1301

1302
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1303
	    trigger == IOAPIC_LEVEL) {
1304
		irq_set_status_flags(irq, IRQ_LEVEL);
1305 1306
		fasteoi = true;
	} else {
1307
		irq_clear_status_flags(irq, IRQ_LEVEL);
1308 1309
		fasteoi = false;
	}
1310

1311
	if (irq_remapped(cfg)) {
1312
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
1313
		irq_remap_modify_chip_defaults(chip);
1314
		fasteoi = trigger != 0;
1315
	}
1316

1317 1318 1319
	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	irq_set_chip_and_handler_name(irq, chip, hdl,
				      fasteoi ? "fasteoi" : "edge");
L
Linus Torvalds 已提交
1320 1321
}

1322 1323 1324 1325
static int setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
			       unsigned int destination, int vector,
			       struct io_apic_irq_attr *attr)
{
1326 1327 1328
	if (irq_remapping_enabled)
		return setup_ioapic_remapped_entry(irq, entry, destination,
						   vector, attr);
1329

1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
	memset(entry, 0, sizeof(*entry));

	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode     = apic->irq_dest_mode;
	entry->dest	     = destination;
	entry->vector	     = vector;
	entry->mask	     = 0;			/* enable IRQ */
	entry->trigger	     = attr->trigger;
	entry->polarity	     = attr->polarity;

	/*
	 * Mask level triggered irqs.
1342 1343
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
1344
	if (attr->trigger)
1345
		entry->mask = 1;
1346

1347 1348 1349
	return 0;
}

1350 1351
static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
				struct io_apic_irq_attr *attr)
1352
{
L
Linus Torvalds 已提交
1353
	struct IO_APIC_route_entry entry;
1354
	unsigned int dest;
1355 1356 1357

	if (!IO_APIC_IRQ(irq))
		return;
1358

1359
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1360 1361
		return;

1362 1363 1364 1365 1366 1367 1368 1369
	if (apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus(),
					 &dest)) {
		pr_warn("Failed to obtain apicid for ioapic %d, pin %d\n",
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
		__clear_irq_vector(irq, cfg);

		return;
	}
1370 1371 1372

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1373
		    "IRQ %d Mode:%i Active:%i Dest:%d)\n",
1374 1375
		    attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
		    cfg->vector, irq, attr->trigger, attr->polarity, dest);
1376

1377
	if (setup_ioapic_entry(irq, &entry, dest, cfg->vector, attr)) {
1378
		pr_warn("Failed to setup ioapic entry for ioapic %d, pin %d\n",
1379
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
Y
Yinghai Lu 已提交
1380
		__clear_irq_vector(irq, cfg);
1381

1382 1383 1384
		return;
	}

1385
	ioapic_register_intr(irq, cfg, attr->trigger);
1386
	if (irq < legacy_pic->nr_legacy_irqs)
1387
		legacy_pic->mask(irq);
1388

1389
	ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
1390 1391
}

1392
static bool __init io_apic_pin_not_connected(int idx, int ioapic_idx, int pin)
1393 1394 1395 1396 1397
{
	if (idx != -1)
		return false;

	apic_printk(APIC_VERBOSE, KERN_DEBUG " apic %d pin %d not connected\n",
1398
		    mpc_ioapic_id(ioapic_idx), pin);
1399 1400 1401
	return true;
}

1402
static void __init __io_apic_setup_irqs(unsigned int ioapic_idx)
1403
{
1404
	int idx, node = cpu_to_node(0);
1405
	struct io_apic_irq_attr attr;
1406
	unsigned int pin, irq;
L
Linus Torvalds 已提交
1407

1408 1409 1410
	for (pin = 0; pin < ioapics[ioapic_idx].nr_registers; pin++) {
		idx = find_irq_entry(ioapic_idx, pin, mp_INT);
		if (io_apic_pin_not_connected(idx, ioapic_idx, pin))
1411
			continue;
1412

1413
		irq = pin_2_irq(idx, ioapic_idx, pin);
1414

1415
		if ((ioapic_idx > 0) && (irq > 16))
E
Eric W. Biederman 已提交
1416 1417
			continue;

1418 1419 1420 1421 1422
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
1423
		    apic->multi_timer_check(ioapic_idx, irq))
1424
			continue;
1425

1426
		set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
1427
				     irq_polarity(idx));
1428

1429
		io_apic_setup_irq_pin(irq, node, &attr);
L
Linus Torvalds 已提交
1430 1431 1432
	}
}

1433 1434
static void __init setup_IO_APIC_irqs(void)
{
1435
	unsigned int ioapic_idx;
1436 1437 1438

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1439 1440
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
		__io_apic_setup_irqs(ioapic_idx);
1441 1442
}

Y
Yinghai Lu 已提交
1443 1444 1445 1446 1447 1448 1449
/*
 * for the gsit that is not in first ioapic
 * but could not use acpi_register_gsi()
 * like some special sci in IBM x3330
 */
void setup_IO_APIC_irq_extra(u32 gsi)
{
1450
	int ioapic_idx = 0, pin, idx, irq, node = cpu_to_node(0);
1451
	struct io_apic_irq_attr attr;
Y
Yinghai Lu 已提交
1452 1453 1454 1455

	/*
	 * Convert 'gsi' to 'ioapic.pin'.
	 */
1456 1457
	ioapic_idx = mp_find_ioapic(gsi);
	if (ioapic_idx < 0)
Y
Yinghai Lu 已提交
1458 1459
		return;

1460 1461
	pin = mp_find_ioapic_pin(ioapic_idx, gsi);
	idx = find_irq_entry(ioapic_idx, pin, mp_INT);
Y
Yinghai Lu 已提交
1462 1463 1464
	if (idx == -1)
		return;

1465
	irq = pin_2_irq(idx, ioapic_idx, pin);
1466 1467

	/* Only handle the non legacy irqs on secondary ioapics */
1468
	if (ioapic_idx == 0 || irq < NR_IRQS_LEGACY)
Y
Yinghai Lu 已提交
1469
		return;
1470

1471
	set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
1472 1473
			     irq_polarity(idx));

1474
	io_apic_setup_irq_pin_once(irq, node, &attr);
Y
Yinghai Lu 已提交
1475 1476
}

L
Linus Torvalds 已提交
1477
/*
1478
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1479
 */
1480
static void __init setup_timer_IRQ0_pin(unsigned int ioapic_idx,
1481
					unsigned int pin, int vector)
L
Linus Torvalds 已提交
1482 1483
{
	struct IO_APIC_route_entry entry;
1484
	unsigned int dest;
L
Linus Torvalds 已提交
1485

1486
	if (irq_remapping_enabled)
1487 1488
		return;

1489
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1490 1491 1492 1493 1494

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1495 1496
	if (unlikely(apic->cpu_mask_to_apicid_and(apic->target_cpus(),
						  apic->target_cpus(), &dest)))
1497 1498
		dest = BAD_APICID;

1499
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1500
	entry.mask = 0;			/* don't mask IRQ for edge */
1501
	entry.dest = dest;
1502
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1503 1504 1505 1506 1507 1508
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1509
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1510
	 */
1511 1512
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
L
Linus Torvalds 已提交
1513 1514 1515 1516

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
1517
	ioapic_write_entry(ioapic_idx, pin, entry);
L
Linus Torvalds 已提交
1518 1519
}

1520
__apicdebuginit(void) print_IO_APIC(int ioapic_idx)
L
Linus Torvalds 已提交
1521
{
1522
	int i;
L
Linus Torvalds 已提交
1523 1524 1525 1526 1527 1528
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;

1529
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1530 1531
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	reg_01.raw = io_apic_read(ioapic_idx, 1);
L
Linus Torvalds 已提交
1532
	if (reg_01.bits.version >= 0x10)
1533
		reg_02.raw = io_apic_read(ioapic_idx, 2);
T
Thomas Gleixner 已提交
1534
	if (reg_01.bits.version >= 0x20)
1535
		reg_03.raw = io_apic_read(ioapic_idx, 3);
1536
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1537

1538
	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1539 1540 1541 1542 1543
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1544
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1545 1546
	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
		reg_01.bits.entries);
L
Linus Torvalds 已提交
1547 1548

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1549 1550
	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
		reg_01.bits.version);
L
Linus Torvalds 已提交
1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1575
	if (irq_remapping_enabled) {
1576 1577 1578 1579 1580 1581
		printk(KERN_DEBUG " NR Indx Fmt Mask Trig IRR"
			" Pol Stat Indx2 Zero Vect:\n");
	} else {
		printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
			" Stat Dmod Deli Vect:\n");
	}
L
Linus Torvalds 已提交
1582 1583

	for (i = 0; i <= reg_01.bits.entries; i++) {
1584
		if (irq_remapping_enabled) {
1585 1586 1587
			struct IO_APIC_route_entry entry;
			struct IR_IO_APIC_route_entry *ir_entry;

1588
			entry = ioapic_read_entry(ioapic_idx, i);
1589 1590 1591 1592 1593
			ir_entry = (struct IR_IO_APIC_route_entry *) &entry;
			printk(KERN_DEBUG " %02x %04X ",
				i,
				ir_entry->index
			);
1594
			pr_cont("%1d   %1d    %1d    %1d   %1d   "
1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
				"%1d    %1d     %X    %02X\n",
				ir_entry->format,
				ir_entry->mask,
				ir_entry->trigger,
				ir_entry->irr,
				ir_entry->polarity,
				ir_entry->delivery_status,
				ir_entry->index2,
				ir_entry->zero,
				ir_entry->vector
			);
		} else {
			struct IO_APIC_route_entry entry;

1609
			entry = ioapic_read_entry(ioapic_idx, i);
1610 1611 1612 1613
			printk(KERN_DEBUG " %02x %02X  ",
				i,
				entry.dest
			);
1614
			pr_cont("%1d    %1d    %1d   %1d   %1d    "
1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625
				"%1d    %1d    %02X\n",
				entry.mask,
				entry.trigger,
				entry.irr,
				entry.polarity,
				entry.delivery_status,
				entry.dest_mode,
				entry.delivery_mode,
				entry.vector
			);
		}
L
Linus Torvalds 已提交
1626
	}
1627 1628 1629 1630
}

__apicdebuginit(void) print_IO_APICs(void)
{
1631
	int ioapic_idx;
1632 1633
	struct irq_cfg *cfg;
	unsigned int irq;
1634
	struct irq_chip *chip;
1635 1636

	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1637
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
1638
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1639 1640
		       mpc_ioapic_id(ioapic_idx),
		       ioapics[ioapic_idx].nr_registers);
1641 1642 1643 1644 1645 1646 1647

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

1648 1649
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
		print_IO_APIC(ioapic_idx);
1650

L
Linus Torvalds 已提交
1651
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1652
	for_each_active_irq(irq) {
1653 1654
		struct irq_pin_list *entry;

1655 1656 1657 1658
		chip = irq_get_chip(irq);
		if (chip != &ioapic_chip)
			continue;

1659
		cfg = irq_get_chip_data(irq);
1660 1661
		if (!cfg)
			continue;
1662
		entry = cfg->irq_2_pin;
1663
		if (!entry)
L
Linus Torvalds 已提交
1664
			continue;
1665
		printk(KERN_DEBUG "IRQ%d ", irq);
1666
		for_each_irq_pin(entry, cfg->irq_2_pin)
1667 1668
			pr_cont("-> %d:%d", entry->apic, entry->pin);
		pr_cont("\n");
L
Linus Torvalds 已提交
1669 1670 1671 1672 1673
	}

	printk(KERN_INFO ".................................... done.\n");
}

1674
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1675
{
1676
	int i;
L
Linus Torvalds 已提交
1677

1678 1679 1680
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
1681
		pr_cont("%08x", apic_read(base + i*0x10));
1682

1683
	pr_cont("\n");
L
Linus Torvalds 已提交
1684 1685
}

1686
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1687
{
1688
	unsigned int i, v, ver, maxlvt;
1689
	u64 icr;
L
Linus Torvalds 已提交
1690

1691
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1692
		smp_processor_id(), hard_smp_processor_id());
1693
	v = apic_read(APIC_ID);
1694
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1695 1696 1697
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1698
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1699 1700 1701 1702

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1703
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1704 1705 1706 1707 1708
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1709 1710 1711 1712
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1713 1714 1715 1716 1717 1718 1719 1720 1721
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1722 1723
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1724 1725 1726 1727
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1728 1729 1730 1731
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1732
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1733
	printk(KERN_DEBUG "... APIC TMR field:\n");
1734
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1735
	printk(KERN_DEBUG "... APIC IRR field:\n");
1736
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1737

1738 1739
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1740
			apic_write(APIC_ESR, 0);
1741

L
Linus Torvalds 已提交
1742 1743 1744 1745
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1746
	icr = apic_icr_read();
1747 1748
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
1785
	pr_cont("\n");
L
Linus Torvalds 已提交
1786 1787
}

1788
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1789
{
1790 1791
	int cpu;

1792 1793 1794
	if (!maxcpu)
		return;

1795
	preempt_disable();
1796 1797 1798
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1799
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1800
	}
1801
	preempt_enable();
L
Linus Torvalds 已提交
1802 1803
}

1804
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1805 1806 1807 1808
{
	unsigned int v;
	unsigned long flags;

1809
	if (!legacy_pic->nr_legacy_irqs)
L
Linus Torvalds 已提交
1810 1811 1812 1813
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1814
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1815 1816 1817 1818 1819 1820 1821

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1822 1823
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1824
	v = inb(0xa0) << 8 | inb(0x20);
1825 1826
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1827

1828
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1829 1830 1831 1832 1833 1834 1835

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1854
{
1855 1856 1857
	if (apic_verbosity == APIC_QUIET)
		return 0;

1858
	print_PIC();
1859 1860

	/* don't print out if apic is not there */
1861
	if (!cpu_has_apic && !apic_from_smp_config())
1862 1863
		return 0;

1864
	print_local_APICs(show_lapic);
1865
	print_IO_APICs();
1866 1867 1868 1869

	return 0;
}

1870
late_initcall(print_ICs);
1871

L
Linus Torvalds 已提交
1872

Y
Yinghai Lu 已提交
1873 1874 1875
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1876
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1877
{
1878
	int i8259_apic, i8259_pin;
1879
	int apic;
1880

1881
	if (!legacy_pic->nr_legacy_irqs)
1882 1883
		return;

1884
	for(apic = 0; apic < nr_ioapics; apic++) {
1885 1886
		int pin;
		/* See if any of the pins is in ExtINT mode */
S
Suresh Siddha 已提交
1887
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
1888
			struct IO_APIC_route_entry entry;
1889
			entry = ioapic_read_entry(apic, pin);
1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

1938
	if (!legacy_pic->nr_legacy_irqs)
1939 1940
		return;

1941
	/*
1942
	 * If the i8259 is routed through an IOAPIC
1943
	 * Put that IOAPIC in virtual wire mode
1944
	 * so legacy interrupts can be delivered.
1945 1946 1947
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
L
Lucas De Marchi 已提交
1948
	 * IOAPIC RTE as well as interrupt-remapping table entry).
1949
	 * As this gets called during crash dump, keep this simple for now.
1950
	 */
1951
	if (ioapic_i8259.pin != -1 && !irq_remapping_enabled) {
1952 1953 1954 1955 1956 1957 1958 1959 1960
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1961
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1962
		entry.vector          = 0;
1963
		entry.dest            = read_apic_id();
1964 1965 1966 1967

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1968
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1969
	}
1970

1971 1972 1973
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
1974
	if (cpu_has_apic || apic_from_smp_config())
1975
		disconnect_bsp_APIC(!irq_remapping_enabled &&
1976
				ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
1977 1978
}

1979
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1980 1981 1982 1983 1984 1985
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
1986
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
1987 1988 1989
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
1990
	int ioapic_idx;
L
Linus Torvalds 已提交
1991 1992 1993 1994 1995 1996 1997 1998
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
1999
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
2000 2001 2002 2003

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
2004
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++) {
L
Linus Torvalds 已提交
2005
		/* Read the register 0 value */
2006
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2007
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2008
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2009

2010
		old_id = mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2011

2012
		if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2013
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
2014
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2015 2016
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
2017
			ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2018 2019 2020 2021 2022 2023 2024
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2025
		if (apic->check_apicid_used(&phys_id_present_map,
2026
					    mpc_ioapic_id(ioapic_idx))) {
L
Linus Torvalds 已提交
2027
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
2028
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2029 2030 2031 2032 2033 2034 2035 2036
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
2037
			ioapics[ioapic_idx].mp_config.apicid = i;
L
Linus Torvalds 已提交
2038 2039
		} else {
			physid_mask_t tmp;
2040
			apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
2041
						    &tmp);
L
Linus Torvalds 已提交
2042 2043
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
2044
					mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2045 2046 2047 2048 2049 2050 2051
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
2052
		if (old_id != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
2053
			for (i = 0; i < mp_irq_entries; i++)
2054 2055
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
2056
						= mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2057 2058

		/*
2059 2060
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
2061
		 */
2062
		if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
2063 2064
			continue;

L
Linus Torvalds 已提交
2065 2066
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
2067
			mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2068

2069
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
2070
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2071
		io_apic_write(ioapic_idx, 0, reg_00.raw);
2072
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2073 2074 2075 2076

		/*
		 * Sanity check
		 */
2077
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2078
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2079
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2080
		if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
2081
			pr_cont("could not set ID!\n");
L
Linus Torvalds 已提交
2082 2083 2084 2085
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
2101
#endif
L
Linus Torvalds 已提交
2102

2103
int no_timer_check __initdata;
2104 2105 2106 2107 2108 2109 2110 2111

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2112 2113 2114 2115 2116 2117 2118 2119
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2120
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2121 2122
{
	unsigned long t1 = jiffies;
2123
	unsigned long flags;
L
Linus Torvalds 已提交
2124

2125 2126 2127
	if (no_timer_check)
		return 1;

2128
	local_save_flags(flags);
L
Linus Torvalds 已提交
2129 2130 2131
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2132
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2133 2134 2135 2136 2137 2138 2139 2140

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2141 2142

	/* jiffies wrap? */
2143
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2170

2171
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2172
{
2173
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
2174 2175
	unsigned long flags;

2176
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2177
	if (irq < legacy_pic->nr_legacy_irqs) {
2178
		legacy_pic->mask(irq);
2179
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2180 2181
			was_pending = 1;
	}
2182
	__unmask_ioapic(data->chip_data);
2183
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2184 2185 2186 2187

	return was_pending;
}

2188
static int ioapic_retrigger_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2189
{
2190
	struct irq_cfg *cfg = data->chip_data;
2191 2192
	unsigned long flags;

2193
	raw_spin_lock_irqsave(&vector_lock, flags);
2194
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2195
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2196 2197 2198

	return 1;
}
2199

2200 2201 2202 2203 2204 2205 2206 2207
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2208

2209
#ifdef CONFIG_SMP
2210
void send_cleanup_vector(struct irq_cfg *cfg)
2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2226 2227 2228
asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2229

2230 2231
	ack_APIC_irq();
	irq_enter();
2232
	exit_idle();
2233 2234 2235 2236

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2237
		unsigned int irr;
2238 2239
		struct irq_desc *desc;
		struct irq_cfg *cfg;
T
Tejun Heo 已提交
2240
		irq = __this_cpu_read(vector_irq[vector]);
2241

2242 2243 2244
		if (irq == -1)
			continue;

2245 2246 2247 2248 2249
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2250
		raw_spin_lock(&desc->lock);
2251

2252 2253 2254 2255 2256 2257 2258
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2259
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2260 2261
			goto unlock;

2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
T
Tejun Heo 已提交
2274
		__this_cpu_write(vector_irq[vector], -1);
2275
unlock:
2276
		raw_spin_unlock(&desc->lock);
2277 2278 2279 2280 2281
	}

	irq_exit();
}

T
Thomas Gleixner 已提交
2282
static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
2283
{
2284
	unsigned me;
2285

2286
	if (likely(!cfg->move_in_progress))
2287 2288 2289
		return;

	me = smp_processor_id();
2290

2291
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2292
		send_cleanup_vector(cfg);
2293
}
2294

T
Thomas Gleixner 已提交
2295
static void irq_complete_move(struct irq_cfg *cfg)
2296
{
T
Thomas Gleixner 已提交
2297
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
2298 2299 2300 2301
}

void irq_force_complete_move(int irq)
{
2302
	struct irq_cfg *cfg = irq_get_chip_data(irq);
2303

2304 2305 2306
	if (!cfg)
		return;

T
Thomas Gleixner 已提交
2307
	__irq_complete_move(cfg, cfg->vector);
2308
}
2309
#else
T
Thomas Gleixner 已提交
2310
static inline void irq_complete_move(struct irq_cfg *cfg) { }
2311
#endif
Y
Yinghai Lu 已提交
2312

2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
		if (!irq_remapped(cfg))
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
 * Either sets data->affinity to a valid value, and returns
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
 * leaves data->affinity untouched.
 */
int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
			  unsigned int *dest_id)
{
	struct irq_cfg *cfg = data->chip_data;
	unsigned int irq = data->irq;
	int err;

	if (!config_enabled(CONFIG_SMP))
		return -1;

	if (!cpumask_intersects(mask, cpu_online_mask))
		return -EINVAL;

	err = assign_irq_vector(irq, cfg, mask);
	if (err)
		return err;

	err = apic->cpu_mask_to_apicid_and(mask, cfg->domain, dest_id);
	if (err) {
		if (assign_irq_vector(irq, cfg, data->affinity))
			pr_err("Failed to recover vector for irq %d\n", irq);
		return err;
	}

	cpumask_copy(data->affinity, mask);

	return 0;
}

static int
ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		    bool force)
{
	unsigned int dest, irq = data->irq;
	unsigned long flags;
	int ret;

	if (!config_enabled(CONFIG_SMP))
		return -1;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (!ret) {
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, data->chip_data);
		ret = IRQ_SET_MASK_OK_NOCOPY;
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	return ret;
}

2394
static void ack_apic_edge(struct irq_data *data)
2395
{
2396
	irq_complete_move(data->chip_data);
2397
	irq_move_irq(data);
2398 2399 2400
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2401 2402
atomic_t irq_mis_count;

2403
#ifdef CONFIG_GENERIC_PENDING_IRQ
2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

2427 2428
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
2429
	/* If we are moving the irq we need to mask it */
2430
	if (unlikely(irqd_is_setaffinity_pending(data))) {
T
Thomas Gleixner 已提交
2431
		mask_ioapic(cfg);
2432
		return true;
2433
	}
2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
	return false;
}

static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
	if (unlikely(masked)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
		if (!io_apic_level_ack_pending(cfg))
			irq_move_masked_irq(data);
		unmask_ioapic(cfg);
	}
}
#else
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
	return false;
}
static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
}
2481 2482
#endif

2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
static void ack_apic_level(struct irq_data *data)
{
	struct irq_cfg *cfg = data->chip_data;
	int i, irq = data->irq;
	unsigned long v;
	bool masked;

	irq_complete_move(cfg);
	masked = ioapic_irqd_mask(data, cfg);

Y
Yinghai Lu 已提交
2493
	/*
2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2524
	 */
Y
Yinghai Lu 已提交
2525
	i = cfg->vector;
Y
Yinghai Lu 已提交
2526 2527
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2528 2529 2530 2531 2532 2533
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2534 2535 2536 2537 2538 2539 2540
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2541 2542 2543
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2544
		eoi_ioapic_irq(irq, cfg);
2545 2546
	}

2547
	ioapic_irqd_unmask(data, cfg, masked);
Y
Yinghai Lu 已提交
2548
}
2549

2550
#ifdef CONFIG_IRQ_REMAP
2551
static void ir_ack_apic_edge(struct irq_data *data)
2552
{
2553
	ack_APIC_irq();
2554 2555
}

2556
static void ir_ack_apic_level(struct irq_data *data)
2557
{
2558
	ack_APIC_irq();
2559
	eoi_ioapic_irq(data->irq, data->chip_data);
2560
}
2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572

static void ir_print_prefix(struct irq_data *data, struct seq_file *p)
{
	seq_printf(p, " IR-%s", data->chip->name);
}

static void irq_remap_modify_chip_defaults(struct irq_chip *chip)
{
	chip->irq_print_chip = ir_print_prefix;
	chip->irq_ack = ir_ack_apic_edge;
	chip->irq_eoi = ir_ack_apic_level;

2573
	chip->irq_set_affinity = set_remapped_irq_affinity;
2574
}
2575
#endif /* CONFIG_IRQ_REMAP */
2576

2577
static struct irq_chip ioapic_chip __read_mostly = {
2578 2579 2580 2581 2582 2583 2584 2585
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
	.irq_ack		= ack_apic_edge,
	.irq_eoi		= ack_apic_level,
	.irq_set_affinity	= ioapic_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2586 2587 2588 2589
};

static inline void init_IO_APIC_traps(void)
{
2590
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
2591
	unsigned int irq;
L
Linus Torvalds 已提交
2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
T
Thomas Gleixner 已提交
2604
	for_each_active_irq(irq) {
2605
		cfg = irq_get_chip_data(irq);
2606
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2607 2608 2609 2610 2611
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2612 2613
			if (irq < legacy_pic->nr_legacy_irqs)
				legacy_pic->make_irq(irq);
2614
			else
L
Linus Torvalds 已提交
2615
				/* Strange. Oh, well.. */
2616
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
2617 2618 2619 2620
		}
	}
}

2621 2622 2623
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2624

2625
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2626 2627 2628 2629
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2630
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2631 2632
}

2633
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2634
{
2635
	unsigned long v;
L
Linus Torvalds 已提交
2636

2637
	v = apic_read(APIC_LVT0);
2638
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2639
}
L
Linus Torvalds 已提交
2640

2641
static void ack_lapic_irq(struct irq_data *data)
2642 2643 2644 2645
{
	ack_APIC_irq();
}

2646
static struct irq_chip lapic_chip __read_mostly = {
2647
	.name		= "local-APIC",
2648 2649 2650
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2651 2652
};

2653
static void lapic_register_intr(int irq)
2654
{
2655
	irq_clear_status_flags(irq, IRQ_LEVEL);
2656
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2657 2658 2659
				      "edge");
}

L
Linus Torvalds 已提交
2660 2661 2662 2663 2664 2665 2666
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2667
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2668
{
2669
	int apic, pin, i;
L
Linus Torvalds 已提交
2670 2671 2672
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2673
	pin  = find_isa_irq_pin(8, mp_INT);
2674 2675 2676 2677
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2678
	apic = find_isa_irq_apic(8, mp_INT);
2679 2680
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2681
		return;
2682
	}
L
Linus Torvalds 已提交
2683

2684
	entry0 = ioapic_read_entry(apic, pin);
2685
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2686 2687 2688 2689 2690

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2691
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2692 2693 2694 2695 2696
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2697
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2714
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2715

2716
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2717 2718
}

Y
Yinghai Lu 已提交
2719
static int disable_timer_pin_1 __initdata;
2720
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2721
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2722 2723 2724 2725
{
	disable_timer_pin_1 = 1;
	return 0;
}
2726
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2727 2728 2729

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2730 2731 2732 2733 2734
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2735 2736
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2737
 */
2738
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2739
{
2740
	struct irq_cfg *cfg = irq_get_chip_data(0);
2741
	int node = cpu_to_node(0);
2742
	int apic1, pin1, apic2, pin2;
2743
	unsigned long flags;
2744
	int no_pin1 = 0;
2745 2746

	local_irq_save(flags);
2747

L
Linus Torvalds 已提交
2748 2749 2750
	/*
	 * get/set the timer IRQ vector:
	 */
2751
	legacy_pic->mask(0);
2752
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2753 2754

	/*
2755 2756 2757 2758 2759 2760 2761
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2762
	 */
2763
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2764
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2765

2766 2767 2768 2769
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2770

2771 2772
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2773
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2774

2775 2776 2777 2778 2779 2780 2781 2782
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2783
		if (irq_remapping_enabled)
2784
			panic("BIOS bug: timer not connected to IO-APIC");
2785 2786 2787 2788 2789 2790 2791 2792
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2793 2794 2795 2796
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2797
		if (no_pin1) {
2798
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2799
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2800
		} else {
2801
			/* for edge trigger, setup_ioapic_irq already
Y
Yinghai Lu 已提交
2802 2803 2804 2805 2806 2807 2808
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2809
				unmask_ioapic(cfg);
2810
		}
L
Linus Torvalds 已提交
2811
		if (timer_irq_works()) {
2812 2813
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2814
			goto out;
L
Linus Torvalds 已提交
2815
		}
2816
		if (irq_remapping_enabled)
2817
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2818
		local_irq_disable();
2819
		clear_IO_APIC_pin(apic1, pin1);
2820
		if (!no_pin1)
2821 2822
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2823

2824 2825 2826 2827
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2828 2829 2830
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2831
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2832
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2833
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2834
		if (timer_irq_works()) {
2835
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2836
			timer_through_8259 = 1;
2837
			goto out;
L
Linus Torvalds 已提交
2838 2839 2840 2841
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2842
		local_irq_disable();
2843
		legacy_pic->mask(0);
2844
		clear_IO_APIC_pin(apic2, pin2);
2845
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2846 2847
	}

2848 2849
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2850

2851
	lapic_register_intr(0);
2852
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2853
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2854 2855

	if (timer_irq_works()) {
2856
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2857
		goto out;
L
Linus Torvalds 已提交
2858
	}
Y
Yinghai Lu 已提交
2859
	local_irq_disable();
2860
	legacy_pic->mask(0);
2861
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2862
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2863

2864 2865
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2866

2867 2868
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2869
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2870 2871 2872 2873

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2874
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2875
		goto out;
L
Linus Torvalds 已提交
2876
	}
Y
Yinghai Lu 已提交
2877
	local_irq_disable();
2878
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2879 2880 2881 2882
	if (x2apic_preenabled)
		apic_printk(APIC_QUIET, KERN_INFO
			    "Perhaps problem with the pre-enabled x2apic mode\n"
			    "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
L
Linus Torvalds 已提交
2883
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2884
		"report.  Then try booting with the 'noapic' option.\n");
2885 2886
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2887 2888 2889
}

/*
2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2905
 */
2906
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2907 2908 2909

void __init setup_IO_APIC(void)
{
2910 2911 2912 2913

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
2914
	io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
2915

2916
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
2917
	/*
2918 2919
         * Set up IO-APIC IRQ routing.
         */
2920 2921
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
2922 2923 2924
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2925
	if (legacy_pic->nr_legacy_irqs)
2926
		check_timer();
L
Linus Torvalds 已提交
2927 2928 2929
}

/*
L
Lucas De Marchi 已提交
2930
 *      Called after all the initialization is done. If we didn't find any
2931
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
2932
 */
2933

L
Linus Torvalds 已提交
2934 2935
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
2936 2937 2938
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
2939 2940 2941 2942
}

late_initcall(io_apic_bug_finalize);

2943
static void resume_ioapic_id(int ioapic_idx)
L
Linus Torvalds 已提交
2944 2945 2946
{
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
2947

2948
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2949 2950 2951 2952
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
		io_apic_write(ioapic_idx, 0, reg_00.raw);
L
Linus Torvalds 已提交
2953
	}
2954
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2955
}
L
Linus Torvalds 已提交
2956

2957 2958
static void ioapic_resume(void)
{
2959
	int ioapic_idx;
2960

2961 2962
	for (ioapic_idx = nr_ioapics - 1; ioapic_idx >= 0; ioapic_idx--)
		resume_ioapic_id(ioapic_idx);
2963 2964

	restore_ioapic_entries();
L
Linus Torvalds 已提交
2965 2966
}

2967
static struct syscore_ops ioapic_syscore_ops = {
2968
	.suspend = save_ioapic_entries,
L
Linus Torvalds 已提交
2969 2970 2971
	.resume = ioapic_resume,
};

2972
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
2973
{
2974 2975
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
2976 2977 2978
	return 0;
}

2979
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
2980

2981
/*
2982
 * Dynamic irq allocate and deallocation
2983
 */
2984
unsigned int create_irq_nr(unsigned int from, int node)
2985
{
2986
	struct irq_cfg *cfg;
2987
	unsigned long flags;
2988 2989
	unsigned int ret = 0;
	int irq;
2990

2991 2992
	if (from < nr_irqs_gsi)
		from = nr_irqs_gsi;
2993

2994 2995 2996 2997 2998 2999 3000
	irq = alloc_irq_from(from, node);
	if (irq < 0)
		return 0;
	cfg = alloc_irq_cfg(irq, node);
	if (!cfg) {
		free_irq_at(irq, NULL);
		return 0;
3001
	}
3002

3003 3004 3005 3006
	raw_spin_lock_irqsave(&vector_lock, flags);
	if (!__assign_irq_vector(irq, cfg, apic->target_cpus()))
		ret = irq;
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3007

3008
	if (ret) {
3009
		irq_set_chip_data(irq, cfg);
3010 3011 3012 3013 3014
		irq_clear_status_flags(irq, IRQ_NOREQUEST);
	} else {
		free_irq_at(irq, cfg);
	}
	return ret;
3015 3016
}

Y
Yinghai Lu 已提交
3017 3018
int create_irq(void)
{
3019
	int node = cpu_to_node(0);
3020
	unsigned int irq_want;
3021 3022
	int irq;

3023
	irq_want = nr_irqs_gsi;
3024
	irq = create_irq_nr(irq_want, node);
3025 3026 3027 3028 3029

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3030 3031
}

3032 3033
void destroy_irq(unsigned int irq)
{
3034
	struct irq_cfg *cfg = irq_get_chip_data(irq);
3035 3036
	unsigned long flags;

3037
	irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
3038

3039
	if (irq_remapped(cfg))
3040
		free_remapped_irq(irq);
3041
	raw_spin_lock_irqsave(&vector_lock, flags);
3042
	__clear_irq_vector(irq, cfg);
3043
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3044
	free_irq_at(irq, cfg);
3045 3046
}

3047
/*
S
Simon Arlott 已提交
3048
 * MSI message composition
3049 3050
 */
#ifdef CONFIG_PCI_MSI
3051 3052
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
3053
{
3054 3055
	struct irq_cfg *cfg;
	int err;
3056 3057
	unsigned dest;

J
Jan Beulich 已提交
3058 3059 3060
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3061
	cfg = irq_cfg(irq);
3062
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3063 3064
	if (err)
		return err;
3065

3066 3067 3068 3069
	err = apic->cpu_mask_to_apicid_and(cfg->domain,
					   apic->target_cpus(), &dest);
	if (err)
		return err;
3070

3071
	if (irq_remapped(cfg)) {
3072
		compose_remapped_msi_msg(pdev, irq, dest, msg, hpet_id);
3073 3074
		return err;
	}
3075

3076 3077 3078 3079 3080
	if (x2apic_enabled())
		msg->address_hi = MSI_ADDR_BASE_HI |
				  MSI_ADDR_EXT_DEST_ID(dest);
	else
		msg->address_hi = MSI_ADDR_BASE_HI;
3081

3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098
	msg->address_lo =
		MSI_ADDR_BASE_LO |
		((apic->irq_dest_mode == 0) ?
			MSI_ADDR_DEST_MODE_PHYSICAL:
			MSI_ADDR_DEST_MODE_LOGICAL) |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			MSI_ADDR_REDIRECTION_CPU:
			MSI_ADDR_REDIRECTION_LOWPRI) |
		MSI_ADDR_DEST_ID(dest);

	msg->data =
		MSI_DATA_TRIGGER_EDGE |
		MSI_DATA_LEVEL_ASSERT |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			MSI_DATA_DELIVERY_FIXED:
			MSI_DATA_DELIVERY_LOWPRI) |
		MSI_DATA_VECTOR(cfg->vector);
3099

3100
	return err;
3101 3102
}

3103 3104
static int
msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3105
{
3106
	struct irq_cfg *cfg = data->chip_data;
3107 3108 3109
	struct msi_msg msg;
	unsigned int dest;

3110
	if (__ioapic_set_affinity(data, mask, &dest))
3111
		return -1;
3112

3113
	__get_cached_msi_msg(data->msi_desc, &msg);
3114 3115

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3116
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3117 3118 3119
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3120
	__write_msi_msg(data->msi_desc, &msg);
3121

3122
	return IRQ_SET_MASK_OK_NOCOPY;
3123 3124
}

3125 3126 3127 3128 3129
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
3130 3131 3132 3133 3134 3135
	.name			= "PCI-MSI",
	.irq_unmask		= unmask_msi_irq,
	.irq_mask		= mask_msi_irq,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= msi_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3136 3137
};

Y
Yinghai Lu 已提交
3138
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3139
{
3140
	struct irq_chip *chip = &msi_chip;
3141
	struct msi_msg msg;
3142
	int ret;
3143

3144
	ret = msi_compose_msg(dev, irq, &msg, -1);
3145 3146 3147
	if (ret < 0)
		return ret;

3148
	irq_set_msi_desc(irq, msidesc);
3149 3150
	write_msi_msg(irq, &msg);

3151
	if (irq_remapped(irq_get_chip_data(irq))) {
3152
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3153
		irq_remap_modify_chip_defaults(chip);
3154 3155 3156
	}

	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3157

Y
Yinghai Lu 已提交
3158 3159
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3160 3161 3162
	return 0;
}

S
Stefano Stabellini 已提交
3163
int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3164
{
3165 3166
	int node, ret, sub_handle, index = 0;
	unsigned int irq, irq_want;
3167
	struct msi_desc *msidesc;
3168

3169 3170 3171 3172
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3173
	node = dev_to_node(&dev->dev);
3174
	irq_want = nr_irqs_gsi;
3175
	sub_handle = 0;
3176
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3177
		irq = create_irq_nr(irq_want, node);
3178 3179
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3180
		irq_want = irq + 1;
3181
		if (!irq_remapping_enabled)
3182 3183 3184 3185 3186 3187 3188
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
3189
			index = msi_alloc_remapped_irq(dev, irq, nvec);
3190 3191 3192 3193 3194
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
3195 3196
			ret = msi_setup_remapped_irq(dev, irq, index,
						     sub_handle);
3197
			if (ret < 0)
3198 3199 3200
				goto error;
		}
no_ir:
3201
		ret = setup_msi_irq(dev, msidesc, irq);
3202 3203 3204 3205 3206
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3207 3208

error:
3209 3210
	destroy_irq(irq);
	return ret;
3211 3212
}

S
Stefano Stabellini 已提交
3213
void native_teardown_msi_irq(unsigned int irq)
3214
{
3215
	destroy_irq(irq);
3216 3217
}

3218
#ifdef CONFIG_DMAR_TABLE
3219 3220 3221
static int
dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		      bool force)
3222
{
3223 3224
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3225 3226
	struct msi_msg msg;

3227
	if (__ioapic_set_affinity(data, mask, &dest))
3228
		return -1;
3229 3230 3231 3232 3233 3234 3235

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3236
	msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
3237 3238

	dmar_msi_write(irq, &msg);
3239

3240
	return IRQ_SET_MASK_OK_NOCOPY;
3241
}
Y
Yinghai Lu 已提交
3242

3243
static struct irq_chip dmar_msi_type = {
3244 3245 3246 3247 3248 3249
	.name			= "DMAR_MSI",
	.irq_unmask		= dmar_msi_unmask,
	.irq_mask		= dmar_msi_mask,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= dmar_msi_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3250 3251 3252 3253 3254 3255
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3256

3257
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3258 3259 3260
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
3261 3262
	irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
				      "edge");
3263 3264 3265 3266
	return 0;
}
#endif

3267 3268
#ifdef CONFIG_HPET_TIMER

3269 3270
static int hpet_msi_set_affinity(struct irq_data *data,
				 const struct cpumask *mask, bool force)
3271
{
3272
	struct irq_cfg *cfg = data->chip_data;
3273 3274 3275
	struct msi_msg msg;
	unsigned int dest;

3276
	if (__ioapic_set_affinity(data, mask, &dest))
3277
		return -1;
3278

3279
	hpet_msi_read(data->handler_data, &msg);
3280 3281 3282 3283 3284 3285

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3286
	hpet_msi_write(data->handler_data, &msg);
3287

3288
	return IRQ_SET_MASK_OK_NOCOPY;
3289
}
Y
Yinghai Lu 已提交
3290

3291
static struct irq_chip hpet_msi_type = {
3292
	.name = "HPET_MSI",
3293 3294
	.irq_unmask = hpet_msi_unmask,
	.irq_mask = hpet_msi_mask,
3295
	.irq_ack = ack_apic_edge,
3296
	.irq_set_affinity = hpet_msi_set_affinity,
3297
	.irq_retrigger = ioapic_retrigger_irq,
3298 3299
};

3300
int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
3301
{
3302
	struct irq_chip *chip = &hpet_msi_type;
3303
	struct msi_msg msg;
3304
	int ret;
3305

3306 3307
	if (irq_remapping_enabled) {
		if (!setup_hpet_msi_remapped(irq, id))
3308 3309 3310 3311
			return -1;
	}

	ret = msi_compose_msg(NULL, irq, &msg, id);
3312 3313 3314
	if (ret < 0)
		return ret;

3315
	hpet_msi_write(irq_get_handler_data(irq), &msg);
3316
	irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3317
	if (irq_remapped(irq_get_chip_data(irq)))
3318
		irq_remap_modify_chip_defaults(chip);
Y
Yinghai Lu 已提交
3319

3320
	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3321 3322 3323 3324
	return 0;
}
#endif

3325
#endif /* CONFIG_PCI_MSI */
3326 3327 3328 3329 3330
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

3331
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3332
{
3333 3334
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3335

3336
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3337
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3338

3339
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3340
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3341

3342
	write_ht_irq_msg(irq, &msg);
3343 3344
}

3345 3346
static int
ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3347
{
3348
	struct irq_cfg *cfg = data->chip_data;
3349 3350
	unsigned int dest;

3351
	if (__ioapic_set_affinity(data, mask, &dest))
3352
		return -1;
3353

3354
	target_ht_irq(data->irq, dest, cfg->vector);
3355
	return IRQ_SET_MASK_OK_NOCOPY;
3356
}
Y
Yinghai Lu 已提交
3357

3358
static struct irq_chip ht_irq_chip = {
3359 3360 3361 3362 3363 3364
	.name			= "PCI-HT",
	.irq_mask		= mask_ht_irq,
	.irq_unmask		= unmask_ht_irq,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= ht_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3365 3366 3367 3368
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3369
	struct irq_cfg *cfg;
3370 3371
	struct ht_irq_msg msg;
	unsigned dest;
3372
	int err;
3373

J
Jan Beulich 已提交
3374 3375 3376
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3377
	cfg = irq_cfg(irq);
3378
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3379 3380
	if (err)
		return err;
3381

3382 3383 3384 3385
	err = apic->cpu_mask_to_apicid_and(cfg->domain,
					   apic->target_cpus(), &dest);
	if (err)
		return err;
3386

3387
	msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3388

3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400
	msg.address_lo =
		HT_IRQ_LOW_BASE |
		HT_IRQ_LOW_DEST_ID(dest) |
		HT_IRQ_LOW_VECTOR(cfg->vector) |
		((apic->irq_dest_mode == 0) ?
			HT_IRQ_LOW_DM_PHYSICAL :
			HT_IRQ_LOW_DM_LOGICAL) |
		HT_IRQ_LOW_RQEOI_EDGE |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			HT_IRQ_LOW_MT_FIXED :
			HT_IRQ_LOW_MT_ARBITRATED) |
		HT_IRQ_LOW_IRQ_MASKED;
3401

3402
	write_ht_irq_msg(irq, &msg);
3403

3404 3405
	irq_set_chip_and_handler_name(irq, &ht_irq_chip,
				      handle_edge_irq, "edge");
3406

3407
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
Y
Yinghai Lu 已提交
3408

3409
	return 0;
3410 3411 3412
}
#endif /* CONFIG_HT_IRQ */

3413
static int
3414 3415 3416 3417 3418 3419 3420 3421 3422
io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
{
	struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
	int ret;

	if (!cfg)
		return -EINVAL;
	ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
	if (!ret)
3423
		setup_ioapic_irq(irq, cfg, attr);
3424 3425 3426
	return ret;
}

3427 3428
int io_apic_setup_irq_pin_once(unsigned int irq, int node,
			       struct io_apic_irq_attr *attr)
3429
{
3430
	unsigned int ioapic_idx = attr->ioapic, pin = attr->ioapic_pin;
3431 3432 3433
	int ret;

	/* Avoid redundant programming */
3434
	if (test_bit(pin, ioapics[ioapic_idx].pin_programmed)) {
3435
		pr_debug("Pin %d-%d already programmed\n",
3436
			 mpc_ioapic_id(ioapic_idx), pin);
3437 3438 3439 3440
		return 0;
	}
	ret = io_apic_setup_irq_pin(irq, node, attr);
	if (!ret)
3441
		set_bit(pin, ioapics[ioapic_idx].pin_programmed);
3442 3443 3444
	return ret;
}

3445
static int __init io_apic_get_redir_entries(int ioapic)
3446 3447 3448 3449
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3450
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3451
	reg_01.raw = io_apic_read(ioapic, 1);
3452
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3453

3454 3455 3456 3457 3458
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3459 3460
}

3461
static void __init probe_nr_irqs_gsi(void)
3462
{
3463
	int nr;
3464

3465
	nr = gsi_top + NR_IRQS_LEGACY;
3466
	if (nr > nr_irqs_gsi)
3467
		nr_irqs_gsi = nr;
3468 3469

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3470 3471
}

3472 3473 3474 3475 3476
int get_nr_irqs_gsi(void)
{
	return nr_irqs_gsi;
}

Y
Yinghai Lu 已提交
3477 3478 3479 3480
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3481 3482
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3483

Y
Yinghai Lu 已提交
3484 3485 3486 3487 3488 3489 3490 3491
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3492 3493
		nr_irqs = nr;

3494
	return NR_IRQS_LEGACY;
Y
Yinghai Lu 已提交
3495 3496
}

3497 3498
int io_apic_set_pci_routing(struct device *dev, int irq,
			    struct io_apic_irq_attr *irq_attr)
3499 3500 3501 3502 3503
{
	int node;

	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
3504
			    irq_attr->ioapic);
3505 3506 3507
		return -EINVAL;
	}

3508
	node = dev ? dev_to_node(dev) : cpu_to_node(0);
3509

3510
	return io_apic_setup_irq_pin_once(irq, node, irq_attr);
3511 3512
}

3513
#ifdef CONFIG_X86_32
3514
static int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3515 3516 3517 3518 3519 3520 3521 3522
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3523 3524
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3525
	 * supports up to 16 on one shared APIC bus.
3526
	 *
L
Linus Torvalds 已提交
3527 3528 3529 3530 3531
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3532
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3533

3534
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3535
	reg_00.raw = io_apic_read(ioapic, 0);
3536
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3537 3538 3539 3540 3541 3542 3543 3544

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3545
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3546 3547
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3548
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3549 3550

		for (i = 0; i < get_physical_broadcast(); i++) {
3551
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3552 3553 3554 3555 3556 3557 3558 3559 3560 3561
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3562
	}
L
Linus Torvalds 已提交
3563

3564
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3565 3566 3567 3568 3569
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

3570
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3571 3572
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
3573
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3574 3575

		/* Sanity check */
3576
		if (reg_00.bits.ID != apic_id) {
3577 3578
			pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
			       ioapic);
3579 3580
			return -1;
		}
L
Linus Torvalds 已提交
3581 3582 3583 3584 3585 3586 3587
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604

static u8 __init io_apic_unique_id(u8 id)
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
}
#else
static u8 __init io_apic_unique_id(u8 id)
{
	int i;
	DECLARE_BITMAP(used, 256);

	bitmap_zero(used, 256);
	for (i = 0; i < nr_ioapics; i++) {
3605
		__set_bit(mpc_ioapic_id(i), used);
3606 3607 3608 3609 3610
	}
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
}
3611
#endif
L
Linus Torvalds 已提交
3612

3613
static int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3614 3615 3616 3617
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3618
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3619
	reg_01.raw = io_apic_read(ioapic, 1);
3620
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3621 3622 3623 3624

	return reg_01.bits.version;
}

3625
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
3626
{
3627
	int ioapic, pin, idx;
3628 3629 3630 3631

	if (skip_ioapic_setup)
		return -1;

3632 3633
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
3634 3635
		return -1;

3636 3637 3638 3639 3640 3641
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
3642 3643
		return -1;

3644 3645
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
3646 3647 3648
	return 0;
}

3649 3650 3651
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3652
 * so mask in all cases should simply be apic->target_cpus()
3653 3654 3655 3656
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
3657
	int pin, ioapic, irq, irq_entry;
3658
	const struct cpumask *mask;
3659
	struct irq_data *idata;
3660 3661 3662 3663

	if (skip_ioapic_setup == 1)
		return;

E
Eric W. Biederman 已提交
3664
	for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
S
Suresh Siddha 已提交
3665
	for (pin = 0; pin < ioapics[ioapic].nr_registers; pin++) {
3666 3667 3668 3669
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
3670

E
Eric W. Biederman 已提交
3671 3672 3673
		if ((ioapic > 0) && (irq > 16))
			continue;

3674
		idata = irq_get_irq_data(irq);
3675

3676 3677 3678
		/*
		 * Honour affinities which have been set in early boot
		 */
3679 3680
		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
			mask = idata->affinity;
3681 3682
		else
			mask = apic->target_cpus();
3683

3684 3685
		if (irq_remapping_enabled)
			set_remapped_irq_affinity(idata, mask, false);
3686
		else
3687
			ioapic_set_affinity(idata, mask, false);
3688
	}
3689

3690 3691 3692
}
#endif

3693 3694 3695 3696
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

3697
static struct resource * __init ioapic_setup_resources(int nr_ioapics)
3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

3713
	mem += sizeof(struct resource) * nr_ioapics;
3714

3715 3716 3717
	for (i = 0; i < nr_ioapics; i++) {
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3718
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
3719
		mem += IOAPIC_RESOURCE_NAME_SIZE;
3720 3721 3722 3723 3724 3725 3726
	}

	ioapic_resources = res;

	return res;
}

3727
void __init native_io_apic_init_mappings(void)
3728 3729
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
3730
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
3731
	int i;
3732

3733
	ioapic_res = ioapic_setup_resources(nr_ioapics);
3734 3735
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
3736
			ioapic_phys = mpc_ioapic_addr(i);
3737
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3738 3739 3740 3741 3742 3743 3744 3745 3746
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
3747
#endif
3748
		} else {
3749
#ifdef CONFIG_X86_32
3750
fake_ioapic_page:
3751
#endif
3752
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
3753 3754 3755
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
3756 3757 3758
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
3759
		idx++;
3760

3761
		ioapic_res->start = ioapic_phys;
3762
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
3763
		ioapic_res++;
3764
	}
3765 3766

	probe_nr_irqs_gsi();
3767 3768
}

3769
void __init ioapic_insert_resources(void)
3770 3771 3772 3773 3774
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
3775
		if (nr_ioapics > 0)
3776 3777
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
3778
		return;
3779 3780 3781 3782 3783 3784 3785
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}
}
3786

3787
int mp_find_ioapic(u32 gsi)
3788 3789 3790
{
	int i = 0;

3791 3792 3793
	if (nr_ioapics == 0)
		return -1;

3794 3795
	/* Find the IOAPIC that manages this GSI. */
	for (i = 0; i < nr_ioapics; i++) {
3796 3797 3798
		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
		if ((gsi >= gsi_cfg->gsi_base)
		    && (gsi <= gsi_cfg->gsi_end))
3799 3800
			return i;
	}
3801

3802 3803 3804 3805
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

3806
int mp_find_ioapic_pin(int ioapic, u32 gsi)
3807
{
3808 3809
	struct mp_ioapic_gsi *gsi_cfg;

3810 3811
	if (WARN_ON(ioapic == -1))
		return -1;
3812 3813 3814

	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
	if (WARN_ON(gsi > gsi_cfg->gsi_end))
3815 3816
		return -1;

3817
	return gsi - gsi_cfg->gsi_base;
3818 3819
}

3820
static __init int bad_ioapic(unsigned long address)
3821 3822
{
	if (nr_ioapics >= MAX_IO_APICS) {
3823 3824
		pr_warn("WARNING: Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
			MAX_IO_APICS, nr_ioapics);
3825 3826 3827
		return 1;
	}
	if (!address) {
3828
		pr_warn("WARNING: Bogus (zero) I/O APIC address found in table, skipping!\n");
3829 3830
		return 1;
	}
3831 3832 3833
	return 0;
}

3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852
static __init int bad_ioapic_register(int idx)
{
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;

	reg_00.raw = io_apic_read(idx, 0);
	reg_01.raw = io_apic_read(idx, 1);
	reg_02.raw = io_apic_read(idx, 2);

	if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
		pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
			mpc_ioapic_addr(idx));
		return 1;
	}

	return 0;
}

3853 3854 3855
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;
3856
	int entries;
3857
	struct mp_ioapic_gsi *gsi_cfg;
3858 3859 3860 3861 3862 3863

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

3864 3865 3866
	ioapics[idx].mp_config.type = MP_IOAPIC;
	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
	ioapics[idx].mp_config.apicaddr = address;
3867 3868

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
3869 3870 3871 3872 3873 3874

	if (bad_ioapic_register(idx)) {
		clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
		return;
	}

3875 3876
	ioapics[idx].mp_config.apicid = io_apic_unique_id(id);
	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
3877 3878 3879 3880 3881

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
3882
	entries = io_apic_get_redir_entries(idx);
3883 3884 3885
	gsi_cfg = mp_ioapic_gsi_routing(idx);
	gsi_cfg->gsi_base = gsi_base;
	gsi_cfg->gsi_end = gsi_base + entries - 1;
3886 3887 3888 3889

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
S
Suresh Siddha 已提交
3890
	ioapics[idx].nr_registers = entries;
3891

3892 3893
	if (gsi_cfg->gsi_end >= gsi_top)
		gsi_top = gsi_cfg->gsi_end + 1;
3894

3895 3896 3897 3898
	pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
		idx, mpc_ioapic_id(idx),
		mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
		gsi_cfg->gsi_base, gsi_cfg->gsi_end);
3899 3900 3901

	nr_ioapics++;
}
3902 3903 3904 3905

/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
3906
	struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
3907 3908 3909

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
3910 3911
	physid_set_mask_of_physid(boot_cpu_physical_apicid,
					 &phys_cpu_present_map);
3912 3913 3914
#endif
	setup_local_APIC();

3915
	io_apic_setup_irq_pin(0, 0, &attr);
3916 3917
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
3918
}