io_apic.c 98.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
33
#include <linux/syscore_ops.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39
#include <linux/slab.h>
40 41 42 43 44
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
45
#include <linux/hpet.h>
46

47
#include <asm/idle.h>
L
Linus Torvalds 已提交
48 49
#include <asm/io.h>
#include <asm/smp.h>
50
#include <asm/cpu.h>
L
Linus Torvalds 已提交
51
#include <asm/desc.h>
52 53 54
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
55
#include <asm/timer.h>
56
#include <asm/i8259.h>
57
#include <asm/msidef.h>
58
#include <asm/hypertransport.h>
59
#include <asm/setup.h>
60
#include <asm/irq_remapping.h>
61
#include <asm/hpet.h>
62
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
63

I
Ingo Molnar 已提交
64
#include <asm/apic.h>
L
Linus Torvalds 已提交
65

66
#define __apicdebuginit(type) static type __init
67 68
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
69

L
Linus Torvalds 已提交
70
/*
71 72
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
73 74 75
 */
int sis_apic_bug = -1;

76 77
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
Y
Yinghai Lu 已提交
78

S
Suresh Siddha 已提交
79 80 81 82 83
static struct ioapic {
	/*
	 * # of IRQ routing registers
	 */
	int nr_registers;
84 85 86 87
	/*
	 * Saved state during suspend/resume, or while enabling intr-remap.
	 */
	struct IO_APIC_route_entry *saved_registers;
88 89
	/* I/O APIC config */
	struct mpc_ioapic mp_config;
90 91
	/* IO APIC gsi routing info */
	struct mp_ioapic_gsi  gsi_config;
92
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
S
Suresh Siddha 已提交
93
} ioapics[MAX_IO_APICS];
L
Linus Torvalds 已提交
94

95 96 97 98 99 100 101 102 103 104 105 106
#define mpc_ioapic_ver(id)		ioapics[id].mp_config.apicver

int mpc_ioapic_id(int id)
{
	return ioapics[id].mp_config.apicid;
}

unsigned int mpc_ioapic_addr(int id)
{
	return ioapics[id].mp_config.apicaddr;
}

107 108 109 110
struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int id)
{
	return &ioapics[id].gsi_config;
}
111

112
int nr_ioapics;
113

114 115
/* The one past the highest gsi number used */
u32 gsi_top;
116

117
/* MP IRQ source entries */
118
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
119 120 121 122

/* # of MP IRQ source entries */
int mp_irq_entries;

123 124 125
/* GSI interrupts */
static int nr_irqs_gsi = NR_IRQS_LEGACY;

126 127 128 129 130 131
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
132 133
int skip_ioapic_setup;

134 135 136 137
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
138 139 140 141 142 143 144 145
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

146
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
147 148
{
	/* disable IO-APIC */
149
	disable_ioapic_support();
Y
Yinghai Lu 已提交
150 151 152
	return 0;
}
early_param("noapic", parse_noapic);
153

154 155
static int io_apic_setup_irq_pin(unsigned int irq, int node,
				 struct io_apic_irq_attr *attr);
156

157 158 159 160 161 162 163 164 165 166 167
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
168
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
169 170 171
			return;
	}

172
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
173 174 175 176
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

177 178 179 180 181
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

T
Thomas Gleixner 已提交
182
static struct irq_pin_list *alloc_irq_pin_list(int node)
183
{
184
	return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
185 186
}

187

Y
Yinghai Lu 已提交
188
/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
189
#ifdef CONFIG_SPARSE_IRQ
190
static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
191
#else
192
static struct irq_cfg irq_cfgx[NR_IRQS];
193
#endif
Y
Yinghai Lu 已提交
194

195
int __init arch_early_irq_init(void)
196
{
197
	struct irq_cfg *cfg;
198
	int count, node, i;
T
Thomas Gleixner 已提交
199

200 201 202 203 204
	if (!legacy_pic->nr_legacy_irqs) {
		nr_irqs_gsi = 0;
		io_apic_irqs = ~0UL;
	}

205
	for (i = 0; i < nr_ioapics; i++) {
206
		ioapics[i].saved_registers =
207
			kzalloc(sizeof(struct IO_APIC_route_entry) *
S
Suresh Siddha 已提交
208
				ioapics[i].nr_registers, GFP_KERNEL);
209
		if (!ioapics[i].saved_registers)
210 211 212
			pr_err("IOAPIC %d: suspend/resume impossible!\n", i);
	}

213 214
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
215
	node = cpu_to_node(0);
216

217 218 219
	/* Make sure the legacy interrupts are marked in the bitmap */
	irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);

220
	for (i = 0; i < count; i++) {
221
		irq_set_chip_data(i, &cfg[i]);
222 223
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
224 225 226 227
		/*
		 * For legacy IRQ's, start with assigning irq0 to irq15 to
		 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
		 */
228
		if (i < legacy_pic->nr_legacy_irqs) {
229 230 231
			cfg[i].vector = IRQ0_VECTOR + i;
			cpumask_set_cpu(0, cfg[i].domain);
		}
232
	}
233 234

	return 0;
235
}
236

237
#ifdef CONFIG_SPARSE_IRQ
238
static struct irq_cfg *irq_cfg(unsigned int irq)
239
{
240
	return irq_get_chip_data(irq);
241
}
T
Thomas Gleixner 已提交
242

243
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
244
{
245
	struct irq_cfg *cfg;
246

247
	cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
248 249
	if (!cfg)
		return NULL;
250
	if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
251
		goto out_cfg;
252
	if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
253
		goto out_domain;
254
	return cfg;
255 256 257 258 259
out_domain:
	free_cpumask_var(cfg->domain);
out_cfg:
	kfree(cfg);
	return NULL;
260 261
}

262
static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
263
{
264 265
	if (!cfg)
		return;
266
	irq_set_chip_data(at, NULL);
267 268 269 270 271
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
}

272
#else
273

274
struct irq_cfg *irq_cfg(unsigned int irq)
275 276
{
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
277
}
L
Linus Torvalds 已提交
278

279
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
280 281 282 283
{
	return irq_cfgx + irq;
}

284
static inline void free_irq_cfg(unsigned int at, struct irq_cfg *cfg) { }
285

286 287
#endif

288 289 290 291 292 293 294 295
static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
{
	int res = irq_alloc_desc_at(at, node);
	struct irq_cfg *cfg;

	if (res < 0) {
		if (res != -EEXIST)
			return NULL;
296
		cfg = irq_get_chip_data(at);
297 298 299 300
		if (cfg)
			return cfg;
	}

301
	cfg = alloc_irq_cfg(at, node);
302
	if (cfg)
303
		irq_set_chip_data(at, cfg);
304 305 306 307 308 309 310 311 312 313 314 315
	else
		irq_free_desc(at);
	return cfg;
}

static int alloc_irq_from(unsigned int from, int node)
{
	return irq_alloc_desc_from(from, node);
}

static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
{
316
	free_irq_cfg(at, cfg);
317 318 319
	irq_free_desc(at);
}

L
Linus Torvalds 已提交
320 321 322 323
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
324 325
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
326 327 328 329 330
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
331
		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
L
Linus Torvalds 已提交
332 333
}

334 335 336 337 338 339
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

L
Linus Torvalds 已提交
340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
362
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
363 364 365

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
366 367 368
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
369
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
370 371 372 373
{
	struct irq_pin_list *entry;
	unsigned long flags;

374
	raw_spin_lock_irqsave(&ioapic_lock, flags);
375
	for_each_irq_pin(entry, cfg->irq_2_pin) {
376 377 378 379 380 381 382
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
383
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
384 385 386
			return true;
		}
	}
387
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
388 389 390 391

	return false;
}

392 393 394 395 396 397 398 399 400
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
401
	raw_spin_lock_irqsave(&ioapic_lock, flags);
402 403
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
404
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
405 406 407
	return eu.entry;
}

408 409 410 411 412 413
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
414 415
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
416
{
417 418
	union entry_union eu = {{0, 0}};

419
	eu.entry = e;
420 421
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
422 423
}

424
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
425 426
{
	unsigned long flags;
427
	raw_spin_lock_irqsave(&ioapic_lock, flags);
428
	__ioapic_write_entry(apic, pin, e);
429
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
430 431 432 433 434 435 436 437 438 439 440 441
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

442
	raw_spin_lock_irqsave(&ioapic_lock, flags);
443 444
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
445
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
446 447
}

L
Linus Torvalds 已提交
448 449 450 451 452
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
453
static int
T
Thomas Gleixner 已提交
454
__add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
455
{
456
	struct irq_pin_list **last, *entry;
457

458 459 460
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
461
		if (entry->apic == apic && entry->pin == pin)
462
			return 0;
463
		last = &entry->next;
L
Linus Torvalds 已提交
464
	}
465

T
Thomas Gleixner 已提交
466
	entry = alloc_irq_pin_list(node);
467
	if (!entry) {
468 469 470
		printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
				node, apic, pin);
		return -ENOMEM;
471
	}
L
Linus Torvalds 已提交
472 473
	entry->apic = apic;
	entry->pin = pin;
474

475
	*last = entry;
476 477 478 479 480
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
T
Thomas Gleixner 已提交
481
	if (__add_pin_to_irq_node(cfg, node, apic, pin))
482
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
483 484 485 486 487
}

/*
 * Reroute an IRQ to a different pin.
 */
488
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
489 490
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
491
{
492
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
493

494
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
495 496 497
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
498
			/* every one is different, right? */
499
			return;
500
		}
L
Linus Torvalds 已提交
501
	}
502

503 504
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
505 506
}

507 508 509 510 511 512 513 514 515 516 517 518 519 520 521
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

522 523 524
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
525 526
{
	struct irq_pin_list *entry;
527

528 529 530 531 532 533 534 535 536 537 538 539 540 541
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
			     IO_APIC_REDIR_MASKED, NULL);
}

static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
			     IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
542
}
543

544
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
545
{
546 547 548 549 550 551
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
552
	readl(&io_apic->data);
L
Linus Torvalds 已提交
553 554
}

T
Thomas Gleixner 已提交
555
static void mask_ioapic(struct irq_cfg *cfg)
556
{
T
Thomas Gleixner 已提交
557 558 559
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
560
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
561
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
562
}
L
Linus Torvalds 已提交
563

564
static void mask_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
565
{
566
	mask_ioapic(data->chip_data);
T
Thomas Gleixner 已提交
567
}
Y
Yinghai Lu 已提交
568

T
Thomas Gleixner 已提交
569 570 571
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
572 573
}

T
Thomas Gleixner 已提交
574
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
575 576 577
{
	unsigned long flags;

578
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
579
	__unmask_ioapic(cfg);
580
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
581 582
}

583
static void unmask_ioapic_irq(struct irq_data *data)
Y
Yinghai Lu 已提交
584
{
585
	unmask_ioapic(data->chip_data);
Y
Yinghai Lu 已提交
586 587
}

L
Linus Torvalds 已提交
588 589 590
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
591

L
Linus Torvalds 已提交
592
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
593
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
594 595 596 597 598
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
599
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
600 601
}

602
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
603 604 605 606
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
S
Suresh Siddha 已提交
607
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
L
Linus Torvalds 已提交
608 609 610
			clear_IO_APIC_pin(apic, pin);
}

611
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
612 613 614 615 616 617
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
618 619 620
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
647 648 649
#endif /* CONFIG_X86_32 */

/*
650
 * Saves all the IO-APIC RTE's
651
 */
652
int save_ioapic_entries(void)
653 654
{
	int apic, pin;
655
	int err = 0;
656 657

	for (apic = 0; apic < nr_ioapics; apic++) {
658
		if (!ioapics[apic].saved_registers) {
659 660 661
			err = -ENOMEM;
			continue;
		}
662

S
Suresh Siddha 已提交
663
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
664
			ioapics[apic].saved_registers[pin] =
665
				ioapic_read_entry(apic, pin);
666
	}
667

668
	return err;
669 670
}

671 672 673
/*
 * Mask all IO APIC entries.
 */
674
void mask_ioapic_entries(void)
675 676 677 678
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++) {
679
		if (!ioapics[apic].saved_registers)
680
			continue;
681

S
Suresh Siddha 已提交
682
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
683 684
			struct IO_APIC_route_entry entry;

685
			entry = ioapics[apic].saved_registers[pin];
686 687 688 689 690 691 692 693
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

694
/*
695
 * Restore IO APIC entries which was saved in the ioapic structure.
696
 */
697
int restore_ioapic_entries(void)
698 699 700
{
	int apic, pin;

701
	for (apic = 0; apic < nr_ioapics; apic++) {
702
		if (!ioapics[apic].saved_registers)
703
			continue;
704

S
Suresh Siddha 已提交
705
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
706
			ioapic_write_entry(apic, pin,
707
					   ioapics[apic].saved_registers[pin]);
708
	}
709
	return 0;
710 711
}

L
Linus Torvalds 已提交
712 713 714 715 716 717 718 719
/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
720
		if (mp_irqs[i].irqtype == type &&
721
		    (mp_irqs[i].dstapic == mpc_ioapic_id(apic) ||
722 723
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
724 725 726 727 728 729 730 731
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
732
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
733 734 735 736
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
737
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
738

A
Alexey Starikovskiy 已提交
739
		if (test_bit(lbus, mp_bus_not_pci) &&
740 741
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
742

743
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
744 745 746 747
	}
	return -1;
}

748 749 750 751 752
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
753
		int lbus = mp_irqs[i].srcbus;
754

A
Alexey Starikovskiy 已提交
755
		if (test_bit(lbus, mp_bus_not_pci) &&
756 757
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
758 759 760 761
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
762
		for(apic = 0; apic < nr_ioapics; apic++) {
763
			if (mpc_ioapic_id(apic) == mp_irqs[i].dstapic)
764 765 766 767 768 769 770
				return apic;
		}
	}

	return -1;
}

771
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
772 773 774 775 776
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
777
	if (irq < legacy_pic->nr_legacy_irqs) {
L
Linus Torvalds 已提交
778 779 780 781 782 783 784
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
785

786
#endif
L
Linus Torvalds 已提交
787

A
Alexey Starikovskiy 已提交
788 789 790 791 792 793
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
794 795 796 797 798
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

799
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
800
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
801 802 803 804 805 806 807 808 809 810 811

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
812
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
813

814
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
815
{
816
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
817 818 819 820 821
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
822
	switch (mp_irqs[idx].irqflag & 3)
823
	{
824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
852 853 854 855
	}
	return polarity;
}

856
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
857
{
858
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
859 860 861 862 863
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
864
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
865
	{
866 867 868 869 870
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
871
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
901
			break;
902
		case 1: /* edge */
L
Linus Torvalds 已提交
903
		{
904
			trigger = 0;
L
Linus Torvalds 已提交
905 906
			break;
		}
907
		case 2: /* reserved */
L
Linus Torvalds 已提交
908
		{
909 910
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
911 912
			break;
		}
913
		case 3: /* level */
L
Linus Torvalds 已提交
914
		{
915
			trigger = 1;
L
Linus Torvalds 已提交
916 917
			break;
		}
918
		default: /* invalid */
L
Linus Torvalds 已提交
919 920
		{
			printk(KERN_WARNING "broken BIOS!!\n");
921
			trigger = 0;
L
Linus Torvalds 已提交
922 923 924 925 926 927 928 929
			break;
		}
	}
	return trigger;
}

static int pin_2_irq(int idx, int apic, int pin)
{
930
	int irq;
931
	int bus = mp_irqs[idx].srcbus;
932
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(apic);
L
Linus Torvalds 已提交
933 934 935 936

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
937
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
938 939
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

940
	if (test_bit(bus, mp_bus_not_pci)) {
941
		irq = mp_irqs[idx].srcbusirq;
942
	} else {
943
		u32 gsi = gsi_cfg->gsi_base + pin;
944 945 946 947

		if (gsi >= NR_IRQS_LEGACY)
			irq = gsi;
		else
948
			irq = gsi_top + gsi;
L
Linus Torvalds 已提交
949 950
	}

951
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
968 969
#endif

L
Linus Torvalds 已提交
970 971 972
	return irq;
}

973 974 975 976 977
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
978
				struct io_apic_irq_attr *irq_attr)
979 980 981 982 983 984 985 986 987 988 989 990 991 992 993
{
	int apic, i, best_guess = -1;

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

		for (apic = 0; apic < nr_ioapics; apic++)
994
			if (mpc_ioapic_id(apic) == mp_irqs[i].dstapic ||
995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
			int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1008 1009 1010 1011
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1012 1013 1014 1015 1016 1017 1018
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1019 1020 1021 1022
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1023 1024 1025 1026 1027 1028 1029 1030
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1031 1032 1033 1034 1035
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1036
	raw_spin_lock(&vector_lock);
1037
}
L
Linus Torvalds 已提交
1038

1039
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1040
{
1041
	raw_spin_unlock(&vector_lock);
1042
}
L
Linus Torvalds 已提交
1043

1044 1045
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1046
{
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1058
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1059
	static int current_offset = VECTOR_OFFSET_START % 8;
1060
	unsigned int old_vector;
1061 1062
	int cpu, err;
	cpumask_var_t tmp_mask;
1063

1064
	if (cfg->move_in_progress)
1065
		return -EBUSY;
1066

1067 1068
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1069

1070 1071
	old_vector = cfg->vector;
	if (old_vector) {
1072 1073 1074 1075
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1076
			return 0;
1077
		}
1078
	}
1079

1080
	/* Only try and allocate irqs on cpus that are present */
1081 1082
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1083 1084
		int new_cpu;
		int vector, offset;
1085

1086
		apic->vector_allocation_domain(cpu, tmp_mask);
1087

1088 1089
		vector = current_vector;
		offset = current_offset;
1090
next:
1091 1092
		vector += 8;
		if (vector >= first_system_vector) {
1093
			/* If out of vectors on large boxen, must share them. */
1094
			offset = (offset + 1) % 8;
1095
			vector = FIRST_EXTERNAL_VECTOR + offset;
1096 1097 1098
		}
		if (unlikely(current_vector == vector))
			continue;
1099 1100

		if (test_bit(vector, used_vectors))
1101
			goto next;
1102

1103
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1104 1105 1106 1107 1108 1109 1110
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1111
			cpumask_copy(cfg->old_domain, cfg->domain);
1112
		}
1113
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1114 1115
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1116 1117 1118
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1119
	}
1120 1121
	free_cpumask_var(tmp_mask);
	return err;
1122 1123
}

1124
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1125 1126
{
	int err;
1127 1128
	unsigned long flags;

1129
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1130
	err = __assign_irq_vector(irq, cfg, mask);
1131
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1132 1133 1134
	return err;
}

Y
Yinghai Lu 已提交
1135
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1136 1137 1138 1139 1140 1141
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1142
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1143 1144 1145
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1146
	cpumask_clear(cfg->domain);
1147 1148 1149

	if (likely(!cfg->move_in_progress))
		return;
1150
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1151 1152 1153 1154 1155 1156 1157 1158 1159
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1160 1161 1162 1163 1164 1165 1166 1167
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;

1168 1169 1170 1171 1172
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1173
	raw_spin_lock(&vector_lock);
1174
	/* Mark the inuse vectors */
T
Thomas Gleixner 已提交
1175
	for_each_active_irq(irq) {
1176
		cfg = irq_get_chip_data(irq);
T
Thomas Gleixner 已提交
1177 1178
		if (!cfg)
			continue;
1179 1180 1181 1182 1183 1184 1185
		/*
		 * If it is a legacy IRQ handled by the legacy PIC, this cpu
		 * will be part of the irq_cfg's domain.
		 */
		if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
			cpumask_set_cpu(cpu, cfg->domain);

1186
		if (!cpumask_test_cpu(cpu, cfg->domain))
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1198
		if (!cpumask_test_cpu(cpu, cfg->domain))
1199
			per_cpu(vector_irq, cpu)[vector] = -1;
1200
	}
1201
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1202
}
1203

1204
static struct irq_chip ioapic_chip;
1205
static struct irq_chip ir_ioapic_chip;
L
Linus Torvalds 已提交
1206

1207
#ifdef CONFIG_X86_32
1208 1209
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1210
	int apic, idx, pin;
1211

T
Thomas Gleixner 已提交
1212
	for (apic = 0; apic < nr_ioapics; apic++) {
S
Suresh Siddha 已提交
1213
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
T
Thomas Gleixner 已提交
1214 1215 1216 1217 1218 1219
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1220 1221
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1222
	return 0;
1223
}
1224 1225 1226
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1227
	return 1;
1228 1229
}
#endif
1230

1231 1232
static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
				 unsigned long trigger)
L
Linus Torvalds 已提交
1233
{
1234 1235 1236
	struct irq_chip *chip = &ioapic_chip;
	irq_flow_handler_t hdl;
	bool fasteoi;
Y
Yinghai Lu 已提交
1237

1238
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1239
	    trigger == IOAPIC_LEVEL) {
1240
		irq_set_status_flags(irq, IRQ_LEVEL);
1241 1242
		fasteoi = true;
	} else {
1243
		irq_clear_status_flags(irq, IRQ_LEVEL);
1244 1245
		fasteoi = false;
	}
1246

1247
	if (irq_remapped(cfg)) {
1248
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
1249 1250
		chip = &ir_ioapic_chip;
		fasteoi = trigger != 0;
1251
	}
1252

1253 1254 1255
	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	irq_set_chip_and_handler_name(irq, chip, hdl,
				      fasteoi ? "fasteoi" : "edge");
L
Linus Torvalds 已提交
1256 1257
}

1258 1259 1260 1261
static int setup_ioapic_entry(int apic_id, int irq,
			      struct IO_APIC_route_entry *entry,
			      unsigned int destination, int trigger,
			      int polarity, int vector, int pin)
L
Linus Torvalds 已提交
1262
{
1263 1264 1265 1266 1267
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

1268
	if (intr_remapping_enabled) {
I
Ingo Molnar 已提交
1269
		struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
1270 1271 1272 1273 1274 1275
		struct irte irte;
		struct IR_IO_APIC_route_entry *ir_entry =
			(struct IR_IO_APIC_route_entry *) entry;
		int index;

		if (!iommu)
I
Ingo Molnar 已提交
1276
			panic("No mapping iommu for ioapic %d\n", apic_id);
1277 1278 1279

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
I
Ingo Molnar 已提交
1280
			panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
1281

1282
		prepare_irte(&irte, vector, destination);
1283

1284 1285 1286
		/* Set source-id of interrupt request */
		set_ioapic_sid(&irte, apic_id);

1287 1288 1289 1290 1291 1292
		modify_irte(irq, &irte);

		ir_entry->index2 = (index >> 15) & 0x1;
		ir_entry->zero = 0;
		ir_entry->format = 1;
		ir_entry->index = (index & 0x7fff);
1293 1294 1295 1296 1297
		/*
		 * IO-APIC RTE will be configured with virtual vector.
		 * irq handler will do the explicit EOI to the io-apic.
		 */
		ir_entry->vector = pin;
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307

		apic_printk(APIC_VERBOSE, KERN_DEBUG "IOAPIC[%d]: "
			"Set IRTE entry (P:%d FPD:%d Dst_Mode:%d "
			"Redir_hint:%d Trig_Mode:%d Dlvry_Mode:%X "
			"Avail:%X Vector:%02X Dest:%08X "
			"SID:%04X SQ:%X SVT:%X)\n",
			apic_id, irte.present, irte.fpd, irte.dst_mode,
			irte.redir_hint, irte.trigger_mode, irte.dlvry_mode,
			irte.avail, irte.vector, irte.dest_id,
			irte.sid, irte.sq, irte.svt);
1308
	} else {
1309 1310
		entry->delivery_mode = apic->irq_delivery_mode;
		entry->dest_mode = apic->irq_dest_mode;
1311
		entry->dest = destination;
1312
		entry->vector = vector;
1313
	}
1314

1315
	entry->mask = 0;				/* enable IRQ */
1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
	entry->trigger = trigger;
	entry->polarity = polarity;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;
	return 0;
}

1327 1328
static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
				struct io_apic_irq_attr *attr)
1329
{
L
Linus Torvalds 已提交
1330
	struct IO_APIC_route_entry entry;
1331
	unsigned int dest;
1332 1333 1334

	if (!IO_APIC_IRQ(irq))
		return;
1335 1336 1337 1338 1339
	/*
	 * For legacy irqs, cfg->domain starts with cpu 0 for legacy
	 * controllers like 8259. Now that IO-APIC can handle this irq, update
	 * the cfg->domain.
	 */
1340
	if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
1341 1342
		apic->vector_allocation_domain(0, cfg->domain);

1343
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1344 1345
		return;

1346
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1347 1348 1349

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1350
		    "IRQ %d Mode:%i Active:%i Dest:%d)\n",
1351 1352
		    attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
		    cfg->vector, irq, attr->trigger, attr->polarity, dest);
1353 1354


1355 1356 1357
	if (setup_ioapic_entry(mpc_ioapic_id(attr->ioapic), irq, &entry,
			       dest, attr->trigger, attr->polarity, cfg->vector,
			       attr->ioapic_pin)) {
1358
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
1359
		       mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
Y
Yinghai Lu 已提交
1360
		__clear_irq_vector(irq, cfg);
1361 1362 1363
		return;
	}

1364
	ioapic_register_intr(irq, cfg, attr->trigger);
1365
	if (irq < legacy_pic->nr_legacy_irqs)
1366
		legacy_pic->mask(irq);
1367

1368
	ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
1369 1370
}

1371 1372 1373 1374 1375 1376
static bool __init io_apic_pin_not_connected(int idx, int apic_id, int pin)
{
	if (idx != -1)
		return false;

	apic_printk(APIC_VERBOSE, KERN_DEBUG " apic %d pin %d not connected\n",
1377
		    mpc_ioapic_id(apic_id), pin);
1378 1379 1380
	return true;
}

1381
static void __init __io_apic_setup_irqs(unsigned int apic_id)
1382
{
1383
	int idx, node = cpu_to_node(0);
1384
	struct io_apic_irq_attr attr;
1385
	unsigned int pin, irq;
L
Linus Torvalds 已提交
1386

S
Suresh Siddha 已提交
1387
	for (pin = 0; pin < ioapics[apic_id].nr_registers; pin++) {
1388
		idx = find_irq_entry(apic_id, pin, mp_INT);
1389
		if (io_apic_pin_not_connected(idx, apic_id, pin))
1390
			continue;
1391

1392
		irq = pin_2_irq(idx, apic_id, pin);
1393

E
Eric W. Biederman 已提交
1394 1395 1396
		if ((apic_id > 0) && (irq > 16))
			continue;

1397 1398 1399 1400 1401
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
1402
		    apic->multi_timer_check(apic_id, irq))
1403
			continue;
1404

1405 1406
		set_io_apic_irq_attr(&attr, apic_id, pin, irq_trigger(idx),
				     irq_polarity(idx));
1407

1408
		io_apic_setup_irq_pin(irq, node, &attr);
L
Linus Torvalds 已提交
1409 1410 1411
	}
}

1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
static void __init setup_IO_APIC_irqs(void)
{
	unsigned int apic_id;

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

	for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
		__io_apic_setup_irqs(apic_id);
}

Y
Yinghai Lu 已提交
1422 1423 1424 1425 1426 1427 1428
/*
 * for the gsit that is not in first ioapic
 * but could not use acpi_register_gsi()
 * like some special sci in IBM x3330
 */
void setup_IO_APIC_irq_extra(u32 gsi)
{
1429
	int apic_id = 0, pin, idx, irq, node = cpu_to_node(0);
1430
	struct io_apic_irq_attr attr;
Y
Yinghai Lu 已提交
1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444

	/*
	 * Convert 'gsi' to 'ioapic.pin'.
	 */
	apic_id = mp_find_ioapic(gsi);
	if (apic_id < 0)
		return;

	pin = mp_find_ioapic_pin(apic_id, gsi);
	idx = find_irq_entry(apic_id, pin, mp_INT);
	if (idx == -1)
		return;

	irq = pin_2_irq(idx, apic_id, pin);
1445 1446 1447

	/* Only handle the non legacy irqs on secondary ioapics */
	if (apic_id == 0 || irq < NR_IRQS_LEGACY)
Y
Yinghai Lu 已提交
1448
		return;
1449

1450 1451 1452
	set_io_apic_irq_attr(&attr, apic_id, pin, irq_trigger(idx),
			     irq_polarity(idx));

1453
	io_apic_setup_irq_pin_once(irq, node, &attr);
Y
Yinghai Lu 已提交
1454 1455
}

L
Linus Torvalds 已提交
1456
/*
1457
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1458
 */
I
Ingo Molnar 已提交
1459
static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
1460
					int vector)
L
Linus Torvalds 已提交
1461 1462 1463
{
	struct IO_APIC_route_entry entry;

1464 1465 1466
	if (intr_remapping_enabled)
		return;

1467
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1468 1469 1470 1471 1472

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1473
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1474
	entry.mask = 0;			/* don't mask IRQ for edge */
1475
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1476
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1477 1478 1479 1480 1481 1482
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1483
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1484
	 */
1485 1486
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
L
Linus Torvalds 已提交
1487 1488 1489 1490

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
I
Ingo Molnar 已提交
1491
	ioapic_write_entry(apic_id, pin, entry);
L
Linus Torvalds 已提交
1492 1493
}

1494 1495

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1496 1497 1498 1499 1500 1501 1502
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1503
	struct irq_cfg *cfg;
1504
	unsigned int irq;
L
Linus Torvalds 已提交
1505

1506
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1507 1508
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1509
		       mpc_ioapic_id(i), ioapics[i].nr_registers);
L
Linus Torvalds 已提交
1510 1511 1512 1513 1514 1515 1516 1517 1518

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

1519
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1520 1521 1522 1523
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1524 1525
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
1526
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1527

1528
	printk("\n");
1529
	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(apic));
L
Linus Torvalds 已提交
1530 1531 1532 1533 1534
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1535
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1536 1537
	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
		reg_01.bits.entries);
L
Linus Torvalds 已提交
1538 1539

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1540 1541
	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
		reg_01.bits.version);
L
Linus Torvalds 已提交
1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1566 1567 1568 1569 1570 1571 1572
	if (intr_remapping_enabled) {
		printk(KERN_DEBUG " NR Indx Fmt Mask Trig IRR"
			" Pol Stat Indx2 Zero Vect:\n");
	} else {
		printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
			" Stat Dmod Deli Vect:\n");
	}
L
Linus Torvalds 已提交
1573 1574

	for (i = 0; i <= reg_01.bits.entries; i++) {
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
		if (intr_remapping_enabled) {
			struct IO_APIC_route_entry entry;
			struct IR_IO_APIC_route_entry *ir_entry;

			entry = ioapic_read_entry(apic, i);
			ir_entry = (struct IR_IO_APIC_route_entry *) &entry;
			printk(KERN_DEBUG " %02x %04X ",
				i,
				ir_entry->index
			);
			printk("%1d   %1d    %1d    %1d   %1d   "
				"%1d    %1d     %X    %02X\n",
				ir_entry->format,
				ir_entry->mask,
				ir_entry->trigger,
				ir_entry->irr,
				ir_entry->polarity,
				ir_entry->delivery_status,
				ir_entry->index2,
				ir_entry->zero,
				ir_entry->vector
			);
		} else {
			struct IO_APIC_route_entry entry;

			entry = ioapic_read_entry(apic, i);
			printk(KERN_DEBUG " %02x %02X  ",
				i,
				entry.dest
			);
			printk("%1d    %1d    %1d   %1d   %1d    "
				"%1d    %1d    %02X\n",
				entry.mask,
				entry.trigger,
				entry.irr,
				entry.polarity,
				entry.delivery_status,
				entry.dest_mode,
				entry.delivery_mode,
				entry.vector
			);
		}
L
Linus Torvalds 已提交
1617 1618
	}
	}
1619

L
Linus Torvalds 已提交
1620
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1621
	for_each_active_irq(irq) {
1622 1623
		struct irq_pin_list *entry;

1624
		cfg = irq_get_chip_data(irq);
1625 1626
		if (!cfg)
			continue;
1627
		entry = cfg->irq_2_pin;
1628
		if (!entry)
L
Linus Torvalds 已提交
1629
			continue;
1630
		printk(KERN_DEBUG "IRQ%d ", irq);
1631
		for_each_irq_pin(entry, cfg->irq_2_pin)
L
Linus Torvalds 已提交
1632 1633 1634 1635 1636 1637 1638 1639 1640
			printk("-> %d:%d", entry->apic, entry->pin);
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1641
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1642
{
1643
	int i;
L
Linus Torvalds 已提交
1644

1645 1646 1647 1648 1649 1650
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		printk(KERN_CONT "%08x", apic_read(base + i*0x10));

	printk(KERN_CONT "\n");
L
Linus Torvalds 已提交
1651 1652
}

1653
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1654
{
1655
	unsigned int i, v, ver, maxlvt;
1656
	u64 icr;
L
Linus Torvalds 已提交
1657

1658
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1659
		smp_processor_id(), hard_smp_processor_id());
1660
	v = apic_read(APIC_ID);
1661
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1662 1663 1664
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1665
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1666 1667 1668 1669

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1670
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1671 1672 1673 1674 1675
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1676 1677 1678 1679
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1680 1681 1682 1683 1684 1685 1686 1687 1688
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1689 1690
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1691 1692 1693 1694
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1695 1696 1697 1698
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1699
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1700
	printk(KERN_DEBUG "... APIC TMR field:\n");
1701
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1702
	printk(KERN_DEBUG "... APIC IRR field:\n");
1703
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1704

1705 1706
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1707
			apic_write(APIC_ESR, 0);
1708

L
Linus Torvalds 已提交
1709 1710 1711 1712
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1713
	icr = apic_icr_read();
1714 1715
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
L
Linus Torvalds 已提交
1752 1753 1754
	printk("\n");
}

1755
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1756
{
1757 1758
	int cpu;

1759 1760 1761
	if (!maxcpu)
		return;

1762
	preempt_disable();
1763 1764 1765
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1766
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1767
	}
1768
	preempt_enable();
L
Linus Torvalds 已提交
1769 1770
}

1771
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1772 1773 1774 1775
{
	unsigned int v;
	unsigned long flags;

1776
	if (!legacy_pic->nr_legacy_irqs)
L
Linus Torvalds 已提交
1777 1778 1779 1780
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1781
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1782 1783 1784 1785 1786 1787 1788

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1789 1790
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1791
	v = inb(0xa0) << 8 | inb(0x20);
1792 1793
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1794

1795
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1796 1797 1798 1799 1800 1801 1802

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1821
{
1822 1823 1824
	if (apic_verbosity == APIC_QUIET)
		return 0;

1825
	print_PIC();
1826 1827

	/* don't print out if apic is not there */
1828
	if (!cpu_has_apic && !apic_from_smp_config())
1829 1830
		return 0;

1831
	print_local_APICs(show_lapic);
1832 1833 1834 1835 1836
	print_IO_APIC();

	return 0;
}

1837
late_initcall(print_ICs);
1838

L
Linus Torvalds 已提交
1839

Y
Yinghai Lu 已提交
1840 1841 1842
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1843
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1844
{
1845
	int i8259_apic, i8259_pin;
1846
	int apic;
1847

1848
	if (!legacy_pic->nr_legacy_irqs)
1849 1850
		return;

1851
	for(apic = 0; apic < nr_ioapics; apic++) {
1852 1853
		int pin;
		/* See if any of the pins is in ExtINT mode */
S
Suresh Siddha 已提交
1854
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
1855
			struct IO_APIC_route_entry entry;
1856
			entry = ioapic_read_entry(apic, pin);
1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

1905
	if (!legacy_pic->nr_legacy_irqs)
1906 1907
		return;

1908
	/*
1909
	 * If the i8259 is routed through an IOAPIC
1910
	 * Put that IOAPIC in virtual wire mode
1911
	 * so legacy interrupts can be delivered.
1912 1913 1914
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
L
Lucas De Marchi 已提交
1915
	 * IOAPIC RTE as well as interrupt-remapping table entry).
1916
	 * As this gets called during crash dump, keep this simple for now.
1917
	 */
1918
	if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
1919 1920 1921 1922 1923 1924 1925 1926 1927
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1928
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1929
		entry.vector          = 0;
1930
		entry.dest            = read_apic_id();
1931 1932 1933 1934

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1935
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1936
	}
1937

1938 1939 1940
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
1941
	if (cpu_has_apic || apic_from_smp_config())
1942 1943
		disconnect_bsp_APIC(!intr_remapping_enabled &&
				ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
1944 1945
}

1946
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1947 1948 1949 1950 1951 1952
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
1953
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
1954 1955 1956
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
I
Ingo Molnar 已提交
1957
	int apic_id;
L
Linus Torvalds 已提交
1958 1959 1960 1961 1962 1963 1964 1965
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
1966
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
1967 1968 1969 1970

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
I
Ingo Molnar 已提交
1971
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
L
Linus Torvalds 已提交
1972 1973

		/* Read the register 0 value */
1974
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
1975
		reg_00.raw = io_apic_read(apic_id, 0);
1976
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1977

1978
		old_id = mpc_ioapic_id(apic_id);
L
Linus Torvalds 已提交
1979

1980
		if (mpc_ioapic_id(apic_id) >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
1981
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1982
				apic_id, mpc_ioapic_id(apic_id));
L
Linus Torvalds 已提交
1983 1984
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
1985
			ioapics[apic_id].mp_config.apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
1986 1987 1988 1989 1990 1991 1992
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
1993
		if (apic->check_apicid_used(&phys_id_present_map,
1994
					    mpc_ioapic_id(apic_id))) {
L
Linus Torvalds 已提交
1995
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
1996
				apic_id, mpc_ioapic_id(apic_id));
L
Linus Torvalds 已提交
1997 1998 1999 2000 2001 2002 2003 2004
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
2005
			ioapics[apic_id].mp_config.apicid = i;
L
Linus Torvalds 已提交
2006 2007
		} else {
			physid_mask_t tmp;
2008 2009
			apic->apicid_to_cpu_present(mpc_ioapic_id(apic_id),
						    &tmp);
L
Linus Torvalds 已提交
2010 2011
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
2012
					mpc_ioapic_id(apic_id));
L
Linus Torvalds 已提交
2013 2014 2015 2016 2017 2018 2019
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
2020
		if (old_id != mpc_ioapic_id(apic_id))
L
Linus Torvalds 已提交
2021
			for (i = 0; i < mp_irq_entries; i++)
2022 2023
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
2024
						= mpc_ioapic_id(apic_id);
L
Linus Torvalds 已提交
2025 2026

		/*
2027 2028
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
2029
		 */
2030
		if (mpc_ioapic_id(apic_id) == reg_00.bits.ID)
2031 2032
			continue;

L
Linus Torvalds 已提交
2033 2034
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
2035
			mpc_ioapic_id(apic_id));
L
Linus Torvalds 已提交
2036

2037
		reg_00.bits.ID = mpc_ioapic_id(apic_id);
2038
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2039
		io_apic_write(apic_id, 0, reg_00.raw);
2040
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2041 2042 2043 2044

		/*
		 * Sanity check
		 */
2045
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2046
		reg_00.raw = io_apic_read(apic_id, 0);
2047
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2048
		if (reg_00.bits.ID != mpc_ioapic_id(apic_id))
L
Linus Torvalds 已提交
2049 2050 2051 2052 2053
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
2069
#endif
L
Linus Torvalds 已提交
2070

2071
int no_timer_check __initdata;
2072 2073 2074 2075 2076 2077 2078 2079

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2080 2081 2082 2083 2084 2085 2086 2087
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2088
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2089 2090
{
	unsigned long t1 = jiffies;
2091
	unsigned long flags;
L
Linus Torvalds 已提交
2092

2093 2094 2095
	if (no_timer_check)
		return 1;

2096
	local_save_flags(flags);
L
Linus Torvalds 已提交
2097 2098 2099
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2100
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2101 2102 2103 2104 2105 2106 2107 2108

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2109 2110

	/* jiffies wrap? */
2111
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2138

2139
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2140
{
2141
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
2142 2143
	unsigned long flags;

2144
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2145
	if (irq < legacy_pic->nr_legacy_irqs) {
2146
		legacy_pic->mask(irq);
2147
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2148 2149
			was_pending = 1;
	}
2150
	__unmask_ioapic(data->chip_data);
2151
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2152 2153 2154 2155

	return was_pending;
}

2156
static int ioapic_retrigger_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2157
{
2158
	struct irq_cfg *cfg = data->chip_data;
2159 2160
	unsigned long flags;

2161
	raw_spin_lock_irqsave(&vector_lock, flags);
2162
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2163
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2164 2165 2166

	return 1;
}
2167

2168 2169 2170 2171 2172 2173 2174 2175
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2176

2177
#ifdef CONFIG_SMP
2178
void send_cleanup_vector(struct irq_cfg *cfg)
2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2194
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2195 2196 2197 2198 2199
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

2200
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2201 2202 2203 2204 2205 2206 2207 2208
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
2209
		if (!irq_remapped(cfg))
2210 2211 2212 2213 2214 2215 2216 2217 2218
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
2219
 * Either sets data->affinity to a valid value, and returns
2220
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
2221
 * leaves data->affinity untouched.
2222
 */
2223 2224
int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
			  unsigned int *dest_id)
2225
{
2226
	struct irq_cfg *cfg = data->chip_data;
2227 2228

	if (!cpumask_intersects(mask, cpu_online_mask))
2229
		return -1;
2230

2231
	if (assign_irq_vector(data->irq, data->chip_data, mask))
2232
		return -1;
2233

2234
	cpumask_copy(data->affinity, mask);
2235

2236
	*dest_id = apic->cpu_mask_to_apicid_and(mask, cfg->domain);
2237
	return 0;
2238 2239
}

2240
static int
2241 2242
ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		    bool force)
2243
{
2244
	unsigned int dest, irq = data->irq;
2245
	unsigned long flags;
2246
	int ret;
2247

2248
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2249
	ret = __ioapic_set_affinity(data, mask, &dest);
2250
	if (!ret) {
2251 2252
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
2253
		__target_IO_APIC_irq(irq, dest, data->chip_data);
2254
	}
2255
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2256
	return ret;
2257 2258
}

2259
#ifdef CONFIG_INTR_REMAP
2260

2261 2262 2263
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
2264 2265
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2266
 *
2267 2268 2269 2270
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
2271
 */
2272
static int
2273 2274
ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		       bool force)
2275
{
2276 2277
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
2278
	struct irte irte;
2279

2280
	if (!cpumask_intersects(mask, cpu_online_mask))
2281
		return -EINVAL;
2282

2283
	if (get_irte(irq, &irte))
2284
		return -EBUSY;
2285

Y
Yinghai Lu 已提交
2286
	if (assign_irq_vector(irq, cfg, mask))
2287
		return -EBUSY;
2288

2289
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2290 2291 2292 2293 2294 2295 2296 2297 2298

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

2299 2300
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2301

2302
	cpumask_copy(data->affinity, mask);
2303
	return 0;
2304 2305
}

2306
#else
2307 2308 2309
static inline int
ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		       bool force)
2310
{
2311
	return 0;
2312
}
2313 2314 2315 2316 2317
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2318

2319 2320 2321 2322 2323 2324 2325
	ack_APIC_irq();
	exit_idle();
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2326
		unsigned int irr;
2327 2328
		struct irq_desc *desc;
		struct irq_cfg *cfg;
T
Tejun Heo 已提交
2329
		irq = __this_cpu_read(vector_irq[vector]);
2330

2331 2332 2333
		if (irq == -1)
			continue;

2334 2335 2336 2337 2338
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2339
		raw_spin_lock(&desc->lock);
2340

2341 2342 2343 2344 2345 2346 2347
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2348
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2349 2350
			goto unlock;

2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
T
Tejun Heo 已提交
2363
		__this_cpu_write(vector_irq[vector], -1);
2364
unlock:
2365
		raw_spin_unlock(&desc->lock);
2366 2367 2368 2369 2370
	}

	irq_exit();
}

T
Thomas Gleixner 已提交
2371
static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
2372
{
2373
	unsigned me;
2374

2375
	if (likely(!cfg->move_in_progress))
2376 2377 2378
		return;

	me = smp_processor_id();
2379

2380
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2381
		send_cleanup_vector(cfg);
2382
}
2383

T
Thomas Gleixner 已提交
2384
static void irq_complete_move(struct irq_cfg *cfg)
2385
{
T
Thomas Gleixner 已提交
2386
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
2387 2388 2389 2390
}

void irq_force_complete_move(int irq)
{
2391
	struct irq_cfg *cfg = irq_get_chip_data(irq);
2392

2393 2394 2395
	if (!cfg)
		return;

T
Thomas Gleixner 已提交
2396
	__irq_complete_move(cfg, cfg->vector);
2397
}
2398
#else
T
Thomas Gleixner 已提交
2399
static inline void irq_complete_move(struct irq_cfg *cfg) { }
2400
#endif
Y
Yinghai Lu 已提交
2401

2402
static void ack_apic_edge(struct irq_data *data)
2403
{
2404
	irq_complete_move(data->chip_data);
2405
	irq_move_irq(data);
2406 2407 2408
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2409 2410
atomic_t irq_mis_count;

2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
*/
T
Thomas Gleixner 已提交
2427
static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
2428 2429
{
	struct irq_pin_list *entry;
T
Thomas Gleixner 已提交
2430
	unsigned long flags;
2431

T
Thomas Gleixner 已提交
2432
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2433
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2434
		if (mpc_ioapic_ver(entry->apic) >= 0x20) {
2435 2436 2437 2438 2439 2440
			/*
			 * Intr-remapping uses pin number as the virtual vector
			 * in the RTE. Actual vector is programmed in
			 * intr-remapping table entry. Hence for the io-apic
			 * EOI we use the pin number.
			 */
2441
			if (irq_remapped(cfg))
2442 2443 2444 2445 2446 2447 2448
				io_apic_eoi(entry->apic, entry->pin);
			else
				io_apic_eoi(entry->apic, cfg->vector);
		} else {
			__mask_and_edge_IO_APIC_irq(entry);
			__unmask_and_level_IO_APIC_irq(entry);
		}
2449
	}
2450
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2451 2452
}

2453
static void ack_apic_level(struct irq_data *data)
2454
{
2455 2456
	struct irq_cfg *cfg = data->chip_data;
	int i, do_unmask_irq = 0, irq = data->irq;
Y
Yinghai Lu 已提交
2457
	unsigned long v;
2458

T
Thomas Gleixner 已提交
2459
	irq_complete_move(cfg);
2460
#ifdef CONFIG_GENERIC_PENDING_IRQ
2461
	/* If we are moving the irq we need to mask it */
2462
	if (unlikely(irqd_is_setaffinity_pending(data))) {
2463
		do_unmask_irq = 1;
T
Thomas Gleixner 已提交
2464
		mask_ioapic(cfg);
2465
	}
2466 2467
#endif

Y
Yinghai Lu 已提交
2468
	/*
2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2499
	 */
Y
Yinghai Lu 已提交
2500
	i = cfg->vector;
Y
Yinghai Lu 已提交
2501 2502
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2503 2504 2505 2506 2507 2508
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2509 2510 2511 2512 2513 2514 2515
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2516 2517 2518
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2519
		eoi_ioapic_irq(irq, cfg);
2520 2521
	}

2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2550
		if (!io_apic_level_ack_pending(cfg))
2551
			irq_move_masked_irq(data);
T
Thomas Gleixner 已提交
2552
		unmask_ioapic(cfg);
2553
	}
Y
Yinghai Lu 已提交
2554
}
2555

2556
#ifdef CONFIG_INTR_REMAP
2557
static void ir_ack_apic_edge(struct irq_data *data)
2558
{
2559
	ack_APIC_irq();
2560 2561
}

2562
static void ir_ack_apic_level(struct irq_data *data)
2563
{
2564
	ack_APIC_irq();
2565
	eoi_ioapic_irq(data->irq, data->chip_data);
2566 2567 2568
}
#endif /* CONFIG_INTR_REMAP */

2569
static struct irq_chip ioapic_chip __read_mostly = {
2570 2571 2572 2573 2574 2575
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
	.irq_ack		= ack_apic_edge,
	.irq_eoi		= ack_apic_level,
2576
#ifdef CONFIG_SMP
2577
	.irq_set_affinity	= ioapic_set_affinity,
2578
#endif
2579
	.irq_retrigger		= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2580 2581
};

2582
static struct irq_chip ir_ioapic_chip __read_mostly = {
2583 2584 2585 2586
	.name			= "IR-IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
2587
#ifdef CONFIG_INTR_REMAP
2588 2589
	.irq_ack		= ir_ack_apic_edge,
	.irq_eoi		= ir_ack_apic_level,
2590
#ifdef CONFIG_SMP
2591
	.irq_set_affinity	= ir_ioapic_set_affinity,
2592
#endif
2593
#endif
2594
	.irq_retrigger		= ioapic_retrigger_irq,
2595
};
L
Linus Torvalds 已提交
2596 2597 2598

static inline void init_IO_APIC_traps(void)
{
2599
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
2600
	unsigned int irq;
L
Linus Torvalds 已提交
2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
T
Thomas Gleixner 已提交
2613
	for_each_active_irq(irq) {
2614
		cfg = irq_get_chip_data(irq);
2615
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2616 2617 2618 2619 2620
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2621 2622
			if (irq < legacy_pic->nr_legacy_irqs)
				legacy_pic->make_irq(irq);
2623
			else
L
Linus Torvalds 已提交
2624
				/* Strange. Oh, well.. */
2625
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
2626 2627 2628 2629
		}
	}
}

2630 2631 2632
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2633

2634
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2635 2636 2637 2638
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2639
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2640 2641
}

2642
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2643
{
2644
	unsigned long v;
L
Linus Torvalds 已提交
2645

2646
	v = apic_read(APIC_LVT0);
2647
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2648
}
L
Linus Torvalds 已提交
2649

2650
static void ack_lapic_irq(struct irq_data *data)
2651 2652 2653 2654
{
	ack_APIC_irq();
}

2655
static struct irq_chip lapic_chip __read_mostly = {
2656
	.name		= "local-APIC",
2657 2658 2659
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2660 2661
};

2662
static void lapic_register_intr(int irq)
2663
{
2664
	irq_clear_status_flags(irq, IRQ_LEVEL);
2665
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2666 2667 2668
				      "edge");
}

L
Linus Torvalds 已提交
2669 2670 2671 2672 2673 2674 2675
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2676
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2677
{
2678
	int apic, pin, i;
L
Linus Torvalds 已提交
2679 2680 2681
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2682
	pin  = find_isa_irq_pin(8, mp_INT);
2683 2684 2685 2686
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2687
	apic = find_isa_irq_apic(8, mp_INT);
2688 2689
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2690
		return;
2691
	}
L
Linus Torvalds 已提交
2692

2693
	entry0 = ioapic_read_entry(apic, pin);
2694
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2695 2696 2697 2698 2699

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2700
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2701 2702 2703 2704 2705
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2706
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2723
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2724

2725
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2726 2727
}

Y
Yinghai Lu 已提交
2728
static int disable_timer_pin_1 __initdata;
2729
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2730
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2731 2732 2733 2734
{
	disable_timer_pin_1 = 1;
	return 0;
}
2735
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2736 2737 2738

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2739 2740 2741 2742 2743
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2744 2745
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2746
 */
2747
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2748
{
2749
	struct irq_cfg *cfg = irq_get_chip_data(0);
2750
	int node = cpu_to_node(0);
2751
	int apic1, pin1, apic2, pin2;
2752
	unsigned long flags;
2753
	int no_pin1 = 0;
2754 2755

	local_irq_save(flags);
2756

L
Linus Torvalds 已提交
2757 2758 2759
	/*
	 * get/set the timer IRQ vector:
	 */
2760
	legacy_pic->mask(0);
2761
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2762 2763

	/*
2764 2765 2766 2767 2768 2769 2770
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2771
	 */
2772
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2773
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2774

2775 2776 2777 2778
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2779

2780 2781
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2782
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2783

2784 2785 2786 2787 2788 2789 2790 2791
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2792 2793
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
2794 2795 2796 2797 2798 2799 2800 2801
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2802 2803 2804 2805
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2806
		if (no_pin1) {
2807
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2808
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2809
		} else {
2810
			/* for edge trigger, setup_ioapic_irq already
Y
Yinghai Lu 已提交
2811 2812 2813 2814 2815 2816 2817
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2818
				unmask_ioapic(cfg);
2819
		}
L
Linus Torvalds 已提交
2820
		if (timer_irq_works()) {
2821 2822
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2823
			goto out;
L
Linus Torvalds 已提交
2824
		}
2825 2826
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2827
		local_irq_disable();
2828
		clear_IO_APIC_pin(apic1, pin1);
2829
		if (!no_pin1)
2830 2831
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2832

2833 2834 2835 2836
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2837 2838 2839
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2840
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2841
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2842
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2843
		if (timer_irq_works()) {
2844
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2845
			timer_through_8259 = 1;
2846
			goto out;
L
Linus Torvalds 已提交
2847 2848 2849 2850
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2851
		local_irq_disable();
2852
		legacy_pic->mask(0);
2853
		clear_IO_APIC_pin(apic2, pin2);
2854
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2855 2856
	}

2857 2858
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2859

2860
	lapic_register_intr(0);
2861
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2862
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2863 2864

	if (timer_irq_works()) {
2865
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2866
		goto out;
L
Linus Torvalds 已提交
2867
	}
Y
Yinghai Lu 已提交
2868
	local_irq_disable();
2869
	legacy_pic->mask(0);
2870
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2871
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2872

2873 2874
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2875

2876 2877
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2878
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2879 2880 2881 2882

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2883
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2884
		goto out;
L
Linus Torvalds 已提交
2885
	}
Y
Yinghai Lu 已提交
2886
	local_irq_disable();
2887
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
2888
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2889
		"report.  Then try booting with the 'noapic' option.\n");
2890 2891
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2892 2893 2894
}

/*
2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2910
 */
2911
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2912 2913 2914

void __init setup_IO_APIC(void)
{
2915 2916 2917 2918

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
2919
	io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
2920

2921
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
2922
	/*
2923 2924
         * Set up IO-APIC IRQ routing.
         */
2925 2926
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
2927 2928 2929
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2930
	if (legacy_pic->nr_legacy_irqs)
2931
		check_timer();
L
Linus Torvalds 已提交
2932 2933 2934
}

/*
L
Lucas De Marchi 已提交
2935
 *      Called after all the initialization is done. If we didn't find any
2936
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
2937
 */
2938

L
Linus Torvalds 已提交
2939 2940
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
2941 2942 2943
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
2944 2945 2946 2947
}

late_initcall(io_apic_bug_finalize);

2948
static void resume_ioapic_id(int ioapic_id)
L
Linus Torvalds 已提交
2949 2950 2951
{
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
2952

L
Linus Torvalds 已提交
2953

2954
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2955
	reg_00.raw = io_apic_read(ioapic_id, 0);
2956 2957
	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_id)) {
		reg_00.bits.ID = mpc_ioapic_id(ioapic_id);
2958
		io_apic_write(ioapic_id, 0, reg_00.raw);
L
Linus Torvalds 已提交
2959
	}
2960
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2961
}
L
Linus Torvalds 已提交
2962

2963 2964 2965 2966 2967
static void ioapic_resume(void)
{
	int ioapic_id;

	for (ioapic_id = nr_ioapics - 1; ioapic_id >= 0; ioapic_id--)
2968 2969 2970
		resume_ioapic_id(ioapic_id);

	restore_ioapic_entries();
L
Linus Torvalds 已提交
2971 2972
}

2973
static struct syscore_ops ioapic_syscore_ops = {
2974
	.suspend = save_ioapic_entries,
L
Linus Torvalds 已提交
2975 2976 2977
	.resume = ioapic_resume,
};

2978
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
2979
{
2980 2981
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
2982 2983 2984
	return 0;
}

2985
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
2986

2987
/*
2988
 * Dynamic irq allocate and deallocation
2989
 */
2990
unsigned int create_irq_nr(unsigned int from, int node)
2991
{
2992
	struct irq_cfg *cfg;
2993
	unsigned long flags;
2994 2995
	unsigned int ret = 0;
	int irq;
2996

2997 2998
	if (from < nr_irqs_gsi)
		from = nr_irqs_gsi;
2999

3000 3001 3002 3003 3004 3005 3006
	irq = alloc_irq_from(from, node);
	if (irq < 0)
		return 0;
	cfg = alloc_irq_cfg(irq, node);
	if (!cfg) {
		free_irq_at(irq, NULL);
		return 0;
3007
	}
3008

3009 3010 3011 3012
	raw_spin_lock_irqsave(&vector_lock, flags);
	if (!__assign_irq_vector(irq, cfg, apic->target_cpus()))
		ret = irq;
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3013

3014
	if (ret) {
3015
		irq_set_chip_data(irq, cfg);
3016 3017 3018 3019 3020
		irq_clear_status_flags(irq, IRQ_NOREQUEST);
	} else {
		free_irq_at(irq, cfg);
	}
	return ret;
3021 3022
}

Y
Yinghai Lu 已提交
3023 3024
int create_irq(void)
{
3025
	int node = cpu_to_node(0);
3026
	unsigned int irq_want;
3027 3028
	int irq;

3029
	irq_want = nr_irqs_gsi;
3030
	irq = create_irq_nr(irq_want, node);
3031 3032 3033 3034 3035

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3036 3037
}

3038 3039
void destroy_irq(unsigned int irq)
{
3040
	struct irq_cfg *cfg = irq_get_chip_data(irq);
3041 3042
	unsigned long flags;

3043
	irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
3044

3045
	if (irq_remapped(cfg))
3046
		free_irte(irq);
3047
	raw_spin_lock_irqsave(&vector_lock, flags);
3048
	__clear_irq_vector(irq, cfg);
3049
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3050
	free_irq_at(irq, cfg);
3051 3052
}

3053
/*
S
Simon Arlott 已提交
3054
 * MSI message composition
3055 3056
 */
#ifdef CONFIG_PCI_MSI
3057 3058
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
3059
{
3060 3061
	struct irq_cfg *cfg;
	int err;
3062 3063
	unsigned dest;

J
Jan Beulich 已提交
3064 3065 3066
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3067
	cfg = irq_cfg(irq);
3068
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3069 3070
	if (err)
		return err;
3071

3072
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3073

3074
	if (irq_remapped(cfg)) {
3075 3076 3077 3078 3079 3080 3081
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

3082
		prepare_irte(&irte, cfg->vector, dest);
3083

3084
		/* Set source-id of interrupt request */
3085 3086 3087 3088
		if (pdev)
			set_msi_sid(&irte, pdev);
		else
			set_hpet_sid(&irte, hpet_id);
3089

3090 3091 3092 3093 3094 3095 3096 3097
		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
3098
	} else {
3099 3100 3101 3102 3103 3104
		if (x2apic_enabled())
			msg->address_hi = MSI_ADDR_BASE_HI |
					  MSI_ADDR_EXT_DEST_ID(dest);
		else
			msg->address_hi = MSI_ADDR_BASE_HI;

3105 3106
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3107
			((apic->irq_dest_mode == 0) ?
3108 3109
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3110
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3111 3112 3113
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3114

3115 3116 3117
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3118
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3119 3120 3121 3122
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3123
	return err;
3124 3125
}

3126
#ifdef CONFIG_SMP
3127 3128
static int
msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3129
{
3130
	struct irq_cfg *cfg = data->chip_data;
3131 3132 3133
	struct msi_msg msg;
	unsigned int dest;

3134
	if (__ioapic_set_affinity(data, mask, &dest))
3135
		return -1;
3136

3137
	__get_cached_msi_msg(data->msi_desc, &msg);
3138 3139

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3140
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3141 3142 3143
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3144
	__write_msi_msg(data->msi_desc, &msg);
3145 3146

	return 0;
3147
}
3148 3149 3150 3151 3152
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3153
static int
3154 3155
ir_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		    bool force)
3156
{
3157 3158
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3159 3160 3161
	struct irte irte;

	if (get_irte(irq, &irte))
3162
		return -1;
3163

3164
	if (__ioapic_set_affinity(data, mask, &dest))
3165
		return -1;
3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
3180 3181
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
3182 3183

	return 0;
3184
}
Y
Yinghai Lu 已提交
3185

3186
#endif
3187
#endif /* CONFIG_SMP */
3188

3189 3190 3191 3192 3193
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
3194 3195 3196 3197
	.name			= "PCI-MSI",
	.irq_unmask		= unmask_msi_irq,
	.irq_mask		= mask_msi_irq,
	.irq_ack		= ack_apic_edge,
3198
#ifdef CONFIG_SMP
3199
	.irq_set_affinity	= msi_set_affinity,
3200
#endif
3201
	.irq_retrigger		= ioapic_retrigger_irq,
3202 3203
};

3204
static struct irq_chip msi_ir_chip = {
3205 3206 3207
	.name			= "IR-PCI-MSI",
	.irq_unmask		= unmask_msi_irq,
	.irq_mask		= mask_msi_irq,
3208
#ifdef CONFIG_INTR_REMAP
3209
	.irq_ack		= ir_ack_apic_edge,
3210
#ifdef CONFIG_SMP
3211
	.irq_set_affinity	= ir_msi_set_affinity,
3212
#endif
3213
#endif
3214
	.irq_retrigger		= ioapic_retrigger_irq,
3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3238
		       pci_name(dev));
3239 3240 3241 3242
		return -ENOSPC;
	}
	return index;
}
3243

Y
Yinghai Lu 已提交
3244
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3245
{
3246
	struct irq_chip *chip = &msi_chip;
3247
	struct msi_msg msg;
3248
	int ret;
3249

3250
	ret = msi_compose_msg(dev, irq, &msg, -1);
3251 3252 3253
	if (ret < 0)
		return ret;

3254
	irq_set_msi_desc(irq, msidesc);
3255 3256
	write_msi_msg(irq, &msg);

3257
	if (irq_remapped(irq_get_chip_data(irq))) {
3258
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3259 3260 3261 3262
		chip = &msi_ir_chip;
	}

	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3263

Y
Yinghai Lu 已提交
3264 3265
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3266 3267 3268
	return 0;
}

S
Stefano Stabellini 已提交
3269
int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3270
{
3271 3272
	int node, ret, sub_handle, index = 0;
	unsigned int irq, irq_want;
3273
	struct msi_desc *msidesc;
3274
	struct intel_iommu *iommu = NULL;
3275

3276 3277 3278 3279
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3280
	node = dev_to_node(&dev->dev);
3281
	irq_want = nr_irqs_gsi;
3282
	sub_handle = 0;
3283
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3284
		irq = create_irq_nr(irq_want, node);
3285 3286
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3287
		irq_want = irq + 1;
3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
3315
		ret = setup_msi_irq(dev, msidesc, irq);
3316 3317 3318 3319 3320
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3321 3322

error:
3323 3324
	destroy_irq(irq);
	return ret;
3325 3326
}

S
Stefano Stabellini 已提交
3327
void native_teardown_msi_irq(unsigned int irq)
3328
{
3329
	destroy_irq(irq);
3330 3331
}

3332
#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
3333
#ifdef CONFIG_SMP
3334 3335 3336
static int
dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		      bool force)
3337
{
3338 3339
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3340 3341
	struct msi_msg msg;

3342
	if (__ioapic_set_affinity(data, mask, &dest))
3343
		return -1;
3344 3345 3346 3347 3348 3349 3350

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3351
	msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
3352 3353

	dmar_msi_write(irq, &msg);
3354 3355

	return 0;
3356
}
Y
Yinghai Lu 已提交
3357

3358 3359
#endif /* CONFIG_SMP */

3360
static struct irq_chip dmar_msi_type = {
3361 3362 3363 3364
	.name			= "DMAR_MSI",
	.irq_unmask		= dmar_msi_unmask,
	.irq_mask		= dmar_msi_mask,
	.irq_ack		= ack_apic_edge,
3365
#ifdef CONFIG_SMP
3366
	.irq_set_affinity	= dmar_msi_set_affinity,
3367
#endif
3368
	.irq_retrigger		= ioapic_retrigger_irq,
3369 3370 3371 3372 3373 3374
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3375

3376
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3377 3378 3379
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
3380 3381
	irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
				      "edge");
3382 3383 3384 3385
	return 0;
}
#endif

3386 3387 3388
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3389 3390
static int hpet_msi_set_affinity(struct irq_data *data,
				 const struct cpumask *mask, bool force)
3391
{
3392
	struct irq_cfg *cfg = data->chip_data;
3393 3394 3395
	struct msi_msg msg;
	unsigned int dest;

3396
	if (__ioapic_set_affinity(data, mask, &dest))
3397
		return -1;
3398

3399
	hpet_msi_read(data->handler_data, &msg);
3400 3401 3402 3403 3404 3405

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3406
	hpet_msi_write(data->handler_data, &msg);
3407 3408

	return 0;
3409
}
Y
Yinghai Lu 已提交
3410

3411 3412
#endif /* CONFIG_SMP */

3413
static struct irq_chip ir_hpet_msi_type = {
3414 3415 3416
	.name			= "IR-HPET_MSI",
	.irq_unmask		= hpet_msi_unmask,
	.irq_mask		= hpet_msi_mask,
3417
#ifdef CONFIG_INTR_REMAP
3418
	.irq_ack		= ir_ack_apic_edge,
3419
#ifdef CONFIG_SMP
3420
	.irq_set_affinity	= ir_msi_set_affinity,
3421 3422
#endif
#endif
3423
	.irq_retrigger		= ioapic_retrigger_irq,
3424 3425
};

3426
static struct irq_chip hpet_msi_type = {
3427
	.name = "HPET_MSI",
3428 3429
	.irq_unmask = hpet_msi_unmask,
	.irq_mask = hpet_msi_mask,
3430
	.irq_ack = ack_apic_edge,
3431
#ifdef CONFIG_SMP
3432
	.irq_set_affinity = hpet_msi_set_affinity,
3433
#endif
3434
	.irq_retrigger = ioapic_retrigger_irq,
3435 3436
};

3437
int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
3438
{
3439
	struct irq_chip *chip = &hpet_msi_type;
3440
	struct msi_msg msg;
3441
	int ret;
3442

3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455
	if (intr_remapping_enabled) {
		struct intel_iommu *iommu = map_hpet_to_ir(id);
		int index;

		if (!iommu)
			return -1;

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
			return -1;
	}

	ret = msi_compose_msg(NULL, irq, &msg, id);
3456 3457 3458
	if (ret < 0)
		return ret;

3459
	hpet_msi_write(irq_get_handler_data(irq), &msg);
3460
	irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3461
	if (irq_remapped(irq_get_chip_data(irq)))
3462
		chip = &ir_hpet_msi_type;
Y
Yinghai Lu 已提交
3463

3464
	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3465 3466 3467 3468
	return 0;
}
#endif

3469
#endif /* CONFIG_PCI_MSI */
3470 3471 3472 3473 3474 3475 3476
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3477
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3478
{
3479 3480
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3481

3482
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3483
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3484

3485
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3486
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3487

3488
	write_ht_irq_msg(irq, &msg);
3489 3490
}

3491 3492
static int
ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3493
{
3494
	struct irq_cfg *cfg = data->chip_data;
3495 3496
	unsigned int dest;

3497
	if (__ioapic_set_affinity(data, mask, &dest))
3498
		return -1;
3499

3500
	target_ht_irq(data->irq, dest, cfg->vector);
3501
	return 0;
3502
}
Y
Yinghai Lu 已提交
3503

3504 3505
#endif

3506
static struct irq_chip ht_irq_chip = {
3507 3508 3509 3510
	.name			= "PCI-HT",
	.irq_mask		= mask_ht_irq,
	.irq_unmask		= unmask_ht_irq,
	.irq_ack		= ack_apic_edge,
3511
#ifdef CONFIG_SMP
3512
	.irq_set_affinity	= ht_set_affinity,
3513
#endif
3514
	.irq_retrigger		= ioapic_retrigger_irq,
3515 3516 3517 3518
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3519 3520
	struct irq_cfg *cfg;
	int err;
3521

J
Jan Beulich 已提交
3522 3523 3524
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3525
	cfg = irq_cfg(irq);
3526
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3527
	if (!err) {
3528
		struct ht_irq_msg msg;
3529 3530
		unsigned dest;

3531 3532
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3533

3534
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3535

3536 3537
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3538
			HT_IRQ_LOW_DEST_ID(dest) |
3539
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3540
			((apic->irq_dest_mode == 0) ?
3541 3542 3543
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3544
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3545 3546 3547 3548
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3549
		write_ht_irq_msg(irq, &msg);
3550

3551
		irq_set_chip_and_handler_name(irq, &ht_irq_chip,
3552
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3553 3554

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3555
	}
3556
	return err;
3557 3558 3559
}
#endif /* CONFIG_HT_IRQ */

3560
static int
3561 3562 3563 3564 3565 3566 3567 3568 3569
io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
{
	struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
	int ret;

	if (!cfg)
		return -EINVAL;
	ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
	if (!ret)
3570
		setup_ioapic_irq(irq, cfg, attr);
3571 3572 3573
	return ret;
}

3574 3575
int io_apic_setup_irq_pin_once(unsigned int irq, int node,
			       struct io_apic_irq_attr *attr)
3576 3577 3578 3579 3580
{
	unsigned int id = attr->ioapic, pin = attr->ioapic_pin;
	int ret;

	/* Avoid redundant programming */
3581
	if (test_bit(pin, ioapics[id].pin_programmed)) {
3582
		pr_debug("Pin %d-%d already programmed\n",
3583
			 mpc_ioapic_id(id), pin);
3584 3585 3586 3587
		return 0;
	}
	ret = io_apic_setup_irq_pin(irq, node, attr);
	if (!ret)
3588
		set_bit(pin, ioapics[id].pin_programmed);
3589 3590 3591
	return ret;
}

3592
static int __init io_apic_get_redir_entries(int ioapic)
3593 3594 3595 3596
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3597
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3598
	reg_01.raw = io_apic_read(ioapic, 1);
3599
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3600

3601 3602 3603 3604 3605
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3606 3607
}

3608
static void __init probe_nr_irqs_gsi(void)
3609
{
3610
	int nr;
3611

3612
	nr = gsi_top + NR_IRQS_LEGACY;
3613
	if (nr > nr_irqs_gsi)
3614
		nr_irqs_gsi = nr;
3615 3616

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3617 3618
}

3619 3620 3621 3622 3623
int get_nr_irqs_gsi(void)
{
	return nr_irqs_gsi;
}

Y
Yinghai Lu 已提交
3624 3625 3626 3627 3628
#ifdef CONFIG_SPARSE_IRQ
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3629 3630
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3631

Y
Yinghai Lu 已提交
3632 3633 3634 3635 3636 3637 3638 3639
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3640 3641
		nr_irqs = nr;

3642
	return NR_IRQS_LEGACY;
Y
Yinghai Lu 已提交
3643 3644 3645
}
#endif

3646 3647
int io_apic_set_pci_routing(struct device *dev, int irq,
			    struct io_apic_irq_attr *irq_attr)
3648 3649 3650 3651 3652
{
	int node;

	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
3653
			    irq_attr->ioapic);
3654 3655 3656
		return -EINVAL;
	}

3657
	node = dev ? dev_to_node(dev) : cpu_to_node(0);
3658

3659
	return io_apic_setup_irq_pin_once(irq, node, irq_attr);
3660 3661
}

3662
#ifdef CONFIG_X86_32
3663
static int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3664 3665 3666 3667 3668 3669 3670 3671
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3672 3673
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3674
	 * supports up to 16 on one shared APIC bus.
3675
	 *
L
Linus Torvalds 已提交
3676 3677 3678 3679 3680
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3681
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3682

3683
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3684
	reg_00.raw = io_apic_read(ioapic, 0);
3685
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3686 3687 3688 3689 3690 3691 3692 3693

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3694
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3695 3696
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3697
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3698 3699

		for (i = 0; i < get_physical_broadcast(); i++) {
3700
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3701 3702 3703 3704 3705 3706 3707 3708 3709 3710
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3711
	}
L
Linus Torvalds 已提交
3712

3713
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3714 3715 3716 3717 3718
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

3719
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3720 3721
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
3722
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3723 3724

		/* Sanity check */
3725 3726 3727 3728
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
3729 3730 3731 3732 3733 3734 3735
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752

static u8 __init io_apic_unique_id(u8 id)
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
}
#else
static u8 __init io_apic_unique_id(u8 id)
{
	int i;
	DECLARE_BITMAP(used, 256);

	bitmap_zero(used, 256);
	for (i = 0; i < nr_ioapics; i++) {
3753
		__set_bit(mpc_ioapic_id(i), used);
3754 3755 3756 3757 3758
	}
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
}
3759
#endif
L
Linus Torvalds 已提交
3760

3761
static int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3762 3763 3764 3765
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3766
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3767
	reg_01.raw = io_apic_read(ioapic, 1);
3768
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3769 3770 3771 3772

	return reg_01.bits.version;
}

3773
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
3774
{
3775
	int ioapic, pin, idx;
3776 3777 3778 3779

	if (skip_ioapic_setup)
		return -1;

3780 3781
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
3782 3783
		return -1;

3784 3785 3786 3787 3788 3789
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
3790 3791
		return -1;

3792 3793
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
3794 3795 3796
	return 0;
}

3797 3798 3799
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3800
 * so mask in all cases should simply be apic->target_cpus()
3801 3802 3803 3804
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
3805
	int pin, ioapic, irq, irq_entry;
3806
	const struct cpumask *mask;
3807
	struct irq_data *idata;
3808 3809 3810 3811

	if (skip_ioapic_setup == 1)
		return;

E
Eric W. Biederman 已提交
3812
	for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
S
Suresh Siddha 已提交
3813
	for (pin = 0; pin < ioapics[ioapic].nr_registers; pin++) {
3814 3815 3816 3817
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
3818

E
Eric W. Biederman 已提交
3819 3820 3821
		if ((ioapic > 0) && (irq > 16))
			continue;

3822
		idata = irq_get_irq_data(irq);
3823

3824 3825 3826
		/*
		 * Honour affinities which have been set in early boot
		 */
3827 3828
		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
			mask = idata->affinity;
3829 3830
		else
			mask = apic->target_cpus();
3831

3832
		if (intr_remapping_enabled)
3833
			ir_ioapic_set_affinity(idata, mask, false);
3834
		else
3835
			ioapic_set_affinity(idata, mask, false);
3836
	}
3837

3838 3839 3840
}
#endif

3841 3842 3843 3844
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

3845
static struct resource * __init ioapic_setup_resources(int nr_ioapics)
3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

3861
	mem += sizeof(struct resource) * nr_ioapics;
3862

3863 3864 3865
	for (i = 0; i < nr_ioapics; i++) {
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3866
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
3867
		mem += IOAPIC_RESOURCE_NAME_SIZE;
3868 3869 3870 3871 3872 3873 3874
	}

	ioapic_resources = res;

	return res;
}

3875
void __init ioapic_and_gsi_init(void)
3876 3877
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
3878
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
3879
	int i;
3880

3881
	ioapic_res = ioapic_setup_resources(nr_ioapics);
3882 3883
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
3884
			ioapic_phys = mpc_ioapic_addr(i);
3885
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3886 3887 3888 3889 3890 3891 3892 3893 3894
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
3895
#endif
3896
		} else {
3897
#ifdef CONFIG_X86_32
3898
fake_ioapic_page:
3899
#endif
3900
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
3901 3902 3903
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
3904 3905 3906
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
3907
		idx++;
3908

3909
		ioapic_res->start = ioapic_phys;
3910
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
3911
		ioapic_res++;
3912
	}
3913 3914

	probe_nr_irqs_gsi();
3915 3916
}

3917
void __init ioapic_insert_resources(void)
3918 3919 3920 3921 3922
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
3923
		if (nr_ioapics > 0)
3924 3925
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
3926
		return;
3927 3928 3929 3930 3931 3932 3933
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}
}
3934

3935
int mp_find_ioapic(u32 gsi)
3936 3937 3938
{
	int i = 0;

3939 3940 3941
	if (nr_ioapics == 0)
		return -1;

3942 3943
	/* Find the IOAPIC that manages this GSI. */
	for (i = 0; i < nr_ioapics; i++) {
3944 3945 3946
		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
		if ((gsi >= gsi_cfg->gsi_base)
		    && (gsi <= gsi_cfg->gsi_end))
3947 3948
			return i;
	}
3949

3950 3951 3952 3953
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

3954
int mp_find_ioapic_pin(int ioapic, u32 gsi)
3955
{
3956 3957
	struct mp_ioapic_gsi *gsi_cfg;

3958 3959
	if (WARN_ON(ioapic == -1))
		return -1;
3960 3961 3962

	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
	if (WARN_ON(gsi > gsi_cfg->gsi_end))
3963 3964
		return -1;

3965
	return gsi - gsi_cfg->gsi_base;
3966 3967
}

3968
static __init int bad_ioapic(unsigned long address)
3969 3970
{
	if (nr_ioapics >= MAX_IO_APICS) {
P
Paul Bolle 已提交
3971
		printk(KERN_WARNING "WARNING: Max # of I/O APICs (%d) exceeded "
3972 3973 3974 3975 3976 3977 3978 3979
		       "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
		return 1;
	}
	if (!address) {
		printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
		       " found in table, skipping!\n");
		return 1;
	}
3980 3981 3982
	return 0;
}

3983 3984 3985
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;
3986
	int entries;
3987
	struct mp_ioapic_gsi *gsi_cfg;
3988 3989 3990 3991 3992 3993

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

3994 3995 3996
	ioapics[idx].mp_config.type = MP_IOAPIC;
	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
	ioapics[idx].mp_config.apicaddr = address;
3997 3998

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
3999 4000
	ioapics[idx].mp_config.apicid = io_apic_unique_id(id);
	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
4001 4002 4003 4004 4005

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
4006
	entries = io_apic_get_redir_entries(idx);
4007 4008 4009
	gsi_cfg = mp_ioapic_gsi_routing(idx);
	gsi_cfg->gsi_base = gsi_base;
	gsi_cfg->gsi_end = gsi_base + entries - 1;
4010 4011 4012 4013

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
S
Suresh Siddha 已提交
4014
	ioapics[idx].nr_registers = entries;
4015

4016 4017
	if (gsi_cfg->gsi_end >= gsi_top)
		gsi_top = gsi_cfg->gsi_end + 1;
4018 4019

	printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
4020 4021
	       "GSI %d-%d\n", idx, mpc_ioapic_id(idx),
	       mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
4022
	       gsi_cfg->gsi_base, gsi_cfg->gsi_end);
4023 4024 4025

	nr_ioapics++;
}
4026 4027 4028 4029

/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
4030
	struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
4031 4032 4033

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
4034 4035
	physid_set_mask_of_physid(boot_cpu_physical_apicid,
					 &phys_cpu_present_map);
4036 4037 4038
#endif
	setup_local_APIC();

4039
	io_apic_setup_irq_pin(0, 0, &attr);
4040 4041
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
4042
}