io_apic.c 96.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
33
#include <linux/syscore_ops.h>
34
#include <linux/irqdomain.h>
35
#include <linux/msi.h>
36
#include <linux/htirq.h>
37
#include <linux/freezer.h>
38
#include <linux/kthread.h>
39
#include <linux/jiffies.h>	/* time_after() */
40
#include <linux/slab.h>
41 42
#include <linux/bootmem.h>
#include <linux/dmar.h>
43
#include <linux/hpet.h>
44

45
#include <asm/idle.h>
L
Linus Torvalds 已提交
46 47
#include <asm/io.h>
#include <asm/smp.h>
48
#include <asm/cpu.h>
L
Linus Torvalds 已提交
49
#include <asm/desc.h>
50 51 52
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
53
#include <asm/timer.h>
54
#include <asm/i8259.h>
55
#include <asm/msidef.h>
56
#include <asm/hypertransport.h>
57
#include <asm/setup.h>
58
#include <asm/irq_remapping.h>
59
#include <asm/hpet.h>
60
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
61

I
Ingo Molnar 已提交
62
#include <asm/apic.h>
L
Linus Torvalds 已提交
63

64
#define __apicdebuginit(type) static type __init
65

66 67 68 69 70 71 72 73 74 75
#define	for_each_ioapic(idx)		\
	for ((idx) = 0; (idx) < nr_ioapics; (idx)++)
#define	for_each_ioapic_reverse(idx)	\
	for ((idx) = nr_ioapics - 1; (idx) >= 0; (idx)--)
#define	for_each_pin(idx, pin)		\
	for ((pin) = 0; (pin) < ioapics[(idx)].nr_registers; (pin)++)
#define	for_each_ioapic_pin(idx, pin)	\
	for_each_ioapic((idx))		\
		for_each_pin((idx), (pin))

76 77
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
78

L
Linus Torvalds 已提交
79
/*
80 81
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
82 83 84
 */
int sis_apic_bug = -1;

85 86
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
87
static DEFINE_MUTEX(ioapic_mutex);
88
static unsigned int ioapic_dynirq_base;
89
static int ioapic_initialized;
Y
Yinghai Lu 已提交
90

91 92 93 94 95 96 97 98
struct mp_pin_info {
	int trigger;
	int polarity;
	int node;
	int set;
	u32 count;
};

S
Suresh Siddha 已提交
99 100 101 102 103
static struct ioapic {
	/*
	 * # of IRQ routing registers
	 */
	int nr_registers;
104 105 106 107
	/*
	 * Saved state during suspend/resume, or while enabling intr-remap.
	 */
	struct IO_APIC_route_entry *saved_registers;
108 109
	/* I/O APIC config */
	struct mpc_ioapic mp_config;
110 111
	/* IO APIC gsi routing info */
	struct mp_ioapic_gsi  gsi_config;
112 113
	struct ioapic_domain_cfg irqdomain_cfg;
	struct irq_domain *irqdomain;
114
	struct mp_pin_info *pin_info;
S
Suresh Siddha 已提交
115
} ioapics[MAX_IO_APICS];
L
Linus Torvalds 已提交
116

117
#define mpc_ioapic_ver(ioapic_idx)	ioapics[ioapic_idx].mp_config.apicver
118

119
int mpc_ioapic_id(int ioapic_idx)
120
{
121
	return ioapics[ioapic_idx].mp_config.apicid;
122 123
}

124
unsigned int mpc_ioapic_addr(int ioapic_idx)
125
{
126
	return ioapics[ioapic_idx].mp_config.apicaddr;
127 128
}

129
struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
130
{
131
	return &ioapics[ioapic_idx].gsi_config;
132
}
133

134 135 136 137 138 139 140 141 142 143 144 145
static inline int mp_ioapic_pin_count(int ioapic)
{
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);

	return gsi_cfg->gsi_end - gsi_cfg->gsi_base + 1;
}

u32 mp_pin_to_gsi(int ioapic, int pin)
{
	return mp_ioapic_gsi_routing(ioapic)->gsi_base + pin;
}

146 147 148 149 150
/*
 * Initialize all legacy IRQs and all pins on the first IOAPIC
 * if we have legacy interrupt controller. Kernel boot option "pirq="
 * may rely on non-legacy pins on the first IOAPIC.
 */
151 152
static inline int mp_init_irq_at_boot(int ioapic, int irq)
{
153 154 155 156
	if (!nr_legacy_irqs())
		return 0;

	return ioapic == 0 || (irq >= 0 && irq < nr_legacy_irqs());
157 158
}

159 160 161 162 163
static inline struct mp_pin_info *mp_pin_info(int ioapic_idx, int pin)
{
	return ioapics[ioapic_idx].pin_info + pin;
}

164 165 166 167 168
static inline struct irq_domain *mp_ioapic_irqdomain(int ioapic)
{
	return ioapics[ioapic].irqdomain;
}

169
int nr_ioapics;
170

171 172
/* The one past the highest gsi number used */
u32 gsi_top;
173

174
/* MP IRQ source entries */
175
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
176 177 178 179

/* # of MP IRQ source entries */
int mp_irq_entries;

180
#ifdef CONFIG_EISA
181 182 183 184 185
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
186 187
int skip_ioapic_setup;

188 189 190 191
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
192 193 194 195 196 197 198 199
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

200
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
201 202
{
	/* disable IO-APIC */
203
	disable_ioapic_support();
Y
Yinghai Lu 已提交
204 205 206
	return 0;
}
early_param("noapic", parse_noapic);
207

208
static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node);
209

210 211 212 213 214 215 216 217 218 219 220
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
221
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
222 223 224
			return;
	}

225
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
226 227 228 229
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

230 231 232 233 234
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

T
Thomas Gleixner 已提交
235
static struct irq_pin_list *alloc_irq_pin_list(int node)
236
{
237
	return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
238 239
}

240
int __init arch_early_irq_init(void)
241
{
242
	struct irq_cfg *cfg;
243
	int i, node = cpu_to_node(0);
T
Thomas Gleixner 已提交
244

245
	if (!nr_legacy_irqs())
246 247
		io_apic_irqs = ~0UL;

248
	for_each_ioapic(i) {
249
		ioapics[i].saved_registers =
250
			kzalloc(sizeof(struct IO_APIC_route_entry) *
S
Suresh Siddha 已提交
251
				ioapics[i].nr_registers, GFP_KERNEL);
252
		if (!ioapics[i].saved_registers)
253 254 255
			pr_err("IOAPIC %d: suspend/resume impossible!\n", i);
	}

256 257 258 259 260 261 262 263
	/*
	 * For legacy IRQ's, start with assigning irq0 to irq15 to
	 * IRQ0_VECTOR to IRQ15_VECTOR for all cpu's.
	 */
	for (i = 0; i < nr_legacy_irqs(); i++) {
		cfg = alloc_irq_and_cfg_at(i, node);
		cfg->vector = IRQ0_VECTOR + i;
		cpumask_setall(cfg->domain);
264
	}
265 266

	return 0;
267
}
268

269
static inline struct irq_cfg *irq_cfg(unsigned int irq)
270
{
271
	return irq_get_chip_data(irq);
272
}
T
Thomas Gleixner 已提交
273

274
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
275
{
276
	struct irq_cfg *cfg;
277

278
	cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
279 280
	if (!cfg)
		return NULL;
281
	if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
282
		goto out_cfg;
283
	if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
284
		goto out_domain;
285
	return cfg;
286 287 288 289 290
out_domain:
	free_cpumask_var(cfg->domain);
out_cfg:
	kfree(cfg);
	return NULL;
291 292
}

293
static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
294
{
295 296
	if (!cfg)
		return;
297
	irq_set_chip_data(at, NULL);
298 299 300 301 302 303 304 305 306 307 308 309 310
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
}

static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
{
	int res = irq_alloc_desc_at(at, node);
	struct irq_cfg *cfg;

	if (res < 0) {
		if (res != -EEXIST)
			return NULL;
311
		cfg = irq_cfg(at);
312 313 314 315
		if (cfg)
			return cfg;
	}

316
	cfg = alloc_irq_cfg(at, node);
317
	if (cfg)
318
		irq_set_chip_data(at, cfg);
319 320 321 322 323
	else
		irq_free_desc(at);
	return cfg;
}

L
Linus Torvalds 已提交
324 325 326 327
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
328 329
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
330 331 332 333 334
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
335
		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
L
Linus Torvalds 已提交
336 337
}

338
void io_apic_eoi(unsigned int apic, unsigned int vector)
339 340 341 342 343
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

344
unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
L
Linus Torvalds 已提交
345 346 347 348 349 350
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

351
void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
352 353
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
354

L
Linus Torvalds 已提交
355 356 357 358 359 360 361 362 363 364
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
365
void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
366
{
367
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
368 369 370

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
371 372 373
	writel(value, &io_apic->data);
}

374 375 376 377 378
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

379 380 381 382 383 384
static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;

	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
385

386 387 388
	return eu.entry;
}

389 390 391 392
static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
393

394
	raw_spin_lock_irqsave(&ioapic_lock, flags);
395
	eu.entry = __ioapic_read_entry(apic, pin);
396
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
397

398 399 400
	return eu.entry;
}

401 402 403 404 405 406
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
407
static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
408
{
409 410
	union entry_union eu = {{0, 0}};

411
	eu.entry = e;
412 413
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
414 415
}

416
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
417 418
{
	unsigned long flags;
419

420
	raw_spin_lock_irqsave(&ioapic_lock, flags);
421
	__ioapic_write_entry(apic, pin, e);
422
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
423 424 425 426 427 428 429 430 431 432 433 434
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

435
	raw_spin_lock_irqsave(&ioapic_lock, flags);
436 437
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
438
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
439 440
}

L
Linus Torvalds 已提交
441 442 443 444 445
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
446
static int __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
447
{
448
	struct irq_pin_list **last, *entry;
449

450 451 452
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
453
		if (entry->apic == apic && entry->pin == pin)
454
			return 0;
455
		last = &entry->next;
L
Linus Torvalds 已提交
456
	}
457

T
Thomas Gleixner 已提交
458
	entry = alloc_irq_pin_list(node);
459
	if (!entry) {
460 461
		pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
		       node, apic, pin);
462
		return -ENOMEM;
463
	}
L
Linus Torvalds 已提交
464 465
	entry->apic = apic;
	entry->pin = pin;
466

467
	*last = entry;
468 469 470
	return 0;
}

471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
static void __remove_pin_from_irq(struct irq_cfg *cfg, int apic, int pin)
{
	struct irq_pin_list **last, *entry;

	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin)
		if (entry->apic == apic && entry->pin == pin) {
			*last = entry->next;
			kfree(entry);
			return;
		} else {
			last = &entry->next;
		}
}

486 487
static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
T
Thomas Gleixner 已提交
488
	if (__add_pin_to_irq_node(cfg, node, apic, pin))
489
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
490 491 492 493 494
}

/*
 * Reroute an IRQ to a different pin.
 */
495
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
496 497
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
498
{
499
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
500

501
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
502 503 504
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
505
			/* every one is different, right? */
506
			return;
507
		}
L
Linus Torvalds 已提交
508
	}
509

510 511
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
512 513
}

514 515 516 517 518 519 520 521 522 523 524 525 526 527 528
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

529 530 531
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
532 533
{
	struct irq_pin_list *entry;
534

535 536 537 538
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

539
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
540
{
541 542 543 544 545
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
546

547
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
548
	readl(&io_apic->data);
L
Linus Torvalds 已提交
549 550
}

T
Thomas Gleixner 已提交
551
static void mask_ioapic(struct irq_cfg *cfg)
552
{
T
Thomas Gleixner 已提交
553 554 555
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
556
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
557
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
558
}
L
Linus Torvalds 已提交
559

560
static void mask_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
561
{
562
	mask_ioapic(data->chip_data);
T
Thomas Gleixner 已提交
563
}
Y
Yinghai Lu 已提交
564

T
Thomas Gleixner 已提交
565 566 567
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
568 569
}

T
Thomas Gleixner 已提交
570
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
571 572 573
{
	unsigned long flags;

574
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
575
	__unmask_ioapic(cfg);
576
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
577 578
}

579
static void unmask_ioapic_irq(struct irq_data *data)
Y
Yinghai Lu 已提交
580
{
581
	unmask_ioapic(data->chip_data);
Y
Yinghai Lu 已提交
582 583
}

584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
 */
600
void native_eoi_ioapic_pin(int apic, int pin, int vector)
601 602
{
	if (mpc_ioapic_ver(apic) >= 0x20) {
603
		io_apic_eoi(apic, vector);
604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623
	} else {
		struct IO_APIC_route_entry entry, entry1;

		entry = entry1 = __ioapic_read_entry(apic, pin);

		/*
		 * Mask the entry and change the trigger mode to edge.
		 */
		entry1.mask = 1;
		entry1.trigger = IOAPIC_EDGE;

		__ioapic_write_entry(apic, pin, entry1);

		/*
		 * Restore the previous level triggered entry.
		 */
		__ioapic_write_entry(apic, pin, entry);
	}
}

624
void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
625 626 627 628 629 630
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin)
631 632
		x86_io_apic_ops.eoi_ioapic_pin(entry->apic, entry->pin,
					       cfg->vector);
633 634 635
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
636 637 638
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
639

L
Linus Torvalds 已提交
640
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
641
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
642 643
	if (entry.delivery_mode == dest_SMI)
		return;
644

L
Linus Torvalds 已提交
645
	/*
646 647 648 649 650 651 652 653 654 655
	 * Make sure the entry is masked and re-read the contents to check
	 * if it is a level triggered pin and if the remote-IRR is set.
	 */
	if (!entry.mask) {
		entry.mask = 1;
		ioapic_write_entry(apic, pin, entry);
		entry = ioapic_read_entry(apic, pin);
	}

	if (entry.irr) {
656 657
		unsigned long flags;

658 659 660 661 662 663 664 665 666 667
		/*
		 * Make sure the trigger mode is set to level. Explicit EOI
		 * doesn't clear the remote-IRR if the trigger mode is not
		 * set to level.
		 */
		if (!entry.trigger) {
			entry.trigger = IOAPIC_LEVEL;
			ioapic_write_entry(apic, pin, entry);
		}

668
		raw_spin_lock_irqsave(&ioapic_lock, flags);
669
		x86_io_apic_ops.eoi_ioapic_pin(apic, pin, entry.vector);
670
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
671 672 673 674 675
	}

	/*
	 * Clear the rest of the bits in the IO-APIC RTE except for the mask
	 * bit.
L
Linus Torvalds 已提交
676
	 */
677
	ioapic_mask_entry(apic, pin);
678 679
	entry = ioapic_read_entry(apic, pin);
	if (entry.irr)
680
		pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
681
		       mpc_ioapic_id(apic), pin);
L
Linus Torvalds 已提交
682 683
}

684
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
685 686 687
{
	int apic, pin;

688 689
	for_each_ioapic_pin(apic, pin)
		clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
690 691
}

692
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
693 694 695 696 697 698
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
699 700 701
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
728 729 730
#endif /* CONFIG_X86_32 */

/*
731
 * Saves all the IO-APIC RTE's
732
 */
733
int save_ioapic_entries(void)
734 735
{
	int apic, pin;
736
	int err = 0;
737

738
	for_each_ioapic(apic) {
739
		if (!ioapics[apic].saved_registers) {
740 741 742
			err = -ENOMEM;
			continue;
		}
743

744
		for_each_pin(apic, pin)
745
			ioapics[apic].saved_registers[pin] =
746
				ioapic_read_entry(apic, pin);
747
	}
748

749
	return err;
750 751
}

752 753 754
/*
 * Mask all IO APIC entries.
 */
755
void mask_ioapic_entries(void)
756 757 758
{
	int apic, pin;

759
	for_each_ioapic(apic) {
760
		if (!ioapics[apic].saved_registers)
761
			continue;
762

763
		for_each_pin(apic, pin) {
764 765
			struct IO_APIC_route_entry entry;

766
			entry = ioapics[apic].saved_registers[pin];
767 768 769 770 771 772 773 774
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

775
/*
776
 * Restore IO APIC entries which was saved in the ioapic structure.
777
 */
778
int restore_ioapic_entries(void)
779 780 781
{
	int apic, pin;

782
	for_each_ioapic(apic) {
783
		if (!ioapics[apic].saved_registers)
784
			continue;
785

786
		for_each_pin(apic, pin)
787
			ioapic_write_entry(apic, pin,
788
					   ioapics[apic].saved_registers[pin]);
789
	}
790
	return 0;
791 792
}

L
Linus Torvalds 已提交
793 794 795
/*
 * Find the IRQ entry number of a certain pin.
 */
796
static int find_irq_entry(int ioapic_idx, int pin, int type)
L
Linus Torvalds 已提交
797 798 799 800
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
801
		if (mp_irqs[i].irqtype == type &&
802
		    (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
803 804
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
805 806 807 808 809 810 811 812
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
813
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
814 815 816 817
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
818
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
819

A
Alexey Starikovskiy 已提交
820
		if (test_bit(lbus, mp_bus_not_pci) &&
821 822
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
823

824
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
825 826 827 828
	}
	return -1;
}

829 830 831 832 833
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
834
		int lbus = mp_irqs[i].srcbus;
835

A
Alexey Starikovskiy 已提交
836
		if (test_bit(lbus, mp_bus_not_pci) &&
837 838
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
839 840
			break;
	}
841

842
	if (i < mp_irq_entries) {
843 844
		int ioapic_idx;

845
		for_each_ioapic(ioapic_idx)
846 847
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
				return ioapic_idx;
848 849 850 851 852
	}

	return -1;
}

853
#ifdef CONFIG_EISA
L
Linus Torvalds 已提交
854 855 856 857 858
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
859
	if (irq < nr_legacy_irqs()) {
L
Linus Torvalds 已提交
860 861 862 863 864 865 866
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
867

868
#endif
L
Linus Torvalds 已提交
869

A
Alexey Starikovskiy 已提交
870 871 872 873 874 875
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
876 877 878 879 880
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

881
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
882
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
883 884 885 886 887 888 889

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

890
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
891
{
892
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
893 894 895 896 897
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
898
	switch (mp_irqs[idx].irqflag & 3)
899
	{
900 901 902 903 904 905 906 907 908 909 910 911 912
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
913
			pr_warn("broken BIOS!!\n");
914 915 916 917 918 919 920 921 922 923
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
924
			pr_warn("broken BIOS!!\n");
925 926 927
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
928 929 930 931
	}
	return polarity;
}

932
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
933
{
934
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
935 936 937 938 939
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
940
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
941
	{
942 943 944 945 946
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
947
#ifdef CONFIG_EISA
948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				default:
				{
966
					pr_warn("broken BIOS!!\n");
967 968 969 970 971
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
972
			break;
973
		case 1: /* edge */
L
Linus Torvalds 已提交
974
		{
975
			trigger = 0;
L
Linus Torvalds 已提交
976 977
			break;
		}
978
		case 2: /* reserved */
L
Linus Torvalds 已提交
979
		{
980
			pr_warn("broken BIOS!!\n");
981
			trigger = 1;
L
Linus Torvalds 已提交
982 983
			break;
		}
984
		case 3: /* level */
L
Linus Torvalds 已提交
985
		{
986
			trigger = 1;
L
Linus Torvalds 已提交
987 988
			break;
		}
989
		default: /* invalid */
L
Linus Torvalds 已提交
990
		{
991
			pr_warn("broken BIOS!!\n");
992
			trigger = 0;
L
Linus Torvalds 已提交
993 994 995 996 997 998
			break;
		}
	}
	return trigger;
}

999
static int alloc_irq_from_domain(struct irq_domain *domain, u32 gsi, int pin)
1000
{
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
	int irq = -1;
	int ioapic = (int)(long)domain->host_data;
	int type = ioapics[ioapic].irqdomain_cfg.type;

	switch (type) {
	case IOAPIC_DOMAIN_LEGACY:
		/*
		 * Dynamically allocate IRQ number for non-ISA IRQs in the first 16
		 * GSIs on some weird platforms.
		 */
		if (gsi < nr_legacy_irqs())
			irq = irq_create_mapping(domain, pin);
		else if (irq_create_strict_mappings(domain, gsi, pin, 1) == 0)
			irq = gsi;
		break;
	case IOAPIC_DOMAIN_STRICT:
		if (irq_create_strict_mappings(domain, gsi, pin, 1) == 0)
			irq = gsi;
		break;
	case IOAPIC_DOMAIN_DYNAMIC:
		irq = irq_create_mapping(domain, pin);
		break;
	default:
		WARN(1, "ioapic: unknown irqdomain type %d\n", type);
		break;
	}

	return irq > 0 ? irq : -1;
}

static int mp_map_pin_to_irq(u32 gsi, int idx, int ioapic, int pin,
			     unsigned int flags)
{
	int irq;
	struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);
1036
	struct mp_pin_info *info = mp_pin_info(ioapic, pin);
1037

1038 1039
	if (!domain)
		return -1;
1040 1041 1042

	mutex_lock(&ioapic_mutex);

1043
	/*
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
	 * Don't use irqdomain to manage ISA IRQs because there may be
	 * multiple IOAPIC pins sharing the same ISA IRQ number and
	 * irqdomain only supports 1:1 mapping between IOAPIC pin and
	 * IRQ number. A typical IOAPIC has 24 pins, pin 0-15 are used
	 * for legacy IRQs and pin 16-23 are used for PCI IRQs (PIRQ A-H).
	 * When ACPI is disabled, only legacy IRQ numbers (IRQ0-15) are
	 * available, and some BIOSes may use MP Interrupt Source records
	 * to override IRQ numbers for PIRQs instead of reprogramming
	 * the interrupt routing logic. Thus there may be multiple pins
	 * sharing the same legacy IRQ number when ACPI is disabled.
1054
	 */
1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
	if (idx >= 0 && test_bit(mp_irqs[idx].srcbus, mp_bus_not_pci)) {
		irq = mp_irqs[idx].srcbusirq;
		if (flags & IOAPIC_MAP_ALLOC) {
			if (info->count == 0 &&
			    mp_irqdomain_map(domain, irq, pin) != 0)
				irq = -1;

			/* special handling for timer IRQ0 */
			if (irq == 0)
				info->count++;
		}
	} else {
		irq = irq_find_mapping(domain, pin);
		if (irq <= 0 && (flags & IOAPIC_MAP_ALLOC))
			irq = alloc_irq_from_domain(domain, gsi, pin);
1070 1071
	}

1072
	if (flags & IOAPIC_MAP_ALLOC) {
1073 1074 1075 1076 1077
		/* special handling for legacy IRQs */
		if (irq < nr_legacy_irqs() && info->count == 1 &&
		    mp_irqdomain_map(domain, irq, pin) != 0)
			irq = -1;

1078 1079 1080 1081 1082
		if (irq > 0)
			info->count++;
		else if (info->count == 0)
			info->set = 0;
	}
1083

1084 1085 1086
	mutex_unlock(&ioapic_mutex);

	return irq > 0 ? irq : -1;
1087 1088
}

1089
static int pin_2_irq(int idx, int ioapic, int pin, unsigned int flags)
L
Linus Torvalds 已提交
1090
{
1091
	u32 gsi = mp_pin_to_gsi(ioapic, pin);
L
Linus Torvalds 已提交
1092 1093 1094 1095

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1096
	if (mp_irqs[idx].dstirq != pin)
1097
		pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
L
Linus Torvalds 已提交
1098

1099
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1100 1101 1102 1103 1104 1105 1106 1107 1108
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
1109
				int irq = pirq_entries[pin-16];
L
Linus Torvalds 已提交
1110 1111 1112
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
1113
				return irq;
L
Linus Torvalds 已提交
1114 1115 1116
			}
		}
	}
1117 1118
#endif

1119 1120
	return  mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags);
}
1121

1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
int mp_map_gsi_to_irq(u32 gsi, unsigned int flags)
{
	int ioapic, pin, idx;

	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
		return -1;

	pin = mp_find_ioapic_pin(ioapic, gsi);
	idx = find_irq_entry(ioapic, pin, mp_INT);
	if ((flags & IOAPIC_MAP_CHECK) && idx < 0)
		return -1;

	return mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags);
L
Linus Torvalds 已提交
1136 1137
}

1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
void mp_unmap_irq(int irq)
{
	struct irq_data *data = irq_get_irq_data(irq);
	struct mp_pin_info *info;
	int ioapic, pin;

	if (!data || !data->domain)
		return;

	ioapic = (int)(long)data->domain->host_data;
	pin = (int)data->hwirq;
	info = mp_pin_info(ioapic, pin);

	mutex_lock(&ioapic_mutex);
	if (--info->count == 0) {
		info->set = 0;
		if (irq < nr_legacy_irqs() &&
		    ioapics[ioapic].irqdomain_cfg.type == IOAPIC_DOMAIN_LEGACY)
			mp_irqdomain_unmap(data->domain, irq);
		else
			irq_dispose_mapping(irq);
	}
	mutex_unlock(&ioapic_mutex);
}

1163 1164 1165 1166 1167
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1168
				struct io_apic_irq_attr *irq_attr)
1169
{
1170
	int irq, i, best_ioapic = -1, best_idx = -1;
1171 1172 1173 1174 1175 1176 1177 1178 1179

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
1180

1181 1182
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;
1183 1184 1185 1186 1187
		int ioapic_idx, found = 0;

		if (bus != lbus || mp_irqs[i].irqtype != mp_INT ||
		    slot != ((mp_irqs[i].srcbusirq >> 2) & 0x1f))
			continue;
1188

1189
		for_each_ioapic(ioapic_idx)
1190
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1191 1192
			    mp_irqs[i].dstapic == MP_APIC_ALL) {
				found = 1;
1193 1194
				break;
			}
1195 1196 1197 1198
		if (!found)
			continue;

		/* Skip ISA IRQs */
1199 1200
		irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq, 0);
		if (irq > 0 && !IO_APIC_IRQ(irq))
1201 1202 1203
			continue;

		if (pin == (mp_irqs[i].srcbusirq & 3)) {
1204 1205 1206
			best_idx = i;
			best_ioapic = ioapic_idx;
			goto out;
1207
		}
1208

1209 1210 1211 1212
		/*
		 * Use the first all-but-pin matching entry as a
		 * best-guess fuzzy result for broken mptables.
		 */
1213 1214 1215
		if (best_idx < 0) {
			best_idx = i;
			best_ioapic = ioapic_idx;
1216 1217
		}
	}
1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229
	if (best_idx < 0)
		return -1;

out:
	irq = pin_2_irq(best_idx, best_ioapic, mp_irqs[best_idx].dstirq,
			IOAPIC_MAP_ALLOC);
	if (irq > 0)
		set_io_apic_irq_attr(irq_attr, best_ioapic,
				     mp_irqs[best_idx].dstirq,
				     irq_trigger(best_idx),
				     irq_polarity(best_idx));
	return irq;
1230 1231 1232
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1233 1234 1235 1236 1237
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1238
	raw_spin_lock(&vector_lock);
1239
}
L
Linus Torvalds 已提交
1240

1241
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1242
{
1243
	raw_spin_unlock(&vector_lock);
1244
}
L
Linus Torvalds 已提交
1245

1246 1247
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1248
{
1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1260
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1261
	static int current_offset = VECTOR_OFFSET_START % 16;
1262 1263
	int cpu, err;
	cpumask_var_t tmp_mask;
1264

1265
	if (cfg->move_in_progress)
1266
		return -EBUSY;
1267

1268 1269
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1270

1271
	/* Only try and allocate irqs on cpus that are present */
1272
	err = -ENOSPC;
1273 1274 1275
	cpumask_clear(cfg->old_domain);
	cpu = cpumask_first_and(mask, cpu_online_mask);
	while (cpu < nr_cpu_ids) {
1276
		int new_cpu, vector, offset;
1277

1278
		apic->vector_allocation_domain(cpu, tmp_mask, mask);
1279

1280
		if (cpumask_subset(tmp_mask, cfg->domain)) {
1281 1282 1283 1284 1285 1286 1287 1288 1289
			err = 0;
			if (cpumask_equal(tmp_mask, cfg->domain))
				break;
			/*
			 * New cpumask using the vector is a proper subset of
			 * the current in use mask. So cleanup the vector
			 * allocation for the members that are not used anymore.
			 */
			cpumask_andnot(cfg->old_domain, cfg->domain, tmp_mask);
1290 1291
			cfg->move_in_progress =
			   cpumask_intersects(cfg->old_domain, cpu_online_mask);
1292 1293
			cpumask_and(cfg->domain, cfg->domain, tmp_mask);
			break;
1294
		}
1295

1296 1297
		vector = current_vector;
		offset = current_offset;
1298
next:
1299
		vector += 16;
1300
		if (vector >= first_system_vector) {
1301
			offset = (offset + 1) % 16;
1302
			vector = FIRST_EXTERNAL_VECTOR + offset;
1303
		}
1304 1305

		if (unlikely(current_vector == vector)) {
1306 1307 1308
			cpumask_or(cfg->old_domain, cfg->old_domain, tmp_mask);
			cpumask_andnot(tmp_mask, mask, cfg->old_domain);
			cpu = cpumask_first_and(tmp_mask, cpu_online_mask);
1309
			continue;
1310
		}
1311 1312

		if (test_bit(vector, used_vectors))
1313
			goto next;
1314

1315 1316
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask) {
			if (per_cpu(vector_irq, new_cpu)[vector] > VECTOR_UNDEFINED)
1317
				goto next;
1318
		}
1319 1320 1321
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
1322
		if (cfg->vector) {
1323
			cpumask_copy(cfg->old_domain, cfg->domain);
1324 1325
			cfg->move_in_progress =
			   cpumask_intersects(cfg->old_domain, cpu_online_mask);
1326
		}
1327
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1328 1329
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1330 1331 1332
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1333
	}
1334 1335
	free_cpumask_var(tmp_mask);
	return err;
1336 1337
}

1338
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1339 1340
{
	int err;
1341 1342
	unsigned long flags;

1343
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1344
	err = __assign_irq_vector(irq, cfg, mask);
1345
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1346 1347 1348
	return err;
}

Y
Yinghai Lu 已提交
1349
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1350 1351 1352 1353 1354 1355
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1356
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1357
		per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
1358 1359

	cfg->vector = 0;
1360
	cpumask_clear(cfg->domain);
1361 1362 1363

	if (likely(!cfg->move_in_progress))
		return;
1364
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1365
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
1366 1367
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
1368
			per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
1369 1370 1371 1372
			break;
		}
	}
	cfg->move_in_progress = 0;
1373 1374 1375 1376 1377 1378 1379 1380
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;

1381 1382 1383 1384 1385
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1386
	raw_spin_lock(&vector_lock);
1387
	/* Mark the inuse vectors */
T
Thomas Gleixner 已提交
1388
	for_each_active_irq(irq) {
1389
		cfg = irq_cfg(irq);
T
Thomas Gleixner 已提交
1390 1391
		if (!cfg)
			continue;
1392

1393
		if (!cpumask_test_cpu(cpu, cfg->domain))
1394 1395 1396 1397 1398 1399 1400
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
1401
		if (irq <= VECTOR_UNDEFINED)
1402 1403 1404
			continue;

		cfg = irq_cfg(irq);
1405
		if (!cpumask_test_cpu(cpu, cfg->domain))
1406
			per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
1407
	}
1408
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1409
}
1410

1411
static struct irq_chip ioapic_chip;
L
Linus Torvalds 已提交
1412

1413
#ifdef CONFIG_X86_32
1414 1415
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1416
	int apic, idx, pin;
1417

1418 1419
	for_each_ioapic_pin(apic, pin) {
		idx = find_irq_entry(apic, pin, mp_INT);
1420
		if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin, 0)))
1421
			return irq_trigger(idx);
T
Thomas Gleixner 已提交
1422 1423
	}
	/*
1424 1425
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1426
	return 0;
1427
}
1428 1429 1430
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1431
	return 1;
1432 1433
}
#endif
1434

1435 1436
static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
				 unsigned long trigger)
L
Linus Torvalds 已提交
1437
{
1438 1439 1440
	struct irq_chip *chip = &ioapic_chip;
	irq_flow_handler_t hdl;
	bool fasteoi;
Y
Yinghai Lu 已提交
1441

1442
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1443
	    trigger == IOAPIC_LEVEL) {
1444
		irq_set_status_flags(irq, IRQ_LEVEL);
1445 1446
		fasteoi = true;
	} else {
1447
		irq_clear_status_flags(irq, IRQ_LEVEL);
1448 1449
		fasteoi = false;
	}
1450

1451
	if (setup_remapped_irq(irq, cfg, chip))
1452
		fasteoi = trigger != 0;
1453

1454 1455 1456
	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	irq_set_chip_and_handler_name(irq, chip, hdl,
				      fasteoi ? "fasteoi" : "edge");
L
Linus Torvalds 已提交
1457 1458
}

1459 1460 1461
int native_setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
			      unsigned int destination, int vector,
			      struct io_apic_irq_attr *attr)
1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
{
	memset(entry, 0, sizeof(*entry));

	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode     = apic->irq_dest_mode;
	entry->dest	     = destination;
	entry->vector	     = vector;
	entry->mask	     = 0;			/* enable IRQ */
	entry->trigger	     = attr->trigger;
	entry->polarity	     = attr->polarity;

	/*
	 * Mask level triggered irqs.
1475 1476
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
1477
	if (attr->trigger)
1478
		entry->mask = 1;
1479

1480 1481 1482
	return 0;
}

1483 1484
static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
				struct io_apic_irq_attr *attr)
1485
{
L
Linus Torvalds 已提交
1486
	struct IO_APIC_route_entry entry;
1487
	unsigned int dest;
1488 1489 1490

	if (!IO_APIC_IRQ(irq))
		return;
1491

1492
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1493 1494
		return;

1495 1496 1497 1498 1499 1500 1501 1502
	if (apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus(),
					 &dest)) {
		pr_warn("Failed to obtain apicid for ioapic %d, pin %d\n",
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
		__clear_irq_vector(irq, cfg);

		return;
	}
1503 1504 1505

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1506
		    "IRQ %d Mode:%i Active:%i Dest:%d)\n",
1507 1508
		    attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
		    cfg->vector, irq, attr->trigger, attr->polarity, dest);
1509

1510 1511
	if (x86_io_apic_ops.setup_entry(irq, &entry, dest, cfg->vector, attr)) {
		pr_warn("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
1512
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
Y
Yinghai Lu 已提交
1513
		__clear_irq_vector(irq, cfg);
1514

1515 1516 1517
		return;
	}

1518
	ioapic_register_intr(irq, cfg, attr->trigger);
1519
	if (irq < nr_legacy_irqs())
1520
		legacy_pic->mask(irq);
1521

1522
	ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
1523 1524
}

1525 1526
static void __init setup_IO_APIC_irqs(void)
{
1527 1528
	unsigned int ioapic, pin;
	int idx;
1529 1530 1531

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1532 1533 1534 1535 1536 1537 1538 1539 1540 1541
	for_each_ioapic_pin(ioapic, pin) {
		idx = find_irq_entry(ioapic, pin, mp_INT);
		if (idx < 0)
			apic_printk(APIC_VERBOSE,
				    KERN_DEBUG " apic %d pin %d not connected\n",
				    mpc_ioapic_id(ioapic), pin);
		else
			pin_2_irq(idx, ioapic, pin,
				  ioapic ? 0 : IOAPIC_MAP_ALLOC);
	}
1542 1543
}

L
Linus Torvalds 已提交
1544
/*
1545
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1546
 */
1547
static void __init setup_timer_IRQ0_pin(unsigned int ioapic_idx,
1548
					unsigned int pin, int vector)
L
Linus Torvalds 已提交
1549 1550
{
	struct IO_APIC_route_entry entry;
1551
	unsigned int dest;
L
Linus Torvalds 已提交
1552

1553
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1554 1555 1556 1557 1558

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1559 1560
	if (unlikely(apic->cpu_mask_to_apicid_and(apic->target_cpus(),
						  apic->target_cpus(), &dest)))
1561 1562
		dest = BAD_APICID;

1563
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1564
	entry.mask = 0;			/* don't mask IRQ for edge */
1565
	entry.dest = dest;
1566
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1567 1568 1569 1570 1571 1572
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1573
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1574
	 */
1575 1576
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
L
Linus Torvalds 已提交
1577 1578 1579 1580

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
1581
	ioapic_write_entry(ioapic_idx, pin, entry);
L
Linus Torvalds 已提交
1582 1583
}

1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
void native_io_apic_print_entries(unsigned int apic, unsigned int nr_entries)
{
	int i;

	pr_debug(" NR Dst Mask Trig IRR Pol Stat Dmod Deli Vect:\n");

	for (i = 0; i <= nr_entries; i++) {
		struct IO_APIC_route_entry entry;

		entry = ioapic_read_entry(apic, i);

		pr_debug(" %02x %02X  ", i, entry.dest);
		pr_cont("%1d    %1d    %1d   %1d   %1d    "
			"%1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector);
	}
}

void intel_ir_io_apic_print_entries(unsigned int apic,
				    unsigned int nr_entries)
L
Linus Torvalds 已提交
1611
{
1612
	int i;
1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638

	pr_debug(" NR Indx Fmt Mask Trig IRR Pol Stat Indx2 Zero Vect:\n");

	for (i = 0; i <= nr_entries; i++) {
		struct IR_IO_APIC_route_entry *ir_entry;
		struct IO_APIC_route_entry entry;

		entry = ioapic_read_entry(apic, i);

		ir_entry = (struct IR_IO_APIC_route_entry *)&entry;

		pr_debug(" %02x %04X ", i, ir_entry->index);
		pr_cont("%1d   %1d    %1d    %1d   %1d   "
			"%1d    %1d     %X    %02X\n",
			ir_entry->format,
			ir_entry->mask,
			ir_entry->trigger,
			ir_entry->irr,
			ir_entry->polarity,
			ir_entry->delivery_status,
			ir_entry->index2,
			ir_entry->zero,
			ir_entry->vector);
	}
}

1639 1640 1641 1642 1643
void ioapic_zap_locks(void)
{
	raw_spin_lock_init(&ioapic_lock);
}

1644 1645
__apicdebuginit(void) print_IO_APIC(int ioapic_idx)
{
L
Linus Torvalds 已提交
1646 1647 1648 1649 1650 1651
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;

1652
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1653 1654
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	reg_01.raw = io_apic_read(ioapic_idx, 1);
L
Linus Torvalds 已提交
1655
	if (reg_01.bits.version >= 0x10)
1656
		reg_02.raw = io_apic_read(ioapic_idx, 2);
T
Thomas Gleixner 已提交
1657
	if (reg_01.bits.version >= 0x20)
1658
		reg_03.raw = io_apic_read(ioapic_idx, 3);
1659
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1660

1661
	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1662 1663 1664 1665 1666
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1667
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1668 1669
	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
		reg_01.bits.entries);
L
Linus Torvalds 已提交
1670 1671

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1672 1673
	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
		reg_01.bits.version);
L
Linus Torvalds 已提交
1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1698
	x86_io_apic_ops.print_entries(ioapic_idx, reg_01.bits.entries);
1699 1700 1701 1702
}

__apicdebuginit(void) print_IO_APICs(void)
{
1703
	int ioapic_idx;
1704 1705
	struct irq_cfg *cfg;
	unsigned int irq;
1706
	struct irq_chip *chip;
1707 1708

	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1709
	for_each_ioapic(ioapic_idx)
1710
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1711 1712
		       mpc_ioapic_id(ioapic_idx),
		       ioapics[ioapic_idx].nr_registers);
1713 1714 1715 1716 1717 1718 1719

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

1720
	for_each_ioapic(ioapic_idx)
1721
		print_IO_APIC(ioapic_idx);
1722

L
Linus Torvalds 已提交
1723
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1724
	for_each_active_irq(irq) {
1725 1726
		struct irq_pin_list *entry;

1727 1728 1729 1730
		chip = irq_get_chip(irq);
		if (chip != &ioapic_chip)
			continue;

1731
		cfg = irq_cfg(irq);
1732 1733
		if (!cfg)
			continue;
1734
		entry = cfg->irq_2_pin;
1735
		if (!entry)
L
Linus Torvalds 已提交
1736
			continue;
1737
		printk(KERN_DEBUG "IRQ%d ", irq);
1738
		for_each_irq_pin(entry, cfg->irq_2_pin)
1739 1740
			pr_cont("-> %d:%d", entry->apic, entry->pin);
		pr_cont("\n");
L
Linus Torvalds 已提交
1741 1742 1743 1744 1745
	}

	printk(KERN_INFO ".................................... done.\n");
}

1746
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1747
{
1748
	int i;
L
Linus Torvalds 已提交
1749

1750 1751 1752
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
1753
		pr_cont("%08x", apic_read(base + i*0x10));
1754

1755
	pr_cont("\n");
L
Linus Torvalds 已提交
1756 1757
}

1758
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1759
{
1760
	unsigned int i, v, ver, maxlvt;
1761
	u64 icr;
L
Linus Torvalds 已提交
1762

1763
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1764
		smp_processor_id(), hard_smp_processor_id());
1765
	v = apic_read(APIC_ID);
1766
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1767 1768 1769
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1770
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1771 1772 1773 1774

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1775
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1776 1777 1778 1779 1780
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1781 1782 1783 1784
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1785 1786 1787 1788 1789 1790 1791 1792 1793
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1794 1795
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1796 1797 1798 1799
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1800 1801 1802 1803
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1804
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1805
	printk(KERN_DEBUG "... APIC TMR field:\n");
1806
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1807
	printk(KERN_DEBUG "... APIC IRR field:\n");
1808
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1809

1810 1811
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1812
			apic_write(APIC_ESR, 0);
1813

L
Linus Torvalds 已提交
1814 1815 1816 1817
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1818
	icr = apic_icr_read();
1819 1820
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
1857
	pr_cont("\n");
L
Linus Torvalds 已提交
1858 1859
}

1860
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1861
{
1862 1863
	int cpu;

1864 1865 1866
	if (!maxcpu)
		return;

1867
	preempt_disable();
1868 1869 1870
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1871
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1872
	}
1873
	preempt_enable();
L
Linus Torvalds 已提交
1874 1875
}

1876
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1877 1878 1879 1880
{
	unsigned int v;
	unsigned long flags;

1881
	if (!nr_legacy_irqs())
L
Linus Torvalds 已提交
1882 1883 1884 1885
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1886
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1887 1888 1889 1890 1891 1892 1893

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1894 1895
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1896
	v = inb(0xa0) << 8 | inb(0x20);
1897 1898
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1899

1900
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1901 1902 1903 1904 1905 1906 1907

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1926
{
1927 1928 1929
	if (apic_verbosity == APIC_QUIET)
		return 0;

1930
	print_PIC();
1931 1932

	/* don't print out if apic is not there */
1933
	if (!cpu_has_apic && !apic_from_smp_config())
1934 1935
		return 0;

1936
	print_local_APICs(show_lapic);
1937
	print_IO_APICs();
1938 1939 1940 1941

	return 0;
}

1942
late_initcall(print_ICs);
1943

L
Linus Torvalds 已提交
1944

Y
Yinghai Lu 已提交
1945 1946 1947
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1948
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1949
{
1950
	int i8259_apic, i8259_pin;
1951
	int apic, pin;
1952

1953
	if (!nr_legacy_irqs())
1954 1955
		return;

1956
	for_each_ioapic_pin(apic, pin) {
1957
		/* See if any of the pins is in ExtINT mode */
1958
		struct IO_APIC_route_entry entry = ioapic_read_entry(apic, pin);
1959

1960 1961 1962 1963 1964 1965 1966
		/* If the interrupt line is enabled and in ExtInt mode
		 * I have found the pin where the i8259 is connected.
		 */
		if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
			ioapic_i8259.apic = apic;
			ioapic_i8259.pin  = pin;
			goto found_i8259;
1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1988 1989 1990 1991 1992 1993 1994 1995
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

1996
void native_disable_io_apic(void)
L
Linus Torvalds 已提交
1997
{
1998
	/*
1999
	 * If the i8259 is routed through an IOAPIC
2000
	 * Put that IOAPIC in virtual wire mode
2001
	 * so legacy interrupts can be delivered.
2002
	 */
2003
	if (ioapic_i8259.pin != -1) {
2004 2005 2006 2007 2008 2009 2010 2011 2012
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
2013
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
2014
		entry.vector          = 0;
2015
		entry.dest            = read_apic_id();
2016 2017 2018 2019

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
2020
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
2021
	}
2022

2023 2024 2025 2026 2027 2028 2029 2030 2031 2032
	if (cpu_has_apic || apic_from_smp_config())
		disconnect_bsp_APIC(ioapic_i8259.pin != -1);

}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
2033
	/*
2034
	 * Clear the IO-APIC before rebooting:
2035
	 */
2036 2037
	clear_IO_APIC();

2038
	if (!nr_legacy_irqs())
2039 2040 2041
		return;

	x86_io_apic_ops.disable();
L
Linus Torvalds 已提交
2042 2043
}

2044
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2045 2046 2047 2048 2049 2050
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
2051
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
2052 2053 2054
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
2055
	int ioapic_idx;
L
Linus Torvalds 已提交
2056 2057 2058 2059 2060 2061 2062 2063
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2064
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
2065 2066 2067 2068

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
2069
	for_each_ioapic(ioapic_idx) {
L
Linus Torvalds 已提交
2070
		/* Read the register 0 value */
2071
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2072
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2073
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2074

2075
		old_id = mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2076

2077
		if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2078
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
2079
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2080 2081
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
2082
			ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2083 2084 2085 2086 2087 2088 2089
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2090
		if (apic->check_apicid_used(&phys_id_present_map,
2091
					    mpc_ioapic_id(ioapic_idx))) {
L
Linus Torvalds 已提交
2092
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
2093
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2094 2095 2096 2097 2098 2099 2100 2101
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
2102
			ioapics[ioapic_idx].mp_config.apicid = i;
L
Linus Torvalds 已提交
2103 2104
		} else {
			physid_mask_t tmp;
2105
			apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
2106
						    &tmp);
L
Linus Torvalds 已提交
2107 2108
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
2109
					mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2110 2111 2112 2113 2114 2115 2116
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
2117
		if (old_id != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
2118
			for (i = 0; i < mp_irq_entries; i++)
2119 2120
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
2121
						= mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2122 2123

		/*
2124 2125
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
2126
		 */
2127
		if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
2128 2129
			continue;

L
Linus Torvalds 已提交
2130 2131
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
2132
			mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2133

2134
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
2135
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2136
		io_apic_write(ioapic_idx, 0, reg_00.raw);
2137
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2138 2139 2140 2141

		/*
		 * Sanity check
		 */
2142
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2143
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2144
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2145
		if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
2146
			pr_cont("could not set ID!\n");
L
Linus Torvalds 已提交
2147 2148 2149 2150
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
2166
#endif
L
Linus Torvalds 已提交
2167

2168
int no_timer_check __initdata;
2169 2170 2171 2172 2173 2174 2175 2176

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2177 2178 2179 2180 2181 2182 2183 2184
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2185
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2186 2187
{
	unsigned long t1 = jiffies;
2188
	unsigned long flags;
L
Linus Torvalds 已提交
2189

2190 2191 2192
	if (no_timer_check)
		return 1;

2193
	local_save_flags(flags);
L
Linus Torvalds 已提交
2194 2195 2196
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2197
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2198 2199 2200 2201 2202 2203 2204 2205

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2206 2207

	/* jiffies wrap? */
2208
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2235

2236
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2237
{
2238
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
2239 2240
	unsigned long flags;

2241
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2242
	if (irq < nr_legacy_irqs()) {
2243
		legacy_pic->mask(irq);
2244
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2245 2246
			was_pending = 1;
	}
2247
	__unmask_ioapic(data->chip_data);
2248
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2249 2250 2251 2252

	return was_pending;
}

2253
static int ioapic_retrigger_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2254
{
2255
	struct irq_cfg *cfg = data->chip_data;
2256
	unsigned long flags;
2257
	int cpu;
2258

2259
	raw_spin_lock_irqsave(&vector_lock, flags);
2260 2261
	cpu = cpumask_first_and(cfg->domain, cpu_online_mask);
	apic->send_IPI_mask(cpumask_of(cpu), cfg->vector);
2262
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2263 2264 2265

	return 1;
}
2266

2267 2268 2269 2270 2271 2272 2273 2274
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2275

2276
#ifdef CONFIG_SMP
2277
void send_cleanup_vector(struct irq_cfg *cfg)
2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2293
asmlinkage __visible void smp_irq_move_cleanup_interrupt(void)
2294 2295
{
	unsigned vector, me;
2296

2297 2298
	ack_APIC_irq();
	irq_enter();
2299
	exit_idle();
2300 2301 2302

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
2303
		int irq;
2304
		unsigned int irr;
2305 2306
		struct irq_desc *desc;
		struct irq_cfg *cfg;
T
Tejun Heo 已提交
2307
		irq = __this_cpu_read(vector_irq[vector]);
2308

2309
		if (irq <= VECTOR_UNDEFINED)
2310 2311
			continue;

2312 2313 2314 2315 2316
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2317 2318 2319
		if (!cfg)
			continue;

2320
		raw_spin_lock(&desc->lock);
2321

2322 2323 2324 2325 2326 2327 2328
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2329
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2330 2331
			goto unlock;

2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
2344
		__this_cpu_write(vector_irq[vector], VECTOR_UNDEFINED);
2345
unlock:
2346
		raw_spin_unlock(&desc->lock);
2347 2348 2349 2350 2351
	}

	irq_exit();
}

T
Thomas Gleixner 已提交
2352
static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
2353
{
2354
	unsigned me;
2355

2356
	if (likely(!cfg->move_in_progress))
2357 2358 2359
		return;

	me = smp_processor_id();
2360

2361
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2362
		send_cleanup_vector(cfg);
2363
}
2364

T
Thomas Gleixner 已提交
2365
static void irq_complete_move(struct irq_cfg *cfg)
2366
{
T
Thomas Gleixner 已提交
2367
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
2368 2369 2370 2371
}

void irq_force_complete_move(int irq)
{
2372
	struct irq_cfg *cfg = irq_cfg(irq);
2373

2374 2375 2376
	if (!cfg)
		return;

T
Thomas Gleixner 已提交
2377
	__irq_complete_move(cfg, cfg->vector);
2378
}
2379
#else
T
Thomas Gleixner 已提交
2380
static inline void irq_complete_move(struct irq_cfg *cfg) { }
2381
#endif
Y
Yinghai Lu 已提交
2382

2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
2394 2395

		io_apic_write(apic, 0x11 + pin*2, dest);
2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
 * Either sets data->affinity to a valid value, and returns
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
 * leaves data->affinity untouched.
 */
int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
			  unsigned int *dest_id)
{
	struct irq_cfg *cfg = data->chip_data;
	unsigned int irq = data->irq;
	int err;

	if (!config_enabled(CONFIG_SMP))
2416
		return -EPERM;
2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436

	if (!cpumask_intersects(mask, cpu_online_mask))
		return -EINVAL;

	err = assign_irq_vector(irq, cfg, mask);
	if (err)
		return err;

	err = apic->cpu_mask_to_apicid_and(mask, cfg->domain, dest_id);
	if (err) {
		if (assign_irq_vector(irq, cfg, data->affinity))
			pr_err("Failed to recover vector for irq %d\n", irq);
		return err;
	}

	cpumask_copy(data->affinity, mask);

	return 0;
}

2437 2438 2439 2440

int native_ioapic_set_affinity(struct irq_data *data,
			       const struct cpumask *mask,
			       bool force)
2441 2442 2443 2444 2445 2446
{
	unsigned int dest, irq = data->irq;
	unsigned long flags;
	int ret;

	if (!config_enabled(CONFIG_SMP))
2447
		return -EPERM;
2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (!ret) {
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, data->chip_data);
		ret = IRQ_SET_MASK_OK_NOCOPY;
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	return ret;
}

2461
static void ack_apic_edge(struct irq_data *data)
2462
{
2463
	irq_complete_move(data->chip_data);
2464
	irq_move_irq(data);
2465 2466 2467
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2468 2469
atomic_t irq_mis_count;

2470
#ifdef CONFIG_GENERIC_PENDING_IRQ
2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

2494 2495
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
2496
	/* If we are moving the irq we need to mask it */
2497
	if (unlikely(irqd_is_setaffinity_pending(data))) {
T
Thomas Gleixner 已提交
2498
		mask_ioapic(cfg);
2499
		return true;
2500
	}
2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547
	return false;
}

static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
	if (unlikely(masked)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
		if (!io_apic_level_ack_pending(cfg))
			irq_move_masked_irq(data);
		unmask_ioapic(cfg);
	}
}
#else
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
	return false;
}
static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
}
2548 2549
#endif

2550 2551 2552 2553 2554 2555 2556 2557 2558 2559
static void ack_apic_level(struct irq_data *data)
{
	struct irq_cfg *cfg = data->chip_data;
	int i, irq = data->irq;
	unsigned long v;
	bool masked;

	irq_complete_move(cfg);
	masked = ioapic_irqd_mask(data, cfg);

Y
Yinghai Lu 已提交
2560
	/*
2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2591
	 */
Y
Yinghai Lu 已提交
2592
	i = cfg->vector;
Y
Yinghai Lu 已提交
2593 2594
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2595 2596 2597 2598 2599 2600
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2601 2602 2603 2604 2605 2606 2607
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2608 2609 2610
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2611
		eoi_ioapic_irq(irq, cfg);
2612 2613
	}

2614
	ioapic_irqd_unmask(data, cfg, masked);
Y
Yinghai Lu 已提交
2615
}
2616

2617
static struct irq_chip ioapic_chip __read_mostly = {
2618 2619 2620 2621 2622 2623
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
	.irq_ack		= ack_apic_edge,
	.irq_eoi		= ack_apic_level,
2624
	.irq_set_affinity	= native_ioapic_set_affinity,
2625
	.irq_retrigger		= ioapic_retrigger_irq,
2626
	.flags			= IRQCHIP_SKIP_SET_WAKE,
L
Linus Torvalds 已提交
2627 2628 2629 2630
};

static inline void init_IO_APIC_traps(void)
{
2631
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
2632
	unsigned int irq;
L
Linus Torvalds 已提交
2633

T
Thomas Gleixner 已提交
2634
	for_each_active_irq(irq) {
2635
		cfg = irq_cfg(irq);
2636
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2637 2638 2639 2640 2641
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2642
			if (irq < nr_legacy_irqs())
2643
				legacy_pic->make_irq(irq);
2644
			else
L
Linus Torvalds 已提交
2645
				/* Strange. Oh, well.. */
2646
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
2647 2648 2649 2650
		}
	}
}

2651 2652 2653
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2654

2655
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2656 2657 2658 2659
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2660
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2661 2662
}

2663
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2664
{
2665
	unsigned long v;
L
Linus Torvalds 已提交
2666

2667
	v = apic_read(APIC_LVT0);
2668
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2669
}
L
Linus Torvalds 已提交
2670

2671
static void ack_lapic_irq(struct irq_data *data)
2672 2673 2674 2675
{
	ack_APIC_irq();
}

2676
static struct irq_chip lapic_chip __read_mostly = {
2677
	.name		= "local-APIC",
2678 2679 2680
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2681 2682
};

2683
static void lapic_register_intr(int irq)
2684
{
2685
	irq_clear_status_flags(irq, IRQ_LEVEL);
2686
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2687 2688 2689
				      "edge");
}

L
Linus Torvalds 已提交
2690 2691 2692 2693 2694 2695 2696
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2697
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2698
{
2699
	int apic, pin, i;
L
Linus Torvalds 已提交
2700 2701 2702
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2703
	pin  = find_isa_irq_pin(8, mp_INT);
2704 2705 2706 2707
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2708
	apic = find_isa_irq_apic(8, mp_INT);
2709 2710
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2711
		return;
2712
	}
L
Linus Torvalds 已提交
2713

2714
	entry0 = ioapic_read_entry(apic, pin);
2715
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2716 2717 2718 2719 2720

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2721
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2722 2723 2724 2725 2726
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2727
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2744
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2745

2746
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2747 2748
}

Y
Yinghai Lu 已提交
2749
static int disable_timer_pin_1 __initdata;
2750
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2751
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2752 2753 2754 2755
{
	disable_timer_pin_1 = 1;
	return 0;
}
2756
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2757

L
Linus Torvalds 已提交
2758 2759 2760 2761 2762
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2763 2764
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2765
 */
2766
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2767
{
2768
	struct irq_cfg *cfg = irq_cfg(0);
2769
	int node = cpu_to_node(0);
2770
	int apic1, pin1, apic2, pin2;
2771
	unsigned long flags;
2772
	int no_pin1 = 0;
2773 2774

	local_irq_save(flags);
2775

L
Linus Torvalds 已提交
2776 2777 2778
	/*
	 * get/set the timer IRQ vector:
	 */
2779
	legacy_pic->mask(0);
2780
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2781 2782

	/*
2783 2784 2785 2786 2787 2788 2789
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2790
	 */
2791
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2792
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2793

2794 2795 2796 2797
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2798

2799 2800
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2801
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2802

2803 2804 2805 2806 2807 2808 2809 2810
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2811
		panic_if_irq_remap("BIOS bug: timer not connected to IO-APIC");
2812 2813 2814 2815 2816 2817 2818 2819
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2820 2821 2822 2823
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2824
		if (no_pin1) {
2825
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2826
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2827
		} else {
2828
			/* for edge trigger, setup_ioapic_irq already
Y
Yinghai Lu 已提交
2829 2830 2831 2832 2833 2834 2835
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2836
				unmask_ioapic(cfg);
2837
		}
L
Linus Torvalds 已提交
2838
		if (timer_irq_works()) {
2839 2840
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2841
			goto out;
L
Linus Torvalds 已提交
2842
		}
2843
		panic_if_irq_remap("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2844
		local_irq_disable();
2845
		clear_IO_APIC_pin(apic1, pin1);
2846
		if (!no_pin1)
2847 2848
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2849

2850 2851 2852 2853
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2854 2855 2856
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2857
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2858
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2859
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2860
		if (timer_irq_works()) {
2861
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2862
			goto out;
L
Linus Torvalds 已提交
2863 2864 2865 2866
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2867
		local_irq_disable();
2868
		legacy_pic->mask(0);
2869
		clear_IO_APIC_pin(apic2, pin2);
2870
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2871 2872
	}

2873 2874
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2875

2876
	lapic_register_intr(0);
2877
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2878
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2879 2880

	if (timer_irq_works()) {
2881
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2882
		goto out;
L
Linus Torvalds 已提交
2883
	}
Y
Yinghai Lu 已提交
2884
	local_irq_disable();
2885
	legacy_pic->mask(0);
2886
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2887
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2888

2889 2890
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2891

2892 2893
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2894
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2895 2896 2897 2898

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2899
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2900
		goto out;
L
Linus Torvalds 已提交
2901
	}
Y
Yinghai Lu 已提交
2902
	local_irq_disable();
2903
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2904 2905 2906 2907
	if (x2apic_preenabled)
		apic_printk(APIC_QUIET, KERN_INFO
			    "Perhaps problem with the pre-enabled x2apic mode\n"
			    "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
L
Linus Torvalds 已提交
2908
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2909
		"report.  Then try booting with the 'noapic' option.\n");
2910 2911
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2912 2913 2914
}

/*
2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2930
 */
2931
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2932

2933 2934
static int mp_irqdomain_create(int ioapic)
{
2935
	size_t size;
2936 2937 2938 2939 2940
	int hwirqs = mp_ioapic_pin_count(ioapic);
	struct ioapic *ip = &ioapics[ioapic];
	struct ioapic_domain_cfg *cfg = &ip->irqdomain_cfg;
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);

2941 2942 2943 2944 2945
	size = sizeof(struct mp_pin_info) * mp_ioapic_pin_count(ioapic);
	ip->pin_info = kzalloc(size, GFP_KERNEL);
	if (!ip->pin_info)
		return -ENOMEM;

2946 2947 2948 2949 2950
	if (cfg->type == IOAPIC_DOMAIN_INVALID)
		return 0;

	ip->irqdomain = irq_domain_add_linear(cfg->dev, hwirqs, cfg->ops,
					      (void *)(long)ioapic);
2951 2952 2953
	if(!ip->irqdomain) {
		kfree(ip->pin_info);
		ip->pin_info = NULL;
2954
		return -ENOMEM;
2955
	}
2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967

	if (cfg->type == IOAPIC_DOMAIN_LEGACY ||
	    cfg->type == IOAPIC_DOMAIN_STRICT)
		ioapic_dynirq_base = max(ioapic_dynirq_base,
					 gsi_cfg->gsi_end + 1);

	if (gsi_cfg->gsi_base == 0)
		irq_set_default_host(ip->irqdomain);

	return 0;
}

L
Linus Torvalds 已提交
2968 2969
void __init setup_IO_APIC(void)
{
2970
	int ioapic;
2971 2972 2973 2974

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
2975
	io_apic_irqs = nr_legacy_irqs() ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
2976

2977
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
2978 2979 2980
	for_each_ioapic(ioapic)
		BUG_ON(mp_irqdomain_create(ioapic));

T
Thomas Gleixner 已提交
2981
	/*
2982 2983
         * Set up IO-APIC IRQ routing.
         */
2984 2985
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
2986 2987 2988
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2989
	if (nr_legacy_irqs())
2990
		check_timer();
2991 2992

	ioapic_initialized = 1;
L
Linus Torvalds 已提交
2993 2994 2995
}

/*
L
Lucas De Marchi 已提交
2996
 *      Called after all the initialization is done. If we didn't find any
2997
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
2998
 */
2999

L
Linus Torvalds 已提交
3000 3001
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
3002 3003 3004
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3005 3006 3007 3008
}

late_initcall(io_apic_bug_finalize);

3009
static void resume_ioapic_id(int ioapic_idx)
L
Linus Torvalds 已提交
3010 3011 3012
{
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
3013

3014
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3015 3016 3017 3018
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
		io_apic_write(ioapic_idx, 0, reg_00.raw);
L
Linus Torvalds 已提交
3019
	}
3020
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3021
}
L
Linus Torvalds 已提交
3022

3023 3024
static void ioapic_resume(void)
{
3025
	int ioapic_idx;
3026

3027
	for_each_ioapic_reverse(ioapic_idx)
3028
		resume_ioapic_id(ioapic_idx);
3029 3030

	restore_ioapic_entries();
L
Linus Torvalds 已提交
3031 3032
}

3033
static struct syscore_ops ioapic_syscore_ops = {
3034
	.suspend = save_ioapic_entries,
L
Linus Torvalds 已提交
3035 3036 3037
	.resume = ioapic_resume,
};

3038
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
3039
{
3040 3041
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
3042 3043 3044
	return 0;
}

3045
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
3046

3047
/*
3048
 * Dynamic irq allocate and deallocation. Should be replaced by irq domains!
3049
 */
3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072
int arch_setup_hwirq(unsigned int irq, int node)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	int ret;

	cfg = alloc_irq_cfg(irq, node);
	if (!cfg)
		return -ENOMEM;

	raw_spin_lock_irqsave(&vector_lock, flags);
	ret = __assign_irq_vector(irq, cfg, apic->target_cpus());
	raw_spin_unlock_irqrestore(&vector_lock, flags);

	if (!ret)
		irq_set_chip_data(irq, cfg);
	else
		free_irq_cfg(irq, cfg);
	return ret;
}

void arch_teardown_hwirq(unsigned int irq)
{
3073
	struct irq_cfg *cfg = irq_cfg(irq);
3074 3075 3076 3077 3078 3079 3080 3081 3082
	unsigned long flags;

	free_remapped_irq(irq);
	raw_spin_lock_irqsave(&vector_lock, flags);
	__clear_irq_vector(irq, cfg);
	raw_spin_unlock_irqrestore(&vector_lock, flags);
	free_irq_cfg(irq, cfg);
}

3083
/*
S
Simon Arlott 已提交
3084
 * MSI message composition
3085
 */
3086 3087 3088
void native_compose_msi_msg(struct pci_dev *pdev,
			    unsigned int irq, unsigned int dest,
			    struct msi_msg *msg, u8 hpet_id)
3089
{
3090
	struct irq_cfg *cfg = irq_cfg(irq);
3091

3092
	msg->address_hi = MSI_ADDR_BASE_HI;
3093

3094
	if (x2apic_enabled())
3095
		msg->address_hi |= MSI_ADDR_EXT_DEST_ID(dest);
3096

3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113
	msg->address_lo =
		MSI_ADDR_BASE_LO |
		((apic->irq_dest_mode == 0) ?
			MSI_ADDR_DEST_MODE_PHYSICAL:
			MSI_ADDR_DEST_MODE_LOGICAL) |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			MSI_ADDR_REDIRECTION_CPU:
			MSI_ADDR_REDIRECTION_LOWPRI) |
		MSI_ADDR_DEST_ID(dest);

	msg->data =
		MSI_DATA_TRIGGER_EDGE |
		MSI_DATA_LEVEL_ASSERT |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			MSI_DATA_DELIVERY_FIXED:
			MSI_DATA_DELIVERY_LOWPRI) |
		MSI_DATA_VECTOR(cfg->vector);
3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137
}

#ifdef CONFIG_PCI_MSI
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
{
	struct irq_cfg *cfg;
	int err;
	unsigned dest;

	if (disable_apic)
		return -ENXIO;

	cfg = irq_cfg(irq);
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
	if (err)
		return err;

	err = apic->cpu_mask_to_apicid_and(cfg->domain,
					   apic->target_cpus(), &dest);
	if (err)
		return err;

	x86_msi.compose_msi_msg(pdev, irq, dest, msg, hpet_id);
3138

3139
	return 0;
3140 3141
}

3142 3143
static int
msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3144
{
3145
	struct irq_cfg *cfg = data->chip_data;
3146 3147
	struct msi_msg msg;
	unsigned int dest;
3148
	int ret;
3149

3150 3151 3152
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3153

3154
	__get_cached_msi_msg(data->msi_desc, &msg);
3155 3156

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3157
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3158 3159 3160
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3161
	__pci_write_msi_msg(data->msi_desc, &msg);
3162

3163
	return IRQ_SET_MASK_OK_NOCOPY;
3164 3165
}

3166 3167 3168 3169 3170
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
3171 3172 3173 3174 3175 3176
	.name			= "PCI-MSI",
	.irq_unmask		= unmask_msi_irq,
	.irq_mask		= mask_msi_irq,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= msi_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3177
	.flags			= IRQCHIP_SKIP_SET_WAKE,
3178 3179
};

3180 3181
int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc,
		  unsigned int irq_base, unsigned int irq_offset)
3182
{
3183
	struct irq_chip *chip = &msi_chip;
3184
	struct msi_msg msg;
3185
	unsigned int irq = irq_base + irq_offset;
3186
	int ret;
3187

3188
	ret = msi_compose_msg(dev, irq, &msg, -1);
3189 3190 3191
	if (ret < 0)
		return ret;

3192 3193 3194 3195 3196 3197 3198
	irq_set_msi_desc_off(irq_base, irq_offset, msidesc);

	/*
	 * MSI-X message is written per-IRQ, the offset is always 0.
	 * MSI message denotes a contiguous group of IRQs, written for 0th IRQ.
	 */
	if (!irq_offset)
3199
		pci_write_msi_msg(irq, &msg);
3200

3201
	setup_remapped_irq(irq, irq_cfg(irq), chip);
3202 3203

	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3204

Y
Yinghai Lu 已提交
3205 3206
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3207 3208 3209
	return 0;
}

3210
int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3211
{
3212
	struct msi_desc *msidesc;
3213
	unsigned int irq;
3214 3215 3216 3217 3218
	int node, ret;

	/* Multiple MSI vectors only supported with interrupt remapping */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;
3219

3220
	node = dev_to_node(&dev->dev);
3221

3222
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3223 3224
		irq = irq_alloc_hwirq(node);
		if (!irq)
3225
			return -ENOSPC;
3226

3227
		ret = setup_msi_irq(dev, msidesc, irq, 0);
3228 3229 3230 3231 3232
		if (ret < 0) {
			irq_free_hwirq(irq);
			return ret;
		}

3233 3234
	}
	return 0;
3235 3236
}

S
Stefano Stabellini 已提交
3237
void native_teardown_msi_irq(unsigned int irq)
3238
{
3239
	irq_free_hwirq(irq);
3240 3241
}

3242
#ifdef CONFIG_DMAR_TABLE
3243 3244 3245
static int
dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		      bool force)
3246
{
3247 3248
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3249
	struct msi_msg msg;
3250
	int ret;
3251

3252 3253 3254
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3255 3256 3257 3258 3259 3260 3261

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3262
	msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
3263 3264

	dmar_msi_write(irq, &msg);
3265

3266
	return IRQ_SET_MASK_OK_NOCOPY;
3267
}
Y
Yinghai Lu 已提交
3268

3269
static struct irq_chip dmar_msi_type = {
3270 3271 3272 3273 3274 3275
	.name			= "DMAR_MSI",
	.irq_unmask		= dmar_msi_unmask,
	.irq_mask		= dmar_msi_mask,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= dmar_msi_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3276
	.flags			= IRQCHIP_SKIP_SET_WAKE,
3277 3278 3279 3280 3281 3282
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3283

3284
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3285 3286 3287
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
3288 3289
	irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
				      "edge");
3290 3291 3292 3293
	return 0;
}
#endif

3294 3295
#ifdef CONFIG_HPET_TIMER

3296 3297
static int hpet_msi_set_affinity(struct irq_data *data,
				 const struct cpumask *mask, bool force)
3298
{
3299
	struct irq_cfg *cfg = data->chip_data;
3300 3301
	struct msi_msg msg;
	unsigned int dest;
3302
	int ret;
3303

3304 3305 3306
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3307

3308
	hpet_msi_read(data->handler_data, &msg);
3309 3310 3311 3312 3313 3314

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3315
	hpet_msi_write(data->handler_data, &msg);
3316

3317
	return IRQ_SET_MASK_OK_NOCOPY;
3318
}
Y
Yinghai Lu 已提交
3319

3320
static struct irq_chip hpet_msi_type = {
3321
	.name = "HPET_MSI",
3322 3323
	.irq_unmask = hpet_msi_unmask,
	.irq_mask = hpet_msi_mask,
3324
	.irq_ack = ack_apic_edge,
3325
	.irq_set_affinity = hpet_msi_set_affinity,
3326
	.irq_retrigger = ioapic_retrigger_irq,
3327
	.flags = IRQCHIP_SKIP_SET_WAKE,
3328 3329
};

3330
int default_setup_hpet_msi(unsigned int irq, unsigned int id)
3331
{
3332
	struct irq_chip *chip = &hpet_msi_type;
3333
	struct msi_msg msg;
3334
	int ret;
3335

3336
	ret = msi_compose_msg(NULL, irq, &msg, id);
3337 3338 3339
	if (ret < 0)
		return ret;

3340
	hpet_msi_write(irq_get_handler_data(irq), &msg);
3341
	irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3342
	setup_remapped_irq(irq, irq_cfg(irq), chip);
Y
Yinghai Lu 已提交
3343

3344
	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3345 3346 3347 3348
	return 0;
}
#endif

3349
#endif /* CONFIG_PCI_MSI */
3350 3351 3352 3353 3354
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

3355
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3356
{
3357 3358
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3359

3360
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3361
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3362

3363
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3364
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3365

3366
	write_ht_irq_msg(irq, &msg);
3367 3368
}

3369 3370
static int
ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3371
{
3372
	struct irq_cfg *cfg = data->chip_data;
3373
	unsigned int dest;
3374
	int ret;
3375

3376 3377 3378
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3379

3380
	target_ht_irq(data->irq, dest, cfg->vector);
3381
	return IRQ_SET_MASK_OK_NOCOPY;
3382
}
Y
Yinghai Lu 已提交
3383

3384
static struct irq_chip ht_irq_chip = {
3385 3386 3387 3388 3389 3390
	.name			= "PCI-HT",
	.irq_mask		= mask_ht_irq,
	.irq_unmask		= unmask_ht_irq,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= ht_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3391
	.flags			= IRQCHIP_SKIP_SET_WAKE,
3392 3393 3394 3395
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3396
	struct irq_cfg *cfg;
3397 3398
	struct ht_irq_msg msg;
	unsigned dest;
3399
	int err;
3400

J
Jan Beulich 已提交
3401 3402 3403
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3404
	cfg = irq_cfg(irq);
3405
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3406 3407
	if (err)
		return err;
3408

3409 3410 3411 3412
	err = apic->cpu_mask_to_apicid_and(cfg->domain,
					   apic->target_cpus(), &dest);
	if (err)
		return err;
3413

3414
	msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3415

3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427
	msg.address_lo =
		HT_IRQ_LOW_BASE |
		HT_IRQ_LOW_DEST_ID(dest) |
		HT_IRQ_LOW_VECTOR(cfg->vector) |
		((apic->irq_dest_mode == 0) ?
			HT_IRQ_LOW_DM_PHYSICAL :
			HT_IRQ_LOW_DM_LOGICAL) |
		HT_IRQ_LOW_RQEOI_EDGE |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			HT_IRQ_LOW_MT_FIXED :
			HT_IRQ_LOW_MT_ARBITRATED) |
		HT_IRQ_LOW_IRQ_MASKED;
3428

3429
	write_ht_irq_msg(irq, &msg);
3430

3431 3432
	irq_set_chip_and_handler_name(irq, &ht_irq_chip,
				      handle_edge_irq, "edge");
3433

3434
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
Y
Yinghai Lu 已提交
3435

3436
	return 0;
3437 3438 3439
}
#endif /* CONFIG_HT_IRQ */

3440
static int
3441 3442 3443 3444 3445 3446 3447 3448 3449
io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
{
	struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
	int ret;

	if (!cfg)
		return -EINVAL;
	ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
	if (!ret)
3450
		setup_ioapic_irq(irq, cfg, attr);
3451 3452 3453
	return ret;
}

3454
static int __init io_apic_get_redir_entries(int ioapic)
3455 3456 3457 3458
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3459
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3460
	reg_01.raw = io_apic_read(ioapic, 1);
3461
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3462

3463 3464 3465 3466 3467
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3468 3469
}

3470 3471
unsigned int arch_dynirq_lower_bound(unsigned int from)
{
3472 3473 3474 3475 3476
	/*
	 * dmar_alloc_hwirq() may be called before setup_IO_APIC(), so use
	 * gsi_top if ioapic_dynirq_base hasn't been initialized yet.
	 */
	return ioapic_initialized ? ioapic_dynirq_base : gsi_top;
3477 3478
}

Y
Yinghai Lu 已提交
3479 3480 3481 3482
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3483 3484
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3485

3486
	nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
Y
Yinghai Lu 已提交
3487 3488 3489 3490
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
3491
	nr += gsi_top * 16;
Y
Yinghai Lu 已提交
3492 3493
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3494 3495
		nr_irqs = nr;

3496
	return 0;
Y
Yinghai Lu 已提交
3497 3498
}

3499
#ifdef CONFIG_X86_32
3500
static int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3501 3502 3503 3504 3505 3506 3507 3508
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3509 3510
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3511
	 * supports up to 16 on one shared APIC bus.
3512
	 *
L
Linus Torvalds 已提交
3513 3514 3515 3516 3517
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3518
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3519

3520
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3521
	reg_00.raw = io_apic_read(ioapic, 0);
3522
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3523 3524 3525 3526 3527 3528 3529 3530

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3531
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3532 3533
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3534
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3535 3536

		for (i = 0; i < get_physical_broadcast(); i++) {
3537
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3538 3539 3540 3541 3542 3543 3544 3545 3546 3547
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3548
	}
L
Linus Torvalds 已提交
3549

3550
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3551 3552 3553 3554 3555
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

3556
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3557 3558
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
3559
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3560 3561

		/* Sanity check */
3562
		if (reg_00.bits.ID != apic_id) {
3563 3564
			pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
			       ioapic);
3565 3566
			return -1;
		}
L
Linus Torvalds 已提交
3567 3568 3569 3570 3571 3572 3573
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589

static u8 __init io_apic_unique_id(u8 id)
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
}
#else
static u8 __init io_apic_unique_id(u8 id)
{
	int i;
	DECLARE_BITMAP(used, 256);

	bitmap_zero(used, 256);
3590
	for_each_ioapic(i)
3591
		__set_bit(mpc_ioapic_id(i), used);
3592 3593 3594 3595
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
}
3596
#endif
L
Linus Torvalds 已提交
3597

3598
static int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3599 3600 3601 3602
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3603
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3604
	reg_01.raw = io_apic_read(ioapic, 1);
3605
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3606 3607 3608 3609

	return reg_01.bits.version;
}

3610
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
3611
{
3612
	int ioapic, pin, idx;
3613 3614 3615 3616

	if (skip_ioapic_setup)
		return -1;

3617 3618
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
3619 3620
		return -1;

3621 3622 3623 3624 3625 3626
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
3627 3628
		return -1;

3629 3630
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
3631 3632 3633
	return 0;
}

3634 3635 3636
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3637
 * so mask in all cases should simply be apic->target_cpus()
3638 3639 3640 3641
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
3642
	int pin, ioapic, irq, irq_entry;
3643
	const struct cpumask *mask;
3644
	struct irq_data *idata;
3645 3646 3647 3648

	if (skip_ioapic_setup == 1)
		return;

3649
	for_each_ioapic_pin(ioapic, pin) {
3650 3651 3652
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
3653

3654 3655
		irq = pin_2_irq(irq_entry, ioapic, pin, 0);
		if (irq < 0 || !mp_init_irq_at_boot(ioapic, irq))
E
Eric W. Biederman 已提交
3656 3657
			continue;

3658
		idata = irq_get_irq_data(irq);
3659

3660 3661 3662
		/*
		 * Honour affinities which have been set in early boot
		 */
3663 3664
		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
			mask = idata->affinity;
3665 3666
		else
			mask = apic->target_cpus();
3667

3668
		x86_io_apic_ops.set_affinity(idata, mask, false);
3669
	}
3670

3671 3672 3673
}
#endif

3674 3675 3676 3677
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

3678
static struct resource * __init ioapic_setup_resources(void)
3679 3680 3681 3682
{
	unsigned long n;
	struct resource *res;
	char *mem;
3683
	int i, num = 0;
3684

3685 3686 3687
	for_each_ioapic(i)
		num++;
	if (num == 0)
3688 3689 3690
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
3691
	n *= num;
3692 3693 3694 3695

	mem = alloc_bootmem(n);
	res = (void *)mem;

3696
	mem += sizeof(struct resource) * num;
3697

3698 3699 3700 3701
	num = 0;
	for_each_ioapic(i) {
		res[num].name = mem;
		res[num].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3702
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
3703
		mem += IOAPIC_RESOURCE_NAME_SIZE;
3704
		num++;
3705 3706 3707 3708 3709 3710 3711
	}

	ioapic_resources = res;

	return res;
}

3712
void __init native_io_apic_init_mappings(void)
3713 3714
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
3715
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
3716
	int i;
3717

3718 3719
	ioapic_res = ioapic_setup_resources();
	for_each_ioapic(i) {
3720
		if (smp_found_config) {
3721
			ioapic_phys = mpc_ioapic_addr(i);
3722
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3723 3724 3725 3726 3727 3728 3729 3730 3731
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
3732
#endif
3733
		} else {
3734
#ifdef CONFIG_X86_32
3735
fake_ioapic_page:
3736
#endif
3737
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
3738 3739 3740
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
3741 3742 3743
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
3744
		idx++;
3745

3746
		ioapic_res->start = ioapic_phys;
3747
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
3748
		ioapic_res++;
3749 3750 3751
	}
}

3752
void __init ioapic_insert_resources(void)
3753 3754 3755 3756 3757
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
3758
		if (nr_ioapics > 0)
3759 3760
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
3761
		return;
3762 3763
	}

3764
	for_each_ioapic(i) {
3765 3766 3767 3768
		insert_resource(&iomem_resource, r);
		r++;
	}
}
3769

3770
int mp_find_ioapic(u32 gsi)
3771
{
3772
	int i;
3773

3774 3775 3776
	if (nr_ioapics == 0)
		return -1;

3777
	/* Find the IOAPIC that manages this GSI. */
3778
	for_each_ioapic(i) {
3779
		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
3780
		if (gsi >= gsi_cfg->gsi_base && gsi <= gsi_cfg->gsi_end)
3781 3782
			return i;
	}
3783

3784 3785 3786 3787
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

3788
int mp_find_ioapic_pin(int ioapic, u32 gsi)
3789
{
3790 3791
	struct mp_ioapic_gsi *gsi_cfg;

3792
	if (WARN_ON(ioapic < 0))
3793
		return -1;
3794 3795 3796

	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
	if (WARN_ON(gsi > gsi_cfg->gsi_end))
3797 3798
		return -1;

3799
	return gsi - gsi_cfg->gsi_base;
3800 3801
}

3802
static __init int bad_ioapic(unsigned long address)
3803 3804
{
	if (nr_ioapics >= MAX_IO_APICS) {
3805 3806
		pr_warn("WARNING: Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
			MAX_IO_APICS, nr_ioapics);
3807 3808 3809
		return 1;
	}
	if (!address) {
3810
		pr_warn("WARNING: Bogus (zero) I/O APIC address found in table, skipping!\n");
3811 3812
		return 1;
	}
3813 3814 3815
	return 0;
}

3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834
static __init int bad_ioapic_register(int idx)
{
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;

	reg_00.raw = io_apic_read(idx, 0);
	reg_01.raw = io_apic_read(idx, 1);
	reg_02.raw = io_apic_read(idx, 2);

	if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
		pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
			mpc_ioapic_addr(idx));
		return 1;
	}

	return 0;
}

3835 3836
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base,
			       struct ioapic_domain_cfg *cfg)
3837 3838
{
	int idx = 0;
3839
	int entries;
3840
	struct mp_ioapic_gsi *gsi_cfg;
3841 3842 3843 3844 3845 3846

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

3847 3848 3849
	ioapics[idx].mp_config.type = MP_IOAPIC;
	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
	ioapics[idx].mp_config.apicaddr = address;
3850
	ioapics[idx].irqdomain = NULL;
3851
	ioapics[idx].irqdomain_cfg = *cfg;
3852 3853

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
3854 3855 3856 3857 3858 3859

	if (bad_ioapic_register(idx)) {
		clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
		return;
	}

3860 3861
	ioapics[idx].mp_config.apicid = io_apic_unique_id(id);
	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
3862 3863 3864 3865 3866

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
3867
	entries = io_apic_get_redir_entries(idx);
3868 3869 3870
	gsi_cfg = mp_ioapic_gsi_routing(idx);
	gsi_cfg->gsi_base = gsi_base;
	gsi_cfg->gsi_end = gsi_base + entries - 1;
3871 3872 3873 3874

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
S
Suresh Siddha 已提交
3875
	ioapics[idx].nr_registers = entries;
3876

3877 3878
	if (gsi_cfg->gsi_end >= gsi_top)
		gsi_top = gsi_cfg->gsi_end + 1;
3879

3880 3881 3882 3883
	pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
		idx, mpc_ioapic_id(idx),
		mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
		gsi_cfg->gsi_base, gsi_cfg->gsi_end);
3884 3885 3886

	nr_ioapics++;
}
3887

3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908
int mp_irqdomain_map(struct irq_domain *domain, unsigned int virq,
		     irq_hw_number_t hwirq)
{
	int ioapic = (int)(long)domain->host_data;
	struct mp_pin_info *info = mp_pin_info(ioapic, hwirq);
	struct io_apic_irq_attr attr;

	/* Get default attribute if not set by caller yet */
	if (!info->set) {
		u32 gsi = mp_pin_to_gsi(ioapic, hwirq);

		if (acpi_get_override_irq(gsi, &info->trigger,
					  &info->polarity) < 0) {
			/*
			 * PCI interrupts are always polarity one level
			 * triggered.
			 */
			info->trigger = 1;
			info->polarity = 1;
		}
		info->node = NUMA_NO_NODE;
3909 3910 3911 3912 3913 3914 3915 3916 3917

		/*
		 * setup_IO_APIC_irqs() programs all legacy IRQs with default
		 * trigger and polarity attributes. Don't set the flag for that
		 * case so the first legacy IRQ user could reprogram the pin
		 * with real trigger and polarity attributes.
		 */
		if (virq >= nr_legacy_irqs() || info->count)
			info->set = 1;
3918 3919 3920 3921 3922 3923 3924
	}
	set_io_apic_irq_attr(&attr, ioapic, hwirq, info->trigger,
			     info->polarity);

	return io_apic_setup_irq_pin(virq, info->node, &attr);
}

3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937
void mp_irqdomain_unmap(struct irq_domain *domain, unsigned int virq)
{
	struct irq_data *data = irq_get_irq_data(virq);
	struct irq_cfg *cfg = irq_cfg(virq);
	int ioapic = (int)(long)domain->host_data;
	int pin = (int)data->hwirq;

	ioapic_mask_entry(ioapic, pin);
	__remove_pin_from_irq(cfg, ioapic, pin);
	WARN_ON(cfg->irq_2_pin != NULL);
	arch_teardown_hwirq(virq);
}

3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966
int mp_set_gsi_attr(u32 gsi, int trigger, int polarity, int node)
{
	int ret = 0;
	int ioapic, pin;
	struct mp_pin_info *info;

	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
		return -ENODEV;

	pin = mp_find_ioapic_pin(ioapic, gsi);
	info = mp_pin_info(ioapic, pin);
	trigger = trigger ? 1 : 0;
	polarity = polarity ? 1 : 0;

	mutex_lock(&ioapic_mutex);
	if (!info->set) {
		info->trigger = trigger;
		info->polarity = polarity;
		info->node = node;
		info->set = 1;
	} else if (info->trigger != trigger || info->polarity != polarity) {
		ret = -EBUSY;
	}
	mutex_unlock(&ioapic_mutex);

	return ret;
}

3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978
bool mp_should_keep_irq(struct device *dev)
{
	if (dev->power.is_prepared)
		return true;
#ifdef	CONFIG_PM_RUNTIME
	if (dev->power.runtime_status == RPM_SUSPENDING)
		return true;
#endif

	return false;
}

3979 3980 3981
/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
3982
	struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
3983 3984 3985

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
3986 3987
	physid_set_mask_of_physid(boot_cpu_physical_apicid,
					 &phys_cpu_present_map);
3988 3989 3990
#endif
	setup_local_APIC();

3991
	io_apic_setup_irq_pin(0, 0, &attr);
3992 3993
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
3994
}