io_apic.c 97.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
33
#include <linux/syscore_ops.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39
#include <linux/slab.h>
40 41 42 43 44
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
45
#include <linux/hpet.h>
46

47
#include <asm/idle.h>
L
Linus Torvalds 已提交
48 49
#include <asm/io.h>
#include <asm/smp.h>
50
#include <asm/cpu.h>
L
Linus Torvalds 已提交
51
#include <asm/desc.h>
52 53 54
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
55
#include <asm/timer.h>
56
#include <asm/i8259.h>
57
#include <asm/msidef.h>
58
#include <asm/hypertransport.h>
59
#include <asm/setup.h>
60
#include <asm/intr_remapping.h>
61
#include <asm/irq_remapping.h>
62
#include <asm/hpet.h>
63
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
64

I
Ingo Molnar 已提交
65
#include <asm/apic.h>
L
Linus Torvalds 已提交
66

67
#define __apicdebuginit(type) static type __init
68

69 70
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
71

72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
static void		__init __ioapic_init_mappings(void);

static unsigned int	__io_apic_read  (unsigned int apic, unsigned int reg);
static void		__io_apic_write (unsigned int apic, unsigned int reg, unsigned int val);
static void		__io_apic_modify(unsigned int apic, unsigned int reg, unsigned int val);

static struct io_apic_ops io_apic_ops = {
	.init	= __ioapic_init_mappings,
	.read	= __io_apic_read,
	.write	= __io_apic_write,
	.modify = __io_apic_modify,
};

void __init set_io_apic_ops(const struct io_apic_ops *ops)
{
	io_apic_ops = *ops;
}

L
Linus Torvalds 已提交
90
/*
91 92
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
93 94 95
 */
int sis_apic_bug = -1;

96 97
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
Y
Yinghai Lu 已提交
98

S
Suresh Siddha 已提交
99 100 101 102 103
static struct ioapic {
	/*
	 * # of IRQ routing registers
	 */
	int nr_registers;
104 105 106 107
	/*
	 * Saved state during suspend/resume, or while enabling intr-remap.
	 */
	struct IO_APIC_route_entry *saved_registers;
108 109
	/* I/O APIC config */
	struct mpc_ioapic mp_config;
110 111
	/* IO APIC gsi routing info */
	struct mp_ioapic_gsi  gsi_config;
112
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
S
Suresh Siddha 已提交
113
} ioapics[MAX_IO_APICS];
L
Linus Torvalds 已提交
114

115
#define mpc_ioapic_ver(ioapic_idx)	ioapics[ioapic_idx].mp_config.apicver
116

117
int mpc_ioapic_id(int ioapic_idx)
118
{
119
	return ioapics[ioapic_idx].mp_config.apicid;
120 121
}

122
unsigned int mpc_ioapic_addr(int ioapic_idx)
123
{
124
	return ioapics[ioapic_idx].mp_config.apicaddr;
125 126
}

127
struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
128
{
129
	return &ioapics[ioapic_idx].gsi_config;
130
}
131

132
int nr_ioapics;
133

134 135
/* The one past the highest gsi number used */
u32 gsi_top;
136

137
/* MP IRQ source entries */
138
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
139 140 141 142

/* # of MP IRQ source entries */
int mp_irq_entries;

143 144 145
/* GSI interrupts */
static int nr_irqs_gsi = NR_IRQS_LEGACY;

146 147 148 149 150 151
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
152 153
int skip_ioapic_setup;

154 155 156 157
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
158 159 160 161 162 163 164 165
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

166
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
167 168
{
	/* disable IO-APIC */
169
	disable_ioapic_support();
Y
Yinghai Lu 已提交
170 171 172
	return 0;
}
early_param("noapic", parse_noapic);
173

174 175
static int io_apic_setup_irq_pin(unsigned int irq, int node,
				 struct io_apic_irq_attr *attr);
176

177 178 179 180 181 182 183 184 185 186 187
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
188
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
189 190 191
			return;
	}

192
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
193 194 195 196
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

197 198 199 200 201
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

T
Thomas Gleixner 已提交
202
static struct irq_pin_list *alloc_irq_pin_list(int node)
203
{
204
	return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
205 206
}

207

Y
Yinghai Lu 已提交
208
/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
209
static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
Y
Yinghai Lu 已提交
210

211
int __init arch_early_irq_init(void)
212
{
213
	struct irq_cfg *cfg;
214
	int count, node, i;
T
Thomas Gleixner 已提交
215

216
	if (!legacy_pic->nr_legacy_irqs)
217 218
		io_apic_irqs = ~0UL;

219
	for (i = 0; i < nr_ioapics; i++) {
220
		ioapics[i].saved_registers =
221
			kzalloc(sizeof(struct IO_APIC_route_entry) *
S
Suresh Siddha 已提交
222
				ioapics[i].nr_registers, GFP_KERNEL);
223
		if (!ioapics[i].saved_registers)
224 225 226
			pr_err("IOAPIC %d: suspend/resume impossible!\n", i);
	}

227 228
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
229
	node = cpu_to_node(0);
230

231 232 233
	/* Make sure the legacy interrupts are marked in the bitmap */
	irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);

234
	for (i = 0; i < count; i++) {
235
		irq_set_chip_data(i, &cfg[i]);
236 237
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
238 239 240 241
		/*
		 * For legacy IRQ's, start with assigning irq0 to irq15 to
		 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
		 */
242
		if (i < legacy_pic->nr_legacy_irqs) {
243 244 245
			cfg[i].vector = IRQ0_VECTOR + i;
			cpumask_set_cpu(0, cfg[i].domain);
		}
246
	}
247 248

	return 0;
249
}
250

251
static struct irq_cfg *irq_cfg(unsigned int irq)
252
{
253
	return irq_get_chip_data(irq);
254
}
T
Thomas Gleixner 已提交
255

256
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
257
{
258
	struct irq_cfg *cfg;
259

260
	cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
261 262
	if (!cfg)
		return NULL;
263
	if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
264
		goto out_cfg;
265
	if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
266
		goto out_domain;
267
	return cfg;
268 269 270 271 272
out_domain:
	free_cpumask_var(cfg->domain);
out_cfg:
	kfree(cfg);
	return NULL;
273 274
}

275
static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
276
{
277 278
	if (!cfg)
		return;
279
	irq_set_chip_data(at, NULL);
280 281 282 283 284 285 286 287 288 289 290 291 292
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
}

static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
{
	int res = irq_alloc_desc_at(at, node);
	struct irq_cfg *cfg;

	if (res < 0) {
		if (res != -EEXIST)
			return NULL;
293
		cfg = irq_get_chip_data(at);
294 295 296 297
		if (cfg)
			return cfg;
	}

298
	cfg = alloc_irq_cfg(at, node);
299
	if (cfg)
300
		irq_set_chip_data(at, cfg);
301 302 303 304 305 306 307 308 309 310 311 312
	else
		irq_free_desc(at);
	return cfg;
}

static int alloc_irq_from(unsigned int from, int node)
{
	return irq_alloc_desc_from(from, node);
}

static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
{
313
	free_irq_cfg(at, cfg);
314 315 316
	irq_free_desc(at);
}

317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	return io_apic_ops.read(apic, reg);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	io_apic_ops.write(apic, reg, value);
}

static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
	io_apic_ops.modify(apic, reg, value);
}


L
Linus Torvalds 已提交
333 334 335 336
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
337 338
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
339 340 341 342 343
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
344
		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
L
Linus Torvalds 已提交
345 346
}

347 348 349 350 351 352
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

353
static unsigned int __io_apic_read(unsigned int apic, unsigned int reg)
L
Linus Torvalds 已提交
354 355 356 357 358 359
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

360
static void __io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
361 362
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
363

L
Linus Torvalds 已提交
364 365 366 367 368 369 370 371 372 373
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
374
static void __io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
375
{
376
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
377 378 379

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
380 381 382
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
383
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
384 385 386 387
{
	struct irq_pin_list *entry;
	unsigned long flags;

388
	raw_spin_lock_irqsave(&ioapic_lock, flags);
389
	for_each_irq_pin(entry, cfg->irq_2_pin) {
390 391 392 393 394 395 396
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
397
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
398 399 400
			return true;
		}
	}
401
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
402 403 404 405

	return false;
}

406 407 408 409 410
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

411 412 413 414 415 416
static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;

	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
417

418 419 420
	return eu.entry;
}

421 422 423 424
static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
425

426
	raw_spin_lock_irqsave(&ioapic_lock, flags);
427
	eu.entry = __ioapic_read_entry(apic, pin);
428
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
429

430 431 432
	return eu.entry;
}

433 434 435 436 437 438
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
439
static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
440
{
441 442
	union entry_union eu = {{0, 0}};

443
	eu.entry = e;
444 445
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
446 447
}

448
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
449 450
{
	unsigned long flags;
451

452
	raw_spin_lock_irqsave(&ioapic_lock, flags);
453
	__ioapic_write_entry(apic, pin, e);
454
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
455 456 457 458 459 460 461 462 463 464 465 466
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

467
	raw_spin_lock_irqsave(&ioapic_lock, flags);
468 469
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
470
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
471 472
}

L
Linus Torvalds 已提交
473 474 475 476 477
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
478
static int __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
479
{
480
	struct irq_pin_list **last, *entry;
481

482 483 484
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
485
		if (entry->apic == apic && entry->pin == pin)
486
			return 0;
487
		last = &entry->next;
L
Linus Torvalds 已提交
488
	}
489

T
Thomas Gleixner 已提交
490
	entry = alloc_irq_pin_list(node);
491
	if (!entry) {
492 493 494
		printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
				node, apic, pin);
		return -ENOMEM;
495
	}
L
Linus Torvalds 已提交
496 497
	entry->apic = apic;
	entry->pin = pin;
498

499
	*last = entry;
500 501 502 503 504
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
T
Thomas Gleixner 已提交
505
	if (__add_pin_to_irq_node(cfg, node, apic, pin))
506
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
507 508 509 510 511
}

/*
 * Reroute an IRQ to a different pin.
 */
512
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
513 514
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
515
{
516
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
517

518
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
519 520 521
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
522
			/* every one is different, right? */
523
			return;
524
		}
L
Linus Torvalds 已提交
525
	}
526

527 528
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
529 530
}

531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

546 547 548
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
549 550
{
	struct irq_pin_list *entry;
551

552 553 554 555
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

556
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
557
{
558 559 560 561 562
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
563

564
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
565
	readl(&io_apic->data);
L
Linus Torvalds 已提交
566 567
}

T
Thomas Gleixner 已提交
568
static void mask_ioapic(struct irq_cfg *cfg)
569
{
T
Thomas Gleixner 已提交
570 571 572
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
573
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
574
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
575
}
L
Linus Torvalds 已提交
576

577
static void mask_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
578
{
579
	mask_ioapic(data->chip_data);
T
Thomas Gleixner 已提交
580
}
Y
Yinghai Lu 已提交
581

T
Thomas Gleixner 已提交
582 583 584
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
585 586
}

T
Thomas Gleixner 已提交
587
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
588 589 590
{
	unsigned long flags;

591
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
592
	__unmask_ioapic(cfg);
593
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
594 595
}

596
static void unmask_ioapic_irq(struct irq_data *data)
Y
Yinghai Lu 已提交
597
{
598
	unmask_ioapic(data->chip_data);
Y
Yinghai Lu 已提交
599 600
}

601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
 */
static void __eoi_ioapic_pin(int apic, int pin, int vector, struct irq_cfg *cfg)
{
	if (mpc_ioapic_ver(apic) >= 0x20) {
		/*
		 * Intr-remapping uses pin number as the virtual vector
		 * in the RTE. Actual vector is programmed in
		 * intr-remapping table entry. Hence for the io-apic
		 * EOI we use the pin number.
		 */
		if (cfg && irq_remapped(cfg))
			io_apic_eoi(apic, pin);
		else
			io_apic_eoi(apic, vector);
	} else {
		struct IO_APIC_route_entry entry, entry1;

		entry = entry1 = __ioapic_read_entry(apic, pin);

		/*
		 * Mask the entry and change the trigger mode to edge.
		 */
		entry1.mask = 1;
		entry1.trigger = IOAPIC_EDGE;

		__ioapic_write_entry(apic, pin, entry1);

		/*
		 * Restore the previous level triggered entry.
		 */
		__ioapic_write_entry(apic, pin, entry);
	}
}

static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__eoi_ioapic_pin(entry->apic, entry->pin, cfg->vector, cfg);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
661 662 663
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
664

L
Linus Torvalds 已提交
665
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
666
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
667 668
	if (entry.delivery_mode == dest_SMI)
		return;
669

L
Linus Torvalds 已提交
670
	/*
671 672 673 674 675 676 677 678 679 680
	 * Make sure the entry is masked and re-read the contents to check
	 * if it is a level triggered pin and if the remote-IRR is set.
	 */
	if (!entry.mask) {
		entry.mask = 1;
		ioapic_write_entry(apic, pin, entry);
		entry = ioapic_read_entry(apic, pin);
	}

	if (entry.irr) {
681 682
		unsigned long flags;

683 684 685 686 687 688 689 690 691 692
		/*
		 * Make sure the trigger mode is set to level. Explicit EOI
		 * doesn't clear the remote-IRR if the trigger mode is not
		 * set to level.
		 */
		if (!entry.trigger) {
			entry.trigger = IOAPIC_LEVEL;
			ioapic_write_entry(apic, pin, entry);
		}

693 694 695
		raw_spin_lock_irqsave(&ioapic_lock, flags);
		__eoi_ioapic_pin(apic, pin, entry.vector, NULL);
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
696 697 698 699 700
	}

	/*
	 * Clear the rest of the bits in the IO-APIC RTE except for the mask
	 * bit.
L
Linus Torvalds 已提交
701
	 */
702
	ioapic_mask_entry(apic, pin);
703 704 705 706
	entry = ioapic_read_entry(apic, pin);
	if (entry.irr)
		printk(KERN_ERR "Unable to reset IRR for apic: %d, pin :%d\n",
		       mpc_ioapic_id(apic), pin);
L
Linus Torvalds 已提交
707 708
}

709
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
710 711 712 713
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
S
Suresh Siddha 已提交
714
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
L
Linus Torvalds 已提交
715 716 717
			clear_IO_APIC_pin(apic, pin);
}

718
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
719 720 721 722 723 724
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
725 726 727
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
754 755 756
#endif /* CONFIG_X86_32 */

/*
757
 * Saves all the IO-APIC RTE's
758
 */
759
int save_ioapic_entries(void)
760 761
{
	int apic, pin;
762
	int err = 0;
763 764

	for (apic = 0; apic < nr_ioapics; apic++) {
765
		if (!ioapics[apic].saved_registers) {
766 767 768
			err = -ENOMEM;
			continue;
		}
769

S
Suresh Siddha 已提交
770
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
771
			ioapics[apic].saved_registers[pin] =
772
				ioapic_read_entry(apic, pin);
773
	}
774

775
	return err;
776 777
}

778 779 780
/*
 * Mask all IO APIC entries.
 */
781
void mask_ioapic_entries(void)
782 783 784 785
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++) {
786
		if (!ioapics[apic].saved_registers)
787
			continue;
788

S
Suresh Siddha 已提交
789
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
790 791
			struct IO_APIC_route_entry entry;

792
			entry = ioapics[apic].saved_registers[pin];
793 794 795 796 797 798 799 800
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

801
/*
802
 * Restore IO APIC entries which was saved in the ioapic structure.
803
 */
804
int restore_ioapic_entries(void)
805 806 807
{
	int apic, pin;

808
	for (apic = 0; apic < nr_ioapics; apic++) {
809
		if (!ioapics[apic].saved_registers)
810
			continue;
811

S
Suresh Siddha 已提交
812
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
813
			ioapic_write_entry(apic, pin,
814
					   ioapics[apic].saved_registers[pin]);
815
	}
816
	return 0;
817 818
}

L
Linus Torvalds 已提交
819 820 821
/*
 * Find the IRQ entry number of a certain pin.
 */
822
static int find_irq_entry(int ioapic_idx, int pin, int type)
L
Linus Torvalds 已提交
823 824 825 826
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
827
		if (mp_irqs[i].irqtype == type &&
828
		    (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
829 830
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
831 832 833 834 835 836 837 838
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
839
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
840 841 842 843
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
844
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
845

A
Alexey Starikovskiy 已提交
846
		if (test_bit(lbus, mp_bus_not_pci) &&
847 848
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
849

850
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
851 852 853 854
	}
	return -1;
}

855 856 857 858 859
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
860
		int lbus = mp_irqs[i].srcbus;
861

A
Alexey Starikovskiy 已提交
862
		if (test_bit(lbus, mp_bus_not_pci) &&
863 864
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
865 866
			break;
	}
867

868
	if (i < mp_irq_entries) {
869 870 871 872 873
		int ioapic_idx;

		for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
				return ioapic_idx;
874 875 876 877 878
	}

	return -1;
}

879
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
880 881 882 883 884
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
885
	if (irq < legacy_pic->nr_legacy_irqs) {
L
Linus Torvalds 已提交
886 887 888 889 890 891 892
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
893

894
#endif
L
Linus Torvalds 已提交
895

A
Alexey Starikovskiy 已提交
896 897 898 899 900 901
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
902 903 904 905 906
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

907
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
908
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
909 910 911 912 913 914 915 916 917 918 919

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
920
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
921

922
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
923
{
924
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
925 926 927 928 929
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
930
	switch (mp_irqs[idx].irqflag & 3)
931
	{
932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
960 961 962 963
	}
	return polarity;
}

964
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
965
{
966
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
967 968 969 970 971
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
972
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
973
	{
974 975 976 977 978
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
979
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
1009
			break;
1010
		case 1: /* edge */
L
Linus Torvalds 已提交
1011
		{
1012
			trigger = 0;
L
Linus Torvalds 已提交
1013 1014
			break;
		}
1015
		case 2: /* reserved */
L
Linus Torvalds 已提交
1016
		{
1017 1018
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
1019 1020
			break;
		}
1021
		case 3: /* level */
L
Linus Torvalds 已提交
1022
		{
1023
			trigger = 1;
L
Linus Torvalds 已提交
1024 1025
			break;
		}
1026
		default: /* invalid */
L
Linus Torvalds 已提交
1027 1028
		{
			printk(KERN_WARNING "broken BIOS!!\n");
1029
			trigger = 0;
L
Linus Torvalds 已提交
1030 1031 1032 1033 1034 1035 1036 1037
			break;
		}
	}
	return trigger;
}

static int pin_2_irq(int idx, int apic, int pin)
{
1038
	int irq;
1039
	int bus = mp_irqs[idx].srcbus;
1040
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(apic);
L
Linus Torvalds 已提交
1041 1042 1043 1044

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1045
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
1046 1047
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

1048
	if (test_bit(bus, mp_bus_not_pci)) {
1049
		irq = mp_irqs[idx].srcbusirq;
1050
	} else {
1051
		u32 gsi = gsi_cfg->gsi_base + pin;
1052 1053 1054 1055

		if (gsi >= NR_IRQS_LEGACY)
			irq = gsi;
		else
1056
			irq = gsi_top + gsi;
L
Linus Torvalds 已提交
1057 1058
	}

1059
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1076 1077
#endif

L
Linus Torvalds 已提交
1078 1079 1080
	return irq;
}

1081 1082 1083 1084 1085
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1086
				struct io_apic_irq_attr *irq_attr)
1087
{
1088
	int ioapic_idx, i, best_guess = -1;
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

1101 1102
		for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1103 1104 1105 1106 1107 1108 1109
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
1110
			int irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq);
1111

1112
			if (!(ioapic_idx || IO_APIC_IRQ(irq)))
1113 1114 1115
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1116
				set_io_apic_irq_attr(irq_attr, ioapic_idx,
1117 1118 1119
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1120 1121 1122 1123 1124 1125 1126
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1127
				set_io_apic_irq_attr(irq_attr, ioapic_idx,
1128 1129 1130
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1131 1132 1133 1134 1135 1136 1137 1138
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1139 1140 1141 1142 1143
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1144
	raw_spin_lock(&vector_lock);
1145
}
L
Linus Torvalds 已提交
1146

1147
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1148
{
1149
	raw_spin_unlock(&vector_lock);
1150
}
L
Linus Torvalds 已提交
1151

1152 1153
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1154
{
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1166
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1167
	static int current_offset = VECTOR_OFFSET_START % 8;
1168
	unsigned int old_vector;
1169 1170
	int cpu, err;
	cpumask_var_t tmp_mask;
1171

1172
	if (cfg->move_in_progress)
1173
		return -EBUSY;
1174

1175 1176
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1177

1178 1179
	old_vector = cfg->vector;
	if (old_vector) {
1180 1181 1182 1183
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1184
			return 0;
1185
		}
1186
	}
1187

1188
	/* Only try and allocate irqs on cpus that are present */
1189 1190
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1191 1192
		int new_cpu;
		int vector, offset;
1193

1194
		apic->vector_allocation_domain(cpu, tmp_mask);
1195

1196 1197
		vector = current_vector;
		offset = current_offset;
1198
next:
1199 1200
		vector += 8;
		if (vector >= first_system_vector) {
1201
			/* If out of vectors on large boxen, must share them. */
1202
			offset = (offset + 1) % 8;
1203
			vector = FIRST_EXTERNAL_VECTOR + offset;
1204 1205 1206
		}
		if (unlikely(current_vector == vector))
			continue;
1207 1208

		if (test_bit(vector, used_vectors))
1209
			goto next;
1210

1211
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1212 1213 1214 1215 1216 1217 1218
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1219
			cpumask_copy(cfg->old_domain, cfg->domain);
1220
		}
1221
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1222 1223
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1224 1225 1226
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1227
	}
1228 1229
	free_cpumask_var(tmp_mask);
	return err;
1230 1231
}

1232
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1233 1234
{
	int err;
1235 1236
	unsigned long flags;

1237
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1238
	err = __assign_irq_vector(irq, cfg, mask);
1239
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1240 1241 1242
	return err;
}

Y
Yinghai Lu 已提交
1243
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1244 1245 1246 1247 1248 1249
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1250
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1251 1252 1253
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1254
	cpumask_clear(cfg->domain);
1255 1256 1257

	if (likely(!cfg->move_in_progress))
		return;
1258
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1259 1260 1261 1262 1263 1264 1265 1266 1267
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1268 1269 1270 1271 1272 1273 1274 1275
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;

1276 1277 1278 1279 1280
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1281
	raw_spin_lock(&vector_lock);
1282
	/* Mark the inuse vectors */
T
Thomas Gleixner 已提交
1283
	for_each_active_irq(irq) {
1284
		cfg = irq_get_chip_data(irq);
T
Thomas Gleixner 已提交
1285 1286
		if (!cfg)
			continue;
1287 1288 1289 1290 1291 1292 1293
		/*
		 * If it is a legacy IRQ handled by the legacy PIC, this cpu
		 * will be part of the irq_cfg's domain.
		 */
		if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
			cpumask_set_cpu(cpu, cfg->domain);

1294
		if (!cpumask_test_cpu(cpu, cfg->domain))
1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1306
		if (!cpumask_test_cpu(cpu, cfg->domain))
1307
			per_cpu(vector_irq, cpu)[vector] = -1;
1308
	}
1309
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1310
}
1311

1312
static struct irq_chip ioapic_chip;
L
Linus Torvalds 已提交
1313

1314
#ifdef CONFIG_X86_32
1315 1316
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1317
	int apic, idx, pin;
1318

T
Thomas Gleixner 已提交
1319
	for (apic = 0; apic < nr_ioapics; apic++) {
S
Suresh Siddha 已提交
1320
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
T
Thomas Gleixner 已提交
1321 1322 1323 1324 1325 1326
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1327 1328
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1329
	return 0;
1330
}
1331 1332 1333
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1334
	return 1;
1335 1336
}
#endif
1337

1338 1339
static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
				 unsigned long trigger)
L
Linus Torvalds 已提交
1340
{
1341 1342 1343
	struct irq_chip *chip = &ioapic_chip;
	irq_flow_handler_t hdl;
	bool fasteoi;
Y
Yinghai Lu 已提交
1344

1345
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1346
	    trigger == IOAPIC_LEVEL) {
1347
		irq_set_status_flags(irq, IRQ_LEVEL);
1348 1349
		fasteoi = true;
	} else {
1350
		irq_clear_status_flags(irq, IRQ_LEVEL);
1351 1352
		fasteoi = false;
	}
1353

1354
	if (irq_remapped(cfg)) {
1355
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
1356
		irq_remap_modify_chip_defaults(chip);
1357
		fasteoi = trigger != 0;
1358
	}
1359

1360 1361 1362
	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	irq_set_chip_and_handler_name(irq, chip, hdl,
				      fasteoi ? "fasteoi" : "edge");
L
Linus Torvalds 已提交
1363 1364
}

1365 1366 1367 1368 1369
static int setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
			       unsigned int destination, int vector,
			       struct io_apic_irq_attr *attr)
{
	if (intr_remapping_enabled)
1370 1371
		return intr_setup_ioapic_entry(irq, entry, destination,
					       vector, attr);
1372

1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
	memset(entry, 0, sizeof(*entry));

	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode     = apic->irq_dest_mode;
	entry->dest	     = destination;
	entry->vector	     = vector;
	entry->mask	     = 0;			/* enable IRQ */
	entry->trigger	     = attr->trigger;
	entry->polarity	     = attr->polarity;

	/*
	 * Mask level triggered irqs.
1385 1386
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
1387
	if (attr->trigger)
1388
		entry->mask = 1;
1389

1390 1391 1392
	return 0;
}

1393 1394
static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
				struct io_apic_irq_attr *attr)
1395
{
L
Linus Torvalds 已提交
1396
	struct IO_APIC_route_entry entry;
1397
	unsigned int dest;
1398 1399 1400

	if (!IO_APIC_IRQ(irq))
		return;
1401 1402 1403 1404 1405
	/*
	 * For legacy irqs, cfg->domain starts with cpu 0 for legacy
	 * controllers like 8259. Now that IO-APIC can handle this irq, update
	 * the cfg->domain.
	 */
1406
	if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
1407 1408
		apic->vector_allocation_domain(0, cfg->domain);

1409
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1410 1411
		return;

1412
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1413 1414 1415

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1416
		    "IRQ %d Mode:%i Active:%i Dest:%d)\n",
1417 1418
		    attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
		    cfg->vector, irq, attr->trigger, attr->polarity, dest);
1419

1420 1421 1422
	if (setup_ioapic_entry(irq, &entry, dest, cfg->vector, attr)) {
		pr_warn("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
Y
Yinghai Lu 已提交
1423
		__clear_irq_vector(irq, cfg);
1424

1425 1426 1427
		return;
	}

1428
	ioapic_register_intr(irq, cfg, attr->trigger);
1429
	if (irq < legacy_pic->nr_legacy_irqs)
1430
		legacy_pic->mask(irq);
1431

1432
	ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
1433 1434
}

1435
static bool __init io_apic_pin_not_connected(int idx, int ioapic_idx, int pin)
1436 1437 1438 1439 1440
{
	if (idx != -1)
		return false;

	apic_printk(APIC_VERBOSE, KERN_DEBUG " apic %d pin %d not connected\n",
1441
		    mpc_ioapic_id(ioapic_idx), pin);
1442 1443 1444
	return true;
}

1445
static void __init __io_apic_setup_irqs(unsigned int ioapic_idx)
1446
{
1447
	int idx, node = cpu_to_node(0);
1448
	struct io_apic_irq_attr attr;
1449
	unsigned int pin, irq;
L
Linus Torvalds 已提交
1450

1451 1452 1453
	for (pin = 0; pin < ioapics[ioapic_idx].nr_registers; pin++) {
		idx = find_irq_entry(ioapic_idx, pin, mp_INT);
		if (io_apic_pin_not_connected(idx, ioapic_idx, pin))
1454
			continue;
1455

1456
		irq = pin_2_irq(idx, ioapic_idx, pin);
1457

1458
		if ((ioapic_idx > 0) && (irq > 16))
E
Eric W. Biederman 已提交
1459 1460
			continue;

1461 1462 1463 1464 1465
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
1466
		    apic->multi_timer_check(ioapic_idx, irq))
1467
			continue;
1468

1469
		set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
1470
				     irq_polarity(idx));
1471

1472
		io_apic_setup_irq_pin(irq, node, &attr);
L
Linus Torvalds 已提交
1473 1474 1475
	}
}

1476 1477
static void __init setup_IO_APIC_irqs(void)
{
1478
	unsigned int ioapic_idx;
1479 1480 1481

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1482 1483
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
		__io_apic_setup_irqs(ioapic_idx);
1484 1485
}

Y
Yinghai Lu 已提交
1486 1487 1488 1489 1490 1491 1492
/*
 * for the gsit that is not in first ioapic
 * but could not use acpi_register_gsi()
 * like some special sci in IBM x3330
 */
void setup_IO_APIC_irq_extra(u32 gsi)
{
1493
	int ioapic_idx = 0, pin, idx, irq, node = cpu_to_node(0);
1494
	struct io_apic_irq_attr attr;
Y
Yinghai Lu 已提交
1495 1496 1497 1498

	/*
	 * Convert 'gsi' to 'ioapic.pin'.
	 */
1499 1500
	ioapic_idx = mp_find_ioapic(gsi);
	if (ioapic_idx < 0)
Y
Yinghai Lu 已提交
1501 1502
		return;

1503 1504
	pin = mp_find_ioapic_pin(ioapic_idx, gsi);
	idx = find_irq_entry(ioapic_idx, pin, mp_INT);
Y
Yinghai Lu 已提交
1505 1506 1507
	if (idx == -1)
		return;

1508
	irq = pin_2_irq(idx, ioapic_idx, pin);
1509 1510

	/* Only handle the non legacy irqs on secondary ioapics */
1511
	if (ioapic_idx == 0 || irq < NR_IRQS_LEGACY)
Y
Yinghai Lu 已提交
1512
		return;
1513

1514
	set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
1515 1516
			     irq_polarity(idx));

1517
	io_apic_setup_irq_pin_once(irq, node, &attr);
Y
Yinghai Lu 已提交
1518 1519
}

L
Linus Torvalds 已提交
1520
/*
1521
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1522
 */
1523 1524
static void __init setup_timer_IRQ0_pin(unsigned int ioapic_idx,
					 unsigned int pin, int vector)
L
Linus Torvalds 已提交
1525 1526 1527
{
	struct IO_APIC_route_entry entry;

1528 1529 1530
	if (intr_remapping_enabled)
		return;

1531
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1532 1533 1534 1535 1536

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1537
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1538
	entry.mask = 0;			/* don't mask IRQ for edge */
1539
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1540
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1541 1542 1543 1544 1545 1546
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1547
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1548
	 */
1549 1550
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
L
Linus Torvalds 已提交
1551 1552 1553 1554

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
1555
	ioapic_write_entry(ioapic_idx, pin, entry);
L
Linus Torvalds 已提交
1556 1557
}

1558
__apicdebuginit(void) print_IO_APIC(int ioapic_idx)
L
Linus Torvalds 已提交
1559
{
1560
	int i;
L
Linus Torvalds 已提交
1561 1562 1563 1564 1565 1566
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;

1567
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1568 1569
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	reg_01.raw = io_apic_read(ioapic_idx, 1);
L
Linus Torvalds 已提交
1570
	if (reg_01.bits.version >= 0x10)
1571
		reg_02.raw = io_apic_read(ioapic_idx, 2);
T
Thomas Gleixner 已提交
1572
	if (reg_01.bits.version >= 0x20)
1573
		reg_03.raw = io_apic_read(ioapic_idx, 3);
1574
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1575

1576
	printk("\n");
1577
	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1578 1579 1580 1581 1582
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1583
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1584 1585
	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
		reg_01.bits.entries);
L
Linus Torvalds 已提交
1586 1587

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1588 1589
	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
		reg_01.bits.version);
L
Linus Torvalds 已提交
1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1614 1615 1616 1617 1618 1619 1620
	if (intr_remapping_enabled) {
		printk(KERN_DEBUG " NR Indx Fmt Mask Trig IRR"
			" Pol Stat Indx2 Zero Vect:\n");
	} else {
		printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
			" Stat Dmod Deli Vect:\n");
	}
L
Linus Torvalds 已提交
1621 1622

	for (i = 0; i <= reg_01.bits.entries; i++) {
1623 1624 1625 1626
		if (intr_remapping_enabled) {
			struct IO_APIC_route_entry entry;
			struct IR_IO_APIC_route_entry *ir_entry;

1627
			entry = ioapic_read_entry(ioapic_idx, i);
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
			ir_entry = (struct IR_IO_APIC_route_entry *) &entry;
			printk(KERN_DEBUG " %02x %04X ",
				i,
				ir_entry->index
			);
			printk("%1d   %1d    %1d    %1d   %1d   "
				"%1d    %1d     %X    %02X\n",
				ir_entry->format,
				ir_entry->mask,
				ir_entry->trigger,
				ir_entry->irr,
				ir_entry->polarity,
				ir_entry->delivery_status,
				ir_entry->index2,
				ir_entry->zero,
				ir_entry->vector
			);
		} else {
			struct IO_APIC_route_entry entry;

1648
			entry = ioapic_read_entry(ioapic_idx, i);
1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
			printk(KERN_DEBUG " %02x %02X  ",
				i,
				entry.dest
			);
			printk("%1d    %1d    %1d   %1d   %1d    "
				"%1d    %1d    %02X\n",
				entry.mask,
				entry.trigger,
				entry.irr,
				entry.polarity,
				entry.delivery_status,
				entry.dest_mode,
				entry.delivery_mode,
				entry.vector
			);
		}
L
Linus Torvalds 已提交
1665
	}
1666 1667 1668 1669
}

__apicdebuginit(void) print_IO_APICs(void)
{
1670
	int ioapic_idx;
1671 1672
	struct irq_cfg *cfg;
	unsigned int irq;
1673
	struct irq_chip *chip;
1674 1675

	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1676
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
1677
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1678 1679
		       mpc_ioapic_id(ioapic_idx),
		       ioapics[ioapic_idx].nr_registers);
1680 1681 1682 1683 1684 1685 1686

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

1687 1688
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
		print_IO_APIC(ioapic_idx);
1689

L
Linus Torvalds 已提交
1690
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1691
	for_each_active_irq(irq) {
1692 1693
		struct irq_pin_list *entry;

1694 1695 1696 1697
		chip = irq_get_chip(irq);
		if (chip != &ioapic_chip)
			continue;

1698
		cfg = irq_get_chip_data(irq);
1699 1700
		if (!cfg)
			continue;
1701
		entry = cfg->irq_2_pin;
1702
		if (!entry)
L
Linus Torvalds 已提交
1703
			continue;
1704
		printk(KERN_DEBUG "IRQ%d ", irq);
1705
		for_each_irq_pin(entry, cfg->irq_2_pin)
L
Linus Torvalds 已提交
1706 1707 1708 1709 1710 1711 1712
			printk("-> %d:%d", entry->apic, entry->pin);
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");
}

1713
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1714
{
1715
	int i;
L
Linus Torvalds 已提交
1716

1717 1718 1719 1720 1721 1722
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		printk(KERN_CONT "%08x", apic_read(base + i*0x10));

	printk(KERN_CONT "\n");
L
Linus Torvalds 已提交
1723 1724
}

1725
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1726
{
1727
	unsigned int i, v, ver, maxlvt;
1728
	u64 icr;
L
Linus Torvalds 已提交
1729

1730
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1731
		smp_processor_id(), hard_smp_processor_id());
1732
	v = apic_read(APIC_ID);
1733
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1734 1735 1736
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1737
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1738 1739 1740 1741

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1742
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1743 1744 1745 1746 1747
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1748 1749 1750 1751
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1752 1753 1754 1755 1756 1757 1758 1759 1760
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1761 1762
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1763 1764 1765 1766
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1767 1768 1769 1770
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1771
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1772
	printk(KERN_DEBUG "... APIC TMR field:\n");
1773
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1774
	printk(KERN_DEBUG "... APIC IRR field:\n");
1775
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1776

1777 1778
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1779
			apic_write(APIC_ESR, 0);
1780

L
Linus Torvalds 已提交
1781 1782 1783 1784
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1785
	icr = apic_icr_read();
1786 1787
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
L
Linus Torvalds 已提交
1824 1825 1826
	printk("\n");
}

1827
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1828
{
1829 1830
	int cpu;

1831 1832 1833
	if (!maxcpu)
		return;

1834
	preempt_disable();
1835 1836 1837
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1838
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1839
	}
1840
	preempt_enable();
L
Linus Torvalds 已提交
1841 1842
}

1843
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1844 1845 1846 1847
{
	unsigned int v;
	unsigned long flags;

1848
	if (!legacy_pic->nr_legacy_irqs)
L
Linus Torvalds 已提交
1849 1850 1851 1852
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1853
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1854 1855 1856 1857 1858 1859 1860

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1861 1862
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1863
	v = inb(0xa0) << 8 | inb(0x20);
1864 1865
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1866

1867
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1868 1869 1870 1871 1872 1873 1874

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1893
{
1894 1895 1896
	if (apic_verbosity == APIC_QUIET)
		return 0;

1897
	print_PIC();
1898 1899

	/* don't print out if apic is not there */
1900
	if (!cpu_has_apic && !apic_from_smp_config())
1901 1902
		return 0;

1903
	print_local_APICs(show_lapic);
1904
	print_IO_APICs();
1905 1906 1907 1908

	return 0;
}

1909
late_initcall(print_ICs);
1910

L
Linus Torvalds 已提交
1911

Y
Yinghai Lu 已提交
1912 1913 1914
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1915
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1916
{
1917
	int i8259_apic, i8259_pin;
1918
	int apic;
1919

1920
	if (!legacy_pic->nr_legacy_irqs)
1921 1922
		return;

1923
	for(apic = 0; apic < nr_ioapics; apic++) {
1924 1925
		int pin;
		/* See if any of the pins is in ExtINT mode */
S
Suresh Siddha 已提交
1926
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
1927
			struct IO_APIC_route_entry entry;
1928
			entry = ioapic_read_entry(apic, pin);
1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

1977
	if (!legacy_pic->nr_legacy_irqs)
1978 1979
		return;

1980
	/*
1981
	 * If the i8259 is routed through an IOAPIC
1982
	 * Put that IOAPIC in virtual wire mode
1983
	 * so legacy interrupts can be delivered.
1984 1985 1986
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
L
Lucas De Marchi 已提交
1987
	 * IOAPIC RTE as well as interrupt-remapping table entry).
1988
	 * As this gets called during crash dump, keep this simple for now.
1989
	 */
1990
	if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
1991 1992 1993 1994 1995 1996 1997 1998 1999
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
2000
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
2001
		entry.vector          = 0;
2002
		entry.dest            = read_apic_id();
2003 2004 2005 2006

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
2007
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
2008
	}
2009

2010 2011 2012
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
2013
	if (cpu_has_apic || apic_from_smp_config())
2014 2015
		disconnect_bsp_APIC(!intr_remapping_enabled &&
				ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
2016 2017
}

2018
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2019 2020 2021 2022 2023 2024
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
2025
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
2026 2027 2028
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
2029
	int ioapic_idx;
L
Linus Torvalds 已提交
2030 2031 2032 2033 2034 2035 2036 2037
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2038
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
2039 2040 2041 2042

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
2043
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++) {
L
Linus Torvalds 已提交
2044
		/* Read the register 0 value */
2045
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2046
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2047
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2048

2049
		old_id = mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2050

2051
		if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2052
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
2053
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2054 2055
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
2056
			ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2057 2058 2059 2060 2061 2062 2063
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2064
		if (apic->check_apicid_used(&phys_id_present_map,
2065
					    mpc_ioapic_id(ioapic_idx))) {
L
Linus Torvalds 已提交
2066
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
2067
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2068 2069 2070 2071 2072 2073 2074 2075
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
2076
			ioapics[ioapic_idx].mp_config.apicid = i;
L
Linus Torvalds 已提交
2077 2078
		} else {
			physid_mask_t tmp;
2079
			apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
2080
						    &tmp);
L
Linus Torvalds 已提交
2081 2082
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
2083
					mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2084 2085 2086 2087 2088 2089 2090
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
2091
		if (old_id != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
2092
			for (i = 0; i < mp_irq_entries; i++)
2093 2094
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
2095
						= mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2096 2097

		/*
2098 2099
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
2100
		 */
2101
		if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
2102 2103
			continue;

L
Linus Torvalds 已提交
2104 2105
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
2106
			mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2107

2108
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
2109
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2110
		io_apic_write(ioapic_idx, 0, reg_00.raw);
2111
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2112 2113 2114 2115

		/*
		 * Sanity check
		 */
2116
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2117
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2118
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2119
		if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
2120 2121 2122 2123 2124
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
2140
#endif
L
Linus Torvalds 已提交
2141

2142
int no_timer_check __initdata;
2143 2144 2145 2146 2147 2148 2149 2150

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2151 2152 2153 2154 2155 2156 2157 2158
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2159
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2160 2161
{
	unsigned long t1 = jiffies;
2162
	unsigned long flags;
L
Linus Torvalds 已提交
2163

2164 2165 2166
	if (no_timer_check)
		return 1;

2167
	local_save_flags(flags);
L
Linus Torvalds 已提交
2168 2169 2170
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2171
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2172 2173 2174 2175 2176 2177 2178 2179

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2180 2181

	/* jiffies wrap? */
2182
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2209

2210
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2211
{
2212
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
2213 2214
	unsigned long flags;

2215
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2216
	if (irq < legacy_pic->nr_legacy_irqs) {
2217
		legacy_pic->mask(irq);
2218
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2219 2220
			was_pending = 1;
	}
2221
	__unmask_ioapic(data->chip_data);
2222
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2223 2224 2225 2226

	return was_pending;
}

2227
static int ioapic_retrigger_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2228
{
2229
	struct irq_cfg *cfg = data->chip_data;
2230 2231
	unsigned long flags;

2232
	raw_spin_lock_irqsave(&vector_lock, flags);
2233
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2234
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2235 2236 2237

	return 1;
}
2238

2239 2240 2241 2242 2243 2244 2245 2246
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2247

2248
#ifdef CONFIG_SMP
2249
void send_cleanup_vector(struct irq_cfg *cfg)
2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2265
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2266 2267 2268 2269 2270
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

2271
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2272 2273 2274 2275 2276 2277 2278 2279
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
2280
		if (!irq_remapped(cfg))
2281 2282 2283 2284 2285 2286 2287 2288 2289
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
2290
 * Either sets data->affinity to a valid value, and returns
2291
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
2292
 * leaves data->affinity untouched.
2293
 */
2294 2295
int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
			  unsigned int *dest_id)
2296
{
2297
	struct irq_cfg *cfg = data->chip_data;
2298 2299

	if (!cpumask_intersects(mask, cpu_online_mask))
2300
		return -1;
2301

2302
	if (assign_irq_vector(data->irq, data->chip_data, mask))
2303
		return -1;
2304

2305
	cpumask_copy(data->affinity, mask);
2306

2307
	*dest_id = apic->cpu_mask_to_apicid_and(mask, cfg->domain);
2308
	return 0;
2309 2310
}

2311
static int
2312 2313
ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		    bool force)
2314
{
2315
	unsigned int dest, irq = data->irq;
2316
	unsigned long flags;
2317
	int ret;
2318

2319
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2320
	ret = __ioapic_set_affinity(data, mask, &dest);
2321
	if (!ret) {
2322 2323
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
2324
		__target_IO_APIC_irq(irq, dest, data->chip_data);
2325
	}
2326
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2327
	return ret;
2328 2329
}

2330 2331 2332
asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2333

2334 2335
	ack_APIC_irq();
	irq_enter();
2336
	exit_idle();
2337 2338 2339 2340

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2341
		unsigned int irr;
2342 2343
		struct irq_desc *desc;
		struct irq_cfg *cfg;
T
Tejun Heo 已提交
2344
		irq = __this_cpu_read(vector_irq[vector]);
2345

2346 2347 2348
		if (irq == -1)
			continue;

2349 2350 2351 2352 2353
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2354
		raw_spin_lock(&desc->lock);
2355

2356 2357 2358 2359 2360 2361 2362
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2363
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2364 2365
			goto unlock;

2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
T
Tejun Heo 已提交
2378
		__this_cpu_write(vector_irq[vector], -1);
2379
unlock:
2380
		raw_spin_unlock(&desc->lock);
2381 2382 2383 2384 2385
	}

	irq_exit();
}

T
Thomas Gleixner 已提交
2386
static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
2387
{
2388
	unsigned me;
2389

2390
	if (likely(!cfg->move_in_progress))
2391 2392 2393
		return;

	me = smp_processor_id();
2394

2395
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2396
		send_cleanup_vector(cfg);
2397
}
2398

T
Thomas Gleixner 已提交
2399
static void irq_complete_move(struct irq_cfg *cfg)
2400
{
T
Thomas Gleixner 已提交
2401
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
2402 2403 2404 2405
}

void irq_force_complete_move(int irq)
{
2406
	struct irq_cfg *cfg = irq_get_chip_data(irq);
2407

2408 2409 2410
	if (!cfg)
		return;

T
Thomas Gleixner 已提交
2411
	__irq_complete_move(cfg, cfg->vector);
2412
}
2413
#else
T
Thomas Gleixner 已提交
2414
static inline void irq_complete_move(struct irq_cfg *cfg) { }
2415
#endif
Y
Yinghai Lu 已提交
2416

2417
static void ack_apic_edge(struct irq_data *data)
2418
{
2419
	irq_complete_move(data->chip_data);
2420
	irq_move_irq(data);
2421 2422 2423
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2424 2425
atomic_t irq_mis_count;

2426
#ifdef CONFIG_GENERIC_PENDING_IRQ
2427 2428
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
2429
	/* If we are moving the irq we need to mask it */
2430
	if (unlikely(irqd_is_setaffinity_pending(data))) {
T
Thomas Gleixner 已提交
2431
		mask_ioapic(cfg);
2432
		return true;
2433
	}
2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
	return false;
}

static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
	if (unlikely(masked)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
		if (!io_apic_level_ack_pending(cfg))
			irq_move_masked_irq(data);
		unmask_ioapic(cfg);
	}
}
#else
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
	return false;
}
static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
}
2481 2482
#endif

2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
static void ack_apic_level(struct irq_data *data)
{
	struct irq_cfg *cfg = data->chip_data;
	int i, irq = data->irq;
	unsigned long v;
	bool masked;

	irq_complete_move(cfg);
	masked = ioapic_irqd_mask(data, cfg);

Y
Yinghai Lu 已提交
2493
	/*
2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2524
	 */
Y
Yinghai Lu 已提交
2525
	i = cfg->vector;
Y
Yinghai Lu 已提交
2526 2527
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2528 2529 2530 2531 2532 2533
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2534 2535 2536 2537 2538 2539 2540
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2541 2542 2543
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2544
		eoi_ioapic_irq(irq, cfg);
2545 2546
	}

2547
	ioapic_irqd_unmask(data, cfg, masked);
Y
Yinghai Lu 已提交
2548
}
2549

2550
#ifdef CONFIG_IRQ_REMAP
2551
static void ir_ack_apic_edge(struct irq_data *data)
2552
{
2553
	ack_APIC_irq();
2554 2555
}

2556
static void ir_ack_apic_level(struct irq_data *data)
2557
{
2558
	ack_APIC_irq();
2559
	eoi_ioapic_irq(data->irq, data->chip_data);
2560
}
2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573

static void ir_print_prefix(struct irq_data *data, struct seq_file *p)
{
	seq_printf(p, " IR-%s", data->chip->name);
}

static void irq_remap_modify_chip_defaults(struct irq_chip *chip)
{
	chip->irq_print_chip = ir_print_prefix;
	chip->irq_ack = ir_ack_apic_edge;
	chip->irq_eoi = ir_ack_apic_level;

#ifdef CONFIG_SMP
2574
	chip->irq_set_affinity = intr_set_affinity;
2575 2576
#endif
}
2577
#endif /* CONFIG_IRQ_REMAP */
2578

2579
static struct irq_chip ioapic_chip __read_mostly = {
2580 2581 2582 2583 2584 2585
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
	.irq_ack		= ack_apic_edge,
	.irq_eoi		= ack_apic_level,
2586
#ifdef CONFIG_SMP
2587
	.irq_set_affinity	= ioapic_set_affinity,
2588
#endif
2589
	.irq_retrigger		= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2590 2591 2592 2593
};

static inline void init_IO_APIC_traps(void)
{
2594
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
2595
	unsigned int irq;
L
Linus Torvalds 已提交
2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
T
Thomas Gleixner 已提交
2608
	for_each_active_irq(irq) {
2609
		cfg = irq_get_chip_data(irq);
2610
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2611 2612 2613 2614 2615
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2616 2617
			if (irq < legacy_pic->nr_legacy_irqs)
				legacy_pic->make_irq(irq);
2618
			else
L
Linus Torvalds 已提交
2619
				/* Strange. Oh, well.. */
2620
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
2621 2622 2623 2624
		}
	}
}

2625 2626 2627
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2628

2629
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2630 2631 2632 2633
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2634
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2635 2636
}

2637
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2638
{
2639
	unsigned long v;
L
Linus Torvalds 已提交
2640

2641
	v = apic_read(APIC_LVT0);
2642
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2643
}
L
Linus Torvalds 已提交
2644

2645
static void ack_lapic_irq(struct irq_data *data)
2646 2647 2648 2649
{
	ack_APIC_irq();
}

2650
static struct irq_chip lapic_chip __read_mostly = {
2651
	.name		= "local-APIC",
2652 2653 2654
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2655 2656
};

2657
static void lapic_register_intr(int irq)
2658
{
2659
	irq_clear_status_flags(irq, IRQ_LEVEL);
2660
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2661 2662 2663
				      "edge");
}

L
Linus Torvalds 已提交
2664 2665 2666 2667 2668 2669 2670
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2671
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2672
{
2673
	int apic, pin, i;
L
Linus Torvalds 已提交
2674 2675 2676
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2677
	pin  = find_isa_irq_pin(8, mp_INT);
2678 2679 2680 2681
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2682
	apic = find_isa_irq_apic(8, mp_INT);
2683 2684
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2685
		return;
2686
	}
L
Linus Torvalds 已提交
2687

2688
	entry0 = ioapic_read_entry(apic, pin);
2689
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2690 2691 2692 2693 2694

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2695
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2696 2697 2698 2699 2700
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2701
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2718
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2719

2720
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2721 2722
}

Y
Yinghai Lu 已提交
2723
static int disable_timer_pin_1 __initdata;
2724
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2725
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2726 2727 2728 2729
{
	disable_timer_pin_1 = 1;
	return 0;
}
2730
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2731 2732 2733

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2734 2735 2736 2737 2738
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2739 2740
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2741
 */
2742
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2743
{
2744
	struct irq_cfg *cfg = irq_get_chip_data(0);
2745
	int node = cpu_to_node(0);
2746
	int apic1, pin1, apic2, pin2;
2747
	unsigned long flags;
2748
	int no_pin1 = 0;
2749 2750

	local_irq_save(flags);
2751

L
Linus Torvalds 已提交
2752 2753 2754
	/*
	 * get/set the timer IRQ vector:
	 */
2755
	legacy_pic->mask(0);
2756
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2757 2758

	/*
2759 2760 2761 2762 2763 2764 2765
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2766
	 */
2767
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2768
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2769

2770 2771 2772 2773
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2774

2775 2776
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2777
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2778

2779 2780 2781 2782 2783 2784 2785 2786
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2787 2788
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
2789 2790 2791 2792 2793 2794 2795 2796
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2797 2798 2799 2800
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2801
		if (no_pin1) {
2802
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2803
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2804
		} else {
2805
			/* for edge trigger, setup_ioapic_irq already
Y
Yinghai Lu 已提交
2806 2807 2808 2809 2810 2811 2812
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2813
				unmask_ioapic(cfg);
2814
		}
L
Linus Torvalds 已提交
2815
		if (timer_irq_works()) {
2816 2817
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2818
			goto out;
L
Linus Torvalds 已提交
2819
		}
2820 2821
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2822
		local_irq_disable();
2823
		clear_IO_APIC_pin(apic1, pin1);
2824
		if (!no_pin1)
2825 2826
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2827

2828 2829 2830 2831
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2832 2833 2834
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2835
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2836
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2837
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2838
		if (timer_irq_works()) {
2839
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2840
			timer_through_8259 = 1;
2841
			goto out;
L
Linus Torvalds 已提交
2842 2843 2844 2845
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2846
		local_irq_disable();
2847
		legacy_pic->mask(0);
2848
		clear_IO_APIC_pin(apic2, pin2);
2849
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2850 2851
	}

2852 2853
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2854

2855
	lapic_register_intr(0);
2856
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2857
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2858 2859

	if (timer_irq_works()) {
2860
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2861
		goto out;
L
Linus Torvalds 已提交
2862
	}
Y
Yinghai Lu 已提交
2863
	local_irq_disable();
2864
	legacy_pic->mask(0);
2865
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2866
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2867

2868 2869
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2870

2871 2872
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2873
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2874 2875 2876 2877

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2878
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2879
		goto out;
L
Linus Torvalds 已提交
2880
	}
Y
Yinghai Lu 已提交
2881
	local_irq_disable();
2882
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2883 2884 2885 2886
	if (x2apic_preenabled)
		apic_printk(APIC_QUIET, KERN_INFO
			    "Perhaps problem with the pre-enabled x2apic mode\n"
			    "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
L
Linus Torvalds 已提交
2887
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2888
		"report.  Then try booting with the 'noapic' option.\n");
2889 2890
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2891 2892 2893
}

/*
2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2909
 */
2910
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2911 2912 2913

void __init setup_IO_APIC(void)
{
2914 2915 2916 2917

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
2918
	io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
2919

2920
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
2921
	/*
2922 2923
         * Set up IO-APIC IRQ routing.
         */
2924 2925
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
2926 2927 2928
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2929
	if (legacy_pic->nr_legacy_irqs)
2930
		check_timer();
L
Linus Torvalds 已提交
2931 2932 2933
}

/*
L
Lucas De Marchi 已提交
2934
 *      Called after all the initialization is done. If we didn't find any
2935
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
2936
 */
2937

L
Linus Torvalds 已提交
2938 2939
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
2940 2941 2942
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
2943 2944 2945 2946
}

late_initcall(io_apic_bug_finalize);

2947
static void resume_ioapic_id(int ioapic_idx)
L
Linus Torvalds 已提交
2948 2949 2950
{
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
2951

2952
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2953 2954 2955 2956
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
		io_apic_write(ioapic_idx, 0, reg_00.raw);
L
Linus Torvalds 已提交
2957
	}
2958
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2959
}
L
Linus Torvalds 已提交
2960

2961 2962
static void ioapic_resume(void)
{
2963
	int ioapic_idx;
2964

2965 2966
	for (ioapic_idx = nr_ioapics - 1; ioapic_idx >= 0; ioapic_idx--)
		resume_ioapic_id(ioapic_idx);
2967 2968

	restore_ioapic_entries();
L
Linus Torvalds 已提交
2969 2970
}

2971
static struct syscore_ops ioapic_syscore_ops = {
2972
	.suspend = save_ioapic_entries,
L
Linus Torvalds 已提交
2973 2974 2975
	.resume = ioapic_resume,
};

2976
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
2977
{
2978 2979
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
2980 2981 2982
	return 0;
}

2983
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
2984

2985
/*
2986
 * Dynamic irq allocate and deallocation
2987
 */
2988
unsigned int create_irq_nr(unsigned int from, int node)
2989
{
2990
	struct irq_cfg *cfg;
2991
	unsigned long flags;
2992 2993
	unsigned int ret = 0;
	int irq;
2994

2995 2996
	if (from < nr_irqs_gsi)
		from = nr_irqs_gsi;
2997

2998 2999 3000 3001 3002 3003 3004
	irq = alloc_irq_from(from, node);
	if (irq < 0)
		return 0;
	cfg = alloc_irq_cfg(irq, node);
	if (!cfg) {
		free_irq_at(irq, NULL);
		return 0;
3005
	}
3006

3007 3008 3009 3010
	raw_spin_lock_irqsave(&vector_lock, flags);
	if (!__assign_irq_vector(irq, cfg, apic->target_cpus()))
		ret = irq;
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3011

3012
	if (ret) {
3013
		irq_set_chip_data(irq, cfg);
3014 3015 3016 3017 3018
		irq_clear_status_flags(irq, IRQ_NOREQUEST);
	} else {
		free_irq_at(irq, cfg);
	}
	return ret;
3019 3020
}

Y
Yinghai Lu 已提交
3021 3022
int create_irq(void)
{
3023
	int node = cpu_to_node(0);
3024
	unsigned int irq_want;
3025 3026
	int irq;

3027
	irq_want = nr_irqs_gsi;
3028
	irq = create_irq_nr(irq_want, node);
3029 3030 3031 3032 3033

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3034 3035
}

3036 3037
void destroy_irq(unsigned int irq)
{
3038
	struct irq_cfg *cfg = irq_get_chip_data(irq);
3039 3040
	unsigned long flags;

3041
	irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
3042

3043
	if (irq_remapped(cfg))
3044
		intr_free_irq(irq);
3045
	raw_spin_lock_irqsave(&vector_lock, flags);
3046
	__clear_irq_vector(irq, cfg);
3047
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3048
	free_irq_at(irq, cfg);
3049 3050
}

3051
/*
S
Simon Arlott 已提交
3052
 * MSI message composition
3053 3054
 */
#ifdef CONFIG_PCI_MSI
3055 3056
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
3057
{
3058 3059
	struct irq_cfg *cfg;
	int err;
3060 3061
	unsigned dest;

J
Jan Beulich 已提交
3062 3063 3064
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3065
	cfg = irq_cfg(irq);
3066
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3067 3068
	if (err)
		return err;
3069

3070
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3071

3072
	if (irq_remapped(cfg)) {
3073 3074 3075 3076 3077 3078 3079
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

3080
		prepare_irte(&irte, cfg->vector, dest);
3081

3082
		/* Set source-id of interrupt request */
3083 3084 3085 3086
		if (pdev)
			set_msi_sid(&irte, pdev);
		else
			set_hpet_sid(&irte, hpet_id);
3087

3088 3089 3090 3091 3092 3093 3094 3095
		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
3096
	} else {
3097 3098 3099 3100 3101 3102
		if (x2apic_enabled())
			msg->address_hi = MSI_ADDR_BASE_HI |
					  MSI_ADDR_EXT_DEST_ID(dest);
		else
			msg->address_hi = MSI_ADDR_BASE_HI;

3103 3104
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3105
			((apic->irq_dest_mode == 0) ?
3106 3107
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3108
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3109 3110 3111
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3112

3113 3114 3115
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3116
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3117 3118 3119 3120
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3121
	return err;
3122 3123
}

3124
#ifdef CONFIG_SMP
3125 3126
static int
msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3127
{
3128
	struct irq_cfg *cfg = data->chip_data;
3129 3130 3131
	struct msi_msg msg;
	unsigned int dest;

3132
	if (__ioapic_set_affinity(data, mask, &dest))
3133
		return -1;
3134

3135
	__get_cached_msi_msg(data->msi_desc, &msg);
3136 3137

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3138
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3139 3140 3141
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3142
	__write_msi_msg(data->msi_desc, &msg);
3143 3144

	return 0;
3145
}
3146
#endif /* CONFIG_SMP */
3147

3148 3149 3150 3151 3152
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
3153 3154 3155 3156
	.name			= "PCI-MSI",
	.irq_unmask		= unmask_msi_irq,
	.irq_mask		= mask_msi_irq,
	.irq_ack		= ack_apic_edge,
3157
#ifdef CONFIG_SMP
3158
	.irq_set_affinity	= msi_set_affinity,
3159
#endif
3160
	.irq_retrigger		= ioapic_retrigger_irq,
3161 3162
};

3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183
/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3184
		       pci_name(dev));
3185 3186 3187 3188
		return -ENOSPC;
	}
	return index;
}
3189

Y
Yinghai Lu 已提交
3190
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3191
{
3192
	struct irq_chip *chip = &msi_chip;
3193
	struct msi_msg msg;
3194
	int ret;
3195

3196
	ret = msi_compose_msg(dev, irq, &msg, -1);
3197 3198 3199
	if (ret < 0)
		return ret;

3200
	irq_set_msi_desc(irq, msidesc);
3201 3202
	write_msi_msg(irq, &msg);

3203
	if (irq_remapped(irq_get_chip_data(irq))) {
3204
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3205
		irq_remap_modify_chip_defaults(chip);
3206 3207 3208
	}

	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3209

Y
Yinghai Lu 已提交
3210 3211
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3212 3213 3214
	return 0;
}

S
Stefano Stabellini 已提交
3215
int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3216
{
3217 3218
	int node, ret, sub_handle, index = 0;
	unsigned int irq, irq_want;
3219
	struct msi_desc *msidesc;
3220
	struct intel_iommu *iommu = NULL;
3221

3222 3223 3224 3225
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3226
	node = dev_to_node(&dev->dev);
3227
	irq_want = nr_irqs_gsi;
3228
	sub_handle = 0;
3229
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3230
		irq = create_irq_nr(irq_want, node);
3231 3232
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3233
		irq_want = irq + 1;
3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
3261
		ret = setup_msi_irq(dev, msidesc, irq);
3262 3263 3264 3265 3266
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3267 3268

error:
3269 3270
	destroy_irq(irq);
	return ret;
3271 3272
}

S
Stefano Stabellini 已提交
3273
void native_teardown_msi_irq(unsigned int irq)
3274
{
3275
	destroy_irq(irq);
3276 3277
}

3278
#ifdef CONFIG_DMAR_TABLE
3279
#ifdef CONFIG_SMP
3280 3281 3282
static int
dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		      bool force)
3283
{
3284 3285
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3286 3287
	struct msi_msg msg;

3288
	if (__ioapic_set_affinity(data, mask, &dest))
3289
		return -1;
3290 3291 3292 3293 3294 3295 3296

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3297
	msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
3298 3299

	dmar_msi_write(irq, &msg);
3300 3301

	return 0;
3302
}
Y
Yinghai Lu 已提交
3303

3304 3305
#endif /* CONFIG_SMP */

3306
static struct irq_chip dmar_msi_type = {
3307 3308 3309 3310
	.name			= "DMAR_MSI",
	.irq_unmask		= dmar_msi_unmask,
	.irq_mask		= dmar_msi_mask,
	.irq_ack		= ack_apic_edge,
3311
#ifdef CONFIG_SMP
3312
	.irq_set_affinity	= dmar_msi_set_affinity,
3313
#endif
3314
	.irq_retrigger		= ioapic_retrigger_irq,
3315 3316 3317 3318 3319 3320
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3321

3322
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3323 3324 3325
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
3326 3327
	irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
				      "edge");
3328 3329 3330 3331
	return 0;
}
#endif

3332 3333 3334
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3335 3336
static int hpet_msi_set_affinity(struct irq_data *data,
				 const struct cpumask *mask, bool force)
3337
{
3338
	struct irq_cfg *cfg = data->chip_data;
3339 3340 3341
	struct msi_msg msg;
	unsigned int dest;

3342
	if (__ioapic_set_affinity(data, mask, &dest))
3343
		return -1;
3344

3345
	hpet_msi_read(data->handler_data, &msg);
3346 3347 3348 3349 3350 3351

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3352
	hpet_msi_write(data->handler_data, &msg);
3353 3354

	return 0;
3355
}
Y
Yinghai Lu 已提交
3356

3357 3358
#endif /* CONFIG_SMP */

3359
static struct irq_chip hpet_msi_type = {
3360
	.name = "HPET_MSI",
3361 3362
	.irq_unmask = hpet_msi_unmask,
	.irq_mask = hpet_msi_mask,
3363
	.irq_ack = ack_apic_edge,
3364
#ifdef CONFIG_SMP
3365
	.irq_set_affinity = hpet_msi_set_affinity,
3366
#endif
3367
	.irq_retrigger = ioapic_retrigger_irq,
3368 3369
};

3370
int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
3371
{
3372
	struct irq_chip *chip = &hpet_msi_type;
3373
	struct msi_msg msg;
3374
	int ret;
3375

3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388
	if (intr_remapping_enabled) {
		struct intel_iommu *iommu = map_hpet_to_ir(id);
		int index;

		if (!iommu)
			return -1;

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
			return -1;
	}

	ret = msi_compose_msg(NULL, irq, &msg, id);
3389 3390 3391
	if (ret < 0)
		return ret;

3392
	hpet_msi_write(irq_get_handler_data(irq), &msg);
3393
	irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3394
	if (irq_remapped(irq_get_chip_data(irq)))
3395
		irq_remap_modify_chip_defaults(chip);
Y
Yinghai Lu 已提交
3396

3397
	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3398 3399 3400 3401
	return 0;
}
#endif

3402
#endif /* CONFIG_PCI_MSI */
3403 3404 3405 3406 3407 3408 3409
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3410
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3411
{
3412 3413
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3414

3415
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3416
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3417

3418
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3419
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3420

3421
	write_ht_irq_msg(irq, &msg);
3422 3423
}

3424 3425
static int
ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3426
{
3427
	struct irq_cfg *cfg = data->chip_data;
3428 3429
	unsigned int dest;

3430
	if (__ioapic_set_affinity(data, mask, &dest))
3431
		return -1;
3432

3433
	target_ht_irq(data->irq, dest, cfg->vector);
3434
	return 0;
3435
}
Y
Yinghai Lu 已提交
3436

3437 3438
#endif

3439
static struct irq_chip ht_irq_chip = {
3440 3441 3442 3443
	.name			= "PCI-HT",
	.irq_mask		= mask_ht_irq,
	.irq_unmask		= unmask_ht_irq,
	.irq_ack		= ack_apic_edge,
3444
#ifdef CONFIG_SMP
3445
	.irq_set_affinity	= ht_set_affinity,
3446
#endif
3447
	.irq_retrigger		= ioapic_retrigger_irq,
3448 3449 3450 3451
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3452 3453
	struct irq_cfg *cfg;
	int err;
3454

J
Jan Beulich 已提交
3455 3456 3457
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3458
	cfg = irq_cfg(irq);
3459
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3460
	if (!err) {
3461
		struct ht_irq_msg msg;
3462 3463
		unsigned dest;

3464 3465
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3466

3467
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3468

3469 3470
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3471
			HT_IRQ_LOW_DEST_ID(dest) |
3472
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3473
			((apic->irq_dest_mode == 0) ?
3474 3475 3476
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3477
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3478 3479 3480 3481
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3482
		write_ht_irq_msg(irq, &msg);
3483

3484
		irq_set_chip_and_handler_name(irq, &ht_irq_chip,
3485
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3486 3487

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3488
	}
3489
	return err;
3490 3491 3492
}
#endif /* CONFIG_HT_IRQ */

3493
static int
3494 3495 3496 3497 3498 3499 3500 3501 3502
io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
{
	struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
	int ret;

	if (!cfg)
		return -EINVAL;
	ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
	if (!ret)
3503
		setup_ioapic_irq(irq, cfg, attr);
3504 3505 3506
	return ret;
}

3507 3508
int io_apic_setup_irq_pin_once(unsigned int irq, int node,
			       struct io_apic_irq_attr *attr)
3509
{
3510
	unsigned int ioapic_idx = attr->ioapic, pin = attr->ioapic_pin;
3511 3512 3513
	int ret;

	/* Avoid redundant programming */
3514
	if (test_bit(pin, ioapics[ioapic_idx].pin_programmed)) {
3515
		pr_debug("Pin %d-%d already programmed\n",
3516
			 mpc_ioapic_id(ioapic_idx), pin);
3517 3518 3519 3520
		return 0;
	}
	ret = io_apic_setup_irq_pin(irq, node, attr);
	if (!ret)
3521
		set_bit(pin, ioapics[ioapic_idx].pin_programmed);
3522 3523 3524
	return ret;
}

3525
static int __init io_apic_get_redir_entries(int ioapic)
3526 3527 3528 3529
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3530
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3531
	reg_01.raw = io_apic_read(ioapic, 1);
3532
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3533

3534 3535 3536 3537 3538
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3539 3540
}

3541
static void __init probe_nr_irqs_gsi(void)
3542
{
3543
	int nr;
3544

3545
	nr = gsi_top + NR_IRQS_LEGACY;
3546
	if (nr > nr_irqs_gsi)
3547
		nr_irqs_gsi = nr;
3548 3549

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3550 3551
}

3552 3553 3554 3555 3556
int get_nr_irqs_gsi(void)
{
	return nr_irqs_gsi;
}

Y
Yinghai Lu 已提交
3557 3558 3559 3560
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3561 3562
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3563

Y
Yinghai Lu 已提交
3564 3565 3566 3567 3568 3569 3570 3571
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3572 3573
		nr_irqs = nr;

3574
	return NR_IRQS_LEGACY;
Y
Yinghai Lu 已提交
3575 3576
}

3577 3578
int io_apic_set_pci_routing(struct device *dev, int irq,
			    struct io_apic_irq_attr *irq_attr)
3579 3580 3581 3582 3583
{
	int node;

	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
3584
			    irq_attr->ioapic);
3585 3586 3587
		return -EINVAL;
	}

3588
	node = dev ? dev_to_node(dev) : cpu_to_node(0);
3589

3590
	return io_apic_setup_irq_pin_once(irq, node, irq_attr);
3591 3592
}

3593
#ifdef CONFIG_X86_32
3594
static int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3595 3596 3597 3598 3599 3600 3601 3602
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3603 3604
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3605
	 * supports up to 16 on one shared APIC bus.
3606
	 *
L
Linus Torvalds 已提交
3607 3608 3609 3610 3611
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3612
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3613

3614
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3615
	reg_00.raw = io_apic_read(ioapic, 0);
3616
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3617 3618 3619 3620 3621 3622 3623 3624

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3625
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3626 3627
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3628
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3629 3630

		for (i = 0; i < get_physical_broadcast(); i++) {
3631
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3632 3633 3634 3635 3636 3637 3638 3639 3640 3641
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3642
	}
L
Linus Torvalds 已提交
3643

3644
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3645 3646 3647 3648 3649
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

3650
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3651 3652
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
3653
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3654 3655

		/* Sanity check */
3656 3657 3658 3659
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
3660 3661 3662 3663 3664 3665 3666
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683

static u8 __init io_apic_unique_id(u8 id)
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
}
#else
static u8 __init io_apic_unique_id(u8 id)
{
	int i;
	DECLARE_BITMAP(used, 256);

	bitmap_zero(used, 256);
	for (i = 0; i < nr_ioapics; i++) {
3684
		__set_bit(mpc_ioapic_id(i), used);
3685 3686 3687 3688 3689
	}
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
}
3690
#endif
L
Linus Torvalds 已提交
3691

3692
static int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3693 3694 3695 3696
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3697
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3698
	reg_01.raw = io_apic_read(ioapic, 1);
3699
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3700 3701 3702 3703

	return reg_01.bits.version;
}

3704
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
3705
{
3706
	int ioapic, pin, idx;
3707 3708 3709 3710

	if (skip_ioapic_setup)
		return -1;

3711 3712
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
3713 3714
		return -1;

3715 3716 3717 3718 3719 3720
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
3721 3722
		return -1;

3723 3724
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
3725 3726 3727
	return 0;
}

3728 3729 3730
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3731
 * so mask in all cases should simply be apic->target_cpus()
3732 3733 3734 3735
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
3736
	int pin, ioapic, irq, irq_entry;
3737
	const struct cpumask *mask;
3738
	struct irq_data *idata;
3739 3740 3741 3742

	if (skip_ioapic_setup == 1)
		return;

E
Eric W. Biederman 已提交
3743
	for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
S
Suresh Siddha 已提交
3744
	for (pin = 0; pin < ioapics[ioapic].nr_registers; pin++) {
3745 3746 3747 3748
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
3749

E
Eric W. Biederman 已提交
3750 3751 3752
		if ((ioapic > 0) && (irq > 16))
			continue;

3753
		idata = irq_get_irq_data(irq);
3754

3755 3756 3757
		/*
		 * Honour affinities which have been set in early boot
		 */
3758 3759
		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
			mask = idata->affinity;
3760 3761
		else
			mask = apic->target_cpus();
3762

3763
		if (intr_remapping_enabled)
3764
			intr_set_affinity(idata, mask, false);
3765
		else
3766
			ioapic_set_affinity(idata, mask, false);
3767
	}
3768

3769 3770 3771
}
#endif

3772 3773 3774 3775
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

3776
static struct resource * __init ioapic_setup_resources(int nr_ioapics)
3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

3792
	mem += sizeof(struct resource) * nr_ioapics;
3793

3794 3795 3796
	for (i = 0; i < nr_ioapics; i++) {
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3797
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
3798
		mem += IOAPIC_RESOURCE_NAME_SIZE;
3799 3800 3801 3802 3803 3804 3805
	}

	ioapic_resources = res;

	return res;
}

3806
void __init ioapic_and_gsi_init(void)
3807 3808 3809 3810 3811
{
	io_apic_ops.init();
}

static void __init __ioapic_init_mappings(void)
3812 3813
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
3814
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
3815
	int i;
3816

3817
	ioapic_res = ioapic_setup_resources(nr_ioapics);
3818 3819
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
3820
			ioapic_phys = mpc_ioapic_addr(i);
3821
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3822 3823 3824 3825 3826 3827 3828 3829 3830
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
3831
#endif
3832
		} else {
3833
#ifdef CONFIG_X86_32
3834
fake_ioapic_page:
3835
#endif
3836
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
3837 3838 3839
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
3840 3841 3842
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
3843
		idx++;
3844

3845
		ioapic_res->start = ioapic_phys;
3846
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
3847
		ioapic_res++;
3848
	}
3849 3850

	probe_nr_irqs_gsi();
3851 3852
}

3853
void __init ioapic_insert_resources(void)
3854 3855 3856 3857 3858
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
3859
		if (nr_ioapics > 0)
3860 3861
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
3862
		return;
3863 3864 3865 3866 3867 3868 3869
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}
}
3870

3871
int mp_find_ioapic(u32 gsi)
3872 3873 3874
{
	int i = 0;

3875 3876 3877
	if (nr_ioapics == 0)
		return -1;

3878 3879
	/* Find the IOAPIC that manages this GSI. */
	for (i = 0; i < nr_ioapics; i++) {
3880 3881 3882
		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
		if ((gsi >= gsi_cfg->gsi_base)
		    && (gsi <= gsi_cfg->gsi_end))
3883 3884
			return i;
	}
3885

3886 3887 3888 3889
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

3890
int mp_find_ioapic_pin(int ioapic, u32 gsi)
3891
{
3892 3893
	struct mp_ioapic_gsi *gsi_cfg;

3894 3895
	if (WARN_ON(ioapic == -1))
		return -1;
3896 3897 3898

	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
	if (WARN_ON(gsi > gsi_cfg->gsi_end))
3899 3900
		return -1;

3901
	return gsi - gsi_cfg->gsi_base;
3902 3903
}

3904
static __init int bad_ioapic(unsigned long address)
3905 3906
{
	if (nr_ioapics >= MAX_IO_APICS) {
3907 3908
		pr_warn("WARNING: Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
			MAX_IO_APICS, nr_ioapics);
3909 3910 3911
		return 1;
	}
	if (!address) {
3912
		pr_warn("WARNING: Bogus (zero) I/O APIC address found in table, skipping!\n");
3913 3914
		return 1;
	}
3915 3916 3917
	return 0;
}

3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936
static __init int bad_ioapic_register(int idx)
{
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;

	reg_00.raw = io_apic_read(idx, 0);
	reg_01.raw = io_apic_read(idx, 1);
	reg_02.raw = io_apic_read(idx, 2);

	if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
		pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
			mpc_ioapic_addr(idx));
		return 1;
	}

	return 0;
}

3937 3938 3939
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;
3940
	int entries;
3941
	struct mp_ioapic_gsi *gsi_cfg;
3942 3943 3944 3945 3946 3947

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

3948 3949 3950
	ioapics[idx].mp_config.type = MP_IOAPIC;
	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
	ioapics[idx].mp_config.apicaddr = address;
3951 3952

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
3953 3954 3955 3956 3957 3958

	if (bad_ioapic_register(idx)) {
		clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
		return;
	}

3959 3960
	ioapics[idx].mp_config.apicid = io_apic_unique_id(id);
	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
3961 3962 3963 3964 3965

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
3966
	entries = io_apic_get_redir_entries(idx);
3967 3968 3969
	gsi_cfg = mp_ioapic_gsi_routing(idx);
	gsi_cfg->gsi_base = gsi_base;
	gsi_cfg->gsi_end = gsi_base + entries - 1;
3970 3971 3972 3973

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
S
Suresh Siddha 已提交
3974
	ioapics[idx].nr_registers = entries;
3975

3976 3977
	if (gsi_cfg->gsi_end >= gsi_top)
		gsi_top = gsi_cfg->gsi_end + 1;
3978

3979 3980 3981 3982
	pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
		idx, mpc_ioapic_id(idx),
		mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
		gsi_cfg->gsi_base, gsi_cfg->gsi_end);
3983 3984 3985

	nr_ioapics++;
}
3986 3987 3988 3989

/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
3990
	struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
3991 3992 3993

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
3994 3995
	physid_set_mask_of_physid(boot_cpu_physical_apicid,
					 &phys_cpu_present_map);
3996 3997 3998
#endif
	setup_local_APIC();

3999
	io_apic_setup_irq_pin(0, 0, &attr);
4000 4001
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
4002
}