io_apic.c 102.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
L
Linus Torvalds 已提交
33
#include <linux/sysdev.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39
#include <linux/slab.h>
40 41 42 43 44
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
45
#include <linux/hpet.h>
46

47
#include <asm/idle.h>
L
Linus Torvalds 已提交
48 49
#include <asm/io.h>
#include <asm/smp.h>
50
#include <asm/cpu.h>
L
Linus Torvalds 已提交
51
#include <asm/desc.h>
52 53 54
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
55
#include <asm/timer.h>
56
#include <asm/i8259.h>
57
#include <asm/nmi.h>
58
#include <asm/msidef.h>
59
#include <asm/hypertransport.h>
60
#include <asm/setup.h>
61
#include <asm/irq_remapping.h>
62
#include <asm/hpet.h>
63
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
64

I
Ingo Molnar 已提交
65
#include <asm/apic.h>
L
Linus Torvalds 已提交
66

67
#define __apicdebuginit(type) static type __init
68 69
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
70

L
Linus Torvalds 已提交
71
/*
72 73
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
74 75 76
 */
int sis_apic_bug = -1;

77 78
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
Y
Yinghai Lu 已提交
79

L
Linus Torvalds 已提交
80 81 82 83 84
/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

85
/* I/O APIC entries */
86
struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
87 88
int nr_ioapics;

89 90 91
/* IO APIC gsi routing info */
struct mp_ioapic_gsi  mp_gsi_routing[MAX_IO_APICS];

92 93
/* The one past the highest gsi number used */
u32 gsi_top;
94

95
/* MP IRQ source entries */
96
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
97 98 99 100

/* # of MP IRQ source entries */
int mp_irq_entries;

101 102 103
/* GSI interrupts */
static int nr_irqs_gsi = NR_IRQS_LEGACY;

104 105 106 107 108 109
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
110 111
int skip_ioapic_setup;

112 113 114 115 116 117 118 119 120
void arch_disable_smp_support(void)
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

121
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
122 123
{
	/* disable IO-APIC */
124
	arch_disable_smp_support();
Y
Yinghai Lu 已提交
125 126 127
	return 0;
}
early_param("noapic", parse_noapic);
128

129 130 131 132 133
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

134
static struct irq_pin_list *get_one_free_irq_2_pin(int node)
135 136 137 138 139 140 141 142
{
	struct irq_pin_list *pin;

	pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);

	return pin;
}

Y
Yinghai Lu 已提交
143
/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
144
#ifdef CONFIG_SPARSE_IRQ
145
static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
146
#else
147
static struct irq_cfg irq_cfgx[NR_IRQS];
148
#endif
Y
Yinghai Lu 已提交
149

150
int __init arch_early_irq_init(void)
151
{
152 153 154
	struct irq_cfg *cfg;
	struct irq_desc *desc;
	int count;
155
	int node;
156
	int i;
T
Thomas Gleixner 已提交
157

158 159 160 161 162
	if (!legacy_pic->nr_legacy_irqs) {
		nr_irqs_gsi = 0;
		io_apic_irqs = ~0UL;
	}

163 164
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
165
	node = cpu_to_node(0);
166

167 168 169
	for (i = 0; i < count; i++) {
		desc = irq_to_desc(i);
		desc->chip_data = &cfg[i];
170 171
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
172 173 174 175
		/*
		 * For legacy IRQ's, start with assigning irq0 to irq15 to
		 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
		 */
176
		if (i < legacy_pic->nr_legacy_irqs) {
177 178 179
			cfg[i].vector = IRQ0_VECTOR + i;
			cpumask_set_cpu(0, cfg[i].domain);
		}
180
	}
181 182

	return 0;
183
}
184

185
#ifdef CONFIG_SPARSE_IRQ
186
struct irq_cfg *irq_cfg(unsigned int irq)
187
{
188 189
	struct irq_cfg *cfg = NULL;
	struct irq_desc *desc;
L
Linus Torvalds 已提交
190

191 192 193
	desc = irq_to_desc(irq);
	if (desc)
		cfg = desc->chip_data;
194

195
	return cfg;
196
}
T
Thomas Gleixner 已提交
197

198
static struct irq_cfg *get_one_free_irq_cfg(int node)
199
{
200
	struct irq_cfg *cfg;
201

202
	cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
203
	if (cfg) {
204
		if (!zalloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
205 206
			kfree(cfg);
			cfg = NULL;
207
		} else if (!zalloc_cpumask_var_node(&cfg->old_domain,
208
							  GFP_ATOMIC, node)) {
209 210 211 212 213
			free_cpumask_var(cfg->domain);
			kfree(cfg);
			cfg = NULL;
		}
	}
214

215
	return cfg;
216 217
}

218
int arch_init_chip_data(struct irq_desc *desc, int node)
219
{
220
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
221

222 223
	cfg = desc->chip_data;
	if (!cfg) {
224
		desc->chip_data = get_one_free_irq_cfg(node);
225 226 227 228 229
		if (!desc->chip_data) {
			printk(KERN_ERR "can not alloc irq_cfg\n");
			BUG_ON(1);
		}
	}
L
Linus Torvalds 已提交
230

231
	return 0;
232
}
233

234
/* for move_irq_desc */
235
static void
236
init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
237
{
238 239 240 241 242 243
	struct irq_pin_list *old_entry, *head, *tail, *entry;

	cfg->irq_2_pin = NULL;
	old_entry = old_cfg->irq_2_pin;
	if (!old_entry)
		return;
244

245
	entry = get_one_free_irq_2_pin(node);
246 247
	if (!entry)
		return;
248

249 250 251 252 253 254
	entry->apic	= old_entry->apic;
	entry->pin	= old_entry->pin;
	head		= entry;
	tail		= entry;
	old_entry	= old_entry->next;
	while (old_entry) {
255
		entry = get_one_free_irq_2_pin(node);
256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271
		if (!entry) {
			entry = head;
			while (entry) {
				head = entry->next;
				kfree(entry);
				entry = head;
			}
			/* still use the old one */
			return;
		}
		entry->apic	= old_entry->apic;
		entry->pin	= old_entry->pin;
		tail->next	= entry;
		tail		= entry;
		old_entry	= old_entry->next;
	}
272

273 274
	tail->next = NULL;
	cfg->irq_2_pin = head;
275 276
}

277
static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
278
{
279
	struct irq_pin_list *entry, *next;
280

281 282
	if (old_cfg->irq_2_pin == cfg->irq_2_pin)
		return;
Y
Yinghai Lu 已提交
283

284
	entry = old_cfg->irq_2_pin;
285

286 287 288 289 290 291
	while (entry) {
		next = entry->next;
		kfree(entry);
		entry = next;
	}
	old_cfg->irq_2_pin = NULL;
292 293
}

294
void arch_init_copy_chip_data(struct irq_desc *old_desc,
295
				 struct irq_desc *desc, int node)
296
{
297 298
	struct irq_cfg *cfg;
	struct irq_cfg *old_cfg;
299

300
	cfg = get_one_free_irq_cfg(node);
Y
Yinghai Lu 已提交
301

302 303 304 305 306 307 308
	if (!cfg)
		return;

	desc->chip_data = cfg;

	old_cfg = old_desc->chip_data;

309 310 311 312
	cfg->vector = old_cfg->vector;
	cfg->move_in_progress = old_cfg->move_in_progress;
	cpumask_copy(cfg->domain, old_cfg->domain);
	cpumask_copy(cfg->old_domain, old_cfg->old_domain);
313

314
	init_copy_irq_2_pin(old_cfg, cfg, node);
315
}
L
Linus Torvalds 已提交
316

317
static void free_irq_cfg(struct irq_cfg *cfg)
318
{
319 320 321
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339
}

void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
{
	struct irq_cfg *old_cfg, *cfg;

	old_cfg = old_desc->chip_data;
	cfg = desc->chip_data;

	if (old_cfg == cfg)
		return;

	if (old_cfg) {
		free_irq_2_pin(old_cfg, cfg);
		free_irq_cfg(old_cfg);
		old_desc->chip_data = NULL;
	}
}
340
/* end for move_irq_desc */
341

342
#else
343
struct irq_cfg *irq_cfg(unsigned int irq)
344 345
{
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
346
}
L
Linus Torvalds 已提交
347

348 349
#endif

L
Linus Torvalds 已提交
350 351 352 353
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
354 355
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
356 357 358 359 360
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
361
		+ (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
362 363
}

364 365 366 367 368 369
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

L
Linus Torvalds 已提交
370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391
static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
392
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
393 394 395

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
396 397 398
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
399
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
400 401 402 403
{
	struct irq_pin_list *entry;
	unsigned long flags;

404
	raw_spin_lock_irqsave(&ioapic_lock, flags);
405
	for_each_irq_pin(entry, cfg->irq_2_pin) {
406 407 408 409 410 411 412
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
413
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
414 415 416
			return true;
		}
	}
417
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
418 419 420 421

	return false;
}

422 423 424 425 426 427 428 429 430
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
431
	raw_spin_lock_irqsave(&ioapic_lock, flags);
432 433
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
434
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
435 436 437
	return eu.entry;
}

438 439 440 441 442 443
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
444 445
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
446
{
447 448
	union entry_union eu = {{0, 0}};

449
	eu.entry = e;
450 451
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
452 453
}

454
void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
455 456
{
	unsigned long flags;
457
	raw_spin_lock_irqsave(&ioapic_lock, flags);
458
	__ioapic_write_entry(apic, pin, e);
459
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
460 461 462 463 464 465 466 467 468 469 470 471
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

472
	raw_spin_lock_irqsave(&ioapic_lock, flags);
473 474
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
475
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
476 477
}

L
Linus Torvalds 已提交
478 479 480 481 482
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
483 484
static int
add_pin_to_irq_node_nopanic(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
485
{
486
	struct irq_pin_list **last, *entry;
487

488 489 490
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
491
		if (entry->apic == apic && entry->pin == pin)
492
			return 0;
493
		last = &entry->next;
L
Linus Torvalds 已提交
494
	}
495

496
	entry = get_one_free_irq_2_pin(node);
497
	if (!entry) {
498 499 500
		printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
				node, apic, pin);
		return -ENOMEM;
501
	}
L
Linus Torvalds 已提交
502 503
	entry->apic = apic;
	entry->pin = pin;
504

505
	*last = entry;
506 507 508 509 510 511 512
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
	if (add_pin_to_irq_node_nopanic(cfg, node, apic, pin))
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
513 514 515 516 517
}

/*
 * Reroute an IRQ to a different pin.
 */
518
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
519 520
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
521
{
522
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
523

524
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
525 526 527
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
528
			/* every one is different, right? */
529
			return;
530
		}
L
Linus Torvalds 已提交
531
	}
532

533 534
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
535 536
}

537 538 539 540 541 542 543 544 545 546 547 548 549 550 551
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

552 553 554
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
555 556
{
	struct irq_pin_list *entry;
557

558 559 560 561 562 563 564 565 566 567 568 569 570 571
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
			     IO_APIC_REDIR_MASKED, NULL);
}

static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
			     IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
572
}
573

Y
Yinghai Lu 已提交
574
static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
575
{
Y
Yinghai Lu 已提交
576
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
577
}
578

579
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
580
{
581 582 583 584 585 586
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
587
	readl(&io_apic->data);
L
Linus Torvalds 已提交
588 589
}

Y
Yinghai Lu 已提交
590
static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
591
{
Y
Yinghai Lu 已提交
592
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
593
}
L
Linus Torvalds 已提交
594

Y
Yinghai Lu 已提交
595
static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
596
{
Y
Yinghai Lu 已提交
597
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
598 599
	unsigned long flags;

Y
Yinghai Lu 已提交
600 601
	BUG_ON(!cfg);

602
	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
603
	__mask_IO_APIC_irq(cfg);
604
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
605 606
}

Y
Yinghai Lu 已提交
607
static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
608
{
Y
Yinghai Lu 已提交
609
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
610 611
	unsigned long flags;

612
	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
613
	__unmask_IO_APIC_irq(cfg);
614
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
615 616
}

Y
Yinghai Lu 已提交
617 618 619 620 621 622 623 624 625 626 627 628 629
static void mask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	mask_IO_APIC_irq_desc(desc);
}
static void unmask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	unmask_IO_APIC_irq_desc(desc);
}

L
Linus Torvalds 已提交
630 631 632
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
633

L
Linus Torvalds 已提交
634
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
635
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
636 637 638 639 640
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
641
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
642 643
}

644
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
645 646 647 648 649 650 651 652
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

653
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
654 655 656 657 658 659
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
660 661 662
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
689 690
#endif /* CONFIG_X86_32 */

691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717
struct IO_APIC_route_entry **alloc_ioapic_entries(void)
{
	int apic;
	struct IO_APIC_route_entry **ioapic_entries;

	ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
				GFP_ATOMIC);
	if (!ioapic_entries)
		return 0;

	for (apic = 0; apic < nr_ioapics; apic++) {
		ioapic_entries[apic] =
			kzalloc(sizeof(struct IO_APIC_route_entry) *
				nr_ioapic_registers[apic], GFP_ATOMIC);
		if (!ioapic_entries[apic])
			goto nomem;
	}

	return ioapic_entries;

nomem:
	while (--apic >= 0)
		kfree(ioapic_entries[apic]);
	kfree(ioapic_entries);

	return 0;
}
718 719

/*
720
 * Saves all the IO-APIC RTE's
721
 */
722
int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
723 724 725
{
	int apic, pin;

726 727
	if (!ioapic_entries)
		return -ENOMEM;
728 729

	for (apic = 0; apic < nr_ioapics; apic++) {
730 731
		if (!ioapic_entries[apic])
			return -ENOMEM;
732

733
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
734
			ioapic_entries[apic][pin] =
735
				ioapic_read_entry(apic, pin);
736
	}
737

738 739 740
	return 0;
}

741 742 743 744
/*
 * Mask all IO APIC entries.
 */
void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
745 746 747
{
	int apic, pin;

748 749 750
	if (!ioapic_entries)
		return;

751
	for (apic = 0; apic < nr_ioapics; apic++) {
752
		if (!ioapic_entries[apic])
753
			break;
754

755 756 757
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			struct IO_APIC_route_entry entry;

758
			entry = ioapic_entries[apic][pin];
759 760 761 762 763 764 765 766
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

767 768 769 770
/*
 * Restore IO APIC entries which was saved in ioapic_entries.
 */
int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
771 772 773
{
	int apic, pin;

774 775 776
	if (!ioapic_entries)
		return -ENOMEM;

777
	for (apic = 0; apic < nr_ioapics; apic++) {
778 779 780
		if (!ioapic_entries[apic])
			return -ENOMEM;

781 782
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			ioapic_write_entry(apic, pin,
783
					ioapic_entries[apic][pin]);
784
	}
785
	return 0;
786 787
}

788 789 790 791 792 793 794 795
void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
{
	int apic;

	for (apic = 0; apic < nr_ioapics; apic++)
		kfree(ioapic_entries[apic]);

	kfree(ioapic_entries);
796
}
L
Linus Torvalds 已提交
797 798 799 800 801 802 803 804 805

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
806 807 808 809
		if (mp_irqs[i].irqtype == type &&
		    (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
810 811 812 813 814 815 816 817
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
818
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
819 820 821 822
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
823
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
824

A
Alexey Starikovskiy 已提交
825
		if (test_bit(lbus, mp_bus_not_pci) &&
826 827
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
828

829
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
830 831 832 833
	}
	return -1;
}

834 835 836 837 838
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
839
		int lbus = mp_irqs[i].srcbus;
840

A
Alexey Starikovskiy 已提交
841
		if (test_bit(lbus, mp_bus_not_pci) &&
842 843
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
844 845 846 847
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
848
		for(apic = 0; apic < nr_ioapics; apic++) {
849
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
850 851 852 853 854 855 856
				return apic;
		}
	}

	return -1;
}

857
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
858 859 860 861 862
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
863
	if (irq < legacy_pic->nr_legacy_irqs) {
L
Linus Torvalds 已提交
864 865 866 867 868 869 870
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
871

872
#endif
L
Linus Torvalds 已提交
873

A
Alexey Starikovskiy 已提交
874 875 876 877 878 879
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
880 881 882 883 884
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

885
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
886
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
887 888 889 890 891 892 893 894 895 896 897

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
898
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
899

900
static int MPBIOS_polarity(int idx)
L
Linus Torvalds 已提交
901
{
902
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
903 904 905 906 907
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
908
	switch (mp_irqs[idx].irqflag & 3)
909
	{
910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
938 939 940 941 942 943
	}
	return polarity;
}

static int MPBIOS_trigger(int idx)
{
944
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
945 946 947 948 949
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
950
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
951
	{
952 953 954 955 956
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
957
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
987
			break;
988
		case 1: /* edge */
L
Linus Torvalds 已提交
989
		{
990
			trigger = 0;
L
Linus Torvalds 已提交
991 992
			break;
		}
993
		case 2: /* reserved */
L
Linus Torvalds 已提交
994
		{
995 996
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
997 998
			break;
		}
999
		case 3: /* level */
L
Linus Torvalds 已提交
1000
		{
1001
			trigger = 1;
L
Linus Torvalds 已提交
1002 1003
			break;
		}
1004
		default: /* invalid */
L
Linus Torvalds 已提交
1005 1006
		{
			printk(KERN_WARNING "broken BIOS!!\n");
1007
			trigger = 0;
L
Linus Torvalds 已提交
1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
			break;
		}
	}
	return trigger;
}

static inline int irq_polarity(int idx)
{
	return MPBIOS_polarity(idx);
}

static inline int irq_trigger(int idx)
{
	return MPBIOS_trigger(idx);
}

static int pin_2_irq(int idx, int apic, int pin)
{
1026
	int irq;
1027
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
1028 1029 1030 1031

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1032
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
1033 1034
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

1035
	if (test_bit(bus, mp_bus_not_pci)) {
1036
		irq = mp_irqs[idx].srcbusirq;
1037
	} else {
1038
		u32 gsi = mp_gsi_routing[apic].gsi_base + pin;
1039 1040 1041 1042

		if (gsi >= NR_IRQS_LEGACY)
			irq = gsi;
		else
1043
			irq = gsi_top + gsi;
L
Linus Torvalds 已提交
1044 1045
	}

1046
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1063 1064
#endif

L
Linus Torvalds 已提交
1065 1066 1067
	return irq;
}

1068 1069 1070 1071 1072
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1073
				struct io_apic_irq_attr *irq_attr)
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
{
	int apic, i, best_guess = -1;

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

		for (apic = 0; apic < nr_ioapics; apic++)
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
			int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1103 1104 1105 1106
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1107 1108 1109 1110 1111 1112 1113
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1114 1115 1116 1117
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1118 1119 1120 1121 1122 1123 1124 1125
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1126 1127 1128 1129 1130
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1131
	raw_spin_lock(&vector_lock);
1132
}
L
Linus Torvalds 已提交
1133

1134
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1135
{
1136
	raw_spin_unlock(&vector_lock);
1137
}
L
Linus Torvalds 已提交
1138

1139 1140
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1141
{
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1153
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1154
	static int current_offset = VECTOR_OFFSET_START % 8;
1155
	unsigned int old_vector;
1156 1157
	int cpu, err;
	cpumask_var_t tmp_mask;
1158

1159
	if (cfg->move_in_progress)
1160
		return -EBUSY;
1161

1162 1163
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1164

1165 1166
	old_vector = cfg->vector;
	if (old_vector) {
1167 1168 1169 1170
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1171
			return 0;
1172
		}
1173
	}
1174

1175
	/* Only try and allocate irqs on cpus that are present */
1176 1177
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1178 1179
		int new_cpu;
		int vector, offset;
1180

1181
		apic->vector_allocation_domain(cpu, tmp_mask);
1182

1183 1184
		vector = current_vector;
		offset = current_offset;
1185
next:
1186 1187
		vector += 8;
		if (vector >= first_system_vector) {
1188
			/* If out of vectors on large boxen, must share them. */
1189
			offset = (offset + 1) % 8;
1190
			vector = FIRST_EXTERNAL_VECTOR + offset;
1191 1192 1193
		}
		if (unlikely(current_vector == vector))
			continue;
1194 1195

		if (test_bit(vector, used_vectors))
1196
			goto next;
1197

1198
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1199 1200 1201 1202 1203 1204 1205
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1206
			cpumask_copy(cfg->old_domain, cfg->domain);
1207
		}
1208
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1209 1210
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1211 1212 1213
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1214
	}
1215 1216
	free_cpumask_var(tmp_mask);
	return err;
1217 1218
}

1219
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1220 1221
{
	int err;
1222 1223
	unsigned long flags;

1224
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1225
	err = __assign_irq_vector(irq, cfg, mask);
1226
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1227 1228 1229
	return err;
}

Y
Yinghai Lu 已提交
1230
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1231 1232 1233 1234 1235 1236
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1237
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1238 1239 1240
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1241
	cpumask_clear(cfg->domain);
1242 1243 1244

	if (likely(!cfg->move_in_progress))
		return;
1245
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1246 1247 1248 1249 1250 1251 1252 1253 1254
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1255 1256 1257 1258 1259 1260 1261
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;
1262
	struct irq_desc *desc;
1263

1264 1265 1266 1267 1268
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1269
	raw_spin_lock(&vector_lock);
1270
	/* Mark the inuse vectors */
1271 1272
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
1273 1274 1275 1276 1277 1278 1279 1280

		/*
		 * If it is a legacy IRQ handled by the legacy PIC, this cpu
		 * will be part of the irq_cfg's domain.
		 */
		if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
			cpumask_set_cpu(cpu, cfg->domain);

1281
		if (!cpumask_test_cpu(cpu, cfg->domain))
1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1293
		if (!cpumask_test_cpu(cpu, cfg->domain))
1294
			per_cpu(vector_irq, cpu)[vector] = -1;
1295
	}
1296
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1297
}
1298

1299
static struct irq_chip ioapic_chip;
1300
static struct irq_chip ir_ioapic_chip;
L
Linus Torvalds 已提交
1301

1302 1303 1304
#define IOAPIC_AUTO     -1
#define IOAPIC_EDGE     0
#define IOAPIC_LEVEL    1
L
Linus Torvalds 已提交
1305

1306
#ifdef CONFIG_X86_32
1307 1308
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1309
	int apic, idx, pin;
1310

T
Thomas Gleixner 已提交
1311 1312 1313 1314 1315 1316 1317 1318
	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1319 1320
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1321
	return 0;
1322
}
1323 1324 1325
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1326
	return 1;
1327 1328
}
#endif
1329

Y
Yinghai Lu 已提交
1330
static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
L
Linus Torvalds 已提交
1331
{
Y
Yinghai Lu 已提交
1332

1333
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1334
	    trigger == IOAPIC_LEVEL)
1335
		desc->status |= IRQ_LEVEL;
1336 1337 1338
	else
		desc->status &= ~IRQ_LEVEL;

1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
	if (irq_remapped(irq)) {
		desc->status |= IRQ_MOVE_PCNTXT;
		if (trigger)
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_fasteoi_irq,
						     "fasteoi");
		else
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_edge_irq, "edge");
		return;
	}
1350

1351 1352
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
	    trigger == IOAPIC_LEVEL)
1353
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1354 1355
					      handle_fasteoi_irq,
					      "fasteoi");
1356
	else
1357
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1358
					      handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1359 1360
}

1361 1362 1363
int setup_ioapic_entry(int apic_id, int irq,
		       struct IO_APIC_route_entry *entry,
		       unsigned int destination, int trigger,
1364
		       int polarity, int vector, int pin)
L
Linus Torvalds 已提交
1365
{
1366 1367 1368 1369 1370
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

1371
	if (intr_remapping_enabled) {
I
Ingo Molnar 已提交
1372
		struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
1373 1374 1375 1376 1377 1378
		struct irte irte;
		struct IR_IO_APIC_route_entry *ir_entry =
			(struct IR_IO_APIC_route_entry *) entry;
		int index;

		if (!iommu)
I
Ingo Molnar 已提交
1379
			panic("No mapping iommu for ioapic %d\n", apic_id);
1380 1381 1382

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
I
Ingo Molnar 已提交
1383
			panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
1384

1385
		prepare_irte(&irte, vector, destination);
1386

1387 1388 1389
		/* Set source-id of interrupt request */
		set_ioapic_sid(&irte, apic_id);

1390 1391 1392 1393 1394 1395
		modify_irte(irq, &irte);

		ir_entry->index2 = (index >> 15) & 0x1;
		ir_entry->zero = 0;
		ir_entry->format = 1;
		ir_entry->index = (index & 0x7fff);
1396 1397 1398 1399 1400
		/*
		 * IO-APIC RTE will be configured with virtual vector.
		 * irq handler will do the explicit EOI to the io-apic.
		 */
		ir_entry->vector = pin;
1401
	} else {
1402 1403
		entry->delivery_mode = apic->irq_delivery_mode;
		entry->dest_mode = apic->irq_dest_mode;
1404
		entry->dest = destination;
1405
		entry->vector = vector;
1406
	}
1407

1408
	entry->mask = 0;				/* enable IRQ */
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
	entry->trigger = trigger;
	entry->polarity = polarity;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;
	return 0;
}

I
Ingo Molnar 已提交
1420
static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
1421
			      int trigger, int polarity)
1422 1423
{
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
1424
	struct IO_APIC_route_entry entry;
1425
	unsigned int dest;
1426 1427 1428 1429

	if (!IO_APIC_IRQ(irq))
		return;

Y
Yinghai Lu 已提交
1430
	cfg = desc->chip_data;
1431

1432 1433 1434 1435 1436
	/*
	 * For legacy irqs, cfg->domain starts with cpu 0 for legacy
	 * controllers like 8259. Now that IO-APIC can handle this irq, update
	 * the cfg->domain.
	 */
1437
	if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
1438 1439
		apic->vector_allocation_domain(0, cfg->domain);

1440
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1441 1442
		return;

1443
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1444 1445 1446 1447

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
		    "IRQ %d Mode:%i Active:%i)\n",
I
Ingo Molnar 已提交
1448
		    apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
1449 1450 1451
		    irq, trigger, polarity);


I
Ingo Molnar 已提交
1452
	if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
1453
			       dest, trigger, polarity, cfg->vector, pin)) {
1454
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
I
Ingo Molnar 已提交
1455
		       mp_ioapics[apic_id].apicid, pin);
Y
Yinghai Lu 已提交
1456
		__clear_irq_vector(irq, cfg);
1457 1458 1459
		return;
	}

Y
Yinghai Lu 已提交
1460
	ioapic_register_intr(irq, desc, trigger);
1461 1462
	if (irq < legacy_pic->nr_legacy_irqs)
		legacy_pic->chip->mask(irq);
1463

I
Ingo Molnar 已提交
1464
	ioapic_write_entry(apic_id, pin, entry);
1465 1466
}

1467 1468 1469 1470
static struct {
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
} mp_ioapic_routing[MAX_IO_APICS];

1471 1472
static void __init setup_IO_APIC_irqs(void)
{
E
Eric W. Biederman 已提交
1473
	int apic_id, pin, idx, irq;
1474
	int notcon = 0;
1475
	struct irq_desc *desc;
Y
Yinghai Lu 已提交
1476
	struct irq_cfg *cfg;
1477
	int node = cpu_to_node(0);
L
Linus Torvalds 已提交
1478 1479 1480

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

E
Eric W. Biederman 已提交
1481
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
	for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
		idx = find_irq_entry(apic_id, pin, mp_INT);
		if (idx == -1) {
			if (!notcon) {
				notcon = 1;
				apic_printk(APIC_VERBOSE,
					KERN_DEBUG " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			} else
				apic_printk(APIC_VERBOSE, " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			continue;
		}
		if (notcon) {
			apic_printk(APIC_VERBOSE,
				" (apicid-pin) not connected\n");
			notcon = 0;
		}
1500

1501
		irq = pin_2_irq(idx, apic_id, pin);
1502

E
Eric W. Biederman 已提交
1503 1504 1505
		if ((apic_id > 0) && (irq > 16))
			continue;

1506 1507 1508 1509 1510 1511 1512
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
				apic->multi_timer_check(apic_id, irq))
			continue;
1513

1514 1515 1516 1517
		desc = irq_to_desc_alloc_node(irq, node);
		if (!desc) {
			printk(KERN_INFO "can not get irq_desc for %d\n", irq);
			continue;
1518
		}
1519 1520
		cfg = desc->chip_data;
		add_pin_to_irq_node(cfg, node, apic_id, pin);
1521 1522 1523 1524
		/*
		 * don't mark it in pin_programmed, so later acpi could
		 * set it correctly when irq < 16
		 */
1525 1526
		setup_IO_APIC_irq(apic_id, pin, irq, desc,
				irq_trigger(idx), irq_polarity(idx));
L
Linus Torvalds 已提交
1527 1528
	}

1529 1530
	if (notcon)
		apic_printk(APIC_VERBOSE,
1531
			" (apicid-pin) not connected\n");
L
Linus Torvalds 已提交
1532 1533
}

Y
Yinghai Lu 已提交
1534 1535 1536 1537 1538 1539 1540 1541
/*
 * for the gsit that is not in first ioapic
 * but could not use acpi_register_gsi()
 * like some special sci in IBM x3330
 */
void setup_IO_APIC_irq_extra(u32 gsi)
{
	int apic_id = 0, pin, idx, irq;
1542
	int node = cpu_to_node(0);
Y
Yinghai Lu 已提交
1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
	struct irq_desc *desc;
	struct irq_cfg *cfg;

	/*
	 * Convert 'gsi' to 'ioapic.pin'.
	 */
	apic_id = mp_find_ioapic(gsi);
	if (apic_id < 0)
		return;

	pin = mp_find_ioapic_pin(apic_id, gsi);
	idx = find_irq_entry(apic_id, pin, mp_INT);
	if (idx == -1)
		return;

	irq = pin_2_irq(idx, apic_id, pin);
#ifdef CONFIG_SPARSE_IRQ
	desc = irq_to_desc(irq);
	if (desc)
		return;
#endif
	desc = irq_to_desc_alloc_node(irq, node);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc for %d\n", irq);
		return;
	}

	cfg = desc->chip_data;
	add_pin_to_irq_node(cfg, node, apic_id, pin);

	if (test_bit(pin, mp_ioapic_routing[apic_id].pin_programmed)) {
		pr_debug("Pin %d-%d already programmed\n",
			 mp_ioapics[apic_id].apicid, pin);
		return;
	}
	set_bit(pin, mp_ioapic_routing[apic_id].pin_programmed);

	setup_IO_APIC_irq(apic_id, pin, irq, desc,
			irq_trigger(idx), irq_polarity(idx));
}

L
Linus Torvalds 已提交
1584
/*
1585
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1586
 */
I
Ingo Molnar 已提交
1587
static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
1588
					int vector)
L
Linus Torvalds 已提交
1589 1590 1591
{
	struct IO_APIC_route_entry entry;

1592 1593 1594
	if (intr_remapping_enabled)
		return;

1595
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1596 1597 1598 1599 1600

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1601
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1602
	entry.mask = 0;			/* don't mask IRQ for edge */
1603
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1604
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1605 1606 1607 1608 1609 1610
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1611
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1612
	 */
1613
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1614 1615 1616 1617

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
I
Ingo Molnar 已提交
1618
	ioapic_write_entry(apic_id, pin, entry);
L
Linus Torvalds 已提交
1619 1620
}

1621 1622

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1623 1624 1625 1626 1627 1628 1629
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1630
	struct irq_cfg *cfg;
1631
	struct irq_desc *desc;
1632
	unsigned int irq;
L
Linus Torvalds 已提交
1633

1634
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1635 1636
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1637
		       mp_ioapics[i].apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1638 1639 1640 1641 1642 1643 1644 1645 1646

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

1647
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1648 1649 1650 1651
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1652 1653
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
1654
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1655

1656
	printk("\n");
1657
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
L
Linus Torvalds 已提交
1658 1659 1660 1661 1662
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1663
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
L
Linus Torvalds 已提交
1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1692
	printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
1693
			  " Stat Dmod Deli Vect:\n");
L
Linus Torvalds 已提交
1694 1695 1696 1697

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1698
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1699

1700 1701 1702 1703
		printk(KERN_DEBUG " %02x %03X ",
			i,
			entry.dest
		);
L
Linus Torvalds 已提交
1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
1718 1719 1720 1721
	for_each_irq_desc(irq, desc) {
		struct irq_pin_list *entry;

		cfg = desc->chip_data;
1722 1723
		if (!cfg)
			continue;
1724
		entry = cfg->irq_2_pin;
1725
		if (!entry)
L
Linus Torvalds 已提交
1726
			continue;
1727
		printk(KERN_DEBUG "IRQ%d ", irq);
1728
		for_each_irq_pin(entry, cfg->irq_2_pin)
L
Linus Torvalds 已提交
1729 1730 1731 1732 1733 1734 1735 1736 1737
			printk("-> %d:%d", entry->apic, entry->pin);
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1738
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1739
{
1740
	int i;
L
Linus Torvalds 已提交
1741

1742 1743 1744 1745 1746 1747
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		printk(KERN_CONT "%08x", apic_read(base + i*0x10));

	printk(KERN_CONT "\n");
L
Linus Torvalds 已提交
1748 1749
}

1750
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1751
{
1752
	unsigned int i, v, ver, maxlvt;
1753
	u64 icr;
L
Linus Torvalds 已提交
1754

1755
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1756
		smp_processor_id(), hard_smp_processor_id());
1757
	v = apic_read(APIC_ID);
1758
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1759 1760 1761
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1762
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1763 1764 1765 1766

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1767
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1768 1769 1770 1771 1772
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1773 1774 1775 1776
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1777 1778 1779 1780 1781 1782 1783 1784 1785
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1786 1787
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1788 1789 1790 1791
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1792 1793 1794 1795
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1796
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1797
	printk(KERN_DEBUG "... APIC TMR field:\n");
1798
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1799
	printk(KERN_DEBUG "... APIC IRR field:\n");
1800
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1801

1802 1803
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1804
			apic_write(APIC_ESR, 0);
1805

L
Linus Torvalds 已提交
1806 1807 1808 1809
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1810
	icr = apic_icr_read();
1811 1812
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
L
Linus Torvalds 已提交
1849 1850 1851
	printk("\n");
}

1852
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1853
{
1854 1855
	int cpu;

1856 1857 1858
	if (!maxcpu)
		return;

1859
	preempt_disable();
1860 1861 1862
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1863
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1864
	}
1865
	preempt_enable();
L
Linus Torvalds 已提交
1866 1867
}

1868
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1869 1870 1871 1872
{
	unsigned int v;
	unsigned long flags;

1873
	if (!legacy_pic->nr_legacy_irqs)
L
Linus Torvalds 已提交
1874 1875 1876 1877
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1878
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1879 1880 1881 1882 1883 1884 1885

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1886 1887
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1888
	v = inb(0xa0) << 8 | inb(0x20);
1889 1890
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1891

1892
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1893 1894 1895 1896 1897 1898 1899

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1918
{
1919 1920 1921
	if (apic_verbosity == APIC_QUIET)
		return 0;

1922
	print_PIC();
1923 1924

	/* don't print out if apic is not there */
1925
	if (!cpu_has_apic && !apic_from_smp_config())
1926 1927
		return 0;

1928
	print_local_APICs(show_lapic);
1929 1930 1931 1932 1933
	print_IO_APIC();

	return 0;
}

1934
fs_initcall(print_ICs);
1935

L
Linus Torvalds 已提交
1936

Y
Yinghai Lu 已提交
1937 1938 1939
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1940
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1941
{
1942
	int i8259_apic, i8259_pin;
1943
	int apic;
1944

1945
	if (!legacy_pic->nr_legacy_irqs)
1946 1947
		return;

1948
	for(apic = 0; apic < nr_ioapics; apic++) {
1949 1950
		int pin;
		/* See if any of the pins is in ExtINT mode */
1951
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1952
			struct IO_APIC_route_entry entry;
1953
			entry = ioapic_read_entry(apic, pin);
1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

2002
	if (!legacy_pic->nr_legacy_irqs)
2003 2004
		return;

2005
	/*
2006
	 * If the i8259 is routed through an IOAPIC
2007
	 * Put that IOAPIC in virtual wire mode
2008
	 * so legacy interrupts can be delivered.
2009 2010 2011 2012 2013
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
	 * IOAPIC RTE aswell as interrupt-remapping table entry).
	 * As this gets called during crash dump, keep this simple for now.
2014
	 */
2015
	if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
2016 2017 2018 2019 2020 2021 2022 2023 2024
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
2025
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
2026
		entry.vector          = 0;
2027
		entry.dest            = read_apic_id();
2028 2029 2030 2031

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
2032
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
2033
	}
2034

2035 2036 2037
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
2038
	if (cpu_has_apic || apic_from_smp_config())
2039 2040
		disconnect_bsp_APIC(!intr_remapping_enabled &&
				ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
2041 2042
}

2043
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2044 2045 2046 2047 2048 2049 2050
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */

2051
void __init setup_ioapic_ids_from_mpc(void)
L
Linus Torvalds 已提交
2052 2053 2054
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
I
Ingo Molnar 已提交
2055
	int apic_id;
L
Linus Torvalds 已提交
2056 2057 2058 2059
	int i;
	unsigned char old_id;
	unsigned long flags;

2060
	if (acpi_ioapic)
2061
		return;
2062 2063 2064 2065
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
2066 2067
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2068
		return;
L
Linus Torvalds 已提交
2069 2070 2071 2072
	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2073
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
2074 2075 2076 2077

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
I
Ingo Molnar 已提交
2078
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
L
Linus Torvalds 已提交
2079 2080

		/* Read the register 0 value */
2081
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2082
		reg_00.raw = io_apic_read(apic_id, 0);
2083
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2084

I
Ingo Molnar 已提交
2085
		old_id = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2086

I
Ingo Molnar 已提交
2087
		if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2088
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
I
Ingo Molnar 已提交
2089
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2090 2091
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
I
Ingo Molnar 已提交
2092
			mp_ioapics[apic_id].apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2093 2094 2095 2096 2097 2098 2099
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2100
		if (apic->check_apicid_used(&phys_id_present_map,
I
Ingo Molnar 已提交
2101
					mp_ioapics[apic_id].apicid)) {
L
Linus Torvalds 已提交
2102
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
I
Ingo Molnar 已提交
2103
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2104 2105 2106 2107 2108 2109 2110 2111
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
I
Ingo Molnar 已提交
2112
			mp_ioapics[apic_id].apicid = i;
L
Linus Torvalds 已提交
2113 2114
		} else {
			physid_mask_t tmp;
2115
			apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
L
Linus Torvalds 已提交
2116 2117
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
I
Ingo Molnar 已提交
2118
					mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2119 2120 2121 2122 2123 2124 2125 2126
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}


		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
I
Ingo Molnar 已提交
2127
		if (old_id != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2128
			for (i = 0; i < mp_irq_entries; i++)
2129 2130
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
I
Ingo Molnar 已提交
2131
						= mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2132 2133 2134 2135

		/*
		 * Read the right value from the MPC table and
		 * write it into the ID register.
2136
		 */
L
Linus Torvalds 已提交
2137 2138
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
I
Ingo Molnar 已提交
2139
			mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2140

I
Ingo Molnar 已提交
2141
		reg_00.bits.ID = mp_ioapics[apic_id].apicid;
2142
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2143
		io_apic_write(apic_id, 0, reg_00.raw);
2144
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2145 2146 2147 2148

		/*
		 * Sanity check
		 */
2149
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2150
		reg_00.raw = io_apic_read(apic_id, 0);
2151
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2152
		if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2153 2154 2155 2156 2157
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2158
#endif
L
Linus Torvalds 已提交
2159

2160
int no_timer_check __initdata;
2161 2162 2163 2164 2165 2166 2167 2168

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2169 2170 2171 2172 2173 2174 2175 2176
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2177
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2178 2179
{
	unsigned long t1 = jiffies;
2180
	unsigned long flags;
L
Linus Torvalds 已提交
2181

2182 2183 2184
	if (no_timer_check)
		return 1;

2185
	local_save_flags(flags);
L
Linus Torvalds 已提交
2186 2187 2188
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2189
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2190 2191 2192 2193 2194 2195 2196 2197

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2198 2199

	/* jiffies wrap? */
2200
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2227

2228
static unsigned int startup_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2229 2230 2231
{
	int was_pending = 0;
	unsigned long flags;
2232
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2233

2234
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2235 2236 2237
	if (irq < legacy_pic->nr_legacy_irqs) {
		legacy_pic->chip->mask(irq);
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2238 2239
			was_pending = 1;
	}
2240
	cfg = irq_cfg(irq);
Y
Yinghai Lu 已提交
2241
	__unmask_IO_APIC_irq(cfg);
2242
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2243 2244 2245 2246

	return was_pending;
}

2247
static int ioapic_retrigger_irq(unsigned int irq)
L
Linus Torvalds 已提交
2248
{
2249 2250 2251 2252

	struct irq_cfg *cfg = irq_cfg(irq);
	unsigned long flags;

2253
	raw_spin_lock_irqsave(&vector_lock, flags);
2254
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2255
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2256 2257 2258

	return 1;
}
2259

2260 2261 2262 2263 2264 2265 2266 2267
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2268

2269
#ifdef CONFIG_SMP
2270
void send_cleanup_vector(struct irq_cfg *cfg)
2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2286
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2287 2288 2289 2290 2291
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

2292
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
		if (!irq_remapped(irq))
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
 * Either sets desc->affinity to a valid value, and returns
2312
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
2313 2314
 * leaves desc->affinity untouched.
 */
2315
unsigned int
2316 2317
set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask,
		  unsigned int *dest_id)
2318 2319 2320 2321 2322
{
	struct irq_cfg *cfg;
	unsigned int irq;

	if (!cpumask_intersects(mask, cpu_online_mask))
2323
		return -1;
2324 2325 2326 2327

	irq = desc->irq;
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
2328
		return -1;
2329 2330 2331

	cpumask_copy(desc->affinity, mask);

2332 2333
	*dest_id = apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
	return 0;
2334 2335
}

2336
static int
2337 2338 2339 2340 2341 2342
set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int dest;
	unsigned int irq;
2343
	int ret = -1;
2344 2345 2346 2347

	irq = desc->irq;
	cfg = desc->chip_data;

2348
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2349 2350
	ret = set_desc_affinity(desc, mask, &dest);
	if (!ret) {
2351 2352 2353 2354
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, cfg);
	}
2355
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2356 2357

	return ret;
2358 2359
}

2360
static int
2361 2362 2363 2364 2365 2366
set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
{
	struct irq_desc *desc;

	desc = irq_to_desc(irq);

2367
	return set_ioapic_affinity_irq_desc(desc, mask);
2368
}
2369

2370
#ifdef CONFIG_INTR_REMAP
2371

2372 2373 2374
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
2375 2376
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2377
 *
2378 2379 2380 2381
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
2382
 */
2383
static int
2384
migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2385
{
2386 2387 2388
	struct irq_cfg *cfg;
	struct irte irte;
	unsigned int dest;
Y
Yinghai Lu 已提交
2389
	unsigned int irq;
2390
	int ret = -1;
2391

2392
	if (!cpumask_intersects(mask, cpu_online_mask))
2393
		return ret;
2394

Y
Yinghai Lu 已提交
2395
	irq = desc->irq;
2396
	if (get_irte(irq, &irte))
2397
		return ret;
2398

Y
Yinghai Lu 已提交
2399 2400
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
2401
		return ret;
2402

2403
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2404 2405 2406 2407 2408 2409 2410 2411 2412

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

2413 2414
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2415

2416
	cpumask_copy(desc->affinity, mask);
2417 2418

	return 0;
2419 2420 2421 2422 2423
}

/*
 * Migrates the IRQ destination in the process context.
 */
2424
static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
R
Rusty Russell 已提交
2425
					    const struct cpumask *mask)
2426
{
2427
	return migrate_ioapic_irq_desc(desc, mask);
Y
Yinghai Lu 已提交
2428
}
2429
static int set_ir_ioapic_affinity_irq(unsigned int irq,
R
Rusty Russell 已提交
2430
				       const struct cpumask *mask)
Y
Yinghai Lu 已提交
2431 2432 2433
{
	struct irq_desc *desc = irq_to_desc(irq);

2434
	return set_ir_ioapic_affinity_irq_desc(desc, mask);
2435
}
2436
#else
2437
static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
2438 2439
						   const struct cpumask *mask)
{
2440
	return 0;
2441
}
2442 2443 2444 2445 2446
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2447

2448 2449 2450 2451 2452 2453 2454
	ack_APIC_irq();
	exit_idle();
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2455
		unsigned int irr;
2456 2457 2458 2459
		struct irq_desc *desc;
		struct irq_cfg *cfg;
		irq = __get_cpu_var(vector_irq)[vector];

2460 2461 2462
		if (irq == -1)
			continue;

2463 2464 2465 2466 2467
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2468
		raw_spin_lock(&desc->lock);
2469

2470 2471 2472 2473 2474 2475 2476
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2477
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2478 2479
			goto unlock;

2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
2492 2493
		__get_cpu_var(vector_irq)[vector] = -1;
unlock:
2494
		raw_spin_unlock(&desc->lock);
2495 2496 2497 2498 2499
	}

	irq_exit();
}

2500
static void __irq_complete_move(struct irq_desc **descp, unsigned vector)
2501
{
Y
Yinghai Lu 已提交
2502 2503
	struct irq_desc *desc = *descp;
	struct irq_cfg *cfg = desc->chip_data;
2504
	unsigned me;
2505

2506
	if (likely(!cfg->move_in_progress))
2507 2508 2509
		return;

	me = smp_processor_id();
2510

2511
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2512
		send_cleanup_vector(cfg);
2513
}
2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524

static void irq_complete_move(struct irq_desc **descp)
{
	__irq_complete_move(descp, ~get_irq_regs()->orig_ax);
}

void irq_force_complete_move(int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);
	struct irq_cfg *cfg = desc->chip_data;

2525 2526 2527
	if (!cfg)
		return;

2528 2529
	__irq_complete_move(&desc, cfg->vector);
}
2530
#else
Y
Yinghai Lu 已提交
2531
static inline void irq_complete_move(struct irq_desc **descp) {}
2532
#endif
Y
Yinghai Lu 已提交
2533

2534 2535
static void ack_apic_edge(unsigned int irq)
{
Y
Yinghai Lu 已提交
2536 2537 2538
	struct irq_desc *desc = irq_to_desc(irq);

	irq_complete_move(&desc);
2539 2540 2541 2542
	move_native_irq(irq);
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2543 2544
atomic_t irq_mis_count;

2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
*/
2561 2562 2563 2564 2565
static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;

	for_each_irq_pin(entry, cfg->irq_2_pin) {
2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
		if (mp_ioapics[entry->apic].apicver >= 0x20) {
			/*
			 * Intr-remapping uses pin number as the virtual vector
			 * in the RTE. Actual vector is programmed in
			 * intr-remapping table entry. Hence for the io-apic
			 * EOI we use the pin number.
			 */
			if (irq_remapped(irq))
				io_apic_eoi(entry->apic, entry->pin);
			else
				io_apic_eoi(entry->apic, cfg->vector);
		} else {
			__mask_and_edge_IO_APIC_irq(entry);
			__unmask_and_level_IO_APIC_irq(entry);
		}
2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592
	}
}

static void eoi_ioapic_irq(struct irq_desc *desc)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int irq;

	irq = desc->irq;
	cfg = desc->chip_data;

2593
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2594
	__eoi_ioapic_irq(irq, cfg);
2595
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2596 2597
}

2598 2599
static void ack_apic_level(unsigned int irq)
{
Y
Yinghai Lu 已提交
2600
	struct irq_desc *desc = irq_to_desc(irq);
Y
Yinghai Lu 已提交
2601 2602
	unsigned long v;
	int i;
Y
Yinghai Lu 已提交
2603
	struct irq_cfg *cfg;
2604
	int do_unmask_irq = 0;
2605

Y
Yinghai Lu 已提交
2606
	irq_complete_move(&desc);
2607
#ifdef CONFIG_GENERIC_PENDING_IRQ
2608
	/* If we are moving the irq we need to mask it */
Y
Yinghai Lu 已提交
2609
	if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
2610
		do_unmask_irq = 1;
Y
Yinghai Lu 已提交
2611
		mask_IO_APIC_irq_desc(desc);
2612
	}
2613 2614
#endif

Y
Yinghai Lu 已提交
2615
	/*
2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2646
	 */
Y
Yinghai Lu 已提交
2647 2648
	cfg = desc->chip_data;
	i = cfg->vector;
Y
Yinghai Lu 已提交
2649 2650
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2651 2652 2653 2654 2655 2656
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2657 2658 2659 2660 2661 2662 2663
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2664 2665 2666
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

2667
		eoi_ioapic_irq(desc);
2668 2669
	}

2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697
	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2698 2699
		cfg = desc->chip_data;
		if (!io_apic_level_ack_pending(cfg))
2700
			move_masked_irq(irq);
Y
Yinghai Lu 已提交
2701
		unmask_IO_APIC_irq_desc(desc);
2702
	}
Y
Yinghai Lu 已提交
2703
}
2704

2705 2706 2707
#ifdef CONFIG_INTR_REMAP
static void ir_ack_apic_edge(unsigned int irq)
{
2708
	ack_APIC_irq();
2709 2710 2711 2712
}

static void ir_ack_apic_level(unsigned int irq)
{
2713 2714 2715 2716
	struct irq_desc *desc = irq_to_desc(irq);

	ack_APIC_irq();
	eoi_ioapic_irq(desc);
2717 2718 2719
}
#endif /* CONFIG_INTR_REMAP */

2720
static struct irq_chip ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2721 2722 2723 2724 2725 2726
	.name		= "IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
	.ack		= ack_apic_edge,
	.eoi		= ack_apic_level,
2727
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2728
	.set_affinity	= set_ioapic_affinity_irq,
2729
#endif
2730
	.retrigger	= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2731 2732
};

2733
static struct irq_chip ir_ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2734 2735 2736 2737
	.name		= "IR-IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
2738
#ifdef CONFIG_INTR_REMAP
2739 2740
	.ack		= ir_ack_apic_edge,
	.eoi		= ir_ack_apic_level,
2741
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2742
	.set_affinity	= set_ir_ioapic_affinity_irq,
2743
#endif
2744 2745 2746
#endif
	.retrigger	= ioapic_retrigger_irq,
};
L
Linus Torvalds 已提交
2747 2748 2749 2750

static inline void init_IO_APIC_traps(void)
{
	int irq;
2751
	struct irq_desc *desc;
2752
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
2765 2766 2767
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2768 2769 2770 2771 2772
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2773 2774
			if (irq < legacy_pic->nr_legacy_irqs)
				legacy_pic->make_irq(irq);
2775
			else
L
Linus Torvalds 已提交
2776
				/* Strange. Oh, well.. */
2777
				desc->chip = &no_irq_chip;
L
Linus Torvalds 已提交
2778 2779 2780 2781
		}
	}
}

2782 2783 2784
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2785

2786
static void mask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2787 2788 2789 2790
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2791
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2792 2793
}

2794
static void unmask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2795
{
2796
	unsigned long v;
L
Linus Torvalds 已提交
2797

2798
	v = apic_read(APIC_LVT0);
2799
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2800
}
L
Linus Torvalds 已提交
2801

Y
Yinghai Lu 已提交
2802
static void ack_lapic_irq(unsigned int irq)
2803 2804 2805 2806
{
	ack_APIC_irq();
}

2807
static struct irq_chip lapic_chip __read_mostly = {
2808
	.name		= "local-APIC",
2809 2810
	.mask		= mask_lapic_irq,
	.unmask		= unmask_lapic_irq,
2811
	.ack		= ack_lapic_irq,
L
Linus Torvalds 已提交
2812 2813
};

Y
Yinghai Lu 已提交
2814
static void lapic_register_intr(int irq, struct irq_desc *desc)
2815
{
2816
	desc->status &= ~IRQ_LEVEL;
2817 2818 2819 2820
	set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
				      "edge");
}

2821
static void __init setup_nmi(void)
L
Linus Torvalds 已提交
2822 2823
{
	/*
2824
	 * Dirty trick to enable the NMI watchdog ...
L
Linus Torvalds 已提交
2825 2826 2827 2828 2829 2830
	 * We put the 8259A master into AEOI mode and
	 * unmask on all local APICs LVT0 as NMI.
	 *
	 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
	 * is from Maciej W. Rozycki - so we do not have to EOI from
	 * the NMI handler or the timer interrupt.
2831
	 */
L
Linus Torvalds 已提交
2832 2833
	apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");

2834
	enable_NMI_through_LVT0();
L
Linus Torvalds 已提交
2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845

	apic_printk(APIC_VERBOSE, " done.\n");
}

/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2846
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2847
{
2848
	int apic, pin, i;
L
Linus Torvalds 已提交
2849 2850 2851
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2852
	pin  = find_isa_irq_pin(8, mp_INT);
2853 2854 2855 2856
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2857
	apic = find_isa_irq_apic(8, mp_INT);
2858 2859
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2860
		return;
2861
	}
L
Linus Torvalds 已提交
2862

2863
	entry0 = ioapic_read_entry(apic, pin);
2864
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2865 2866 2867 2868 2869

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2870
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2871 2872 2873 2874 2875
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2876
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2893
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2894

2895
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2896 2897
}

Y
Yinghai Lu 已提交
2898
static int disable_timer_pin_1 __initdata;
2899
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2900
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2901 2902 2903 2904
{
	disable_timer_pin_1 = 1;
	return 0;
}
2905
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2906 2907 2908

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2909 2910 2911 2912 2913
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2914 2915
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2916
 */
2917
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2918
{
Y
Yinghai Lu 已提交
2919 2920
	struct irq_desc *desc = irq_to_desc(0);
	struct irq_cfg *cfg = desc->chip_data;
2921
	int node = cpu_to_node(0);
2922
	int apic1, pin1, apic2, pin2;
2923
	unsigned long flags;
2924
	int no_pin1 = 0;
2925 2926

	local_irq_save(flags);
2927

L
Linus Torvalds 已提交
2928 2929 2930
	/*
	 * get/set the timer IRQ vector:
	 */
2931
	legacy_pic->chip->mask(0);
2932
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2933 2934

	/*
2935 2936 2937 2938 2939 2940 2941
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2942
	 */
2943
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2944
	legacy_pic->init(1);
2945
#ifdef CONFIG_X86_32
Y
Yinghai Lu 已提交
2946 2947 2948 2949 2950 2951 2952
	{
		unsigned int ver;

		ver = apic_read(APIC_LVR);
		ver = GET_APIC_VERSION(ver);
		timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
	}
2953
#endif
L
Linus Torvalds 已提交
2954

2955 2956 2957 2958
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2959

2960 2961
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2962
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2963

2964 2965 2966 2967 2968 2969 2970 2971
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2972 2973
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
2974 2975 2976 2977 2978 2979 2980 2981
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2982 2983 2984 2985
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2986
		if (no_pin1) {
2987
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2988
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2989 2990 2991 2992 2993 2994 2995 2996 2997 2998
		} else {
			/* for edge trigger, setup_IO_APIC_irq already
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
				unmask_IO_APIC_irq_desc(desc);
2999
		}
L
Linus Torvalds 已提交
3000 3001 3002
		if (timer_irq_works()) {
			if (nmi_watchdog == NMI_IO_APIC) {
				setup_nmi();
3003
				legacy_pic->chip->unmask(0);
L
Linus Torvalds 已提交
3004
			}
3005 3006
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
3007
			goto out;
L
Linus Torvalds 已提交
3008
		}
3009 3010
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
3011
		local_irq_disable();
3012
		clear_IO_APIC_pin(apic1, pin1);
3013
		if (!no_pin1)
3014 3015
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
3016

3017 3018 3019 3020
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
3021 3022 3023
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
3024
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
3025
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
3026
		legacy_pic->chip->unmask(0);
L
Linus Torvalds 已提交
3027
		if (timer_irq_works()) {
3028
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
3029
			timer_through_8259 = 1;
L
Linus Torvalds 已提交
3030
			if (nmi_watchdog == NMI_IO_APIC) {
3031
				legacy_pic->chip->mask(0);
L
Linus Torvalds 已提交
3032
				setup_nmi();
3033
				legacy_pic->chip->unmask(0);
L
Linus Torvalds 已提交
3034
			}
3035
			goto out;
L
Linus Torvalds 已提交
3036 3037 3038 3039
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
3040
		local_irq_disable();
3041
		legacy_pic->chip->mask(0);
3042
		clear_IO_APIC_pin(apic2, pin2);
3043
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
3044 3045 3046
	}

	if (nmi_watchdog == NMI_IO_APIC) {
3047 3048
		apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
			    "through the IO-APIC - disabling NMI Watchdog!\n");
3049
		nmi_watchdog = NMI_NONE;
L
Linus Torvalds 已提交
3050
	}
3051
#ifdef CONFIG_X86_32
3052
	timer_ack = 0;
3053
#endif
L
Linus Torvalds 已提交
3054

3055 3056
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
3057

Y
Yinghai Lu 已提交
3058
	lapic_register_intr(0, desc);
3059
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
3060
	legacy_pic->chip->unmask(0);
L
Linus Torvalds 已提交
3061 3062

	if (timer_irq_works()) {
3063
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3064
		goto out;
L
Linus Torvalds 已提交
3065
	}
Y
Yinghai Lu 已提交
3066
	local_irq_disable();
3067
	legacy_pic->chip->mask(0);
3068
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
3069
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
3070

3071 3072
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
3073

3074 3075
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
3076
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
3077 3078 3079 3080

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
3081
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3082
		goto out;
L
Linus Torvalds 已提交
3083
	}
Y
Yinghai Lu 已提交
3084
	local_irq_disable();
3085
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
3086
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
3087
		"report.  Then try booting with the 'noapic' option.\n");
3088 3089
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
3090 3091 3092
}

/*
3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
3108
 */
3109
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
3110 3111 3112

void __init setup_IO_APIC(void)
{
3113 3114 3115 3116

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
3117
	io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
3118

3119
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
3120
	/*
3121 3122
         * Set up IO-APIC IRQ routing.
         */
3123 3124
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
3125 3126 3127
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
3128
	if (legacy_pic->nr_legacy_irqs)
3129
		check_timer();
L
Linus Torvalds 已提交
3130 3131 3132
}

/*
3133 3134
 *      Called after all the initialization is done. If we didnt find any
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
3135
 */
3136

L
Linus Torvalds 已提交
3137 3138
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
3139 3140 3141
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3142 3143 3144 3145 3146 3147 3148 3149
}

late_initcall(io_apic_bug_finalize);

struct sysfs_ioapic_data {
	struct sys_device dev;
	struct IO_APIC_route_entry entry[0];
};
3150
static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
3151

3152
static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
3153 3154 3155 3156
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	int i;
3157

L
Linus Torvalds 已提交
3158 3159
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;
3160 3161
	for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
		*entry = ioapic_read_entry(dev->id, i);
L
Linus Torvalds 已提交
3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172

	return 0;
}

static int ioapic_resume(struct sys_device *dev)
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
3173

L
Linus Torvalds 已提交
3174 3175 3176
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;

3177
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3178
	reg_00.raw = io_apic_read(dev->id, 0);
3179 3180
	if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
		reg_00.bits.ID = mp_ioapics[dev->id].apicid;
L
Linus Torvalds 已提交
3181 3182
		io_apic_write(dev->id, 0, reg_00.raw);
	}
3183
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3184
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
3185
		ioapic_write_entry(dev->id, i, entry[i]);
L
Linus Torvalds 已提交
3186 3187 3188 3189 3190

	return 0;
}

static struct sysdev_class ioapic_sysdev_class = {
3191
	.name = "ioapic",
L
Linus Torvalds 已提交
3192 3193 3194 3195 3196 3197
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

static int __init ioapic_init_sysfs(void)
{
3198 3199
	struct sys_device * dev;
	int i, size, error;
L
Linus Torvalds 已提交
3200 3201 3202 3203 3204

	error = sysdev_class_register(&ioapic_sysdev_class);
	if (error)
		return error;

3205
	for (i = 0; i < nr_ioapics; i++ ) {
3206
		size = sizeof(struct sys_device) + nr_ioapic_registers[i]
L
Linus Torvalds 已提交
3207
			* sizeof(struct IO_APIC_route_entry);
3208
		mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
3209 3210 3211 3212 3213
		if (!mp_ioapic_data[i]) {
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
		dev = &mp_ioapic_data[i]->dev;
3214
		dev->id = i;
L
Linus Torvalds 已提交
3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229
		dev->cls = &ioapic_sysdev_class;
		error = sysdev_register(dev);
		if (error) {
			kfree(mp_ioapic_data[i]);
			mp_ioapic_data[i] = NULL;
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
	}

	return 0;
}

device_initcall(ioapic_init_sysfs);

3230
/*
3231
 * Dynamic irq allocate and deallocation
3232
 */
3233
unsigned int create_irq_nr(unsigned int irq_want, int node)
3234
{
3235
	/* Allocate an unused irq */
3236 3237
	unsigned int irq;
	unsigned int new;
3238
	unsigned long flags;
3239 3240
	struct irq_cfg *cfg_new = NULL;
	struct irq_desc *desc_new = NULL;
Y
Yinghai Lu 已提交
3241 3242

	irq = 0;
3243 3244 3245
	if (irq_want < nr_irqs_gsi)
		irq_want = nr_irqs_gsi;

3246
	raw_spin_lock_irqsave(&vector_lock, flags);
3247
	for (new = irq_want; new < nr_irqs; new++) {
3248
		desc_new = irq_to_desc_alloc_node(new, node);
3249 3250
		if (!desc_new) {
			printk(KERN_INFO "can not get irq_desc for %d\n", new);
3251
			continue;
3252 3253 3254 3255
		}
		cfg_new = desc_new->chip_data;

		if (cfg_new->vector != 0)
3256
			continue;
3257

3258
		desc_new = move_irq_desc(desc_new, node);
3259
		cfg_new = desc_new->chip_data;
3260

3261
		if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
3262 3263 3264
			irq = new;
		break;
	}
3265
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3266

3267 3268
	if (irq > 0)
		dynamic_irq_init_keep_chip_data(irq);
3269 3270 3271 3272

	return irq;
}

Y
Yinghai Lu 已提交
3273 3274
int create_irq(void)
{
3275
	int node = cpu_to_node(0);
3276
	unsigned int irq_want;
3277 3278
	int irq;

3279
	irq_want = nr_irqs_gsi;
3280
	irq = create_irq_nr(irq_want, node);
3281 3282 3283 3284 3285

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3286 3287
}

3288 3289 3290 3291
void destroy_irq(unsigned int irq)
{
	unsigned long flags;

3292
	dynamic_irq_cleanup_keep_chip_data(irq);
3293

3294
	free_irte(irq);
3295
	raw_spin_lock_irqsave(&vector_lock, flags);
3296
	__clear_irq_vector(irq, get_irq_chip_data(irq));
3297
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3298 3299
}

3300
/*
S
Simon Arlott 已提交
3301
 * MSI message composition
3302 3303
 */
#ifdef CONFIG_PCI_MSI
3304 3305
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
3306
{
3307 3308
	struct irq_cfg *cfg;
	int err;
3309 3310
	unsigned dest;

J
Jan Beulich 已提交
3311 3312 3313
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3314
	cfg = irq_cfg(irq);
3315
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3316 3317
	if (err)
		return err;
3318

3319
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3320

3321 3322 3323 3324 3325 3326 3327 3328
	if (irq_remapped(irq)) {
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

3329
		prepare_irte(&irte, cfg->vector, dest);
3330

3331
		/* Set source-id of interrupt request */
3332 3333 3334 3335
		if (pdev)
			set_msi_sid(&irte, pdev);
		else
			set_hpet_sid(&irte, hpet_id);
3336

3337 3338 3339 3340 3341 3342 3343 3344
		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
3345
	} else {
3346 3347 3348 3349 3350 3351
		if (x2apic_enabled())
			msg->address_hi = MSI_ADDR_BASE_HI |
					  MSI_ADDR_EXT_DEST_ID(dest);
		else
			msg->address_hi = MSI_ADDR_BASE_HI;

3352 3353
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3354
			((apic->irq_dest_mode == 0) ?
3355 3356
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3357
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3358 3359 3360
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3361

3362 3363 3364
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3365
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3366 3367 3368 3369
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3370
	return err;
3371 3372
}

3373
#ifdef CONFIG_SMP
3374
static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3375
{
Y
Yinghai Lu 已提交
3376
	struct irq_desc *desc = irq_to_desc(irq);
3377
	struct irq_cfg *cfg;
3378 3379 3380
	struct msi_msg msg;
	unsigned int dest;

3381
	if (set_desc_affinity(desc, mask, &dest))
3382
		return -1;
3383

Y
Yinghai Lu 已提交
3384
	cfg = desc->chip_data;
3385

3386
	__get_cached_msi_msg(desc->irq_data.msi_desc, &msg);
3387 3388

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3389
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3390 3391 3392
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3393
	__write_msi_msg(desc->irq_data.msi_desc, &msg);
3394 3395

	return 0;
3396
}
3397 3398 3399 3400 3401
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3402
static int
3403
ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3404
{
Y
Yinghai Lu 已提交
3405
	struct irq_desc *desc = irq_to_desc(irq);
3406
	struct irq_cfg *cfg = desc->chip_data;
3407 3408 3409 3410
	unsigned int dest;
	struct irte irte;

	if (get_irte(irq, &irte))
3411
		return -1;
3412

3413
	if (set_desc_affinity(desc, mask, &dest))
3414
		return -1;
3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
3429 3430
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
3431 3432

	return 0;
3433
}
Y
Yinghai Lu 已提交
3434

3435
#endif
3436
#endif /* CONFIG_SMP */
3437

3438 3439 3440 3441 3442 3443
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
	.name		= "PCI-MSI",
3444 3445
	.irq_unmask	= unmask_msi_irq,
	.irq_mask	= mask_msi_irq,
3446
	.ack		= ack_apic_edge,
3447 3448 3449 3450
#ifdef CONFIG_SMP
	.set_affinity	= set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
3451 3452
};

3453 3454
static struct irq_chip msi_ir_chip = {
	.name		= "IR-PCI-MSI",
3455 3456
	.irq_unmask	= unmask_msi_irq,
	.irq_mask	= mask_msi_irq,
3457
#ifdef CONFIG_INTR_REMAP
3458
	.ack		= ir_ack_apic_edge,
3459 3460
#ifdef CONFIG_SMP
	.set_affinity	= ir_set_msi_irq_affinity,
3461
#endif
3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486
#endif
	.retrigger	= ioapic_retrigger_irq,
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3487
		       pci_name(dev));
3488 3489 3490 3491
		return -ENOSPC;
	}
	return index;
}
3492

Y
Yinghai Lu 已提交
3493
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3494 3495 3496 3497
{
	int ret;
	struct msi_msg msg;

3498
	ret = msi_compose_msg(dev, irq, &msg, -1);
3499 3500 3501
	if (ret < 0)
		return ret;

Y
Yinghai Lu 已提交
3502
	set_irq_msi(irq, msidesc);
3503 3504
	write_msi_msg(irq, &msg);

3505 3506 3507 3508 3509 3510 3511 3512 3513
	if (irq_remapped(irq)) {
		struct irq_desc *desc = irq_to_desc(irq);
		/*
		 * irq migration in process context
		 */
		desc->status |= IRQ_MOVE_PCNTXT;
		set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
	} else
		set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
3514

Y
Yinghai Lu 已提交
3515 3516
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3517 3518 3519
	return 0;
}

3520 3521
int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
{
3522 3523
	unsigned int irq;
	int ret, sub_handle;
3524
	struct msi_desc *msidesc;
3525
	unsigned int irq_want;
3526
	struct intel_iommu *iommu = NULL;
3527
	int index = 0;
3528
	int node;
3529

3530 3531 3532 3533
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3534
	node = dev_to_node(&dev->dev);
3535
	irq_want = nr_irqs_gsi;
3536
	sub_handle = 0;
3537
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3538
		irq = create_irq_nr(irq_want, node);
3539 3540
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3541
		irq_want = irq + 1;
3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
3569
		ret = setup_msi_irq(dev, msidesc, irq);
3570 3571 3572 3573 3574
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3575 3576

error:
3577 3578
	destroy_irq(irq);
	return ret;
3579 3580
}

3581 3582
void arch_teardown_msi_irq(unsigned int irq)
{
3583
	destroy_irq(irq);
3584 3585
}

3586
#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
3587
#ifdef CONFIG_SMP
3588
static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3589
{
Y
Yinghai Lu 已提交
3590
	struct irq_desc *desc = irq_to_desc(irq);
3591 3592 3593 3594
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3595
	if (set_desc_affinity(desc, mask, &dest))
3596
		return -1;
3597

Y
Yinghai Lu 已提交
3598
	cfg = desc->chip_data;
3599 3600 3601 3602 3603 3604 3605 3606 3607

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	dmar_msi_write(irq, &msg);
3608 3609

	return 0;
3610
}
Y
Yinghai Lu 已提交
3611

3612 3613
#endif /* CONFIG_SMP */

3614
static struct irq_chip dmar_msi_type = {
3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628
	.name = "DMAR_MSI",
	.unmask = dmar_msi_unmask,
	.mask = dmar_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = dmar_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3629

3630
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3631 3632 3633 3634 3635 3636 3637 3638 3639
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
		"edge");
	return 0;
}
#endif

3640 3641 3642
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3643
static int hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3644
{
Y
Yinghai Lu 已提交
3645
	struct irq_desc *desc = irq_to_desc(irq);
3646 3647 3648 3649
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3650
	if (set_desc_affinity(desc, mask, &dest))
3651
		return -1;
3652

Y
Yinghai Lu 已提交
3653
	cfg = desc->chip_data;
3654 3655 3656 3657 3658 3659 3660 3661 3662

	hpet_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	hpet_msi_write(irq, &msg);
3663 3664

	return 0;
3665
}
Y
Yinghai Lu 已提交
3666

3667 3668
#endif /* CONFIG_SMP */

3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681
static struct irq_chip ir_hpet_msi_type = {
	.name = "IR-HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
#ifdef CONFIG_INTR_REMAP
	.ack = ir_ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = ir_set_msi_irq_affinity,
#endif
#endif
	.retrigger = ioapic_retrigger_irq,
};

3682
static struct irq_chip hpet_msi_type = {
3683 3684 3685 3686 3687 3688 3689 3690 3691 3692
	.name = "HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = hpet_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

3693
int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
3694 3695 3696
{
	int ret;
	struct msi_msg msg;
3697
	struct irq_desc *desc = irq_to_desc(irq);
3698

3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711
	if (intr_remapping_enabled) {
		struct intel_iommu *iommu = map_hpet_to_ir(id);
		int index;

		if (!iommu)
			return -1;

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
			return -1;
	}

	ret = msi_compose_msg(NULL, irq, &msg, id);
3712 3713 3714 3715
	if (ret < 0)
		return ret;

	hpet_msi_write(irq, &msg);
3716
	desc->status |= IRQ_MOVE_PCNTXT;
3717 3718 3719 3720 3721 3722
	if (irq_remapped(irq))
		set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
					      handle_edge_irq, "edge");
	else
		set_irq_chip_and_handler_name(irq, &hpet_msi_type,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3723

3724 3725 3726 3727
	return 0;
}
#endif

3728
#endif /* CONFIG_PCI_MSI */
3729 3730 3731 3732 3733 3734 3735
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3736
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3737
{
3738 3739
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3740

3741
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3742
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3743

3744
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3745
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3746

3747
	write_ht_irq_msg(irq, &msg);
3748 3749
}

3750
static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
3751
{
Y
Yinghai Lu 已提交
3752
	struct irq_desc *desc = irq_to_desc(irq);
3753
	struct irq_cfg *cfg;
3754 3755
	unsigned int dest;

3756
	if (set_desc_affinity(desc, mask, &dest))
3757
		return -1;
3758

Y
Yinghai Lu 已提交
3759
	cfg = desc->chip_data;
3760

3761
	target_ht_irq(irq, dest, cfg->vector);
3762 3763

	return 0;
3764
}
Y
Yinghai Lu 已提交
3765

3766 3767
#endif

3768
static struct irq_chip ht_irq_chip = {
3769 3770 3771
	.name		= "PCI-HT",
	.mask		= mask_ht_irq,
	.unmask		= unmask_ht_irq,
3772
	.ack		= ack_apic_edge,
3773 3774 3775 3776 3777 3778 3779 3780
#ifdef CONFIG_SMP
	.set_affinity	= set_ht_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3781 3782
	struct irq_cfg *cfg;
	int err;
3783

J
Jan Beulich 已提交
3784 3785 3786
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3787
	cfg = irq_cfg(irq);
3788
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3789
	if (!err) {
3790
		struct ht_irq_msg msg;
3791 3792
		unsigned dest;

3793 3794
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3795

3796
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3797

3798 3799
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3800
			HT_IRQ_LOW_DEST_ID(dest) |
3801
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3802
			((apic->irq_dest_mode == 0) ?
3803 3804 3805
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3806
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3807 3808 3809 3810
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3811
		write_ht_irq_msg(irq, &msg);
3812

3813 3814
		set_irq_chip_and_handler_name(irq, &ht_irq_chip,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3815 3816

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3817
	}
3818
	return err;
3819 3820 3821
}
#endif /* CONFIG_HT_IRQ */

3822 3823 3824 3825 3826
int __init io_apic_get_redir_entries (int ioapic)
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3827
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3828
	reg_01.raw = io_apic_read(ioapic, 1);
3829
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3830

3831 3832 3833 3834 3835
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3836 3837
}

3838
void __init probe_nr_irqs_gsi(void)
3839
{
3840
	int nr;
3841

3842
	nr = gsi_top + NR_IRQS_LEGACY;
3843
	if (nr > nr_irqs_gsi)
3844
		nr_irqs_gsi = nr;
3845 3846

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3847 3848
}

Y
Yinghai Lu 已提交
3849 3850 3851 3852 3853
#ifdef CONFIG_SPARSE_IRQ
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3854 3855
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3856

Y
Yinghai Lu 已提交
3857 3858 3859 3860 3861 3862 3863 3864
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3865 3866
		nr_irqs = nr;

3867
	return NR_IRQS_LEGACY;
Y
Yinghai Lu 已提交
3868 3869 3870
}
#endif

3871 3872
static int __io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3873 3874 3875 3876
{
	struct irq_desc *desc;
	struct irq_cfg *cfg;
	int node;
3877 3878
	int ioapic, pin;
	int trigger, polarity;
3879

3880
	ioapic = irq_attr->ioapic;
3881 3882 3883 3884 3885 3886 3887 3888 3889
	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
			ioapic);
		return -EINVAL;
	}

	if (dev)
		node = dev_to_node(dev);
	else
3890
		node = cpu_to_node(0);
3891 3892 3893 3894 3895 3896 3897

	desc = irq_to_desc_alloc_node(irq, node);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc %d\n", irq);
		return 0;
	}

3898 3899 3900 3901
	pin = irq_attr->ioapic_pin;
	trigger = irq_attr->trigger;
	polarity = irq_attr->polarity;

3902 3903 3904
	/*
	 * IRQs < 16 are already in the irq_2_pin[] map
	 */
3905
	if (irq >= legacy_pic->nr_legacy_irqs) {
3906
		cfg = desc->chip_data;
3907 3908 3909 3910 3911
		if (add_pin_to_irq_node_nopanic(cfg, node, ioapic, pin)) {
			printk(KERN_INFO "can not add pin %d for irq %d\n",
				pin, irq);
			return 0;
		}
3912 3913
	}

3914
	setup_IO_APIC_irq(ioapic, pin, irq, desc, trigger, polarity);
3915 3916 3917 3918

	return 0;
}

3919 3920
int io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3921
{
3922
	int ioapic, pin;
3923 3924 3925 3926 3927
	/*
	 * Avoid pin reprogramming.  PRTs typically include entries
	 * with redundant pin->gsi mappings (but unique PCI devices);
	 * we only program the IOAPIC on the first.
	 */
3928 3929
	ioapic = irq_attr->ioapic;
	pin = irq_attr->ioapic_pin;
3930 3931 3932 3933 3934 3935 3936
	if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
		pr_debug("Pin %d-%d already programmed\n",
			 mp_ioapics[ioapic].apicid, pin);
		return 0;
	}
	set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);

3937
	return __io_apic_set_pci_routing(dev, irq, irq_attr);
3938 3939
}

3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950
u8 __init io_apic_unique_id(u8 id)
{
#ifdef CONFIG_X86_32
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
#else
	int i;
	DECLARE_BITMAP(used, 256);
L
Linus Torvalds 已提交
3951

3952 3953 3954 3955 3956 3957 3958 3959 3960 3961
	bitmap_zero(used, 256);
	for (i = 0; i < nr_ioapics; i++) {
		struct mpc_ioapic *ia = &mp_ioapics[i];
		__set_bit(ia->apicid, used);
	}
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
#endif
}
L
Linus Torvalds 已提交
3962

3963
#ifdef CONFIG_X86_32
3964
int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3965 3966 3967 3968 3969 3970 3971 3972
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3973 3974
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3975
	 * supports up to 16 on one shared APIC bus.
3976
	 *
L
Linus Torvalds 已提交
3977 3978 3979 3980 3981
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3982
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3983

3984
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3985
	reg_00.raw = io_apic_read(ioapic, 0);
3986
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3987 3988 3989 3990 3991 3992 3993 3994

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3995
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3996 3997
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3998
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3999 4000

		for (i = 0; i < get_physical_broadcast(); i++) {
4001
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
4002 4003 4004 4005 4006 4007 4008 4009 4010 4011
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
4012
	}
L
Linus Torvalds 已提交
4013

4014
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
4015 4016 4017 4018 4019
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

4020
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4021 4022
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
4023
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4024 4025

		/* Sanity check */
4026 4027 4028 4029
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
4030 4031 4032 4033 4034 4035 4036
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
4037
#endif
L
Linus Torvalds 已提交
4038

4039
int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
4040 4041 4042 4043
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

4044
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4045
	reg_01.raw = io_apic_read(ioapic, 1);
4046
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4047 4048 4049 4050

	return reg_01.bits.version;
}

4051
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
4052
{
4053
	int ioapic, pin, idx;
4054 4055 4056 4057

	if (skip_ioapic_setup)
		return -1;

4058 4059
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
4060 4061
		return -1;

4062 4063 4064 4065 4066 4067
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
4068 4069
		return -1;

4070 4071
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
4072 4073 4074
	return 0;
}

4075 4076 4077
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
4078
 * so mask in all cases should simply be apic->target_cpus()
4079 4080 4081 4082
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
4083
	int pin, ioapic, irq, irq_entry;
4084
	struct irq_desc *desc;
4085
	const struct cpumask *mask;
4086 4087 4088 4089

	if (skip_ioapic_setup == 1)
		return;

E
Eric W. Biederman 已提交
4090
	for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
4091 4092 4093 4094 4095
	for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
4096

E
Eric W. Biederman 已提交
4097 4098 4099
		if ((ioapic > 0) && (irq > 16))
			continue;

4100
		desc = irq_to_desc(irq);
4101

4102 4103 4104 4105 4106 4107 4108 4109
		/*
		 * Honour affinities which have been set in early boot
		 */
		if (desc->status &
		    (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
			mask = desc->affinity;
		else
			mask = apic->target_cpus();
4110

4111 4112 4113 4114
		if (intr_remapping_enabled)
			set_ir_ioapic_affinity_irq_desc(desc, mask);
		else
			set_ioapic_affinity_irq_desc(desc, mask);
4115
	}
4116

4117 4118 4119
}
#endif

4120 4121 4122 4123
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

4124
static struct resource * __init ioapic_setup_resources(int nr_ioapics)
4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

4140
	mem += sizeof(struct resource) * nr_ioapics;
4141

4142 4143 4144
	for (i = 0; i < nr_ioapics; i++) {
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
4145
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
4146
		mem += IOAPIC_RESOURCE_NAME_SIZE;
4147 4148 4149 4150 4151 4152 4153
	}

	ioapic_resources = res;

	return res;
}

4154 4155 4156
void __init ioapic_init_mappings(void)
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
4157
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
4158
	int i;
4159

4160
	ioapic_res = ioapic_setup_resources(nr_ioapics);
4161 4162
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
4163
			ioapic_phys = mp_ioapics[i].apicaddr;
4164
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
4165 4166 4167 4168 4169 4170 4171 4172 4173
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
4174
#endif
4175
		} else {
4176
#ifdef CONFIG_X86_32
4177
fake_ioapic_page:
4178
#endif
4179
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
4180 4181 4182
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
4183 4184 4185
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
4186
		idx++;
4187

4188
		ioapic_res->start = ioapic_phys;
4189
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
4190
		ioapic_res++;
4191 4192 4193
	}
}

4194
void __init ioapic_insert_resources(void)
4195 4196 4197 4198 4199
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
4200
		if (nr_ioapics > 0)
4201 4202
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
4203
		return;
4204 4205 4206 4207 4208 4209 4210
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}
}
4211

4212
int mp_find_ioapic(u32 gsi)
4213 4214 4215 4216 4217 4218 4219 4220 4221
{
	int i = 0;

	/* Find the IOAPIC that manages this GSI. */
	for (i = 0; i < nr_ioapics; i++) {
		if ((gsi >= mp_gsi_routing[i].gsi_base)
		    && (gsi <= mp_gsi_routing[i].gsi_end))
			return i;
	}
4222

4223 4224 4225 4226
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

4227
int mp_find_ioapic_pin(int ioapic, u32 gsi)
4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248
{
	if (WARN_ON(ioapic == -1))
		return -1;
	if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
		return -1;

	return gsi - mp_gsi_routing[ioapic].gsi_base;
}

static int bad_ioapic(unsigned long address)
{
	if (nr_ioapics >= MAX_IO_APICS) {
		printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
		       "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
		return 1;
	}
	if (!address) {
		printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
		       " found in table, skipping!\n");
		return 1;
	}
4249 4250 4251
	return 0;
}

4252 4253 4254
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;
4255
	int entries;
4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

	mp_ioapics[idx].type = MP_IOAPIC;
	mp_ioapics[idx].flags = MPC_APIC_USABLE;
	mp_ioapics[idx].apicaddr = address;

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
	mp_ioapics[idx].apicid = io_apic_unique_id(id);
	mp_ioapics[idx].apicver = io_apic_get_version(idx);

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
4274
	entries = io_apic_get_redir_entries(idx);
4275
	mp_gsi_routing[idx].gsi_base = gsi_base;
4276 4277 4278 4279 4280 4281
	mp_gsi_routing[idx].gsi_end = gsi_base + entries - 1;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
	nr_ioapic_registers[idx] = entries;
4282

4283 4284
	if (mp_gsi_routing[idx].gsi_end >= gsi_top)
		gsi_top = mp_gsi_routing[idx].gsi_end + 1;
4285 4286 4287 4288 4289 4290 4291 4292

	printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
	       "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
	       mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
	       mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);

	nr_ioapics++;
}
4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313

/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
	struct irq_cfg *cfg;
	struct irq_desc *desc;

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
	phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
#endif
	desc = irq_to_desc_alloc_node(0, 0);

	setup_local_APIC();

	cfg = irq_cfg(0);
	add_pin_to_irq_node(cfg, 0, 0, 0);
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");

	setup_IO_APIC_irq(0, 0, 0, desc, 0, 0);
}