io_apic.c 98.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
33
#include <linux/syscore_ops.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39
#include <linux/slab.h>
40 41 42 43 44
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
45
#include <linux/hpet.h>
46

47
#include <asm/idle.h>
L
Linus Torvalds 已提交
48 49
#include <asm/io.h>
#include <asm/smp.h>
50
#include <asm/cpu.h>
L
Linus Torvalds 已提交
51
#include <asm/desc.h>
52 53 54
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
55
#include <asm/timer.h>
56
#include <asm/i8259.h>
57
#include <asm/msidef.h>
58
#include <asm/hypertransport.h>
59
#include <asm/setup.h>
60
#include <asm/irq_remapping.h>
61
#include <asm/hpet.h>
62
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
63

I
Ingo Molnar 已提交
64
#include <asm/apic.h>
L
Linus Torvalds 已提交
65

66
#define __apicdebuginit(type) static type __init
67 68
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
69

L
Linus Torvalds 已提交
70
/*
71 72
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
73 74 75
 */
int sis_apic_bug = -1;

76 77
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
Y
Yinghai Lu 已提交
78

S
Suresh Siddha 已提交
79 80 81 82 83
static struct ioapic {
	/*
	 * # of IRQ routing registers
	 */
	int nr_registers;
84 85 86 87
	/*
	 * Saved state during suspend/resume, or while enabling intr-remap.
	 */
	struct IO_APIC_route_entry *saved_registers;
88 89
	/* I/O APIC config */
	struct mpc_ioapic mp_config;
90 91
	/* IO APIC gsi routing info */
	struct mp_ioapic_gsi  gsi_config;
92
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
S
Suresh Siddha 已提交
93
} ioapics[MAX_IO_APICS];
L
Linus Torvalds 已提交
94

95
#define mpc_ioapic_ver(ioapic_idx)	ioapics[ioapic_idx].mp_config.apicver
96

97
int mpc_ioapic_id(int ioapic_idx)
98
{
99
	return ioapics[ioapic_idx].mp_config.apicid;
100 101
}

102
unsigned int mpc_ioapic_addr(int ioapic_idx)
103
{
104
	return ioapics[ioapic_idx].mp_config.apicaddr;
105 106
}

107
struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
108
{
109
	return &ioapics[ioapic_idx].gsi_config;
110
}
111

112
int nr_ioapics;
113

114 115
/* The one past the highest gsi number used */
u32 gsi_top;
116

117
/* MP IRQ source entries */
118
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
119 120 121 122

/* # of MP IRQ source entries */
int mp_irq_entries;

123 124 125
/* GSI interrupts */
static int nr_irqs_gsi = NR_IRQS_LEGACY;

126 127 128 129 130 131
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
132 133
int skip_ioapic_setup;

134 135 136 137
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
138 139 140 141 142 143 144 145
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

146
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
147 148
{
	/* disable IO-APIC */
149
	disable_ioapic_support();
Y
Yinghai Lu 已提交
150 151 152
	return 0;
}
early_param("noapic", parse_noapic);
153

154 155
static int io_apic_setup_irq_pin(unsigned int irq, int node,
				 struct io_apic_irq_attr *attr);
156

157 158 159 160 161 162 163 164 165 166 167
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
168
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
169 170 171
			return;
	}

172
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
173 174 175 176
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

177 178 179 180 181
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

T
Thomas Gleixner 已提交
182
static struct irq_pin_list *alloc_irq_pin_list(int node)
183
{
184
	return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
185 186
}

187

Y
Yinghai Lu 已提交
188
/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
189
static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
Y
Yinghai Lu 已提交
190

191
int __init arch_early_irq_init(void)
192
{
193
	struct irq_cfg *cfg;
194
	int count, node, i;
T
Thomas Gleixner 已提交
195

196
	if (!legacy_pic->nr_legacy_irqs)
197 198
		io_apic_irqs = ~0UL;

199
	for (i = 0; i < nr_ioapics; i++) {
200
		ioapics[i].saved_registers =
201
			kzalloc(sizeof(struct IO_APIC_route_entry) *
S
Suresh Siddha 已提交
202
				ioapics[i].nr_registers, GFP_KERNEL);
203
		if (!ioapics[i].saved_registers)
204 205 206
			pr_err("IOAPIC %d: suspend/resume impossible!\n", i);
	}

207 208
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
209
	node = cpu_to_node(0);
210

211 212 213
	/* Make sure the legacy interrupts are marked in the bitmap */
	irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);

214
	for (i = 0; i < count; i++) {
215
		irq_set_chip_data(i, &cfg[i]);
216 217
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
218 219 220 221
		/*
		 * For legacy IRQ's, start with assigning irq0 to irq15 to
		 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
		 */
222
		if (i < legacy_pic->nr_legacy_irqs) {
223 224 225
			cfg[i].vector = IRQ0_VECTOR + i;
			cpumask_set_cpu(0, cfg[i].domain);
		}
226
	}
227 228

	return 0;
229
}
230

231
static struct irq_cfg *irq_cfg(unsigned int irq)
232
{
233
	return irq_get_chip_data(irq);
234
}
T
Thomas Gleixner 已提交
235

236
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
237
{
238
	struct irq_cfg *cfg;
239

240
	cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
241 242
	if (!cfg)
		return NULL;
243
	if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
244
		goto out_cfg;
245
	if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
246
		goto out_domain;
247
	return cfg;
248 249 250 251 252
out_domain:
	free_cpumask_var(cfg->domain);
out_cfg:
	kfree(cfg);
	return NULL;
253 254
}

255
static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
256
{
257 258
	if (!cfg)
		return;
259
	irq_set_chip_data(at, NULL);
260 261 262 263 264 265 266 267 268 269 270 271 272
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
}

static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
{
	int res = irq_alloc_desc_at(at, node);
	struct irq_cfg *cfg;

	if (res < 0) {
		if (res != -EEXIST)
			return NULL;
273
		cfg = irq_get_chip_data(at);
274 275 276 277
		if (cfg)
			return cfg;
	}

278
	cfg = alloc_irq_cfg(at, node);
279
	if (cfg)
280
		irq_set_chip_data(at, cfg);
281 282 283 284 285 286 287 288 289 290 291 292
	else
		irq_free_desc(at);
	return cfg;
}

static int alloc_irq_from(unsigned int from, int node)
{
	return irq_alloc_desc_from(from, node);
}

static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
{
293
	free_irq_cfg(at, cfg);
294 295 296
	irq_free_desc(at);
}

L
Linus Torvalds 已提交
297 298 299 300
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
301 302
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
303 304 305 306 307
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
308
		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
L
Linus Torvalds 已提交
309 310
}

311 312 313 314 315 316
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

L
Linus Torvalds 已提交
317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
339
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
340 341 342

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
343 344 345
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
346
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
347 348 349 350
{
	struct irq_pin_list *entry;
	unsigned long flags;

351
	raw_spin_lock_irqsave(&ioapic_lock, flags);
352
	for_each_irq_pin(entry, cfg->irq_2_pin) {
353 354 355 356 357 358 359
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
360
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
361 362 363
			return true;
		}
	}
364
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
365 366 367 368

	return false;
}

369 370 371 372 373
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

374 375 376 377 378 379 380 381 382
static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;

	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
	return eu.entry;
}

383 384 385 386
static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
387
	raw_spin_lock_irqsave(&ioapic_lock, flags);
388
	eu.entry = __ioapic_read_entry(apic, pin);
389
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
390 391 392
	return eu.entry;
}

393 394 395 396 397 398
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
399 400
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
401
{
402 403
	union entry_union eu = {{0, 0}};

404
	eu.entry = e;
405 406
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
407 408
}

409
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
410 411
{
	unsigned long flags;
412
	raw_spin_lock_irqsave(&ioapic_lock, flags);
413
	__ioapic_write_entry(apic, pin, e);
414
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
415 416 417 418 419 420 421 422 423 424 425 426
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

427
	raw_spin_lock_irqsave(&ioapic_lock, flags);
428 429
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
430
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
431 432
}

L
Linus Torvalds 已提交
433 434 435 436 437
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
438
static int
T
Thomas Gleixner 已提交
439
__add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
440
{
441
	struct irq_pin_list **last, *entry;
442

443 444 445
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
446
		if (entry->apic == apic && entry->pin == pin)
447
			return 0;
448
		last = &entry->next;
L
Linus Torvalds 已提交
449
	}
450

T
Thomas Gleixner 已提交
451
	entry = alloc_irq_pin_list(node);
452
	if (!entry) {
453 454 455
		printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
				node, apic, pin);
		return -ENOMEM;
456
	}
L
Linus Torvalds 已提交
457 458
	entry->apic = apic;
	entry->pin = pin;
459

460
	*last = entry;
461 462 463 464 465
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
T
Thomas Gleixner 已提交
466
	if (__add_pin_to_irq_node(cfg, node, apic, pin))
467
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
468 469 470 471 472
}

/*
 * Reroute an IRQ to a different pin.
 */
473
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
474 475
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
476
{
477
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
478

479
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
480 481 482
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
483
			/* every one is different, right? */
484
			return;
485
		}
L
Linus Torvalds 已提交
486
	}
487

488 489
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
490 491
}

492 493 494 495 496 497 498 499 500 501 502 503 504 505 506
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

507 508 509
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
510 511
{
	struct irq_pin_list *entry;
512

513 514 515 516
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

517
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
518
{
519 520 521 522 523 524
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
525
	readl(&io_apic->data);
L
Linus Torvalds 已提交
526 527
}

T
Thomas Gleixner 已提交
528
static void mask_ioapic(struct irq_cfg *cfg)
529
{
T
Thomas Gleixner 已提交
530 531 532
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
533
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
534
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
535
}
L
Linus Torvalds 已提交
536

537
static void mask_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
538
{
539
	mask_ioapic(data->chip_data);
T
Thomas Gleixner 已提交
540
}
Y
Yinghai Lu 已提交
541

T
Thomas Gleixner 已提交
542 543 544
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
545 546
}

T
Thomas Gleixner 已提交
547
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
548 549 550
{
	unsigned long flags;

551
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
552
	__unmask_ioapic(cfg);
553
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
554 555
}

556
static void unmask_ioapic_irq(struct irq_data *data)
Y
Yinghai Lu 已提交
557
{
558
	unmask_ioapic(data->chip_data);
Y
Yinghai Lu 已提交
559 560
}

561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
 */
static void __eoi_ioapic_pin(int apic, int pin, int vector, struct irq_cfg *cfg)
{
	if (mpc_ioapic_ver(apic) >= 0x20) {
		/*
		 * Intr-remapping uses pin number as the virtual vector
		 * in the RTE. Actual vector is programmed in
		 * intr-remapping table entry. Hence for the io-apic
		 * EOI we use the pin number.
		 */
		if (cfg && irq_remapped(cfg))
			io_apic_eoi(apic, pin);
		else
			io_apic_eoi(apic, vector);
	} else {
		struct IO_APIC_route_entry entry, entry1;

		entry = entry1 = __ioapic_read_entry(apic, pin);

		/*
		 * Mask the entry and change the trigger mode to edge.
		 */
		entry1.mask = 1;
		entry1.trigger = IOAPIC_EDGE;

		__ioapic_write_entry(apic, pin, entry1);

		/*
		 * Restore the previous level triggered entry.
		 */
		__ioapic_write_entry(apic, pin, entry);
	}
}

static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__eoi_ioapic_pin(entry->apic, entry->pin, cfg->vector, cfg);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
621 622 623
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
624

L
Linus Torvalds 已提交
625
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
626
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
627 628
	if (entry.delivery_mode == dest_SMI)
		return;
629

L
Linus Torvalds 已提交
630
	/*
631 632 633 634 635 636 637 638 639 640
	 * Make sure the entry is masked and re-read the contents to check
	 * if it is a level triggered pin and if the remote-IRR is set.
	 */
	if (!entry.mask) {
		entry.mask = 1;
		ioapic_write_entry(apic, pin, entry);
		entry = ioapic_read_entry(apic, pin);
	}

	if (entry.irr) {
641 642
		unsigned long flags;

643 644 645 646 647 648 649 650 651 652
		/*
		 * Make sure the trigger mode is set to level. Explicit EOI
		 * doesn't clear the remote-IRR if the trigger mode is not
		 * set to level.
		 */
		if (!entry.trigger) {
			entry.trigger = IOAPIC_LEVEL;
			ioapic_write_entry(apic, pin, entry);
		}

653 654 655
		raw_spin_lock_irqsave(&ioapic_lock, flags);
		__eoi_ioapic_pin(apic, pin, entry.vector, NULL);
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
656 657 658 659 660
	}

	/*
	 * Clear the rest of the bits in the IO-APIC RTE except for the mask
	 * bit.
L
Linus Torvalds 已提交
661
	 */
662
	ioapic_mask_entry(apic, pin);
663 664 665 666
	entry = ioapic_read_entry(apic, pin);
	if (entry.irr)
		printk(KERN_ERR "Unable to reset IRR for apic: %d, pin :%d\n",
		       mpc_ioapic_id(apic), pin);
L
Linus Torvalds 已提交
667 668
}

669
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
670 671 672 673
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
S
Suresh Siddha 已提交
674
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
L
Linus Torvalds 已提交
675 676 677
			clear_IO_APIC_pin(apic, pin);
}

678
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
679 680 681 682 683 684
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
685 686 687
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
714 715 716
#endif /* CONFIG_X86_32 */

/*
717
 * Saves all the IO-APIC RTE's
718
 */
719
int save_ioapic_entries(void)
720 721
{
	int apic, pin;
722
	int err = 0;
723 724

	for (apic = 0; apic < nr_ioapics; apic++) {
725
		if (!ioapics[apic].saved_registers) {
726 727 728
			err = -ENOMEM;
			continue;
		}
729

S
Suresh Siddha 已提交
730
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
731
			ioapics[apic].saved_registers[pin] =
732
				ioapic_read_entry(apic, pin);
733
	}
734

735
	return err;
736 737
}

738 739 740
/*
 * Mask all IO APIC entries.
 */
741
void mask_ioapic_entries(void)
742 743 744 745
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++) {
746
		if (!ioapics[apic].saved_registers)
747
			continue;
748

S
Suresh Siddha 已提交
749
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
750 751
			struct IO_APIC_route_entry entry;

752
			entry = ioapics[apic].saved_registers[pin];
753 754 755 756 757 758 759 760
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

761
/*
762
 * Restore IO APIC entries which was saved in the ioapic structure.
763
 */
764
int restore_ioapic_entries(void)
765 766 767
{
	int apic, pin;

768
	for (apic = 0; apic < nr_ioapics; apic++) {
769
		if (!ioapics[apic].saved_registers)
770
			continue;
771

S
Suresh Siddha 已提交
772
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
773
			ioapic_write_entry(apic, pin,
774
					   ioapics[apic].saved_registers[pin]);
775
	}
776
	return 0;
777 778
}

L
Linus Torvalds 已提交
779 780 781
/*
 * Find the IRQ entry number of a certain pin.
 */
782
static int find_irq_entry(int ioapic_idx, int pin, int type)
L
Linus Torvalds 已提交
783 784 785 786
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
787
		if (mp_irqs[i].irqtype == type &&
788
		    (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
789 790
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
791 792 793 794 795 796 797 798
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
799
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
800 801 802 803
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
804
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
805

A
Alexey Starikovskiy 已提交
806
		if (test_bit(lbus, mp_bus_not_pci) &&
807 808
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
809

810
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
811 812 813 814
	}
	return -1;
}

815 816 817 818 819
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
820
		int lbus = mp_irqs[i].srcbus;
821

A
Alexey Starikovskiy 已提交
822
		if (test_bit(lbus, mp_bus_not_pci) &&
823 824
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
825 826
			break;
	}
827

828
	if (i < mp_irq_entries) {
829 830 831 832 833
		int ioapic_idx;

		for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
				return ioapic_idx;
834 835 836 837 838
	}

	return -1;
}

839
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
840 841 842 843 844
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
845
	if (irq < legacy_pic->nr_legacy_irqs) {
L
Linus Torvalds 已提交
846 847 848 849 850 851 852
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
853

854
#endif
L
Linus Torvalds 已提交
855

A
Alexey Starikovskiy 已提交
856 857 858 859 860 861
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
862 863 864 865 866
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

867
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
868
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
869 870 871 872 873 874 875 876 877 878 879

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
880
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
881

882
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
883
{
884
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
885 886 887 888 889
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
890
	switch (mp_irqs[idx].irqflag & 3)
891
	{
892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
920 921 922 923
	}
	return polarity;
}

924
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
925
{
926
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
927 928 929 930 931
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
932
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
933
	{
934 935 936 937 938
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
939
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
969
			break;
970
		case 1: /* edge */
L
Linus Torvalds 已提交
971
		{
972
			trigger = 0;
L
Linus Torvalds 已提交
973 974
			break;
		}
975
		case 2: /* reserved */
L
Linus Torvalds 已提交
976
		{
977 978
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
979 980
			break;
		}
981
		case 3: /* level */
L
Linus Torvalds 已提交
982
		{
983
			trigger = 1;
L
Linus Torvalds 已提交
984 985
			break;
		}
986
		default: /* invalid */
L
Linus Torvalds 已提交
987 988
		{
			printk(KERN_WARNING "broken BIOS!!\n");
989
			trigger = 0;
L
Linus Torvalds 已提交
990 991 992 993 994 995 996 997
			break;
		}
	}
	return trigger;
}

static int pin_2_irq(int idx, int apic, int pin)
{
998
	int irq;
999
	int bus = mp_irqs[idx].srcbus;
1000
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(apic);
L
Linus Torvalds 已提交
1001 1002 1003 1004

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1005
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
1006 1007
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

1008
	if (test_bit(bus, mp_bus_not_pci)) {
1009
		irq = mp_irqs[idx].srcbusirq;
1010
	} else {
1011
		u32 gsi = gsi_cfg->gsi_base + pin;
1012 1013 1014 1015

		if (gsi >= NR_IRQS_LEGACY)
			irq = gsi;
		else
1016
			irq = gsi_top + gsi;
L
Linus Torvalds 已提交
1017 1018
	}

1019
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1036 1037
#endif

L
Linus Torvalds 已提交
1038 1039 1040
	return irq;
}

1041 1042 1043 1044 1045
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1046
				struct io_apic_irq_attr *irq_attr)
1047
{
1048
	int ioapic_idx, i, best_guess = -1;
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

1061 1062
		for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1063 1064 1065 1066 1067 1068 1069
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
1070
			int irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq);
1071

1072
			if (!(ioapic_idx || IO_APIC_IRQ(irq)))
1073 1074 1075
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1076
				set_io_apic_irq_attr(irq_attr, ioapic_idx,
1077 1078 1079
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1080 1081 1082 1083 1084 1085 1086
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1087
				set_io_apic_irq_attr(irq_attr, ioapic_idx,
1088 1089 1090
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1091 1092 1093 1094 1095 1096 1097 1098
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1099 1100 1101 1102 1103
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1104
	raw_spin_lock(&vector_lock);
1105
}
L
Linus Torvalds 已提交
1106

1107
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1108
{
1109
	raw_spin_unlock(&vector_lock);
1110
}
L
Linus Torvalds 已提交
1111

1112 1113
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1114
{
1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1126
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1127
	static int current_offset = VECTOR_OFFSET_START % 8;
1128
	unsigned int old_vector;
1129 1130
	int cpu, err;
	cpumask_var_t tmp_mask;
1131

1132
	if (cfg->move_in_progress)
1133
		return -EBUSY;
1134

1135 1136
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1137

1138 1139
	old_vector = cfg->vector;
	if (old_vector) {
1140 1141 1142 1143
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1144
			return 0;
1145
		}
1146
	}
1147

1148
	/* Only try and allocate irqs on cpus that are present */
1149 1150
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1151 1152
		int new_cpu;
		int vector, offset;
1153

1154
		apic->vector_allocation_domain(cpu, tmp_mask);
1155

1156 1157
		vector = current_vector;
		offset = current_offset;
1158
next:
1159 1160
		vector += 8;
		if (vector >= first_system_vector) {
1161
			/* If out of vectors on large boxen, must share them. */
1162
			offset = (offset + 1) % 8;
1163
			vector = FIRST_EXTERNAL_VECTOR + offset;
1164 1165 1166
		}
		if (unlikely(current_vector == vector))
			continue;
1167 1168

		if (test_bit(vector, used_vectors))
1169
			goto next;
1170

1171
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1172 1173 1174 1175 1176 1177 1178
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1179
			cpumask_copy(cfg->old_domain, cfg->domain);
1180
		}
1181
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1182 1183
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1184 1185 1186
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1187
	}
1188 1189
	free_cpumask_var(tmp_mask);
	return err;
1190 1191
}

1192
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1193 1194
{
	int err;
1195 1196
	unsigned long flags;

1197
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1198
	err = __assign_irq_vector(irq, cfg, mask);
1199
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1200 1201 1202
	return err;
}

Y
Yinghai Lu 已提交
1203
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1204 1205 1206 1207 1208 1209
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1210
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1211 1212 1213
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1214
	cpumask_clear(cfg->domain);
1215 1216 1217

	if (likely(!cfg->move_in_progress))
		return;
1218
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1219 1220 1221 1222 1223 1224 1225 1226 1227
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1228 1229 1230 1231 1232 1233 1234 1235
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;

1236 1237 1238 1239 1240
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1241
	raw_spin_lock(&vector_lock);
1242
	/* Mark the inuse vectors */
T
Thomas Gleixner 已提交
1243
	for_each_active_irq(irq) {
1244
		cfg = irq_get_chip_data(irq);
T
Thomas Gleixner 已提交
1245 1246
		if (!cfg)
			continue;
1247 1248 1249 1250 1251 1252 1253
		/*
		 * If it is a legacy IRQ handled by the legacy PIC, this cpu
		 * will be part of the irq_cfg's domain.
		 */
		if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
			cpumask_set_cpu(cpu, cfg->domain);

1254
		if (!cpumask_test_cpu(cpu, cfg->domain))
1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1266
		if (!cpumask_test_cpu(cpu, cfg->domain))
1267
			per_cpu(vector_irq, cpu)[vector] = -1;
1268
	}
1269
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1270
}
1271

1272
static struct irq_chip ioapic_chip;
L
Linus Torvalds 已提交
1273

1274
#ifdef CONFIG_X86_32
1275 1276
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1277
	int apic, idx, pin;
1278

T
Thomas Gleixner 已提交
1279
	for (apic = 0; apic < nr_ioapics; apic++) {
S
Suresh Siddha 已提交
1280
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
T
Thomas Gleixner 已提交
1281 1282 1283 1284 1285 1286
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1287 1288
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1289
	return 0;
1290
}
1291 1292 1293
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1294
	return 1;
1295 1296
}
#endif
1297

1298 1299
static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
				 unsigned long trigger)
L
Linus Torvalds 已提交
1300
{
1301 1302 1303
	struct irq_chip *chip = &ioapic_chip;
	irq_flow_handler_t hdl;
	bool fasteoi;
Y
Yinghai Lu 已提交
1304

1305
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1306
	    trigger == IOAPIC_LEVEL) {
1307
		irq_set_status_flags(irq, IRQ_LEVEL);
1308 1309
		fasteoi = true;
	} else {
1310
		irq_clear_status_flags(irq, IRQ_LEVEL);
1311 1312
		fasteoi = false;
	}
1313

1314
	if (irq_remapped(cfg)) {
1315
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
1316
		irq_remap_modify_chip_defaults(chip);
1317
		fasteoi = trigger != 0;
1318
	}
1319

1320 1321 1322
	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	irq_set_chip_and_handler_name(irq, chip, hdl,
				      fasteoi ? "fasteoi" : "edge");
L
Linus Torvalds 已提交
1323 1324
}

1325 1326 1327 1328 1329

static int setup_ir_ioapic_entry(int irq,
			      struct IR_IO_APIC_route_entry *entry,
			      unsigned int destination, int vector,
			      struct io_apic_irq_attr *attr)
L
Linus Torvalds 已提交
1330
{
1331 1332
	int index;
	struct irte irte;
1333 1334
	int ioapic_id = mpc_ioapic_id(attr->ioapic);
	struct intel_iommu *iommu = map_ioapic_to_ir(ioapic_id);
1335

1336
	if (!iommu) {
1337
		pr_warn("No mapping iommu for ioapic %d\n", ioapic_id);
1338 1339
		return -ENODEV;
	}
1340

1341 1342
	index = alloc_irte(iommu, irq, 1);
	if (index < 0) {
1343
		pr_warn("Failed to allocate IRTE for ioapic %d\n", ioapic_id);
1344 1345
		return -ENOMEM;
	}
1346

1347
	prepare_irte(&irte, vector, destination);
1348

1349
	/* Set source-id of interrupt request */
1350
	set_ioapic_sid(&irte, ioapic_id);
1351

1352
	modify_irte(irq, &irte);
1353

1354 1355 1356 1357 1358
	apic_printk(APIC_VERBOSE, KERN_DEBUG "IOAPIC[%d]: "
		"Set IRTE entry (P:%d FPD:%d Dst_Mode:%d "
		"Redir_hint:%d Trig_Mode:%d Dlvry_Mode:%X "
		"Avail:%X Vector:%02X Dest:%08X "
		"SID:%04X SQ:%X SVT:%X)\n",
1359
		attr->ioapic, irte.present, irte.fpd, irte.dst_mode,
1360 1361 1362
		irte.redir_hint, irte.trigger_mode, irte.dlvry_mode,
		irte.avail, irte.vector, irte.dest_id,
		irte.sid, irte.sq, irte.svt);
1363

1364
	memset(entry, 0, sizeof(*entry));
1365

1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377
	entry->index2	= (index >> 15) & 0x1;
	entry->zero	= 0;
	entry->format	= 1;
	entry->index	= (index & 0x7fff);
	/*
	 * IO-APIC RTE will be configured with virtual vector.
	 * irq handler will do the explicit EOI to the io-apic.
	 */
	entry->vector	= attr->ioapic_pin;
	entry->mask	= 0;			/* enable IRQ */
	entry->trigger	= attr->trigger;
	entry->polarity	= attr->polarity;
1378

1379 1380 1381
	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
1382
	if (attr->trigger)
1383
		entry->mask = 1;
1384 1385 1386

	return 0;
}
1387

1388 1389 1390 1391 1392 1393 1394 1395
static int setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
			       unsigned int destination, int vector,
			       struct io_apic_irq_attr *attr)
{
	if (intr_remapping_enabled)
		return setup_ir_ioapic_entry(irq,
			 (struct IR_IO_APIC_route_entry *)entry,
			 destination, vector, attr);
1396

1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
	memset(entry, 0, sizeof(*entry));

	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode     = apic->irq_dest_mode;
	entry->dest	     = destination;
	entry->vector	     = vector;
	entry->mask	     = 0;			/* enable IRQ */
	entry->trigger	     = attr->trigger;
	entry->polarity	     = attr->polarity;

	/*
	 * Mask level triggered irqs.
1409 1410
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
1411
	if (attr->trigger)
1412
		entry->mask = 1;
1413

1414 1415 1416
	return 0;
}

1417 1418
static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
				struct io_apic_irq_attr *attr)
1419
{
L
Linus Torvalds 已提交
1420
	struct IO_APIC_route_entry entry;
1421
	unsigned int dest;
1422 1423 1424

	if (!IO_APIC_IRQ(irq))
		return;
1425 1426 1427 1428 1429
	/*
	 * For legacy irqs, cfg->domain starts with cpu 0 for legacy
	 * controllers like 8259. Now that IO-APIC can handle this irq, update
	 * the cfg->domain.
	 */
1430
	if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
1431 1432
		apic->vector_allocation_domain(0, cfg->domain);

1433
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1434 1435
		return;

1436
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1437 1438 1439

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1440
		    "IRQ %d Mode:%i Active:%i Dest:%d)\n",
1441 1442
		    attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
		    cfg->vector, irq, attr->trigger, attr->polarity, dest);
1443

1444 1445 1446
	if (setup_ioapic_entry(irq, &entry, dest, cfg->vector, attr)) {
		pr_warn("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
Y
Yinghai Lu 已提交
1447
		__clear_irq_vector(irq, cfg);
1448

1449 1450 1451
		return;
	}

1452
	ioapic_register_intr(irq, cfg, attr->trigger);
1453
	if (irq < legacy_pic->nr_legacy_irqs)
1454
		legacy_pic->mask(irq);
1455

1456
	ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
1457 1458
}

1459
static bool __init io_apic_pin_not_connected(int idx, int ioapic_idx, int pin)
1460 1461 1462 1463 1464
{
	if (idx != -1)
		return false;

	apic_printk(APIC_VERBOSE, KERN_DEBUG " apic %d pin %d not connected\n",
1465
		    mpc_ioapic_id(ioapic_idx), pin);
1466 1467 1468
	return true;
}

1469
static void __init __io_apic_setup_irqs(unsigned int ioapic_idx)
1470
{
1471
	int idx, node = cpu_to_node(0);
1472
	struct io_apic_irq_attr attr;
1473
	unsigned int pin, irq;
L
Linus Torvalds 已提交
1474

1475 1476 1477
	for (pin = 0; pin < ioapics[ioapic_idx].nr_registers; pin++) {
		idx = find_irq_entry(ioapic_idx, pin, mp_INT);
		if (io_apic_pin_not_connected(idx, ioapic_idx, pin))
1478
			continue;
1479

1480
		irq = pin_2_irq(idx, ioapic_idx, pin);
1481

1482
		if ((ioapic_idx > 0) && (irq > 16))
E
Eric W. Biederman 已提交
1483 1484
			continue;

1485 1486 1487 1488 1489
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
1490
		    apic->multi_timer_check(ioapic_idx, irq))
1491
			continue;
1492

1493
		set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
1494
				     irq_polarity(idx));
1495

1496
		io_apic_setup_irq_pin(irq, node, &attr);
L
Linus Torvalds 已提交
1497 1498 1499
	}
}

1500 1501
static void __init setup_IO_APIC_irqs(void)
{
1502
	unsigned int ioapic_idx;
1503 1504 1505

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1506 1507
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
		__io_apic_setup_irqs(ioapic_idx);
1508 1509
}

Y
Yinghai Lu 已提交
1510 1511 1512 1513 1514 1515 1516
/*
 * for the gsit that is not in first ioapic
 * but could not use acpi_register_gsi()
 * like some special sci in IBM x3330
 */
void setup_IO_APIC_irq_extra(u32 gsi)
{
1517
	int ioapic_idx = 0, pin, idx, irq, node = cpu_to_node(0);
1518
	struct io_apic_irq_attr attr;
Y
Yinghai Lu 已提交
1519 1520 1521 1522

	/*
	 * Convert 'gsi' to 'ioapic.pin'.
	 */
1523 1524
	ioapic_idx = mp_find_ioapic(gsi);
	if (ioapic_idx < 0)
Y
Yinghai Lu 已提交
1525 1526
		return;

1527 1528
	pin = mp_find_ioapic_pin(ioapic_idx, gsi);
	idx = find_irq_entry(ioapic_idx, pin, mp_INT);
Y
Yinghai Lu 已提交
1529 1530 1531
	if (idx == -1)
		return;

1532
	irq = pin_2_irq(idx, ioapic_idx, pin);
1533 1534

	/* Only handle the non legacy irqs on secondary ioapics */
1535
	if (ioapic_idx == 0 || irq < NR_IRQS_LEGACY)
Y
Yinghai Lu 已提交
1536
		return;
1537

1538
	set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
1539 1540
			     irq_polarity(idx));

1541
	io_apic_setup_irq_pin_once(irq, node, &attr);
Y
Yinghai Lu 已提交
1542 1543
}

L
Linus Torvalds 已提交
1544
/*
1545
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1546
 */
1547 1548
static void __init setup_timer_IRQ0_pin(unsigned int ioapic_idx,
					 unsigned int pin, int vector)
L
Linus Torvalds 已提交
1549 1550 1551
{
	struct IO_APIC_route_entry entry;

1552 1553 1554
	if (intr_remapping_enabled)
		return;

1555
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1556 1557 1558 1559 1560

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1561
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1562
	entry.mask = 0;			/* don't mask IRQ for edge */
1563
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1564
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1565 1566 1567 1568 1569 1570
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1571
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1572
	 */
1573 1574
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
L
Linus Torvalds 已提交
1575 1576 1577 1578

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
1579
	ioapic_write_entry(ioapic_idx, pin, entry);
L
Linus Torvalds 已提交
1580 1581
}

1582
__apicdebuginit(void) print_IO_APIC(int ioapic_idx)
L
Linus Torvalds 已提交
1583
{
1584
	int i;
L
Linus Torvalds 已提交
1585 1586 1587 1588 1589 1590
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;

1591
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1592 1593
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	reg_01.raw = io_apic_read(ioapic_idx, 1);
L
Linus Torvalds 已提交
1594
	if (reg_01.bits.version >= 0x10)
1595
		reg_02.raw = io_apic_read(ioapic_idx, 2);
T
Thomas Gleixner 已提交
1596
	if (reg_01.bits.version >= 0x20)
1597
		reg_03.raw = io_apic_read(ioapic_idx, 3);
1598
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1599

1600
	printk("\n");
1601
	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1602 1603 1604 1605 1606
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1607
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1608 1609
	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
		reg_01.bits.entries);
L
Linus Torvalds 已提交
1610 1611

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1612 1613
	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
		reg_01.bits.version);
L
Linus Torvalds 已提交
1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1638 1639 1640 1641 1642 1643 1644
	if (intr_remapping_enabled) {
		printk(KERN_DEBUG " NR Indx Fmt Mask Trig IRR"
			" Pol Stat Indx2 Zero Vect:\n");
	} else {
		printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
			" Stat Dmod Deli Vect:\n");
	}
L
Linus Torvalds 已提交
1645 1646

	for (i = 0; i <= reg_01.bits.entries; i++) {
1647 1648 1649 1650
		if (intr_remapping_enabled) {
			struct IO_APIC_route_entry entry;
			struct IR_IO_APIC_route_entry *ir_entry;

1651
			entry = ioapic_read_entry(ioapic_idx, i);
1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
			ir_entry = (struct IR_IO_APIC_route_entry *) &entry;
			printk(KERN_DEBUG " %02x %04X ",
				i,
				ir_entry->index
			);
			printk("%1d   %1d    %1d    %1d   %1d   "
				"%1d    %1d     %X    %02X\n",
				ir_entry->format,
				ir_entry->mask,
				ir_entry->trigger,
				ir_entry->irr,
				ir_entry->polarity,
				ir_entry->delivery_status,
				ir_entry->index2,
				ir_entry->zero,
				ir_entry->vector
			);
		} else {
			struct IO_APIC_route_entry entry;

1672
			entry = ioapic_read_entry(ioapic_idx, i);
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
			printk(KERN_DEBUG " %02x %02X  ",
				i,
				entry.dest
			);
			printk("%1d    %1d    %1d   %1d   %1d    "
				"%1d    %1d    %02X\n",
				entry.mask,
				entry.trigger,
				entry.irr,
				entry.polarity,
				entry.delivery_status,
				entry.dest_mode,
				entry.delivery_mode,
				entry.vector
			);
		}
L
Linus Torvalds 已提交
1689
	}
1690 1691 1692 1693
}

__apicdebuginit(void) print_IO_APICs(void)
{
1694
	int ioapic_idx;
1695 1696
	struct irq_cfg *cfg;
	unsigned int irq;
1697
	struct irq_chip *chip;
1698 1699

	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1700
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
1701
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1702 1703
		       mpc_ioapic_id(ioapic_idx),
		       ioapics[ioapic_idx].nr_registers);
1704 1705 1706 1707 1708 1709 1710

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

1711 1712
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
		print_IO_APIC(ioapic_idx);
1713

L
Linus Torvalds 已提交
1714
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1715
	for_each_active_irq(irq) {
1716 1717
		struct irq_pin_list *entry;

1718 1719 1720 1721
		chip = irq_get_chip(irq);
		if (chip != &ioapic_chip)
			continue;

1722
		cfg = irq_get_chip_data(irq);
1723 1724
		if (!cfg)
			continue;
1725
		entry = cfg->irq_2_pin;
1726
		if (!entry)
L
Linus Torvalds 已提交
1727
			continue;
1728
		printk(KERN_DEBUG "IRQ%d ", irq);
1729
		for_each_irq_pin(entry, cfg->irq_2_pin)
L
Linus Torvalds 已提交
1730 1731 1732 1733 1734 1735 1736
			printk("-> %d:%d", entry->apic, entry->pin);
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");
}

1737
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1738
{
1739
	int i;
L
Linus Torvalds 已提交
1740

1741 1742 1743 1744 1745 1746
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		printk(KERN_CONT "%08x", apic_read(base + i*0x10));

	printk(KERN_CONT "\n");
L
Linus Torvalds 已提交
1747 1748
}

1749
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1750
{
1751
	unsigned int i, v, ver, maxlvt;
1752
	u64 icr;
L
Linus Torvalds 已提交
1753

1754
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1755
		smp_processor_id(), hard_smp_processor_id());
1756
	v = apic_read(APIC_ID);
1757
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1758 1759 1760
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1761
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1762 1763 1764 1765

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1766
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1767 1768 1769 1770 1771
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1772 1773 1774 1775
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1776 1777 1778 1779 1780 1781 1782 1783 1784
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1785 1786
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1787 1788 1789 1790
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1791 1792 1793 1794
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1795
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1796
	printk(KERN_DEBUG "... APIC TMR field:\n");
1797
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1798
	printk(KERN_DEBUG "... APIC IRR field:\n");
1799
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1800

1801 1802
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1803
			apic_write(APIC_ESR, 0);
1804

L
Linus Torvalds 已提交
1805 1806 1807 1808
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1809
	icr = apic_icr_read();
1810 1811
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
L
Linus Torvalds 已提交
1848 1849 1850
	printk("\n");
}

1851
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1852
{
1853 1854
	int cpu;

1855 1856 1857
	if (!maxcpu)
		return;

1858
	preempt_disable();
1859 1860 1861
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1862
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1863
	}
1864
	preempt_enable();
L
Linus Torvalds 已提交
1865 1866
}

1867
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1868 1869 1870 1871
{
	unsigned int v;
	unsigned long flags;

1872
	if (!legacy_pic->nr_legacy_irqs)
L
Linus Torvalds 已提交
1873 1874 1875 1876
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1877
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1878 1879 1880 1881 1882 1883 1884

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1885 1886
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1887
	v = inb(0xa0) << 8 | inb(0x20);
1888 1889
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1890

1891
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1892 1893 1894 1895 1896 1897 1898

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1917
{
1918 1919 1920
	if (apic_verbosity == APIC_QUIET)
		return 0;

1921
	print_PIC();
1922 1923

	/* don't print out if apic is not there */
1924
	if (!cpu_has_apic && !apic_from_smp_config())
1925 1926
		return 0;

1927
	print_local_APICs(show_lapic);
1928
	print_IO_APICs();
1929 1930 1931 1932

	return 0;
}

1933
late_initcall(print_ICs);
1934

L
Linus Torvalds 已提交
1935

Y
Yinghai Lu 已提交
1936 1937 1938
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1939
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1940
{
1941
	int i8259_apic, i8259_pin;
1942
	int apic;
1943

1944
	if (!legacy_pic->nr_legacy_irqs)
1945 1946
		return;

1947
	for(apic = 0; apic < nr_ioapics; apic++) {
1948 1949
		int pin;
		/* See if any of the pins is in ExtINT mode */
S
Suresh Siddha 已提交
1950
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
1951
			struct IO_APIC_route_entry entry;
1952
			entry = ioapic_read_entry(apic, pin);
1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

2001
	if (!legacy_pic->nr_legacy_irqs)
2002 2003
		return;

2004
	/*
2005
	 * If the i8259 is routed through an IOAPIC
2006
	 * Put that IOAPIC in virtual wire mode
2007
	 * so legacy interrupts can be delivered.
2008 2009 2010
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
L
Lucas De Marchi 已提交
2011
	 * IOAPIC RTE as well as interrupt-remapping table entry).
2012
	 * As this gets called during crash dump, keep this simple for now.
2013
	 */
2014
	if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
2015 2016 2017 2018 2019 2020 2021 2022 2023
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
2024
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
2025
		entry.vector          = 0;
2026
		entry.dest            = read_apic_id();
2027 2028 2029 2030

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
2031
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
2032
	}
2033

2034 2035 2036
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
2037
	if (cpu_has_apic || apic_from_smp_config())
2038 2039
		disconnect_bsp_APIC(!intr_remapping_enabled &&
				ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
2040 2041
}

2042
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2043 2044 2045 2046 2047 2048
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
2049
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
2050 2051 2052
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
2053
	int ioapic_idx;
L
Linus Torvalds 已提交
2054 2055 2056 2057 2058 2059 2060 2061
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2062
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
2063 2064 2065 2066

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
2067
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++) {
L
Linus Torvalds 已提交
2068
		/* Read the register 0 value */
2069
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2070
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2071
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2072

2073
		old_id = mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2074

2075
		if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2076
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
2077
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2078 2079
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
2080
			ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2081 2082 2083 2084 2085 2086 2087
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2088
		if (apic->check_apicid_used(&phys_id_present_map,
2089
					    mpc_ioapic_id(ioapic_idx))) {
L
Linus Torvalds 已提交
2090
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
2091
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2092 2093 2094 2095 2096 2097 2098 2099
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
2100
			ioapics[ioapic_idx].mp_config.apicid = i;
L
Linus Torvalds 已提交
2101 2102
		} else {
			physid_mask_t tmp;
2103
			apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
2104
						    &tmp);
L
Linus Torvalds 已提交
2105 2106
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
2107
					mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2108 2109 2110 2111 2112 2113 2114
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
2115
		if (old_id != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
2116
			for (i = 0; i < mp_irq_entries; i++)
2117 2118
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
2119
						= mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2120 2121

		/*
2122 2123
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
2124
		 */
2125
		if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
2126 2127
			continue;

L
Linus Torvalds 已提交
2128 2129
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
2130
			mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2131

2132
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
2133
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2134
		io_apic_write(ioapic_idx, 0, reg_00.raw);
2135
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2136 2137 2138 2139

		/*
		 * Sanity check
		 */
2140
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2141
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2142
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2143
		if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
2144 2145 2146 2147 2148
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
2164
#endif
L
Linus Torvalds 已提交
2165

2166
int no_timer_check __initdata;
2167 2168 2169 2170 2171 2172 2173 2174

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2175 2176 2177 2178 2179 2180 2181 2182
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2183
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2184 2185
{
	unsigned long t1 = jiffies;
2186
	unsigned long flags;
L
Linus Torvalds 已提交
2187

2188 2189 2190
	if (no_timer_check)
		return 1;

2191
	local_save_flags(flags);
L
Linus Torvalds 已提交
2192 2193 2194
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2195
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2196 2197 2198 2199 2200 2201 2202 2203

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2204 2205

	/* jiffies wrap? */
2206
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2233

2234
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2235
{
2236
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
2237 2238
	unsigned long flags;

2239
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2240
	if (irq < legacy_pic->nr_legacy_irqs) {
2241
		legacy_pic->mask(irq);
2242
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2243 2244
			was_pending = 1;
	}
2245
	__unmask_ioapic(data->chip_data);
2246
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2247 2248 2249 2250

	return was_pending;
}

2251
static int ioapic_retrigger_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2252
{
2253
	struct irq_cfg *cfg = data->chip_data;
2254 2255
	unsigned long flags;

2256
	raw_spin_lock_irqsave(&vector_lock, flags);
2257
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2258
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2259 2260 2261

	return 1;
}
2262

2263 2264 2265 2266 2267 2268 2269 2270
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2271

2272
#ifdef CONFIG_SMP
2273
void send_cleanup_vector(struct irq_cfg *cfg)
2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2289
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2290 2291 2292 2293 2294
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

2295
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2296 2297 2298 2299 2300 2301 2302 2303
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
2304
		if (!irq_remapped(cfg))
2305 2306 2307 2308 2309 2310 2311 2312 2313
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
2314
 * Either sets data->affinity to a valid value, and returns
2315
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
2316
 * leaves data->affinity untouched.
2317
 */
2318 2319
int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
			  unsigned int *dest_id)
2320
{
2321
	struct irq_cfg *cfg = data->chip_data;
2322 2323

	if (!cpumask_intersects(mask, cpu_online_mask))
2324
		return -1;
2325

2326
	if (assign_irq_vector(data->irq, data->chip_data, mask))
2327
		return -1;
2328

2329
	cpumask_copy(data->affinity, mask);
2330

2331
	*dest_id = apic->cpu_mask_to_apicid_and(mask, cfg->domain);
2332
	return 0;
2333 2334
}

2335
static int
2336 2337
ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		    bool force)
2338
{
2339
	unsigned int dest, irq = data->irq;
2340
	unsigned long flags;
2341
	int ret;
2342

2343
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2344
	ret = __ioapic_set_affinity(data, mask, &dest);
2345
	if (!ret) {
2346 2347
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
2348
		__target_IO_APIC_irq(irq, dest, data->chip_data);
2349
	}
2350
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2351
	return ret;
2352 2353
}

2354
#ifdef CONFIG_IRQ_REMAP
2355

2356 2357 2358
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
2359 2360
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2361
 *
2362 2363 2364 2365
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
2366 2367 2368
 *
 * As the migration is a simple atomic update of IRTE, the same mechanism
 * is used to migrate MSI irq's in the presence of interrupt-remapping.
2369
 */
2370
static int
2371 2372
ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		       bool force)
2373
{
2374 2375
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
2376
	struct irte irte;
2377

2378
	if (!cpumask_intersects(mask, cpu_online_mask))
2379
		return -EINVAL;
2380

2381
	if (get_irte(irq, &irte))
2382
		return -EBUSY;
2383

Y
Yinghai Lu 已提交
2384
	if (assign_irq_vector(irq, cfg, mask))
2385
		return -EBUSY;
2386

2387
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2388 2389 2390 2391 2392

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
2393 2394
	 * Atomically updates the IRTE with the new destination, vector
	 * and flushes the interrupt entry cache.
2395 2396 2397
	 */
	modify_irte(irq, &irte);

2398 2399 2400 2401 2402
	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
2403 2404
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2405

2406
	cpumask_copy(data->affinity, mask);
2407
	return 0;
2408 2409
}

2410
#else
2411 2412 2413
static inline int
ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		       bool force)
2414
{
2415
	return 0;
2416
}
2417 2418 2419 2420 2421
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2422

2423 2424
	ack_APIC_irq();
	irq_enter();
2425
	exit_idle();
2426 2427 2428 2429

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2430
		unsigned int irr;
2431 2432
		struct irq_desc *desc;
		struct irq_cfg *cfg;
T
Tejun Heo 已提交
2433
		irq = __this_cpu_read(vector_irq[vector]);
2434

2435 2436 2437
		if (irq == -1)
			continue;

2438 2439 2440 2441 2442
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2443
		raw_spin_lock(&desc->lock);
2444

2445 2446 2447 2448 2449 2450 2451
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2452
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2453 2454
			goto unlock;

2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
T
Tejun Heo 已提交
2467
		__this_cpu_write(vector_irq[vector], -1);
2468
unlock:
2469
		raw_spin_unlock(&desc->lock);
2470 2471 2472 2473 2474
	}

	irq_exit();
}

T
Thomas Gleixner 已提交
2475
static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
2476
{
2477
	unsigned me;
2478

2479
	if (likely(!cfg->move_in_progress))
2480 2481 2482
		return;

	me = smp_processor_id();
2483

2484
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2485
		send_cleanup_vector(cfg);
2486
}
2487

T
Thomas Gleixner 已提交
2488
static void irq_complete_move(struct irq_cfg *cfg)
2489
{
T
Thomas Gleixner 已提交
2490
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
2491 2492 2493 2494
}

void irq_force_complete_move(int irq)
{
2495
	struct irq_cfg *cfg = irq_get_chip_data(irq);
2496

2497 2498 2499
	if (!cfg)
		return;

T
Thomas Gleixner 已提交
2500
	__irq_complete_move(cfg, cfg->vector);
2501
}
2502
#else
T
Thomas Gleixner 已提交
2503
static inline void irq_complete_move(struct irq_cfg *cfg) { }
2504
#endif
Y
Yinghai Lu 已提交
2505

2506
static void ack_apic_edge(struct irq_data *data)
2507
{
2508
	irq_complete_move(data->chip_data);
2509
	irq_move_irq(data);
2510 2511 2512
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2513 2514
atomic_t irq_mis_count;

2515
static void ack_apic_level(struct irq_data *data)
2516
{
2517 2518
	struct irq_cfg *cfg = data->chip_data;
	int i, do_unmask_irq = 0, irq = data->irq;
Y
Yinghai Lu 已提交
2519
	unsigned long v;
2520

T
Thomas Gleixner 已提交
2521
	irq_complete_move(cfg);
2522
#ifdef CONFIG_GENERIC_PENDING_IRQ
2523
	/* If we are moving the irq we need to mask it */
2524
	if (unlikely(irqd_is_setaffinity_pending(data))) {
2525
		do_unmask_irq = 1;
T
Thomas Gleixner 已提交
2526
		mask_ioapic(cfg);
2527
	}
2528 2529
#endif

Y
Yinghai Lu 已提交
2530
	/*
2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2561
	 */
Y
Yinghai Lu 已提交
2562
	i = cfg->vector;
Y
Yinghai Lu 已提交
2563 2564
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2565 2566 2567 2568 2569 2570
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2571 2572 2573 2574 2575 2576 2577
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2578 2579 2580
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2581
		eoi_ioapic_irq(irq, cfg);
2582 2583
	}

2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611
	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2612
		if (!io_apic_level_ack_pending(cfg))
2613
			irq_move_masked_irq(data);
T
Thomas Gleixner 已提交
2614
		unmask_ioapic(cfg);
2615
	}
Y
Yinghai Lu 已提交
2616
}
2617

2618
#ifdef CONFIG_IRQ_REMAP
2619
static void ir_ack_apic_edge(struct irq_data *data)
2620
{
2621
	ack_APIC_irq();
2622 2623
}

2624
static void ir_ack_apic_level(struct irq_data *data)
2625
{
2626
	ack_APIC_irq();
2627
	eoi_ioapic_irq(data->irq, data->chip_data);
2628
}
2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644

static void ir_print_prefix(struct irq_data *data, struct seq_file *p)
{
	seq_printf(p, " IR-%s", data->chip->name);
}

static void irq_remap_modify_chip_defaults(struct irq_chip *chip)
{
	chip->irq_print_chip = ir_print_prefix;
	chip->irq_ack = ir_ack_apic_edge;
	chip->irq_eoi = ir_ack_apic_level;

#ifdef CONFIG_SMP
	chip->irq_set_affinity = ir_ioapic_set_affinity;
#endif
}
2645
#endif /* CONFIG_IRQ_REMAP */
2646

2647
static struct irq_chip ioapic_chip __read_mostly = {
2648 2649 2650 2651 2652 2653
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
	.irq_ack		= ack_apic_edge,
	.irq_eoi		= ack_apic_level,
2654
#ifdef CONFIG_SMP
2655
	.irq_set_affinity	= ioapic_set_affinity,
2656
#endif
2657
	.irq_retrigger		= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2658 2659 2660 2661
};

static inline void init_IO_APIC_traps(void)
{
2662
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
2663
	unsigned int irq;
L
Linus Torvalds 已提交
2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
T
Thomas Gleixner 已提交
2676
	for_each_active_irq(irq) {
2677
		cfg = irq_get_chip_data(irq);
2678
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2679 2680 2681 2682 2683
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2684 2685
			if (irq < legacy_pic->nr_legacy_irqs)
				legacy_pic->make_irq(irq);
2686
			else
L
Linus Torvalds 已提交
2687
				/* Strange. Oh, well.. */
2688
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
2689 2690 2691 2692
		}
	}
}

2693 2694 2695
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2696

2697
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2698 2699 2700 2701
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2702
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2703 2704
}

2705
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2706
{
2707
	unsigned long v;
L
Linus Torvalds 已提交
2708

2709
	v = apic_read(APIC_LVT0);
2710
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2711
}
L
Linus Torvalds 已提交
2712

2713
static void ack_lapic_irq(struct irq_data *data)
2714 2715 2716 2717
{
	ack_APIC_irq();
}

2718
static struct irq_chip lapic_chip __read_mostly = {
2719
	.name		= "local-APIC",
2720 2721 2722
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2723 2724
};

2725
static void lapic_register_intr(int irq)
2726
{
2727
	irq_clear_status_flags(irq, IRQ_LEVEL);
2728
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2729 2730 2731
				      "edge");
}

L
Linus Torvalds 已提交
2732 2733 2734 2735 2736 2737 2738
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2739
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2740
{
2741
	int apic, pin, i;
L
Linus Torvalds 已提交
2742 2743 2744
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2745
	pin  = find_isa_irq_pin(8, mp_INT);
2746 2747 2748 2749
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2750
	apic = find_isa_irq_apic(8, mp_INT);
2751 2752
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2753
		return;
2754
	}
L
Linus Torvalds 已提交
2755

2756
	entry0 = ioapic_read_entry(apic, pin);
2757
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2758 2759 2760 2761 2762

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2763
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2764 2765 2766 2767 2768
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2769
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2786
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2787

2788
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2789 2790
}

Y
Yinghai Lu 已提交
2791
static int disable_timer_pin_1 __initdata;
2792
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2793
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2794 2795 2796 2797
{
	disable_timer_pin_1 = 1;
	return 0;
}
2798
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2799 2800 2801

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2802 2803 2804 2805 2806
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2807 2808
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2809
 */
2810
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2811
{
2812
	struct irq_cfg *cfg = irq_get_chip_data(0);
2813
	int node = cpu_to_node(0);
2814
	int apic1, pin1, apic2, pin2;
2815
	unsigned long flags;
2816
	int no_pin1 = 0;
2817 2818

	local_irq_save(flags);
2819

L
Linus Torvalds 已提交
2820 2821 2822
	/*
	 * get/set the timer IRQ vector:
	 */
2823
	legacy_pic->mask(0);
2824
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2825 2826

	/*
2827 2828 2829 2830 2831 2832 2833
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2834
	 */
2835
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2836
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2837

2838 2839 2840 2841
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2842

2843 2844
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2845
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2846

2847 2848 2849 2850 2851 2852 2853 2854
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2855 2856
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
2857 2858 2859 2860 2861 2862 2863 2864
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2865 2866 2867 2868
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2869
		if (no_pin1) {
2870
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2871
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2872
		} else {
2873
			/* for edge trigger, setup_ioapic_irq already
Y
Yinghai Lu 已提交
2874 2875 2876 2877 2878 2879 2880
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2881
				unmask_ioapic(cfg);
2882
		}
L
Linus Torvalds 已提交
2883
		if (timer_irq_works()) {
2884 2885
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2886
			goto out;
L
Linus Torvalds 已提交
2887
		}
2888 2889
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2890
		local_irq_disable();
2891
		clear_IO_APIC_pin(apic1, pin1);
2892
		if (!no_pin1)
2893 2894
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2895

2896 2897 2898 2899
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2900 2901 2902
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2903
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2904
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2905
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2906
		if (timer_irq_works()) {
2907
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2908
			timer_through_8259 = 1;
2909
			goto out;
L
Linus Torvalds 已提交
2910 2911 2912 2913
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2914
		local_irq_disable();
2915
		legacy_pic->mask(0);
2916
		clear_IO_APIC_pin(apic2, pin2);
2917
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2918 2919
	}

2920 2921
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2922

2923
	lapic_register_intr(0);
2924
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2925
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2926 2927

	if (timer_irq_works()) {
2928
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2929
		goto out;
L
Linus Torvalds 已提交
2930
	}
Y
Yinghai Lu 已提交
2931
	local_irq_disable();
2932
	legacy_pic->mask(0);
2933
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2934
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2935

2936 2937
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2938

2939 2940
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2941
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2942 2943 2944 2945

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2946
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2947
		goto out;
L
Linus Torvalds 已提交
2948
	}
Y
Yinghai Lu 已提交
2949
	local_irq_disable();
2950
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2951 2952 2953 2954
	if (x2apic_preenabled)
		apic_printk(APIC_QUIET, KERN_INFO
			    "Perhaps problem with the pre-enabled x2apic mode\n"
			    "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
L
Linus Torvalds 已提交
2955
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2956
		"report.  Then try booting with the 'noapic' option.\n");
2957 2958
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2959 2960 2961
}

/*
2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2977
 */
2978
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2979 2980 2981

void __init setup_IO_APIC(void)
{
2982 2983 2984 2985

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
2986
	io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
2987

2988
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
2989
	/*
2990 2991
         * Set up IO-APIC IRQ routing.
         */
2992 2993
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
2994 2995 2996
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2997
	if (legacy_pic->nr_legacy_irqs)
2998
		check_timer();
L
Linus Torvalds 已提交
2999 3000 3001
}

/*
L
Lucas De Marchi 已提交
3002
 *      Called after all the initialization is done. If we didn't find any
3003
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
3004
 */
3005

L
Linus Torvalds 已提交
3006 3007
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
3008 3009 3010
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3011 3012 3013 3014
}

late_initcall(io_apic_bug_finalize);

3015
static void resume_ioapic_id(int ioapic_idx)
L
Linus Torvalds 已提交
3016 3017 3018
{
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
3019

3020
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3021 3022 3023 3024
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
		io_apic_write(ioapic_idx, 0, reg_00.raw);
L
Linus Torvalds 已提交
3025
	}
3026
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3027
}
L
Linus Torvalds 已提交
3028

3029 3030
static void ioapic_resume(void)
{
3031
	int ioapic_idx;
3032

3033 3034
	for (ioapic_idx = nr_ioapics - 1; ioapic_idx >= 0; ioapic_idx--)
		resume_ioapic_id(ioapic_idx);
3035 3036

	restore_ioapic_entries();
L
Linus Torvalds 已提交
3037 3038
}

3039
static struct syscore_ops ioapic_syscore_ops = {
3040
	.suspend = save_ioapic_entries,
L
Linus Torvalds 已提交
3041 3042 3043
	.resume = ioapic_resume,
};

3044
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
3045
{
3046 3047
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
3048 3049 3050
	return 0;
}

3051
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
3052

3053
/*
3054
 * Dynamic irq allocate and deallocation
3055
 */
3056
unsigned int create_irq_nr(unsigned int from, int node)
3057
{
3058
	struct irq_cfg *cfg;
3059
	unsigned long flags;
3060 3061
	unsigned int ret = 0;
	int irq;
3062

3063 3064
	if (from < nr_irqs_gsi)
		from = nr_irqs_gsi;
3065

3066 3067 3068 3069 3070 3071 3072
	irq = alloc_irq_from(from, node);
	if (irq < 0)
		return 0;
	cfg = alloc_irq_cfg(irq, node);
	if (!cfg) {
		free_irq_at(irq, NULL);
		return 0;
3073
	}
3074

3075 3076 3077 3078
	raw_spin_lock_irqsave(&vector_lock, flags);
	if (!__assign_irq_vector(irq, cfg, apic->target_cpus()))
		ret = irq;
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3079

3080
	if (ret) {
3081
		irq_set_chip_data(irq, cfg);
3082 3083 3084 3085 3086
		irq_clear_status_flags(irq, IRQ_NOREQUEST);
	} else {
		free_irq_at(irq, cfg);
	}
	return ret;
3087 3088
}

Y
Yinghai Lu 已提交
3089 3090
int create_irq(void)
{
3091
	int node = cpu_to_node(0);
3092
	unsigned int irq_want;
3093 3094
	int irq;

3095
	irq_want = nr_irqs_gsi;
3096
	irq = create_irq_nr(irq_want, node);
3097 3098 3099 3100 3101

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3102 3103
}

3104 3105
void destroy_irq(unsigned int irq)
{
3106
	struct irq_cfg *cfg = irq_get_chip_data(irq);
3107 3108
	unsigned long flags;

3109
	irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
3110

3111
	if (irq_remapped(cfg))
3112
		free_irte(irq);
3113
	raw_spin_lock_irqsave(&vector_lock, flags);
3114
	__clear_irq_vector(irq, cfg);
3115
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3116
	free_irq_at(irq, cfg);
3117 3118
}

3119
/*
S
Simon Arlott 已提交
3120
 * MSI message composition
3121 3122
 */
#ifdef CONFIG_PCI_MSI
3123 3124
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
3125
{
3126 3127
	struct irq_cfg *cfg;
	int err;
3128 3129
	unsigned dest;

J
Jan Beulich 已提交
3130 3131 3132
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3133
	cfg = irq_cfg(irq);
3134
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3135 3136
	if (err)
		return err;
3137

3138
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3139

3140
	if (irq_remapped(cfg)) {
3141 3142 3143 3144 3145 3146 3147
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

3148
		prepare_irte(&irte, cfg->vector, dest);
3149

3150
		/* Set source-id of interrupt request */
3151 3152 3153 3154
		if (pdev)
			set_msi_sid(&irte, pdev);
		else
			set_hpet_sid(&irte, hpet_id);
3155

3156 3157 3158 3159 3160 3161 3162 3163
		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
3164
	} else {
3165 3166 3167 3168 3169 3170
		if (x2apic_enabled())
			msg->address_hi = MSI_ADDR_BASE_HI |
					  MSI_ADDR_EXT_DEST_ID(dest);
		else
			msg->address_hi = MSI_ADDR_BASE_HI;

3171 3172
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3173
			((apic->irq_dest_mode == 0) ?
3174 3175
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3176
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3177 3178 3179
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3180

3181 3182 3183
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3184
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3185 3186 3187 3188
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3189
	return err;
3190 3191
}

3192
#ifdef CONFIG_SMP
3193 3194
static int
msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3195
{
3196
	struct irq_cfg *cfg = data->chip_data;
3197 3198 3199
	struct msi_msg msg;
	unsigned int dest;

3200
	if (__ioapic_set_affinity(data, mask, &dest))
3201
		return -1;
3202

3203
	__get_cached_msi_msg(data->msi_desc, &msg);
3204 3205

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3206
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3207 3208 3209
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3210
	__write_msi_msg(data->msi_desc, &msg);
3211 3212

	return 0;
3213
}
3214
#endif /* CONFIG_SMP */
3215

3216 3217 3218 3219 3220
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
3221 3222 3223 3224
	.name			= "PCI-MSI",
	.irq_unmask		= unmask_msi_irq,
	.irq_mask		= mask_msi_irq,
	.irq_ack		= ack_apic_edge,
3225
#ifdef CONFIG_SMP
3226
	.irq_set_affinity	= msi_set_affinity,
3227
#endif
3228
	.irq_retrigger		= ioapic_retrigger_irq,
3229 3230
};

3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251
/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3252
		       pci_name(dev));
3253 3254 3255 3256
		return -ENOSPC;
	}
	return index;
}
3257

Y
Yinghai Lu 已提交
3258
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3259
{
3260
	struct irq_chip *chip = &msi_chip;
3261
	struct msi_msg msg;
3262
	int ret;
3263

3264
	ret = msi_compose_msg(dev, irq, &msg, -1);
3265 3266 3267
	if (ret < 0)
		return ret;

3268
	irq_set_msi_desc(irq, msidesc);
3269 3270
	write_msi_msg(irq, &msg);

3271
	if (irq_remapped(irq_get_chip_data(irq))) {
3272
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3273
		irq_remap_modify_chip_defaults(chip);
3274 3275 3276
	}

	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3277

Y
Yinghai Lu 已提交
3278 3279
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3280 3281 3282
	return 0;
}

S
Stefano Stabellini 已提交
3283
int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3284
{
3285 3286
	int node, ret, sub_handle, index = 0;
	unsigned int irq, irq_want;
3287
	struct msi_desc *msidesc;
3288
	struct intel_iommu *iommu = NULL;
3289

3290 3291 3292 3293
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3294
	node = dev_to_node(&dev->dev);
3295
	irq_want = nr_irqs_gsi;
3296
	sub_handle = 0;
3297
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3298
		irq = create_irq_nr(irq_want, node);
3299 3300
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3301
		irq_want = irq + 1;
3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
3329
		ret = setup_msi_irq(dev, msidesc, irq);
3330 3331 3332 3333 3334
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3335 3336

error:
3337 3338
	destroy_irq(irq);
	return ret;
3339 3340
}

S
Stefano Stabellini 已提交
3341
void native_teardown_msi_irq(unsigned int irq)
3342
{
3343
	destroy_irq(irq);
3344 3345
}

3346
#ifdef CONFIG_DMAR_TABLE
3347
#ifdef CONFIG_SMP
3348 3349 3350
static int
dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		      bool force)
3351
{
3352 3353
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3354 3355
	struct msi_msg msg;

3356
	if (__ioapic_set_affinity(data, mask, &dest))
3357
		return -1;
3358 3359 3360 3361 3362 3363 3364

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3365
	msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
3366 3367

	dmar_msi_write(irq, &msg);
3368 3369

	return 0;
3370
}
Y
Yinghai Lu 已提交
3371

3372 3373
#endif /* CONFIG_SMP */

3374
static struct irq_chip dmar_msi_type = {
3375 3376 3377 3378
	.name			= "DMAR_MSI",
	.irq_unmask		= dmar_msi_unmask,
	.irq_mask		= dmar_msi_mask,
	.irq_ack		= ack_apic_edge,
3379
#ifdef CONFIG_SMP
3380
	.irq_set_affinity	= dmar_msi_set_affinity,
3381
#endif
3382
	.irq_retrigger		= ioapic_retrigger_irq,
3383 3384 3385 3386 3387 3388
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3389

3390
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3391 3392 3393
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
3394 3395
	irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
				      "edge");
3396 3397 3398 3399
	return 0;
}
#endif

3400 3401 3402
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3403 3404
static int hpet_msi_set_affinity(struct irq_data *data,
				 const struct cpumask *mask, bool force)
3405
{
3406
	struct irq_cfg *cfg = data->chip_data;
3407 3408 3409
	struct msi_msg msg;
	unsigned int dest;

3410
	if (__ioapic_set_affinity(data, mask, &dest))
3411
		return -1;
3412

3413
	hpet_msi_read(data->handler_data, &msg);
3414 3415 3416 3417 3418 3419

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3420
	hpet_msi_write(data->handler_data, &msg);
3421 3422

	return 0;
3423
}
Y
Yinghai Lu 已提交
3424

3425 3426
#endif /* CONFIG_SMP */

3427
static struct irq_chip hpet_msi_type = {
3428
	.name = "HPET_MSI",
3429 3430
	.irq_unmask = hpet_msi_unmask,
	.irq_mask = hpet_msi_mask,
3431
	.irq_ack = ack_apic_edge,
3432
#ifdef CONFIG_SMP
3433
	.irq_set_affinity = hpet_msi_set_affinity,
3434
#endif
3435
	.irq_retrigger = ioapic_retrigger_irq,
3436 3437
};

3438
int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
3439
{
3440
	struct irq_chip *chip = &hpet_msi_type;
3441
	struct msi_msg msg;
3442
	int ret;
3443

3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456
	if (intr_remapping_enabled) {
		struct intel_iommu *iommu = map_hpet_to_ir(id);
		int index;

		if (!iommu)
			return -1;

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
			return -1;
	}

	ret = msi_compose_msg(NULL, irq, &msg, id);
3457 3458 3459
	if (ret < 0)
		return ret;

3460
	hpet_msi_write(irq_get_handler_data(irq), &msg);
3461
	irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3462
	if (irq_remapped(irq_get_chip_data(irq)))
3463
		irq_remap_modify_chip_defaults(chip);
Y
Yinghai Lu 已提交
3464

3465
	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3466 3467 3468 3469
	return 0;
}
#endif

3470
#endif /* CONFIG_PCI_MSI */
3471 3472 3473 3474 3475 3476 3477
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3478
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3479
{
3480 3481
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3482

3483
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3484
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3485

3486
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3487
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3488

3489
	write_ht_irq_msg(irq, &msg);
3490 3491
}

3492 3493
static int
ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3494
{
3495
	struct irq_cfg *cfg = data->chip_data;
3496 3497
	unsigned int dest;

3498
	if (__ioapic_set_affinity(data, mask, &dest))
3499
		return -1;
3500

3501
	target_ht_irq(data->irq, dest, cfg->vector);
3502
	return 0;
3503
}
Y
Yinghai Lu 已提交
3504

3505 3506
#endif

3507
static struct irq_chip ht_irq_chip = {
3508 3509 3510 3511
	.name			= "PCI-HT",
	.irq_mask		= mask_ht_irq,
	.irq_unmask		= unmask_ht_irq,
	.irq_ack		= ack_apic_edge,
3512
#ifdef CONFIG_SMP
3513
	.irq_set_affinity	= ht_set_affinity,
3514
#endif
3515
	.irq_retrigger		= ioapic_retrigger_irq,
3516 3517 3518 3519
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3520 3521
	struct irq_cfg *cfg;
	int err;
3522

J
Jan Beulich 已提交
3523 3524 3525
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3526
	cfg = irq_cfg(irq);
3527
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3528
	if (!err) {
3529
		struct ht_irq_msg msg;
3530 3531
		unsigned dest;

3532 3533
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3534

3535
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3536

3537 3538
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3539
			HT_IRQ_LOW_DEST_ID(dest) |
3540
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3541
			((apic->irq_dest_mode == 0) ?
3542 3543 3544
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3545
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3546 3547 3548 3549
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3550
		write_ht_irq_msg(irq, &msg);
3551

3552
		irq_set_chip_and_handler_name(irq, &ht_irq_chip,
3553
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3554 3555

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3556
	}
3557
	return err;
3558 3559 3560
}
#endif /* CONFIG_HT_IRQ */

3561
static int
3562 3563 3564 3565 3566 3567 3568 3569 3570
io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
{
	struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
	int ret;

	if (!cfg)
		return -EINVAL;
	ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
	if (!ret)
3571
		setup_ioapic_irq(irq, cfg, attr);
3572 3573 3574
	return ret;
}

3575 3576
int io_apic_setup_irq_pin_once(unsigned int irq, int node,
			       struct io_apic_irq_attr *attr)
3577
{
3578
	unsigned int ioapic_idx = attr->ioapic, pin = attr->ioapic_pin;
3579 3580 3581
	int ret;

	/* Avoid redundant programming */
3582
	if (test_bit(pin, ioapics[ioapic_idx].pin_programmed)) {
3583
		pr_debug("Pin %d-%d already programmed\n",
3584
			 mpc_ioapic_id(ioapic_idx), pin);
3585 3586 3587 3588
		return 0;
	}
	ret = io_apic_setup_irq_pin(irq, node, attr);
	if (!ret)
3589
		set_bit(pin, ioapics[ioapic_idx].pin_programmed);
3590 3591 3592
	return ret;
}

3593
static int __init io_apic_get_redir_entries(int ioapic)
3594 3595 3596 3597
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3598
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3599
	reg_01.raw = io_apic_read(ioapic, 1);
3600
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3601

3602 3603 3604 3605 3606
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3607 3608
}

3609
static void __init probe_nr_irqs_gsi(void)
3610
{
3611
	int nr;
3612

3613
	nr = gsi_top + NR_IRQS_LEGACY;
3614
	if (nr > nr_irqs_gsi)
3615
		nr_irqs_gsi = nr;
3616 3617

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3618 3619
}

3620 3621 3622 3623 3624
int get_nr_irqs_gsi(void)
{
	return nr_irqs_gsi;
}

Y
Yinghai Lu 已提交
3625 3626 3627 3628
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3629 3630
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3631

Y
Yinghai Lu 已提交
3632 3633 3634 3635 3636 3637 3638 3639
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3640 3641
		nr_irqs = nr;

3642
	return NR_IRQS_LEGACY;
Y
Yinghai Lu 已提交
3643 3644
}

3645 3646
int io_apic_set_pci_routing(struct device *dev, int irq,
			    struct io_apic_irq_attr *irq_attr)
3647 3648 3649 3650 3651
{
	int node;

	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
3652
			    irq_attr->ioapic);
3653 3654 3655
		return -EINVAL;
	}

3656
	node = dev ? dev_to_node(dev) : cpu_to_node(0);
3657

3658
	return io_apic_setup_irq_pin_once(irq, node, irq_attr);
3659 3660
}

3661
#ifdef CONFIG_X86_32
3662
static int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3663 3664 3665 3666 3667 3668 3669 3670
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3671 3672
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3673
	 * supports up to 16 on one shared APIC bus.
3674
	 *
L
Linus Torvalds 已提交
3675 3676 3677 3678 3679
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3680
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3681

3682
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3683
	reg_00.raw = io_apic_read(ioapic, 0);
3684
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3685 3686 3687 3688 3689 3690 3691 3692

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3693
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3694 3695
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3696
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3697 3698

		for (i = 0; i < get_physical_broadcast(); i++) {
3699
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3700 3701 3702 3703 3704 3705 3706 3707 3708 3709
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3710
	}
L
Linus Torvalds 已提交
3711

3712
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3713 3714 3715 3716 3717
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

3718
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3719 3720
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
3721
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3722 3723

		/* Sanity check */
3724 3725 3726 3727
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
3728 3729 3730 3731 3732 3733 3734
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751

static u8 __init io_apic_unique_id(u8 id)
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
}
#else
static u8 __init io_apic_unique_id(u8 id)
{
	int i;
	DECLARE_BITMAP(used, 256);

	bitmap_zero(used, 256);
	for (i = 0; i < nr_ioapics; i++) {
3752
		__set_bit(mpc_ioapic_id(i), used);
3753 3754 3755 3756 3757
	}
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
}
3758
#endif
L
Linus Torvalds 已提交
3759

3760
static int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3761 3762 3763 3764
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3765
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3766
	reg_01.raw = io_apic_read(ioapic, 1);
3767
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3768 3769 3770 3771

	return reg_01.bits.version;
}

3772
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
3773
{
3774
	int ioapic, pin, idx;
3775 3776 3777 3778

	if (skip_ioapic_setup)
		return -1;

3779 3780
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
3781 3782
		return -1;

3783 3784 3785 3786 3787 3788
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
3789 3790
		return -1;

3791 3792
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
3793 3794 3795
	return 0;
}

3796 3797 3798
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3799
 * so mask in all cases should simply be apic->target_cpus()
3800 3801 3802 3803
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
3804
	int pin, ioapic, irq, irq_entry;
3805
	const struct cpumask *mask;
3806
	struct irq_data *idata;
3807 3808 3809 3810

	if (skip_ioapic_setup == 1)
		return;

E
Eric W. Biederman 已提交
3811
	for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
S
Suresh Siddha 已提交
3812
	for (pin = 0; pin < ioapics[ioapic].nr_registers; pin++) {
3813 3814 3815 3816
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
3817

E
Eric W. Biederman 已提交
3818 3819 3820
		if ((ioapic > 0) && (irq > 16))
			continue;

3821
		idata = irq_get_irq_data(irq);
3822

3823 3824 3825
		/*
		 * Honour affinities which have been set in early boot
		 */
3826 3827
		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
			mask = idata->affinity;
3828 3829
		else
			mask = apic->target_cpus();
3830

3831
		if (intr_remapping_enabled)
3832
			ir_ioapic_set_affinity(idata, mask, false);
3833
		else
3834
			ioapic_set_affinity(idata, mask, false);
3835
	}
3836

3837 3838 3839
}
#endif

3840 3841 3842 3843
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

3844
static struct resource * __init ioapic_setup_resources(int nr_ioapics)
3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

3860
	mem += sizeof(struct resource) * nr_ioapics;
3861

3862 3863 3864
	for (i = 0; i < nr_ioapics; i++) {
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3865
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
3866
		mem += IOAPIC_RESOURCE_NAME_SIZE;
3867 3868 3869 3870 3871 3872 3873
	}

	ioapic_resources = res;

	return res;
}

3874
void __init ioapic_and_gsi_init(void)
3875 3876
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
3877
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
3878
	int i;
3879

3880
	ioapic_res = ioapic_setup_resources(nr_ioapics);
3881 3882
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
3883
			ioapic_phys = mpc_ioapic_addr(i);
3884
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3885 3886 3887 3888 3889 3890 3891 3892 3893
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
3894
#endif
3895
		} else {
3896
#ifdef CONFIG_X86_32
3897
fake_ioapic_page:
3898
#endif
3899
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
3900 3901 3902
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
3903 3904 3905
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
3906
		idx++;
3907

3908
		ioapic_res->start = ioapic_phys;
3909
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
3910
		ioapic_res++;
3911
	}
3912 3913

	probe_nr_irqs_gsi();
3914 3915
}

3916
void __init ioapic_insert_resources(void)
3917 3918 3919 3920 3921
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
3922
		if (nr_ioapics > 0)
3923 3924
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
3925
		return;
3926 3927 3928 3929 3930 3931 3932
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}
}
3933

3934
int mp_find_ioapic(u32 gsi)
3935 3936 3937
{
	int i = 0;

3938 3939 3940
	if (nr_ioapics == 0)
		return -1;

3941 3942
	/* Find the IOAPIC that manages this GSI. */
	for (i = 0; i < nr_ioapics; i++) {
3943 3944 3945
		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
		if ((gsi >= gsi_cfg->gsi_base)
		    && (gsi <= gsi_cfg->gsi_end))
3946 3947
			return i;
	}
3948

3949 3950 3951 3952
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

3953
int mp_find_ioapic_pin(int ioapic, u32 gsi)
3954
{
3955 3956
	struct mp_ioapic_gsi *gsi_cfg;

3957 3958
	if (WARN_ON(ioapic == -1))
		return -1;
3959 3960 3961

	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
	if (WARN_ON(gsi > gsi_cfg->gsi_end))
3962 3963
		return -1;

3964
	return gsi - gsi_cfg->gsi_base;
3965 3966
}

3967
static __init int bad_ioapic(unsigned long address)
3968 3969
{
	if (nr_ioapics >= MAX_IO_APICS) {
P
Paul Bolle 已提交
3970
		printk(KERN_WARNING "WARNING: Max # of I/O APICs (%d) exceeded "
3971 3972 3973 3974 3975 3976 3977 3978
		       "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
		return 1;
	}
	if (!address) {
		printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
		       " found in table, skipping!\n");
		return 1;
	}
3979 3980 3981
	return 0;
}

3982 3983 3984
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;
3985
	int entries;
3986
	struct mp_ioapic_gsi *gsi_cfg;
3987 3988 3989 3990 3991 3992

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

3993 3994 3995
	ioapics[idx].mp_config.type = MP_IOAPIC;
	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
	ioapics[idx].mp_config.apicaddr = address;
3996 3997

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
3998 3999
	ioapics[idx].mp_config.apicid = io_apic_unique_id(id);
	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
4000 4001 4002 4003 4004

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
4005
	entries = io_apic_get_redir_entries(idx);
4006 4007 4008
	gsi_cfg = mp_ioapic_gsi_routing(idx);
	gsi_cfg->gsi_base = gsi_base;
	gsi_cfg->gsi_end = gsi_base + entries - 1;
4009 4010 4011 4012

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
S
Suresh Siddha 已提交
4013
	ioapics[idx].nr_registers = entries;
4014

4015 4016
	if (gsi_cfg->gsi_end >= gsi_top)
		gsi_top = gsi_cfg->gsi_end + 1;
4017 4018

	printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
4019 4020
	       "GSI %d-%d\n", idx, mpc_ioapic_id(idx),
	       mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
4021
	       gsi_cfg->gsi_base, gsi_cfg->gsi_end);
4022 4023 4024

	nr_ioapics++;
}
4025 4026 4027 4028

/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
4029
	struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
4030 4031 4032

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
4033 4034
	physid_set_mask_of_physid(boot_cpu_physical_apicid,
					 &phys_cpu_present_map);
4035 4036 4037
#endif
	setup_local_APIC();

4038
	io_apic_setup_irq_pin(0, 0, &attr);
4039 4040
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
4041
}