io_apic.c 98.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
33
#include <linux/syscore_ops.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39
#include <linux/slab.h>
40 41 42 43 44
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
45
#include <linux/hpet.h>
46

47
#include <asm/idle.h>
L
Linus Torvalds 已提交
48 49
#include <asm/io.h>
#include <asm/smp.h>
50
#include <asm/cpu.h>
L
Linus Torvalds 已提交
51
#include <asm/desc.h>
52 53 54
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
55
#include <asm/timer.h>
56
#include <asm/i8259.h>
57
#include <asm/msidef.h>
58
#include <asm/hypertransport.h>
59
#include <asm/setup.h>
60
#include <asm/irq_remapping.h>
61
#include <asm/hpet.h>
62
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
63

I
Ingo Molnar 已提交
64
#include <asm/apic.h>
L
Linus Torvalds 已提交
65

66
#define __apicdebuginit(type) static type __init
67 68
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
69

L
Linus Torvalds 已提交
70
/*
71 72
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
73 74 75
 */
int sis_apic_bug = -1;

76 77
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
Y
Yinghai Lu 已提交
78

L
Linus Torvalds 已提交
79 80 81 82 83
/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

84
/* I/O APIC entries */
85
struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
86 87
int nr_ioapics;

88 89 90
/* IO APIC gsi routing info */
struct mp_ioapic_gsi  mp_gsi_routing[MAX_IO_APICS];

91 92
/* The one past the highest gsi number used */
u32 gsi_top;
93

94
/* MP IRQ source entries */
95
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
96 97 98 99

/* # of MP IRQ source entries */
int mp_irq_entries;

100 101 102
/* GSI interrupts */
static int nr_irqs_gsi = NR_IRQS_LEGACY;

103 104 105 106 107 108
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
109 110
int skip_ioapic_setup;

111 112 113 114
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
115 116 117 118 119 120 121 122
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

123
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
124 125
{
	/* disable IO-APIC */
126
	disable_ioapic_support();
Y
Yinghai Lu 已提交
127 128 129
	return 0;
}
early_param("noapic", parse_noapic);
130

131 132
static int io_apic_setup_irq_pin(unsigned int irq, int node,
				 struct io_apic_irq_attr *attr);
133

134 135 136 137 138 139 140 141 142 143 144
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
145
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
146 147 148
			return;
	}

149
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
150 151 152 153
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

154 155 156 157 158
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

T
Thomas Gleixner 已提交
159
static struct irq_pin_list *alloc_irq_pin_list(int node)
160
{
161
	return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
162 163
}

164

Y
Yinghai Lu 已提交
165
/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
166
#ifdef CONFIG_SPARSE_IRQ
167
static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
168
#else
169
static struct irq_cfg irq_cfgx[NR_IRQS];
170
#endif
Y
Yinghai Lu 已提交
171

172
int __init arch_early_irq_init(void)
173
{
174
	struct irq_cfg *cfg;
175
	int count, node, i;
T
Thomas Gleixner 已提交
176

177 178 179 180 181
	if (!legacy_pic->nr_legacy_irqs) {
		nr_irqs_gsi = 0;
		io_apic_irqs = ~0UL;
	}

182 183
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
184
	node = cpu_to_node(0);
185

186 187 188
	/* Make sure the legacy interrupts are marked in the bitmap */
	irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);

189
	for (i = 0; i < count; i++) {
190
		irq_set_chip_data(i, &cfg[i]);
191 192
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
193 194 195 196
		/*
		 * For legacy IRQ's, start with assigning irq0 to irq15 to
		 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
		 */
197
		if (i < legacy_pic->nr_legacy_irqs) {
198 199 200
			cfg[i].vector = IRQ0_VECTOR + i;
			cpumask_set_cpu(0, cfg[i].domain);
		}
201
	}
202 203

	return 0;
204
}
205

206
#ifdef CONFIG_SPARSE_IRQ
207
static struct irq_cfg *irq_cfg(unsigned int irq)
208
{
209
	return irq_get_chip_data(irq);
210
}
T
Thomas Gleixner 已提交
211

212
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
213
{
214
	struct irq_cfg *cfg;
215

216
	cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
217 218
	if (!cfg)
		return NULL;
219
	if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
220
		goto out_cfg;
221
	if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
222
		goto out_domain;
223
	return cfg;
224 225 226 227 228
out_domain:
	free_cpumask_var(cfg->domain);
out_cfg:
	kfree(cfg);
	return NULL;
229 230
}

231
static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
232
{
233 234
	if (!cfg)
		return;
235
	irq_set_chip_data(at, NULL);
236 237 238 239 240
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
}

241
#else
242

243
struct irq_cfg *irq_cfg(unsigned int irq)
244 245
{
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
246
}
L
Linus Torvalds 已提交
247

248
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
249 250 251 252
{
	return irq_cfgx + irq;
}

253
static inline void free_irq_cfg(unsigned int at, struct irq_cfg *cfg) { }
254

255 256
#endif

257 258 259 260 261 262 263 264
static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
{
	int res = irq_alloc_desc_at(at, node);
	struct irq_cfg *cfg;

	if (res < 0) {
		if (res != -EEXIST)
			return NULL;
265
		cfg = irq_get_chip_data(at);
266 267 268 269
		if (cfg)
			return cfg;
	}

270
	cfg = alloc_irq_cfg(at, node);
271
	if (cfg)
272
		irq_set_chip_data(at, cfg);
273 274 275 276 277 278 279 280 281 282 283 284
	else
		irq_free_desc(at);
	return cfg;
}

static int alloc_irq_from(unsigned int from, int node)
{
	return irq_alloc_desc_from(from, node);
}

static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
{
285
	free_irq_cfg(at, cfg);
286 287 288
	irq_free_desc(at);
}

L
Linus Torvalds 已提交
289 290 291 292
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
293 294
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
295 296 297 298 299
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
300
		+ (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
301 302
}

303 304 305 306 307 308
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

L
Linus Torvalds 已提交
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
331
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
332 333 334

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
335 336 337
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
338
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
339 340 341 342
{
	struct irq_pin_list *entry;
	unsigned long flags;

343
	raw_spin_lock_irqsave(&ioapic_lock, flags);
344
	for_each_irq_pin(entry, cfg->irq_2_pin) {
345 346 347 348 349 350 351
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
352
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
353 354 355
			return true;
		}
	}
356
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
357 358 359 360

	return false;
}

361 362 363 364 365 366 367 368 369
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
370
	raw_spin_lock_irqsave(&ioapic_lock, flags);
371 372
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
373
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
374 375 376
	return eu.entry;
}

377 378 379 380 381 382
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
383 384
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
385
{
386 387
	union entry_union eu = {{0, 0}};

388
	eu.entry = e;
389 390
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
391 392
}

393
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
394 395
{
	unsigned long flags;
396
	raw_spin_lock_irqsave(&ioapic_lock, flags);
397
	__ioapic_write_entry(apic, pin, e);
398
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
399 400 401 402 403 404 405 406 407 408 409 410
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

411
	raw_spin_lock_irqsave(&ioapic_lock, flags);
412 413
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
414
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
415 416
}

L
Linus Torvalds 已提交
417 418 419 420 421
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
422
static int
T
Thomas Gleixner 已提交
423
__add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
424
{
425
	struct irq_pin_list **last, *entry;
426

427 428 429
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
430
		if (entry->apic == apic && entry->pin == pin)
431
			return 0;
432
		last = &entry->next;
L
Linus Torvalds 已提交
433
	}
434

T
Thomas Gleixner 已提交
435
	entry = alloc_irq_pin_list(node);
436
	if (!entry) {
437 438 439
		printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
				node, apic, pin);
		return -ENOMEM;
440
	}
L
Linus Torvalds 已提交
441 442
	entry->apic = apic;
	entry->pin = pin;
443

444
	*last = entry;
445 446 447 448 449
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
T
Thomas Gleixner 已提交
450
	if (__add_pin_to_irq_node(cfg, node, apic, pin))
451
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
452 453 454 455 456
}

/*
 * Reroute an IRQ to a different pin.
 */
457
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
458 459
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
460
{
461
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
462

463
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
464 465 466
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
467
			/* every one is different, right? */
468
			return;
469
		}
L
Linus Torvalds 已提交
470
	}
471

472 473
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
474 475
}

476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

491 492 493
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
494 495
{
	struct irq_pin_list *entry;
496

497 498 499 500 501 502 503 504 505 506 507 508 509 510
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
			     IO_APIC_REDIR_MASKED, NULL);
}

static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
			     IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
511
}
512

513
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
514
{
515 516 517 518 519 520
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
521
	readl(&io_apic->data);
L
Linus Torvalds 已提交
522 523
}

T
Thomas Gleixner 已提交
524
static void mask_ioapic(struct irq_cfg *cfg)
525
{
T
Thomas Gleixner 已提交
526 527 528
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
529
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
530
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
531
}
L
Linus Torvalds 已提交
532

533
static void mask_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
534
{
535
	mask_ioapic(data->chip_data);
T
Thomas Gleixner 已提交
536
}
Y
Yinghai Lu 已提交
537

T
Thomas Gleixner 已提交
538 539 540
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
541 542
}

T
Thomas Gleixner 已提交
543
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
544 545 546
{
	unsigned long flags;

547
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
548
	__unmask_ioapic(cfg);
549
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
550 551
}

552
static void unmask_ioapic_irq(struct irq_data *data)
Y
Yinghai Lu 已提交
553
{
554
	unmask_ioapic(data->chip_data);
Y
Yinghai Lu 已提交
555 556
}

L
Linus Torvalds 已提交
557 558 559
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
560

L
Linus Torvalds 已提交
561
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
562
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
563 564 565 566 567
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
568
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
569 570
}

571
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
572 573 574 575 576 577 578 579
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

580
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
581 582 583 584 585 586
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
587 588 589
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
616 617
#endif /* CONFIG_X86_32 */

618 619 620 621 622 623
struct IO_APIC_route_entry **alloc_ioapic_entries(void)
{
	int apic;
	struct IO_APIC_route_entry **ioapic_entries;

	ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
624
				GFP_ATOMIC);
625 626 627 628 629 630
	if (!ioapic_entries)
		return 0;

	for (apic = 0; apic < nr_ioapics; apic++) {
		ioapic_entries[apic] =
			kzalloc(sizeof(struct IO_APIC_route_entry) *
631
				nr_ioapic_registers[apic], GFP_ATOMIC);
632 633 634 635 636 637 638 639 640 641 642 643 644
		if (!ioapic_entries[apic])
			goto nomem;
	}

	return ioapic_entries;

nomem:
	while (--apic >= 0)
		kfree(ioapic_entries[apic]);
	kfree(ioapic_entries);

	return 0;
}
645 646

/*
647
 * Saves all the IO-APIC RTE's
648
 */
649
int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
650 651 652
{
	int apic, pin;

653 654
	if (!ioapic_entries)
		return -ENOMEM;
655 656

	for (apic = 0; apic < nr_ioapics; apic++) {
657 658
		if (!ioapic_entries[apic])
			return -ENOMEM;
659

660
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
661
			ioapic_entries[apic][pin] =
662
				ioapic_read_entry(apic, pin);
663
	}
664

665 666 667
	return 0;
}

668 669 670 671
/*
 * Mask all IO APIC entries.
 */
void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
672 673 674
{
	int apic, pin;

675 676 677
	if (!ioapic_entries)
		return;

678
	for (apic = 0; apic < nr_ioapics; apic++) {
679
		if (!ioapic_entries[apic])
680
			break;
681

682 683 684
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			struct IO_APIC_route_entry entry;

685
			entry = ioapic_entries[apic][pin];
686 687 688 689 690 691 692 693
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

694 695 696 697
/*
 * Restore IO APIC entries which was saved in ioapic_entries.
 */
int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
698 699 700
{
	int apic, pin;

701 702 703
	if (!ioapic_entries)
		return -ENOMEM;

704
	for (apic = 0; apic < nr_ioapics; apic++) {
705 706 707
		if (!ioapic_entries[apic])
			return -ENOMEM;

708 709
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			ioapic_write_entry(apic, pin,
710
					ioapic_entries[apic][pin]);
711
	}
712
	return 0;
713 714
}

715 716 717 718 719 720 721 722
void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
{
	int apic;

	for (apic = 0; apic < nr_ioapics; apic++)
		kfree(ioapic_entries[apic]);

	kfree(ioapic_entries);
723
}
L
Linus Torvalds 已提交
724 725 726 727 728 729 730 731 732

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
733 734 735 736
		if (mp_irqs[i].irqtype == type &&
		    (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
737 738 739 740 741 742 743 744
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
745
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
746 747 748 749
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
750
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
751

A
Alexey Starikovskiy 已提交
752
		if (test_bit(lbus, mp_bus_not_pci) &&
753 754
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
755

756
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
757 758 759 760
	}
	return -1;
}

761 762 763 764 765
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
766
		int lbus = mp_irqs[i].srcbus;
767

A
Alexey Starikovskiy 已提交
768
		if (test_bit(lbus, mp_bus_not_pci) &&
769 770
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
771 772 773 774
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
775
		for(apic = 0; apic < nr_ioapics; apic++) {
776
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
777 778 779 780 781 782 783
				return apic;
		}
	}

	return -1;
}

784
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
785 786 787 788 789
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
790
	if (irq < legacy_pic->nr_legacy_irqs) {
L
Linus Torvalds 已提交
791 792 793 794 795 796 797
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
798

799
#endif
L
Linus Torvalds 已提交
800

A
Alexey Starikovskiy 已提交
801 802 803 804 805 806
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
807 808 809 810 811
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

812
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
813
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
814 815 816 817 818 819 820 821 822 823 824

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
825
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
826

827
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
828
{
829
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
830 831 832 833 834
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
835
	switch (mp_irqs[idx].irqflag & 3)
836
	{
837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
865 866 867 868
	}
	return polarity;
}

869
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
870
{
871
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
872 873 874 875 876
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
877
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
878
	{
879 880 881 882 883
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
884
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
914
			break;
915
		case 1: /* edge */
L
Linus Torvalds 已提交
916
		{
917
			trigger = 0;
L
Linus Torvalds 已提交
918 919
			break;
		}
920
		case 2: /* reserved */
L
Linus Torvalds 已提交
921
		{
922 923
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
924 925
			break;
		}
926
		case 3: /* level */
L
Linus Torvalds 已提交
927
		{
928
			trigger = 1;
L
Linus Torvalds 已提交
929 930
			break;
		}
931
		default: /* invalid */
L
Linus Torvalds 已提交
932 933
		{
			printk(KERN_WARNING "broken BIOS!!\n");
934
			trigger = 0;
L
Linus Torvalds 已提交
935 936 937 938 939 940 941 942
			break;
		}
	}
	return trigger;
}

static int pin_2_irq(int idx, int apic, int pin)
{
943
	int irq;
944
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
945 946 947 948

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
949
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
950 951
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

952
	if (test_bit(bus, mp_bus_not_pci)) {
953
		irq = mp_irqs[idx].srcbusirq;
954
	} else {
955
		u32 gsi = mp_gsi_routing[apic].gsi_base + pin;
956 957 958 959

		if (gsi >= NR_IRQS_LEGACY)
			irq = gsi;
		else
960
			irq = gsi_top + gsi;
L
Linus Torvalds 已提交
961 962
	}

963
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
980 981
#endif

L
Linus Torvalds 已提交
982 983 984
	return irq;
}

985 986 987 988 989
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
990
				struct io_apic_irq_attr *irq_attr)
991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
{
	int apic, i, best_guess = -1;

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

		for (apic = 0; apic < nr_ioapics; apic++)
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
			int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1020 1021 1022 1023
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1024 1025 1026 1027 1028 1029 1030
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1031 1032 1033 1034
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1035 1036 1037 1038 1039 1040 1041 1042
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1043 1044 1045 1046 1047
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1048
	raw_spin_lock(&vector_lock);
1049
}
L
Linus Torvalds 已提交
1050

1051
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1052
{
1053
	raw_spin_unlock(&vector_lock);
1054
}
L
Linus Torvalds 已提交
1055

1056 1057
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1058
{
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1070
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1071
	static int current_offset = VECTOR_OFFSET_START % 8;
1072
	unsigned int old_vector;
1073 1074
	int cpu, err;
	cpumask_var_t tmp_mask;
1075

1076
	if (cfg->move_in_progress)
1077
		return -EBUSY;
1078

1079 1080
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1081

1082 1083
	old_vector = cfg->vector;
	if (old_vector) {
1084 1085 1086 1087
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1088
			return 0;
1089
		}
1090
	}
1091

1092
	/* Only try and allocate irqs on cpus that are present */
1093 1094
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1095 1096
		int new_cpu;
		int vector, offset;
1097

1098
		apic->vector_allocation_domain(cpu, tmp_mask);
1099

1100 1101
		vector = current_vector;
		offset = current_offset;
1102
next:
1103 1104
		vector += 8;
		if (vector >= first_system_vector) {
1105
			/* If out of vectors on large boxen, must share them. */
1106
			offset = (offset + 1) % 8;
1107
			vector = FIRST_EXTERNAL_VECTOR + offset;
1108 1109 1110
		}
		if (unlikely(current_vector == vector))
			continue;
1111 1112

		if (test_bit(vector, used_vectors))
1113
			goto next;
1114

1115
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1116 1117 1118 1119 1120 1121 1122
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1123
			cpumask_copy(cfg->old_domain, cfg->domain);
1124
		}
1125
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1126 1127
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1128 1129 1130
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1131
	}
1132 1133
	free_cpumask_var(tmp_mask);
	return err;
1134 1135
}

1136
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1137 1138
{
	int err;
1139 1140
	unsigned long flags;

1141
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1142
	err = __assign_irq_vector(irq, cfg, mask);
1143
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1144 1145 1146
	return err;
}

Y
Yinghai Lu 已提交
1147
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1148 1149 1150 1151 1152 1153
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1154
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1155 1156 1157
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1158
	cpumask_clear(cfg->domain);
1159 1160 1161

	if (likely(!cfg->move_in_progress))
		return;
1162
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1163 1164 1165 1166 1167 1168 1169 1170 1171
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1172 1173 1174 1175 1176 1177 1178 1179
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;

1180 1181 1182 1183 1184
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1185
	raw_spin_lock(&vector_lock);
1186
	/* Mark the inuse vectors */
T
Thomas Gleixner 已提交
1187
	for_each_active_irq(irq) {
1188
		cfg = irq_get_chip_data(irq);
T
Thomas Gleixner 已提交
1189 1190
		if (!cfg)
			continue;
1191 1192 1193 1194 1195 1196 1197
		/*
		 * If it is a legacy IRQ handled by the legacy PIC, this cpu
		 * will be part of the irq_cfg's domain.
		 */
		if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
			cpumask_set_cpu(cpu, cfg->domain);

1198
		if (!cpumask_test_cpu(cpu, cfg->domain))
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1210
		if (!cpumask_test_cpu(cpu, cfg->domain))
1211
			per_cpu(vector_irq, cpu)[vector] = -1;
1212
	}
1213
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1214
}
1215

1216
static struct irq_chip ioapic_chip;
1217
static struct irq_chip ir_ioapic_chip;
L
Linus Torvalds 已提交
1218

1219
#ifdef CONFIG_X86_32
1220 1221
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1222
	int apic, idx, pin;
1223

T
Thomas Gleixner 已提交
1224 1225 1226 1227 1228 1229 1230 1231
	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1232 1233
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1234
	return 0;
1235
}
1236 1237 1238
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1239
	return 1;
1240 1241
}
#endif
1242

1243 1244
static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
				 unsigned long trigger)
L
Linus Torvalds 已提交
1245
{
1246 1247 1248
	struct irq_chip *chip = &ioapic_chip;
	irq_flow_handler_t hdl;
	bool fasteoi;
Y
Yinghai Lu 已提交
1249

1250
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1251
	    trigger == IOAPIC_LEVEL) {
1252
		irq_set_status_flags(irq, IRQ_LEVEL);
1253 1254
		fasteoi = true;
	} else {
1255
		irq_clear_status_flags(irq, IRQ_LEVEL);
1256 1257
		fasteoi = false;
	}
1258

1259
	if (irq_remapped(cfg)) {
1260
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
1261 1262
		chip = &ir_ioapic_chip;
		fasteoi = trigger != 0;
1263
	}
1264

1265 1266 1267
	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	irq_set_chip_and_handler_name(irq, chip, hdl,
				      fasteoi ? "fasteoi" : "edge");
L
Linus Torvalds 已提交
1268 1269
}

1270 1271 1272 1273
static int setup_ioapic_entry(int apic_id, int irq,
			      struct IO_APIC_route_entry *entry,
			      unsigned int destination, int trigger,
			      int polarity, int vector, int pin)
L
Linus Torvalds 已提交
1274
{
1275 1276 1277 1278 1279
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

1280
	if (intr_remapping_enabled) {
I
Ingo Molnar 已提交
1281
		struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
1282 1283 1284 1285 1286 1287
		struct irte irte;
		struct IR_IO_APIC_route_entry *ir_entry =
			(struct IR_IO_APIC_route_entry *) entry;
		int index;

		if (!iommu)
I
Ingo Molnar 已提交
1288
			panic("No mapping iommu for ioapic %d\n", apic_id);
1289 1290 1291

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
I
Ingo Molnar 已提交
1292
			panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
1293

1294
		prepare_irte(&irte, vector, destination);
1295

1296 1297 1298
		/* Set source-id of interrupt request */
		set_ioapic_sid(&irte, apic_id);

1299 1300 1301 1302 1303 1304
		modify_irte(irq, &irte);

		ir_entry->index2 = (index >> 15) & 0x1;
		ir_entry->zero = 0;
		ir_entry->format = 1;
		ir_entry->index = (index & 0x7fff);
1305 1306 1307 1308 1309
		/*
		 * IO-APIC RTE will be configured with virtual vector.
		 * irq handler will do the explicit EOI to the io-apic.
		 */
		ir_entry->vector = pin;
1310
	} else {
1311 1312
		entry->delivery_mode = apic->irq_delivery_mode;
		entry->dest_mode = apic->irq_dest_mode;
1313
		entry->dest = destination;
1314
		entry->vector = vector;
1315
	}
1316

1317
	entry->mask = 0;				/* enable IRQ */
1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
	entry->trigger = trigger;
	entry->polarity = polarity;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;
	return 0;
}

1329 1330
static void setup_ioapic_irq(int apic_id, int pin, unsigned int irq,
			     struct irq_cfg *cfg, int trigger, int polarity)
1331
{
L
Linus Torvalds 已提交
1332
	struct IO_APIC_route_entry entry;
1333
	unsigned int dest;
1334 1335 1336

	if (!IO_APIC_IRQ(irq))
		return;
1337 1338 1339 1340 1341
	/*
	 * For legacy irqs, cfg->domain starts with cpu 0 for legacy
	 * controllers like 8259. Now that IO-APIC can handle this irq, update
	 * the cfg->domain.
	 */
1342
	if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
1343 1344
		apic->vector_allocation_domain(0, cfg->domain);

1345
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1346 1347
		return;

1348
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1349 1350 1351 1352

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
		    "IRQ %d Mode:%i Active:%i)\n",
I
Ingo Molnar 已提交
1353
		    apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
1354 1355 1356
		    irq, trigger, polarity);


I
Ingo Molnar 已提交
1357
	if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
1358
			       dest, trigger, polarity, cfg->vector, pin)) {
1359
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
I
Ingo Molnar 已提交
1360
		       mp_ioapics[apic_id].apicid, pin);
Y
Yinghai Lu 已提交
1361
		__clear_irq_vector(irq, cfg);
1362 1363 1364
		return;
	}

1365
	ioapic_register_intr(irq, cfg, trigger);
1366
	if (irq < legacy_pic->nr_legacy_irqs)
1367
		legacy_pic->mask(irq);
1368

I
Ingo Molnar 已提交
1369
	ioapic_write_entry(apic_id, pin, entry);
1370 1371
}

1372 1373 1374 1375
static struct {
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
} mp_ioapic_routing[MAX_IO_APICS];

1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
static bool __init io_apic_pin_not_connected(int idx, int apic_id, int pin)
{
	if (idx != -1)
		return false;

	apic_printk(APIC_VERBOSE, KERN_DEBUG " apic %d pin %d not connected\n",
		    mp_ioapics[apic_id].apicid, pin);
	return true;
}

1386
static void __init __io_apic_setup_irqs(unsigned int apic_id)
1387
{
1388
	int idx, node = cpu_to_node(0);
1389
	struct io_apic_irq_attr attr;
1390
	unsigned int pin, irq;
L
Linus Torvalds 已提交
1391

1392 1393
	for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
		idx = find_irq_entry(apic_id, pin, mp_INT);
1394
		if (io_apic_pin_not_connected(idx, apic_id, pin))
1395
			continue;
1396

1397
		irq = pin_2_irq(idx, apic_id, pin);
1398

E
Eric W. Biederman 已提交
1399 1400 1401
		if ((apic_id > 0) && (irq > 16))
			continue;

1402 1403 1404 1405 1406
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
1407
		    apic->multi_timer_check(apic_id, irq))
1408
			continue;
1409

1410 1411
		set_io_apic_irq_attr(&attr, apic_id, pin, irq_trigger(idx),
				     irq_polarity(idx));
1412

1413
		io_apic_setup_irq_pin(irq, node, &attr);
L
Linus Torvalds 已提交
1414 1415 1416
	}
}

1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
static void __init setup_IO_APIC_irqs(void)
{
	unsigned int apic_id;

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

	for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
		__io_apic_setup_irqs(apic_id);
}

Y
Yinghai Lu 已提交
1427 1428 1429 1430 1431 1432 1433
/*
 * for the gsit that is not in first ioapic
 * but could not use acpi_register_gsi()
 * like some special sci in IBM x3330
 */
void setup_IO_APIC_irq_extra(u32 gsi)
{
1434
	int apic_id = 0, pin, idx, irq, node = cpu_to_node(0);
1435
	struct io_apic_irq_attr attr;
Y
Yinghai Lu 已提交
1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449

	/*
	 * Convert 'gsi' to 'ioapic.pin'.
	 */
	apic_id = mp_find_ioapic(gsi);
	if (apic_id < 0)
		return;

	pin = mp_find_ioapic_pin(apic_id, gsi);
	idx = find_irq_entry(apic_id, pin, mp_INT);
	if (idx == -1)
		return;

	irq = pin_2_irq(idx, apic_id, pin);
1450 1451 1452

	/* Only handle the non legacy irqs on secondary ioapics */
	if (apic_id == 0 || irq < NR_IRQS_LEGACY)
Y
Yinghai Lu 已提交
1453
		return;
1454

1455 1456 1457
	set_io_apic_irq_attr(&attr, apic_id, pin, irq_trigger(idx),
			     irq_polarity(idx));

1458
	io_apic_setup_irq_pin_once(irq, node, &attr);
Y
Yinghai Lu 已提交
1459 1460
}

L
Linus Torvalds 已提交
1461
/*
1462
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1463
 */
I
Ingo Molnar 已提交
1464
static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
1465
					int vector)
L
Linus Torvalds 已提交
1466 1467 1468
{
	struct IO_APIC_route_entry entry;

1469 1470 1471
	if (intr_remapping_enabled)
		return;

1472
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1473 1474 1475 1476 1477

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1478
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1479
	entry.mask = 0;			/* don't mask IRQ for edge */
1480
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1481
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1482 1483 1484 1485 1486 1487
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1488
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1489
	 */
1490 1491
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
L
Linus Torvalds 已提交
1492 1493 1494 1495

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
I
Ingo Molnar 已提交
1496
	ioapic_write_entry(apic_id, pin, entry);
L
Linus Torvalds 已提交
1497 1498
}

1499 1500

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1501 1502 1503 1504 1505 1506 1507
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1508
	struct irq_cfg *cfg;
1509
	unsigned int irq;
L
Linus Torvalds 已提交
1510

1511
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1512 1513
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1514
		       mp_ioapics[i].apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1515 1516 1517 1518 1519 1520 1521 1522 1523

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

1524
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1525 1526 1527 1528
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1529 1530
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
1531
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1532

1533
	printk("\n");
1534
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
L
Linus Torvalds 已提交
1535 1536 1537 1538 1539
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1540
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
L
Linus Torvalds 已提交
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1569
	printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
1570
			  " Stat Dmod Deli Vect:\n");
L
Linus Torvalds 已提交
1571 1572 1573 1574

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1575
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1576

1577 1578 1579 1580
		printk(KERN_DEBUG " %02x %03X ",
			i,
			entry.dest
		);
L
Linus Torvalds 已提交
1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1595
	for_each_active_irq(irq) {
1596 1597
		struct irq_pin_list *entry;

1598
		cfg = irq_get_chip_data(irq);
1599 1600
		if (!cfg)
			continue;
1601
		entry = cfg->irq_2_pin;
1602
		if (!entry)
L
Linus Torvalds 已提交
1603
			continue;
1604
		printk(KERN_DEBUG "IRQ%d ", irq);
1605
		for_each_irq_pin(entry, cfg->irq_2_pin)
L
Linus Torvalds 已提交
1606 1607 1608 1609 1610 1611 1612 1613 1614
			printk("-> %d:%d", entry->apic, entry->pin);
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1615
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1616
{
1617
	int i;
L
Linus Torvalds 已提交
1618

1619 1620 1621 1622 1623 1624
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		printk(KERN_CONT "%08x", apic_read(base + i*0x10));

	printk(KERN_CONT "\n");
L
Linus Torvalds 已提交
1625 1626
}

1627
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1628
{
1629
	unsigned int i, v, ver, maxlvt;
1630
	u64 icr;
L
Linus Torvalds 已提交
1631

1632
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1633
		smp_processor_id(), hard_smp_processor_id());
1634
	v = apic_read(APIC_ID);
1635
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1636 1637 1638
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1639
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1640 1641 1642 1643

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1644
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1645 1646 1647 1648 1649
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1650 1651 1652 1653
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1654 1655 1656 1657 1658 1659 1660 1661 1662
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1663 1664
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1665 1666 1667 1668
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1669 1670 1671 1672
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1673
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1674
	printk(KERN_DEBUG "... APIC TMR field:\n");
1675
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1676
	printk(KERN_DEBUG "... APIC IRR field:\n");
1677
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1678

1679 1680
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1681
			apic_write(APIC_ESR, 0);
1682

L
Linus Torvalds 已提交
1683 1684 1685 1686
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1687
	icr = apic_icr_read();
1688 1689
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
L
Linus Torvalds 已提交
1726 1727 1728
	printk("\n");
}

1729
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1730
{
1731 1732
	int cpu;

1733 1734 1735
	if (!maxcpu)
		return;

1736
	preempt_disable();
1737 1738 1739
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1740
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1741
	}
1742
	preempt_enable();
L
Linus Torvalds 已提交
1743 1744
}

1745
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1746 1747 1748 1749
{
	unsigned int v;
	unsigned long flags;

1750
	if (!legacy_pic->nr_legacy_irqs)
L
Linus Torvalds 已提交
1751 1752 1753 1754
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1755
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1756 1757 1758 1759 1760 1761 1762

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1763 1764
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1765
	v = inb(0xa0) << 8 | inb(0x20);
1766 1767
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1768

1769
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1770 1771 1772 1773 1774 1775 1776

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1795
{
1796 1797 1798
	if (apic_verbosity == APIC_QUIET)
		return 0;

1799
	print_PIC();
1800 1801

	/* don't print out if apic is not there */
1802
	if (!cpu_has_apic && !apic_from_smp_config())
1803 1804
		return 0;

1805
	print_local_APICs(show_lapic);
1806 1807 1808 1809 1810
	print_IO_APIC();

	return 0;
}

1811
fs_initcall(print_ICs);
1812

L
Linus Torvalds 已提交
1813

Y
Yinghai Lu 已提交
1814 1815 1816
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1817
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1818
{
1819
	int i8259_apic, i8259_pin;
1820
	int apic;
1821

1822
	if (!legacy_pic->nr_legacy_irqs)
1823 1824
		return;

1825
	for(apic = 0; apic < nr_ioapics; apic++) {
1826 1827
		int pin;
		/* See if any of the pins is in ExtINT mode */
1828
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1829
			struct IO_APIC_route_entry entry;
1830
			entry = ioapic_read_entry(apic, pin);
1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

1879
	if (!legacy_pic->nr_legacy_irqs)
1880 1881
		return;

1882
	/*
1883
	 * If the i8259 is routed through an IOAPIC
1884
	 * Put that IOAPIC in virtual wire mode
1885
	 * so legacy interrupts can be delivered.
1886 1887 1888
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
L
Lucas De Marchi 已提交
1889
	 * IOAPIC RTE as well as interrupt-remapping table entry).
1890
	 * As this gets called during crash dump, keep this simple for now.
1891
	 */
1892
	if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
1893 1894 1895 1896 1897 1898 1899 1900 1901
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1902
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1903
		entry.vector          = 0;
1904
		entry.dest            = read_apic_id();
1905 1906 1907 1908

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1909
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1910
	}
1911

1912 1913 1914
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
1915
	if (cpu_has_apic || apic_from_smp_config())
1916 1917
		disconnect_bsp_APIC(!intr_remapping_enabled &&
				ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
1918 1919
}

1920
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1921 1922 1923 1924 1925 1926
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
1927
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
1928 1929 1930
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
I
Ingo Molnar 已提交
1931
	int apic_id;
L
Linus Torvalds 已提交
1932 1933 1934 1935 1936 1937 1938 1939
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
1940
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
1941 1942 1943 1944

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
I
Ingo Molnar 已提交
1945
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
L
Linus Torvalds 已提交
1946 1947

		/* Read the register 0 value */
1948
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
1949
		reg_00.raw = io_apic_read(apic_id, 0);
1950
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1951

I
Ingo Molnar 已提交
1952
		old_id = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
1953

I
Ingo Molnar 已提交
1954
		if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
1955
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
I
Ingo Molnar 已提交
1956
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
1957 1958
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
I
Ingo Molnar 已提交
1959
			mp_ioapics[apic_id].apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
1960 1961 1962 1963 1964 1965 1966
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
1967
		if (apic->check_apicid_used(&phys_id_present_map,
I
Ingo Molnar 已提交
1968
					mp_ioapics[apic_id].apicid)) {
L
Linus Torvalds 已提交
1969
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
I
Ingo Molnar 已提交
1970
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
1971 1972 1973 1974 1975 1976 1977 1978
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
I
Ingo Molnar 已提交
1979
			mp_ioapics[apic_id].apicid = i;
L
Linus Torvalds 已提交
1980 1981
		} else {
			physid_mask_t tmp;
1982
			apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
L
Linus Torvalds 已提交
1983 1984
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
I
Ingo Molnar 已提交
1985
					mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
1986 1987 1988 1989 1990 1991 1992
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
I
Ingo Molnar 已提交
1993
		if (old_id != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
1994
			for (i = 0; i < mp_irq_entries; i++)
1995 1996
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
I
Ingo Molnar 已提交
1997
						= mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
1998 1999

		/*
2000 2001
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
2002
		 */
2003 2004 2005
		if (mp_ioapics[apic_id].apicid == reg_00.bits.ID)
			continue;

L
Linus Torvalds 已提交
2006 2007
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
I
Ingo Molnar 已提交
2008
			mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2009

I
Ingo Molnar 已提交
2010
		reg_00.bits.ID = mp_ioapics[apic_id].apicid;
2011
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2012
		io_apic_write(apic_id, 0, reg_00.raw);
2013
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2014 2015 2016 2017

		/*
		 * Sanity check
		 */
2018
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2019
		reg_00.raw = io_apic_read(apic_id, 0);
2020
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2021
		if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2022 2023 2024 2025 2026
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
2042
#endif
L
Linus Torvalds 已提交
2043

2044
int no_timer_check __initdata;
2045 2046 2047 2048 2049 2050 2051 2052

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2053 2054 2055 2056 2057 2058 2059 2060
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2061
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2062 2063
{
	unsigned long t1 = jiffies;
2064
	unsigned long flags;
L
Linus Torvalds 已提交
2065

2066 2067 2068
	if (no_timer_check)
		return 1;

2069
	local_save_flags(flags);
L
Linus Torvalds 已提交
2070 2071 2072
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2073
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2074 2075 2076 2077 2078 2079 2080 2081

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2082 2083

	/* jiffies wrap? */
2084
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2111

2112
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2113
{
2114
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
2115 2116
	unsigned long flags;

2117
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2118
	if (irq < legacy_pic->nr_legacy_irqs) {
2119
		legacy_pic->mask(irq);
2120
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2121 2122
			was_pending = 1;
	}
2123
	__unmask_ioapic(data->chip_data);
2124
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2125 2126 2127 2128

	return was_pending;
}

2129
static int ioapic_retrigger_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2130
{
2131
	struct irq_cfg *cfg = data->chip_data;
2132 2133
	unsigned long flags;

2134
	raw_spin_lock_irqsave(&vector_lock, flags);
2135
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2136
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2137 2138 2139

	return 1;
}
2140

2141 2142 2143 2144 2145 2146 2147 2148
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2149

2150
#ifdef CONFIG_SMP
2151
void send_cleanup_vector(struct irq_cfg *cfg)
2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2167
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2168 2169 2170 2171 2172
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

2173
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2174 2175 2176 2177 2178 2179 2180 2181
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
2182
		if (!irq_remapped(cfg))
2183 2184 2185 2186 2187 2188 2189 2190 2191
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
2192
 * Either sets data->affinity to a valid value, and returns
2193
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
2194
 * leaves data->affinity untouched.
2195
 */
2196 2197
int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
			  unsigned int *dest_id)
2198
{
2199
	struct irq_cfg *cfg = data->chip_data;
2200 2201

	if (!cpumask_intersects(mask, cpu_online_mask))
2202
		return -1;
2203

2204
	if (assign_irq_vector(data->irq, data->chip_data, mask))
2205
		return -1;
2206

2207
	cpumask_copy(data->affinity, mask);
2208

2209
	*dest_id = apic->cpu_mask_to_apicid_and(mask, cfg->domain);
2210
	return 0;
2211 2212
}

2213
static int
2214 2215
ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		    bool force)
2216
{
2217
	unsigned int dest, irq = data->irq;
2218
	unsigned long flags;
2219
	int ret;
2220

2221
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2222
	ret = __ioapic_set_affinity(data, mask, &dest);
2223
	if (!ret) {
2224 2225
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
2226
		__target_IO_APIC_irq(irq, dest, data->chip_data);
2227
	}
2228
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2229
	return ret;
2230 2231
}

2232
#ifdef CONFIG_INTR_REMAP
2233

2234 2235 2236
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
2237 2238
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2239
 *
2240 2241 2242 2243
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
2244
 */
2245
static int
2246 2247
ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		       bool force)
2248
{
2249 2250
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
2251
	struct irte irte;
2252

2253
	if (!cpumask_intersects(mask, cpu_online_mask))
2254
		return -EINVAL;
2255

2256
	if (get_irte(irq, &irte))
2257
		return -EBUSY;
2258

Y
Yinghai Lu 已提交
2259
	if (assign_irq_vector(irq, cfg, mask))
2260
		return -EBUSY;
2261

2262
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2263 2264 2265 2266 2267 2268 2269 2270 2271

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

2272 2273
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2274

2275
	cpumask_copy(data->affinity, mask);
2276
	return 0;
2277 2278
}

2279
#else
2280 2281 2282
static inline int
ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		       bool force)
2283
{
2284
	return 0;
2285
}
2286 2287 2288 2289 2290
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2291

2292 2293 2294 2295 2296 2297 2298
	ack_APIC_irq();
	exit_idle();
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2299
		unsigned int irr;
2300 2301
		struct irq_desc *desc;
		struct irq_cfg *cfg;
T
Tejun Heo 已提交
2302
		irq = __this_cpu_read(vector_irq[vector]);
2303

2304 2305 2306
		if (irq == -1)
			continue;

2307 2308 2309 2310 2311
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2312
		raw_spin_lock(&desc->lock);
2313

2314 2315 2316 2317 2318 2319 2320
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2321
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2322 2323
			goto unlock;

2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
T
Tejun Heo 已提交
2336
		__this_cpu_write(vector_irq[vector], -1);
2337
unlock:
2338
		raw_spin_unlock(&desc->lock);
2339 2340 2341 2342 2343
	}

	irq_exit();
}

T
Thomas Gleixner 已提交
2344
static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
2345
{
2346
	unsigned me;
2347

2348
	if (likely(!cfg->move_in_progress))
2349 2350 2351
		return;

	me = smp_processor_id();
2352

2353
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2354
		send_cleanup_vector(cfg);
2355
}
2356

T
Thomas Gleixner 已提交
2357
static void irq_complete_move(struct irq_cfg *cfg)
2358
{
T
Thomas Gleixner 已提交
2359
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
2360 2361 2362 2363
}

void irq_force_complete_move(int irq)
{
2364
	struct irq_cfg *cfg = irq_get_chip_data(irq);
2365

2366 2367 2368
	if (!cfg)
		return;

T
Thomas Gleixner 已提交
2369
	__irq_complete_move(cfg, cfg->vector);
2370
}
2371
#else
T
Thomas Gleixner 已提交
2372
static inline void irq_complete_move(struct irq_cfg *cfg) { }
2373
#endif
Y
Yinghai Lu 已提交
2374

2375
static void ack_apic_edge(struct irq_data *data)
2376
{
2377
	irq_complete_move(data->chip_data);
2378
	irq_move_irq(data);
2379 2380 2381
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2382 2383
atomic_t irq_mis_count;

2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
*/
T
Thomas Gleixner 已提交
2400
static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
2401 2402
{
	struct irq_pin_list *entry;
T
Thomas Gleixner 已提交
2403
	unsigned long flags;
2404

T
Thomas Gleixner 已提交
2405
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2406
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2407 2408 2409 2410 2411 2412 2413
		if (mp_ioapics[entry->apic].apicver >= 0x20) {
			/*
			 * Intr-remapping uses pin number as the virtual vector
			 * in the RTE. Actual vector is programmed in
			 * intr-remapping table entry. Hence for the io-apic
			 * EOI we use the pin number.
			 */
2414
			if (irq_remapped(cfg))
2415 2416 2417 2418 2419 2420 2421
				io_apic_eoi(entry->apic, entry->pin);
			else
				io_apic_eoi(entry->apic, cfg->vector);
		} else {
			__mask_and_edge_IO_APIC_irq(entry);
			__unmask_and_level_IO_APIC_irq(entry);
		}
2422
	}
2423
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2424 2425
}

2426
static void ack_apic_level(struct irq_data *data)
2427
{
2428 2429
	struct irq_cfg *cfg = data->chip_data;
	int i, do_unmask_irq = 0, irq = data->irq;
Y
Yinghai Lu 已提交
2430
	unsigned long v;
2431

T
Thomas Gleixner 已提交
2432
	irq_complete_move(cfg);
2433
#ifdef CONFIG_GENERIC_PENDING_IRQ
2434
	/* If we are moving the irq we need to mask it */
2435
	if (unlikely(irqd_is_setaffinity_pending(data))) {
2436
		do_unmask_irq = 1;
T
Thomas Gleixner 已提交
2437
		mask_ioapic(cfg);
2438
	}
2439 2440
#endif

Y
Yinghai Lu 已提交
2441
	/*
2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2472
	 */
Y
Yinghai Lu 已提交
2473
	i = cfg->vector;
Y
Yinghai Lu 已提交
2474 2475
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2476 2477 2478 2479 2480 2481
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2482 2483 2484 2485 2486 2487 2488
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2489 2490 2491
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2492
		eoi_ioapic_irq(irq, cfg);
2493 2494
	}

2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522
	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2523
		if (!io_apic_level_ack_pending(cfg))
2524
			irq_move_masked_irq(data);
T
Thomas Gleixner 已提交
2525
		unmask_ioapic(cfg);
2526
	}
Y
Yinghai Lu 已提交
2527
}
2528

2529
#ifdef CONFIG_INTR_REMAP
2530
static void ir_ack_apic_edge(struct irq_data *data)
2531
{
2532
	ack_APIC_irq();
2533 2534
}

2535
static void ir_ack_apic_level(struct irq_data *data)
2536
{
2537
	ack_APIC_irq();
2538
	eoi_ioapic_irq(data->irq, data->chip_data);
2539 2540 2541
}
#endif /* CONFIG_INTR_REMAP */

2542
static struct irq_chip ioapic_chip __read_mostly = {
2543 2544 2545 2546 2547 2548
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
	.irq_ack		= ack_apic_edge,
	.irq_eoi		= ack_apic_level,
2549
#ifdef CONFIG_SMP
2550
	.irq_set_affinity	= ioapic_set_affinity,
2551
#endif
2552
	.irq_retrigger		= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2553 2554
};

2555
static struct irq_chip ir_ioapic_chip __read_mostly = {
2556 2557 2558 2559
	.name			= "IR-IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
2560
#ifdef CONFIG_INTR_REMAP
2561 2562
	.irq_ack		= ir_ack_apic_edge,
	.irq_eoi		= ir_ack_apic_level,
2563
#ifdef CONFIG_SMP
2564
	.irq_set_affinity	= ir_ioapic_set_affinity,
2565
#endif
2566
#endif
2567
	.irq_retrigger		= ioapic_retrigger_irq,
2568
};
L
Linus Torvalds 已提交
2569 2570 2571

static inline void init_IO_APIC_traps(void)
{
2572
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
2573
	unsigned int irq;
L
Linus Torvalds 已提交
2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
T
Thomas Gleixner 已提交
2586
	for_each_active_irq(irq) {
2587
		cfg = irq_get_chip_data(irq);
2588
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2589 2590 2591 2592 2593
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2594 2595
			if (irq < legacy_pic->nr_legacy_irqs)
				legacy_pic->make_irq(irq);
2596
			else
L
Linus Torvalds 已提交
2597
				/* Strange. Oh, well.. */
2598
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
2599 2600 2601 2602
		}
	}
}

2603 2604 2605
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2606

2607
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2608 2609 2610 2611
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2612
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2613 2614
}

2615
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2616
{
2617
	unsigned long v;
L
Linus Torvalds 已提交
2618

2619
	v = apic_read(APIC_LVT0);
2620
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2621
}
L
Linus Torvalds 已提交
2622

2623
static void ack_lapic_irq(struct irq_data *data)
2624 2625 2626 2627
{
	ack_APIC_irq();
}

2628
static struct irq_chip lapic_chip __read_mostly = {
2629
	.name		= "local-APIC",
2630 2631 2632
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2633 2634
};

2635
static void lapic_register_intr(int irq)
2636
{
2637
	irq_clear_status_flags(irq, IRQ_LEVEL);
2638
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2639 2640 2641
				      "edge");
}

L
Linus Torvalds 已提交
2642 2643 2644 2645 2646 2647 2648
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2649
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2650
{
2651
	int apic, pin, i;
L
Linus Torvalds 已提交
2652 2653 2654
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2655
	pin  = find_isa_irq_pin(8, mp_INT);
2656 2657 2658 2659
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2660
	apic = find_isa_irq_apic(8, mp_INT);
2661 2662
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2663
		return;
2664
	}
L
Linus Torvalds 已提交
2665

2666
	entry0 = ioapic_read_entry(apic, pin);
2667
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2668 2669 2670 2671 2672

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2673
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2674 2675 2676 2677 2678
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2679
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2696
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2697

2698
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2699 2700
}

Y
Yinghai Lu 已提交
2701
static int disable_timer_pin_1 __initdata;
2702
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2703
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2704 2705 2706 2707
{
	disable_timer_pin_1 = 1;
	return 0;
}
2708
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2709 2710 2711

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2712 2713 2714 2715 2716
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2717 2718
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2719
 */
2720
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2721
{
2722
	struct irq_cfg *cfg = irq_get_chip_data(0);
2723
	int node = cpu_to_node(0);
2724
	int apic1, pin1, apic2, pin2;
2725
	unsigned long flags;
2726
	int no_pin1 = 0;
2727 2728

	local_irq_save(flags);
2729

L
Linus Torvalds 已提交
2730 2731 2732
	/*
	 * get/set the timer IRQ vector:
	 */
2733
	legacy_pic->mask(0);
2734
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2735 2736

	/*
2737 2738 2739 2740 2741 2742 2743
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2744
	 */
2745
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2746
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2747

2748 2749 2750 2751
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2752

2753 2754
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2755
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2756

2757 2758 2759 2760 2761 2762 2763 2764
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2765 2766
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
2767 2768 2769 2770 2771 2772 2773 2774
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2775 2776 2777 2778
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2779
		if (no_pin1) {
2780
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2781
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2782
		} else {
2783
			/* for edge trigger, setup_ioapic_irq already
Y
Yinghai Lu 已提交
2784 2785 2786 2787 2788 2789 2790
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2791
				unmask_ioapic(cfg);
2792
		}
L
Linus Torvalds 已提交
2793
		if (timer_irq_works()) {
2794 2795
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2796
			goto out;
L
Linus Torvalds 已提交
2797
		}
2798 2799
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2800
		local_irq_disable();
2801
		clear_IO_APIC_pin(apic1, pin1);
2802
		if (!no_pin1)
2803 2804
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2805

2806 2807 2808 2809
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2810 2811 2812
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2813
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2814
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2815
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2816
		if (timer_irq_works()) {
2817
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2818
			timer_through_8259 = 1;
2819
			goto out;
L
Linus Torvalds 已提交
2820 2821 2822 2823
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2824
		local_irq_disable();
2825
		legacy_pic->mask(0);
2826
		clear_IO_APIC_pin(apic2, pin2);
2827
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2828 2829
	}

2830 2831
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2832

2833
	lapic_register_intr(0);
2834
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2835
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2836 2837

	if (timer_irq_works()) {
2838
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2839
		goto out;
L
Linus Torvalds 已提交
2840
	}
Y
Yinghai Lu 已提交
2841
	local_irq_disable();
2842
	legacy_pic->mask(0);
2843
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2844
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2845

2846 2847
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2848

2849 2850
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2851
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2852 2853 2854 2855

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2856
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2857
		goto out;
L
Linus Torvalds 已提交
2858
	}
Y
Yinghai Lu 已提交
2859
	local_irq_disable();
2860
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
2861
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2862
		"report.  Then try booting with the 'noapic' option.\n");
2863 2864
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2865 2866 2867
}

/*
2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2883
 */
2884
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2885 2886 2887

void __init setup_IO_APIC(void)
{
2888 2889 2890 2891

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
2892
	io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
2893

2894
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
2895
	/*
2896 2897
         * Set up IO-APIC IRQ routing.
         */
2898 2899
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
2900 2901 2902
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2903
	if (legacy_pic->nr_legacy_irqs)
2904
		check_timer();
L
Linus Torvalds 已提交
2905 2906 2907
}

/*
L
Lucas De Marchi 已提交
2908
 *      Called after all the initialization is done. If we didn't find any
2909
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
2910
 */
2911

L
Linus Torvalds 已提交
2912 2913
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
2914 2915 2916
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
2917 2918 2919 2920
}

late_initcall(io_apic_bug_finalize);

2921
static struct IO_APIC_route_entry *ioapic_saved_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
2922

2923
static void suspend_ioapic(int ioapic_id)
L
Linus Torvalds 已提交
2924
{
2925
	struct IO_APIC_route_entry *saved_data = ioapic_saved_data[ioapic_id];
L
Linus Torvalds 已提交
2926
	int i;
2927

2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940
	if (!saved_data)
		return;

	for (i = 0; i < nr_ioapic_registers[ioapic_id]; i++)
		saved_data[i] = ioapic_read_entry(ioapic_id, i);
}

static int ioapic_suspend(void)
{
	int ioapic_id;

	for (ioapic_id = 0; ioapic_id < nr_ioapics; ioapic_id++)
		suspend_ioapic(ioapic_id);
L
Linus Torvalds 已提交
2941 2942 2943 2944

	return 0;
}

2945
static void resume_ioapic(int ioapic_id)
L
Linus Torvalds 已提交
2946
{
2947
	struct IO_APIC_route_entry *saved_data = ioapic_saved_data[ioapic_id];
L
Linus Torvalds 已提交
2948 2949 2950
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
2951

2952 2953
	if (!saved_data)
		return;
L
Linus Torvalds 已提交
2954

2955
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2956 2957 2958 2959
	reg_00.raw = io_apic_read(ioapic_id, 0);
	if (reg_00.bits.ID != mp_ioapics[ioapic_id].apicid) {
		reg_00.bits.ID = mp_ioapics[ioapic_id].apicid;
		io_apic_write(ioapic_id, 0, reg_00.raw);
L
Linus Torvalds 已提交
2960
	}
2961
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2962 2963 2964
	for (i = 0; i < nr_ioapic_registers[ioapic_id]; i++)
		ioapic_write_entry(ioapic_id, i, saved_data[i]);
}
L
Linus Torvalds 已提交
2965

2966 2967 2968 2969 2970 2971
static void ioapic_resume(void)
{
	int ioapic_id;

	for (ioapic_id = nr_ioapics - 1; ioapic_id >= 0; ioapic_id--)
		resume_ioapic(ioapic_id);
L
Linus Torvalds 已提交
2972 2973
}

2974
static struct syscore_ops ioapic_syscore_ops = {
L
Linus Torvalds 已提交
2975 2976 2977 2978
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

2979
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
2980
{
2981
	int i;
L
Linus Torvalds 已提交
2982

2983 2984
	for (i = 0; i < nr_ioapics; i++) {
		unsigned int size;
L
Linus Torvalds 已提交
2985

2986
		size = nr_ioapic_registers[i]
L
Linus Torvalds 已提交
2987
			* sizeof(struct IO_APIC_route_entry);
2988 2989 2990
		ioapic_saved_data[i] = kzalloc(size, GFP_KERNEL);
		if (!ioapic_saved_data[i])
			pr_err("IOAPIC %d: suspend/resume impossible!\n", i);
L
Linus Torvalds 已提交
2991 2992
	}

2993 2994
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
2995 2996 2997
	return 0;
}

2998
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
2999

3000
/*
3001
 * Dynamic irq allocate and deallocation
3002
 */
3003
unsigned int create_irq_nr(unsigned int from, int node)
3004
{
3005
	struct irq_cfg *cfg;
3006
	unsigned long flags;
3007 3008
	unsigned int ret = 0;
	int irq;
3009

3010 3011
	if (from < nr_irqs_gsi)
		from = nr_irqs_gsi;
3012

3013 3014 3015 3016 3017 3018 3019
	irq = alloc_irq_from(from, node);
	if (irq < 0)
		return 0;
	cfg = alloc_irq_cfg(irq, node);
	if (!cfg) {
		free_irq_at(irq, NULL);
		return 0;
3020
	}
3021

3022 3023 3024 3025
	raw_spin_lock_irqsave(&vector_lock, flags);
	if (!__assign_irq_vector(irq, cfg, apic->target_cpus()))
		ret = irq;
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3026

3027
	if (ret) {
3028
		irq_set_chip_data(irq, cfg);
3029 3030 3031 3032 3033
		irq_clear_status_flags(irq, IRQ_NOREQUEST);
	} else {
		free_irq_at(irq, cfg);
	}
	return ret;
3034 3035
}

Y
Yinghai Lu 已提交
3036 3037
int create_irq(void)
{
3038
	int node = cpu_to_node(0);
3039
	unsigned int irq_want;
3040 3041
	int irq;

3042
	irq_want = nr_irqs_gsi;
3043
	irq = create_irq_nr(irq_want, node);
3044 3045 3046 3047 3048

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3049 3050
}

3051 3052
void destroy_irq(unsigned int irq)
{
3053
	struct irq_cfg *cfg = irq_get_chip_data(irq);
3054 3055
	unsigned long flags;

3056
	irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
3057

3058
	if (irq_remapped(cfg))
3059
		free_irte(irq);
3060
	raw_spin_lock_irqsave(&vector_lock, flags);
3061
	__clear_irq_vector(irq, cfg);
3062
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3063
	free_irq_at(irq, cfg);
3064 3065
}

3066
/*
S
Simon Arlott 已提交
3067
 * MSI message composition
3068 3069
 */
#ifdef CONFIG_PCI_MSI
3070 3071
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
3072
{
3073 3074
	struct irq_cfg *cfg;
	int err;
3075 3076
	unsigned dest;

J
Jan Beulich 已提交
3077 3078 3079
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3080
	cfg = irq_cfg(irq);
3081
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3082 3083
	if (err)
		return err;
3084

3085
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3086

3087
	if (irq_remapped(cfg)) {
3088 3089 3090 3091 3092 3093 3094
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

3095
		prepare_irte(&irte, cfg->vector, dest);
3096

3097
		/* Set source-id of interrupt request */
3098 3099 3100 3101
		if (pdev)
			set_msi_sid(&irte, pdev);
		else
			set_hpet_sid(&irte, hpet_id);
3102

3103 3104 3105 3106 3107 3108 3109 3110
		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
3111
	} else {
3112 3113 3114 3115 3116 3117
		if (x2apic_enabled())
			msg->address_hi = MSI_ADDR_BASE_HI |
					  MSI_ADDR_EXT_DEST_ID(dest);
		else
			msg->address_hi = MSI_ADDR_BASE_HI;

3118 3119
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3120
			((apic->irq_dest_mode == 0) ?
3121 3122
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3123
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3124 3125 3126
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3127

3128 3129 3130
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3131
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3132 3133 3134 3135
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3136
	return err;
3137 3138
}

3139
#ifdef CONFIG_SMP
3140 3141
static int
msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3142
{
3143
	struct irq_cfg *cfg = data->chip_data;
3144 3145 3146
	struct msi_msg msg;
	unsigned int dest;

3147
	if (__ioapic_set_affinity(data, mask, &dest))
3148
		return -1;
3149

3150
	__get_cached_msi_msg(data->msi_desc, &msg);
3151 3152

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3153
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3154 3155 3156
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3157
	__write_msi_msg(data->msi_desc, &msg);
3158 3159

	return 0;
3160
}
3161 3162 3163 3164 3165
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3166
static int
3167 3168
ir_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		    bool force)
3169
{
3170 3171
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3172 3173 3174
	struct irte irte;

	if (get_irte(irq, &irte))
3175
		return -1;
3176

3177
	if (__ioapic_set_affinity(data, mask, &dest))
3178
		return -1;
3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
3193 3194
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
3195 3196

	return 0;
3197
}
Y
Yinghai Lu 已提交
3198

3199
#endif
3200
#endif /* CONFIG_SMP */
3201

3202 3203 3204 3205 3206
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
3207 3208 3209 3210
	.name			= "PCI-MSI",
	.irq_unmask		= unmask_msi_irq,
	.irq_mask		= mask_msi_irq,
	.irq_ack		= ack_apic_edge,
3211
#ifdef CONFIG_SMP
3212
	.irq_set_affinity	= msi_set_affinity,
3213
#endif
3214
	.irq_retrigger		= ioapic_retrigger_irq,
3215 3216
};

3217
static struct irq_chip msi_ir_chip = {
3218 3219 3220
	.name			= "IR-PCI-MSI",
	.irq_unmask		= unmask_msi_irq,
	.irq_mask		= mask_msi_irq,
3221
#ifdef CONFIG_INTR_REMAP
3222
	.irq_ack		= ir_ack_apic_edge,
3223
#ifdef CONFIG_SMP
3224
	.irq_set_affinity	= ir_msi_set_affinity,
3225
#endif
3226
#endif
3227
	.irq_retrigger		= ioapic_retrigger_irq,
3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3251
		       pci_name(dev));
3252 3253 3254 3255
		return -ENOSPC;
	}
	return index;
}
3256

Y
Yinghai Lu 已提交
3257
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3258
{
3259
	struct irq_chip *chip = &msi_chip;
3260
	struct msi_msg msg;
3261
	int ret;
3262

3263
	ret = msi_compose_msg(dev, irq, &msg, -1);
3264 3265 3266
	if (ret < 0)
		return ret;

3267
	irq_set_msi_desc(irq, msidesc);
3268 3269
	write_msi_msg(irq, &msg);

3270
	if (irq_remapped(irq_get_chip_data(irq))) {
3271
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3272 3273 3274 3275
		chip = &msi_ir_chip;
	}

	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3276

Y
Yinghai Lu 已提交
3277 3278
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3279 3280 3281
	return 0;
}

S
Stefano Stabellini 已提交
3282
int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3283
{
3284 3285
	int node, ret, sub_handle, index = 0;
	unsigned int irq, irq_want;
3286
	struct msi_desc *msidesc;
3287
	struct intel_iommu *iommu = NULL;
3288

3289 3290 3291 3292
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3293
	node = dev_to_node(&dev->dev);
3294
	irq_want = nr_irqs_gsi;
3295
	sub_handle = 0;
3296
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3297
		irq = create_irq_nr(irq_want, node);
3298 3299
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3300
		irq_want = irq + 1;
3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
3328
		ret = setup_msi_irq(dev, msidesc, irq);
3329 3330 3331 3332 3333
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3334 3335

error:
3336 3337
	destroy_irq(irq);
	return ret;
3338 3339
}

S
Stefano Stabellini 已提交
3340
void native_teardown_msi_irq(unsigned int irq)
3341
{
3342
	destroy_irq(irq);
3343 3344
}

3345
#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
3346
#ifdef CONFIG_SMP
3347 3348 3349
static int
dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		      bool force)
3350
{
3351 3352
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3353 3354
	struct msi_msg msg;

3355
	if (__ioapic_set_affinity(data, mask, &dest))
3356
		return -1;
3357 3358 3359 3360 3361 3362 3363

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3364
	msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
3365 3366

	dmar_msi_write(irq, &msg);
3367 3368

	return 0;
3369
}
Y
Yinghai Lu 已提交
3370

3371 3372
#endif /* CONFIG_SMP */

3373
static struct irq_chip dmar_msi_type = {
3374 3375 3376 3377
	.name			= "DMAR_MSI",
	.irq_unmask		= dmar_msi_unmask,
	.irq_mask		= dmar_msi_mask,
	.irq_ack		= ack_apic_edge,
3378
#ifdef CONFIG_SMP
3379
	.irq_set_affinity	= dmar_msi_set_affinity,
3380
#endif
3381
	.irq_retrigger		= ioapic_retrigger_irq,
3382 3383 3384 3385 3386 3387
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3388

3389
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3390 3391 3392
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
3393 3394
	irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
				      "edge");
3395 3396 3397 3398
	return 0;
}
#endif

3399 3400 3401
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3402 3403
static int hpet_msi_set_affinity(struct irq_data *data,
				 const struct cpumask *mask, bool force)
3404
{
3405
	struct irq_cfg *cfg = data->chip_data;
3406 3407 3408
	struct msi_msg msg;
	unsigned int dest;

3409
	if (__ioapic_set_affinity(data, mask, &dest))
3410
		return -1;
3411

3412
	hpet_msi_read(data->handler_data, &msg);
3413 3414 3415 3416 3417 3418

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3419
	hpet_msi_write(data->handler_data, &msg);
3420 3421

	return 0;
3422
}
Y
Yinghai Lu 已提交
3423

3424 3425
#endif /* CONFIG_SMP */

3426
static struct irq_chip ir_hpet_msi_type = {
3427 3428 3429
	.name			= "IR-HPET_MSI",
	.irq_unmask		= hpet_msi_unmask,
	.irq_mask		= hpet_msi_mask,
3430
#ifdef CONFIG_INTR_REMAP
3431
	.irq_ack		= ir_ack_apic_edge,
3432
#ifdef CONFIG_SMP
3433
	.irq_set_affinity	= ir_msi_set_affinity,
3434 3435
#endif
#endif
3436
	.irq_retrigger		= ioapic_retrigger_irq,
3437 3438
};

3439
static struct irq_chip hpet_msi_type = {
3440
	.name = "HPET_MSI",
3441 3442
	.irq_unmask = hpet_msi_unmask,
	.irq_mask = hpet_msi_mask,
3443
	.irq_ack = ack_apic_edge,
3444
#ifdef CONFIG_SMP
3445
	.irq_set_affinity = hpet_msi_set_affinity,
3446
#endif
3447
	.irq_retrigger = ioapic_retrigger_irq,
3448 3449
};

3450
int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
3451
{
3452
	struct irq_chip *chip = &hpet_msi_type;
3453
	struct msi_msg msg;
3454
	int ret;
3455

3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468
	if (intr_remapping_enabled) {
		struct intel_iommu *iommu = map_hpet_to_ir(id);
		int index;

		if (!iommu)
			return -1;

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
			return -1;
	}

	ret = msi_compose_msg(NULL, irq, &msg, id);
3469 3470 3471
	if (ret < 0)
		return ret;

3472
	hpet_msi_write(irq_get_handler_data(irq), &msg);
3473
	irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3474
	if (irq_remapped(irq_get_chip_data(irq)))
3475
		chip = &ir_hpet_msi_type;
Y
Yinghai Lu 已提交
3476

3477
	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3478 3479 3480 3481
	return 0;
}
#endif

3482
#endif /* CONFIG_PCI_MSI */
3483 3484 3485 3486 3487 3488 3489
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3490
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3491
{
3492 3493
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3494

3495
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3496
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3497

3498
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3499
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3500

3501
	write_ht_irq_msg(irq, &msg);
3502 3503
}

3504 3505
static int
ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3506
{
3507
	struct irq_cfg *cfg = data->chip_data;
3508 3509
	unsigned int dest;

3510
	if (__ioapic_set_affinity(data, mask, &dest))
3511
		return -1;
3512

3513
	target_ht_irq(data->irq, dest, cfg->vector);
3514
	return 0;
3515
}
Y
Yinghai Lu 已提交
3516

3517 3518
#endif

3519
static struct irq_chip ht_irq_chip = {
3520 3521 3522 3523
	.name			= "PCI-HT",
	.irq_mask		= mask_ht_irq,
	.irq_unmask		= unmask_ht_irq,
	.irq_ack		= ack_apic_edge,
3524
#ifdef CONFIG_SMP
3525
	.irq_set_affinity	= ht_set_affinity,
3526
#endif
3527
	.irq_retrigger		= ioapic_retrigger_irq,
3528 3529 3530 3531
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3532 3533
	struct irq_cfg *cfg;
	int err;
3534

J
Jan Beulich 已提交
3535 3536 3537
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3538
	cfg = irq_cfg(irq);
3539
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3540
	if (!err) {
3541
		struct ht_irq_msg msg;
3542 3543
		unsigned dest;

3544 3545
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3546

3547
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3548

3549 3550
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3551
			HT_IRQ_LOW_DEST_ID(dest) |
3552
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3553
			((apic->irq_dest_mode == 0) ?
3554 3555 3556
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3557
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3558 3559 3560 3561
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3562
		write_ht_irq_msg(irq, &msg);
3563

3564
		irq_set_chip_and_handler_name(irq, &ht_irq_chip,
3565
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3566 3567

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3568
	}
3569
	return err;
3570 3571 3572
}
#endif /* CONFIG_HT_IRQ */

3573
static int
3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587
io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
{
	struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
	int ret;

	if (!cfg)
		return -EINVAL;
	ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
	if (!ret)
		setup_ioapic_irq(attr->ioapic, attr->ioapic_pin, irq, cfg,
				 attr->trigger, attr->polarity);
	return ret;
}

3588 3589
int io_apic_setup_irq_pin_once(unsigned int irq, int node,
			       struct io_apic_irq_attr *attr)
3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605
{
	unsigned int id = attr->ioapic, pin = attr->ioapic_pin;
	int ret;

	/* Avoid redundant programming */
	if (test_bit(pin, mp_ioapic_routing[id].pin_programmed)) {
		pr_debug("Pin %d-%d already programmed\n",
			 mp_ioapics[id].apicid, pin);
		return 0;
	}
	ret = io_apic_setup_irq_pin(irq, node, attr);
	if (!ret)
		set_bit(pin, mp_ioapic_routing[id].pin_programmed);
	return ret;
}

3606
static int __init io_apic_get_redir_entries(int ioapic)
3607 3608 3609 3610
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3611
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3612
	reg_01.raw = io_apic_read(ioapic, 1);
3613
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3614

3615 3616 3617 3618 3619
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3620 3621
}

3622
static void __init probe_nr_irqs_gsi(void)
3623
{
3624
	int nr;
3625

3626
	nr = gsi_top + NR_IRQS_LEGACY;
3627
	if (nr > nr_irqs_gsi)
3628
		nr_irqs_gsi = nr;
3629 3630

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3631 3632
}

3633 3634 3635 3636 3637
int get_nr_irqs_gsi(void)
{
	return nr_irqs_gsi;
}

Y
Yinghai Lu 已提交
3638 3639 3640 3641 3642
#ifdef CONFIG_SPARSE_IRQ
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3643 3644
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3645

Y
Yinghai Lu 已提交
3646 3647 3648 3649 3650 3651 3652 3653
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3654 3655
		nr_irqs = nr;

3656
	return NR_IRQS_LEGACY;
Y
Yinghai Lu 已提交
3657 3658 3659
}
#endif

3660 3661
int io_apic_set_pci_routing(struct device *dev, int irq,
			    struct io_apic_irq_attr *irq_attr)
3662 3663 3664 3665 3666
{
	int node;

	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
3667
			    irq_attr->ioapic);
3668 3669 3670
		return -EINVAL;
	}

3671
	node = dev ? dev_to_node(dev) : cpu_to_node(0);
3672

3673
	return io_apic_setup_irq_pin_once(irq, node, irq_attr);
3674 3675
}

3676
#ifdef CONFIG_X86_32
3677
static int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3678 3679 3680 3681 3682 3683 3684 3685
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3686 3687
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3688
	 * supports up to 16 on one shared APIC bus.
3689
	 *
L
Linus Torvalds 已提交
3690 3691 3692 3693 3694
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3695
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3696

3697
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3698
	reg_00.raw = io_apic_read(ioapic, 0);
3699
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3700 3701 3702 3703 3704 3705 3706 3707

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3708
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3709 3710
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3711
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3712 3713

		for (i = 0; i < get_physical_broadcast(); i++) {
3714
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3715 3716 3717 3718 3719 3720 3721 3722 3723 3724
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3725
	}
L
Linus Torvalds 已提交
3726

3727
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3728 3729 3730 3731 3732
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

3733
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3734 3735
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
3736
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3737 3738

		/* Sanity check */
3739 3740 3741 3742
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
3743 3744 3745 3746 3747 3748 3749
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773

static u8 __init io_apic_unique_id(u8 id)
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
}
#else
static u8 __init io_apic_unique_id(u8 id)
{
	int i;
	DECLARE_BITMAP(used, 256);

	bitmap_zero(used, 256);
	for (i = 0; i < nr_ioapics; i++) {
		struct mpc_ioapic *ia = &mp_ioapics[i];
		__set_bit(ia->apicid, used);
	}
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
}
3774
#endif
L
Linus Torvalds 已提交
3775

3776
static int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3777 3778 3779 3780
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3781
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3782
	reg_01.raw = io_apic_read(ioapic, 1);
3783
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3784 3785 3786 3787

	return reg_01.bits.version;
}

3788
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
3789
{
3790
	int ioapic, pin, idx;
3791 3792 3793 3794

	if (skip_ioapic_setup)
		return -1;

3795 3796
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
3797 3798
		return -1;

3799 3800 3801 3802 3803 3804
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
3805 3806
		return -1;

3807 3808
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
3809 3810 3811
	return 0;
}

3812 3813 3814
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3815
 * so mask in all cases should simply be apic->target_cpus()
3816 3817 3818 3819
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
3820
	int pin, ioapic, irq, irq_entry;
3821
	const struct cpumask *mask;
3822
	struct irq_data *idata;
3823 3824 3825 3826

	if (skip_ioapic_setup == 1)
		return;

E
Eric W. Biederman 已提交
3827
	for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
3828 3829 3830 3831 3832
	for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
3833

E
Eric W. Biederman 已提交
3834 3835 3836
		if ((ioapic > 0) && (irq > 16))
			continue;

3837
		idata = irq_get_irq_data(irq);
3838

3839 3840 3841
		/*
		 * Honour affinities which have been set in early boot
		 */
3842 3843
		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
			mask = idata->affinity;
3844 3845
		else
			mask = apic->target_cpus();
3846

3847
		if (intr_remapping_enabled)
3848
			ir_ioapic_set_affinity(idata, mask, false);
3849
		else
3850
			ioapic_set_affinity(idata, mask, false);
3851
	}
3852

3853 3854 3855
}
#endif

3856 3857 3858 3859
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

3860
static struct resource * __init ioapic_setup_resources(int nr_ioapics)
3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

3876
	mem += sizeof(struct resource) * nr_ioapics;
3877

3878 3879 3880
	for (i = 0; i < nr_ioapics; i++) {
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3881
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
3882
		mem += IOAPIC_RESOURCE_NAME_SIZE;
3883 3884 3885 3886 3887 3888 3889
	}

	ioapic_resources = res;

	return res;
}

3890
void __init ioapic_and_gsi_init(void)
3891 3892
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
3893
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
3894
	int i;
3895

3896
	ioapic_res = ioapic_setup_resources(nr_ioapics);
3897 3898
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
3899
			ioapic_phys = mp_ioapics[i].apicaddr;
3900
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3901 3902 3903 3904 3905 3906 3907 3908 3909
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
3910
#endif
3911
		} else {
3912
#ifdef CONFIG_X86_32
3913
fake_ioapic_page:
3914
#endif
3915
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
3916 3917 3918
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
3919 3920 3921
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
3922
		idx++;
3923

3924
		ioapic_res->start = ioapic_phys;
3925
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
3926
		ioapic_res++;
3927
	}
3928 3929

	probe_nr_irqs_gsi();
3930 3931
}

3932
void __init ioapic_insert_resources(void)
3933 3934 3935 3936 3937
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
3938
		if (nr_ioapics > 0)
3939 3940
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
3941
		return;
3942 3943 3944 3945 3946 3947 3948
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}
}
3949

3950
int mp_find_ioapic(u32 gsi)
3951 3952 3953
{
	int i = 0;

3954 3955 3956
	if (nr_ioapics == 0)
		return -1;

3957 3958 3959 3960 3961 3962
	/* Find the IOAPIC that manages this GSI. */
	for (i = 0; i < nr_ioapics; i++) {
		if ((gsi >= mp_gsi_routing[i].gsi_base)
		    && (gsi <= mp_gsi_routing[i].gsi_end))
			return i;
	}
3963

3964 3965 3966 3967
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

3968
int mp_find_ioapic_pin(int ioapic, u32 gsi)
3969 3970 3971 3972 3973 3974 3975 3976 3977
{
	if (WARN_ON(ioapic == -1))
		return -1;
	if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
		return -1;

	return gsi - mp_gsi_routing[ioapic].gsi_base;
}

3978
static __init int bad_ioapic(unsigned long address)
3979 3980
{
	if (nr_ioapics >= MAX_IO_APICS) {
P
Paul Bolle 已提交
3981
		printk(KERN_WARNING "WARNING: Max # of I/O APICs (%d) exceeded "
3982 3983 3984 3985 3986 3987 3988 3989
		       "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
		return 1;
	}
	if (!address) {
		printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
		       " found in table, skipping!\n");
		return 1;
	}
3990 3991 3992
	return 0;
}

3993 3994 3995
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;
3996
	int entries;
3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

	mp_ioapics[idx].type = MP_IOAPIC;
	mp_ioapics[idx].flags = MPC_APIC_USABLE;
	mp_ioapics[idx].apicaddr = address;

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
	mp_ioapics[idx].apicid = io_apic_unique_id(id);
	mp_ioapics[idx].apicver = io_apic_get_version(idx);

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
4015
	entries = io_apic_get_redir_entries(idx);
4016
	mp_gsi_routing[idx].gsi_base = gsi_base;
4017 4018 4019 4020 4021 4022
	mp_gsi_routing[idx].gsi_end = gsi_base + entries - 1;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
	nr_ioapic_registers[idx] = entries;
4023

4024 4025
	if (mp_gsi_routing[idx].gsi_end >= gsi_top)
		gsi_top = mp_gsi_routing[idx].gsi_end + 1;
4026 4027 4028 4029 4030 4031 4032 4033

	printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
	       "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
	       mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
	       mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);

	nr_ioapics++;
}
4034 4035 4036 4037

/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
4038
	struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
4039 4040 4041

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
4042 4043
	physid_set_mask_of_physid(boot_cpu_physical_apicid,
					 &phys_cpu_present_map);
4044 4045 4046
#endif
	setup_local_APIC();

4047
	io_apic_setup_irq_pin(0, 0, &attr);
4048 4049
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
4050
}