io_apic.c 94.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
33
#include <linux/syscore_ops.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39
#include <linux/slab.h>
40 41 42 43 44
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
45
#include <linux/hpet.h>
46

47
#include <asm/idle.h>
L
Linus Torvalds 已提交
48 49
#include <asm/io.h>
#include <asm/smp.h>
50
#include <asm/cpu.h>
L
Linus Torvalds 已提交
51
#include <asm/desc.h>
52 53 54
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
55
#include <asm/timer.h>
56
#include <asm/i8259.h>
57
#include <asm/msidef.h>
58
#include <asm/hypertransport.h>
59
#include <asm/setup.h>
60
#include <asm/irq_remapping.h>
61
#include <asm/hpet.h>
62
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
63

I
Ingo Molnar 已提交
64
#include <asm/apic.h>
L
Linus Torvalds 已提交
65

66
#define __apicdebuginit(type) static type __init
67

68 69
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
70

71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
#ifdef CONFIG_IRQ_REMAP
static void irq_remap_modify_chip_defaults(struct irq_chip *chip);
static inline bool irq_remapped(struct irq_cfg *cfg)
{
	return cfg->irq_2_iommu.iommu != NULL;
}
#else
static inline bool irq_remapped(struct irq_cfg *cfg)
{
	return false;
}
static inline void irq_remap_modify_chip_defaults(struct irq_chip *chip)
{
}
#endif

L
Linus Torvalds 已提交
87
/*
88 89
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
90 91 92
 */
int sis_apic_bug = -1;

93 94
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
Y
Yinghai Lu 已提交
95

S
Suresh Siddha 已提交
96 97 98 99 100
static struct ioapic {
	/*
	 * # of IRQ routing registers
	 */
	int nr_registers;
101 102 103 104
	/*
	 * Saved state during suspend/resume, or while enabling intr-remap.
	 */
	struct IO_APIC_route_entry *saved_registers;
105 106
	/* I/O APIC config */
	struct mpc_ioapic mp_config;
107 108
	/* IO APIC gsi routing info */
	struct mp_ioapic_gsi  gsi_config;
109
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
S
Suresh Siddha 已提交
110
} ioapics[MAX_IO_APICS];
L
Linus Torvalds 已提交
111

112
#define mpc_ioapic_ver(ioapic_idx)	ioapics[ioapic_idx].mp_config.apicver
113

114
int mpc_ioapic_id(int ioapic_idx)
115
{
116
	return ioapics[ioapic_idx].mp_config.apicid;
117 118
}

119
unsigned int mpc_ioapic_addr(int ioapic_idx)
120
{
121
	return ioapics[ioapic_idx].mp_config.apicaddr;
122 123
}

124
struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
125
{
126
	return &ioapics[ioapic_idx].gsi_config;
127
}
128

129
int nr_ioapics;
130

131 132
/* The one past the highest gsi number used */
u32 gsi_top;
133

134
/* MP IRQ source entries */
135
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
136 137 138 139

/* # of MP IRQ source entries */
int mp_irq_entries;

140 141 142
/* GSI interrupts */
static int nr_irqs_gsi = NR_IRQS_LEGACY;

143
#ifdef CONFIG_EISA
144 145 146 147 148
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
149 150
int skip_ioapic_setup;

151 152 153 154
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
155 156 157 158 159 160 161 162
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

163
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
164 165
{
	/* disable IO-APIC */
166
	disable_ioapic_support();
Y
Yinghai Lu 已提交
167 168 169
	return 0;
}
early_param("noapic", parse_noapic);
170

171 172
static int io_apic_setup_irq_pin(unsigned int irq, int node,
				 struct io_apic_irq_attr *attr);
173

174 175 176 177 178 179 180 181 182 183 184
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
185
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
186 187 188
			return;
	}

189
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
190 191 192 193
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

194 195 196 197 198
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

T
Thomas Gleixner 已提交
199
static struct irq_pin_list *alloc_irq_pin_list(int node)
200
{
201
	return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
202 203
}

204

Y
Yinghai Lu 已提交
205
/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
206
static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
Y
Yinghai Lu 已提交
207

208
int __init arch_early_irq_init(void)
209
{
210
	struct irq_cfg *cfg;
211
	int count, node, i;
T
Thomas Gleixner 已提交
212

213
	if (!legacy_pic->nr_legacy_irqs)
214 215
		io_apic_irqs = ~0UL;

216
	for (i = 0; i < nr_ioapics; i++) {
217
		ioapics[i].saved_registers =
218
			kzalloc(sizeof(struct IO_APIC_route_entry) *
S
Suresh Siddha 已提交
219
				ioapics[i].nr_registers, GFP_KERNEL);
220
		if (!ioapics[i].saved_registers)
221 222 223
			pr_err("IOAPIC %d: suspend/resume impossible!\n", i);
	}

224 225
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
226
	node = cpu_to_node(0);
227

228 229 230
	/* Make sure the legacy interrupts are marked in the bitmap */
	irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);

231
	for (i = 0; i < count; i++) {
232
		irq_set_chip_data(i, &cfg[i]);
233 234
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
235 236 237 238
		/*
		 * For legacy IRQ's, start with assigning irq0 to irq15 to
		 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
		 */
239
		if (i < legacy_pic->nr_legacy_irqs) {
240 241 242
			cfg[i].vector = IRQ0_VECTOR + i;
			cpumask_set_cpu(0, cfg[i].domain);
		}
243
	}
244 245

	return 0;
246
}
247

248
static struct irq_cfg *irq_cfg(unsigned int irq)
249
{
250
	return irq_get_chip_data(irq);
251
}
T
Thomas Gleixner 已提交
252

253
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
254
{
255
	struct irq_cfg *cfg;
256

257
	cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
258 259
	if (!cfg)
		return NULL;
260
	if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
261
		goto out_cfg;
262
	if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
263
		goto out_domain;
264
	return cfg;
265 266 267 268 269
out_domain:
	free_cpumask_var(cfg->domain);
out_cfg:
	kfree(cfg);
	return NULL;
270 271
}

272
static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
273
{
274 275
	if (!cfg)
		return;
276
	irq_set_chip_data(at, NULL);
277 278 279 280 281 282 283 284 285 286 287 288 289
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
}

static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
{
	int res = irq_alloc_desc_at(at, node);
	struct irq_cfg *cfg;

	if (res < 0) {
		if (res != -EEXIST)
			return NULL;
290
		cfg = irq_get_chip_data(at);
291 292 293 294
		if (cfg)
			return cfg;
	}

295
	cfg = alloc_irq_cfg(at, node);
296
	if (cfg)
297
		irq_set_chip_data(at, cfg);
298 299 300 301 302 303 304 305 306 307 308 309
	else
		irq_free_desc(at);
	return cfg;
}

static int alloc_irq_from(unsigned int from, int node)
{
	return irq_alloc_desc_from(from, node);
}

static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
{
310
	free_irq_cfg(at, cfg);
311 312 313
	irq_free_desc(at);
}

314

L
Linus Torvalds 已提交
315 316 317 318
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
319 320
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
321 322 323 324 325
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
326
		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
L
Linus Torvalds 已提交
327 328
}

329 330 331 332 333 334
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

335
unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
L
Linus Torvalds 已提交
336 337 338 339 340 341
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

342
void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
343 344
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
345

L
Linus Torvalds 已提交
346 347 348 349 350 351 352 353 354 355
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
356
void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
357
{
358
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
359 360 361

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
362 363 364
	writel(value, &io_apic->data);
}

365 366 367 368 369
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

370 371 372 373 374 375
static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;

	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
376

377 378 379
	return eu.entry;
}

380 381 382 383
static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
384

385
	raw_spin_lock_irqsave(&ioapic_lock, flags);
386
	eu.entry = __ioapic_read_entry(apic, pin);
387
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
388

389 390 391
	return eu.entry;
}

392 393 394 395 396 397
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
398
static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
399
{
400 401
	union entry_union eu = {{0, 0}};

402
	eu.entry = e;
403 404
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
405 406
}

407
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
408 409
{
	unsigned long flags;
410

411
	raw_spin_lock_irqsave(&ioapic_lock, flags);
412
	__ioapic_write_entry(apic, pin, e);
413
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
414 415 416 417 418 419 420 421 422 423 424 425
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

426
	raw_spin_lock_irqsave(&ioapic_lock, flags);
427 428
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
429
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
430 431
}

L
Linus Torvalds 已提交
432 433 434 435 436
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
437
static int __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
438
{
439
	struct irq_pin_list **last, *entry;
440

441 442 443
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
444
		if (entry->apic == apic && entry->pin == pin)
445
			return 0;
446
		last = &entry->next;
L
Linus Torvalds 已提交
447
	}
448

T
Thomas Gleixner 已提交
449
	entry = alloc_irq_pin_list(node);
450
	if (!entry) {
451 452 453
		printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
				node, apic, pin);
		return -ENOMEM;
454
	}
L
Linus Torvalds 已提交
455 456
	entry->apic = apic;
	entry->pin = pin;
457

458
	*last = entry;
459 460 461 462 463
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
T
Thomas Gleixner 已提交
464
	if (__add_pin_to_irq_node(cfg, node, apic, pin))
465
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
466 467 468 469 470
}

/*
 * Reroute an IRQ to a different pin.
 */
471
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
472 473
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
474
{
475
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
476

477
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
478 479 480
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
481
			/* every one is different, right? */
482
			return;
483
		}
L
Linus Torvalds 已提交
484
	}
485

486 487
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
488 489
}

490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

505 506 507
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
508 509
{
	struct irq_pin_list *entry;
510

511 512 513 514
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

515
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
516
{
517 518 519 520 521
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
522

523
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
524
	readl(&io_apic->data);
L
Linus Torvalds 已提交
525 526
}

T
Thomas Gleixner 已提交
527
static void mask_ioapic(struct irq_cfg *cfg)
528
{
T
Thomas Gleixner 已提交
529 530 531
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
532
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
533
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
534
}
L
Linus Torvalds 已提交
535

536
static void mask_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
537
{
538
	mask_ioapic(data->chip_data);
T
Thomas Gleixner 已提交
539
}
Y
Yinghai Lu 已提交
540

T
Thomas Gleixner 已提交
541 542 543
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
544 545
}

T
Thomas Gleixner 已提交
546
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
547 548 549
{
	unsigned long flags;

550
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
551
	__unmask_ioapic(cfg);
552
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
553 554
}

555
static void unmask_ioapic_irq(struct irq_data *data)
Y
Yinghai Lu 已提交
556
{
557
	unmask_ioapic(data->chip_data);
Y
Yinghai Lu 已提交
558 559
}

560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
 */
static void __eoi_ioapic_pin(int apic, int pin, int vector, struct irq_cfg *cfg)
{
	if (mpc_ioapic_ver(apic) >= 0x20) {
		/*
		 * Intr-remapping uses pin number as the virtual vector
		 * in the RTE. Actual vector is programmed in
		 * intr-remapping table entry. Hence for the io-apic
		 * EOI we use the pin number.
		 */
		if (cfg && irq_remapped(cfg))
			io_apic_eoi(apic, pin);
		else
			io_apic_eoi(apic, vector);
	} else {
		struct IO_APIC_route_entry entry, entry1;

		entry = entry1 = __ioapic_read_entry(apic, pin);

		/*
		 * Mask the entry and change the trigger mode to edge.
		 */
		entry1.mask = 1;
		entry1.trigger = IOAPIC_EDGE;

		__ioapic_write_entry(apic, pin, entry1);

		/*
		 * Restore the previous level triggered entry.
		 */
		__ioapic_write_entry(apic, pin, entry);
	}
}

static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__eoi_ioapic_pin(entry->apic, entry->pin, cfg->vector, cfg);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
620 621 622
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
623

L
Linus Torvalds 已提交
624
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
625
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
626 627
	if (entry.delivery_mode == dest_SMI)
		return;
628

L
Linus Torvalds 已提交
629
	/*
630 631 632 633 634 635 636 637 638 639
	 * Make sure the entry is masked and re-read the contents to check
	 * if it is a level triggered pin and if the remote-IRR is set.
	 */
	if (!entry.mask) {
		entry.mask = 1;
		ioapic_write_entry(apic, pin, entry);
		entry = ioapic_read_entry(apic, pin);
	}

	if (entry.irr) {
640 641
		unsigned long flags;

642 643 644 645 646 647 648 649 650 651
		/*
		 * Make sure the trigger mode is set to level. Explicit EOI
		 * doesn't clear the remote-IRR if the trigger mode is not
		 * set to level.
		 */
		if (!entry.trigger) {
			entry.trigger = IOAPIC_LEVEL;
			ioapic_write_entry(apic, pin, entry);
		}

652 653 654
		raw_spin_lock_irqsave(&ioapic_lock, flags);
		__eoi_ioapic_pin(apic, pin, entry.vector, NULL);
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
655 656 657 658 659
	}

	/*
	 * Clear the rest of the bits in the IO-APIC RTE except for the mask
	 * bit.
L
Linus Torvalds 已提交
660
	 */
661
	ioapic_mask_entry(apic, pin);
662 663 664 665
	entry = ioapic_read_entry(apic, pin);
	if (entry.irr)
		printk(KERN_ERR "Unable to reset IRR for apic: %d, pin :%d\n",
		       mpc_ioapic_id(apic), pin);
L
Linus Torvalds 已提交
666 667
}

668
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
669 670 671 672
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
S
Suresh Siddha 已提交
673
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
L
Linus Torvalds 已提交
674 675 676
			clear_IO_APIC_pin(apic, pin);
}

677
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
678 679 680 681 682 683
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
684 685 686
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
713 714 715
#endif /* CONFIG_X86_32 */

/*
716
 * Saves all the IO-APIC RTE's
717
 */
718
int save_ioapic_entries(void)
719 720
{
	int apic, pin;
721
	int err = 0;
722 723

	for (apic = 0; apic < nr_ioapics; apic++) {
724
		if (!ioapics[apic].saved_registers) {
725 726 727
			err = -ENOMEM;
			continue;
		}
728

S
Suresh Siddha 已提交
729
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
730
			ioapics[apic].saved_registers[pin] =
731
				ioapic_read_entry(apic, pin);
732
	}
733

734
	return err;
735 736
}

737 738 739
/*
 * Mask all IO APIC entries.
 */
740
void mask_ioapic_entries(void)
741 742 743 744
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++) {
745
		if (!ioapics[apic].saved_registers)
746
			continue;
747

S
Suresh Siddha 已提交
748
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
749 750
			struct IO_APIC_route_entry entry;

751
			entry = ioapics[apic].saved_registers[pin];
752 753 754 755 756 757 758 759
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

760
/*
761
 * Restore IO APIC entries which was saved in the ioapic structure.
762
 */
763
int restore_ioapic_entries(void)
764 765 766
{
	int apic, pin;

767
	for (apic = 0; apic < nr_ioapics; apic++) {
768
		if (!ioapics[apic].saved_registers)
769
			continue;
770

S
Suresh Siddha 已提交
771
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
772
			ioapic_write_entry(apic, pin,
773
					   ioapics[apic].saved_registers[pin]);
774
	}
775
	return 0;
776 777
}

L
Linus Torvalds 已提交
778 779 780
/*
 * Find the IRQ entry number of a certain pin.
 */
781
static int find_irq_entry(int ioapic_idx, int pin, int type)
L
Linus Torvalds 已提交
782 783 784 785
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
786
		if (mp_irqs[i].irqtype == type &&
787
		    (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
788 789
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
790 791 792 793 794 795 796 797
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
798
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
799 800 801 802
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
803
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
804

A
Alexey Starikovskiy 已提交
805
		if (test_bit(lbus, mp_bus_not_pci) &&
806 807
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
808

809
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
810 811 812 813
	}
	return -1;
}

814 815 816 817 818
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
819
		int lbus = mp_irqs[i].srcbus;
820

A
Alexey Starikovskiy 已提交
821
		if (test_bit(lbus, mp_bus_not_pci) &&
822 823
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
824 825
			break;
	}
826

827
	if (i < mp_irq_entries) {
828 829 830 831 832
		int ioapic_idx;

		for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
				return ioapic_idx;
833 834 835 836 837
	}

	return -1;
}

838
#ifdef CONFIG_EISA
L
Linus Torvalds 已提交
839 840 841 842 843
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
844
	if (irq < legacy_pic->nr_legacy_irqs) {
L
Linus Torvalds 已提交
845 846 847 848 849 850 851
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
852

853
#endif
L
Linus Torvalds 已提交
854

A
Alexey Starikovskiy 已提交
855 856 857 858 859 860
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
861 862 863 864 865
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

866
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
867
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
868 869 870 871 872 873 874

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

875
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
876
{
877
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
878 879 880 881 882
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
883
	switch (mp_irqs[idx].irqflag & 3)
884
	{
885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
913 914 915 916
	}
	return polarity;
}

917
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
918
{
919
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
920 921 922 923 924
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
925
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
926
	{
927 928 929 930 931
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
932
#ifdef CONFIG_EISA
933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
957
			break;
958
		case 1: /* edge */
L
Linus Torvalds 已提交
959
		{
960
			trigger = 0;
L
Linus Torvalds 已提交
961 962
			break;
		}
963
		case 2: /* reserved */
L
Linus Torvalds 已提交
964
		{
965 966
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
967 968
			break;
		}
969
		case 3: /* level */
L
Linus Torvalds 已提交
970
		{
971
			trigger = 1;
L
Linus Torvalds 已提交
972 973
			break;
		}
974
		default: /* invalid */
L
Linus Torvalds 已提交
975 976
		{
			printk(KERN_WARNING "broken BIOS!!\n");
977
			trigger = 0;
L
Linus Torvalds 已提交
978 979 980 981 982 983 984 985
			break;
		}
	}
	return trigger;
}

static int pin_2_irq(int idx, int apic, int pin)
{
986
	int irq;
987
	int bus = mp_irqs[idx].srcbus;
988
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(apic);
L
Linus Torvalds 已提交
989 990 991 992

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
993
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
994 995
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

996
	if (test_bit(bus, mp_bus_not_pci)) {
997
		irq = mp_irqs[idx].srcbusirq;
998
	} else {
999
		u32 gsi = gsi_cfg->gsi_base + pin;
1000 1001 1002 1003

		if (gsi >= NR_IRQS_LEGACY)
			irq = gsi;
		else
1004
			irq = gsi_top + gsi;
L
Linus Torvalds 已提交
1005 1006
	}

1007
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1024 1025
#endif

L
Linus Torvalds 已提交
1026 1027 1028
	return irq;
}

1029 1030 1031 1032 1033
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1034
				struct io_apic_irq_attr *irq_attr)
1035
{
1036
	int ioapic_idx, i, best_guess = -1;
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

1049 1050
		for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1051 1052 1053 1054 1055 1056 1057
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
1058
			int irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq);
1059

1060
			if (!(ioapic_idx || IO_APIC_IRQ(irq)))
1061 1062 1063
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1064
				set_io_apic_irq_attr(irq_attr, ioapic_idx,
1065 1066 1067
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1068 1069 1070 1071 1072 1073 1074
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1075
				set_io_apic_irq_attr(irq_attr, ioapic_idx,
1076 1077 1078
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1079 1080 1081 1082 1083 1084 1085 1086
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1087 1088 1089 1090 1091
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1092
	raw_spin_lock(&vector_lock);
1093
}
L
Linus Torvalds 已提交
1094

1095
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1096
{
1097
	raw_spin_unlock(&vector_lock);
1098
}
L
Linus Torvalds 已提交
1099

1100 1101
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1102
{
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1114
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1115
	static int current_offset = VECTOR_OFFSET_START % 8;
1116
	unsigned int old_vector;
1117 1118
	int cpu, err;
	cpumask_var_t tmp_mask;
1119

1120
	if (cfg->move_in_progress)
1121
		return -EBUSY;
1122

1123 1124
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1125

1126 1127
	old_vector = cfg->vector;
	if (old_vector) {
1128
		cpumask_and(tmp_mask, mask, cpu_online_mask);
1129
		if (cpumask_subset(tmp_mask, cfg->domain)) {
1130
			free_cpumask_var(tmp_mask);
1131
			return 0;
1132
		}
1133
	}
1134

1135
	/* Only try and allocate irqs on cpus that are present */
1136 1137
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1138 1139
		int new_cpu;
		int vector, offset;
1140

1141
		apic->vector_allocation_domain(cpu, tmp_mask);
1142

1143 1144 1145 1146 1147
		if (cpumask_subset(tmp_mask, cfg->domain)) {
			free_cpumask_var(tmp_mask);
			return 0;
		}

1148 1149
		vector = current_vector;
		offset = current_offset;
1150
next:
1151 1152
		vector += 8;
		if (vector >= first_system_vector) {
1153
			/* If out of vectors on large boxen, must share them. */
1154
			offset = (offset + 1) % 8;
1155
			vector = FIRST_EXTERNAL_VECTOR + offset;
1156 1157 1158
		}
		if (unlikely(current_vector == vector))
			continue;
1159 1160

		if (test_bit(vector, used_vectors))
1161
			goto next;
1162

1163
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1164 1165 1166 1167 1168 1169 1170
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1171
			cpumask_copy(cfg->old_domain, cfg->domain);
1172
		}
1173
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1174 1175
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1176 1177 1178
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1179
	}
1180 1181
	free_cpumask_var(tmp_mask);
	return err;
1182 1183
}

1184
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1185 1186
{
	int err;
1187 1188
	unsigned long flags;

1189
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1190
	err = __assign_irq_vector(irq, cfg, mask);
1191
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1192 1193 1194
	return err;
}

Y
Yinghai Lu 已提交
1195
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1196 1197 1198 1199 1200 1201
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1202
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1203 1204 1205
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1206
	cpumask_clear(cfg->domain);
1207 1208 1209

	if (likely(!cfg->move_in_progress))
		return;
1210
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1211 1212 1213 1214 1215 1216 1217 1218 1219
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1220 1221 1222 1223 1224 1225 1226 1227
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;

1228 1229 1230 1231 1232
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1233
	raw_spin_lock(&vector_lock);
1234
	/* Mark the inuse vectors */
T
Thomas Gleixner 已提交
1235
	for_each_active_irq(irq) {
1236
		cfg = irq_get_chip_data(irq);
T
Thomas Gleixner 已提交
1237 1238
		if (!cfg)
			continue;
1239 1240 1241 1242 1243 1244 1245
		/*
		 * If it is a legacy IRQ handled by the legacy PIC, this cpu
		 * will be part of the irq_cfg's domain.
		 */
		if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
			cpumask_set_cpu(cpu, cfg->domain);

1246
		if (!cpumask_test_cpu(cpu, cfg->domain))
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1258
		if (!cpumask_test_cpu(cpu, cfg->domain))
1259
			per_cpu(vector_irq, cpu)[vector] = -1;
1260
	}
1261
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1262
}
1263

1264
static struct irq_chip ioapic_chip;
L
Linus Torvalds 已提交
1265

1266
#ifdef CONFIG_X86_32
1267 1268
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1269
	int apic, idx, pin;
1270

T
Thomas Gleixner 已提交
1271
	for (apic = 0; apic < nr_ioapics; apic++) {
S
Suresh Siddha 已提交
1272
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
T
Thomas Gleixner 已提交
1273 1274 1275 1276 1277 1278
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1279 1280
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1281
	return 0;
1282
}
1283 1284 1285
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1286
	return 1;
1287 1288
}
#endif
1289

1290 1291
static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
				 unsigned long trigger)
L
Linus Torvalds 已提交
1292
{
1293 1294 1295
	struct irq_chip *chip = &ioapic_chip;
	irq_flow_handler_t hdl;
	bool fasteoi;
Y
Yinghai Lu 已提交
1296

1297
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1298
	    trigger == IOAPIC_LEVEL) {
1299
		irq_set_status_flags(irq, IRQ_LEVEL);
1300 1301
		fasteoi = true;
	} else {
1302
		irq_clear_status_flags(irq, IRQ_LEVEL);
1303 1304
		fasteoi = false;
	}
1305

1306
	if (irq_remapped(cfg)) {
1307
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
1308
		irq_remap_modify_chip_defaults(chip);
1309
		fasteoi = trigger != 0;
1310
	}
1311

1312 1313 1314
	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	irq_set_chip_and_handler_name(irq, chip, hdl,
				      fasteoi ? "fasteoi" : "edge");
L
Linus Torvalds 已提交
1315 1316
}

1317 1318 1319 1320
static int setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
			       unsigned int destination, int vector,
			       struct io_apic_irq_attr *attr)
{
1321 1322 1323
	if (irq_remapping_enabled)
		return setup_ioapic_remapped_entry(irq, entry, destination,
						   vector, attr);
1324

1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
	memset(entry, 0, sizeof(*entry));

	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode     = apic->irq_dest_mode;
	entry->dest	     = destination;
	entry->vector	     = vector;
	entry->mask	     = 0;			/* enable IRQ */
	entry->trigger	     = attr->trigger;
	entry->polarity	     = attr->polarity;

	/*
	 * Mask level triggered irqs.
1337 1338
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
1339
	if (attr->trigger)
1340
		entry->mask = 1;
1341

1342 1343 1344
	return 0;
}

1345 1346
static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
				struct io_apic_irq_attr *attr)
1347
{
L
Linus Torvalds 已提交
1348
	struct IO_APIC_route_entry entry;
1349
	unsigned int dest;
1350 1351 1352

	if (!IO_APIC_IRQ(irq))
		return;
1353

1354
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1355 1356
		return;

1357
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1358 1359 1360

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1361
		    "IRQ %d Mode:%i Active:%i Dest:%d)\n",
1362 1363
		    attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
		    cfg->vector, irq, attr->trigger, attr->polarity, dest);
1364

1365 1366 1367
	if (setup_ioapic_entry(irq, &entry, dest, cfg->vector, attr)) {
		pr_warn("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
Y
Yinghai Lu 已提交
1368
		__clear_irq_vector(irq, cfg);
1369

1370 1371 1372
		return;
	}

1373
	ioapic_register_intr(irq, cfg, attr->trigger);
1374
	if (irq < legacy_pic->nr_legacy_irqs)
1375
		legacy_pic->mask(irq);
1376

1377
	ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
1378 1379
}

1380
static bool __init io_apic_pin_not_connected(int idx, int ioapic_idx, int pin)
1381 1382 1383 1384 1385
{
	if (idx != -1)
		return false;

	apic_printk(APIC_VERBOSE, KERN_DEBUG " apic %d pin %d not connected\n",
1386
		    mpc_ioapic_id(ioapic_idx), pin);
1387 1388 1389
	return true;
}

1390
static void __init __io_apic_setup_irqs(unsigned int ioapic_idx)
1391
{
1392
	int idx, node = cpu_to_node(0);
1393
	struct io_apic_irq_attr attr;
1394
	unsigned int pin, irq;
L
Linus Torvalds 已提交
1395

1396 1397 1398
	for (pin = 0; pin < ioapics[ioapic_idx].nr_registers; pin++) {
		idx = find_irq_entry(ioapic_idx, pin, mp_INT);
		if (io_apic_pin_not_connected(idx, ioapic_idx, pin))
1399
			continue;
1400

1401
		irq = pin_2_irq(idx, ioapic_idx, pin);
1402

1403
		if ((ioapic_idx > 0) && (irq > 16))
E
Eric W. Biederman 已提交
1404 1405
			continue;

1406 1407 1408 1409 1410
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
1411
		    apic->multi_timer_check(ioapic_idx, irq))
1412
			continue;
1413

1414
		set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
1415
				     irq_polarity(idx));
1416

1417
		io_apic_setup_irq_pin(irq, node, &attr);
L
Linus Torvalds 已提交
1418 1419 1420
	}
}

1421 1422
static void __init setup_IO_APIC_irqs(void)
{
1423
	unsigned int ioapic_idx;
1424 1425 1426

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1427 1428
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
		__io_apic_setup_irqs(ioapic_idx);
1429 1430
}

Y
Yinghai Lu 已提交
1431 1432 1433 1434 1435 1436 1437
/*
 * for the gsit that is not in first ioapic
 * but could not use acpi_register_gsi()
 * like some special sci in IBM x3330
 */
void setup_IO_APIC_irq_extra(u32 gsi)
{
1438
	int ioapic_idx = 0, pin, idx, irq, node = cpu_to_node(0);
1439
	struct io_apic_irq_attr attr;
Y
Yinghai Lu 已提交
1440 1441 1442 1443

	/*
	 * Convert 'gsi' to 'ioapic.pin'.
	 */
1444 1445
	ioapic_idx = mp_find_ioapic(gsi);
	if (ioapic_idx < 0)
Y
Yinghai Lu 已提交
1446 1447
		return;

1448 1449
	pin = mp_find_ioapic_pin(ioapic_idx, gsi);
	idx = find_irq_entry(ioapic_idx, pin, mp_INT);
Y
Yinghai Lu 已提交
1450 1451 1452
	if (idx == -1)
		return;

1453
	irq = pin_2_irq(idx, ioapic_idx, pin);
1454 1455

	/* Only handle the non legacy irqs on secondary ioapics */
1456
	if (ioapic_idx == 0 || irq < NR_IRQS_LEGACY)
Y
Yinghai Lu 已提交
1457
		return;
1458

1459
	set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
1460 1461
			     irq_polarity(idx));

1462
	io_apic_setup_irq_pin_once(irq, node, &attr);
Y
Yinghai Lu 已提交
1463 1464
}

L
Linus Torvalds 已提交
1465
/*
1466
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1467
 */
1468 1469
static void __init setup_timer_IRQ0_pin(unsigned int ioapic_idx,
					 unsigned int pin, int vector)
L
Linus Torvalds 已提交
1470 1471 1472
{
	struct IO_APIC_route_entry entry;

1473
	if (irq_remapping_enabled)
1474 1475
		return;

1476
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1477 1478 1479 1480 1481

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1482
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1483
	entry.mask = 0;			/* don't mask IRQ for edge */
1484
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1485
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1486 1487 1488 1489 1490 1491
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1492
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1493
	 */
1494 1495
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
L
Linus Torvalds 已提交
1496 1497 1498 1499

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
1500
	ioapic_write_entry(ioapic_idx, pin, entry);
L
Linus Torvalds 已提交
1501 1502
}

1503
__apicdebuginit(void) print_IO_APIC(int ioapic_idx)
L
Linus Torvalds 已提交
1504
{
1505
	int i;
L
Linus Torvalds 已提交
1506 1507 1508 1509 1510 1511
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;

1512
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1513 1514
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	reg_01.raw = io_apic_read(ioapic_idx, 1);
L
Linus Torvalds 已提交
1515
	if (reg_01.bits.version >= 0x10)
1516
		reg_02.raw = io_apic_read(ioapic_idx, 2);
T
Thomas Gleixner 已提交
1517
	if (reg_01.bits.version >= 0x20)
1518
		reg_03.raw = io_apic_read(ioapic_idx, 3);
1519
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1520

1521
	printk("\n");
1522
	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1523 1524 1525 1526 1527
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1528
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1529 1530
	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
		reg_01.bits.entries);
L
Linus Torvalds 已提交
1531 1532

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1533 1534
	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
		reg_01.bits.version);
L
Linus Torvalds 已提交
1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1559
	if (irq_remapping_enabled) {
1560 1561 1562 1563 1564 1565
		printk(KERN_DEBUG " NR Indx Fmt Mask Trig IRR"
			" Pol Stat Indx2 Zero Vect:\n");
	} else {
		printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
			" Stat Dmod Deli Vect:\n");
	}
L
Linus Torvalds 已提交
1566 1567

	for (i = 0; i <= reg_01.bits.entries; i++) {
1568
		if (irq_remapping_enabled) {
1569 1570 1571
			struct IO_APIC_route_entry entry;
			struct IR_IO_APIC_route_entry *ir_entry;

1572
			entry = ioapic_read_entry(ioapic_idx, i);
1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592
			ir_entry = (struct IR_IO_APIC_route_entry *) &entry;
			printk(KERN_DEBUG " %02x %04X ",
				i,
				ir_entry->index
			);
			printk("%1d   %1d    %1d    %1d   %1d   "
				"%1d    %1d     %X    %02X\n",
				ir_entry->format,
				ir_entry->mask,
				ir_entry->trigger,
				ir_entry->irr,
				ir_entry->polarity,
				ir_entry->delivery_status,
				ir_entry->index2,
				ir_entry->zero,
				ir_entry->vector
			);
		} else {
			struct IO_APIC_route_entry entry;

1593
			entry = ioapic_read_entry(ioapic_idx, i);
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609
			printk(KERN_DEBUG " %02x %02X  ",
				i,
				entry.dest
			);
			printk("%1d    %1d    %1d   %1d   %1d    "
				"%1d    %1d    %02X\n",
				entry.mask,
				entry.trigger,
				entry.irr,
				entry.polarity,
				entry.delivery_status,
				entry.dest_mode,
				entry.delivery_mode,
				entry.vector
			);
		}
L
Linus Torvalds 已提交
1610
	}
1611 1612 1613 1614
}

__apicdebuginit(void) print_IO_APICs(void)
{
1615
	int ioapic_idx;
1616 1617
	struct irq_cfg *cfg;
	unsigned int irq;
1618
	struct irq_chip *chip;
1619 1620

	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1621
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
1622
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1623 1624
		       mpc_ioapic_id(ioapic_idx),
		       ioapics[ioapic_idx].nr_registers);
1625 1626 1627 1628 1629 1630 1631

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

1632 1633
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
		print_IO_APIC(ioapic_idx);
1634

L
Linus Torvalds 已提交
1635
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1636
	for_each_active_irq(irq) {
1637 1638
		struct irq_pin_list *entry;

1639 1640 1641 1642
		chip = irq_get_chip(irq);
		if (chip != &ioapic_chip)
			continue;

1643
		cfg = irq_get_chip_data(irq);
1644 1645
		if (!cfg)
			continue;
1646
		entry = cfg->irq_2_pin;
1647
		if (!entry)
L
Linus Torvalds 已提交
1648
			continue;
1649
		printk(KERN_DEBUG "IRQ%d ", irq);
1650
		for_each_irq_pin(entry, cfg->irq_2_pin)
L
Linus Torvalds 已提交
1651 1652 1653 1654 1655 1656 1657
			printk("-> %d:%d", entry->apic, entry->pin);
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");
}

1658
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1659
{
1660
	int i;
L
Linus Torvalds 已提交
1661

1662 1663 1664 1665 1666 1667
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		printk(KERN_CONT "%08x", apic_read(base + i*0x10));

	printk(KERN_CONT "\n");
L
Linus Torvalds 已提交
1668 1669
}

1670
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1671
{
1672
	unsigned int i, v, ver, maxlvt;
1673
	u64 icr;
L
Linus Torvalds 已提交
1674

1675
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1676
		smp_processor_id(), hard_smp_processor_id());
1677
	v = apic_read(APIC_ID);
1678
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1679 1680 1681
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1682
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1683 1684 1685 1686

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1687
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1688 1689 1690 1691 1692
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1693 1694 1695 1696
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1697 1698 1699 1700 1701 1702 1703 1704 1705
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1706 1707
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1708 1709 1710 1711
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1712 1713 1714 1715
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1716
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1717
	printk(KERN_DEBUG "... APIC TMR field:\n");
1718
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1719
	printk(KERN_DEBUG "... APIC IRR field:\n");
1720
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1721

1722 1723
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1724
			apic_write(APIC_ESR, 0);
1725

L
Linus Torvalds 已提交
1726 1727 1728 1729
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1730
	icr = apic_icr_read();
1731 1732
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
L
Linus Torvalds 已提交
1769 1770 1771
	printk("\n");
}

1772
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1773
{
1774 1775
	int cpu;

1776 1777 1778
	if (!maxcpu)
		return;

1779
	preempt_disable();
1780 1781 1782
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1783
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1784
	}
1785
	preempt_enable();
L
Linus Torvalds 已提交
1786 1787
}

1788
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1789 1790 1791 1792
{
	unsigned int v;
	unsigned long flags;

1793
	if (!legacy_pic->nr_legacy_irqs)
L
Linus Torvalds 已提交
1794 1795 1796 1797
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1798
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1799 1800 1801 1802 1803 1804 1805

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1806 1807
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1808
	v = inb(0xa0) << 8 | inb(0x20);
1809 1810
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1811

1812
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1813 1814 1815 1816 1817 1818 1819

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1838
{
1839 1840 1841
	if (apic_verbosity == APIC_QUIET)
		return 0;

1842
	print_PIC();
1843 1844

	/* don't print out if apic is not there */
1845
	if (!cpu_has_apic && !apic_from_smp_config())
1846 1847
		return 0;

1848
	print_local_APICs(show_lapic);
1849
	print_IO_APICs();
1850 1851 1852 1853

	return 0;
}

1854
late_initcall(print_ICs);
1855

L
Linus Torvalds 已提交
1856

Y
Yinghai Lu 已提交
1857 1858 1859
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1860
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1861
{
1862
	int i8259_apic, i8259_pin;
1863
	int apic;
1864

1865
	if (!legacy_pic->nr_legacy_irqs)
1866 1867
		return;

1868
	for(apic = 0; apic < nr_ioapics; apic++) {
1869 1870
		int pin;
		/* See if any of the pins is in ExtINT mode */
S
Suresh Siddha 已提交
1871
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
1872
			struct IO_APIC_route_entry entry;
1873
			entry = ioapic_read_entry(apic, pin);
1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

1922
	if (!legacy_pic->nr_legacy_irqs)
1923 1924
		return;

1925
	/*
1926
	 * If the i8259 is routed through an IOAPIC
1927
	 * Put that IOAPIC in virtual wire mode
1928
	 * so legacy interrupts can be delivered.
1929 1930 1931
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
L
Lucas De Marchi 已提交
1932
	 * IOAPIC RTE as well as interrupt-remapping table entry).
1933
	 * As this gets called during crash dump, keep this simple for now.
1934
	 */
1935
	if (ioapic_i8259.pin != -1 && !irq_remapping_enabled) {
1936 1937 1938 1939 1940 1941 1942 1943 1944
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1945
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1946
		entry.vector          = 0;
1947
		entry.dest            = read_apic_id();
1948 1949 1950 1951

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1952
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1953
	}
1954

1955 1956 1957
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
1958
	if (cpu_has_apic || apic_from_smp_config())
1959
		disconnect_bsp_APIC(!irq_remapping_enabled &&
1960
				ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
1961 1962
}

1963
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1964 1965 1966 1967 1968 1969
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
1970
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
1971 1972 1973
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
1974
	int ioapic_idx;
L
Linus Torvalds 已提交
1975 1976 1977 1978 1979 1980 1981 1982
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
1983
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
1984 1985 1986 1987

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
1988
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++) {
L
Linus Torvalds 已提交
1989
		/* Read the register 0 value */
1990
		raw_spin_lock_irqsave(&ioapic_lock, flags);
1991
		reg_00.raw = io_apic_read(ioapic_idx, 0);
1992
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1993

1994
		old_id = mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
1995

1996
		if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
1997
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1998
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1999 2000
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
2001
			ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2002 2003 2004 2005 2006 2007 2008
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2009
		if (apic->check_apicid_used(&phys_id_present_map,
2010
					    mpc_ioapic_id(ioapic_idx))) {
L
Linus Torvalds 已提交
2011
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
2012
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2013 2014 2015 2016 2017 2018 2019 2020
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
2021
			ioapics[ioapic_idx].mp_config.apicid = i;
L
Linus Torvalds 已提交
2022 2023
		} else {
			physid_mask_t tmp;
2024
			apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
2025
						    &tmp);
L
Linus Torvalds 已提交
2026 2027
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
2028
					mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2029 2030 2031 2032 2033 2034 2035
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
2036
		if (old_id != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
2037
			for (i = 0; i < mp_irq_entries; i++)
2038 2039
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
2040
						= mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2041 2042

		/*
2043 2044
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
2045
		 */
2046
		if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
2047 2048
			continue;

L
Linus Torvalds 已提交
2049 2050
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
2051
			mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2052

2053
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
2054
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2055
		io_apic_write(ioapic_idx, 0, reg_00.raw);
2056
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2057 2058 2059 2060

		/*
		 * Sanity check
		 */
2061
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2062
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2063
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2064
		if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
2065 2066 2067 2068 2069
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
2085
#endif
L
Linus Torvalds 已提交
2086

2087
int no_timer_check __initdata;
2088 2089 2090 2091 2092 2093 2094 2095

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2096 2097 2098 2099 2100 2101 2102 2103
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2104
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2105 2106
{
	unsigned long t1 = jiffies;
2107
	unsigned long flags;
L
Linus Torvalds 已提交
2108

2109 2110 2111
	if (no_timer_check)
		return 1;

2112
	local_save_flags(flags);
L
Linus Torvalds 已提交
2113 2114 2115
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2116
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2117 2118 2119 2120 2121 2122 2123 2124

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2125 2126

	/* jiffies wrap? */
2127
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2154

2155
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2156
{
2157
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
2158 2159
	unsigned long flags;

2160
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2161
	if (irq < legacy_pic->nr_legacy_irqs) {
2162
		legacy_pic->mask(irq);
2163
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2164 2165
			was_pending = 1;
	}
2166
	__unmask_ioapic(data->chip_data);
2167
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2168 2169 2170 2171

	return was_pending;
}

2172
static int ioapic_retrigger_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2173
{
2174
	struct irq_cfg *cfg = data->chip_data;
2175 2176
	unsigned long flags;

2177
	raw_spin_lock_irqsave(&vector_lock, flags);
2178
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2179
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2180 2181 2182

	return 1;
}
2183

2184 2185 2186 2187 2188 2189 2190 2191
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2192

2193
#ifdef CONFIG_SMP
2194
void send_cleanup_vector(struct irq_cfg *cfg)
2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2210
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2211 2212 2213 2214 2215
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

2216
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2217 2218 2219 2220 2221 2222 2223 2224
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
2225
		if (!irq_remapped(cfg))
2226 2227 2228 2229 2230 2231 2232 2233 2234
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
2235
 * Either sets data->affinity to a valid value, and returns
2236
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
2237
 * leaves data->affinity untouched.
2238
 */
2239 2240
int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
			  unsigned int *dest_id)
2241
{
2242
	struct irq_cfg *cfg = data->chip_data;
2243 2244

	if (!cpumask_intersects(mask, cpu_online_mask))
2245
		return -1;
2246

2247
	if (assign_irq_vector(data->irq, data->chip_data, mask))
2248
		return -1;
2249

2250
	cpumask_copy(data->affinity, mask);
2251

2252
	*dest_id = apic->cpu_mask_to_apicid_and(mask, cfg->domain);
2253
	return 0;
2254 2255
}

2256
static int
2257 2258
ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		    bool force)
2259
{
2260
	unsigned int dest, irq = data->irq;
2261
	unsigned long flags;
2262
	int ret;
2263

2264
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2265
	ret = __ioapic_set_affinity(data, mask, &dest);
2266
	if (!ret) {
2267 2268
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
2269
		__target_IO_APIC_irq(irq, dest, data->chip_data);
2270
	}
2271
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2272
	return ret;
2273 2274
}

2275 2276 2277
asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2278

2279 2280
	ack_APIC_irq();
	irq_enter();
2281
	exit_idle();
2282 2283 2284 2285

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2286
		unsigned int irr;
2287 2288
		struct irq_desc *desc;
		struct irq_cfg *cfg;
T
Tejun Heo 已提交
2289
		irq = __this_cpu_read(vector_irq[vector]);
2290

2291 2292 2293
		if (irq == -1)
			continue;

2294 2295 2296 2297 2298
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2299
		raw_spin_lock(&desc->lock);
2300

2301 2302 2303 2304 2305 2306 2307
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2308
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2309 2310
			goto unlock;

2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
T
Tejun Heo 已提交
2323
		__this_cpu_write(vector_irq[vector], -1);
2324
unlock:
2325
		raw_spin_unlock(&desc->lock);
2326 2327 2328 2329 2330
	}

	irq_exit();
}

T
Thomas Gleixner 已提交
2331
static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
2332
{
2333
	unsigned me;
2334

2335
	if (likely(!cfg->move_in_progress))
2336 2337 2338
		return;

	me = smp_processor_id();
2339

2340
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2341
		send_cleanup_vector(cfg);
2342
}
2343

T
Thomas Gleixner 已提交
2344
static void irq_complete_move(struct irq_cfg *cfg)
2345
{
T
Thomas Gleixner 已提交
2346
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
2347 2348 2349 2350
}

void irq_force_complete_move(int irq)
{
2351
	struct irq_cfg *cfg = irq_get_chip_data(irq);
2352

2353 2354 2355
	if (!cfg)
		return;

T
Thomas Gleixner 已提交
2356
	__irq_complete_move(cfg, cfg->vector);
2357
}
2358
#else
T
Thomas Gleixner 已提交
2359
static inline void irq_complete_move(struct irq_cfg *cfg) { }
2360
#endif
Y
Yinghai Lu 已提交
2361

2362
static void ack_apic_edge(struct irq_data *data)
2363
{
2364
	irq_complete_move(data->chip_data);
2365
	irq_move_irq(data);
2366 2367 2368
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2369 2370
atomic_t irq_mis_count;

2371
#ifdef CONFIG_GENERIC_PENDING_IRQ
2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

2395 2396
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
2397
	/* If we are moving the irq we need to mask it */
2398
	if (unlikely(irqd_is_setaffinity_pending(data))) {
T
Thomas Gleixner 已提交
2399
		mask_ioapic(cfg);
2400
		return true;
2401
	}
2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448
	return false;
}

static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
	if (unlikely(masked)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
		if (!io_apic_level_ack_pending(cfg))
			irq_move_masked_irq(data);
		unmask_ioapic(cfg);
	}
}
#else
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
	return false;
}
static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
}
2449 2450
#endif

2451 2452 2453 2454 2455 2456 2457 2458 2459 2460
static void ack_apic_level(struct irq_data *data)
{
	struct irq_cfg *cfg = data->chip_data;
	int i, irq = data->irq;
	unsigned long v;
	bool masked;

	irq_complete_move(cfg);
	masked = ioapic_irqd_mask(data, cfg);

Y
Yinghai Lu 已提交
2461
	/*
2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2492
	 */
Y
Yinghai Lu 已提交
2493
	i = cfg->vector;
Y
Yinghai Lu 已提交
2494 2495
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2496 2497 2498 2499 2500 2501
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2502 2503 2504 2505 2506 2507 2508
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2509 2510 2511
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2512
		eoi_ioapic_irq(irq, cfg);
2513 2514
	}

2515
	ioapic_irqd_unmask(data, cfg, masked);
Y
Yinghai Lu 已提交
2516
}
2517

2518
#ifdef CONFIG_IRQ_REMAP
2519
static void ir_ack_apic_edge(struct irq_data *data)
2520
{
2521
	ack_APIC_irq();
2522 2523
}

2524
static void ir_ack_apic_level(struct irq_data *data)
2525
{
2526
	ack_APIC_irq();
2527
	eoi_ioapic_irq(data->irq, data->chip_data);
2528
}
2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541

static void ir_print_prefix(struct irq_data *data, struct seq_file *p)
{
	seq_printf(p, " IR-%s", data->chip->name);
}

static void irq_remap_modify_chip_defaults(struct irq_chip *chip)
{
	chip->irq_print_chip = ir_print_prefix;
	chip->irq_ack = ir_ack_apic_edge;
	chip->irq_eoi = ir_ack_apic_level;

#ifdef CONFIG_SMP
2542
	chip->irq_set_affinity = set_remapped_irq_affinity;
2543 2544
#endif
}
2545
#endif /* CONFIG_IRQ_REMAP */
2546

2547
static struct irq_chip ioapic_chip __read_mostly = {
2548 2549 2550 2551 2552 2553
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
	.irq_ack		= ack_apic_edge,
	.irq_eoi		= ack_apic_level,
2554
#ifdef CONFIG_SMP
2555
	.irq_set_affinity	= ioapic_set_affinity,
2556
#endif
2557
	.irq_retrigger		= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2558 2559 2560 2561
};

static inline void init_IO_APIC_traps(void)
{
2562
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
2563
	unsigned int irq;
L
Linus Torvalds 已提交
2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
T
Thomas Gleixner 已提交
2576
	for_each_active_irq(irq) {
2577
		cfg = irq_get_chip_data(irq);
2578
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2579 2580 2581 2582 2583
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2584 2585
			if (irq < legacy_pic->nr_legacy_irqs)
				legacy_pic->make_irq(irq);
2586
			else
L
Linus Torvalds 已提交
2587
				/* Strange. Oh, well.. */
2588
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
2589 2590 2591 2592
		}
	}
}

2593 2594 2595
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2596

2597
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2598 2599 2600 2601
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2602
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2603 2604
}

2605
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2606
{
2607
	unsigned long v;
L
Linus Torvalds 已提交
2608

2609
	v = apic_read(APIC_LVT0);
2610
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2611
}
L
Linus Torvalds 已提交
2612

2613
static void ack_lapic_irq(struct irq_data *data)
2614 2615 2616 2617
{
	ack_APIC_irq();
}

2618
static struct irq_chip lapic_chip __read_mostly = {
2619
	.name		= "local-APIC",
2620 2621 2622
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2623 2624
};

2625
static void lapic_register_intr(int irq)
2626
{
2627
	irq_clear_status_flags(irq, IRQ_LEVEL);
2628
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2629 2630 2631
				      "edge");
}

L
Linus Torvalds 已提交
2632 2633 2634 2635 2636 2637 2638
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2639
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2640
{
2641
	int apic, pin, i;
L
Linus Torvalds 已提交
2642 2643 2644
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2645
	pin  = find_isa_irq_pin(8, mp_INT);
2646 2647 2648 2649
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2650
	apic = find_isa_irq_apic(8, mp_INT);
2651 2652
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2653
		return;
2654
	}
L
Linus Torvalds 已提交
2655

2656
	entry0 = ioapic_read_entry(apic, pin);
2657
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2658 2659 2660 2661 2662

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2663
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2664 2665 2666 2667 2668
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2669
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2686
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2687

2688
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2689 2690
}

Y
Yinghai Lu 已提交
2691
static int disable_timer_pin_1 __initdata;
2692
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2693
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2694 2695 2696 2697
{
	disable_timer_pin_1 = 1;
	return 0;
}
2698
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2699 2700 2701

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2702 2703 2704 2705 2706
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2707 2708
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2709
 */
2710
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2711
{
2712
	struct irq_cfg *cfg = irq_get_chip_data(0);
2713
	int node = cpu_to_node(0);
2714
	int apic1, pin1, apic2, pin2;
2715
	unsigned long flags;
2716
	int no_pin1 = 0;
2717 2718

	local_irq_save(flags);
2719

L
Linus Torvalds 已提交
2720 2721 2722
	/*
	 * get/set the timer IRQ vector:
	 */
2723
	legacy_pic->mask(0);
2724
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2725 2726

	/*
2727 2728 2729 2730 2731 2732 2733
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2734
	 */
2735
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2736
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2737

2738 2739 2740 2741
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2742

2743 2744
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2745
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2746

2747 2748 2749 2750 2751 2752 2753 2754
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2755
		if (irq_remapping_enabled)
2756
			panic("BIOS bug: timer not connected to IO-APIC");
2757 2758 2759 2760 2761 2762 2763 2764
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2765 2766 2767 2768
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2769
		if (no_pin1) {
2770
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2771
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2772
		} else {
2773
			/* for edge trigger, setup_ioapic_irq already
Y
Yinghai Lu 已提交
2774 2775 2776 2777 2778 2779 2780
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2781
				unmask_ioapic(cfg);
2782
		}
L
Linus Torvalds 已提交
2783
		if (timer_irq_works()) {
2784 2785
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2786
			goto out;
L
Linus Torvalds 已提交
2787
		}
2788
		if (irq_remapping_enabled)
2789
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2790
		local_irq_disable();
2791
		clear_IO_APIC_pin(apic1, pin1);
2792
		if (!no_pin1)
2793 2794
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2795

2796 2797 2798 2799
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2800 2801 2802
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2803
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2804
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2805
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2806
		if (timer_irq_works()) {
2807
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2808
			timer_through_8259 = 1;
2809
			goto out;
L
Linus Torvalds 已提交
2810 2811 2812 2813
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2814
		local_irq_disable();
2815
		legacy_pic->mask(0);
2816
		clear_IO_APIC_pin(apic2, pin2);
2817
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2818 2819
	}

2820 2821
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2822

2823
	lapic_register_intr(0);
2824
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2825
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2826 2827

	if (timer_irq_works()) {
2828
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2829
		goto out;
L
Linus Torvalds 已提交
2830
	}
Y
Yinghai Lu 已提交
2831
	local_irq_disable();
2832
	legacy_pic->mask(0);
2833
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2834
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2835

2836 2837
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2838

2839 2840
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2841
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2842 2843 2844 2845

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2846
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2847
		goto out;
L
Linus Torvalds 已提交
2848
	}
Y
Yinghai Lu 已提交
2849
	local_irq_disable();
2850
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2851 2852 2853 2854
	if (x2apic_preenabled)
		apic_printk(APIC_QUIET, KERN_INFO
			    "Perhaps problem with the pre-enabled x2apic mode\n"
			    "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
L
Linus Torvalds 已提交
2855
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2856
		"report.  Then try booting with the 'noapic' option.\n");
2857 2858
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2859 2860 2861
}

/*
2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2877
 */
2878
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2879 2880 2881

void __init setup_IO_APIC(void)
{
2882 2883 2884 2885

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
2886
	io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
2887

2888
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
2889
	/*
2890 2891
         * Set up IO-APIC IRQ routing.
         */
2892 2893
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
2894 2895 2896
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2897
	if (legacy_pic->nr_legacy_irqs)
2898
		check_timer();
L
Linus Torvalds 已提交
2899 2900 2901
}

/*
L
Lucas De Marchi 已提交
2902
 *      Called after all the initialization is done. If we didn't find any
2903
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
2904
 */
2905

L
Linus Torvalds 已提交
2906 2907
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
2908 2909 2910
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
2911 2912 2913 2914
}

late_initcall(io_apic_bug_finalize);

2915
static void resume_ioapic_id(int ioapic_idx)
L
Linus Torvalds 已提交
2916 2917 2918
{
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
2919

2920
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2921 2922 2923 2924
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
		io_apic_write(ioapic_idx, 0, reg_00.raw);
L
Linus Torvalds 已提交
2925
	}
2926
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2927
}
L
Linus Torvalds 已提交
2928

2929 2930
static void ioapic_resume(void)
{
2931
	int ioapic_idx;
2932

2933 2934
	for (ioapic_idx = nr_ioapics - 1; ioapic_idx >= 0; ioapic_idx--)
		resume_ioapic_id(ioapic_idx);
2935 2936

	restore_ioapic_entries();
L
Linus Torvalds 已提交
2937 2938
}

2939
static struct syscore_ops ioapic_syscore_ops = {
2940
	.suspend = save_ioapic_entries,
L
Linus Torvalds 已提交
2941 2942 2943
	.resume = ioapic_resume,
};

2944
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
2945
{
2946 2947
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
2948 2949 2950
	return 0;
}

2951
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
2952

2953
/*
2954
 * Dynamic irq allocate and deallocation
2955
 */
2956
unsigned int create_irq_nr(unsigned int from, int node)
2957
{
2958
	struct irq_cfg *cfg;
2959
	unsigned long flags;
2960 2961
	unsigned int ret = 0;
	int irq;
2962

2963 2964
	if (from < nr_irqs_gsi)
		from = nr_irqs_gsi;
2965

2966 2967 2968 2969 2970 2971 2972
	irq = alloc_irq_from(from, node);
	if (irq < 0)
		return 0;
	cfg = alloc_irq_cfg(irq, node);
	if (!cfg) {
		free_irq_at(irq, NULL);
		return 0;
2973
	}
2974

2975 2976 2977 2978
	raw_spin_lock_irqsave(&vector_lock, flags);
	if (!__assign_irq_vector(irq, cfg, apic->target_cpus()))
		ret = irq;
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2979

2980
	if (ret) {
2981
		irq_set_chip_data(irq, cfg);
2982 2983 2984 2985 2986
		irq_clear_status_flags(irq, IRQ_NOREQUEST);
	} else {
		free_irq_at(irq, cfg);
	}
	return ret;
2987 2988
}

Y
Yinghai Lu 已提交
2989 2990
int create_irq(void)
{
2991
	int node = cpu_to_node(0);
2992
	unsigned int irq_want;
2993 2994
	int irq;

2995
	irq_want = nr_irqs_gsi;
2996
	irq = create_irq_nr(irq_want, node);
2997 2998 2999 3000 3001

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3002 3003
}

3004 3005
void destroy_irq(unsigned int irq)
{
3006
	struct irq_cfg *cfg = irq_get_chip_data(irq);
3007 3008
	unsigned long flags;

3009
	irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
3010

3011
	if (irq_remapped(cfg))
3012
		free_remapped_irq(irq);
3013
	raw_spin_lock_irqsave(&vector_lock, flags);
3014
	__clear_irq_vector(irq, cfg);
3015
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3016
	free_irq_at(irq, cfg);
3017 3018
}

3019
/*
S
Simon Arlott 已提交
3020
 * MSI message composition
3021 3022
 */
#ifdef CONFIG_PCI_MSI
3023 3024
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
3025
{
3026 3027
	struct irq_cfg *cfg;
	int err;
3028 3029
	unsigned dest;

J
Jan Beulich 已提交
3030 3031 3032
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3033
	cfg = irq_cfg(irq);
3034
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3035 3036
	if (err)
		return err;
3037

3038
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3039

3040
	if (irq_remapped(cfg)) {
3041
		compose_remapped_msi_msg(pdev, irq, dest, msg, hpet_id);
3042 3043
		return err;
	}
3044

3045 3046 3047 3048 3049
	if (x2apic_enabled())
		msg->address_hi = MSI_ADDR_BASE_HI |
				  MSI_ADDR_EXT_DEST_ID(dest);
	else
		msg->address_hi = MSI_ADDR_BASE_HI;
3050

3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067
	msg->address_lo =
		MSI_ADDR_BASE_LO |
		((apic->irq_dest_mode == 0) ?
			MSI_ADDR_DEST_MODE_PHYSICAL:
			MSI_ADDR_DEST_MODE_LOGICAL) |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			MSI_ADDR_REDIRECTION_CPU:
			MSI_ADDR_REDIRECTION_LOWPRI) |
		MSI_ADDR_DEST_ID(dest);

	msg->data =
		MSI_DATA_TRIGGER_EDGE |
		MSI_DATA_LEVEL_ASSERT |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			MSI_DATA_DELIVERY_FIXED:
			MSI_DATA_DELIVERY_LOWPRI) |
		MSI_DATA_VECTOR(cfg->vector);
3068

3069
	return err;
3070 3071
}

3072
#ifdef CONFIG_SMP
3073 3074
static int
msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3075
{
3076
	struct irq_cfg *cfg = data->chip_data;
3077 3078 3079
	struct msi_msg msg;
	unsigned int dest;

3080
	if (__ioapic_set_affinity(data, mask, &dest))
3081
		return -1;
3082

3083
	__get_cached_msi_msg(data->msi_desc, &msg);
3084 3085

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3086
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3087 3088 3089
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3090
	__write_msi_msg(data->msi_desc, &msg);
3091 3092

	return 0;
3093
}
3094
#endif /* CONFIG_SMP */
3095

3096 3097 3098 3099 3100
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
3101 3102 3103 3104
	.name			= "PCI-MSI",
	.irq_unmask		= unmask_msi_irq,
	.irq_mask		= mask_msi_irq,
	.irq_ack		= ack_apic_edge,
3105
#ifdef CONFIG_SMP
3106
	.irq_set_affinity	= msi_set_affinity,
3107
#endif
3108
	.irq_retrigger		= ioapic_retrigger_irq,
3109 3110
};

Y
Yinghai Lu 已提交
3111
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3112
{
3113
	struct irq_chip *chip = &msi_chip;
3114
	struct msi_msg msg;
3115
	int ret;
3116

3117
	ret = msi_compose_msg(dev, irq, &msg, -1);
3118 3119 3120
	if (ret < 0)
		return ret;

3121
	irq_set_msi_desc(irq, msidesc);
3122 3123
	write_msi_msg(irq, &msg);

3124
	if (irq_remapped(irq_get_chip_data(irq))) {
3125
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3126
		irq_remap_modify_chip_defaults(chip);
3127 3128 3129
	}

	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3130

Y
Yinghai Lu 已提交
3131 3132
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3133 3134 3135
	return 0;
}

S
Stefano Stabellini 已提交
3136
int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3137
{
3138 3139
	int node, ret, sub_handle, index = 0;
	unsigned int irq, irq_want;
3140
	struct msi_desc *msidesc;
3141

3142 3143 3144 3145
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3146
	node = dev_to_node(&dev->dev);
3147
	irq_want = nr_irqs_gsi;
3148
	sub_handle = 0;
3149
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3150
		irq = create_irq_nr(irq_want, node);
3151 3152
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3153
		irq_want = irq + 1;
3154
		if (!irq_remapping_enabled)
3155 3156 3157 3158 3159 3160 3161
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
3162
			index = msi_alloc_remapped_irq(dev, irq, nvec);
3163 3164 3165 3166 3167
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
3168 3169
			ret = msi_setup_remapped_irq(dev, irq, index,
						     sub_handle);
3170
			if (ret < 0)
3171 3172 3173
				goto error;
		}
no_ir:
3174
		ret = setup_msi_irq(dev, msidesc, irq);
3175 3176 3177 3178 3179
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3180 3181

error:
3182 3183
	destroy_irq(irq);
	return ret;
3184 3185
}

S
Stefano Stabellini 已提交
3186
void native_teardown_msi_irq(unsigned int irq)
3187
{
3188
	destroy_irq(irq);
3189 3190
}

3191
#ifdef CONFIG_DMAR_TABLE
3192
#ifdef CONFIG_SMP
3193 3194 3195
static int
dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		      bool force)
3196
{
3197 3198
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3199 3200
	struct msi_msg msg;

3201
	if (__ioapic_set_affinity(data, mask, &dest))
3202
		return -1;
3203 3204 3205 3206 3207 3208 3209

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3210
	msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
3211 3212

	dmar_msi_write(irq, &msg);
3213 3214

	return 0;
3215
}
Y
Yinghai Lu 已提交
3216

3217 3218
#endif /* CONFIG_SMP */

3219
static struct irq_chip dmar_msi_type = {
3220 3221 3222 3223
	.name			= "DMAR_MSI",
	.irq_unmask		= dmar_msi_unmask,
	.irq_mask		= dmar_msi_mask,
	.irq_ack		= ack_apic_edge,
3224
#ifdef CONFIG_SMP
3225
	.irq_set_affinity	= dmar_msi_set_affinity,
3226
#endif
3227
	.irq_retrigger		= ioapic_retrigger_irq,
3228 3229 3230 3231 3232 3233
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3234

3235
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3236 3237 3238
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
3239 3240
	irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
				      "edge");
3241 3242 3243 3244
	return 0;
}
#endif

3245 3246 3247
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3248 3249
static int hpet_msi_set_affinity(struct irq_data *data,
				 const struct cpumask *mask, bool force)
3250
{
3251
	struct irq_cfg *cfg = data->chip_data;
3252 3253 3254
	struct msi_msg msg;
	unsigned int dest;

3255
	if (__ioapic_set_affinity(data, mask, &dest))
3256
		return -1;
3257

3258
	hpet_msi_read(data->handler_data, &msg);
3259 3260 3261 3262 3263 3264

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3265
	hpet_msi_write(data->handler_data, &msg);
3266 3267

	return 0;
3268
}
Y
Yinghai Lu 已提交
3269

3270 3271
#endif /* CONFIG_SMP */

3272
static struct irq_chip hpet_msi_type = {
3273
	.name = "HPET_MSI",
3274 3275
	.irq_unmask = hpet_msi_unmask,
	.irq_mask = hpet_msi_mask,
3276
	.irq_ack = ack_apic_edge,
3277
#ifdef CONFIG_SMP
3278
	.irq_set_affinity = hpet_msi_set_affinity,
3279
#endif
3280
	.irq_retrigger = ioapic_retrigger_irq,
3281 3282
};

3283
int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
3284
{
3285
	struct irq_chip *chip = &hpet_msi_type;
3286
	struct msi_msg msg;
3287
	int ret;
3288

3289 3290
	if (irq_remapping_enabled) {
		if (!setup_hpet_msi_remapped(irq, id))
3291 3292 3293 3294
			return -1;
	}

	ret = msi_compose_msg(NULL, irq, &msg, id);
3295 3296 3297
	if (ret < 0)
		return ret;

3298
	hpet_msi_write(irq_get_handler_data(irq), &msg);
3299
	irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3300
	if (irq_remapped(irq_get_chip_data(irq)))
3301
		irq_remap_modify_chip_defaults(chip);
Y
Yinghai Lu 已提交
3302

3303
	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3304 3305 3306 3307
	return 0;
}
#endif

3308
#endif /* CONFIG_PCI_MSI */
3309 3310 3311 3312 3313 3314 3315
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3316
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3317
{
3318 3319
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3320

3321
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3322
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3323

3324
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3325
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3326

3327
	write_ht_irq_msg(irq, &msg);
3328 3329
}

3330 3331
static int
ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3332
{
3333
	struct irq_cfg *cfg = data->chip_data;
3334 3335
	unsigned int dest;

3336
	if (__ioapic_set_affinity(data, mask, &dest))
3337
		return -1;
3338

3339
	target_ht_irq(data->irq, dest, cfg->vector);
3340
	return 0;
3341
}
Y
Yinghai Lu 已提交
3342

3343 3344
#endif

3345
static struct irq_chip ht_irq_chip = {
3346 3347 3348 3349
	.name			= "PCI-HT",
	.irq_mask		= mask_ht_irq,
	.irq_unmask		= unmask_ht_irq,
	.irq_ack		= ack_apic_edge,
3350
#ifdef CONFIG_SMP
3351
	.irq_set_affinity	= ht_set_affinity,
3352
#endif
3353
	.irq_retrigger		= ioapic_retrigger_irq,
3354 3355 3356 3357
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3358 3359
	struct irq_cfg *cfg;
	int err;
3360

J
Jan Beulich 已提交
3361 3362 3363
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3364
	cfg = irq_cfg(irq);
3365
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3366
	if (!err) {
3367
		struct ht_irq_msg msg;
3368 3369
		unsigned dest;

3370 3371
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3372

3373
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3374

3375 3376
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3377
			HT_IRQ_LOW_DEST_ID(dest) |
3378
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3379
			((apic->irq_dest_mode == 0) ?
3380 3381 3382
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3383
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3384 3385 3386 3387
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3388
		write_ht_irq_msg(irq, &msg);
3389

3390
		irq_set_chip_and_handler_name(irq, &ht_irq_chip,
3391
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3392 3393

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3394
	}
3395
	return err;
3396 3397 3398
}
#endif /* CONFIG_HT_IRQ */

3399
static int
3400 3401 3402 3403 3404 3405 3406 3407 3408
io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
{
	struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
	int ret;

	if (!cfg)
		return -EINVAL;
	ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
	if (!ret)
3409
		setup_ioapic_irq(irq, cfg, attr);
3410 3411 3412
	return ret;
}

3413 3414
int io_apic_setup_irq_pin_once(unsigned int irq, int node,
			       struct io_apic_irq_attr *attr)
3415
{
3416
	unsigned int ioapic_idx = attr->ioapic, pin = attr->ioapic_pin;
3417 3418 3419
	int ret;

	/* Avoid redundant programming */
3420
	if (test_bit(pin, ioapics[ioapic_idx].pin_programmed)) {
3421
		pr_debug("Pin %d-%d already programmed\n",
3422
			 mpc_ioapic_id(ioapic_idx), pin);
3423 3424 3425 3426
		return 0;
	}
	ret = io_apic_setup_irq_pin(irq, node, attr);
	if (!ret)
3427
		set_bit(pin, ioapics[ioapic_idx].pin_programmed);
3428 3429 3430
	return ret;
}

3431
static int __init io_apic_get_redir_entries(int ioapic)
3432 3433 3434 3435
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3436
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3437
	reg_01.raw = io_apic_read(ioapic, 1);
3438
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3439

3440 3441 3442 3443 3444
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3445 3446
}

3447
static void __init probe_nr_irqs_gsi(void)
3448
{
3449
	int nr;
3450

3451
	nr = gsi_top + NR_IRQS_LEGACY;
3452
	if (nr > nr_irqs_gsi)
3453
		nr_irqs_gsi = nr;
3454 3455

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3456 3457
}

3458 3459 3460 3461 3462
int get_nr_irqs_gsi(void)
{
	return nr_irqs_gsi;
}

Y
Yinghai Lu 已提交
3463 3464 3465 3466
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3467 3468
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3469

Y
Yinghai Lu 已提交
3470 3471 3472 3473 3474 3475 3476 3477
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3478 3479
		nr_irqs = nr;

3480
	return NR_IRQS_LEGACY;
Y
Yinghai Lu 已提交
3481 3482
}

3483 3484
int io_apic_set_pci_routing(struct device *dev, int irq,
			    struct io_apic_irq_attr *irq_attr)
3485 3486 3487 3488 3489
{
	int node;

	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
3490
			    irq_attr->ioapic);
3491 3492 3493
		return -EINVAL;
	}

3494
	node = dev ? dev_to_node(dev) : cpu_to_node(0);
3495

3496
	return io_apic_setup_irq_pin_once(irq, node, irq_attr);
3497 3498
}

3499
#ifdef CONFIG_X86_32
3500
static int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3501 3502 3503 3504 3505 3506 3507 3508
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3509 3510
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3511
	 * supports up to 16 on one shared APIC bus.
3512
	 *
L
Linus Torvalds 已提交
3513 3514 3515 3516 3517
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3518
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3519

3520
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3521
	reg_00.raw = io_apic_read(ioapic, 0);
3522
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3523 3524 3525 3526 3527 3528 3529 3530

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3531
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3532 3533
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3534
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3535 3536

		for (i = 0; i < get_physical_broadcast(); i++) {
3537
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3538 3539 3540 3541 3542 3543 3544 3545 3546 3547
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3548
	}
L
Linus Torvalds 已提交
3549

3550
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3551 3552 3553 3554 3555
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

3556
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3557 3558
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
3559
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3560 3561

		/* Sanity check */
3562 3563 3564 3565
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
3566 3567 3568 3569 3570 3571 3572
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589

static u8 __init io_apic_unique_id(u8 id)
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
}
#else
static u8 __init io_apic_unique_id(u8 id)
{
	int i;
	DECLARE_BITMAP(used, 256);

	bitmap_zero(used, 256);
	for (i = 0; i < nr_ioapics; i++) {
3590
		__set_bit(mpc_ioapic_id(i), used);
3591 3592 3593 3594 3595
	}
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
}
3596
#endif
L
Linus Torvalds 已提交
3597

3598
static int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3599 3600 3601 3602
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3603
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3604
	reg_01.raw = io_apic_read(ioapic, 1);
3605
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3606 3607 3608 3609

	return reg_01.bits.version;
}

3610
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
3611
{
3612
	int ioapic, pin, idx;
3613 3614 3615 3616

	if (skip_ioapic_setup)
		return -1;

3617 3618
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
3619 3620
		return -1;

3621 3622 3623 3624 3625 3626
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
3627 3628
		return -1;

3629 3630
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
3631 3632 3633
	return 0;
}

3634 3635 3636
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3637
 * so mask in all cases should simply be apic->target_cpus()
3638 3639 3640 3641
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
3642
	int pin, ioapic, irq, irq_entry;
3643
	const struct cpumask *mask;
3644
	struct irq_data *idata;
3645 3646 3647 3648

	if (skip_ioapic_setup == 1)
		return;

E
Eric W. Biederman 已提交
3649
	for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
S
Suresh Siddha 已提交
3650
	for (pin = 0; pin < ioapics[ioapic].nr_registers; pin++) {
3651 3652 3653 3654
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
3655

E
Eric W. Biederman 已提交
3656 3657 3658
		if ((ioapic > 0) && (irq > 16))
			continue;

3659
		idata = irq_get_irq_data(irq);
3660

3661 3662 3663
		/*
		 * Honour affinities which have been set in early boot
		 */
3664 3665
		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
			mask = idata->affinity;
3666 3667
		else
			mask = apic->target_cpus();
3668

3669 3670
		if (irq_remapping_enabled)
			set_remapped_irq_affinity(idata, mask, false);
3671
		else
3672
			ioapic_set_affinity(idata, mask, false);
3673
	}
3674

3675 3676 3677
}
#endif

3678 3679 3680 3681
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

3682
static struct resource * __init ioapic_setup_resources(int nr_ioapics)
3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

3698
	mem += sizeof(struct resource) * nr_ioapics;
3699

3700 3701 3702
	for (i = 0; i < nr_ioapics; i++) {
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3703
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
3704
		mem += IOAPIC_RESOURCE_NAME_SIZE;
3705 3706 3707 3708 3709 3710 3711
	}

	ioapic_resources = res;

	return res;
}

3712
void __init native_io_apic_init_mappings(void)
3713 3714
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
3715
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
3716
	int i;
3717

3718
	ioapic_res = ioapic_setup_resources(nr_ioapics);
3719 3720
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
3721
			ioapic_phys = mpc_ioapic_addr(i);
3722
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3723 3724 3725 3726 3727 3728 3729 3730 3731
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
3732
#endif
3733
		} else {
3734
#ifdef CONFIG_X86_32
3735
fake_ioapic_page:
3736
#endif
3737
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
3738 3739 3740
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
3741 3742 3743
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
3744
		idx++;
3745

3746
		ioapic_res->start = ioapic_phys;
3747
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
3748
		ioapic_res++;
3749
	}
3750 3751

	probe_nr_irqs_gsi();
3752 3753
}

3754
void __init ioapic_insert_resources(void)
3755 3756 3757 3758 3759
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
3760
		if (nr_ioapics > 0)
3761 3762
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
3763
		return;
3764 3765 3766 3767 3768 3769 3770
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}
}
3771

3772
int mp_find_ioapic(u32 gsi)
3773 3774 3775
{
	int i = 0;

3776 3777 3778
	if (nr_ioapics == 0)
		return -1;

3779 3780
	/* Find the IOAPIC that manages this GSI. */
	for (i = 0; i < nr_ioapics; i++) {
3781 3782 3783
		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
		if ((gsi >= gsi_cfg->gsi_base)
		    && (gsi <= gsi_cfg->gsi_end))
3784 3785
			return i;
	}
3786

3787 3788 3789 3790
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

3791
int mp_find_ioapic_pin(int ioapic, u32 gsi)
3792
{
3793 3794
	struct mp_ioapic_gsi *gsi_cfg;

3795 3796
	if (WARN_ON(ioapic == -1))
		return -1;
3797 3798 3799

	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
	if (WARN_ON(gsi > gsi_cfg->gsi_end))
3800 3801
		return -1;

3802
	return gsi - gsi_cfg->gsi_base;
3803 3804
}

3805
static __init int bad_ioapic(unsigned long address)
3806 3807
{
	if (nr_ioapics >= MAX_IO_APICS) {
3808 3809
		pr_warn("WARNING: Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
			MAX_IO_APICS, nr_ioapics);
3810 3811 3812
		return 1;
	}
	if (!address) {
3813
		pr_warn("WARNING: Bogus (zero) I/O APIC address found in table, skipping!\n");
3814 3815
		return 1;
	}
3816 3817 3818
	return 0;
}

3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837
static __init int bad_ioapic_register(int idx)
{
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;

	reg_00.raw = io_apic_read(idx, 0);
	reg_01.raw = io_apic_read(idx, 1);
	reg_02.raw = io_apic_read(idx, 2);

	if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
		pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
			mpc_ioapic_addr(idx));
		return 1;
	}

	return 0;
}

3838 3839 3840
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;
3841
	int entries;
3842
	struct mp_ioapic_gsi *gsi_cfg;
3843 3844 3845 3846 3847 3848

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

3849 3850 3851
	ioapics[idx].mp_config.type = MP_IOAPIC;
	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
	ioapics[idx].mp_config.apicaddr = address;
3852 3853

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
3854 3855 3856 3857 3858 3859

	if (bad_ioapic_register(idx)) {
		clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
		return;
	}

3860 3861
	ioapics[idx].mp_config.apicid = io_apic_unique_id(id);
	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
3862 3863 3864 3865 3866

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
3867
	entries = io_apic_get_redir_entries(idx);
3868 3869 3870
	gsi_cfg = mp_ioapic_gsi_routing(idx);
	gsi_cfg->gsi_base = gsi_base;
	gsi_cfg->gsi_end = gsi_base + entries - 1;
3871 3872 3873 3874

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
S
Suresh Siddha 已提交
3875
	ioapics[idx].nr_registers = entries;
3876

3877 3878
	if (gsi_cfg->gsi_end >= gsi_top)
		gsi_top = gsi_cfg->gsi_end + 1;
3879

3880 3881 3882 3883
	pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
		idx, mpc_ioapic_id(idx),
		mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
		gsi_cfg->gsi_base, gsi_cfg->gsi_end);
3884 3885 3886

	nr_ioapics++;
}
3887 3888 3889 3890

/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
3891
	struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
3892 3893 3894

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
3895 3896
	physid_set_mask_of_physid(boot_cpu_physical_apicid,
					 &phys_cpu_present_map);
3897 3898 3899
#endif
	setup_local_APIC();

3900
	io_apic_setup_irq_pin(0, 0, &attr);
3901 3902
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
3903
}