io_apic.c 97.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
33
#include <linux/syscore_ops.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39
#include <linux/slab.h>
40 41 42 43 44
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
45
#include <linux/hpet.h>
46

47
#include <asm/idle.h>
L
Linus Torvalds 已提交
48 49
#include <asm/io.h>
#include <asm/smp.h>
50
#include <asm/cpu.h>
L
Linus Torvalds 已提交
51
#include <asm/desc.h>
52 53 54
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
55
#include <asm/timer.h>
56
#include <asm/i8259.h>
57
#include <asm/msidef.h>
58
#include <asm/hypertransport.h>
59
#include <asm/setup.h>
60
#include <asm/irq_remapping.h>
61
#include <asm/hpet.h>
62
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
63

I
Ingo Molnar 已提交
64
#include <asm/apic.h>
L
Linus Torvalds 已提交
65

66
#define __apicdebuginit(type) static type __init
67 68
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
69

L
Linus Torvalds 已提交
70
/*
71 72
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
73 74 75
 */
int sis_apic_bug = -1;

76 77
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
Y
Yinghai Lu 已提交
78

S
Suresh Siddha 已提交
79 80 81 82 83
static struct ioapic {
	/*
	 * # of IRQ routing registers
	 */
	int nr_registers;
84 85 86 87
	/*
	 * Saved state during suspend/resume, or while enabling intr-remap.
	 */
	struct IO_APIC_route_entry *saved_registers;
88 89
	/* I/O APIC config */
	struct mpc_ioapic mp_config;
90 91
	/* IO APIC gsi routing info */
	struct mp_ioapic_gsi  gsi_config;
92
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
S
Suresh Siddha 已提交
93
} ioapics[MAX_IO_APICS];
L
Linus Torvalds 已提交
94

95 96 97 98 99 100 101 102 103 104 105 106
#define mpc_ioapic_ver(id)		ioapics[id].mp_config.apicver

int mpc_ioapic_id(int id)
{
	return ioapics[id].mp_config.apicid;
}

unsigned int mpc_ioapic_addr(int id)
{
	return ioapics[id].mp_config.apicaddr;
}

107 108 109 110
struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int id)
{
	return &ioapics[id].gsi_config;
}
111

112
int nr_ioapics;
113

114 115
/* The one past the highest gsi number used */
u32 gsi_top;
116

117
/* MP IRQ source entries */
118
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
119 120 121 122

/* # of MP IRQ source entries */
int mp_irq_entries;

123 124 125
/* GSI interrupts */
static int nr_irqs_gsi = NR_IRQS_LEGACY;

126 127 128 129 130 131
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
132 133
int skip_ioapic_setup;

134 135 136 137
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
138 139 140 141 142 143 144 145
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

146
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
147 148
{
	/* disable IO-APIC */
149
	disable_ioapic_support();
Y
Yinghai Lu 已提交
150 151 152
	return 0;
}
early_param("noapic", parse_noapic);
153

154 155
static int io_apic_setup_irq_pin(unsigned int irq, int node,
				 struct io_apic_irq_attr *attr);
156

157 158 159 160 161 162 163 164 165 166 167
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
168
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
169 170 171
			return;
	}

172
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
173 174 175 176
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

177 178 179 180 181
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

T
Thomas Gleixner 已提交
182
static struct irq_pin_list *alloc_irq_pin_list(int node)
183
{
184
	return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
185 186
}

187

Y
Yinghai Lu 已提交
188
/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
189
#ifdef CONFIG_SPARSE_IRQ
190
static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
191
#else
192
static struct irq_cfg irq_cfgx[NR_IRQS];
193
#endif
Y
Yinghai Lu 已提交
194

195
int __init arch_early_irq_init(void)
196
{
197
	struct irq_cfg *cfg;
198
	int count, node, i;
T
Thomas Gleixner 已提交
199

200 201 202 203 204
	if (!legacy_pic->nr_legacy_irqs) {
		nr_irqs_gsi = 0;
		io_apic_irqs = ~0UL;
	}

205
	for (i = 0; i < nr_ioapics; i++) {
206
		ioapics[i].saved_registers =
207
			kzalloc(sizeof(struct IO_APIC_route_entry) *
S
Suresh Siddha 已提交
208
				ioapics[i].nr_registers, GFP_KERNEL);
209
		if (!ioapics[i].saved_registers)
210 211 212
			pr_err("IOAPIC %d: suspend/resume impossible!\n", i);
	}

213 214
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
215
	node = cpu_to_node(0);
216

217 218 219
	/* Make sure the legacy interrupts are marked in the bitmap */
	irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);

220
	for (i = 0; i < count; i++) {
221
		irq_set_chip_data(i, &cfg[i]);
222 223
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
224 225 226 227
		/*
		 * For legacy IRQ's, start with assigning irq0 to irq15 to
		 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
		 */
228
		if (i < legacy_pic->nr_legacy_irqs) {
229 230 231
			cfg[i].vector = IRQ0_VECTOR + i;
			cpumask_set_cpu(0, cfg[i].domain);
		}
232
	}
233 234

	return 0;
235
}
236

237
#ifdef CONFIG_SPARSE_IRQ
238
static struct irq_cfg *irq_cfg(unsigned int irq)
239
{
240
	return irq_get_chip_data(irq);
241
}
T
Thomas Gleixner 已提交
242

243
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
244
{
245
	struct irq_cfg *cfg;
246

247
	cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
248 249
	if (!cfg)
		return NULL;
250
	if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
251
		goto out_cfg;
252
	if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
253
		goto out_domain;
254
	return cfg;
255 256 257 258 259
out_domain:
	free_cpumask_var(cfg->domain);
out_cfg:
	kfree(cfg);
	return NULL;
260 261
}

262
static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
263
{
264 265
	if (!cfg)
		return;
266
	irq_set_chip_data(at, NULL);
267 268 269 270 271
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
}

272
#else
273

274
struct irq_cfg *irq_cfg(unsigned int irq)
275 276
{
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
277
}
L
Linus Torvalds 已提交
278

279
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
280 281 282 283
{
	return irq_cfgx + irq;
}

284
static inline void free_irq_cfg(unsigned int at, struct irq_cfg *cfg) { }
285

286 287
#endif

288 289 290 291 292 293 294 295
static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
{
	int res = irq_alloc_desc_at(at, node);
	struct irq_cfg *cfg;

	if (res < 0) {
		if (res != -EEXIST)
			return NULL;
296
		cfg = irq_get_chip_data(at);
297 298 299 300
		if (cfg)
			return cfg;
	}

301
	cfg = alloc_irq_cfg(at, node);
302
	if (cfg)
303
		irq_set_chip_data(at, cfg);
304 305 306 307 308 309 310 311 312 313 314 315
	else
		irq_free_desc(at);
	return cfg;
}

static int alloc_irq_from(unsigned int from, int node)
{
	return irq_alloc_desc_from(from, node);
}

static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
{
316
	free_irq_cfg(at, cfg);
317 318 319
	irq_free_desc(at);
}

L
Linus Torvalds 已提交
320 321 322 323
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
324 325
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
326 327 328 329 330
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
331
		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
L
Linus Torvalds 已提交
332 333
}

334 335 336 337 338 339
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

L
Linus Torvalds 已提交
340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
362
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
363 364 365

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
366 367 368
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
369
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
370 371 372 373
{
	struct irq_pin_list *entry;
	unsigned long flags;

374
	raw_spin_lock_irqsave(&ioapic_lock, flags);
375
	for_each_irq_pin(entry, cfg->irq_2_pin) {
376 377 378 379 380 381 382
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
383
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
384 385 386
			return true;
		}
	}
387
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
388 389 390 391

	return false;
}

392 393 394 395 396 397 398 399 400
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
401
	raw_spin_lock_irqsave(&ioapic_lock, flags);
402 403
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
404
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
405 406 407
	return eu.entry;
}

408 409 410 411 412 413
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
414 415
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
416
{
417 418
	union entry_union eu = {{0, 0}};

419
	eu.entry = e;
420 421
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
422 423
}

424
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
425 426
{
	unsigned long flags;
427
	raw_spin_lock_irqsave(&ioapic_lock, flags);
428
	__ioapic_write_entry(apic, pin, e);
429
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
430 431 432 433 434 435 436 437 438 439 440 441
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

442
	raw_spin_lock_irqsave(&ioapic_lock, flags);
443 444
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
445
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
446 447
}

L
Linus Torvalds 已提交
448 449 450 451 452
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
453
static int
T
Thomas Gleixner 已提交
454
__add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
455
{
456
	struct irq_pin_list **last, *entry;
457

458 459 460
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
461
		if (entry->apic == apic && entry->pin == pin)
462
			return 0;
463
		last = &entry->next;
L
Linus Torvalds 已提交
464
	}
465

T
Thomas Gleixner 已提交
466
	entry = alloc_irq_pin_list(node);
467
	if (!entry) {
468 469 470
		printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
				node, apic, pin);
		return -ENOMEM;
471
	}
L
Linus Torvalds 已提交
472 473
	entry->apic = apic;
	entry->pin = pin;
474

475
	*last = entry;
476 477 478 479 480
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
T
Thomas Gleixner 已提交
481
	if (__add_pin_to_irq_node(cfg, node, apic, pin))
482
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
483 484 485 486 487
}

/*
 * Reroute an IRQ to a different pin.
 */
488
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
489 490
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
491
{
492
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
493

494
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
495 496 497
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
498
			/* every one is different, right? */
499
			return;
500
		}
L
Linus Torvalds 已提交
501
	}
502

503 504
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
505 506
}

507 508 509 510 511 512 513 514 515 516 517 518 519 520 521
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

522 523 524
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
525 526
{
	struct irq_pin_list *entry;
527

528 529 530 531 532 533 534 535 536 537 538 539 540 541
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
			     IO_APIC_REDIR_MASKED, NULL);
}

static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
			     IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
542
}
543

544
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
545
{
546 547 548 549 550 551
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
552
	readl(&io_apic->data);
L
Linus Torvalds 已提交
553 554
}

T
Thomas Gleixner 已提交
555
static void mask_ioapic(struct irq_cfg *cfg)
556
{
T
Thomas Gleixner 已提交
557 558 559
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
560
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
561
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
562
}
L
Linus Torvalds 已提交
563

564
static void mask_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
565
{
566
	mask_ioapic(data->chip_data);
T
Thomas Gleixner 已提交
567
}
Y
Yinghai Lu 已提交
568

T
Thomas Gleixner 已提交
569 570 571
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
572 573
}

T
Thomas Gleixner 已提交
574
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
575 576 577
{
	unsigned long flags;

578
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
579
	__unmask_ioapic(cfg);
580
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
581 582
}

583
static void unmask_ioapic_irq(struct irq_data *data)
Y
Yinghai Lu 已提交
584
{
585
	unmask_ioapic(data->chip_data);
Y
Yinghai Lu 已提交
586 587
}

L
Linus Torvalds 已提交
588 589 590
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
591

L
Linus Torvalds 已提交
592
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
593
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
594 595 596 597 598
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
599
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
600 601
}

602
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
603 604 605 606
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
S
Suresh Siddha 已提交
607
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
L
Linus Torvalds 已提交
608 609 610
			clear_IO_APIC_pin(apic, pin);
}

611
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
612 613 614 615 616 617
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
618 619 620
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
647 648 649
#endif /* CONFIG_X86_32 */

/*
650
 * Saves all the IO-APIC RTE's
651
 */
652
int save_ioapic_entries(void)
653 654
{
	int apic, pin;
655
	int err = 0;
656 657

	for (apic = 0; apic < nr_ioapics; apic++) {
658
		if (!ioapics[apic].saved_registers) {
659 660 661
			err = -ENOMEM;
			continue;
		}
662

S
Suresh Siddha 已提交
663
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
664
			ioapics[apic].saved_registers[pin] =
665
				ioapic_read_entry(apic, pin);
666
	}
667

668
	return err;
669 670
}

671 672 673
/*
 * Mask all IO APIC entries.
 */
674
void mask_ioapic_entries(void)
675 676 677 678
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++) {
679
		if (!ioapics[apic].saved_registers)
680
			continue;
681

S
Suresh Siddha 已提交
682
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
683 684
			struct IO_APIC_route_entry entry;

685
			entry = ioapics[apic].saved_registers[pin];
686 687 688 689 690 691 692 693
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

694
/*
695
 * Restore IO APIC entries which was saved in the ioapic structure.
696
 */
697
int restore_ioapic_entries(void)
698 699 700
{
	int apic, pin;

701
	for (apic = 0; apic < nr_ioapics; apic++) {
702
		if (!ioapics[apic].saved_registers)
703
			continue;
704

S
Suresh Siddha 已提交
705
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
706
			ioapic_write_entry(apic, pin,
707
					   ioapics[apic].saved_registers[pin]);
708
	}
709
	return 0;
710 711
}

L
Linus Torvalds 已提交
712 713 714 715 716 717 718 719
/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
720
		if (mp_irqs[i].irqtype == type &&
721
		    (mp_irqs[i].dstapic == mpc_ioapic_id(apic) ||
722 723
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
724 725 726 727 728 729 730 731
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
732
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
733 734 735 736
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
737
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
738

A
Alexey Starikovskiy 已提交
739
		if (test_bit(lbus, mp_bus_not_pci) &&
740 741
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
742

743
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
744 745 746 747
	}
	return -1;
}

748 749 750 751 752
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
753
		int lbus = mp_irqs[i].srcbus;
754

A
Alexey Starikovskiy 已提交
755
		if (test_bit(lbus, mp_bus_not_pci) &&
756 757
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
758 759 760 761
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
762
		for(apic = 0; apic < nr_ioapics; apic++) {
763
			if (mpc_ioapic_id(apic) == mp_irqs[i].dstapic)
764 765 766 767 768 769 770
				return apic;
		}
	}

	return -1;
}

771
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
772 773 774 775 776
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
777
	if (irq < legacy_pic->nr_legacy_irqs) {
L
Linus Torvalds 已提交
778 779 780 781 782 783 784
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
785

786
#endif
L
Linus Torvalds 已提交
787

A
Alexey Starikovskiy 已提交
788 789 790 791 792 793
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
794 795 796 797 798
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

799
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
800
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
801 802 803 804 805 806 807 808 809 810 811

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
812
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
813

814
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
815
{
816
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
817 818 819 820 821
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
822
	switch (mp_irqs[idx].irqflag & 3)
823
	{
824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
852 853 854 855
	}
	return polarity;
}

856
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
857
{
858
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
859 860 861 862 863
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
864
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
865
	{
866 867 868 869 870
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
871
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
901
			break;
902
		case 1: /* edge */
L
Linus Torvalds 已提交
903
		{
904
			trigger = 0;
L
Linus Torvalds 已提交
905 906
			break;
		}
907
		case 2: /* reserved */
L
Linus Torvalds 已提交
908
		{
909 910
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
911 912
			break;
		}
913
		case 3: /* level */
L
Linus Torvalds 已提交
914
		{
915
			trigger = 1;
L
Linus Torvalds 已提交
916 917
			break;
		}
918
		default: /* invalid */
L
Linus Torvalds 已提交
919 920
		{
			printk(KERN_WARNING "broken BIOS!!\n");
921
			trigger = 0;
L
Linus Torvalds 已提交
922 923 924 925 926 927 928 929
			break;
		}
	}
	return trigger;
}

static int pin_2_irq(int idx, int apic, int pin)
{
930
	int irq;
931
	int bus = mp_irqs[idx].srcbus;
932
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(apic);
L
Linus Torvalds 已提交
933 934 935 936

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
937
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
938 939
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

940
	if (test_bit(bus, mp_bus_not_pci)) {
941
		irq = mp_irqs[idx].srcbusirq;
942
	} else {
943
		u32 gsi = gsi_cfg->gsi_base + pin;
944 945 946 947

		if (gsi >= NR_IRQS_LEGACY)
			irq = gsi;
		else
948
			irq = gsi_top + gsi;
L
Linus Torvalds 已提交
949 950
	}

951
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
968 969
#endif

L
Linus Torvalds 已提交
970 971 972
	return irq;
}

973 974 975 976 977
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
978
				struct io_apic_irq_attr *irq_attr)
979 980 981 982 983 984 985 986 987 988 989 990 991 992 993
{
	int apic, i, best_guess = -1;

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

		for (apic = 0; apic < nr_ioapics; apic++)
994
			if (mpc_ioapic_id(apic) == mp_irqs[i].dstapic ||
995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
			int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1008 1009 1010 1011
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1012 1013 1014 1015 1016 1017 1018
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1019 1020 1021 1022
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1023 1024 1025 1026 1027 1028 1029 1030
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1031 1032 1033 1034 1035
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1036
	raw_spin_lock(&vector_lock);
1037
}
L
Linus Torvalds 已提交
1038

1039
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1040
{
1041
	raw_spin_unlock(&vector_lock);
1042
}
L
Linus Torvalds 已提交
1043

1044 1045
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1046
{
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1058
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1059
	static int current_offset = VECTOR_OFFSET_START % 8;
1060
	unsigned int old_vector;
1061 1062
	int cpu, err;
	cpumask_var_t tmp_mask;
1063

1064
	if (cfg->move_in_progress)
1065
		return -EBUSY;
1066

1067 1068
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1069

1070 1071
	old_vector = cfg->vector;
	if (old_vector) {
1072 1073 1074 1075
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1076
			return 0;
1077
		}
1078
	}
1079

1080
	/* Only try and allocate irqs on cpus that are present */
1081 1082
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1083 1084
		int new_cpu;
		int vector, offset;
1085

1086
		apic->vector_allocation_domain(cpu, tmp_mask);
1087

1088 1089
		vector = current_vector;
		offset = current_offset;
1090
next:
1091 1092
		vector += 8;
		if (vector >= first_system_vector) {
1093
			/* If out of vectors on large boxen, must share them. */
1094
			offset = (offset + 1) % 8;
1095
			vector = FIRST_EXTERNAL_VECTOR + offset;
1096 1097 1098
		}
		if (unlikely(current_vector == vector))
			continue;
1099 1100

		if (test_bit(vector, used_vectors))
1101
			goto next;
1102

1103
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1104 1105 1106 1107 1108 1109 1110
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1111
			cpumask_copy(cfg->old_domain, cfg->domain);
1112
		}
1113
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1114 1115
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1116 1117 1118
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1119
	}
1120 1121
	free_cpumask_var(tmp_mask);
	return err;
1122 1123
}

1124
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1125 1126
{
	int err;
1127 1128
	unsigned long flags;

1129
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1130
	err = __assign_irq_vector(irq, cfg, mask);
1131
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1132 1133 1134
	return err;
}

Y
Yinghai Lu 已提交
1135
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1136 1137 1138 1139 1140 1141
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1142
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1143 1144 1145
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1146
	cpumask_clear(cfg->domain);
1147 1148 1149

	if (likely(!cfg->move_in_progress))
		return;
1150
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1151 1152 1153 1154 1155 1156 1157 1158 1159
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1160 1161 1162 1163 1164 1165 1166 1167
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;

1168 1169 1170 1171 1172
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1173
	raw_spin_lock(&vector_lock);
1174
	/* Mark the inuse vectors */
T
Thomas Gleixner 已提交
1175
	for_each_active_irq(irq) {
1176
		cfg = irq_get_chip_data(irq);
T
Thomas Gleixner 已提交
1177 1178
		if (!cfg)
			continue;
1179 1180 1181 1182 1183 1184 1185
		/*
		 * If it is a legacy IRQ handled by the legacy PIC, this cpu
		 * will be part of the irq_cfg's domain.
		 */
		if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
			cpumask_set_cpu(cpu, cfg->domain);

1186
		if (!cpumask_test_cpu(cpu, cfg->domain))
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1198
		if (!cpumask_test_cpu(cpu, cfg->domain))
1199
			per_cpu(vector_irq, cpu)[vector] = -1;
1200
	}
1201
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1202
}
1203

1204
static struct irq_chip ioapic_chip;
1205
static struct irq_chip ir_ioapic_chip;
L
Linus Torvalds 已提交
1206

1207
#ifdef CONFIG_X86_32
1208 1209
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1210
	int apic, idx, pin;
1211

T
Thomas Gleixner 已提交
1212
	for (apic = 0; apic < nr_ioapics; apic++) {
S
Suresh Siddha 已提交
1213
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
T
Thomas Gleixner 已提交
1214 1215 1216 1217 1218 1219
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1220 1221
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1222
	return 0;
1223
}
1224 1225 1226
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1227
	return 1;
1228 1229
}
#endif
1230

1231 1232
static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
				 unsigned long trigger)
L
Linus Torvalds 已提交
1233
{
1234 1235 1236
	struct irq_chip *chip = &ioapic_chip;
	irq_flow_handler_t hdl;
	bool fasteoi;
Y
Yinghai Lu 已提交
1237

1238
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1239
	    trigger == IOAPIC_LEVEL) {
1240
		irq_set_status_flags(irq, IRQ_LEVEL);
1241 1242
		fasteoi = true;
	} else {
1243
		irq_clear_status_flags(irq, IRQ_LEVEL);
1244 1245
		fasteoi = false;
	}
1246

1247
	if (irq_remapped(cfg)) {
1248
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
1249 1250
		chip = &ir_ioapic_chip;
		fasteoi = trigger != 0;
1251
	}
1252

1253 1254 1255
	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	irq_set_chip_and_handler_name(irq, chip, hdl,
				      fasteoi ? "fasteoi" : "edge");
L
Linus Torvalds 已提交
1256 1257
}

1258 1259 1260 1261
static int setup_ioapic_entry(int apic_id, int irq,
			      struct IO_APIC_route_entry *entry,
			      unsigned int destination, int trigger,
			      int polarity, int vector, int pin)
L
Linus Torvalds 已提交
1262
{
1263 1264 1265 1266 1267
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

1268
	if (intr_remapping_enabled) {
I
Ingo Molnar 已提交
1269
		struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
1270 1271 1272 1273 1274 1275
		struct irte irte;
		struct IR_IO_APIC_route_entry *ir_entry =
			(struct IR_IO_APIC_route_entry *) entry;
		int index;

		if (!iommu)
I
Ingo Molnar 已提交
1276
			panic("No mapping iommu for ioapic %d\n", apic_id);
1277 1278 1279

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
I
Ingo Molnar 已提交
1280
			panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
1281

1282
		prepare_irte(&irte, vector, destination);
1283

1284 1285 1286
		/* Set source-id of interrupt request */
		set_ioapic_sid(&irte, apic_id);

1287 1288 1289 1290 1291 1292
		modify_irte(irq, &irte);

		ir_entry->index2 = (index >> 15) & 0x1;
		ir_entry->zero = 0;
		ir_entry->format = 1;
		ir_entry->index = (index & 0x7fff);
1293 1294 1295 1296 1297
		/*
		 * IO-APIC RTE will be configured with virtual vector.
		 * irq handler will do the explicit EOI to the io-apic.
		 */
		ir_entry->vector = pin;
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307

		apic_printk(APIC_VERBOSE, KERN_DEBUG "IOAPIC[%d]: "
			"Set IRTE entry (P:%d FPD:%d Dst_Mode:%d "
			"Redir_hint:%d Trig_Mode:%d Dlvry_Mode:%X "
			"Avail:%X Vector:%02X Dest:%08X "
			"SID:%04X SQ:%X SVT:%X)\n",
			apic_id, irte.present, irte.fpd, irte.dst_mode,
			irte.redir_hint, irte.trigger_mode, irte.dlvry_mode,
			irte.avail, irte.vector, irte.dest_id,
			irte.sid, irte.sq, irte.svt);
1308
	} else {
1309 1310
		entry->delivery_mode = apic->irq_delivery_mode;
		entry->dest_mode = apic->irq_dest_mode;
1311
		entry->dest = destination;
1312
		entry->vector = vector;
1313
	}
1314

1315
	entry->mask = 0;				/* enable IRQ */
1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
	entry->trigger = trigger;
	entry->polarity = polarity;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;
	return 0;
}

1327 1328
static void setup_ioapic_irq(int apic_id, int pin, unsigned int irq,
			     struct irq_cfg *cfg, int trigger, int polarity)
1329
{
L
Linus Torvalds 已提交
1330
	struct IO_APIC_route_entry entry;
1331
	unsigned int dest;
1332 1333 1334

	if (!IO_APIC_IRQ(irq))
		return;
1335 1336 1337 1338 1339
	/*
	 * For legacy irqs, cfg->domain starts with cpu 0 for legacy
	 * controllers like 8259. Now that IO-APIC can handle this irq, update
	 * the cfg->domain.
	 */
1340
	if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
1341 1342
		apic->vector_allocation_domain(0, cfg->domain);

1343
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1344 1345
		return;

1346
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1347 1348 1349

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1350
		    "IRQ %d Mode:%i Active:%i Dest:%d)\n",
1351
		    apic_id, mpc_ioapic_id(apic_id), pin, cfg->vector,
1352
		    irq, trigger, polarity, dest);
1353 1354


1355
	if (setup_ioapic_entry(mpc_ioapic_id(apic_id), irq, &entry,
1356
			       dest, trigger, polarity, cfg->vector, pin)) {
1357
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
1358
		       mpc_ioapic_id(apic_id), pin);
Y
Yinghai Lu 已提交
1359
		__clear_irq_vector(irq, cfg);
1360 1361 1362
		return;
	}

1363
	ioapic_register_intr(irq, cfg, trigger);
1364
	if (irq < legacy_pic->nr_legacy_irqs)
1365
		legacy_pic->mask(irq);
1366

I
Ingo Molnar 已提交
1367
	ioapic_write_entry(apic_id, pin, entry);
1368 1369
}

1370 1371 1372 1373 1374 1375
static bool __init io_apic_pin_not_connected(int idx, int apic_id, int pin)
{
	if (idx != -1)
		return false;

	apic_printk(APIC_VERBOSE, KERN_DEBUG " apic %d pin %d not connected\n",
1376
		    mpc_ioapic_id(apic_id), pin);
1377 1378 1379
	return true;
}

1380
static void __init __io_apic_setup_irqs(unsigned int apic_id)
1381
{
1382
	int idx, node = cpu_to_node(0);
1383
	struct io_apic_irq_attr attr;
1384
	unsigned int pin, irq;
L
Linus Torvalds 已提交
1385

S
Suresh Siddha 已提交
1386
	for (pin = 0; pin < ioapics[apic_id].nr_registers; pin++) {
1387
		idx = find_irq_entry(apic_id, pin, mp_INT);
1388
		if (io_apic_pin_not_connected(idx, apic_id, pin))
1389
			continue;
1390

1391
		irq = pin_2_irq(idx, apic_id, pin);
1392

E
Eric W. Biederman 已提交
1393 1394 1395
		if ((apic_id > 0) && (irq > 16))
			continue;

1396 1397 1398 1399 1400
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
1401
		    apic->multi_timer_check(apic_id, irq))
1402
			continue;
1403

1404 1405
		set_io_apic_irq_attr(&attr, apic_id, pin, irq_trigger(idx),
				     irq_polarity(idx));
1406

1407
		io_apic_setup_irq_pin(irq, node, &attr);
L
Linus Torvalds 已提交
1408 1409 1410
	}
}

1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
static void __init setup_IO_APIC_irqs(void)
{
	unsigned int apic_id;

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

	for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
		__io_apic_setup_irqs(apic_id);
}

Y
Yinghai Lu 已提交
1421 1422 1423 1424 1425 1426 1427
/*
 * for the gsit that is not in first ioapic
 * but could not use acpi_register_gsi()
 * like some special sci in IBM x3330
 */
void setup_IO_APIC_irq_extra(u32 gsi)
{
1428
	int apic_id = 0, pin, idx, irq, node = cpu_to_node(0);
1429
	struct io_apic_irq_attr attr;
Y
Yinghai Lu 已提交
1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443

	/*
	 * Convert 'gsi' to 'ioapic.pin'.
	 */
	apic_id = mp_find_ioapic(gsi);
	if (apic_id < 0)
		return;

	pin = mp_find_ioapic_pin(apic_id, gsi);
	idx = find_irq_entry(apic_id, pin, mp_INT);
	if (idx == -1)
		return;

	irq = pin_2_irq(idx, apic_id, pin);
1444 1445 1446

	/* Only handle the non legacy irqs on secondary ioapics */
	if (apic_id == 0 || irq < NR_IRQS_LEGACY)
Y
Yinghai Lu 已提交
1447
		return;
1448

1449 1450 1451
	set_io_apic_irq_attr(&attr, apic_id, pin, irq_trigger(idx),
			     irq_polarity(idx));

1452
	io_apic_setup_irq_pin_once(irq, node, &attr);
Y
Yinghai Lu 已提交
1453 1454
}

L
Linus Torvalds 已提交
1455
/*
1456
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1457
 */
I
Ingo Molnar 已提交
1458
static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
1459
					int vector)
L
Linus Torvalds 已提交
1460 1461 1462
{
	struct IO_APIC_route_entry entry;

1463 1464 1465
	if (intr_remapping_enabled)
		return;

1466
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1467 1468 1469 1470 1471

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1472
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1473
	entry.mask = 0;			/* don't mask IRQ for edge */
1474
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1475
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1476 1477 1478 1479 1480 1481
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1482
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1483
	 */
1484 1485
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
L
Linus Torvalds 已提交
1486 1487 1488 1489

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
I
Ingo Molnar 已提交
1490
	ioapic_write_entry(apic_id, pin, entry);
L
Linus Torvalds 已提交
1491 1492
}

1493 1494

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1495 1496 1497 1498 1499 1500 1501
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1502
	struct irq_cfg *cfg;
1503
	unsigned int irq;
L
Linus Torvalds 已提交
1504

1505
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1506 1507
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1508
		       mpc_ioapic_id(i), ioapics[i].nr_registers);
L
Linus Torvalds 已提交
1509 1510 1511 1512 1513 1514 1515 1516 1517

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

1518
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1519 1520 1521 1522
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1523 1524
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
1525
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1526

1527
	printk("\n");
1528
	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(apic));
L
Linus Torvalds 已提交
1529 1530 1531 1532 1533
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1534
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1535 1536
	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
		reg_01.bits.entries);
L
Linus Torvalds 已提交
1537 1538

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1539 1540
	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
		reg_01.bits.version);
L
Linus Torvalds 已提交
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1565
	printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
1566
			  " Stat Dmod Deli Vect:\n");
L
Linus Torvalds 已提交
1567 1568 1569 1570

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1571
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1572

1573
		printk(KERN_DEBUG " %02x %02X  ",
1574 1575 1576
			i,
			entry.dest
		);
L
Linus Torvalds 已提交
1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1591
	for_each_active_irq(irq) {
1592 1593
		struct irq_pin_list *entry;

1594
		cfg = irq_get_chip_data(irq);
1595 1596
		if (!cfg)
			continue;
1597
		entry = cfg->irq_2_pin;
1598
		if (!entry)
L
Linus Torvalds 已提交
1599
			continue;
1600
		printk(KERN_DEBUG "IRQ%d ", irq);
1601
		for_each_irq_pin(entry, cfg->irq_2_pin)
L
Linus Torvalds 已提交
1602 1603 1604 1605 1606 1607 1608 1609 1610
			printk("-> %d:%d", entry->apic, entry->pin);
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1611
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1612
{
1613
	int i;
L
Linus Torvalds 已提交
1614

1615 1616 1617 1618 1619 1620
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		printk(KERN_CONT "%08x", apic_read(base + i*0x10));

	printk(KERN_CONT "\n");
L
Linus Torvalds 已提交
1621 1622
}

1623
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1624
{
1625
	unsigned int i, v, ver, maxlvt;
1626
	u64 icr;
L
Linus Torvalds 已提交
1627

1628
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1629
		smp_processor_id(), hard_smp_processor_id());
1630
	v = apic_read(APIC_ID);
1631
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1632 1633 1634
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1635
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1636 1637 1638 1639

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1640
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1641 1642 1643 1644 1645
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1646 1647 1648 1649
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1650 1651 1652 1653 1654 1655 1656 1657 1658
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1659 1660
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1661 1662 1663 1664
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1665 1666 1667 1668
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1669
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1670
	printk(KERN_DEBUG "... APIC TMR field:\n");
1671
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1672
	printk(KERN_DEBUG "... APIC IRR field:\n");
1673
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1674

1675 1676
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1677
			apic_write(APIC_ESR, 0);
1678

L
Linus Torvalds 已提交
1679 1680 1681 1682
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1683
	icr = apic_icr_read();
1684 1685
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
L
Linus Torvalds 已提交
1722 1723 1724
	printk("\n");
}

1725
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1726
{
1727 1728
	int cpu;

1729 1730 1731
	if (!maxcpu)
		return;

1732
	preempt_disable();
1733 1734 1735
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1736
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1737
	}
1738
	preempt_enable();
L
Linus Torvalds 已提交
1739 1740
}

1741
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1742 1743 1744 1745
{
	unsigned int v;
	unsigned long flags;

1746
	if (!legacy_pic->nr_legacy_irqs)
L
Linus Torvalds 已提交
1747 1748 1749 1750
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1751
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1752 1753 1754 1755 1756 1757 1758

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1759 1760
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1761
	v = inb(0xa0) << 8 | inb(0x20);
1762 1763
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1764

1765
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1766 1767 1768 1769 1770 1771 1772

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1791
{
1792 1793 1794
	if (apic_verbosity == APIC_QUIET)
		return 0;

1795
	print_PIC();
1796 1797

	/* don't print out if apic is not there */
1798
	if (!cpu_has_apic && !apic_from_smp_config())
1799 1800
		return 0;

1801
	print_local_APICs(show_lapic);
1802 1803 1804 1805 1806
	print_IO_APIC();

	return 0;
}

1807
late_initcall(print_ICs);
1808

L
Linus Torvalds 已提交
1809

Y
Yinghai Lu 已提交
1810 1811 1812
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1813
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1814
{
1815
	int i8259_apic, i8259_pin;
1816
	int apic;
1817

1818
	if (!legacy_pic->nr_legacy_irqs)
1819 1820
		return;

1821
	for(apic = 0; apic < nr_ioapics; apic++) {
1822 1823
		int pin;
		/* See if any of the pins is in ExtINT mode */
S
Suresh Siddha 已提交
1824
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
1825
			struct IO_APIC_route_entry entry;
1826
			entry = ioapic_read_entry(apic, pin);
1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

1875
	if (!legacy_pic->nr_legacy_irqs)
1876 1877
		return;

1878
	/*
1879
	 * If the i8259 is routed through an IOAPIC
1880
	 * Put that IOAPIC in virtual wire mode
1881
	 * so legacy interrupts can be delivered.
1882 1883 1884
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
L
Lucas De Marchi 已提交
1885
	 * IOAPIC RTE as well as interrupt-remapping table entry).
1886
	 * As this gets called during crash dump, keep this simple for now.
1887
	 */
1888
	if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
1889 1890 1891 1892 1893 1894 1895 1896 1897
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1898
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1899
		entry.vector          = 0;
1900
		entry.dest            = read_apic_id();
1901 1902 1903 1904

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1905
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1906
	}
1907

1908 1909 1910
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
1911
	if (cpu_has_apic || apic_from_smp_config())
1912 1913
		disconnect_bsp_APIC(!intr_remapping_enabled &&
				ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
1914 1915
}

1916
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1917 1918 1919 1920 1921 1922
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
1923
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
1924 1925 1926
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
I
Ingo Molnar 已提交
1927
	int apic_id;
L
Linus Torvalds 已提交
1928 1929 1930 1931 1932 1933 1934 1935
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
1936
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
1937 1938 1939 1940

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
I
Ingo Molnar 已提交
1941
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
L
Linus Torvalds 已提交
1942 1943

		/* Read the register 0 value */
1944
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
1945
		reg_00.raw = io_apic_read(apic_id, 0);
1946
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1947

1948
		old_id = mpc_ioapic_id(apic_id);
L
Linus Torvalds 已提交
1949

1950
		if (mpc_ioapic_id(apic_id) >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
1951
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1952
				apic_id, mpc_ioapic_id(apic_id));
L
Linus Torvalds 已提交
1953 1954
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
1955
			ioapics[apic_id].mp_config.apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
1956 1957 1958 1959 1960 1961 1962
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
1963
		if (apic->check_apicid_used(&phys_id_present_map,
1964
					    mpc_ioapic_id(apic_id))) {
L
Linus Torvalds 已提交
1965
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
1966
				apic_id, mpc_ioapic_id(apic_id));
L
Linus Torvalds 已提交
1967 1968 1969 1970 1971 1972 1973 1974
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
1975
			ioapics[apic_id].mp_config.apicid = i;
L
Linus Torvalds 已提交
1976 1977
		} else {
			physid_mask_t tmp;
1978 1979
			apic->apicid_to_cpu_present(mpc_ioapic_id(apic_id),
						    &tmp);
L
Linus Torvalds 已提交
1980 1981
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
1982
					mpc_ioapic_id(apic_id));
L
Linus Torvalds 已提交
1983 1984 1985 1986 1987 1988 1989
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
1990
		if (old_id != mpc_ioapic_id(apic_id))
L
Linus Torvalds 已提交
1991
			for (i = 0; i < mp_irq_entries; i++)
1992 1993
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
1994
						= mpc_ioapic_id(apic_id);
L
Linus Torvalds 已提交
1995 1996

		/*
1997 1998
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
1999
		 */
2000
		if (mpc_ioapic_id(apic_id) == reg_00.bits.ID)
2001 2002
			continue;

L
Linus Torvalds 已提交
2003 2004
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
2005
			mpc_ioapic_id(apic_id));
L
Linus Torvalds 已提交
2006

2007
		reg_00.bits.ID = mpc_ioapic_id(apic_id);
2008
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2009
		io_apic_write(apic_id, 0, reg_00.raw);
2010
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2011 2012 2013 2014

		/*
		 * Sanity check
		 */
2015
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2016
		reg_00.raw = io_apic_read(apic_id, 0);
2017
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2018
		if (reg_00.bits.ID != mpc_ioapic_id(apic_id))
L
Linus Torvalds 已提交
2019 2020 2021 2022 2023
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
2039
#endif
L
Linus Torvalds 已提交
2040

2041
int no_timer_check __initdata;
2042 2043 2044 2045 2046 2047 2048 2049

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2050 2051 2052 2053 2054 2055 2056 2057
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2058
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2059 2060
{
	unsigned long t1 = jiffies;
2061
	unsigned long flags;
L
Linus Torvalds 已提交
2062

2063 2064 2065
	if (no_timer_check)
		return 1;

2066
	local_save_flags(flags);
L
Linus Torvalds 已提交
2067 2068 2069
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2070
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2071 2072 2073 2074 2075 2076 2077 2078

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2079 2080

	/* jiffies wrap? */
2081
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2108

2109
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2110
{
2111
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
2112 2113
	unsigned long flags;

2114
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2115
	if (irq < legacy_pic->nr_legacy_irqs) {
2116
		legacy_pic->mask(irq);
2117
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2118 2119
			was_pending = 1;
	}
2120
	__unmask_ioapic(data->chip_data);
2121
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2122 2123 2124 2125

	return was_pending;
}

2126
static int ioapic_retrigger_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2127
{
2128
	struct irq_cfg *cfg = data->chip_data;
2129 2130
	unsigned long flags;

2131
	raw_spin_lock_irqsave(&vector_lock, flags);
2132
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2133
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2134 2135 2136

	return 1;
}
2137

2138 2139 2140 2141 2142 2143 2144 2145
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2146

2147
#ifdef CONFIG_SMP
2148
void send_cleanup_vector(struct irq_cfg *cfg)
2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2164
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2165 2166 2167 2168 2169
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

2170
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2171 2172 2173 2174 2175 2176 2177 2178
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
2179
		if (!irq_remapped(cfg))
2180 2181 2182 2183 2184 2185 2186 2187 2188
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
2189
 * Either sets data->affinity to a valid value, and returns
2190
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
2191
 * leaves data->affinity untouched.
2192
 */
2193 2194
int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
			  unsigned int *dest_id)
2195
{
2196
	struct irq_cfg *cfg = data->chip_data;
2197 2198

	if (!cpumask_intersects(mask, cpu_online_mask))
2199
		return -1;
2200

2201
	if (assign_irq_vector(data->irq, data->chip_data, mask))
2202
		return -1;
2203

2204
	cpumask_copy(data->affinity, mask);
2205

2206
	*dest_id = apic->cpu_mask_to_apicid_and(mask, cfg->domain);
2207
	return 0;
2208 2209
}

2210
static int
2211 2212
ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		    bool force)
2213
{
2214
	unsigned int dest, irq = data->irq;
2215
	unsigned long flags;
2216
	int ret;
2217

2218
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2219
	ret = __ioapic_set_affinity(data, mask, &dest);
2220
	if (!ret) {
2221 2222
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
2223
		__target_IO_APIC_irq(irq, dest, data->chip_data);
2224
	}
2225
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2226
	return ret;
2227 2228
}

2229
#ifdef CONFIG_INTR_REMAP
2230

2231 2232 2233
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
2234 2235
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2236
 *
2237 2238 2239 2240
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
2241
 */
2242
static int
2243 2244
ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		       bool force)
2245
{
2246 2247
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
2248
	struct irte irte;
2249

2250
	if (!cpumask_intersects(mask, cpu_online_mask))
2251
		return -EINVAL;
2252

2253
	if (get_irte(irq, &irte))
2254
		return -EBUSY;
2255

Y
Yinghai Lu 已提交
2256
	if (assign_irq_vector(irq, cfg, mask))
2257
		return -EBUSY;
2258

2259
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2260 2261 2262 2263 2264 2265 2266 2267 2268

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

2269 2270
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2271

2272
	cpumask_copy(data->affinity, mask);
2273
	return 0;
2274 2275
}

2276
#else
2277 2278 2279
static inline int
ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		       bool force)
2280
{
2281
	return 0;
2282
}
2283 2284 2285 2286 2287
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2288

2289 2290 2291 2292 2293 2294 2295
	ack_APIC_irq();
	exit_idle();
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2296
		unsigned int irr;
2297 2298
		struct irq_desc *desc;
		struct irq_cfg *cfg;
T
Tejun Heo 已提交
2299
		irq = __this_cpu_read(vector_irq[vector]);
2300

2301 2302 2303
		if (irq == -1)
			continue;

2304 2305 2306 2307 2308
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2309
		raw_spin_lock(&desc->lock);
2310

2311 2312 2313 2314 2315 2316 2317
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2318
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2319 2320
			goto unlock;

2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
T
Tejun Heo 已提交
2333
		__this_cpu_write(vector_irq[vector], -1);
2334
unlock:
2335
		raw_spin_unlock(&desc->lock);
2336 2337 2338 2339 2340
	}

	irq_exit();
}

T
Thomas Gleixner 已提交
2341
static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
2342
{
2343
	unsigned me;
2344

2345
	if (likely(!cfg->move_in_progress))
2346 2347 2348
		return;

	me = smp_processor_id();
2349

2350
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2351
		send_cleanup_vector(cfg);
2352
}
2353

T
Thomas Gleixner 已提交
2354
static void irq_complete_move(struct irq_cfg *cfg)
2355
{
T
Thomas Gleixner 已提交
2356
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
2357 2358 2359 2360
}

void irq_force_complete_move(int irq)
{
2361
	struct irq_cfg *cfg = irq_get_chip_data(irq);
2362

2363 2364 2365
	if (!cfg)
		return;

T
Thomas Gleixner 已提交
2366
	__irq_complete_move(cfg, cfg->vector);
2367
}
2368
#else
T
Thomas Gleixner 已提交
2369
static inline void irq_complete_move(struct irq_cfg *cfg) { }
2370
#endif
Y
Yinghai Lu 已提交
2371

2372
static void ack_apic_edge(struct irq_data *data)
2373
{
2374
	irq_complete_move(data->chip_data);
2375
	irq_move_irq(data);
2376 2377 2378
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2379 2380
atomic_t irq_mis_count;

2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
*/
T
Thomas Gleixner 已提交
2397
static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
2398 2399
{
	struct irq_pin_list *entry;
T
Thomas Gleixner 已提交
2400
	unsigned long flags;
2401

T
Thomas Gleixner 已提交
2402
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2403
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2404
		if (mpc_ioapic_ver(entry->apic) >= 0x20) {
2405 2406 2407 2408 2409 2410
			/*
			 * Intr-remapping uses pin number as the virtual vector
			 * in the RTE. Actual vector is programmed in
			 * intr-remapping table entry. Hence for the io-apic
			 * EOI we use the pin number.
			 */
2411
			if (irq_remapped(cfg))
2412 2413 2414 2415 2416 2417 2418
				io_apic_eoi(entry->apic, entry->pin);
			else
				io_apic_eoi(entry->apic, cfg->vector);
		} else {
			__mask_and_edge_IO_APIC_irq(entry);
			__unmask_and_level_IO_APIC_irq(entry);
		}
2419
	}
2420
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2421 2422
}

2423
static void ack_apic_level(struct irq_data *data)
2424
{
2425 2426
	struct irq_cfg *cfg = data->chip_data;
	int i, do_unmask_irq = 0, irq = data->irq;
Y
Yinghai Lu 已提交
2427
	unsigned long v;
2428

T
Thomas Gleixner 已提交
2429
	irq_complete_move(cfg);
2430
#ifdef CONFIG_GENERIC_PENDING_IRQ
2431
	/* If we are moving the irq we need to mask it */
2432
	if (unlikely(irqd_is_setaffinity_pending(data))) {
2433
		do_unmask_irq = 1;
T
Thomas Gleixner 已提交
2434
		mask_ioapic(cfg);
2435
	}
2436 2437
#endif

Y
Yinghai Lu 已提交
2438
	/*
2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2469
	 */
Y
Yinghai Lu 已提交
2470
	i = cfg->vector;
Y
Yinghai Lu 已提交
2471 2472
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2473 2474 2475 2476 2477 2478
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2479 2480 2481 2482 2483 2484 2485
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2486 2487 2488
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2489
		eoi_ioapic_irq(irq, cfg);
2490 2491
	}

2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2520
		if (!io_apic_level_ack_pending(cfg))
2521
			irq_move_masked_irq(data);
T
Thomas Gleixner 已提交
2522
		unmask_ioapic(cfg);
2523
	}
Y
Yinghai Lu 已提交
2524
}
2525

2526
#ifdef CONFIG_INTR_REMAP
2527
static void ir_ack_apic_edge(struct irq_data *data)
2528
{
2529
	ack_APIC_irq();
2530 2531
}

2532
static void ir_ack_apic_level(struct irq_data *data)
2533
{
2534
	ack_APIC_irq();
2535
	eoi_ioapic_irq(data->irq, data->chip_data);
2536 2537 2538
}
#endif /* CONFIG_INTR_REMAP */

2539
static struct irq_chip ioapic_chip __read_mostly = {
2540 2541 2542 2543 2544 2545
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
	.irq_ack		= ack_apic_edge,
	.irq_eoi		= ack_apic_level,
2546
#ifdef CONFIG_SMP
2547
	.irq_set_affinity	= ioapic_set_affinity,
2548
#endif
2549
	.irq_retrigger		= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2550 2551
};

2552
static struct irq_chip ir_ioapic_chip __read_mostly = {
2553 2554 2555 2556
	.name			= "IR-IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
2557
#ifdef CONFIG_INTR_REMAP
2558 2559
	.irq_ack		= ir_ack_apic_edge,
	.irq_eoi		= ir_ack_apic_level,
2560
#ifdef CONFIG_SMP
2561
	.irq_set_affinity	= ir_ioapic_set_affinity,
2562
#endif
2563
#endif
2564
	.irq_retrigger		= ioapic_retrigger_irq,
2565
};
L
Linus Torvalds 已提交
2566 2567 2568

static inline void init_IO_APIC_traps(void)
{
2569
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
2570
	unsigned int irq;
L
Linus Torvalds 已提交
2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
T
Thomas Gleixner 已提交
2583
	for_each_active_irq(irq) {
2584
		cfg = irq_get_chip_data(irq);
2585
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2586 2587 2588 2589 2590
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2591 2592
			if (irq < legacy_pic->nr_legacy_irqs)
				legacy_pic->make_irq(irq);
2593
			else
L
Linus Torvalds 已提交
2594
				/* Strange. Oh, well.. */
2595
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
2596 2597 2598 2599
		}
	}
}

2600 2601 2602
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2603

2604
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2605 2606 2607 2608
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2609
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2610 2611
}

2612
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2613
{
2614
	unsigned long v;
L
Linus Torvalds 已提交
2615

2616
	v = apic_read(APIC_LVT0);
2617
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2618
}
L
Linus Torvalds 已提交
2619

2620
static void ack_lapic_irq(struct irq_data *data)
2621 2622 2623 2624
{
	ack_APIC_irq();
}

2625
static struct irq_chip lapic_chip __read_mostly = {
2626
	.name		= "local-APIC",
2627 2628 2629
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2630 2631
};

2632
static void lapic_register_intr(int irq)
2633
{
2634
	irq_clear_status_flags(irq, IRQ_LEVEL);
2635
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2636 2637 2638
				      "edge");
}

L
Linus Torvalds 已提交
2639 2640 2641 2642 2643 2644 2645
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2646
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2647
{
2648
	int apic, pin, i;
L
Linus Torvalds 已提交
2649 2650 2651
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2652
	pin  = find_isa_irq_pin(8, mp_INT);
2653 2654 2655 2656
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2657
	apic = find_isa_irq_apic(8, mp_INT);
2658 2659
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2660
		return;
2661
	}
L
Linus Torvalds 已提交
2662

2663
	entry0 = ioapic_read_entry(apic, pin);
2664
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2665 2666 2667 2668 2669

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2670
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2671 2672 2673 2674 2675
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2676
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2693
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2694

2695
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2696 2697
}

Y
Yinghai Lu 已提交
2698
static int disable_timer_pin_1 __initdata;
2699
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2700
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2701 2702 2703 2704
{
	disable_timer_pin_1 = 1;
	return 0;
}
2705
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2706 2707 2708

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2709 2710 2711 2712 2713
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2714 2715
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2716
 */
2717
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2718
{
2719
	struct irq_cfg *cfg = irq_get_chip_data(0);
2720
	int node = cpu_to_node(0);
2721
	int apic1, pin1, apic2, pin2;
2722
	unsigned long flags;
2723
	int no_pin1 = 0;
2724 2725

	local_irq_save(flags);
2726

L
Linus Torvalds 已提交
2727 2728 2729
	/*
	 * get/set the timer IRQ vector:
	 */
2730
	legacy_pic->mask(0);
2731
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2732 2733

	/*
2734 2735 2736 2737 2738 2739 2740
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2741
	 */
2742
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2743
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2744

2745 2746 2747 2748
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2749

2750 2751
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2752
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2753

2754 2755 2756 2757 2758 2759 2760 2761
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2762 2763
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
2764 2765 2766 2767 2768 2769 2770 2771
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2772 2773 2774 2775
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2776
		if (no_pin1) {
2777
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2778
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2779
		} else {
2780
			/* for edge trigger, setup_ioapic_irq already
Y
Yinghai Lu 已提交
2781 2782 2783 2784 2785 2786 2787
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2788
				unmask_ioapic(cfg);
2789
		}
L
Linus Torvalds 已提交
2790
		if (timer_irq_works()) {
2791 2792
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2793
			goto out;
L
Linus Torvalds 已提交
2794
		}
2795 2796
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2797
		local_irq_disable();
2798
		clear_IO_APIC_pin(apic1, pin1);
2799
		if (!no_pin1)
2800 2801
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2802

2803 2804 2805 2806
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2807 2808 2809
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2810
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2811
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2812
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2813
		if (timer_irq_works()) {
2814
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2815
			timer_through_8259 = 1;
2816
			goto out;
L
Linus Torvalds 已提交
2817 2818 2819 2820
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2821
		local_irq_disable();
2822
		legacy_pic->mask(0);
2823
		clear_IO_APIC_pin(apic2, pin2);
2824
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2825 2826
	}

2827 2828
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2829

2830
	lapic_register_intr(0);
2831
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2832
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2833 2834

	if (timer_irq_works()) {
2835
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2836
		goto out;
L
Linus Torvalds 已提交
2837
	}
Y
Yinghai Lu 已提交
2838
	local_irq_disable();
2839
	legacy_pic->mask(0);
2840
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2841
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2842

2843 2844
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2845

2846 2847
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2848
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2849 2850 2851 2852

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2853
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2854
		goto out;
L
Linus Torvalds 已提交
2855
	}
Y
Yinghai Lu 已提交
2856
	local_irq_disable();
2857
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
2858
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2859
		"report.  Then try booting with the 'noapic' option.\n");
2860 2861
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2862 2863 2864
}

/*
2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2880
 */
2881
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2882 2883 2884

void __init setup_IO_APIC(void)
{
2885 2886 2887 2888

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
2889
	io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
2890

2891
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
2892
	/*
2893 2894
         * Set up IO-APIC IRQ routing.
         */
2895 2896
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
2897 2898 2899
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2900
	if (legacy_pic->nr_legacy_irqs)
2901
		check_timer();
L
Linus Torvalds 已提交
2902 2903 2904
}

/*
L
Lucas De Marchi 已提交
2905
 *      Called after all the initialization is done. If we didn't find any
2906
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
2907
 */
2908

L
Linus Torvalds 已提交
2909 2910
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
2911 2912 2913
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
2914 2915 2916 2917
}

late_initcall(io_apic_bug_finalize);

2918
static void resume_ioapic_id(int ioapic_id)
L
Linus Torvalds 已提交
2919 2920 2921
{
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
2922

L
Linus Torvalds 已提交
2923

2924
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2925
	reg_00.raw = io_apic_read(ioapic_id, 0);
2926 2927
	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_id)) {
		reg_00.bits.ID = mpc_ioapic_id(ioapic_id);
2928
		io_apic_write(ioapic_id, 0, reg_00.raw);
L
Linus Torvalds 已提交
2929
	}
2930
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2931
}
L
Linus Torvalds 已提交
2932

2933 2934 2935 2936 2937
static void ioapic_resume(void)
{
	int ioapic_id;

	for (ioapic_id = nr_ioapics - 1; ioapic_id >= 0; ioapic_id--)
2938 2939 2940
		resume_ioapic_id(ioapic_id);

	restore_ioapic_entries();
L
Linus Torvalds 已提交
2941 2942
}

2943
static struct syscore_ops ioapic_syscore_ops = {
2944
	.suspend = save_ioapic_entries,
L
Linus Torvalds 已提交
2945 2946 2947
	.resume = ioapic_resume,
};

2948
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
2949
{
2950 2951
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
2952 2953 2954
	return 0;
}

2955
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
2956

2957
/*
2958
 * Dynamic irq allocate and deallocation
2959
 */
2960
unsigned int create_irq_nr(unsigned int from, int node)
2961
{
2962
	struct irq_cfg *cfg;
2963
	unsigned long flags;
2964 2965
	unsigned int ret = 0;
	int irq;
2966

2967 2968
	if (from < nr_irqs_gsi)
		from = nr_irqs_gsi;
2969

2970 2971 2972 2973 2974 2975 2976
	irq = alloc_irq_from(from, node);
	if (irq < 0)
		return 0;
	cfg = alloc_irq_cfg(irq, node);
	if (!cfg) {
		free_irq_at(irq, NULL);
		return 0;
2977
	}
2978

2979 2980 2981 2982
	raw_spin_lock_irqsave(&vector_lock, flags);
	if (!__assign_irq_vector(irq, cfg, apic->target_cpus()))
		ret = irq;
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2983

2984
	if (ret) {
2985
		irq_set_chip_data(irq, cfg);
2986 2987 2988 2989 2990
		irq_clear_status_flags(irq, IRQ_NOREQUEST);
	} else {
		free_irq_at(irq, cfg);
	}
	return ret;
2991 2992
}

Y
Yinghai Lu 已提交
2993 2994
int create_irq(void)
{
2995
	int node = cpu_to_node(0);
2996
	unsigned int irq_want;
2997 2998
	int irq;

2999
	irq_want = nr_irqs_gsi;
3000
	irq = create_irq_nr(irq_want, node);
3001 3002 3003 3004 3005

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3006 3007
}

3008 3009
void destroy_irq(unsigned int irq)
{
3010
	struct irq_cfg *cfg = irq_get_chip_data(irq);
3011 3012
	unsigned long flags;

3013
	irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
3014

3015
	if (irq_remapped(cfg))
3016
		free_irte(irq);
3017
	raw_spin_lock_irqsave(&vector_lock, flags);
3018
	__clear_irq_vector(irq, cfg);
3019
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3020
	free_irq_at(irq, cfg);
3021 3022
}

3023
/*
S
Simon Arlott 已提交
3024
 * MSI message composition
3025 3026
 */
#ifdef CONFIG_PCI_MSI
3027 3028
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
3029
{
3030 3031
	struct irq_cfg *cfg;
	int err;
3032 3033
	unsigned dest;

J
Jan Beulich 已提交
3034 3035 3036
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3037
	cfg = irq_cfg(irq);
3038
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3039 3040
	if (err)
		return err;
3041

3042
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3043

3044
	if (irq_remapped(cfg)) {
3045 3046 3047 3048 3049 3050 3051
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

3052
		prepare_irte(&irte, cfg->vector, dest);
3053

3054
		/* Set source-id of interrupt request */
3055 3056 3057 3058
		if (pdev)
			set_msi_sid(&irte, pdev);
		else
			set_hpet_sid(&irte, hpet_id);
3059

3060 3061 3062 3063 3064 3065 3066 3067
		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
3068
	} else {
3069 3070 3071 3072 3073 3074
		if (x2apic_enabled())
			msg->address_hi = MSI_ADDR_BASE_HI |
					  MSI_ADDR_EXT_DEST_ID(dest);
		else
			msg->address_hi = MSI_ADDR_BASE_HI;

3075 3076
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3077
			((apic->irq_dest_mode == 0) ?
3078 3079
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3080
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3081 3082 3083
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3084

3085 3086 3087
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3088
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3089 3090 3091 3092
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3093
	return err;
3094 3095
}

3096
#ifdef CONFIG_SMP
3097 3098
static int
msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3099
{
3100
	struct irq_cfg *cfg = data->chip_data;
3101 3102 3103
	struct msi_msg msg;
	unsigned int dest;

3104
	if (__ioapic_set_affinity(data, mask, &dest))
3105
		return -1;
3106

3107
	__get_cached_msi_msg(data->msi_desc, &msg);
3108 3109

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3110
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3111 3112 3113
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3114
	__write_msi_msg(data->msi_desc, &msg);
3115 3116

	return 0;
3117
}
3118 3119 3120 3121 3122
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3123
static int
3124 3125
ir_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		    bool force)
3126
{
3127 3128
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3129 3130 3131
	struct irte irte;

	if (get_irte(irq, &irte))
3132
		return -1;
3133

3134
	if (__ioapic_set_affinity(data, mask, &dest))
3135
		return -1;
3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
3150 3151
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
3152 3153

	return 0;
3154
}
Y
Yinghai Lu 已提交
3155

3156
#endif
3157
#endif /* CONFIG_SMP */
3158

3159 3160 3161 3162 3163
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
3164 3165 3166 3167
	.name			= "PCI-MSI",
	.irq_unmask		= unmask_msi_irq,
	.irq_mask		= mask_msi_irq,
	.irq_ack		= ack_apic_edge,
3168
#ifdef CONFIG_SMP
3169
	.irq_set_affinity	= msi_set_affinity,
3170
#endif
3171
	.irq_retrigger		= ioapic_retrigger_irq,
3172 3173
};

3174
static struct irq_chip msi_ir_chip = {
3175 3176 3177
	.name			= "IR-PCI-MSI",
	.irq_unmask		= unmask_msi_irq,
	.irq_mask		= mask_msi_irq,
3178
#ifdef CONFIG_INTR_REMAP
3179
	.irq_ack		= ir_ack_apic_edge,
3180
#ifdef CONFIG_SMP
3181
	.irq_set_affinity	= ir_msi_set_affinity,
3182
#endif
3183
#endif
3184
	.irq_retrigger		= ioapic_retrigger_irq,
3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3208
		       pci_name(dev));
3209 3210 3211 3212
		return -ENOSPC;
	}
	return index;
}
3213

Y
Yinghai Lu 已提交
3214
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3215
{
3216
	struct irq_chip *chip = &msi_chip;
3217
	struct msi_msg msg;
3218
	int ret;
3219

3220
	ret = msi_compose_msg(dev, irq, &msg, -1);
3221 3222 3223
	if (ret < 0)
		return ret;

3224
	irq_set_msi_desc(irq, msidesc);
3225 3226
	write_msi_msg(irq, &msg);

3227
	if (irq_remapped(irq_get_chip_data(irq))) {
3228
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3229 3230 3231 3232
		chip = &msi_ir_chip;
	}

	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3233

Y
Yinghai Lu 已提交
3234 3235
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3236 3237 3238
	return 0;
}

S
Stefano Stabellini 已提交
3239
int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3240
{
3241 3242
	int node, ret, sub_handle, index = 0;
	unsigned int irq, irq_want;
3243
	struct msi_desc *msidesc;
3244
	struct intel_iommu *iommu = NULL;
3245

3246 3247 3248 3249
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3250
	node = dev_to_node(&dev->dev);
3251
	irq_want = nr_irqs_gsi;
3252
	sub_handle = 0;
3253
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3254
		irq = create_irq_nr(irq_want, node);
3255 3256
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3257
		irq_want = irq + 1;
3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
3285
		ret = setup_msi_irq(dev, msidesc, irq);
3286 3287 3288 3289 3290
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3291 3292

error:
3293 3294
	destroy_irq(irq);
	return ret;
3295 3296
}

S
Stefano Stabellini 已提交
3297
void native_teardown_msi_irq(unsigned int irq)
3298
{
3299
	destroy_irq(irq);
3300 3301
}

3302
#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
3303
#ifdef CONFIG_SMP
3304 3305 3306
static int
dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		      bool force)
3307
{
3308 3309
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3310 3311
	struct msi_msg msg;

3312
	if (__ioapic_set_affinity(data, mask, &dest))
3313
		return -1;
3314 3315 3316 3317 3318 3319 3320

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3321
	msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
3322 3323

	dmar_msi_write(irq, &msg);
3324 3325

	return 0;
3326
}
Y
Yinghai Lu 已提交
3327

3328 3329
#endif /* CONFIG_SMP */

3330
static struct irq_chip dmar_msi_type = {
3331 3332 3333 3334
	.name			= "DMAR_MSI",
	.irq_unmask		= dmar_msi_unmask,
	.irq_mask		= dmar_msi_mask,
	.irq_ack		= ack_apic_edge,
3335
#ifdef CONFIG_SMP
3336
	.irq_set_affinity	= dmar_msi_set_affinity,
3337
#endif
3338
	.irq_retrigger		= ioapic_retrigger_irq,
3339 3340 3341 3342 3343 3344
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3345

3346
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3347 3348 3349
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
3350 3351
	irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
				      "edge");
3352 3353 3354 3355
	return 0;
}
#endif

3356 3357 3358
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3359 3360
static int hpet_msi_set_affinity(struct irq_data *data,
				 const struct cpumask *mask, bool force)
3361
{
3362
	struct irq_cfg *cfg = data->chip_data;
3363 3364 3365
	struct msi_msg msg;
	unsigned int dest;

3366
	if (__ioapic_set_affinity(data, mask, &dest))
3367
		return -1;
3368

3369
	hpet_msi_read(data->handler_data, &msg);
3370 3371 3372 3373 3374 3375

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3376
	hpet_msi_write(data->handler_data, &msg);
3377 3378

	return 0;
3379
}
Y
Yinghai Lu 已提交
3380

3381 3382
#endif /* CONFIG_SMP */

3383
static struct irq_chip ir_hpet_msi_type = {
3384 3385 3386
	.name			= "IR-HPET_MSI",
	.irq_unmask		= hpet_msi_unmask,
	.irq_mask		= hpet_msi_mask,
3387
#ifdef CONFIG_INTR_REMAP
3388
	.irq_ack		= ir_ack_apic_edge,
3389
#ifdef CONFIG_SMP
3390
	.irq_set_affinity	= ir_msi_set_affinity,
3391 3392
#endif
#endif
3393
	.irq_retrigger		= ioapic_retrigger_irq,
3394 3395
};

3396
static struct irq_chip hpet_msi_type = {
3397
	.name = "HPET_MSI",
3398 3399
	.irq_unmask = hpet_msi_unmask,
	.irq_mask = hpet_msi_mask,
3400
	.irq_ack = ack_apic_edge,
3401
#ifdef CONFIG_SMP
3402
	.irq_set_affinity = hpet_msi_set_affinity,
3403
#endif
3404
	.irq_retrigger = ioapic_retrigger_irq,
3405 3406
};

3407
int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
3408
{
3409
	struct irq_chip *chip = &hpet_msi_type;
3410
	struct msi_msg msg;
3411
	int ret;
3412

3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425
	if (intr_remapping_enabled) {
		struct intel_iommu *iommu = map_hpet_to_ir(id);
		int index;

		if (!iommu)
			return -1;

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
			return -1;
	}

	ret = msi_compose_msg(NULL, irq, &msg, id);
3426 3427 3428
	if (ret < 0)
		return ret;

3429
	hpet_msi_write(irq_get_handler_data(irq), &msg);
3430
	irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3431
	if (irq_remapped(irq_get_chip_data(irq)))
3432
		chip = &ir_hpet_msi_type;
Y
Yinghai Lu 已提交
3433

3434
	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3435 3436 3437 3438
	return 0;
}
#endif

3439
#endif /* CONFIG_PCI_MSI */
3440 3441 3442 3443 3444 3445 3446
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3447
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3448
{
3449 3450
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3451

3452
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3453
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3454

3455
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3456
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3457

3458
	write_ht_irq_msg(irq, &msg);
3459 3460
}

3461 3462
static int
ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3463
{
3464
	struct irq_cfg *cfg = data->chip_data;
3465 3466
	unsigned int dest;

3467
	if (__ioapic_set_affinity(data, mask, &dest))
3468
		return -1;
3469

3470
	target_ht_irq(data->irq, dest, cfg->vector);
3471
	return 0;
3472
}
Y
Yinghai Lu 已提交
3473

3474 3475
#endif

3476
static struct irq_chip ht_irq_chip = {
3477 3478 3479 3480
	.name			= "PCI-HT",
	.irq_mask		= mask_ht_irq,
	.irq_unmask		= unmask_ht_irq,
	.irq_ack		= ack_apic_edge,
3481
#ifdef CONFIG_SMP
3482
	.irq_set_affinity	= ht_set_affinity,
3483
#endif
3484
	.irq_retrigger		= ioapic_retrigger_irq,
3485 3486 3487 3488
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3489 3490
	struct irq_cfg *cfg;
	int err;
3491

J
Jan Beulich 已提交
3492 3493 3494
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3495
	cfg = irq_cfg(irq);
3496
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3497
	if (!err) {
3498
		struct ht_irq_msg msg;
3499 3500
		unsigned dest;

3501 3502
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3503

3504
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3505

3506 3507
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3508
			HT_IRQ_LOW_DEST_ID(dest) |
3509
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3510
			((apic->irq_dest_mode == 0) ?
3511 3512 3513
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3514
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3515 3516 3517 3518
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3519
		write_ht_irq_msg(irq, &msg);
3520

3521
		irq_set_chip_and_handler_name(irq, &ht_irq_chip,
3522
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3523 3524

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3525
	}
3526
	return err;
3527 3528 3529
}
#endif /* CONFIG_HT_IRQ */

3530
static int
3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544
io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
{
	struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
	int ret;

	if (!cfg)
		return -EINVAL;
	ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
	if (!ret)
		setup_ioapic_irq(attr->ioapic, attr->ioapic_pin, irq, cfg,
				 attr->trigger, attr->polarity);
	return ret;
}

3545 3546
int io_apic_setup_irq_pin_once(unsigned int irq, int node,
			       struct io_apic_irq_attr *attr)
3547 3548 3549 3550 3551
{
	unsigned int id = attr->ioapic, pin = attr->ioapic_pin;
	int ret;

	/* Avoid redundant programming */
3552
	if (test_bit(pin, ioapics[id].pin_programmed)) {
3553
		pr_debug("Pin %d-%d already programmed\n",
3554
			 mpc_ioapic_id(id), pin);
3555 3556 3557 3558
		return 0;
	}
	ret = io_apic_setup_irq_pin(irq, node, attr);
	if (!ret)
3559
		set_bit(pin, ioapics[id].pin_programmed);
3560 3561 3562
	return ret;
}

3563
static int __init io_apic_get_redir_entries(int ioapic)
3564 3565 3566 3567
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3568
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3569
	reg_01.raw = io_apic_read(ioapic, 1);
3570
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3571

3572 3573 3574 3575 3576
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3577 3578
}

3579
static void __init probe_nr_irqs_gsi(void)
3580
{
3581
	int nr;
3582

3583
	nr = gsi_top + NR_IRQS_LEGACY;
3584
	if (nr > nr_irqs_gsi)
3585
		nr_irqs_gsi = nr;
3586 3587

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3588 3589
}

3590 3591 3592 3593 3594
int get_nr_irqs_gsi(void)
{
	return nr_irqs_gsi;
}

Y
Yinghai Lu 已提交
3595 3596 3597 3598 3599
#ifdef CONFIG_SPARSE_IRQ
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3600 3601
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3602

Y
Yinghai Lu 已提交
3603 3604 3605 3606 3607 3608 3609 3610
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3611 3612
		nr_irqs = nr;

3613
	return NR_IRQS_LEGACY;
Y
Yinghai Lu 已提交
3614 3615 3616
}
#endif

3617 3618
int io_apic_set_pci_routing(struct device *dev, int irq,
			    struct io_apic_irq_attr *irq_attr)
3619 3620 3621 3622 3623
{
	int node;

	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
3624
			    irq_attr->ioapic);
3625 3626 3627
		return -EINVAL;
	}

3628
	node = dev ? dev_to_node(dev) : cpu_to_node(0);
3629

3630
	return io_apic_setup_irq_pin_once(irq, node, irq_attr);
3631 3632
}

3633
#ifdef CONFIG_X86_32
3634
static int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3635 3636 3637 3638 3639 3640 3641 3642
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3643 3644
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3645
	 * supports up to 16 on one shared APIC bus.
3646
	 *
L
Linus Torvalds 已提交
3647 3648 3649 3650 3651
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3652
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3653

3654
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3655
	reg_00.raw = io_apic_read(ioapic, 0);
3656
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3657 3658 3659 3660 3661 3662 3663 3664

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3665
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3666 3667
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3668
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3669 3670

		for (i = 0; i < get_physical_broadcast(); i++) {
3671
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3672 3673 3674 3675 3676 3677 3678 3679 3680 3681
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3682
	}
L
Linus Torvalds 已提交
3683

3684
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3685 3686 3687 3688 3689
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

3690
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3691 3692
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
3693
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3694 3695

		/* Sanity check */
3696 3697 3698 3699
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
3700 3701 3702 3703 3704 3705 3706
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723

static u8 __init io_apic_unique_id(u8 id)
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
}
#else
static u8 __init io_apic_unique_id(u8 id)
{
	int i;
	DECLARE_BITMAP(used, 256);

	bitmap_zero(used, 256);
	for (i = 0; i < nr_ioapics; i++) {
3724
		__set_bit(mpc_ioapic_id(i), used);
3725 3726 3727 3728 3729
	}
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
}
3730
#endif
L
Linus Torvalds 已提交
3731

3732
static int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3733 3734 3735 3736
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3737
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3738
	reg_01.raw = io_apic_read(ioapic, 1);
3739
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3740 3741 3742 3743

	return reg_01.bits.version;
}

3744
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
3745
{
3746
	int ioapic, pin, idx;
3747 3748 3749 3750

	if (skip_ioapic_setup)
		return -1;

3751 3752
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
3753 3754
		return -1;

3755 3756 3757 3758 3759 3760
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
3761 3762
		return -1;

3763 3764
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
3765 3766 3767
	return 0;
}

3768 3769 3770
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3771
 * so mask in all cases should simply be apic->target_cpus()
3772 3773 3774 3775
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
3776
	int pin, ioapic, irq, irq_entry;
3777
	const struct cpumask *mask;
3778
	struct irq_data *idata;
3779 3780 3781 3782

	if (skip_ioapic_setup == 1)
		return;

E
Eric W. Biederman 已提交
3783
	for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
S
Suresh Siddha 已提交
3784
	for (pin = 0; pin < ioapics[ioapic].nr_registers; pin++) {
3785 3786 3787 3788
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
3789

E
Eric W. Biederman 已提交
3790 3791 3792
		if ((ioapic > 0) && (irq > 16))
			continue;

3793
		idata = irq_get_irq_data(irq);
3794

3795 3796 3797
		/*
		 * Honour affinities which have been set in early boot
		 */
3798 3799
		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
			mask = idata->affinity;
3800 3801
		else
			mask = apic->target_cpus();
3802

3803
		if (intr_remapping_enabled)
3804
			ir_ioapic_set_affinity(idata, mask, false);
3805
		else
3806
			ioapic_set_affinity(idata, mask, false);
3807
	}
3808

3809 3810 3811
}
#endif

3812 3813 3814 3815
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

3816
static struct resource * __init ioapic_setup_resources(int nr_ioapics)
3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

3832
	mem += sizeof(struct resource) * nr_ioapics;
3833

3834 3835 3836
	for (i = 0; i < nr_ioapics; i++) {
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3837
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
3838
		mem += IOAPIC_RESOURCE_NAME_SIZE;
3839 3840 3841 3842 3843 3844 3845
	}

	ioapic_resources = res;

	return res;
}

3846
void __init ioapic_and_gsi_init(void)
3847 3848
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
3849
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
3850
	int i;
3851

3852
	ioapic_res = ioapic_setup_resources(nr_ioapics);
3853 3854
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
3855
			ioapic_phys = mpc_ioapic_addr(i);
3856
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3857 3858 3859 3860 3861 3862 3863 3864 3865
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
3866
#endif
3867
		} else {
3868
#ifdef CONFIG_X86_32
3869
fake_ioapic_page:
3870
#endif
3871
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
3872 3873 3874
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
3875 3876 3877
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
3878
		idx++;
3879

3880
		ioapic_res->start = ioapic_phys;
3881
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
3882
		ioapic_res++;
3883
	}
3884 3885

	probe_nr_irqs_gsi();
3886 3887
}

3888
void __init ioapic_insert_resources(void)
3889 3890 3891 3892 3893
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
3894
		if (nr_ioapics > 0)
3895 3896
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
3897
		return;
3898 3899 3900 3901 3902 3903 3904
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}
}
3905

3906
int mp_find_ioapic(u32 gsi)
3907 3908 3909
{
	int i = 0;

3910 3911 3912
	if (nr_ioapics == 0)
		return -1;

3913 3914
	/* Find the IOAPIC that manages this GSI. */
	for (i = 0; i < nr_ioapics; i++) {
3915 3916 3917
		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
		if ((gsi >= gsi_cfg->gsi_base)
		    && (gsi <= gsi_cfg->gsi_end))
3918 3919
			return i;
	}
3920

3921 3922 3923 3924
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

3925
int mp_find_ioapic_pin(int ioapic, u32 gsi)
3926
{
3927 3928
	struct mp_ioapic_gsi *gsi_cfg;

3929 3930
	if (WARN_ON(ioapic == -1))
		return -1;
3931 3932 3933

	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
	if (WARN_ON(gsi > gsi_cfg->gsi_end))
3934 3935
		return -1;

3936
	return gsi - gsi_cfg->gsi_base;
3937 3938
}

3939
static __init int bad_ioapic(unsigned long address)
3940 3941
{
	if (nr_ioapics >= MAX_IO_APICS) {
P
Paul Bolle 已提交
3942
		printk(KERN_WARNING "WARNING: Max # of I/O APICs (%d) exceeded "
3943 3944 3945 3946 3947 3948 3949 3950
		       "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
		return 1;
	}
	if (!address) {
		printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
		       " found in table, skipping!\n");
		return 1;
	}
3951 3952 3953
	return 0;
}

3954 3955 3956
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;
3957
	int entries;
3958
	struct mp_ioapic_gsi *gsi_cfg;
3959 3960 3961 3962 3963 3964

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

3965 3966 3967
	ioapics[idx].mp_config.type = MP_IOAPIC;
	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
	ioapics[idx].mp_config.apicaddr = address;
3968 3969

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
3970 3971
	ioapics[idx].mp_config.apicid = io_apic_unique_id(id);
	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
3972 3973 3974 3975 3976

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
3977
	entries = io_apic_get_redir_entries(idx);
3978 3979 3980
	gsi_cfg = mp_ioapic_gsi_routing(idx);
	gsi_cfg->gsi_base = gsi_base;
	gsi_cfg->gsi_end = gsi_base + entries - 1;
3981 3982 3983 3984

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
S
Suresh Siddha 已提交
3985
	ioapics[idx].nr_registers = entries;
3986

3987 3988
	if (gsi_cfg->gsi_end >= gsi_top)
		gsi_top = gsi_cfg->gsi_end + 1;
3989 3990

	printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
3991 3992
	       "GSI %d-%d\n", idx, mpc_ioapic_id(idx),
	       mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
3993
	       gsi_cfg->gsi_base, gsi_cfg->gsi_end);
3994 3995 3996

	nr_ioapics++;
}
3997 3998 3999 4000

/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
4001
	struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
4002 4003 4004

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
4005 4006
	physid_set_mask_of_physid(boot_cpu_physical_apicid,
					 &phys_cpu_present_map);
4007 4008 4009
#endif
	setup_local_APIC();

4010
	io_apic_setup_irq_pin(0, 0, &attr);
4011 4012
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
4013
}