io_apic.c 103.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
L
Linus Torvalds 已提交
33
#include <linux/sysdev.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39
#include <linux/slab.h>
40 41 42 43 44
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
45
#include <linux/hpet.h>
46

47
#include <asm/idle.h>
L
Linus Torvalds 已提交
48 49
#include <asm/io.h>
#include <asm/smp.h>
50
#include <asm/cpu.h>
L
Linus Torvalds 已提交
51
#include <asm/desc.h>
52 53 54
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
55
#include <asm/timer.h>
56
#include <asm/i8259.h>
57
#include <asm/nmi.h>
58
#include <asm/msidef.h>
59
#include <asm/hypertransport.h>
60
#include <asm/setup.h>
61
#include <asm/irq_remapping.h>
62
#include <asm/hpet.h>
63
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
64

I
Ingo Molnar 已提交
65
#include <asm/apic.h>
L
Linus Torvalds 已提交
66

67
#define __apicdebuginit(type) static type __init
68 69
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
70

L
Linus Torvalds 已提交
71
/*
72 73
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
74 75 76
 */
int sis_apic_bug = -1;

77 78
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
Y
Yinghai Lu 已提交
79

L
Linus Torvalds 已提交
80 81 82 83 84
/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

85
/* I/O APIC entries */
86
struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
87 88
int nr_ioapics;

89 90 91
/* IO APIC gsi routing info */
struct mp_ioapic_gsi  mp_gsi_routing[MAX_IO_APICS];

92 93
/* The one past the highest gsi number used */
u32 gsi_top;
94

95
/* MP IRQ source entries */
96
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
97 98 99 100

/* # of MP IRQ source entries */
int mp_irq_entries;

101 102 103
/* GSI interrupts */
static int nr_irqs_gsi = NR_IRQS_LEGACY;

104 105 106 107 108 109
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
110 111
int skip_ioapic_setup;

112 113 114 115 116 117 118 119 120
void arch_disable_smp_support(void)
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

121
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
122 123
{
	/* disable IO-APIC */
124
	arch_disable_smp_support();
Y
Yinghai Lu 已提交
125 126 127
	return 0;
}
early_param("noapic", parse_noapic);
128

129 130 131 132 133
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

134
static struct irq_pin_list *get_one_free_irq_2_pin(int node)
135 136 137 138 139 140 141 142
{
	struct irq_pin_list *pin;

	pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);

	return pin;
}

Y
Yinghai Lu 已提交
143
/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
144
#ifdef CONFIG_SPARSE_IRQ
145
static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
146
#else
147
static struct irq_cfg irq_cfgx[NR_IRQS];
148
#endif
Y
Yinghai Lu 已提交
149

150
int __init arch_early_irq_init(void)
151
{
152 153 154
	struct irq_cfg *cfg;
	struct irq_desc *desc;
	int count;
155
	int node;
156
	int i;
T
Thomas Gleixner 已提交
157

158 159 160 161 162
	if (!legacy_pic->nr_legacy_irqs) {
		nr_irqs_gsi = 0;
		io_apic_irqs = ~0UL;
	}

163 164
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
165
	node = cpu_to_node(0);
166

167 168 169
	for (i = 0; i < count; i++) {
		desc = irq_to_desc(i);
		desc->chip_data = &cfg[i];
170 171
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
172 173 174 175
		/*
		 * For legacy IRQ's, start with assigning irq0 to irq15 to
		 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
		 */
176
		if (i < legacy_pic->nr_legacy_irqs) {
177 178 179
			cfg[i].vector = IRQ0_VECTOR + i;
			cpumask_set_cpu(0, cfg[i].domain);
		}
180
	}
181 182

	return 0;
183
}
184

185
#ifdef CONFIG_SPARSE_IRQ
186
struct irq_cfg *irq_cfg(unsigned int irq)
187
{
188 189
	struct irq_cfg *cfg = NULL;
	struct irq_desc *desc;
L
Linus Torvalds 已提交
190

191 192
	desc = irq_to_desc(irq);
	if (desc)
T
Thomas Gleixner 已提交
193
		cfg = get_irq_desc_chip_data(desc);
194

195
	return cfg;
196
}
T
Thomas Gleixner 已提交
197

198
static struct irq_cfg *get_one_free_irq_cfg(int node)
199
{
200
	struct irq_cfg *cfg;
201

202
	cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
203
	if (cfg) {
204
		if (!zalloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
205 206
			kfree(cfg);
			cfg = NULL;
207
		} else if (!zalloc_cpumask_var_node(&cfg->old_domain,
208
							  GFP_ATOMIC, node)) {
209 210 211 212 213
			free_cpumask_var(cfg->domain);
			kfree(cfg);
			cfg = NULL;
		}
	}
214

215
	return cfg;
216 217
}

218
int arch_init_chip_data(struct irq_desc *desc, int node)
219
{
220
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
221

T
Thomas Gleixner 已提交
222
	cfg = get_irq_desc_chip_data(desc);
223
	if (!cfg) {
T
Thomas Gleixner 已提交
224 225 226
		cfg = get_one_free_irq_cfg(node);
		desc->chip_data = cfg;
		if (!cfg) {
227 228 229 230
			printk(KERN_ERR "can not alloc irq_cfg\n");
			BUG_ON(1);
		}
	}
L
Linus Torvalds 已提交
231

232
	return 0;
233
}
234

235
/* for move_irq_desc */
236
static void
237
init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
238
{
239 240 241 242 243 244
	struct irq_pin_list *old_entry, *head, *tail, *entry;

	cfg->irq_2_pin = NULL;
	old_entry = old_cfg->irq_2_pin;
	if (!old_entry)
		return;
245

246
	entry = get_one_free_irq_2_pin(node);
247 248
	if (!entry)
		return;
249

250 251 252 253 254 255
	entry->apic	= old_entry->apic;
	entry->pin	= old_entry->pin;
	head		= entry;
	tail		= entry;
	old_entry	= old_entry->next;
	while (old_entry) {
256
		entry = get_one_free_irq_2_pin(node);
257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272
		if (!entry) {
			entry = head;
			while (entry) {
				head = entry->next;
				kfree(entry);
				entry = head;
			}
			/* still use the old one */
			return;
		}
		entry->apic	= old_entry->apic;
		entry->pin	= old_entry->pin;
		tail->next	= entry;
		tail		= entry;
		old_entry	= old_entry->next;
	}
273

274 275
	tail->next = NULL;
	cfg->irq_2_pin = head;
276 277
}

278
static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
279
{
280
	struct irq_pin_list *entry, *next;
281

282 283
	if (old_cfg->irq_2_pin == cfg->irq_2_pin)
		return;
Y
Yinghai Lu 已提交
284

285
	entry = old_cfg->irq_2_pin;
286

287 288 289 290 291 292
	while (entry) {
		next = entry->next;
		kfree(entry);
		entry = next;
	}
	old_cfg->irq_2_pin = NULL;
293 294
}

295
void arch_init_copy_chip_data(struct irq_desc *old_desc,
296
				 struct irq_desc *desc, int node)
297
{
298 299
	struct irq_cfg *cfg;
	struct irq_cfg *old_cfg;
300

301
	cfg = get_one_free_irq_cfg(node);
Y
Yinghai Lu 已提交
302

303 304 305 306 307 308 309
	if (!cfg)
		return;

	desc->chip_data = cfg;

	old_cfg = old_desc->chip_data;

310 311 312 313
	cfg->vector = old_cfg->vector;
	cfg->move_in_progress = old_cfg->move_in_progress;
	cpumask_copy(cfg->domain, old_cfg->domain);
	cpumask_copy(cfg->old_domain, old_cfg->old_domain);
314

315
	init_copy_irq_2_pin(old_cfg, cfg, node);
316
}
L
Linus Torvalds 已提交
317

318
static void free_irq_cfg(struct irq_cfg *cfg)
319
{
320 321 322
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
323 324 325 326 327 328
}

void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
{
	struct irq_cfg *old_cfg, *cfg;

T
Thomas Gleixner 已提交
329 330
	old_cfg = get_irq_desc_chip_data(old_desc);
	cfg = get_irq_desc_chip_data(desc);
331 332 333 334 335 336 337 338 339 340

	if (old_cfg == cfg)
		return;

	if (old_cfg) {
		free_irq_2_pin(old_cfg, cfg);
		free_irq_cfg(old_cfg);
		old_desc->chip_data = NULL;
	}
}
341
/* end for move_irq_desc */
342

343
#else
344
struct irq_cfg *irq_cfg(unsigned int irq)
345 346
{
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
347
}
L
Linus Torvalds 已提交
348

349 350
#endif

L
Linus Torvalds 已提交
351 352 353 354
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
355 356
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
357 358 359 360 361
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
362
		+ (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
363 364
}

365 366 367 368 369 370
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

L
Linus Torvalds 已提交
371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
393
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
394 395 396

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
397 398 399
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
400
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
401 402 403 404
{
	struct irq_pin_list *entry;
	unsigned long flags;

405
	raw_spin_lock_irqsave(&ioapic_lock, flags);
406
	for_each_irq_pin(entry, cfg->irq_2_pin) {
407 408 409 410 411 412 413
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
414
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
415 416 417
			return true;
		}
	}
418
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
419 420 421 422

	return false;
}

423 424 425 426 427 428 429 430 431
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
432
	raw_spin_lock_irqsave(&ioapic_lock, flags);
433 434
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
435
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
436 437 438
	return eu.entry;
}

439 440 441 442 443 444
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
445 446
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
447
{
448 449
	union entry_union eu = {{0, 0}};

450
	eu.entry = e;
451 452
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
453 454
}

455
void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
456 457
{
	unsigned long flags;
458
	raw_spin_lock_irqsave(&ioapic_lock, flags);
459
	__ioapic_write_entry(apic, pin, e);
460
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
461 462 463 464 465 466 467 468 469 470 471 472
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

473
	raw_spin_lock_irqsave(&ioapic_lock, flags);
474 475
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
476
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
477 478
}

L
Linus Torvalds 已提交
479 480 481 482 483
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
484 485
static int
add_pin_to_irq_node_nopanic(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
486
{
487
	struct irq_pin_list **last, *entry;
488

489 490 491
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
492
		if (entry->apic == apic && entry->pin == pin)
493
			return 0;
494
		last = &entry->next;
L
Linus Torvalds 已提交
495
	}
496

497
	entry = get_one_free_irq_2_pin(node);
498
	if (!entry) {
499 500 501
		printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
				node, apic, pin);
		return -ENOMEM;
502
	}
L
Linus Torvalds 已提交
503 504
	entry->apic = apic;
	entry->pin = pin;
505

506
	*last = entry;
507 508 509 510 511 512 513
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
	if (add_pin_to_irq_node_nopanic(cfg, node, apic, pin))
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
514 515 516 517 518
}

/*
 * Reroute an IRQ to a different pin.
 */
519
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
520 521
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
522
{
523
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
524

525
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
526 527 528
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
529
			/* every one is different, right? */
530
			return;
531
		}
L
Linus Torvalds 已提交
532
	}
533

534 535
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
536 537
}

538 539 540 541 542 543 544 545 546 547 548 549 550 551 552
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

553 554 555
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
556 557
{
	struct irq_pin_list *entry;
558

559 560 561 562 563 564 565 566 567 568 569 570 571 572
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
			     IO_APIC_REDIR_MASKED, NULL);
}

static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
			     IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
573
}
574

Y
Yinghai Lu 已提交
575
static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
576
{
Y
Yinghai Lu 已提交
577
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
578
}
579

580
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
581
{
582 583 584 585 586 587
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
588
	readl(&io_apic->data);
L
Linus Torvalds 已提交
589 590
}

Y
Yinghai Lu 已提交
591
static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
592
{
Y
Yinghai Lu 已提交
593
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
594
}
L
Linus Torvalds 已提交
595

Y
Yinghai Lu 已提交
596
static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
597
{
T
Thomas Gleixner 已提交
598
	struct irq_cfg *cfg = get_irq_desc_chip_data(desc);
L
Linus Torvalds 已提交
599 600
	unsigned long flags;

Y
Yinghai Lu 已提交
601 602
	BUG_ON(!cfg);

603
	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
604
	__mask_IO_APIC_irq(cfg);
605
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
606 607
}

Y
Yinghai Lu 已提交
608
static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
609
{
T
Thomas Gleixner 已提交
610
	struct irq_cfg *cfg = get_irq_desc_chip_data(desc);
L
Linus Torvalds 已提交
611 612
	unsigned long flags;

613
	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
614
	__unmask_IO_APIC_irq(cfg);
615
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
616 617
}

Y
Yinghai Lu 已提交
618 619 620 621 622 623 624 625 626 627 628 629 630
static void mask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	mask_IO_APIC_irq_desc(desc);
}
static void unmask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	unmask_IO_APIC_irq_desc(desc);
}

L
Linus Torvalds 已提交
631 632 633
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
634

L
Linus Torvalds 已提交
635
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
636
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
637 638 639 640 641
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
642
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
643 644
}

645
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
646 647 648 649 650 651 652 653
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

654
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
655 656 657 658 659 660
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
661 662 663
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
690 691
#endif /* CONFIG_X86_32 */

692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718
struct IO_APIC_route_entry **alloc_ioapic_entries(void)
{
	int apic;
	struct IO_APIC_route_entry **ioapic_entries;

	ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
				GFP_ATOMIC);
	if (!ioapic_entries)
		return 0;

	for (apic = 0; apic < nr_ioapics; apic++) {
		ioapic_entries[apic] =
			kzalloc(sizeof(struct IO_APIC_route_entry) *
				nr_ioapic_registers[apic], GFP_ATOMIC);
		if (!ioapic_entries[apic])
			goto nomem;
	}

	return ioapic_entries;

nomem:
	while (--apic >= 0)
		kfree(ioapic_entries[apic]);
	kfree(ioapic_entries);

	return 0;
}
719 720

/*
721
 * Saves all the IO-APIC RTE's
722
 */
723
int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
724 725 726
{
	int apic, pin;

727 728
	if (!ioapic_entries)
		return -ENOMEM;
729 730

	for (apic = 0; apic < nr_ioapics; apic++) {
731 732
		if (!ioapic_entries[apic])
			return -ENOMEM;
733

734
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
735
			ioapic_entries[apic][pin] =
736
				ioapic_read_entry(apic, pin);
737
	}
738

739 740 741
	return 0;
}

742 743 744 745
/*
 * Mask all IO APIC entries.
 */
void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
746 747 748
{
	int apic, pin;

749 750 751
	if (!ioapic_entries)
		return;

752
	for (apic = 0; apic < nr_ioapics; apic++) {
753
		if (!ioapic_entries[apic])
754
			break;
755

756 757 758
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			struct IO_APIC_route_entry entry;

759
			entry = ioapic_entries[apic][pin];
760 761 762 763 764 765 766 767
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

768 769 770 771
/*
 * Restore IO APIC entries which was saved in ioapic_entries.
 */
int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
772 773 774
{
	int apic, pin;

775 776 777
	if (!ioapic_entries)
		return -ENOMEM;

778
	for (apic = 0; apic < nr_ioapics; apic++) {
779 780 781
		if (!ioapic_entries[apic])
			return -ENOMEM;

782 783
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			ioapic_write_entry(apic, pin,
784
					ioapic_entries[apic][pin]);
785
	}
786
	return 0;
787 788
}

789 790 791 792 793 794 795 796
void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
{
	int apic;

	for (apic = 0; apic < nr_ioapics; apic++)
		kfree(ioapic_entries[apic]);

	kfree(ioapic_entries);
797
}
L
Linus Torvalds 已提交
798 799 800 801 802 803 804 805 806

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
807 808 809 810
		if (mp_irqs[i].irqtype == type &&
		    (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
811 812 813 814 815 816 817 818
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
819
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
820 821 822 823
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
824
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
825

A
Alexey Starikovskiy 已提交
826
		if (test_bit(lbus, mp_bus_not_pci) &&
827 828
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
829

830
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
831 832 833 834
	}
	return -1;
}

835 836 837 838 839
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
840
		int lbus = mp_irqs[i].srcbus;
841

A
Alexey Starikovskiy 已提交
842
		if (test_bit(lbus, mp_bus_not_pci) &&
843 844
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
845 846 847 848
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
849
		for(apic = 0; apic < nr_ioapics; apic++) {
850
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
851 852 853 854 855 856 857
				return apic;
		}
	}

	return -1;
}

858
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
859 860 861 862 863
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
864
	if (irq < legacy_pic->nr_legacy_irqs) {
L
Linus Torvalds 已提交
865 866 867 868 869 870 871
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
872

873
#endif
L
Linus Torvalds 已提交
874

A
Alexey Starikovskiy 已提交
875 876 877 878 879 880
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
881 882 883 884 885
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

886
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
887
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
888 889 890 891 892 893 894 895 896 897 898

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
899
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
900

901
static int MPBIOS_polarity(int idx)
L
Linus Torvalds 已提交
902
{
903
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
904 905 906 907 908
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
909
	switch (mp_irqs[idx].irqflag & 3)
910
	{
911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
939 940 941 942 943 944
	}
	return polarity;
}

static int MPBIOS_trigger(int idx)
{
945
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
946 947 948 949 950
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
951
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
952
	{
953 954 955 956 957
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
958
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
988
			break;
989
		case 1: /* edge */
L
Linus Torvalds 已提交
990
		{
991
			trigger = 0;
L
Linus Torvalds 已提交
992 993
			break;
		}
994
		case 2: /* reserved */
L
Linus Torvalds 已提交
995
		{
996 997
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
998 999
			break;
		}
1000
		case 3: /* level */
L
Linus Torvalds 已提交
1001
		{
1002
			trigger = 1;
L
Linus Torvalds 已提交
1003 1004
			break;
		}
1005
		default: /* invalid */
L
Linus Torvalds 已提交
1006 1007
		{
			printk(KERN_WARNING "broken BIOS!!\n");
1008
			trigger = 0;
L
Linus Torvalds 已提交
1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
			break;
		}
	}
	return trigger;
}

static inline int irq_polarity(int idx)
{
	return MPBIOS_polarity(idx);
}

static inline int irq_trigger(int idx)
{
	return MPBIOS_trigger(idx);
}

static int pin_2_irq(int idx, int apic, int pin)
{
1027
	int irq;
1028
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
1029 1030 1031 1032

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1033
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
1034 1035
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

1036
	if (test_bit(bus, mp_bus_not_pci)) {
1037
		irq = mp_irqs[idx].srcbusirq;
1038
	} else {
1039
		u32 gsi = mp_gsi_routing[apic].gsi_base + pin;
1040 1041 1042 1043

		if (gsi >= NR_IRQS_LEGACY)
			irq = gsi;
		else
1044
			irq = gsi_top + gsi;
L
Linus Torvalds 已提交
1045 1046
	}

1047
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1064 1065
#endif

L
Linus Torvalds 已提交
1066 1067 1068
	return irq;
}

1069 1070 1071 1072 1073
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1074
				struct io_apic_irq_attr *irq_attr)
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
{
	int apic, i, best_guess = -1;

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

		for (apic = 0; apic < nr_ioapics; apic++)
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
			int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1104 1105 1106 1107
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1108 1109 1110 1111 1112 1113 1114
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1115 1116 1117 1118
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1119 1120 1121 1122 1123 1124 1125 1126
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1127 1128 1129 1130 1131
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1132
	raw_spin_lock(&vector_lock);
1133
}
L
Linus Torvalds 已提交
1134

1135
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1136
{
1137
	raw_spin_unlock(&vector_lock);
1138
}
L
Linus Torvalds 已提交
1139

1140 1141
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1142
{
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1154
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1155
	static int current_offset = VECTOR_OFFSET_START % 8;
1156
	unsigned int old_vector;
1157 1158
	int cpu, err;
	cpumask_var_t tmp_mask;
1159

1160
	if (cfg->move_in_progress)
1161
		return -EBUSY;
1162

1163 1164
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1165

1166 1167
	old_vector = cfg->vector;
	if (old_vector) {
1168 1169 1170 1171
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1172
			return 0;
1173
		}
1174
	}
1175

1176
	/* Only try and allocate irqs on cpus that are present */
1177 1178
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1179 1180
		int new_cpu;
		int vector, offset;
1181

1182
		apic->vector_allocation_domain(cpu, tmp_mask);
1183

1184 1185
		vector = current_vector;
		offset = current_offset;
1186
next:
1187 1188
		vector += 8;
		if (vector >= first_system_vector) {
1189
			/* If out of vectors on large boxen, must share them. */
1190
			offset = (offset + 1) % 8;
1191
			vector = FIRST_EXTERNAL_VECTOR + offset;
1192 1193 1194
		}
		if (unlikely(current_vector == vector))
			continue;
1195 1196

		if (test_bit(vector, used_vectors))
1197
			goto next;
1198

1199
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1200 1201 1202 1203 1204 1205 1206
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1207
			cpumask_copy(cfg->old_domain, cfg->domain);
1208
		}
1209
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1210 1211
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1212 1213 1214
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1215
	}
1216 1217
	free_cpumask_var(tmp_mask);
	return err;
1218 1219
}

1220
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1221 1222
{
	int err;
1223 1224
	unsigned long flags;

1225
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1226
	err = __assign_irq_vector(irq, cfg, mask);
1227
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1228 1229 1230
	return err;
}

Y
Yinghai Lu 已提交
1231
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1232 1233 1234 1235 1236 1237
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1238
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1239 1240 1241
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1242
	cpumask_clear(cfg->domain);
1243 1244 1245

	if (likely(!cfg->move_in_progress))
		return;
1246
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1247 1248 1249 1250 1251 1252 1253 1254 1255
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1256 1257 1258 1259 1260 1261 1262
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;
1263
	struct irq_desc *desc;
1264

1265 1266 1267 1268 1269
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1270
	raw_spin_lock(&vector_lock);
1271
	/* Mark the inuse vectors */
1272
	for_each_irq_desc(irq, desc) {
T
Thomas Gleixner 已提交
1273
		cfg = get_irq_desc_chip_data(desc);
1274 1275 1276 1277 1278 1279 1280 1281

		/*
		 * If it is a legacy IRQ handled by the legacy PIC, this cpu
		 * will be part of the irq_cfg's domain.
		 */
		if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
			cpumask_set_cpu(cpu, cfg->domain);

1282
		if (!cpumask_test_cpu(cpu, cfg->domain))
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1294
		if (!cpumask_test_cpu(cpu, cfg->domain))
1295
			per_cpu(vector_irq, cpu)[vector] = -1;
1296
	}
1297
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1298
}
1299

1300
static struct irq_chip ioapic_chip;
1301
static struct irq_chip ir_ioapic_chip;
L
Linus Torvalds 已提交
1302

1303 1304 1305
#define IOAPIC_AUTO     -1
#define IOAPIC_EDGE     0
#define IOAPIC_LEVEL    1
L
Linus Torvalds 已提交
1306

1307
#ifdef CONFIG_X86_32
1308 1309
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1310
	int apic, idx, pin;
1311

T
Thomas Gleixner 已提交
1312 1313 1314 1315 1316 1317 1318 1319
	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1320 1321
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1322
	return 0;
1323
}
1324 1325 1326
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1327
	return 1;
1328 1329
}
#endif
1330

Y
Yinghai Lu 已提交
1331
static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
L
Linus Torvalds 已提交
1332
{
Y
Yinghai Lu 已提交
1333

1334
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1335
	    trigger == IOAPIC_LEVEL)
1336
		desc->status |= IRQ_LEVEL;
1337 1338 1339
	else
		desc->status &= ~IRQ_LEVEL;

1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
	if (irq_remapped(irq)) {
		desc->status |= IRQ_MOVE_PCNTXT;
		if (trigger)
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_fasteoi_irq,
						     "fasteoi");
		else
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_edge_irq, "edge");
		return;
	}
1351

1352 1353
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
	    trigger == IOAPIC_LEVEL)
1354
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1355 1356
					      handle_fasteoi_irq,
					      "fasteoi");
1357
	else
1358
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1359
					      handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1360 1361
}

1362 1363 1364
int setup_ioapic_entry(int apic_id, int irq,
		       struct IO_APIC_route_entry *entry,
		       unsigned int destination, int trigger,
1365
		       int polarity, int vector, int pin)
L
Linus Torvalds 已提交
1366
{
1367 1368 1369 1370 1371
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

1372
	if (intr_remapping_enabled) {
I
Ingo Molnar 已提交
1373
		struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
1374 1375 1376 1377 1378 1379
		struct irte irte;
		struct IR_IO_APIC_route_entry *ir_entry =
			(struct IR_IO_APIC_route_entry *) entry;
		int index;

		if (!iommu)
I
Ingo Molnar 已提交
1380
			panic("No mapping iommu for ioapic %d\n", apic_id);
1381 1382 1383

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
I
Ingo Molnar 已提交
1384
			panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
1385

1386
		prepare_irte(&irte, vector, destination);
1387

1388 1389 1390
		/* Set source-id of interrupt request */
		set_ioapic_sid(&irte, apic_id);

1391 1392 1393 1394 1395 1396
		modify_irte(irq, &irte);

		ir_entry->index2 = (index >> 15) & 0x1;
		ir_entry->zero = 0;
		ir_entry->format = 1;
		ir_entry->index = (index & 0x7fff);
1397 1398 1399 1400 1401
		/*
		 * IO-APIC RTE will be configured with virtual vector.
		 * irq handler will do the explicit EOI to the io-apic.
		 */
		ir_entry->vector = pin;
1402
	} else {
1403 1404
		entry->delivery_mode = apic->irq_delivery_mode;
		entry->dest_mode = apic->irq_dest_mode;
1405
		entry->dest = destination;
1406
		entry->vector = vector;
1407
	}
1408

1409
	entry->mask = 0;				/* enable IRQ */
1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
	entry->trigger = trigger;
	entry->polarity = polarity;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;
	return 0;
}

I
Ingo Molnar 已提交
1421
static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
1422
			      int trigger, int polarity)
1423 1424
{
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
1425
	struct IO_APIC_route_entry entry;
1426
	unsigned int dest;
1427 1428 1429 1430

	if (!IO_APIC_IRQ(irq))
		return;

T
Thomas Gleixner 已提交
1431
	cfg = get_irq_desc_chip_data(desc);
1432

1433 1434 1435 1436 1437
	/*
	 * For legacy irqs, cfg->domain starts with cpu 0 for legacy
	 * controllers like 8259. Now that IO-APIC can handle this irq, update
	 * the cfg->domain.
	 */
1438
	if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
1439 1440
		apic->vector_allocation_domain(0, cfg->domain);

1441
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1442 1443
		return;

1444
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1445 1446 1447 1448

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
		    "IRQ %d Mode:%i Active:%i)\n",
I
Ingo Molnar 已提交
1449
		    apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
1450 1451 1452
		    irq, trigger, polarity);


I
Ingo Molnar 已提交
1453
	if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
1454
			       dest, trigger, polarity, cfg->vector, pin)) {
1455
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
I
Ingo Molnar 已提交
1456
		       mp_ioapics[apic_id].apicid, pin);
Y
Yinghai Lu 已提交
1457
		__clear_irq_vector(irq, cfg);
1458 1459 1460
		return;
	}

Y
Yinghai Lu 已提交
1461
	ioapic_register_intr(irq, desc, trigger);
1462
	if (irq < legacy_pic->nr_legacy_irqs)
1463
		legacy_pic->mask(irq);
1464

I
Ingo Molnar 已提交
1465
	ioapic_write_entry(apic_id, pin, entry);
1466 1467
}

1468 1469 1470 1471
static struct {
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
} mp_ioapic_routing[MAX_IO_APICS];

1472 1473
static void __init setup_IO_APIC_irqs(void)
{
E
Eric W. Biederman 已提交
1474
	int apic_id, pin, idx, irq;
1475
	int notcon = 0;
1476
	struct irq_desc *desc;
Y
Yinghai Lu 已提交
1477
	struct irq_cfg *cfg;
1478
	int node = cpu_to_node(0);
L
Linus Torvalds 已提交
1479 1480 1481

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

E
Eric W. Biederman 已提交
1482
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
	for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
		idx = find_irq_entry(apic_id, pin, mp_INT);
		if (idx == -1) {
			if (!notcon) {
				notcon = 1;
				apic_printk(APIC_VERBOSE,
					KERN_DEBUG " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			} else
				apic_printk(APIC_VERBOSE, " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			continue;
		}
		if (notcon) {
			apic_printk(APIC_VERBOSE,
				" (apicid-pin) not connected\n");
			notcon = 0;
		}
1501

1502
		irq = pin_2_irq(idx, apic_id, pin);
1503

E
Eric W. Biederman 已提交
1504 1505 1506
		if ((apic_id > 0) && (irq > 16))
			continue;

1507 1508 1509 1510 1511 1512 1513
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
				apic->multi_timer_check(apic_id, irq))
			continue;
1514

1515 1516 1517 1518
		desc = irq_to_desc_alloc_node(irq, node);
		if (!desc) {
			printk(KERN_INFO "can not get irq_desc for %d\n", irq);
			continue;
1519
		}
T
Thomas Gleixner 已提交
1520
		cfg = get_irq_desc_chip_data(desc);
1521
		add_pin_to_irq_node(cfg, node, apic_id, pin);
1522 1523 1524 1525
		/*
		 * don't mark it in pin_programmed, so later acpi could
		 * set it correctly when irq < 16
		 */
1526 1527
		setup_IO_APIC_irq(apic_id, pin, irq, desc,
				irq_trigger(idx), irq_polarity(idx));
L
Linus Torvalds 已提交
1528 1529
	}

1530 1531
	if (notcon)
		apic_printk(APIC_VERBOSE,
1532
			" (apicid-pin) not connected\n");
L
Linus Torvalds 已提交
1533 1534
}

Y
Yinghai Lu 已提交
1535 1536 1537 1538 1539 1540 1541 1542
/*
 * for the gsit that is not in first ioapic
 * but could not use acpi_register_gsi()
 * like some special sci in IBM x3330
 */
void setup_IO_APIC_irq_extra(u32 gsi)
{
	int apic_id = 0, pin, idx, irq;
1543
	int node = cpu_to_node(0);
Y
Yinghai Lu 已提交
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
	struct irq_desc *desc;
	struct irq_cfg *cfg;

	/*
	 * Convert 'gsi' to 'ioapic.pin'.
	 */
	apic_id = mp_find_ioapic(gsi);
	if (apic_id < 0)
		return;

	pin = mp_find_ioapic_pin(apic_id, gsi);
	idx = find_irq_entry(apic_id, pin, mp_INT);
	if (idx == -1)
		return;

	irq = pin_2_irq(idx, apic_id, pin);
#ifdef CONFIG_SPARSE_IRQ
	desc = irq_to_desc(irq);
	if (desc)
		return;
#endif
	desc = irq_to_desc_alloc_node(irq, node);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc for %d\n", irq);
		return;
	}

T
Thomas Gleixner 已提交
1571
	cfg = get_irq_desc_chip_data(desc);
Y
Yinghai Lu 已提交
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
	add_pin_to_irq_node(cfg, node, apic_id, pin);

	if (test_bit(pin, mp_ioapic_routing[apic_id].pin_programmed)) {
		pr_debug("Pin %d-%d already programmed\n",
			 mp_ioapics[apic_id].apicid, pin);
		return;
	}
	set_bit(pin, mp_ioapic_routing[apic_id].pin_programmed);

	setup_IO_APIC_irq(apic_id, pin, irq, desc,
			irq_trigger(idx), irq_polarity(idx));
}

L
Linus Torvalds 已提交
1585
/*
1586
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1587
 */
I
Ingo Molnar 已提交
1588
static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
1589
					int vector)
L
Linus Torvalds 已提交
1590 1591 1592
{
	struct IO_APIC_route_entry entry;

1593 1594 1595
	if (intr_remapping_enabled)
		return;

1596
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1597 1598 1599 1600 1601

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1602
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1603
	entry.mask = 0;			/* don't mask IRQ for edge */
1604
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1605
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1606 1607 1608 1609 1610 1611
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1612
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1613
	 */
1614
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1615 1616 1617 1618

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
I
Ingo Molnar 已提交
1619
	ioapic_write_entry(apic_id, pin, entry);
L
Linus Torvalds 已提交
1620 1621
}

1622 1623

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1624 1625 1626 1627 1628 1629 1630
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1631
	struct irq_cfg *cfg;
1632
	struct irq_desc *desc;
1633
	unsigned int irq;
L
Linus Torvalds 已提交
1634

1635
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1636 1637
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1638
		       mp_ioapics[i].apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1639 1640 1641 1642 1643 1644 1645 1646 1647

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

1648
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1649 1650 1651 1652
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1653 1654
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
1655
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1656

1657
	printk("\n");
1658
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
L
Linus Torvalds 已提交
1659 1660 1661 1662 1663
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1664
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
L
Linus Torvalds 已提交
1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1693
	printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
1694
			  " Stat Dmod Deli Vect:\n");
L
Linus Torvalds 已提交
1695 1696 1697 1698

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1699
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1700

1701 1702 1703 1704
		printk(KERN_DEBUG " %02x %03X ",
			i,
			entry.dest
		);
L
Linus Torvalds 已提交
1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
1719 1720 1721
	for_each_irq_desc(irq, desc) {
		struct irq_pin_list *entry;

T
Thomas Gleixner 已提交
1722
		cfg = get_irq_desc_chip_data(desc);
1723 1724
		if (!cfg)
			continue;
1725
		entry = cfg->irq_2_pin;
1726
		if (!entry)
L
Linus Torvalds 已提交
1727
			continue;
1728
		printk(KERN_DEBUG "IRQ%d ", irq);
1729
		for_each_irq_pin(entry, cfg->irq_2_pin)
L
Linus Torvalds 已提交
1730 1731 1732 1733 1734 1735 1736 1737 1738
			printk("-> %d:%d", entry->apic, entry->pin);
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1739
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1740
{
1741
	int i;
L
Linus Torvalds 已提交
1742

1743 1744 1745 1746 1747 1748
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		printk(KERN_CONT "%08x", apic_read(base + i*0x10));

	printk(KERN_CONT "\n");
L
Linus Torvalds 已提交
1749 1750
}

1751
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1752
{
1753
	unsigned int i, v, ver, maxlvt;
1754
	u64 icr;
L
Linus Torvalds 已提交
1755

1756
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1757
		smp_processor_id(), hard_smp_processor_id());
1758
	v = apic_read(APIC_ID);
1759
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1760 1761 1762
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1763
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1764 1765 1766 1767

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1768
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1769 1770 1771 1772 1773
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1774 1775 1776 1777
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1778 1779 1780 1781 1782 1783 1784 1785 1786
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1787 1788
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1789 1790 1791 1792
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1793 1794 1795 1796
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1797
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1798
	printk(KERN_DEBUG "... APIC TMR field:\n");
1799
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1800
	printk(KERN_DEBUG "... APIC IRR field:\n");
1801
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1802

1803 1804
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1805
			apic_write(APIC_ESR, 0);
1806

L
Linus Torvalds 已提交
1807 1808 1809 1810
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1811
	icr = apic_icr_read();
1812 1813
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
L
Linus Torvalds 已提交
1850 1851 1852
	printk("\n");
}

1853
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1854
{
1855 1856
	int cpu;

1857 1858 1859
	if (!maxcpu)
		return;

1860
	preempt_disable();
1861 1862 1863
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1864
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1865
	}
1866
	preempt_enable();
L
Linus Torvalds 已提交
1867 1868
}

1869
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1870 1871 1872 1873
{
	unsigned int v;
	unsigned long flags;

1874
	if (!legacy_pic->nr_legacy_irqs)
L
Linus Torvalds 已提交
1875 1876 1877 1878
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1879
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1880 1881 1882 1883 1884 1885 1886

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1887 1888
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1889
	v = inb(0xa0) << 8 | inb(0x20);
1890 1891
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1892

1893
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1894 1895 1896 1897 1898 1899 1900

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1919
{
1920 1921 1922
	if (apic_verbosity == APIC_QUIET)
		return 0;

1923
	print_PIC();
1924 1925

	/* don't print out if apic is not there */
1926
	if (!cpu_has_apic && !apic_from_smp_config())
1927 1928
		return 0;

1929
	print_local_APICs(show_lapic);
1930 1931 1932 1933 1934
	print_IO_APIC();

	return 0;
}

1935
fs_initcall(print_ICs);
1936

L
Linus Torvalds 已提交
1937

Y
Yinghai Lu 已提交
1938 1939 1940
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1941
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1942
{
1943
	int i8259_apic, i8259_pin;
1944
	int apic;
1945

1946
	if (!legacy_pic->nr_legacy_irqs)
1947 1948
		return;

1949
	for(apic = 0; apic < nr_ioapics; apic++) {
1950 1951
		int pin;
		/* See if any of the pins is in ExtINT mode */
1952
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1953
			struct IO_APIC_route_entry entry;
1954
			entry = ioapic_read_entry(apic, pin);
1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

2003
	if (!legacy_pic->nr_legacy_irqs)
2004 2005
		return;

2006
	/*
2007
	 * If the i8259 is routed through an IOAPIC
2008
	 * Put that IOAPIC in virtual wire mode
2009
	 * so legacy interrupts can be delivered.
2010 2011 2012 2013 2014
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
	 * IOAPIC RTE aswell as interrupt-remapping table entry).
	 * As this gets called during crash dump, keep this simple for now.
2015
	 */
2016
	if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
2017 2018 2019 2020 2021 2022 2023 2024 2025
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
2026
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
2027
		entry.vector          = 0;
2028
		entry.dest            = read_apic_id();
2029 2030 2031 2032

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
2033
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
2034
	}
2035

2036 2037 2038
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
2039
	if (cpu_has_apic || apic_from_smp_config())
2040 2041
		disconnect_bsp_APIC(!intr_remapping_enabled &&
				ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
2042 2043
}

2044
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2045 2046 2047 2048 2049 2050 2051
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */

2052
void __init setup_ioapic_ids_from_mpc(void)
L
Linus Torvalds 已提交
2053 2054 2055
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
I
Ingo Molnar 已提交
2056
	int apic_id;
L
Linus Torvalds 已提交
2057 2058 2059 2060
	int i;
	unsigned char old_id;
	unsigned long flags;

2061
	if (acpi_ioapic)
2062
		return;
2063 2064 2065 2066
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
2067 2068
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2069
		return;
L
Linus Torvalds 已提交
2070 2071 2072 2073
	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2074
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
2075 2076 2077 2078

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
I
Ingo Molnar 已提交
2079
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
L
Linus Torvalds 已提交
2080 2081

		/* Read the register 0 value */
2082
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2083
		reg_00.raw = io_apic_read(apic_id, 0);
2084
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2085

I
Ingo Molnar 已提交
2086
		old_id = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2087

I
Ingo Molnar 已提交
2088
		if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2089
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
I
Ingo Molnar 已提交
2090
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2091 2092
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
I
Ingo Molnar 已提交
2093
			mp_ioapics[apic_id].apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2094 2095 2096 2097 2098 2099 2100
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2101
		if (apic->check_apicid_used(&phys_id_present_map,
I
Ingo Molnar 已提交
2102
					mp_ioapics[apic_id].apicid)) {
L
Linus Torvalds 已提交
2103
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
I
Ingo Molnar 已提交
2104
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2105 2106 2107 2108 2109 2110 2111 2112
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
I
Ingo Molnar 已提交
2113
			mp_ioapics[apic_id].apicid = i;
L
Linus Torvalds 已提交
2114 2115
		} else {
			physid_mask_t tmp;
2116
			apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
L
Linus Torvalds 已提交
2117 2118
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
I
Ingo Molnar 已提交
2119
					mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2120 2121 2122 2123 2124 2125 2126 2127
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}


		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
I
Ingo Molnar 已提交
2128
		if (old_id != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2129
			for (i = 0; i < mp_irq_entries; i++)
2130 2131
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
I
Ingo Molnar 已提交
2132
						= mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2133 2134 2135 2136

		/*
		 * Read the right value from the MPC table and
		 * write it into the ID register.
2137
		 */
L
Linus Torvalds 已提交
2138 2139
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
I
Ingo Molnar 已提交
2140
			mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2141

I
Ingo Molnar 已提交
2142
		reg_00.bits.ID = mp_ioapics[apic_id].apicid;
2143
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2144
		io_apic_write(apic_id, 0, reg_00.raw);
2145
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2146 2147 2148 2149

		/*
		 * Sanity check
		 */
2150
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2151
		reg_00.raw = io_apic_read(apic_id, 0);
2152
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2153
		if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2154 2155 2156 2157 2158
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2159
#endif
L
Linus Torvalds 已提交
2160

2161
int no_timer_check __initdata;
2162 2163 2164 2165 2166 2167 2168 2169

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2170 2171 2172 2173 2174 2175 2176 2177
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2178
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2179 2180
{
	unsigned long t1 = jiffies;
2181
	unsigned long flags;
L
Linus Torvalds 已提交
2182

2183 2184 2185
	if (no_timer_check)
		return 1;

2186
	local_save_flags(flags);
L
Linus Torvalds 已提交
2187 2188 2189
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2190
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2191 2192 2193 2194 2195 2196 2197 2198

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2199 2200

	/* jiffies wrap? */
2201
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2228

2229
static unsigned int startup_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2230 2231 2232
{
	int was_pending = 0;
	unsigned long flags;
2233
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2234

2235
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2236
	if (irq < legacy_pic->nr_legacy_irqs) {
2237
		legacy_pic->mask(irq);
2238
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2239 2240
			was_pending = 1;
	}
2241
	cfg = irq_cfg(irq);
Y
Yinghai Lu 已提交
2242
	__unmask_IO_APIC_irq(cfg);
2243
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2244 2245 2246 2247

	return was_pending;
}

2248
static int ioapic_retrigger_irq(unsigned int irq)
L
Linus Torvalds 已提交
2249
{
2250 2251 2252 2253

	struct irq_cfg *cfg = irq_cfg(irq);
	unsigned long flags;

2254
	raw_spin_lock_irqsave(&vector_lock, flags);
2255
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2256
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2257 2258 2259

	return 1;
}
2260

2261 2262 2263 2264 2265 2266 2267 2268
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2269

2270
#ifdef CONFIG_SMP
2271
void send_cleanup_vector(struct irq_cfg *cfg)
2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2287
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2288 2289 2290 2291 2292
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

2293
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
		if (!irq_remapped(irq))
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
 * Either sets desc->affinity to a valid value, and returns
2313
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
2314 2315
 * leaves desc->affinity untouched.
 */
2316
unsigned int
2317 2318
set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask,
		  unsigned int *dest_id)
2319 2320 2321 2322 2323
{
	struct irq_cfg *cfg;
	unsigned int irq;

	if (!cpumask_intersects(mask, cpu_online_mask))
2324
		return -1;
2325 2326

	irq = desc->irq;
T
Thomas Gleixner 已提交
2327
	cfg = get_irq_desc_chip_data(desc);
2328
	if (assign_irq_vector(irq, cfg, mask))
2329
		return -1;
2330 2331 2332

	cpumask_copy(desc->affinity, mask);

2333 2334
	*dest_id = apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
	return 0;
2335 2336
}

2337
static int
2338 2339 2340 2341 2342 2343
set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int dest;
	unsigned int irq;
2344
	int ret = -1;
2345 2346

	irq = desc->irq;
T
Thomas Gleixner 已提交
2347
	cfg = get_irq_desc_chip_data(desc);
2348

2349
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2350 2351
	ret = set_desc_affinity(desc, mask, &dest);
	if (!ret) {
2352 2353 2354 2355
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, cfg);
	}
2356
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2357 2358

	return ret;
2359 2360
}

2361
static int
2362 2363 2364 2365 2366 2367
set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
{
	struct irq_desc *desc;

	desc = irq_to_desc(irq);

2368
	return set_ioapic_affinity_irq_desc(desc, mask);
2369
}
2370

2371
#ifdef CONFIG_INTR_REMAP
2372

2373 2374 2375
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
2376 2377
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2378
 *
2379 2380 2381 2382
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
2383
 */
2384
static int
2385
migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2386
{
2387 2388 2389
	struct irq_cfg *cfg;
	struct irte irte;
	unsigned int dest;
Y
Yinghai Lu 已提交
2390
	unsigned int irq;
2391
	int ret = -1;
2392

2393
	if (!cpumask_intersects(mask, cpu_online_mask))
2394
		return ret;
2395

Y
Yinghai Lu 已提交
2396
	irq = desc->irq;
2397
	if (get_irte(irq, &irte))
2398
		return ret;
2399

T
Thomas Gleixner 已提交
2400
	cfg = get_irq_desc_chip_data(desc);
Y
Yinghai Lu 已提交
2401
	if (assign_irq_vector(irq, cfg, mask))
2402
		return ret;
2403

2404
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2405 2406 2407 2408 2409 2410 2411 2412 2413

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

2414 2415
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2416

2417
	cpumask_copy(desc->affinity, mask);
2418 2419

	return 0;
2420 2421 2422 2423 2424
}

/*
 * Migrates the IRQ destination in the process context.
 */
2425
static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
R
Rusty Russell 已提交
2426
					    const struct cpumask *mask)
2427
{
2428
	return migrate_ioapic_irq_desc(desc, mask);
Y
Yinghai Lu 已提交
2429
}
2430
static int set_ir_ioapic_affinity_irq(unsigned int irq,
R
Rusty Russell 已提交
2431
				       const struct cpumask *mask)
Y
Yinghai Lu 已提交
2432 2433 2434
{
	struct irq_desc *desc = irq_to_desc(irq);

2435
	return set_ir_ioapic_affinity_irq_desc(desc, mask);
2436
}
2437
#else
2438
static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
2439 2440
						   const struct cpumask *mask)
{
2441
	return 0;
2442
}
2443 2444 2445 2446 2447
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2448

2449 2450 2451 2452 2453 2454 2455
	ack_APIC_irq();
	exit_idle();
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2456
		unsigned int irr;
2457 2458 2459 2460
		struct irq_desc *desc;
		struct irq_cfg *cfg;
		irq = __get_cpu_var(vector_irq)[vector];

2461 2462 2463
		if (irq == -1)
			continue;

2464 2465 2466 2467 2468
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2469
		raw_spin_lock(&desc->lock);
2470

2471 2472 2473 2474 2475 2476 2477
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2478
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2479 2480
			goto unlock;

2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
2493 2494
		__get_cpu_var(vector_irq)[vector] = -1;
unlock:
2495
		raw_spin_unlock(&desc->lock);
2496 2497 2498 2499 2500
	}

	irq_exit();
}

2501
static void __irq_complete_move(struct irq_desc **descp, unsigned vector)
2502
{
Y
Yinghai Lu 已提交
2503
	struct irq_desc *desc = *descp;
T
Thomas Gleixner 已提交
2504
	struct irq_cfg *cfg = get_irq_desc_chip_data(desc);
2505
	unsigned me;
2506

2507
	if (likely(!cfg->move_in_progress))
2508 2509 2510
		return;

	me = smp_processor_id();
2511

2512
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2513
		send_cleanup_vector(cfg);
2514
}
2515 2516 2517 2518 2519 2520 2521 2522 2523

static void irq_complete_move(struct irq_desc **descp)
{
	__irq_complete_move(descp, ~get_irq_regs()->orig_ax);
}

void irq_force_complete_move(int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);
T
Thomas Gleixner 已提交
2524
	struct irq_cfg *cfg = get_irq_desc_chip_data(desc);
2525

2526 2527 2528
	if (!cfg)
		return;

2529 2530
	__irq_complete_move(&desc, cfg->vector);
}
2531
#else
Y
Yinghai Lu 已提交
2532
static inline void irq_complete_move(struct irq_desc **descp) {}
2533
#endif
Y
Yinghai Lu 已提交
2534

2535 2536
static void ack_apic_edge(unsigned int irq)
{
Y
Yinghai Lu 已提交
2537 2538 2539
	struct irq_desc *desc = irq_to_desc(irq);

	irq_complete_move(&desc);
2540 2541 2542 2543
	move_native_irq(irq);
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2544 2545
atomic_t irq_mis_count;

2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
*/
2562 2563 2564 2565 2566
static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;

	for_each_irq_pin(entry, cfg->irq_2_pin) {
2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581
		if (mp_ioapics[entry->apic].apicver >= 0x20) {
			/*
			 * Intr-remapping uses pin number as the virtual vector
			 * in the RTE. Actual vector is programmed in
			 * intr-remapping table entry. Hence for the io-apic
			 * EOI we use the pin number.
			 */
			if (irq_remapped(irq))
				io_apic_eoi(entry->apic, entry->pin);
			else
				io_apic_eoi(entry->apic, cfg->vector);
		} else {
			__mask_and_edge_IO_APIC_irq(entry);
			__unmask_and_level_IO_APIC_irq(entry);
		}
2582 2583 2584 2585 2586 2587 2588 2589 2590 2591
	}
}

static void eoi_ioapic_irq(struct irq_desc *desc)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int irq;

	irq = desc->irq;
T
Thomas Gleixner 已提交
2592
	cfg = get_irq_desc_chip_data(desc);
2593

2594
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2595
	__eoi_ioapic_irq(irq, cfg);
2596
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2597 2598
}

2599 2600
static void ack_apic_level(unsigned int irq)
{
Y
Yinghai Lu 已提交
2601
	struct irq_desc *desc = irq_to_desc(irq);
Y
Yinghai Lu 已提交
2602 2603
	unsigned long v;
	int i;
Y
Yinghai Lu 已提交
2604
	struct irq_cfg *cfg;
2605
	int do_unmask_irq = 0;
2606

Y
Yinghai Lu 已提交
2607
	irq_complete_move(&desc);
2608
#ifdef CONFIG_GENERIC_PENDING_IRQ
2609
	/* If we are moving the irq we need to mask it */
Y
Yinghai Lu 已提交
2610
	if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
2611
		do_unmask_irq = 1;
Y
Yinghai Lu 已提交
2612
		mask_IO_APIC_irq_desc(desc);
2613
	}
2614 2615
#endif

Y
Yinghai Lu 已提交
2616
	/*
2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2647
	 */
T
Thomas Gleixner 已提交
2648
	cfg = get_irq_desc_chip_data(desc);
Y
Yinghai Lu 已提交
2649
	i = cfg->vector;
Y
Yinghai Lu 已提交
2650 2651
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2652 2653 2654 2655 2656 2657
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2658 2659 2660 2661 2662 2663 2664
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2665 2666 2667
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

2668
		eoi_ioapic_irq(desc);
2669 2670
	}

2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698
	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
T
Thomas Gleixner 已提交
2699
		cfg = get_irq_desc_chip_data(desc);
Y
Yinghai Lu 已提交
2700
		if (!io_apic_level_ack_pending(cfg))
2701
			move_masked_irq(irq);
Y
Yinghai Lu 已提交
2702
		unmask_IO_APIC_irq_desc(desc);
2703
	}
Y
Yinghai Lu 已提交
2704
}
2705

2706 2707 2708
#ifdef CONFIG_INTR_REMAP
static void ir_ack_apic_edge(unsigned int irq)
{
2709
	ack_APIC_irq();
2710 2711 2712 2713
}

static void ir_ack_apic_level(unsigned int irq)
{
2714 2715 2716 2717
	struct irq_desc *desc = irq_to_desc(irq);

	ack_APIC_irq();
	eoi_ioapic_irq(desc);
2718 2719 2720
}
#endif /* CONFIG_INTR_REMAP */

2721
static struct irq_chip ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2722 2723 2724 2725 2726 2727
	.name		= "IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
	.ack		= ack_apic_edge,
	.eoi		= ack_apic_level,
2728
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2729
	.set_affinity	= set_ioapic_affinity_irq,
2730
#endif
2731
	.retrigger	= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2732 2733
};

2734
static struct irq_chip ir_ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2735 2736 2737 2738
	.name		= "IR-IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
2739
#ifdef CONFIG_INTR_REMAP
2740 2741
	.ack		= ir_ack_apic_edge,
	.eoi		= ir_ack_apic_level,
2742
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2743
	.set_affinity	= set_ir_ioapic_affinity_irq,
2744
#endif
2745 2746 2747
#endif
	.retrigger	= ioapic_retrigger_irq,
};
L
Linus Torvalds 已提交
2748 2749 2750 2751

static inline void init_IO_APIC_traps(void)
{
	int irq;
2752
	struct irq_desc *desc;
2753
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
2766
	for_each_irq_desc(irq, desc) {
T
Thomas Gleixner 已提交
2767
		cfg = get_irq_desc_chip_data(desc);
2768
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2769 2770 2771 2772 2773
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2774 2775
			if (irq < legacy_pic->nr_legacy_irqs)
				legacy_pic->make_irq(irq);
2776
			else
L
Linus Torvalds 已提交
2777
				/* Strange. Oh, well.. */
2778
				desc->chip = &no_irq_chip;
L
Linus Torvalds 已提交
2779 2780 2781 2782
		}
	}
}

2783 2784 2785
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2786

2787
static void mask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2788 2789 2790 2791
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2792
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2793 2794
}

2795
static void unmask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2796
{
2797
	unsigned long v;
L
Linus Torvalds 已提交
2798

2799
	v = apic_read(APIC_LVT0);
2800
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2801
}
L
Linus Torvalds 已提交
2802

Y
Yinghai Lu 已提交
2803
static void ack_lapic_irq(unsigned int irq)
2804 2805 2806 2807
{
	ack_APIC_irq();
}

2808
static struct irq_chip lapic_chip __read_mostly = {
2809
	.name		= "local-APIC",
2810 2811
	.mask		= mask_lapic_irq,
	.unmask		= unmask_lapic_irq,
2812
	.ack		= ack_lapic_irq,
L
Linus Torvalds 已提交
2813 2814
};

Y
Yinghai Lu 已提交
2815
static void lapic_register_intr(int irq, struct irq_desc *desc)
2816
{
2817
	desc->status &= ~IRQ_LEVEL;
2818 2819 2820 2821
	set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
				      "edge");
}

2822
static void __init setup_nmi(void)
L
Linus Torvalds 已提交
2823 2824
{
	/*
2825
	 * Dirty trick to enable the NMI watchdog ...
L
Linus Torvalds 已提交
2826 2827 2828 2829 2830 2831
	 * We put the 8259A master into AEOI mode and
	 * unmask on all local APICs LVT0 as NMI.
	 *
	 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
	 * is from Maciej W. Rozycki - so we do not have to EOI from
	 * the NMI handler or the timer interrupt.
2832
	 */
L
Linus Torvalds 已提交
2833 2834
	apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");

2835
	enable_NMI_through_LVT0();
L
Linus Torvalds 已提交
2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846

	apic_printk(APIC_VERBOSE, " done.\n");
}

/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2847
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2848
{
2849
	int apic, pin, i;
L
Linus Torvalds 已提交
2850 2851 2852
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2853
	pin  = find_isa_irq_pin(8, mp_INT);
2854 2855 2856 2857
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2858
	apic = find_isa_irq_apic(8, mp_INT);
2859 2860
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2861
		return;
2862
	}
L
Linus Torvalds 已提交
2863

2864
	entry0 = ioapic_read_entry(apic, pin);
2865
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2866 2867 2868 2869 2870

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2871
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2872 2873 2874 2875 2876
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2877
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2894
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2895

2896
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2897 2898
}

Y
Yinghai Lu 已提交
2899
static int disable_timer_pin_1 __initdata;
2900
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2901
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2902 2903 2904 2905
{
	disable_timer_pin_1 = 1;
	return 0;
}
2906
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2907 2908 2909

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2910 2911 2912 2913 2914
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2915 2916
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2917
 */
2918
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2919
{
Y
Yinghai Lu 已提交
2920
	struct irq_desc *desc = irq_to_desc(0);
T
Thomas Gleixner 已提交
2921
	struct irq_cfg *cfg = get_irq_desc_chip_data(desc);
2922
	int node = cpu_to_node(0);
2923
	int apic1, pin1, apic2, pin2;
2924
	unsigned long flags;
2925
	int no_pin1 = 0;
2926 2927

	local_irq_save(flags);
2928

L
Linus Torvalds 已提交
2929 2930 2931
	/*
	 * get/set the timer IRQ vector:
	 */
2932
	legacy_pic->mask(0);
2933
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2934 2935

	/*
2936 2937 2938 2939 2940 2941 2942
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2943
	 */
2944
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2945
	legacy_pic->init(1);
2946
#ifdef CONFIG_X86_32
Y
Yinghai Lu 已提交
2947 2948 2949 2950 2951 2952 2953
	{
		unsigned int ver;

		ver = apic_read(APIC_LVR);
		ver = GET_APIC_VERSION(ver);
		timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
	}
2954
#endif
L
Linus Torvalds 已提交
2955

2956 2957 2958 2959
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2960

2961 2962
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2963
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2964

2965 2966 2967 2968 2969 2970 2971 2972
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2973 2974
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
2975 2976 2977 2978 2979 2980 2981 2982
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2983 2984 2985 2986
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2987
		if (no_pin1) {
2988
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2989
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2990 2991 2992 2993 2994 2995 2996 2997 2998 2999
		} else {
			/* for edge trigger, setup_IO_APIC_irq already
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
				unmask_IO_APIC_irq_desc(desc);
3000
		}
L
Linus Torvalds 已提交
3001 3002 3003
		if (timer_irq_works()) {
			if (nmi_watchdog == NMI_IO_APIC) {
				setup_nmi();
3004
				legacy_pic->unmask(0);
L
Linus Torvalds 已提交
3005
			}
3006 3007
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
3008
			goto out;
L
Linus Torvalds 已提交
3009
		}
3010 3011
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
3012
		local_irq_disable();
3013
		clear_IO_APIC_pin(apic1, pin1);
3014
		if (!no_pin1)
3015 3016
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
3017

3018 3019 3020 3021
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
3022 3023 3024
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
3025
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
3026
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
3027
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
3028
		if (timer_irq_works()) {
3029
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
3030
			timer_through_8259 = 1;
L
Linus Torvalds 已提交
3031
			if (nmi_watchdog == NMI_IO_APIC) {
3032
				legacy_pic->mask(0);
L
Linus Torvalds 已提交
3033
				setup_nmi();
3034
				legacy_pic->unmask(0);
L
Linus Torvalds 已提交
3035
			}
3036
			goto out;
L
Linus Torvalds 已提交
3037 3038 3039 3040
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
3041
		local_irq_disable();
3042
		legacy_pic->mask(0);
3043
		clear_IO_APIC_pin(apic2, pin2);
3044
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
3045 3046 3047
	}

	if (nmi_watchdog == NMI_IO_APIC) {
3048 3049
		apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
			    "through the IO-APIC - disabling NMI Watchdog!\n");
3050
		nmi_watchdog = NMI_NONE;
L
Linus Torvalds 已提交
3051
	}
3052
#ifdef CONFIG_X86_32
3053
	timer_ack = 0;
3054
#endif
L
Linus Torvalds 已提交
3055

3056 3057
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
3058

Y
Yinghai Lu 已提交
3059
	lapic_register_intr(0, desc);
3060
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
3061
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
3062 3063

	if (timer_irq_works()) {
3064
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3065
		goto out;
L
Linus Torvalds 已提交
3066
	}
Y
Yinghai Lu 已提交
3067
	local_irq_disable();
3068
	legacy_pic->mask(0);
3069
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
3070
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
3071

3072 3073
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
3074

3075 3076
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
3077
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
3078 3079 3080 3081

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
3082
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3083
		goto out;
L
Linus Torvalds 已提交
3084
	}
Y
Yinghai Lu 已提交
3085
	local_irq_disable();
3086
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
3087
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
3088
		"report.  Then try booting with the 'noapic' option.\n");
3089 3090
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
3091 3092 3093
}

/*
3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
3109
 */
3110
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
3111 3112 3113

void __init setup_IO_APIC(void)
{
3114 3115 3116 3117

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
3118
	io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
3119

3120
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
3121
	/*
3122 3123
         * Set up IO-APIC IRQ routing.
         */
3124 3125
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
3126 3127 3128
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
3129
	if (legacy_pic->nr_legacy_irqs)
3130
		check_timer();
L
Linus Torvalds 已提交
3131 3132 3133
}

/*
3134 3135
 *      Called after all the initialization is done. If we didnt find any
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
3136
 */
3137

L
Linus Torvalds 已提交
3138 3139
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
3140 3141 3142
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3143 3144 3145 3146 3147 3148 3149 3150
}

late_initcall(io_apic_bug_finalize);

struct sysfs_ioapic_data {
	struct sys_device dev;
	struct IO_APIC_route_entry entry[0];
};
3151
static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
3152

3153
static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
3154 3155 3156 3157
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	int i;
3158

L
Linus Torvalds 已提交
3159 3160
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;
3161 3162
	for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
		*entry = ioapic_read_entry(dev->id, i);
L
Linus Torvalds 已提交
3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173

	return 0;
}

static int ioapic_resume(struct sys_device *dev)
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
3174

L
Linus Torvalds 已提交
3175 3176 3177
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;

3178
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3179
	reg_00.raw = io_apic_read(dev->id, 0);
3180 3181
	if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
		reg_00.bits.ID = mp_ioapics[dev->id].apicid;
L
Linus Torvalds 已提交
3182 3183
		io_apic_write(dev->id, 0, reg_00.raw);
	}
3184
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3185
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
3186
		ioapic_write_entry(dev->id, i, entry[i]);
L
Linus Torvalds 已提交
3187 3188 3189 3190 3191

	return 0;
}

static struct sysdev_class ioapic_sysdev_class = {
3192
	.name = "ioapic",
L
Linus Torvalds 已提交
3193 3194 3195 3196 3197 3198
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

static int __init ioapic_init_sysfs(void)
{
3199 3200
	struct sys_device * dev;
	int i, size, error;
L
Linus Torvalds 已提交
3201 3202 3203 3204 3205

	error = sysdev_class_register(&ioapic_sysdev_class);
	if (error)
		return error;

3206
	for (i = 0; i < nr_ioapics; i++ ) {
3207
		size = sizeof(struct sys_device) + nr_ioapic_registers[i]
L
Linus Torvalds 已提交
3208
			* sizeof(struct IO_APIC_route_entry);
3209
		mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
3210 3211 3212 3213 3214
		if (!mp_ioapic_data[i]) {
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
		dev = &mp_ioapic_data[i]->dev;
3215
		dev->id = i;
L
Linus Torvalds 已提交
3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230
		dev->cls = &ioapic_sysdev_class;
		error = sysdev_register(dev);
		if (error) {
			kfree(mp_ioapic_data[i]);
			mp_ioapic_data[i] = NULL;
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
	}

	return 0;
}

device_initcall(ioapic_init_sysfs);

3231
/*
3232
 * Dynamic irq allocate and deallocation
3233
 */
3234
unsigned int create_irq_nr(unsigned int irq_want, int node)
3235
{
3236
	/* Allocate an unused irq */
3237 3238
	unsigned int irq;
	unsigned int new;
3239
	unsigned long flags;
3240 3241
	struct irq_cfg *cfg_new = NULL;
	struct irq_desc *desc_new = NULL;
Y
Yinghai Lu 已提交
3242 3243

	irq = 0;
3244 3245 3246
	if (irq_want < nr_irqs_gsi)
		irq_want = nr_irqs_gsi;

3247
	raw_spin_lock_irqsave(&vector_lock, flags);
3248
	for (new = irq_want; new < nr_irqs; new++) {
3249
		desc_new = irq_to_desc_alloc_node(new, node);
3250 3251
		if (!desc_new) {
			printk(KERN_INFO "can not get irq_desc for %d\n", new);
3252
			continue;
3253
		}
T
Thomas Gleixner 已提交
3254
		cfg_new = get_irq_desc_chip_data(desc_new);
3255 3256

		if (cfg_new->vector != 0)
3257
			continue;
3258

3259
		desc_new = move_irq_desc(desc_new, node);
T
Thomas Gleixner 已提交
3260
		cfg_new = get_irq_desc_chip_data(desc_new);
3261

3262
		if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
3263 3264 3265
			irq = new;
		break;
	}
3266
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3267

3268 3269
	if (irq > 0)
		dynamic_irq_init_keep_chip_data(irq);
3270 3271 3272 3273

	return irq;
}

Y
Yinghai Lu 已提交
3274 3275
int create_irq(void)
{
3276
	int node = cpu_to_node(0);
3277
	unsigned int irq_want;
3278 3279
	int irq;

3280
	irq_want = nr_irqs_gsi;
3281
	irq = create_irq_nr(irq_want, node);
3282 3283 3284 3285 3286

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3287 3288
}

3289 3290 3291 3292
void destroy_irq(unsigned int irq)
{
	unsigned long flags;

3293
	dynamic_irq_cleanup_keep_chip_data(irq);
3294

3295
	free_irte(irq);
3296
	raw_spin_lock_irqsave(&vector_lock, flags);
3297
	__clear_irq_vector(irq, get_irq_chip_data(irq));
3298
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3299 3300
}

3301
/*
S
Simon Arlott 已提交
3302
 * MSI message composition
3303 3304
 */
#ifdef CONFIG_PCI_MSI
3305 3306
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
3307
{
3308 3309
	struct irq_cfg *cfg;
	int err;
3310 3311
	unsigned dest;

J
Jan Beulich 已提交
3312 3313 3314
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3315
	cfg = irq_cfg(irq);
3316
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3317 3318
	if (err)
		return err;
3319

3320
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3321

3322 3323 3324 3325 3326 3327 3328 3329
	if (irq_remapped(irq)) {
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

3330
		prepare_irte(&irte, cfg->vector, dest);
3331

3332
		/* Set source-id of interrupt request */
3333 3334 3335 3336
		if (pdev)
			set_msi_sid(&irte, pdev);
		else
			set_hpet_sid(&irte, hpet_id);
3337

3338 3339 3340 3341 3342 3343 3344 3345
		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
3346
	} else {
3347 3348 3349 3350 3351 3352
		if (x2apic_enabled())
			msg->address_hi = MSI_ADDR_BASE_HI |
					  MSI_ADDR_EXT_DEST_ID(dest);
		else
			msg->address_hi = MSI_ADDR_BASE_HI;

3353 3354
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3355
			((apic->irq_dest_mode == 0) ?
3356 3357
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3358
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3359 3360 3361
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3362

3363 3364 3365
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3366
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3367 3368 3369 3370
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3371
	return err;
3372 3373
}

3374
#ifdef CONFIG_SMP
3375
static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3376
{
Y
Yinghai Lu 已提交
3377
	struct irq_desc *desc = irq_to_desc(irq);
3378
	struct irq_cfg *cfg;
3379 3380 3381
	struct msi_msg msg;
	unsigned int dest;

3382
	if (set_desc_affinity(desc, mask, &dest))
3383
		return -1;
3384

T
Thomas Gleixner 已提交
3385
	cfg = get_irq_desc_chip_data(desc);
3386

3387
	__get_cached_msi_msg(desc->irq_data.msi_desc, &msg);
3388 3389

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3390
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3391 3392 3393
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3394
	__write_msi_msg(desc->irq_data.msi_desc, &msg);
3395 3396

	return 0;
3397
}
3398 3399 3400 3401 3402
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3403
static int
3404
ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3405
{
Y
Yinghai Lu 已提交
3406
	struct irq_desc *desc = irq_to_desc(irq);
T
Thomas Gleixner 已提交
3407
	struct irq_cfg *cfg = get_irq_desc_chip_data(desc);
3408 3409 3410 3411
	unsigned int dest;
	struct irte irte;

	if (get_irte(irq, &irte))
3412
		return -1;
3413

3414
	if (set_desc_affinity(desc, mask, &dest))
3415
		return -1;
3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
3430 3431
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
3432 3433

	return 0;
3434
}
Y
Yinghai Lu 已提交
3435

3436
#endif
3437
#endif /* CONFIG_SMP */
3438

3439 3440 3441 3442 3443 3444
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
	.name		= "PCI-MSI",
3445 3446
	.irq_unmask	= unmask_msi_irq,
	.irq_mask	= mask_msi_irq,
3447
	.ack		= ack_apic_edge,
3448 3449 3450 3451
#ifdef CONFIG_SMP
	.set_affinity	= set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
3452 3453
};

3454 3455
static struct irq_chip msi_ir_chip = {
	.name		= "IR-PCI-MSI",
3456 3457
	.irq_unmask	= unmask_msi_irq,
	.irq_mask	= mask_msi_irq,
3458
#ifdef CONFIG_INTR_REMAP
3459
	.ack		= ir_ack_apic_edge,
3460 3461
#ifdef CONFIG_SMP
	.set_affinity	= ir_set_msi_irq_affinity,
3462
#endif
3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487
#endif
	.retrigger	= ioapic_retrigger_irq,
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3488
		       pci_name(dev));
3489 3490 3491 3492
		return -ENOSPC;
	}
	return index;
}
3493

Y
Yinghai Lu 已提交
3494
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3495 3496 3497 3498
{
	int ret;
	struct msi_msg msg;

3499
	ret = msi_compose_msg(dev, irq, &msg, -1);
3500 3501 3502
	if (ret < 0)
		return ret;

Y
Yinghai Lu 已提交
3503
	set_irq_msi(irq, msidesc);
3504 3505
	write_msi_msg(irq, &msg);

3506 3507 3508 3509 3510 3511 3512 3513 3514
	if (irq_remapped(irq)) {
		struct irq_desc *desc = irq_to_desc(irq);
		/*
		 * irq migration in process context
		 */
		desc->status |= IRQ_MOVE_PCNTXT;
		set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
	} else
		set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
3515

Y
Yinghai Lu 已提交
3516 3517
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3518 3519 3520
	return 0;
}

3521 3522
int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
{
3523 3524
	unsigned int irq;
	int ret, sub_handle;
3525
	struct msi_desc *msidesc;
3526
	unsigned int irq_want;
3527
	struct intel_iommu *iommu = NULL;
3528
	int index = 0;
3529
	int node;
3530

3531 3532 3533 3534
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3535
	node = dev_to_node(&dev->dev);
3536
	irq_want = nr_irqs_gsi;
3537
	sub_handle = 0;
3538
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3539
		irq = create_irq_nr(irq_want, node);
3540 3541
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3542
		irq_want = irq + 1;
3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
3570
		ret = setup_msi_irq(dev, msidesc, irq);
3571 3572 3573 3574 3575
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3576 3577

error:
3578 3579
	destroy_irq(irq);
	return ret;
3580 3581
}

3582 3583
void arch_teardown_msi_irq(unsigned int irq)
{
3584
	destroy_irq(irq);
3585 3586
}

3587
#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
3588
#ifdef CONFIG_SMP
3589
static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3590
{
Y
Yinghai Lu 已提交
3591
	struct irq_desc *desc = irq_to_desc(irq);
3592 3593 3594 3595
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3596
	if (set_desc_affinity(desc, mask, &dest))
3597
		return -1;
3598

T
Thomas Gleixner 已提交
3599
	cfg = get_irq_desc_chip_data(desc);
3600 3601 3602 3603 3604 3605 3606 3607 3608

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	dmar_msi_write(irq, &msg);
3609 3610

	return 0;
3611
}
Y
Yinghai Lu 已提交
3612

3613 3614
#endif /* CONFIG_SMP */

3615
static struct irq_chip dmar_msi_type = {
3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629
	.name = "DMAR_MSI",
	.unmask = dmar_msi_unmask,
	.mask = dmar_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = dmar_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3630

3631
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3632 3633 3634 3635 3636 3637 3638 3639 3640
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
		"edge");
	return 0;
}
#endif

3641 3642 3643
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3644
static int hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3645
{
Y
Yinghai Lu 已提交
3646
	struct irq_desc *desc = irq_to_desc(irq);
3647 3648 3649 3650
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3651
	if (set_desc_affinity(desc, mask, &dest))
3652
		return -1;
3653

T
Thomas Gleixner 已提交
3654
	cfg = get_irq_desc_chip_data(desc);
3655 3656 3657 3658 3659 3660 3661 3662 3663

	hpet_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	hpet_msi_write(irq, &msg);
3664 3665

	return 0;
3666
}
Y
Yinghai Lu 已提交
3667

3668 3669
#endif /* CONFIG_SMP */

3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682
static struct irq_chip ir_hpet_msi_type = {
	.name = "IR-HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
#ifdef CONFIG_INTR_REMAP
	.ack = ir_ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = ir_set_msi_irq_affinity,
#endif
#endif
	.retrigger = ioapic_retrigger_irq,
};

3683
static struct irq_chip hpet_msi_type = {
3684 3685 3686 3687 3688 3689 3690 3691 3692 3693
	.name = "HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = hpet_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

3694
int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
3695 3696 3697
{
	int ret;
	struct msi_msg msg;
3698
	struct irq_desc *desc = irq_to_desc(irq);
3699

3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712
	if (intr_remapping_enabled) {
		struct intel_iommu *iommu = map_hpet_to_ir(id);
		int index;

		if (!iommu)
			return -1;

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
			return -1;
	}

	ret = msi_compose_msg(NULL, irq, &msg, id);
3713 3714 3715 3716
	if (ret < 0)
		return ret;

	hpet_msi_write(irq, &msg);
3717
	desc->status |= IRQ_MOVE_PCNTXT;
3718 3719 3720 3721 3722 3723
	if (irq_remapped(irq))
		set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
					      handle_edge_irq, "edge");
	else
		set_irq_chip_and_handler_name(irq, &hpet_msi_type,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3724

3725 3726 3727 3728
	return 0;
}
#endif

3729
#endif /* CONFIG_PCI_MSI */
3730 3731 3732 3733 3734 3735 3736
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3737
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3738
{
3739 3740
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3741

3742
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3743
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3744

3745
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3746
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3747

3748
	write_ht_irq_msg(irq, &msg);
3749 3750
}

3751
static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
3752
{
Y
Yinghai Lu 已提交
3753
	struct irq_desc *desc = irq_to_desc(irq);
3754
	struct irq_cfg *cfg;
3755 3756
	unsigned int dest;

3757
	if (set_desc_affinity(desc, mask, &dest))
3758
		return -1;
3759

T
Thomas Gleixner 已提交
3760
	cfg = get_irq_desc_chip_data(desc);
3761

3762
	target_ht_irq(irq, dest, cfg->vector);
3763 3764

	return 0;
3765
}
Y
Yinghai Lu 已提交
3766

3767 3768
#endif

3769
static struct irq_chip ht_irq_chip = {
3770 3771 3772
	.name		= "PCI-HT",
	.mask		= mask_ht_irq,
	.unmask		= unmask_ht_irq,
3773
	.ack		= ack_apic_edge,
3774 3775 3776 3777 3778 3779 3780 3781
#ifdef CONFIG_SMP
	.set_affinity	= set_ht_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3782 3783
	struct irq_cfg *cfg;
	int err;
3784

J
Jan Beulich 已提交
3785 3786 3787
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3788
	cfg = irq_cfg(irq);
3789
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3790
	if (!err) {
3791
		struct ht_irq_msg msg;
3792 3793
		unsigned dest;

3794 3795
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3796

3797
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3798

3799 3800
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3801
			HT_IRQ_LOW_DEST_ID(dest) |
3802
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3803
			((apic->irq_dest_mode == 0) ?
3804 3805 3806
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3807
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3808 3809 3810 3811
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3812
		write_ht_irq_msg(irq, &msg);
3813

3814 3815
		set_irq_chip_and_handler_name(irq, &ht_irq_chip,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3816 3817

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3818
	}
3819
	return err;
3820 3821 3822
}
#endif /* CONFIG_HT_IRQ */

3823 3824 3825 3826 3827
int __init io_apic_get_redir_entries (int ioapic)
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3828
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3829
	reg_01.raw = io_apic_read(ioapic, 1);
3830
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3831

3832 3833 3834 3835 3836
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3837 3838
}

3839
void __init probe_nr_irqs_gsi(void)
3840
{
3841
	int nr;
3842

3843
	nr = gsi_top + NR_IRQS_LEGACY;
3844
	if (nr > nr_irqs_gsi)
3845
		nr_irqs_gsi = nr;
3846 3847

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3848 3849
}

Y
Yinghai Lu 已提交
3850 3851 3852 3853 3854
#ifdef CONFIG_SPARSE_IRQ
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3855 3856
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3857

Y
Yinghai Lu 已提交
3858 3859 3860 3861 3862 3863 3864 3865
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3866 3867
		nr_irqs = nr;

3868
	return NR_IRQS_LEGACY;
Y
Yinghai Lu 已提交
3869 3870 3871
}
#endif

3872 3873
static int __io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3874 3875 3876 3877
{
	struct irq_desc *desc;
	struct irq_cfg *cfg;
	int node;
3878 3879
	int ioapic, pin;
	int trigger, polarity;
3880

3881
	ioapic = irq_attr->ioapic;
3882 3883 3884 3885 3886 3887 3888 3889 3890
	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
			ioapic);
		return -EINVAL;
	}

	if (dev)
		node = dev_to_node(dev);
	else
3891
		node = cpu_to_node(0);
3892 3893 3894 3895 3896 3897 3898

	desc = irq_to_desc_alloc_node(irq, node);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc %d\n", irq);
		return 0;
	}

3899 3900 3901 3902
	pin = irq_attr->ioapic_pin;
	trigger = irq_attr->trigger;
	polarity = irq_attr->polarity;

3903 3904 3905
	/*
	 * IRQs < 16 are already in the irq_2_pin[] map
	 */
3906
	if (irq >= legacy_pic->nr_legacy_irqs) {
T
Thomas Gleixner 已提交
3907
		cfg = get_irq_desc_chip_data(desc);
3908 3909 3910 3911 3912
		if (add_pin_to_irq_node_nopanic(cfg, node, ioapic, pin)) {
			printk(KERN_INFO "can not add pin %d for irq %d\n",
				pin, irq);
			return 0;
		}
3913 3914
	}

3915
	setup_IO_APIC_irq(ioapic, pin, irq, desc, trigger, polarity);
3916 3917 3918 3919

	return 0;
}

3920 3921
int io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3922
{
3923
	int ioapic, pin;
3924 3925 3926 3927 3928
	/*
	 * Avoid pin reprogramming.  PRTs typically include entries
	 * with redundant pin->gsi mappings (but unique PCI devices);
	 * we only program the IOAPIC on the first.
	 */
3929 3930
	ioapic = irq_attr->ioapic;
	pin = irq_attr->ioapic_pin;
3931 3932 3933 3934 3935 3936 3937
	if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
		pr_debug("Pin %d-%d already programmed\n",
			 mp_ioapics[ioapic].apicid, pin);
		return 0;
	}
	set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);

3938
	return __io_apic_set_pci_routing(dev, irq, irq_attr);
3939 3940
}

3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951
u8 __init io_apic_unique_id(u8 id)
{
#ifdef CONFIG_X86_32
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
#else
	int i;
	DECLARE_BITMAP(used, 256);
L
Linus Torvalds 已提交
3952

3953 3954 3955 3956 3957 3958 3959 3960 3961 3962
	bitmap_zero(used, 256);
	for (i = 0; i < nr_ioapics; i++) {
		struct mpc_ioapic *ia = &mp_ioapics[i];
		__set_bit(ia->apicid, used);
	}
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
#endif
}
L
Linus Torvalds 已提交
3963

3964
#ifdef CONFIG_X86_32
3965
int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3966 3967 3968 3969 3970 3971 3972 3973
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3974 3975
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3976
	 * supports up to 16 on one shared APIC bus.
3977
	 *
L
Linus Torvalds 已提交
3978 3979 3980 3981 3982
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3983
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3984

3985
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3986
	reg_00.raw = io_apic_read(ioapic, 0);
3987
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3988 3989 3990 3991 3992 3993 3994 3995

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3996
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3997 3998
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3999
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
4000 4001

		for (i = 0; i < get_physical_broadcast(); i++) {
4002
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
4003 4004 4005 4006 4007 4008 4009 4010 4011 4012
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
4013
	}
L
Linus Torvalds 已提交
4014

4015
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
4016 4017 4018 4019 4020
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

4021
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4022 4023
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
4024
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4025 4026

		/* Sanity check */
4027 4028 4029 4030
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
4031 4032 4033 4034 4035 4036 4037
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
4038
#endif
L
Linus Torvalds 已提交
4039

4040
int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
4041 4042 4043 4044
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

4045
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4046
	reg_01.raw = io_apic_read(ioapic, 1);
4047
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4048 4049 4050 4051

	return reg_01.bits.version;
}

4052
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
4053
{
4054
	int ioapic, pin, idx;
4055 4056 4057 4058

	if (skip_ioapic_setup)
		return -1;

4059 4060
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
4061 4062
		return -1;

4063 4064 4065 4066 4067 4068
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
4069 4070
		return -1;

4071 4072
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
4073 4074 4075
	return 0;
}

4076 4077 4078
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
4079
 * so mask in all cases should simply be apic->target_cpus()
4080 4081 4082 4083
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
4084
	int pin, ioapic, irq, irq_entry;
4085
	struct irq_desc *desc;
4086
	const struct cpumask *mask;
4087 4088 4089 4090

	if (skip_ioapic_setup == 1)
		return;

E
Eric W. Biederman 已提交
4091
	for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
4092 4093 4094 4095 4096
	for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
4097

E
Eric W. Biederman 已提交
4098 4099 4100
		if ((ioapic > 0) && (irq > 16))
			continue;

4101
		desc = irq_to_desc(irq);
4102

4103 4104 4105 4106 4107 4108 4109 4110
		/*
		 * Honour affinities which have been set in early boot
		 */
		if (desc->status &
		    (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
			mask = desc->affinity;
		else
			mask = apic->target_cpus();
4111

4112 4113 4114 4115
		if (intr_remapping_enabled)
			set_ir_ioapic_affinity_irq_desc(desc, mask);
		else
			set_ioapic_affinity_irq_desc(desc, mask);
4116
	}
4117

4118 4119 4120
}
#endif

4121 4122 4123 4124
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

4125
static struct resource * __init ioapic_setup_resources(int nr_ioapics)
4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

4141
	mem += sizeof(struct resource) * nr_ioapics;
4142

4143 4144 4145
	for (i = 0; i < nr_ioapics; i++) {
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
4146
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
4147
		mem += IOAPIC_RESOURCE_NAME_SIZE;
4148 4149 4150 4151 4152 4153 4154
	}

	ioapic_resources = res;

	return res;
}

4155 4156 4157
void __init ioapic_init_mappings(void)
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
4158
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
4159
	int i;
4160

4161
	ioapic_res = ioapic_setup_resources(nr_ioapics);
4162 4163
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
4164
			ioapic_phys = mp_ioapics[i].apicaddr;
4165
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
4166 4167 4168 4169 4170 4171 4172 4173 4174
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
4175
#endif
4176
		} else {
4177
#ifdef CONFIG_X86_32
4178
fake_ioapic_page:
4179
#endif
4180
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
4181 4182 4183
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
4184 4185 4186
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
4187
		idx++;
4188

4189
		ioapic_res->start = ioapic_phys;
4190
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
4191
		ioapic_res++;
4192 4193 4194
	}
}

4195
void __init ioapic_insert_resources(void)
4196 4197 4198 4199 4200
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
4201
		if (nr_ioapics > 0)
4202 4203
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
4204
		return;
4205 4206 4207 4208 4209 4210 4211
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}
}
4212

4213
int mp_find_ioapic(u32 gsi)
4214 4215 4216 4217 4218 4219 4220 4221 4222
{
	int i = 0;

	/* Find the IOAPIC that manages this GSI. */
	for (i = 0; i < nr_ioapics; i++) {
		if ((gsi >= mp_gsi_routing[i].gsi_base)
		    && (gsi <= mp_gsi_routing[i].gsi_end))
			return i;
	}
4223

4224 4225 4226 4227
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

4228
int mp_find_ioapic_pin(int ioapic, u32 gsi)
4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249
{
	if (WARN_ON(ioapic == -1))
		return -1;
	if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
		return -1;

	return gsi - mp_gsi_routing[ioapic].gsi_base;
}

static int bad_ioapic(unsigned long address)
{
	if (nr_ioapics >= MAX_IO_APICS) {
		printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
		       "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
		return 1;
	}
	if (!address) {
		printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
		       " found in table, skipping!\n");
		return 1;
	}
4250 4251 4252
	return 0;
}

4253 4254 4255
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;
4256
	int entries;
4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

	mp_ioapics[idx].type = MP_IOAPIC;
	mp_ioapics[idx].flags = MPC_APIC_USABLE;
	mp_ioapics[idx].apicaddr = address;

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
	mp_ioapics[idx].apicid = io_apic_unique_id(id);
	mp_ioapics[idx].apicver = io_apic_get_version(idx);

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
4275
	entries = io_apic_get_redir_entries(idx);
4276
	mp_gsi_routing[idx].gsi_base = gsi_base;
4277 4278 4279 4280 4281 4282
	mp_gsi_routing[idx].gsi_end = gsi_base + entries - 1;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
	nr_ioapic_registers[idx] = entries;
4283

4284 4285
	if (mp_gsi_routing[idx].gsi_end >= gsi_top)
		gsi_top = mp_gsi_routing[idx].gsi_end + 1;
4286 4287 4288 4289 4290 4291 4292 4293

	printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
	       "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
	       mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
	       mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);

	nr_ioapics++;
}
4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314

/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
	struct irq_cfg *cfg;
	struct irq_desc *desc;

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
	phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
#endif
	desc = irq_to_desc_alloc_node(0, 0);

	setup_local_APIC();

	cfg = irq_cfg(0);
	add_pin_to_irq_node(cfg, 0, 0, 0);
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");

	setup_IO_APIC_irq(0, 0, 0, desc, 0, 0);
}