intel_ringbuffer.c 40.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

#include "drmP.h"
#include "drm.h"
#include "i915_drv.h"
33
#include "i915_drm.h"
34
#include "i915_trace.h"
35
#include "intel_drv.h"
36

37 38 39 40 41 42 43 44 45 46
/*
 * 965+ support PIPE_CONTROL commands, which provide finer grained control
 * over cache flushing.
 */
struct pipe_control {
	struct drm_i915_gem_object *obj;
	volatile u32 *cpu_page;
	u32 gtt_offset;
};

47 48 49 50 51 52 53 54
static inline int ring_space(struct intel_ring_buffer *ring)
{
	int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
	if (space < 0)
		space += ring->size;
	return space;
}

55
static int
56 57 58 59 60 61 62 63
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
64
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
85
{
86
	struct drm_device *dev = ring->dev;
87
	u32 cmd;
88
	int ret;
89

90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
119
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
120 121 122
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
123

124 125 126
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
127

128 129 130
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
131

132 133 134
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
135 136

	return 0;
137 138
}

139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	int ret;

	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
224
	flags |= PIPE_CONTROL_TLB_INVALIDATE;
225 226 227 228 229 230
	flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
	flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
	flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
	flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
	flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
231 232 233 234 235 236
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed (but only if the caller actually wants that).
	 */
	if (flush_domains)
		flags |= PIPE_CONTROL_CS_STALL;
237

238
	ret = intel_ring_begin(ring, 4);
239 240 241
	if (ret)
		return ret;

242
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
243
	intel_ring_emit(ring, flags);
244 245
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
246 247 248 249 250
	intel_ring_advance(ring);

	return 0;
}

251 252 253 254 255 256 257 258 259 260 261 262 263 264
static int
gen6_render_ring_flush__wa(struct intel_ring_buffer *ring,
			   u32 invalidate_domains, u32 flush_domains)
{
	int ret;

	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

	return gen6_render_ring_flush(ring, invalidate_domains, flush_domains);
}

265
static void ring_write_tail(struct intel_ring_buffer *ring,
266
			    u32 value)
267
{
268
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
269
	I915_WRITE_TAIL(ring, value);
270 271
}

272
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
273
{
274 275
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
276
			RING_ACTHD(ring->mmio_base) : ACTHD;
277 278 279 280

	return I915_READ(acthd_reg);
}

281
static int init_ring_common(struct intel_ring_buffer *ring)
282
{
283 284
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
285
	struct drm_i915_gem_object *obj = ring->obj;
286
	int ret = 0;
287 288
	u32 head;

289 290 291
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_get(dev_priv);

292
	/* Stop the ring if it's running. */
293
	I915_WRITE_CTL(ring, 0);
294
	I915_WRITE_HEAD(ring, 0);
295
	ring->write_tail(ring, 0);
296 297

	/* Initialize the ring. */
298
	I915_WRITE_START(ring, obj->gtt_offset);
299
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
300 301 302

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
303 304 305 306 307 308 309
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
310

311
		I915_WRITE_HEAD(ring, 0);
312

313 314 315 316 317 318 319 320 321
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
322 323
	}

324
	I915_WRITE_CTL(ring,
325
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
326
			| RING_VALID);
327 328

	/* If the head is still not zero, the ring is dead */
329 330 331
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
		     I915_READ_START(ring) == obj->gtt_offset &&
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
332 333 334 335 336 337 338
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
339 340
		ret = -EIO;
		goto out;
341 342
	}

343 344
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
345
	else {
346
		ring->head = I915_READ_HEAD(ring);
347
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
348
		ring->space = ring_space(ring);
349
		ring->last_retired_head = -1;
350
	}
351

352 353 354 355 356
out:
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_put(dev_priv);

	return ret;
357 358
}

359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc;
	struct drm_i915_gem_object *obj;
	int ret;

	if (ring->private)
		return 0;

	pc = kmalloc(sizeof(*pc), GFP_KERNEL);
	if (!pc)
		return -ENOMEM;

	obj = i915_gem_alloc_object(ring->dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
379 380

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421

	ret = i915_gem_object_pin(obj, 4096, true);
	if (ret)
		goto err_unref;

	pc->gtt_offset = obj->gtt_offset;
	pc->cpu_page =  kmap(obj->pages[0]);
	if (pc->cpu_page == NULL)
		goto err_unpin;

	pc->obj = obj;
	ring->private = pc;
	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
err:
	kfree(pc);
	return ret;
}

static void
cleanup_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	struct drm_i915_gem_object *obj;

	if (!ring->private)
		return;

	obj = pc->obj;
	kunmap(obj->pages[0]);
	i915_gem_object_unpin(obj);
	drm_gem_object_unreference(&obj->base);

	kfree(pc);
	ring->private = NULL;
}

422
static int init_render_ring(struct intel_ring_buffer *ring)
423
{
424
	struct drm_device *dev = ring->dev;
425
	struct drm_i915_private *dev_priv = dev->dev_private;
426
	int ret = init_ring_common(ring);
427

428
	if (INTEL_INFO(dev)->gen > 3) {
429
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
430 431
		if (IS_GEN7(dev))
			I915_WRITE(GFX_MODE_GEN7,
432 433
				   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
				   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
434
	}
435

436
	if (INTEL_INFO(dev)->gen >= 5) {
437 438 439 440 441
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

442
	if (IS_GEN6(dev)) {
443 444 445 446 447 448
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
449
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
450 451 452 453 454 455 456

		/* This is not explicitly set for GEN6, so read the register.
		 * see intel_ring_mi_set_context() for why we care.
		 * TODO: consider explicitly setting the bit for GEN5
		 */
		ring->itlb_before_ctx_switch =
			!!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
457 458
	}

459 460
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
461

462
	if (HAS_L3_GPU_CACHE(dev))
463 464
		I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);

465 466 467
	return ret;
}

468 469 470 471 472 473 474 475
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
	if (!ring->private)
		return;

	cleanup_pipe_control(ring);
}

476
static void
477 478 479
update_mboxes(struct intel_ring_buffer *ring,
	    u32 seqno,
	    u32 mmio_offset)
480
{
481 482 483 484
	intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
			      MI_SEMAPHORE_GLOBAL_GTT |
			      MI_SEMAPHORE_REGISTER |
			      MI_SEMAPHORE_UPDATE);
485
	intel_ring_emit(ring, seqno);
486
	intel_ring_emit(ring, mmio_offset);
487 488
}

489 490 491 492 493 494 495 496 497
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
498 499
static int
gen6_add_request(struct intel_ring_buffer *ring,
500
		 u32 *seqno)
501
{
502 503
	u32 mbox1_reg;
	u32 mbox2_reg;
504 505 506 507 508 509
	int ret;

	ret = intel_ring_begin(ring, 10);
	if (ret)
		return ret;

510 511
	mbox1_reg = ring->signal_mbox[0];
	mbox2_reg = ring->signal_mbox[1];
512

513
	*seqno = i915_gem_next_request_seqno(ring);
514 515 516

	update_mboxes(ring, *seqno, mbox1_reg);
	update_mboxes(ring, *seqno, mbox2_reg);
517 518
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
519
	intel_ring_emit(ring, *seqno);
520 521 522 523 524 525
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);

	return 0;
}

526 527 528 529 530 531 532 533
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
534 535 536
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
537 538
{
	int ret;
539 540 541
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
542

543 544 545 546 547 548
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

549 550 551
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

552
	ret = intel_ring_begin(waiter, 4);
553 554 555
	if (ret)
		return ret;

556 557
	intel_ring_emit(waiter,
			dw1 | signaller->semaphore_register[waiter->id]);
558 559 560 561
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter, 0);
	intel_ring_emit(waiter, MI_NOOP);
	intel_ring_advance(waiter);
562 563 564 565

	return 0;
}

566 567
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
568 569
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
570 571 572 573 574 575 576 577 578
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
pc_render_add_request(struct intel_ring_buffer *ring,
		      u32 *result)
{
579
	u32 seqno = i915_gem_next_request_seqno(ring);
580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

596
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
597 598
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
599 600 601 602 603 604 605 606 607 608 609 610 611 612
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
613

614
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
615 616
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
617 618 619 620 621 622 623 624 625 626
			PIPE_CONTROL_NOTIFY);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	*result = seqno;
	return 0;
}

627 628 629 630 631 632 633 634
static u32
gen6_ring_get_seqno(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;

	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
635
	if (IS_GEN6(dev) || IS_GEN7(dev))
636 637 638 639
		intel_ring_get_active_head(ring);
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

640
static u32
641
ring_get_seqno(struct intel_ring_buffer *ring)
642
{
643 644 645
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

646 647 648 649 650 651 652
static u32
pc_render_get_seqno(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	return pc->cpu_page[0];
}

653 654 655 656 657
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
658
	unsigned long flags;
659 660 661 662

	if (!dev->irq_enabled)
		return false;

663
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
664 665 666 667 668
	if (ring->irq_refcount++ == 0) {
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
669
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
670 671 672 673 674 675 676 677 678

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
679
	unsigned long flags;
680

681
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
682 683 684 685 686
	if (--ring->irq_refcount == 0) {
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
687
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
688 689
}

690
static bool
691
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
692
{
693
	struct drm_device *dev = ring->dev;
694
	drm_i915_private_t *dev_priv = dev->dev_private;
695
	unsigned long flags;
696

697 698 699
	if (!dev->irq_enabled)
		return false;

700
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
701 702 703 704 705
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
706
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
707 708

	return true;
709 710
}

711
static void
712
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
713
{
714
	struct drm_device *dev = ring->dev;
715
	drm_i915_private_t *dev_priv = dev->dev_private;
716
	unsigned long flags;
717

718
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
719 720 721 722 723
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
724
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
725 726
}

C
Chris Wilson 已提交
727 728 729 730 731
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
732
	unsigned long flags;
C
Chris Wilson 已提交
733 734 735 736

	if (!dev->irq_enabled)
		return false;

737
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
738 739 740 741 742
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
743
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
744 745 746 747 748 749 750 751 752

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
753
	unsigned long flags;
C
Chris Wilson 已提交
754

755
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
756 757 758 759 760
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
761
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
762 763
}

764
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
765
{
766
	struct drm_device *dev = ring->dev;
767
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
768 769 770 771 772 773 774
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
775
		case RCS:
776 777
			mmio = RENDER_HWS_PGA_GEN7;
			break;
778
		case BCS:
779 780
			mmio = BLT_HWS_PGA_GEN7;
			break;
781
		case VCS:
782 783 784 785 786 787 788 789 790
			mmio = BSD_HWS_PGA_GEN7;
			break;
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

791 792
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
793 794
}

795
static int
796 797 798
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
799
{
800 801 802 803 804 805 806 807 808 809
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
810 811
}

812
static int
813
i9xx_add_request(struct intel_ring_buffer *ring,
814
		 u32 *result)
815 816
{
	u32 seqno;
817 818 819 820 821
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
822

823
	seqno = i915_gem_next_request_seqno(ring);
824

825 826 827 828 829
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);
830

831 832
	*result = seqno;
	return 0;
833 834
}

835
static bool
836
gen6_ring_get_irq(struct intel_ring_buffer *ring)
837 838
{
	struct drm_device *dev = ring->dev;
839
	drm_i915_private_t *dev_priv = dev->dev_private;
840
	unsigned long flags;
841 842 843 844

	if (!dev->irq_enabled)
	       return false;

845 846 847
	/* It looks like we need to prevent the gt from suspending while waiting
	 * for an notifiy irq, otherwise irqs seem to get lost on at least the
	 * blt/bsd rings on ivb. */
848
	gen6_gt_force_wake_get(dev_priv);
849

850
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
851
	if (ring->irq_refcount++ == 0) {
852
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
853 854 855 856
			I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
						GEN6_RENDER_L3_PARITY_ERROR));
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
857 858 859
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
860
	}
861
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
862 863 864 865 866

	return true;
}

static void
867
gen6_ring_put_irq(struct intel_ring_buffer *ring)
868 869
{
	struct drm_device *dev = ring->dev;
870
	drm_i915_private_t *dev_priv = dev->dev_private;
871
	unsigned long flags;
872

873
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
874
	if (--ring->irq_refcount == 0) {
875
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
876 877 878
			I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
		else
			I915_WRITE_IMR(ring, ~0);
879 880 881
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
882
	}
883
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
884

885
	gen6_gt_force_wake_put(dev_priv);
886 887 888
}

static int
889
i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
890
{
891
	int ret;
892

893 894 895 896
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

897
	intel_ring_emit(ring,
898 899
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
900
			MI_BATCH_NON_SECURE_I965);
901
	intel_ring_emit(ring, offset);
902 903
	intel_ring_advance(ring);

904 905 906
	return 0;
}

907
static int
908
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
909
				u32 offset, u32 len)
910
{
911
	int ret;
912

913 914 915
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
916

917 918 919 920 921
	intel_ring_emit(ring, MI_BATCH_BUFFER);
	intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);
922

923 924 925 926 927 928 929 930 931 932 933 934 935
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
				u32 offset, u32 len)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

936
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
937
	intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
938
	intel_ring_advance(ring);
939 940 941 942

	return 0;
}

943
static void cleanup_status_page(struct intel_ring_buffer *ring)
944
{
945
	struct drm_i915_gem_object *obj;
946

947 948
	obj = ring->status_page.obj;
	if (obj == NULL)
949 950
		return;

951
	kunmap(obj->pages[0]);
952
	i915_gem_object_unpin(obj);
953
	drm_gem_object_unreference(&obj->base);
954
	ring->status_page.obj = NULL;
955 956
}

957
static int init_status_page(struct intel_ring_buffer *ring)
958
{
959
	struct drm_device *dev = ring->dev;
960
	struct drm_i915_gem_object *obj;
961 962 963 964 965 966 967 968
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
969 970

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
971

972
	ret = i915_gem_object_pin(obj, 4096, true);
973 974 975 976
	if (ret != 0) {
		goto err_unref;
	}

977 978
	ring->status_page.gfx_addr = obj->gtt_offset;
	ring->status_page.page_addr = kmap(obj->pages[0]);
979
	if (ring->status_page.page_addr == NULL) {
980
		ret = -ENOMEM;
981 982
		goto err_unpin;
	}
983 984
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
985

986
	intel_ring_setup_status_page(ring);
987 988
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
989 990 991 992 993 994

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
995
	drm_gem_object_unreference(&obj->base);
996
err:
997
	return ret;
998 999
}

1000 1001
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1002
{
1003
	struct drm_i915_gem_object *obj;
1004
	struct drm_i915_private *dev_priv = dev->dev_private;
1005 1006
	int ret;

1007
	ring->dev = dev;
1008 1009
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1010
	ring->size = 32 * PAGE_SIZE;
1011

1012
	init_waitqueue_head(&ring->irq_queue);
1013

1014
	if (I915_NEED_GFX_HWS(dev)) {
1015
		ret = init_status_page(ring);
1016 1017 1018
		if (ret)
			return ret;
	}
1019

1020
	obj = i915_gem_alloc_object(dev, ring->size);
1021 1022
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1023
		ret = -ENOMEM;
1024
		goto err_hws;
1025 1026
	}

1027
	ring->obj = obj;
1028

1029
	ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
1030 1031
	if (ret)
		goto err_unref;
1032

1033 1034 1035 1036
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1037 1038 1039
	ring->virtual_start =
		ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
			   ring->size);
1040
	if (ring->virtual_start == NULL) {
1041
		DRM_ERROR("Failed to map ringbuffer.\n");
1042
		ret = -EINVAL;
1043
		goto err_unpin;
1044 1045
	}

1046
	ret = ring->init(ring);
1047 1048
	if (ret)
		goto err_unmap;
1049

1050 1051 1052 1053 1054
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1055
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1056 1057
		ring->effective_size -= 128;

1058
	return 0;
1059 1060

err_unmap:
1061
	iounmap(ring->virtual_start);
1062 1063 1064
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1065 1066
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1067
err_hws:
1068
	cleanup_status_page(ring);
1069
	return ret;
1070 1071
}

1072
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1073
{
1074 1075 1076
	struct drm_i915_private *dev_priv;
	int ret;

1077
	if (ring->obj == NULL)
1078 1079
		return;

1080 1081
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1082
	ret = intel_wait_ring_idle(ring);
1083 1084 1085 1086
	if (ret)
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1087 1088
	I915_WRITE_CTL(ring, 0);

1089
	iounmap(ring->virtual_start);
1090

1091 1092 1093
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1094

Z
Zou Nan hai 已提交
1095 1096 1097
	if (ring->cleanup)
		ring->cleanup(ring);

1098
	cleanup_status_page(ring);
1099 1100
}

1101
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1102
{
1103
	uint32_t __iomem *virt;
1104
	int rem = ring->size - ring->tail;
1105

1106
	if (ring->space < rem) {
1107
		int ret = intel_wait_ring_buffer(ring, rem);
1108 1109 1110 1111
		if (ret)
			return ret;
	}

1112 1113 1114 1115
	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);
1116

1117
	ring->tail = 0;
1118
	ring->space = ring_space(ring);
1119 1120 1121 1122

	return 0;
}

1123 1124 1125 1126
static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

1127
	ret = i915_wait_seqno(ring, seqno);
1128 1129
	if (!ret)
		i915_gem_retire_requests_ring(ring);
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190

	return ret;
}

static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
	u32 seqno = 0;
	int ret;

	i915_gem_retire_requests_ring(ring);

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

		space = request->tail - (ring->tail + 8);
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

	ret = intel_ring_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	if (WARN_ON(ring->last_retired_head == -1))
		return -ENOSPC;

	ring->head = ring->last_retired_head;
	ring->last_retired_head = -1;
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1191
int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
1192
{
1193
	struct drm_device *dev = ring->dev;
1194
	struct drm_i915_private *dev_priv = dev->dev_private;
1195
	unsigned long end;
1196
	int ret;
1197

1198 1199 1200 1201
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

C
Chris Wilson 已提交
1202
	trace_i915_ring_wait_begin(ring);
1203 1204 1205 1206 1207 1208
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1209

1210
	do {
1211 1212
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1213
		if (ring->space >= n) {
C
Chris Wilson 已提交
1214
			trace_i915_ring_wait_end(ring);
1215 1216 1217 1218 1219 1220 1221 1222
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1223

1224
		msleep(1);
1225 1226 1227 1228

		ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
		if (ret)
			return ret;
1229
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1230
	trace_i915_ring_wait_end(ring);
1231 1232
	return -EBUSY;
}
1233

1234 1235
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1236
{
1237
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1238
	int n = 4*num_dwords;
1239
	int ret;
1240

1241 1242 1243
	ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
	if (ret)
		return ret;
1244

1245
	if (unlikely(ring->tail + n > ring->effective_size)) {
1246 1247 1248 1249
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}
1250

1251 1252 1253 1254 1255
	if (unlikely(ring->space < n)) {
		ret = intel_wait_ring_buffer(ring, n);
		if (unlikely(ret))
			return ret;
	}
1256 1257

	ring->space -= n;
1258
	return 0;
1259
}
1260

1261
void intel_ring_advance(struct intel_ring_buffer *ring)
1262
{
1263 1264
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

1265
	ring->tail &= ring->size - 1;
1266 1267
	if (dev_priv->stop_rings & intel_ring_flag(ring))
		return;
1268
	ring->write_tail(ring, ring->tail);
1269
}
1270

1271

1272
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1273
				     u32 value)
1274
{
1275
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1276 1277

       /* Every tail move must follow the sequence below */
1278 1279 1280 1281

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1282
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1283 1284 1285 1286
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1287

1288
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1289
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1290 1291 1292
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1293

1294
	/* Now that the ring is fully powered up, update the tail */
1295
	I915_WRITE_TAIL(ring, value);
1296 1297 1298 1299 1300
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1301
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1302
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1303 1304
}

1305
static int gen6_ring_flush(struct intel_ring_buffer *ring,
1306
			   u32 invalidate, u32 flush)
1307
{
1308
	uint32_t cmd;
1309 1310 1311 1312 1313 1314
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1315 1316 1317 1318
	cmd = MI_FLUSH_DW;
	if (invalidate & I915_GEM_GPU_DOMAINS)
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
	intel_ring_emit(ring, cmd);
1319 1320
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
1321
	intel_ring_emit(ring, MI_NOOP);
1322 1323
	intel_ring_advance(ring);
	return 0;
1324 1325 1326
}

static int
1327
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1328
			      u32 offset, u32 len)
1329
{
1330
	int ret;
1331

1332 1333 1334
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1335

1336 1337 1338 1339
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1340

1341
	return 0;
1342 1343
}

1344 1345
/* Blitter support (SandyBridge+) */

1346
static int blt_ring_flush(struct intel_ring_buffer *ring,
1347
			  u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1348
{
1349
	uint32_t cmd;
1350 1351
	int ret;

1352
	ret = intel_ring_begin(ring, 4);
1353 1354 1355
	if (ret)
		return ret;

1356 1357 1358 1359
	cmd = MI_FLUSH_DW;
	if (invalidate & I915_GEM_DOMAIN_RENDER)
		cmd |= MI_INVALIDATE_TLB;
	intel_ring_emit(ring, cmd);
1360 1361
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
1362
	intel_ring_emit(ring, MI_NOOP);
1363 1364
	intel_ring_advance(ring);
	return 0;
Z
Zou Nan hai 已提交
1365 1366
}

1367 1368 1369
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1370
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1371

1372 1373 1374 1375
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1376 1377
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1378
		ring->flush = gen6_render_ring_flush;
1379 1380
		if (INTEL_INFO(dev)->gen == 6)
			ring->flush = gen6_render_ring_flush__wa;
1381 1382
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
D
Daniel Vetter 已提交
1383
		ring->irq_enable_mask = GT_USER_INTERRUPT;
1384
		ring->get_seqno = gen6_ring_get_seqno;
1385
		ring->sync_to = gen6_ring_sync;
1386 1387 1388 1389 1390
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
		ring->signal_mbox[0] = GEN6_VRSYNC;
		ring->signal_mbox[1] = GEN6_BRSYNC;
1391 1392
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1393
		ring->flush = gen4_render_ring_flush;
1394
		ring->get_seqno = pc_render_get_seqno;
1395 1396
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1397
		ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
1398
	} else {
1399
		ring->add_request = i9xx_add_request;
1400 1401 1402 1403
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1404
		ring->get_seqno = ring_get_seqno;
C
Chris Wilson 已提交
1405 1406 1407 1408 1409 1410 1411
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1412
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1413
	}
1414
	ring->write_tail = ring_write_tail;
1415 1416 1417 1418 1419 1420 1421 1422
	if (INTEL_INFO(dev)->gen >= 6)
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1423 1424 1425
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1426 1427

	if (!I915_NEED_GFX_HWS(dev)) {
1428 1429
		ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
		memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1430 1431
	}

1432
	return intel_init_ring_buffer(dev, ring);
1433 1434
}

1435 1436 1437 1438 1439
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];

1440 1441 1442 1443
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1444
	if (INTEL_INFO(dev)->gen >= 6) {
1445 1446
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1447
	}
1448 1449 1450 1451 1452

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
1453 1454 1455 1456
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
1457
	ring->get_seqno = ring_get_seqno;
C
Chris Wilson 已提交
1458 1459 1460 1461 1462 1463 1464
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
1465
	ring->irq_enable_mask = I915_USER_INTERRUPT;
1466
	ring->write_tail = ring_write_tail;
1467 1468 1469 1470 1471 1472
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1473 1474
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
1475

1476 1477 1478
	if (!I915_NEED_GFX_HWS(dev))
		ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;

1479 1480 1481 1482 1483 1484 1485 1486 1487
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
	if (IS_I830(ring->dev))
		ring->effective_size -= 128;

1488 1489
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
1490 1491 1492 1493 1494 1495 1496 1497
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

	return 0;
}

1498 1499 1500
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1501
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1502

1503 1504 1505
	ring->name = "bsd ring";
	ring->id = VCS;

1506
	ring->write_tail = ring_write_tail;
1507 1508
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
		ring->mmio_base = GEN6_BSD_RING_BASE;
1509 1510 1511
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
1512 1513 1514 1515 1516 1517 1518
		ring->flush = gen6_ring_flush;
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1519
		ring->sync_to = gen6_ring_sync;
1520 1521 1522 1523 1524 1525 1526 1527
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
		ring->signal_mbox[0] = GEN6_RVSYNC;
		ring->signal_mbox[1] = GEN6_BVSYNC;
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
1528
		ring->add_request = i9xx_add_request;
1529
		ring->get_seqno = ring_get_seqno;
1530
		if (IS_GEN5(dev)) {
1531
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
1532 1533 1534
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
1535
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
1536 1537 1538
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1539
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1540 1541 1542
	}
	ring->init = init_ring_common;

1543

1544
	return intel_init_ring_buffer(dev, ring);
1545
}
1546 1547 1548 1549

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1550
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1551

1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = blt_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
	ring->irq_get = gen6_ring_get_irq;
	ring->irq_put = gen6_ring_put_irq;
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1564
	ring->sync_to = gen6_ring_sync;
1565 1566 1567 1568 1569 1570
	ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[0] = GEN6_RBSYNC;
	ring->signal_mbox[1] = GEN6_VBSYNC;
	ring->init = init_ring_common;
1571

1572
	return intel_init_ring_buffer(dev, ring);
1573
}
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611

int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}