i915_drv.h 39.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35
#include <linux/pm_qos.h>
36

J
Jani Nikula 已提交
37
#include <drm/drm_connector.h>
38
#include <drm/ttm/ttm_device.h>
39

40
#include "display/intel_cdclk.h"
41
#include "display/intel_display.h"
42
#include "display/intel_display_core.h"
43
#include "display/intel_display_power.h"
44
#include "display/intel_dsb.h"
45
#include "display/intel_fbc.h"
46
#include "display/intel_frontbuffer.h"
47
#include "display/intel_global_state.h"
48 49
#include "display/intel_opregion.h"

50
#include "gem/i915_gem_context_types.h"
51
#include "gem/i915_gem_lmem.h"
52
#include "gem/i915_gem_shrinker.h"
53 54
#include "gem/i915_gem_stolen.h"

55
#include "gt/intel_engine.h"
56
#include "gt/intel_gt_types.h"
57
#include "gt/intel_region_lmem.h"
58
#include "gt/intel_workarounds.h"
59
#include "gt/uc/intel_uc.h"
60

61
#include "i915_drm_client.h"
62 63 64 65 66 67
#include "i915_gem.h"
#include "i915_gpu_error.h"
#include "i915_params.h"
#include "i915_perf_types.h"
#include "i915_scheduler.h"
#include "i915_utils.h"
68
#include "intel_device_info.h"
69
#include "intel_memory_region.h"
70
#include "intel_pch.h"
71
#include "intel_runtime_pm.h"
72
#include "intel_step.h"
73
#include "intel_uncore.h"
74
#include "intel_wopcm.h"
75

76
struct drm_i915_clock_gating_funcs;
77
struct drm_i915_gem_object;
78 79 80 81 82 83 84 85 86 87
struct drm_i915_private;
struct intel_cdclk_config;
struct intel_cdclk_state;
struct intel_cdclk_vals;
struct intel_connector;
struct intel_dp;
struct intel_encoder;
struct intel_limit;
struct intel_overlay_error_state;
struct vlv_s0ix_state;
88

89 90
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
91

92 93 94 95 96 97
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
98

99
struct sdvo_device_mapping {
C
Chris Wilson 已提交
100
	u8 initialized;
101 102 103
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
104
	u8 i2c_pin;
105
	u8 ddc_pin;
106 107
};

108 109
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

110
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
111
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
112
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
113
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
114
#define QUIRK_INCREASE_T12_DELAY (1<<6)
115
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
116
#define QUIRK_NO_PPS_BACKLIGHT_POWER_HOOK (1<<8)
117

118
struct i915_suspend_saved_registers {
119
	u32 saveDSPARB;
J
Jesse Barnes 已提交
120 121
	u32 saveSWF0[16];
	u32 saveSWF1[16];
122
	u32 saveSWF3[3];
123
	u16 saveGCDGMBUS;
124
};
125

126
#define MAX_L3_SLICES 2
127
struct intel_l3_parity {
128
	u32 *remap_info[MAX_L3_SLICES];
129
	struct work_struct error_work;
130
	int which_slice;
131 132
};

133
struct i915_gem_mm {
134 135 136 137 138 139 140
	/*
	 * Shortcut for the stolen region. This points to either
	 * INTEL_REGION_STOLEN_SMEM for integrated platforms, or
	 * INTEL_REGION_STOLEN_LMEM for discrete, or NULL if the device doesn't
	 * support stolen.
	 */
	struct intel_memory_region *stolen_region;
141 142
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
143 144 145 146
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

147 148 149
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

150
	/**
151
	 * List of objects which are purgeable.
152
	 */
153 154
	struct list_head purge_list;

155
	/**
156
	 * List of objects which have allocated pages and are shrinkable.
157
	 */
158
	struct list_head shrink_list;
159

160 161 162 163
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
164
	struct delayed_work free_work;
165 166 167 168 169
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
170

M
Matthew Auld 已提交
171 172 173 174 175
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

176 177
	struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];

178
	struct notifier_block oom_notifier;
179
	struct notifier_block vmap_notifier;
180
	struct shrinker shrinker;
181

182
#ifdef CONFIG_MMU_NOTIFIER
183
	/**
184 185
	 * notifier_lock for mmu notifiers, memory may not be allocated
	 * while holding this lock.
186
	 */
187
	rwlock_t notifier_lock;
188
#endif
189

190 191 192
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
193 194
};

195 196
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

197 198 199 200 201 202 203 204 205
unsigned long i915_fence_context_timeout(const struct drm_i915_private *i915,
					 u64 context);

static inline unsigned long
i915_fence_timeout(const struct drm_i915_private *i915)
{
	return i915_fence_context_timeout(i915, U64_MAX);
}

206 207 208
/* Amount of SAGV/QGV points, BSpec precisely defines this */
#define I915_NUM_QGV_POINTS 8

209 210
#define HAS_HW_SAGV_WM(i915) (DISPLAY_VER(i915) >= 13 && !IS_DGFX(i915))

211 212 213
/* Amount of PSF GV points, BSpec precisely defines this */
#define I915_NUM_PSF_GV_POINTS 3

214
struct intel_vbt_data {
215 216 217
	/* bdb version */
	u16 version;

218 219 220 221
	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
222
	unsigned int int_lvds_support:1;
223 224 225
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
	int lvds_ssc_freq;
226
	enum drm_panel_orientation orientation;
227

228 229 230
	bool override_afc_startup;
	u8 override_afc_startup_val;

231 232
	int crt_ddc_pin;

233
	struct list_head display_devices;
234
	struct list_head bdb_blocks;
235

236
	struct intel_bios_encoder_data *ports[I915_MAX_PORTS]; /* Non-NULL if port present. */
237
	struct sdvo_device_mapping sdvo_mappings[2];
238 239
};

240
struct i915_frontbuffer_tracking {
241
	spinlock_t lock;
242 243 244 245 246 247 248 249 250

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

251
struct i915_virtual_gpu {
252
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
253
	bool active;
254
	u32 caps;
255 256
	u32 *initial_mmio;
	u8 *initial_cfg_space;
257
	struct list_head entry;
258 259
};

260 261
struct i915_selftest_stash {
	atomic_t counter;
262
	struct ida mock_region_instances;
263 264
};

265
struct drm_i915_private {
266 267
	struct drm_device drm;

268 269
	struct intel_display display;

270 271 272
	/* FIXME: Device release actions should all be moved to drmm_ */
	bool do_release;

273 274 275
	/* i915 device parameters */
	struct i915_params params;

276
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
277
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
278
	struct intel_driver_caps caps;
279

280 281 282
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
283
	 * backed by stolen memory. Note that stolen_usable_size tells us
284 285 286 287
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
288 289 290 291
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
292

293 294 295 296 297 298 299 300 301
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
302
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
303

304
	struct intel_uncore uncore;
305
	struct intel_uncore_mmio_debug mmio_debug;
306

307 308
	struct i915_virtual_gpu vgpu;

309
	struct intel_gvt *gvt;
310

311 312
	struct intel_wopcm wopcm;

313
	/* MMIO base address for MIPI regs */
314
	u32 mipi_mmio_base;
315

316
	struct pci_dev *bridge_dev;
317 318

	struct rb_root uabi_engines;
319
	unsigned int engine_uabi_class_count[I915_LAST_UABI_ENGINE_CLASS + 1];
320 321 322 323 324 325

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

326 327
	bool display_irqs_enabled;

V
Ville Syrjälä 已提交
328 329
	/* Sideband mailbox protection */
	struct mutex sb_lock;
330
	struct pm_qos_request sb_qos;
331 332

	/** Cached value of IMR to avoid reads in updating the bitfield */
333 334 335 336
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
337
	u32 pipestat_irq_mask[I915_MAX_PIPES];
338

339
	struct intel_fbc *fbc[I915_MAX_FBCS];
340
	struct intel_opregion opregion;
341
	struct intel_vbt_data vbt;
342

343 344
	bool preserve_bios_swizzle;

345
	/* backlight registers and fields in struct intel_panel */
346
	struct mutex backlight_lock;
347

348
	unsigned int fsb_freq, mem_freq, is_ddr3;
349
	unsigned int skl_preferred_vco_freq;
350
	unsigned int max_cdclk_freq;
351

M
Mika Kahola 已提交
352
	unsigned int max_dotclk_freq;
353
	unsigned int hpll_freq;
354
	unsigned int fdi_pll_freq;
355
	unsigned int czclk_freq;
356

357
	struct {
358 359
		/* The current hardware cdclk configuration */
		struct intel_cdclk_config hw;
360

361 362
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;
363 364

		struct intel_global_obj obj;
365
	} cdclk;
366

367 368 369 370 371 372 373
	struct {
		/* The current hardware dbuf configuration */
		u8 enabled_slices;

		struct intel_global_obj obj;
	} dbuf;

374 375 376 377 378 379 380
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
381 382
	struct workqueue_struct *wq;

383 384
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
385 386
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
387

388
	/* pm private clock gating functions */
389
	const struct drm_i915_clock_gating_funcs *clock_gating_funcs;
390

391 392
	/* PCH chipset type */
	enum intel_pch pch_type;
393
	unsigned short pch_id;
394 395 396

	unsigned long quirks;

397
	struct drm_atomic_state *modeset_restore_state;
398
	struct drm_modeset_acquire_ctx reset_ctx;
399

400
	struct i915_gem_mm mm;
401 402 403

	/* Kernel Modesetting */

404 405
	struct list_head global_obj_list;

406 407
	struct i915_frontbuffer_tracking fb_tracking;

408 409 410 411 412
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

413
	bool mchbar_need_disable;
414

415 416
	struct intel_l3_parity l3_parity;

M
Matt Roper 已提交
417 418 419 420 421 422 423 424
	/*
	 * HTI (aka HDPORT) state read during initial hw readout.  Most
	 * platforms don't have HTI, so this will just stay 0.  Those that do
	 * will use this later to figure out which PLLs and PHYs are unavailable
	 * for driver usage.
	 */
	u32 hti_state;

425 426 427 428 429
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
430

431
	struct i915_power_domains power_domains;
432

433
	struct i915_gpu_error gpu_error;
434

435
	struct drm_property *broadcast_rgb_property;
436
	struct drm_property *force_audio_property;
437

438
	u32 fdi_rx_config;
439

440
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
441
	u32 chv_phy_control;
442 443 444 445 446 447
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
448
	u32 bxt_phy_grc;
449

450
	u32 suspend_count;
451
	struct i915_suspend_saved_registers regfile;
452
	struct vlv_s0ix_state *vlv_s0ix_state;
453

454
	struct dram_info {
455
		bool wm_lv_0_adjust_needed;
456
		u8 num_channels;
457
		bool symmetric_memory;
V
Ville Syrjälä 已提交
458 459 460 461 462
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
463 464 465
			INTEL_DRAM_LPDDR4,
			INTEL_DRAM_DDR5,
			INTEL_DRAM_LPDDR5,
V
Ville Syrjälä 已提交
466
		} type;
467
		u8 num_qgv_points;
468
		u8 num_psf_gv_points;
469 470
	} dram_info;

471
	struct intel_bw_info {
472 473
		/* for each QGV point */
		unsigned int deratedbw[I915_NUM_QGV_POINTS];
474 475
		/* for each PSF GV point */
		unsigned int psf_bw[I915_NUM_PSF_GV_POINTS];
476
		u8 num_qgv_points;
477
		u8 num_psf_gv_points;
478
		u8 num_planes;
479 480
	} max_bw[6];

481
	struct intel_global_obj bw_obj;
482

483
	struct intel_runtime_pm runtime_pm;
484

485
	struct i915_perf perf;
486

487
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
488
	struct intel_gt gt0;
489

490 491 492 493 494 495
	/*
	 * i915->gt[0] == &i915->gt0
	 */
#define I915_MAX_GT 4
	struct intel_gt *gt[I915_MAX_GT];

496 497
	struct kobject *sysfs_gt;

498
	struct {
499 500 501 502
		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;
		} contexts;
503 504 505 506 507 508 509 510 511 512

		/*
		 * We replace the local file with a global mappings as the
		 * backing storage for the mmap is on the device and not
		 * on the struct file, and we do not want to prolong the
		 * lifetime of the local fd. To minimise the number of
		 * anonymous inodes we create, we use a global singleton to
		 * share the global mapping.
		 */
		struct file *mmap_singleton;
513
	} gem;
514

515 516
	u8 pch_ssc_use;

517 518
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
519

520 521
	bool irq_enabled;

522 523 524 525 526 527 528 529 530 531
	union {
		/* perform PHY state sanity checks? */
		bool chv_phy_assert[2];

		/*
		 * DG2: Mask of PHYs that were not calibrated by the firmware
		 * and should not be used.
		 */
		u8 snps_phy_failed_calibration;
	};
532

M
Mahesh Kumar 已提交
533 534
	bool ipc_enabled;

535 536
	struct i915_pmu pmu;

537 538
	struct i915_drm_clients clients;

539 540 541 542 543 544
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

545 546 547
	/* The TTM device structure. */
	struct ttm_device bdev;

548 549
	I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)

550 551 552 553
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
554
};
L
Linus Torvalds 已提交
555

556 557
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
558
	return container_of(dev, struct drm_i915_private, drm);
559 560
}

561
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
562
{
563 564 565 566 567 568
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
569 570
}

571 572
static inline struct intel_gt *to_gt(struct drm_i915_private *i915)
{
573
	return &i915->gt0;
574 575
}

576
/* Simple iterator over all initialised engines */
577 578 579 580 581
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
582 583

/* Iterator over subset of engines selected by mask */
584
#define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
585
	for ((tmp__) = (mask__) & (gt__)->info.engine_mask; \
586
	     (tmp__) ? \
587
	     ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
588
	     0;)
589

590 591 592 593 594 595 596 597
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

598 599 600 601 602
#define for_each_uabi_class_engine(engine__, class__, i915__) \
	for ((engine__) = intel_engine_lookup_user((i915__), (class__), 0); \
	     (engine__) && (engine__)->uabi_class == (class__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

603
#define I915_GTT_OFFSET_NONE ((u32)-1)
604

605
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
606
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
607
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
608

609
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
610

611
#define IP_VER(ver, rel)		((ver) << 8 | (rel))
612

613 614 615
#define GRAPHICS_VER(i915)		(RUNTIME_INFO(i915)->graphics.ver)
#define GRAPHICS_VER_FULL(i915)		IP_VER(RUNTIME_INFO(i915)->graphics.ver, \
					       RUNTIME_INFO(i915)->graphics.rel)
616 617 618
#define IS_GRAPHICS_VER(i915, from, until) \
	(GRAPHICS_VER(i915) >= (from) && GRAPHICS_VER(i915) <= (until))

619
#define MEDIA_VER(i915)			(INTEL_INFO(i915)->media.ver)
620
#define MEDIA_VER_FULL(i915)		IP_VER(INTEL_INFO(i915)->media.ver, \
621
					       INTEL_INFO(i915)->media.rel)
622 623 624
#define IS_MEDIA_VER(i915, from, until) \
	(MEDIA_VER(i915) >= (from) && MEDIA_VER(i915) <= (until))

625
#define DISPLAY_VER(i915)	(INTEL_INFO(i915)->display.ver)
626
#define IS_DISPLAY_VER(i915, from, until) \
627 628
	(DISPLAY_VER(i915) >= (from) && DISPLAY_VER(i915) <= (until))

629
#define INTEL_REVID(dev_priv)	(to_pci_dev((dev_priv)->drm.dev)->revision)
630

631 632
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

633
#define INTEL_DISPLAY_STEP(__i915) (RUNTIME_INFO(__i915)->step.display_step)
634
#define INTEL_GRAPHICS_STEP(__i915) (RUNTIME_INFO(__i915)->step.graphics_step)
635
#define INTEL_MEDIA_STEP(__i915) (RUNTIME_INFO(__i915)->step.media_step)
636
#define INTEL_BASEDIE_STEP(__i915) (RUNTIME_INFO(__i915)->step.basedie_step)
637 638 639

#define IS_DISPLAY_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_DISPLAY_STEP(__i915) == STEP_NONE), \
640
	 INTEL_DISPLAY_STEP(__i915) >= (since) && INTEL_DISPLAY_STEP(__i915) < (until))
641

642 643 644
#define IS_GRAPHICS_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_GRAPHICS_STEP(__i915) == STEP_NONE), \
	 INTEL_GRAPHICS_STEP(__i915) >= (since) && INTEL_GRAPHICS_STEP(__i915) < (until))
645

646 647 648 649
#define IS_MEDIA_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_MEDIA_STEP(__i915) == STEP_NONE), \
	 INTEL_MEDIA_STEP(__i915) >= (since) && INTEL_MEDIA_STEP(__i915) < (until))

650 651 652 653
#define IS_BASEDIE_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_BASEDIE_STEP(__i915) == STEP_NONE), \
	 INTEL_BASEDIE_STEP(__i915) >= (since) && INTEL_BASEDIE_STEP(__i915) < (until))

654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

683
	return info->platform_mask[pi] & INTEL_SUBPLATFORM_MASK;
684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
715

716
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
717
#define IS_DGFX(dev_priv)   (INTEL_INFO(dev_priv)->is_dgfx)
718

T
Tvrtko Ursulin 已提交
719 720 721 722 723 724 725 726 727 728 729 730
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
731
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
732 733
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
734 735 736
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
737
#define IS_SANDYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SANDYBRIDGE)
T
Tvrtko Ursulin 已提交
738
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
739
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
740
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
741 742 743 744 745 746 747 748 749
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
750
#define IS_COMETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COMETLAKE)
751
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
752 753
#define IS_JSL_EHL(dev_priv)	(IS_PLATFORM(dev_priv, INTEL_JASPERLAKE) || \
				IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
754
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
755
#define IS_ROCKETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ROCKETLAKE)
756
#define IS_DG1(dev_priv)        IS_PLATFORM(dev_priv, INTEL_DG1)
757
#define IS_ALDERLAKE_S(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_S)
758
#define IS_ALDERLAKE_P(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_P)
759
#define IS_XEHPSDV(dev_priv) IS_PLATFORM(dev_priv, INTEL_XEHPSDV)
M
Matt Roper 已提交
760
#define IS_DG2(dev_priv)	IS_PLATFORM(dev_priv, INTEL_DG2)
761
#define IS_PONTEVECCHIO(dev_priv) IS_PLATFORM(dev_priv, INTEL_PONTEVECCHIO)
762
#define IS_METEORLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_METEORLAKE)
763

764 765 766 767
#define IS_METEORLAKE_M(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_METEORLAKE, INTEL_SUBPLATFORM_M)
#define IS_METEORLAKE_P(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_METEORLAKE, INTEL_SUBPLATFORM_P)
M
Matt Roper 已提交
768 769 770 771
#define IS_DG2_G10(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G10)
#define IS_DG2_G11(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G11)
772 773
#define IS_DG2_G12(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G12)
774
#define IS_ADLS_RPLS(dev_priv) \
M
Matt Atwood 已提交
775
	IS_SUBPLATFORM(dev_priv, INTEL_ALDERLAKE_S, INTEL_SUBPLATFORM_RPL)
776 777
#define IS_ADLP_N(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ALDERLAKE_P, INTEL_SUBPLATFORM_N)
M
Matt Atwood 已提交
778 779
#define IS_ADLP_RPLP(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ALDERLAKE_P, INTEL_SUBPLATFORM_RPL)
780 781
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
782 783 784 785
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
786
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
787
				 INTEL_INFO(dev_priv)->gt == 3)
788 789
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
790
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
791
				 INTEL_INFO(dev_priv)->gt == 3)
792
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
793
				 INTEL_INFO(dev_priv)->gt == 1)
794
/* ULX machines are also considered ULT. */
795 796 797 798 799 800 801 802 803 804
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
805
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
806
				 INTEL_INFO(dev_priv)->gt == 2)
807
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
808
				 INTEL_INFO(dev_priv)->gt == 3)
809
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
810
				 INTEL_INFO(dev_priv)->gt == 4)
811
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
812
				 INTEL_INFO(dev_priv)->gt == 2)
813
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
814
				 INTEL_INFO(dev_priv)->gt == 3)
815 816
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
817 818
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
819
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
820
				 INTEL_INFO(dev_priv)->gt == 2)
821
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
822
				 INTEL_INFO(dev_priv)->gt == 3)
823 824 825 826 827 828 829 830

#define IS_CML_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_CML_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_CML_GT2(dev_priv)	(IS_COMETLAKE(dev_priv) && \
				 INTEL_INFO(dev_priv)->gt == 2)

831 832
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
833

834 835
#define IS_TGL_UY(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_UY)
836

837
#define IS_SKL_GRAPHICS_STEP(p, since, until) (IS_SKYLAKE(p) && IS_GRAPHICS_STEP(p, since, until))
838

839 840
#define IS_KBL_GRAPHICS_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_GRAPHICS_STEP(dev_priv, since, until))
841 842
#define IS_KBL_DISPLAY_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_DISPLAY_STEP(dev_priv, since, until))
M
Mika Kuoppala 已提交
843

844 845
#define IS_JSL_EHL_GRAPHICS_STEP(p, since, until) \
	(IS_JSL_EHL(p) && IS_GRAPHICS_STEP(p, since, until))
846 847
#define IS_JSL_EHL_DISPLAY_STEP(p, since, until) \
	(IS_JSL_EHL(p) && IS_DISPLAY_STEP(p, since, until))
848

849
#define IS_TGL_DISPLAY_STEP(__i915, since, until) \
850 851
	(IS_TIGERLAKE(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
852

853
#define IS_TGL_UY_GRAPHICS_STEP(__i915, since, until) \
854
	(IS_TGL_UY(__i915) && \
855
	 IS_GRAPHICS_STEP(__i915, since, until))
856

857
#define IS_TGL_GRAPHICS_STEP(__i915, since, until) \
858
	(IS_TIGERLAKE(__i915) && !IS_TGL_UY(__i915)) && \
859
	 IS_GRAPHICS_STEP(__i915, since, until))
M
Mika Kuoppala 已提交
860

861 862
#define IS_RKL_DISPLAY_STEP(p, since, until) \
	(IS_ROCKETLAKE(p) && IS_DISPLAY_STEP(p, since, until))
863

864 865
#define IS_DG1_GRAPHICS_STEP(p, since, until) \
	(IS_DG1(p) && IS_GRAPHICS_STEP(p, since, until))
866 867
#define IS_DG1_DISPLAY_STEP(p, since, until) \
	(IS_DG1(p) && IS_DISPLAY_STEP(p, since, until))
868

869
#define IS_ADLS_DISPLAY_STEP(__i915, since, until) \
870 871
	(IS_ALDERLAKE_S(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
872

873
#define IS_ADLS_GRAPHICS_STEP(__i915, since, until) \
874
	(IS_ALDERLAKE_S(__i915) && \
875
	 IS_GRAPHICS_STEP(__i915, since, until))
876

877 878 879 880
#define IS_ADLP_DISPLAY_STEP(__i915, since, until) \
	(IS_ALDERLAKE_P(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

881
#define IS_ADLP_GRAPHICS_STEP(__i915, since, until) \
882
	(IS_ALDERLAKE_P(__i915) && \
883
	 IS_GRAPHICS_STEP(__i915, since, until))
884

885 886
#define IS_XEHPSDV_GRAPHICS_STEP(__i915, since, until) \
	(IS_XEHPSDV(__i915) && IS_GRAPHICS_STEP(__i915, since, until))
887

M
Matt Roper 已提交
888
/*
889 890 891 892 893 894 895 896
 * DG2 hardware steppings are a bit unusual.  The hardware design was forked to
 * create three variants (G10, G11, and G12) which each have distinct
 * workaround sets.  The G11 and G12 forks of the DG2 design reset the GT
 * stepping back to "A0" for their first iterations, even though they're more
 * similar to a G10 B0 stepping and G10 C0 stepping respectively in terms of
 * functionality and workarounds.  However the display stepping does not reset
 * in the same manner --- a specific stepping like "B0" has a consistent
 * meaning regardless of whether it belongs to a G10, G11, or G12 DG2.
M
Matt Roper 已提交
897 898
 *
 * TLDR:  All GT workarounds and stepping-specific logic must be applied in
899
 * relation to a specific subplatform (G10/G11/G12), whereas display workarounds
M
Matt Roper 已提交
900 901 902
 * and stepping-specific logic will be applied with a general DG2-wide stepping
 * number.
 */
903
#define IS_DG2_GRAPHICS_STEP(__i915, variant, since, until) \
M
Matt Roper 已提交
904
	(IS_SUBPLATFORM(__i915, INTEL_DG2, INTEL_SUBPLATFORM_##variant) && \
905
	 IS_GRAPHICS_STEP(__i915, since, until))
M
Matt Roper 已提交
906

907
#define IS_DG2_DISPLAY_STEP(__i915, since, until) \
M
Matt Roper 已提交
908 909 910
	(IS_DG2(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

911 912 913 914 915 916 917 918
#define IS_PVC_BD_STEP(__i915, since, until) \
	(IS_PONTEVECCHIO(__i915) && \
	 IS_BASEDIE_STEP(__i915, since, until))

#define IS_PVC_CT_STEP(__i915, since, until) \
	(IS_PONTEVECCHIO(__i915) && \
	 IS_GRAPHICS_STEP(__i915, since, until))

919 920 921
#define IS_LP(dev_priv)		(INTEL_INFO(dev_priv)->is_lp)
#define IS_GEN9_LP(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && !IS_LP(dev_priv))
922

923
#define __HAS_ENGINE(engine_mask, id) ((engine_mask) & BIT(id))
924
#define HAS_ENGINE(gt, id) __HAS_ENGINE((gt)->info.engine_mask, id)
925

926
#define ENGINE_INSTANCES_MASK(gt, first, count) ({		\
927 928
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
929
	((gt)->info.engine_mask &						\
930
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
931
})
932 933
#define RCS_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, RCS0, I915_MAX_RCS)
934 935
#define BCS_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, BCS0, I915_MAX_BCS)
936 937 938 939
#define VDBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VECS0, I915_MAX_VECS)
940 941
#define CCS_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, CCS0, I915_MAX_CCS)
942

943 944
#define HAS_MEDIA_RATIO_MODE(dev_priv) (INTEL_INFO(dev_priv)->has_media_ratio_mode)

945 946 947 948
/*
 * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
 * All later gens can run the final buffer from the ppgtt
 */
949
#define CMDPARSER_USES_GGTT(dev_priv) (GRAPHICS_VER(dev_priv) == 7)
950

951
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
952
#define HAS_4TILE(dev_priv)	(INTEL_INFO(dev_priv)->has_4tile)
953
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
954
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
955
#define HAS_SECURE_BATCHES(dev_priv) (GRAPHICS_VER(dev_priv) < 6)
956
#define HAS_WT(dev_priv)	HAS_EDRAM(dev_priv)
957

958
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
959

960
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
961
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
962
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
963
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
964 965 966

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

967
#define INTEL_PPGTT(dev_priv) (RUNTIME_INFO(dev_priv)->ppgtt_type)
968 969 970 971 972
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

973 974
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
975
	((sizes) & ~RUNTIME_INFO(dev_priv)->page_sizes) == 0; \
976
})
977

978
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
979
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
980
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
981

982
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
983
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
984

985
#define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv)	\
986
	(IS_BROADWELL(dev_priv) || GRAPHICS_VER(dev_priv) == 9)
987

988
/* WaRsDisableCoarsePowerGating:skl,cnl */
989
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv)			\
990
	(IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
991

992 993
#define HAS_GMBUS_IRQ(dev_priv) (DISPLAY_VER(dev_priv) >= 4)
#define HAS_GMBUS_BURST_READ(dev_priv) (DISPLAY_VER(dev_priv) >= 11 || \
R
Ramalingam C 已提交
994 995
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
996

997 998 999
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1000 1001
#define HAS_128_BYTE_Y_TILING(dev_priv) (GRAPHICS_VER(dev_priv) != 2 && \
					 !(IS_I915G(dev_priv) || IS_I915GM(dev_priv)))
1002 1003
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1004

1005
#define HAS_FW_BLC(dev_priv)	(DISPLAY_VER(dev_priv) > 2)
1006
#define HAS_FBC(dev_priv)	(RUNTIME_INFO(dev_priv)->fbc_mask != 0)
1007
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && DISPLAY_VER(dev_priv) >= 7)
1008

1009
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1010

1011
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
1012
#define HAS_DP20(dev_priv)	(IS_DG2(dev_priv) || DISPLAY_VER(dev_priv) >= 14)
1013

1014
#define HAS_CDCLK_CRAWL(dev_priv)	 (INTEL_INFO(dev_priv)->display.has_cdclk_crawl)
1015
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
1016
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->display.has_fpga_dbg)
1017
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1018 1019
#define HAS_PSR_HW_TRACKING(dev_priv) \
	(INTEL_INFO(dev_priv)->display.has_psr_hw_tracking)
1020
#define HAS_PSR2_SEL_FETCH(dev_priv)	 (DISPLAY_VER(dev_priv) >= 12)
1021
#define HAS_TRANSCODER(dev_priv, trans)	 ((RUNTIME_INFO(dev_priv)->cpu_transcoder_mask & BIT(trans)) != 0)
1022

1023 1024
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1025
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1026

1027 1028
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1029
#define HAS_DMC(dev_priv)	(RUNTIME_INFO(dev_priv)->has_dmc)
1030

1031 1032 1033 1034 1035 1036 1037 1038
#define HAS_HECI_PXP(dev_priv) \
	(INTEL_INFO(dev_priv)->has_heci_pxp)

#define HAS_HECI_GSCFI(dev_priv) \
	(INTEL_INFO(dev_priv)->has_heci_gscfi)

#define HAS_HECI_GSC(dev_priv) (HAS_HECI_PXP(dev_priv) || HAS_HECI_GSCFI(dev_priv))

1039
#define HAS_MSO(i915)		(DISPLAY_VER(i915) >= 12)
1040

1041 1042
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1043

S
Stuart Summers 已提交
1044 1045
/*
 * Set this flag, when platform requires 64K GTT page sizes or larger for
1046
 * device local memory access.
S
Stuart Summers 已提交
1047 1048 1049
 */
#define HAS_64K_PAGES(dev_priv) (INTEL_INFO(dev_priv)->has_64k_pages)

1050 1051 1052 1053 1054 1055 1056
/*
 * Set this flag when platform doesn't allow both 64k pages and 4k pages in
 * the same PT. this flag means we need to support compact PT layout for the
 * ppGTT when using the 64K GTT pages.
 */
#define NEEDS_COMPACT_PT(dev_priv) (INTEL_INFO(dev_priv)->needs_compact_pt)

1057
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1058

1059
#define HAS_REGION(i915, i) (RUNTIME_INFO(i915)->memory_regions & (i))
1060
#define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1061

1062 1063 1064 1065 1066 1067
/*
 * Platform has the dedicated compression control state for each lmem surfaces
 * stored in lmem to support the 3D and media compression formats.
 */
#define HAS_FLAT_CCS(dev_priv)   (INTEL_INFO(dev_priv)->has_flat_ccs)

1068
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1069

1070
#define HAS_POOLED_EU(dev_priv)	(RUNTIME_INFO(dev_priv)->has_pooled_eu)
1071

1072 1073
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1074 1075
#define HAS_PXP(dev_priv)  ((IS_ENABLED(CONFIG_DRM_I915_PXP) && \
			    INTEL_INFO(dev_priv)->has_pxp) && \
M
Michał Winiarski 已提交
1076
			    VDBOX_MASK(to_gt(dev_priv)))
1077

R
Rodrigo Vivi 已提交
1078
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1079

1080
#define HAS_LSPCON(dev_priv) (IS_DISPLAY_VER(dev_priv, 9, 10))
1081

1082 1083
#define HAS_L3_CCS_READ(i915) (INTEL_INFO(i915)->has_l3_ccs_read)

1084
/* DPF == dynamic parity feature */
1085
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1086 1087
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1088

1089
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1090
#define GEN9_FREQ_SCALER 3
1091

1092
#define INTEL_NUM_PIPES(dev_priv) (hweight8(RUNTIME_INFO(dev_priv)->pipe_mask))
1093

1094
#define HAS_DISPLAY(dev_priv) (RUNTIME_INFO(dev_priv)->pipe_mask != 0)
1095

1096
#define HAS_VRR(i915)	(DISPLAY_VER(i915) >= 11)
1097

1098 1099
#define HAS_ASYNC_FLIPS(i915)		(DISPLAY_VER(i915) >= 5)

1100
/* Only valid when HAS_DISPLAY() is true */
1101
#define INTEL_DISPLAY_ENABLED(dev_priv) \
1102 1103 1104
	(drm_WARN_ON(&(dev_priv)->drm, !HAS_DISPLAY(dev_priv)),		\
	 !(dev_priv)->params.disable_display &&				\
	 !intel_opregion_headless_sku(dev_priv))
1105

1106 1107 1108
#define HAS_GUC_DEPRIVILEGE(dev_priv) \
	(INTEL_INFO(dev_priv)->has_guc_deprivilege)

1109 1110 1111
#define HAS_PERCTX_PREEMPT_CTRL(i915) \
	((GRAPHICS_VER(i915) >= 9) &&  GRAPHICS_VER_FULL(i915) < IP_VER(12, 55))

1112 1113 1114
#define HAS_D12_PLANE_MINIMIZATION(dev_priv) (IS_ROCKETLAKE(dev_priv) || \
					      IS_ALDERLAKE_S(dev_priv))

1115
#define HAS_MBUS_JOINING(i915) (IS_ALDERLAKE_P(i915) || DISPLAY_VER(i915) >= 14)
1116

1117 1118
#define HAS_3D_PIPELINE(i915)	(INTEL_INFO(i915)->has_3d_pipeline)

M
Matt Roper 已提交
1119 1120
#define HAS_ONE_EU_PER_FUSE_BIT(i915)	(INTEL_INFO(i915)->has_one_eu_per_fuse_bit)

1121
/* i915_gem.c */
1122
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1123
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1124

1125 1126
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1127 1128
	/*
	 * A single pass should suffice to release all the freed objects (along
1129 1130 1131 1132 1133
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1134
	while (atomic_read(&i915->mm.free_count)) {
1135
		flush_delayed_work(&i915->mm.free_work);
1136
		flush_delayed_work(&i915->bdev.wq);
1137
		rcu_barrier();
1138
	}
1139 1140
}

1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1151
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1152 1153
	 *
	 */
1154
	int pass = 3;
1155
	do {
1156
		flush_workqueue(i915->wq);
1157
		rcu_barrier();
1158
		i915_gem_drain_freed_objects(i915);
1159
	} while (--pass);
1160
	drain_workqueue(i915->wq);
1161 1162
}

C
Chris Wilson 已提交
1163
struct i915_vma * __must_check
1164 1165 1166 1167 1168
i915_gem_object_ggtt_pin_ww(struct drm_i915_gem_object *obj,
			    struct i915_gem_ww_ctx *ww,
			    const struct i915_ggtt_view *view,
			    u64 size, u64 alignment, u64 flags);

1169
struct i915_vma * __must_check
1170 1171
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1172
			 u64 size, u64 alignment, u64 flags);
1173

1174 1175 1176
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1177
#define I915_GEM_OBJECT_UNBIND_BARRIER BIT(1)
1178
#define I915_GEM_OBJECT_UNBIND_TEST BIT(2)
1179
#define I915_GEM_OBJECT_UNBIND_VM_TRYLOCK BIT(3)
1180
#define I915_GEM_OBJECT_UNBIND_ASYNC BIT(4)
1181

1182 1183
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1184
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1185

1186
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1187 1188
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1189
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1190
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1191

1192
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1193

1194 1195 1196 1197
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
1198
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
1199 1200
}

1201
static inline enum i915_map_type
1202 1203
i915_coherent_map_type(struct drm_i915_private *i915,
		       struct drm_i915_gem_object *obj, bool always_coherent)
1204
{
1205 1206 1207 1208 1209 1210
	if (i915_gem_object_is_lmem(obj))
		return I915_MAP_WC;
	if (HAS_LLC(i915) || always_coherent)
		return I915_MAP_WB;
	else
		return I915_MAP_WC;
1211 1212
}

L
Linus Torvalds 已提交
1213
#endif