spi-imx.c 47.2 KB
Newer Older
1 2 3
// SPDX-License-Identifier: GPL-2.0+
// Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
// Copyright (C) 2008 Juergen Beisert
4 5 6 7

#include <linux/clk.h>
#include <linux/completion.h>
#include <linux/delay.h>
R
Robin Gong 已提交
8 9
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
10 11 12 13 14 15
#include <linux/err.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/irq.h>
#include <linux/kernel.h>
#include <linux/module.h>
C
Clark Wang 已提交
16
#include <linux/pinctrl/consumer.h>
17
#include <linux/platform_device.h>
C
Clark Wang 已提交
18
#include <linux/pm_runtime.h>
19
#include <linux/slab.h>
20 21 22
#include <linux/spi/spi.h>
#include <linux/spi/spi_bitbang.h>
#include <linux/types.h>
23 24
#include <linux/of.h>
#include <linux/of_device.h>
25
#include <linux/property.h>
26

R
Robin Gong 已提交
27
#include <linux/platform_data/dma-imx.h>
28 29 30

#define DRIVER_NAME "spi_imx"

31 32 33 34
static bool use_dma = true;
module_param(use_dma, bool, 0644);
MODULE_PARM_DESC(use_dma, "Enable usage of DMA when available (default)");

C
Clark Wang 已提交
35 36
#define MXC_RPM_TIMEOUT		2000 /* 2000ms */

37 38 39 40 41 42 43 44 45
#define MXC_CSPIRXDATA		0x00
#define MXC_CSPITXDATA		0x04
#define MXC_CSPICTRL		0x08
#define MXC_CSPIINT		0x0c
#define MXC_RESET		0x1c

/* generic defines to abstract from the different register layouts */
#define MXC_INT_RR	(1 << 0) /* Receive data ready interrupt */
#define MXC_INT_TE	(1 << 1) /* Transmit FIFO empty interrupt */
46
#define MXC_INT_RDR	BIT(4) /* Receive date threshold interrupt */
47

U
Uwe Kleine-König 已提交
48 49
/* The maximum bytes that a sdma BD can transfer. */
#define MAX_SDMA_BD_BYTES (1 << 15)
50
#define MX51_ECSPI_CTRL_MAX_BURST	512
51 52
/* The maximum bytes that IMX53_ECSPI can transfer in slave mode.*/
#define MX53_MAX_TRANSFER_BYTES		512
53

54
enum spi_imx_devtype {
55 56 57 58 59
	IMX1_CSPI,
	IMX21_CSPI,
	IMX27_CSPI,
	IMX31_CSPI,
	IMX35_CSPI,	/* CSPI on all i.mx except above */
60 61
	IMX51_ECSPI,	/* ECSPI on i.mx51 */
	IMX53_ECSPI,	/* ECSPI on i.mx53 and later */
62 63 64 65 66 67
};

struct spi_imx_data;

struct spi_imx_devtype_data {
	void (*intctrl)(struct spi_imx_data *, int);
68
	int (*prepare_message)(struct spi_imx_data *, struct spi_message *);
69
	int (*prepare_transfer)(struct spi_imx_data *, struct spi_device *);
70 71
	void (*trigger)(struct spi_imx_data *);
	int (*rx_available)(struct spi_imx_data *);
72
	void (*reset)(struct spi_imx_data *);
73
	void (*setup_wml)(struct spi_imx_data *);
74
	void (*disable)(struct spi_imx_data *);
75
	void (*disable_dma)(struct spi_imx_data *);
76
	bool has_dmamode;
77
	bool has_slavemode;
78
	unsigned int fifo_size;
79
	bool dynamic_burst;
80 81 82 83 84
	/*
	 * ERR009165 fixed or not:
	 * https://www.nxp.com/docs/en/errata/IMX6DQCE.pdf
	 */
	bool tx_glitch_fixed;
85
	enum spi_imx_devtype devtype;
86 87
};

88
struct spi_imx_data {
89
	struct spi_bitbang bitbang;
90
	struct device *dev;
91 92

	struct completion xfer_done;
93
	void __iomem *base;
94 95
	unsigned long base_phys;

96 97
	struct clk *clk_per;
	struct clk *clk_ipg;
98
	unsigned long spi_clk;
99
	unsigned int spi_bus_clk;
100

101
	unsigned int bits_per_word;
102
	unsigned int spi_drctl;
103

104
	unsigned int count, remainder;
105 106
	void (*tx)(struct spi_imx_data *);
	void (*rx)(struct spi_imx_data *);
107 108 109
	void *rx_buf;
	const void *tx_buf;
	unsigned int txfifo; /* number of words pushed in tx FIFO */
110
	unsigned int dynamic_burst;
111

112 113 114 115 116
	/* Slave mode */
	bool slave_mode;
	bool slave_aborted;
	unsigned int slave_burst;

R
Robin Gong 已提交
117 118
	/* DMA */
	bool usedma;
119
	u32 wml;
R
Robin Gong 已提交
120 121 122
	struct completion dma_rx_completion;
	struct completion dma_tx_completion;

123
	const struct spi_imx_devtype_data *devtype_data;
124 125
};

126 127 128 129 130 131 132 133 134 135
static inline int is_imx27_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX27_CSPI;
}

static inline int is_imx35_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX35_CSPI;
}

136 137 138 139 140
static inline int is_imx51_ecspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX51_ECSPI;
}

141 142 143 144 145
static inline int is_imx53_ecspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX53_ECSPI;
}

146
#define MXC_SPI_BUF_RX(type)						\
147
static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx)		\
148
{									\
149
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);	\
150
									\
151 152 153
	if (spi_imx->rx_buf) {						\
		*(type *)spi_imx->rx_buf = val;				\
		spi_imx->rx_buf += sizeof(type);			\
154
	}								\
155 156
									\
	spi_imx->remainder -= sizeof(type);				\
157 158 159
}

#define MXC_SPI_BUF_TX(type)						\
160
static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx)		\
161 162 163
{									\
	type val = 0;							\
									\
164 165 166
	if (spi_imx->tx_buf) {						\
		val = *(type *)spi_imx->tx_buf;				\
		spi_imx->tx_buf += sizeof(type);			\
167 168
	}								\
									\
169
	spi_imx->count -= sizeof(type);					\
170
									\
171
	writel(val, spi_imx->base + MXC_CSPITXDATA);			\
172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
}

MXC_SPI_BUF_RX(u8)
MXC_SPI_BUF_TX(u8)
MXC_SPI_BUF_RX(u16)
MXC_SPI_BUF_TX(u16)
MXC_SPI_BUF_RX(u32)
MXC_SPI_BUF_TX(u32)

/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
 * (which is currently not the case in this driver)
 */
static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
	256, 384, 512, 768, 1024};

/* MX21, MX27 */
188
static unsigned int spi_imx_clkdiv_1(unsigned int fin,
189
		unsigned int fspi, unsigned int max, unsigned int *fres)
190
{
191
	int i;
192 193 194

	for (i = 2; i < max; i++)
		if (fspi * mxc_clkdivs[i] >= fin)
195
			break;
196

197 198
	*fres = fin / mxc_clkdivs[i];
	return i;
199 200
}

201
/* MX1, MX31, MX35, MX51 CSPI */
202
static unsigned int spi_imx_clkdiv_2(unsigned int fin,
203
		unsigned int fspi, unsigned int *fres)
204 205 206 207 208
{
	int i, div = 4;

	for (i = 0; i < 7; i++) {
		if (fspi * div >= fin)
209
			goto out;
210 211 212
		div <<= 1;
	}

213 214 215
out:
	*fres = fin / div;
	return i;
216 217
}

S
Sascha Hauer 已提交
218
static int spi_imx_bytes_per_word(const int bits_per_word)
219
{
220 221 222 223 224 225
	if (bits_per_word <= 8)
		return 1;
	else if (bits_per_word <= 16)
		return 2;
	else
		return 4;
226 227
}

R
Robin Gong 已提交
228 229 230 231
static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
			 struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
232

R
Robin Gong 已提交
233
	if (!use_dma || master->fallback)
234 235
		return false;

236 237 238
	if (!master->dma_rx)
		return false;

239 240 241
	if (spi_imx->slave_mode)
		return false;

242 243 244
	if (transfer->len < spi_imx->devtype_data->fifo_size)
		return false;

245
	spi_imx->dynamic_burst = 0;
246

247
	return true;
R
Robin Gong 已提交
248 249
}

250 251 252
#define MX51_ECSPI_CTRL		0x08
#define MX51_ECSPI_CTRL_ENABLE		(1 <<  0)
#define MX51_ECSPI_CTRL_XCH		(1 <<  2)
R
Robin Gong 已提交
253
#define MX51_ECSPI_CTRL_SMC		(1 << 3)
254
#define MX51_ECSPI_CTRL_MODE_MASK	(0xf << 4)
255
#define MX51_ECSPI_CTRL_DRCTL(drctl)	((drctl) << 16)
256 257 258 259
#define MX51_ECSPI_CTRL_POSTDIV_OFFSET	8
#define MX51_ECSPI_CTRL_PREDIV_OFFSET	12
#define MX51_ECSPI_CTRL_CS(cs)		((cs) << 18)
#define MX51_ECSPI_CTRL_BL_OFFSET	20
260
#define MX51_ECSPI_CTRL_BL_MASK		(0xfff << 20)
261 262 263 264 265 266

#define MX51_ECSPI_CONFIG	0x0c
#define MX51_ECSPI_CONFIG_SCLKPHA(cs)	(1 << ((cs) +  0))
#define MX51_ECSPI_CONFIG_SCLKPOL(cs)	(1 << ((cs) +  4))
#define MX51_ECSPI_CONFIG_SBBCTRL(cs)	(1 << ((cs) +  8))
#define MX51_ECSPI_CONFIG_SSBPOL(cs)	(1 << ((cs) + 12))
267
#define MX51_ECSPI_CONFIG_SCLKCTL(cs)	(1 << ((cs) + 20))
268 269 270 271

#define MX51_ECSPI_INT		0x10
#define MX51_ECSPI_INT_TEEN		(1 <<  0)
#define MX51_ECSPI_INT_RREN		(1 <<  3)
272
#define MX51_ECSPI_INT_RDREN		(1 <<  4)
273

U
Uwe Kleine-König 已提交
274
#define MX51_ECSPI_DMA		0x14
275 276 277
#define MX51_ECSPI_DMA_TX_WML(wml)	((wml) & 0x3f)
#define MX51_ECSPI_DMA_RX_WML(wml)	(((wml) & 0x3f) << 16)
#define MX51_ECSPI_DMA_RXT_WML(wml)	(((wml) & 0x3f) << 24)
R
Robin Gong 已提交
278

279 280 281
#define MX51_ECSPI_DMA_TEDEN		(1 << 7)
#define MX51_ECSPI_DMA_RXDEN		(1 << 23)
#define MX51_ECSPI_DMA_RXTDEN		(1 << 31)
R
Robin Gong 已提交
282

283 284
#define MX51_ECSPI_STAT		0x18
#define MX51_ECSPI_STAT_RR		(1 <<  3)
285

286 287 288
#define MX51_ECSPI_TESTREG	0x20
#define MX51_ECSPI_TESTREG_LBC	BIT(31)

289 290 291
static void spi_imx_buf_rx_swap_u32(struct spi_imx_data *spi_imx)
{
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);
292
#ifdef __LITTLE_ENDIAN
293
	unsigned int bytes_per_word;
294
#endif
295 296 297 298 299 300 301 302 303 304 305 306

	if (spi_imx->rx_buf) {
#ifdef __LITTLE_ENDIAN
		bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
		if (bytes_per_word == 1)
			val = cpu_to_be32(val);
		else if (bytes_per_word == 2)
			val = (val << 16) | (val >> 16);
#endif
		*(u32 *)spi_imx->rx_buf = val;
		spi_imx->rx_buf += sizeof(u32);
	}
307 308

	spi_imx->remainder -= sizeof(u32);
309 310 311 312
}

static void spi_imx_buf_rx_swap(struct spi_imx_data *spi_imx)
{
313 314
	int unaligned;
	u32 val;
315

316 317 318
	unaligned = spi_imx->remainder % 4;

	if (!unaligned) {
319 320 321 322
		spi_imx_buf_rx_swap_u32(spi_imx);
		return;
	}

323
	if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
324
		spi_imx_buf_rx_u16(spi_imx);
325 326 327 328 329 330 331 332 333 334 335 336
		return;
	}

	val = readl(spi_imx->base + MXC_CSPIRXDATA);

	while (unaligned--) {
		if (spi_imx->rx_buf) {
			*(u8 *)spi_imx->rx_buf = (val >> (8 * unaligned)) & 0xff;
			spi_imx->rx_buf++;
		}
		spi_imx->remainder--;
	}
337 338 339 340 341
}

static void spi_imx_buf_tx_swap_u32(struct spi_imx_data *spi_imx)
{
	u32 val = 0;
342
#ifdef __LITTLE_ENDIAN
343
	unsigned int bytes_per_word;
344
#endif
345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364

	if (spi_imx->tx_buf) {
		val = *(u32 *)spi_imx->tx_buf;
		spi_imx->tx_buf += sizeof(u32);
	}

	spi_imx->count -= sizeof(u32);
#ifdef __LITTLE_ENDIAN
	bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);

	if (bytes_per_word == 1)
		val = cpu_to_be32(val);
	else if (bytes_per_word == 2)
		val = (val << 16) | (val >> 16);
#endif
	writel(val, spi_imx->base + MXC_CSPITXDATA);
}

static void spi_imx_buf_tx_swap(struct spi_imx_data *spi_imx)
{
365 366
	int unaligned;
	u32 val = 0;
367

368
	unaligned = spi_imx->count % 4;
369

370 371 372
	if (!unaligned) {
		spi_imx_buf_tx_swap_u32(spi_imx);
		return;
373 374
	}

375 376
	if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
		spi_imx_buf_tx_u16(spi_imx);
377 378 379
		return;
	}

380 381 382 383 384 385 386
	while (unaligned--) {
		if (spi_imx->tx_buf) {
			val |= *(u8 *)spi_imx->tx_buf << (8 * unaligned);
			spi_imx->tx_buf++;
		}
		spi_imx->count--;
	}
387

388
	writel(val, spi_imx->base + MXC_CSPITXDATA);
389 390
}

391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406
static void mx53_ecspi_rx_slave(struct spi_imx_data *spi_imx)
{
	u32 val = be32_to_cpu(readl(spi_imx->base + MXC_CSPIRXDATA));

	if (spi_imx->rx_buf) {
		int n_bytes = spi_imx->slave_burst % sizeof(val);

		if (!n_bytes)
			n_bytes = sizeof(val);

		memcpy(spi_imx->rx_buf,
		       ((u8 *)&val) + sizeof(val) - n_bytes, n_bytes);

		spi_imx->rx_buf += n_bytes;
		spi_imx->slave_burst -= n_bytes;
	}
407 408

	spi_imx->remainder -= sizeof(u32);
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430
}

static void mx53_ecspi_tx_slave(struct spi_imx_data *spi_imx)
{
	u32 val = 0;
	int n_bytes = spi_imx->count % sizeof(val);

	if (!n_bytes)
		n_bytes = sizeof(val);

	if (spi_imx->tx_buf) {
		memcpy(((u8 *)&val) + sizeof(val) - n_bytes,
		       spi_imx->tx_buf, n_bytes);
		val = cpu_to_be32(val);
		spi_imx->tx_buf += n_bytes;
	}

	spi_imx->count -= n_bytes;

	writel(val, spi_imx->base + MXC_CSPITXDATA);
}

431
/* MX51 eCSPI */
432 433
static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
				      unsigned int fspi, unsigned int *fres)
434 435 436 437 438 439
{
	/*
	 * there are two 4-bit dividers, the pre-divider divides by
	 * $pre, the post-divider by 2^$post
	 */
	unsigned int pre, post;
440
	unsigned int fin = spi_imx->spi_clk;
441 442 443 444 445 446 447 448 449 450 451 452

	if (unlikely(fspi > fin))
		return 0;

	post = fls(fin) - fls(fspi);
	if (fin > fspi << post)
		post++;

	/* now we have: (fin <= fspi << post) with post being minimal */

	post = max(4U, post) - 4;
	if (unlikely(post > 0xf)) {
453 454
		dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
				fspi, fin);
455 456 457 458 459
		return 0xff;
	}

	pre = DIV_ROUND_UP(fin, fspi << post) - 1;

460
	dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
461
			__func__, fin, fspi, post, pre);
462 463 464 465

	/* Resulting frequency for the SCLK line. */
	*fres = (fin / (pre + 1)) >> post;

466 467
	return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
		(post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
468 469
}

470
static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
471 472 473 474
{
	unsigned val = 0;

	if (enable & MXC_INT_TE)
475
		val |= MX51_ECSPI_INT_TEEN;
476 477

	if (enable & MXC_INT_RR)
478
		val |= MX51_ECSPI_INT_RREN;
479

480 481 482
	if (enable & MXC_INT_RDR)
		val |= MX51_ECSPI_INT_RDREN;

483
	writel(val, spi_imx->base + MX51_ECSPI_INT);
484 485
}

486
static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
487
{
488
	u32 reg;
R
Robin Gong 已提交
489

490 491
	reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
	reg |= MX51_ECSPI_CTRL_XCH;
492
	writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
493 494
}

495 496 497 498 499
static void mx51_disable_dma(struct spi_imx_data *spi_imx)
{
	writel(0, spi_imx->base + MX51_ECSPI_DMA);
}

500 501 502 503 504 505 506 507 508
static void mx51_ecspi_disable(struct spi_imx_data *spi_imx)
{
	u32 ctrl;

	ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
	ctrl &= ~MX51_ECSPI_CTRL_ENABLE;
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
}

509 510 511
static int mx51_ecspi_prepare_message(struct spi_imx_data *spi_imx,
				      struct spi_message *msg)
{
512
	struct spi_device *spi = msg->spi;
513
	struct spi_transfer *xfer;
514
	u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
515
	u32 min_speed_hz = ~0U;
516
	u32 testreg, delay;
517
	u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
518

519 520 521 522 523
	/* set Master or Slave mode */
	if (spi_imx->slave_mode)
		ctrl &= ~MX51_ECSPI_CTRL_MODE_MASK;
	else
		ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
524

525 526 527 528 529 530
	/*
	 * Enable SPI_RDY handling (falling edge/level triggered).
	 */
	if (spi->mode & SPI_READY)
		ctrl |= MX51_ECSPI_CTRL_DRCTL(spi_imx->spi_drctl);

531
	/* set chip select to use */
532
	ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
533

534 535 536 537 538 539 540 541 542
	/*
	 * The ctrl register must be written first, with the EN bit set other
	 * registers must not be written to.
	 */
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);

	testreg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
	if (spi->mode & SPI_LOOP)
		testreg |= MX51_ECSPI_TESTREG_LBC;
543
	else
544 545
		testreg &= ~MX51_ECSPI_TESTREG_LBC;
	writel(testreg, spi_imx->base + MX51_ECSPI_TESTREG);
546

547 548 549 550 551 552 553 554 555
	/*
	 * eCSPI burst completion by Chip Select signal in Slave mode
	 * is not functional for imx53 Soc, config SPI burst completed when
	 * BURST_LENGTH + 1 bits are received
	 */
	if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
		cfg &= ~MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
	else
		cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
556

557
	if (spi->mode & SPI_CPHA)
558
		cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
559
	else
560
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
561

562
	if (spi->mode & SPI_CPOL) {
563 564
		cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
565
	} else {
566 567
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
568
	}
569

570
	if (spi->mode & SPI_CS_HIGH)
571
		cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
572
	else
573
		cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
574

575
	writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
576

577 578 579 580 581 582 583 584 585 586
	/*
	 * Wait until the changes in the configuration register CONFIGREG
	 * propagate into the hardware. It takes exactly one tick of the
	 * SCLK clock, but we will wait two SCLK clock just to be sure. The
	 * effect of the delay it takes for the hardware to apply changes
	 * is noticable if the SCLK clock run very slow. In such a case, if
	 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
	 * be asserted before the SCLK polarity changes, which would disrupt
	 * the SPI communication as the device on the other end would consider
	 * the change of SCLK polarity as a clock tick already.
587 588 589 590 591 592
	 *
	 * Because spi_imx->spi_bus_clk is only set in bitbang prepare_message
	 * callback, iterate over all the transfers in spi_message, find the
	 * one with lowest bus frequency, and use that bus frequency for the
	 * delay calculation. In case all transfers have speed_hz == 0, then
	 * min_speed_hz is ~0 and the resulting delay is zero.
593
	 */
594 595 596 597 598 599 600
	list_for_each_entry(xfer, &msg->transfers, transfer_list) {
		if (!xfer->speed_hz)
			continue;
		min_speed_hz = min(xfer->speed_hz, min_speed_hz);
	}

	delay = (2 * 1000000) / min_speed_hz;
601
	if (likely(delay < 10))	/* SCLK is faster than 200 kHz */
602 603 604 605
		udelay(delay);
	else			/* SCLK is _very_ slow */
		usleep_range(delay, delay + 10);

606 607
	return 0;
}
608

609
static int mx51_ecspi_prepare_transfer(struct spi_imx_data *spi_imx,
610
				       struct spi_device *spi)
611 612
{
	u32 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
613
	u32 clk;
614 615 616 617 618 619

	/* Clear BL field and set the right value */
	ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
	if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
		ctrl |= (spi_imx->slave_burst * 8 - 1)
			<< MX51_ECSPI_CTRL_BL_OFFSET;
620
	else
621 622
		ctrl |= (spi_imx->bits_per_word - 1)
			<< MX51_ECSPI_CTRL_BL_OFFSET;
623

624 625 626
	/* set clock speed */
	ctrl &= ~(0xf << MX51_ECSPI_CTRL_POSTDIV_OFFSET |
		  0xf << MX51_ECSPI_CTRL_PREDIV_OFFSET);
627
	ctrl |= mx51_ecspi_clkdiv(spi_imx, spi_imx->spi_bus_clk, &clk);
628 629
	spi_imx->spi_bus_clk = clk;

630 631 632 633 634
	/*
	 * ERR009165: work in XHC mode instead of SMC as PIO on the chips
	 * before i.mx6ul.
	 */
	if (spi_imx->usedma && spi_imx->devtype_data->tx_glitch_fixed)
635
		ctrl |= MX51_ECSPI_CTRL_SMC;
636 637
	else
		ctrl &= ~MX51_ECSPI_CTRL_SMC;
638 639

	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
640

641 642 643 644 645
	return 0;
}

static void mx51_setup_wml(struct spi_imx_data *spi_imx)
{
646 647 648 649
	u32 tx_wml = 0;

	if (spi_imx->devtype_data->tx_glitch_fixed)
		tx_wml = spi_imx->wml;
R
Robin Gong 已提交
650 651 652 653
	/*
	 * Configure the DMA register: setup the watermark
	 * and enable DMA request.
	 */
654
	writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml - 1) |
655
		MX51_ECSPI_DMA_TX_WML(tx_wml) |
656
		MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
657 658
		MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
		MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
659 660
}

661
static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
662
{
663
	return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
664 665
}

666
static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
667 668
{
	/* drain receive buffer */
669
	while (mx51_ecspi_rx_available(spi_imx))
670 671 672
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

673 674 675 676 677 678
#define MX31_INTREG_TEEN	(1 << 0)
#define MX31_INTREG_RREN	(1 << 3)

#define MX31_CSPICTRL_ENABLE	(1 << 0)
#define MX31_CSPICTRL_MASTER	(1 << 1)
#define MX31_CSPICTRL_XCH	(1 << 2)
M
Martin Kaiser 已提交
679
#define MX31_CSPICTRL_SMC	(1 << 3)
680 681 682 683 684 685 686 687 688 689
#define MX31_CSPICTRL_POL	(1 << 4)
#define MX31_CSPICTRL_PHA	(1 << 5)
#define MX31_CSPICTRL_SSCTL	(1 << 6)
#define MX31_CSPICTRL_SSPOL	(1 << 7)
#define MX31_CSPICTRL_BC_SHIFT	8
#define MX35_CSPICTRL_BL_SHIFT	20
#define MX31_CSPICTRL_CS_SHIFT	24
#define MX35_CSPICTRL_CS_SHIFT	12
#define MX31_CSPICTRL_DR_SHIFT	16

M
Martin Kaiser 已提交
690 691 692 693
#define MX31_CSPI_DMAREG	0x10
#define MX31_DMAREG_RH_DEN	(1<<4)
#define MX31_DMAREG_TH_DEN	(1<<1)

694 695 696
#define MX31_CSPISTATUS		0x14
#define MX31_STATUS_RR		(1 << 3)

697 698 699
#define MX31_CSPI_TESTREG	0x1C
#define MX31_TEST_LBC		(1 << 14)

700 701 702 703
/* These functions also work for the i.MX35, but be aware that
 * the i.MX35 has a slightly different register layout for bits
 * we do not use here.
 */
704
static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
705 706 707 708 709 710 711 712
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX31_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX31_INTREG_RREN;

713
	writel(val, spi_imx->base + MXC_CSPIINT);
714 715
}

716
static void mx31_trigger(struct spi_imx_data *spi_imx)
717 718 719
{
	unsigned int reg;

720
	reg = readl(spi_imx->base + MXC_CSPICTRL);
721
	reg |= MX31_CSPICTRL_XCH;
722
	writel(reg, spi_imx->base + MXC_CSPICTRL);
723 724
}

725 726 727 728 729 730
static int mx31_prepare_message(struct spi_imx_data *spi_imx,
				struct spi_message *msg)
{
	return 0;
}

731
static int mx31_prepare_transfer(struct spi_imx_data *spi_imx,
732
				 struct spi_device *spi)
733 734
{
	unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
735
	unsigned int clk;
736

737
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->spi_bus_clk, &clk) <<
738
		MX31_CSPICTRL_DR_SHIFT;
739
	spi_imx->spi_bus_clk = clk;
740

741
	if (is_imx35_cspi(spi_imx)) {
742
		reg |= (spi_imx->bits_per_word - 1) << MX35_CSPICTRL_BL_SHIFT;
743 744
		reg |= MX31_CSPICTRL_SSCTL;
	} else {
745
		reg |= (spi_imx->bits_per_word - 1) << MX31_CSPICTRL_BC_SHIFT;
746
	}
747

748
	if (spi->mode & SPI_CPHA)
749
		reg |= MX31_CSPICTRL_PHA;
750
	if (spi->mode & SPI_CPOL)
751
		reg |= MX31_CSPICTRL_POL;
752
	if (spi->mode & SPI_CS_HIGH)
753
		reg |= MX31_CSPICTRL_SSPOL;
754
	if (!spi->cs_gpiod)
755
		reg |= (spi->chip_select) <<
756 757
			(is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
						  MX31_CSPICTRL_CS_SHIFT);
758

M
Martin Kaiser 已提交
759 760 761
	if (spi_imx->usedma)
		reg |= MX31_CSPICTRL_SMC;

762 763
	writel(reg, spi_imx->base + MXC_CSPICTRL);

764 765 766 767 768 769 770
	reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
	if (spi->mode & SPI_LOOP)
		reg |= MX31_TEST_LBC;
	else
		reg &= ~MX31_TEST_LBC;
	writel(reg, spi_imx->base + MX31_CSPI_TESTREG);

M
Martin Kaiser 已提交
771
	if (spi_imx->usedma) {
U
Uwe Kleine-König 已提交
772 773 774 775
		/*
		 * configure DMA requests when RXFIFO is half full and
		 * when TXFIFO is half empty
		 */
M
Martin Kaiser 已提交
776 777 778 779
		writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
			spi_imx->base + MX31_CSPI_DMAREG);
	}

780 781 782
	return 0;
}

783
static int mx31_rx_available(struct spi_imx_data *spi_imx)
784
{
785
	return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
786 787
}

788
static void mx31_reset(struct spi_imx_data *spi_imx)
789 790
{
	/* drain receive buffer */
791
	while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
792 793 794
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

795 796 797 798 799 800 801 802 803 804 805 806 807
#define MX21_INTREG_RR		(1 << 4)
#define MX21_INTREG_TEEN	(1 << 9)
#define MX21_INTREG_RREN	(1 << 13)

#define MX21_CSPICTRL_POL	(1 << 5)
#define MX21_CSPICTRL_PHA	(1 << 6)
#define MX21_CSPICTRL_SSPOL	(1 << 8)
#define MX21_CSPICTRL_XCH	(1 << 9)
#define MX21_CSPICTRL_ENABLE	(1 << 10)
#define MX21_CSPICTRL_MASTER	(1 << 11)
#define MX21_CSPICTRL_DR_SHIFT	14
#define MX21_CSPICTRL_CS_SHIFT	19

808
static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
809 810 811 812
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
813
		val |= MX21_INTREG_TEEN;
814
	if (enable & MXC_INT_RR)
815
		val |= MX21_INTREG_RREN;
816

817
	writel(val, spi_imx->base + MXC_CSPIINT);
818 819
}

820
static void mx21_trigger(struct spi_imx_data *spi_imx)
821 822 823
{
	unsigned int reg;

824
	reg = readl(spi_imx->base + MXC_CSPICTRL);
825
	reg |= MX21_CSPICTRL_XCH;
826
	writel(reg, spi_imx->base + MXC_CSPICTRL);
827 828
}

829 830 831 832 833 834
static int mx21_prepare_message(struct spi_imx_data *spi_imx,
				struct spi_message *msg)
{
	return 0;
}

835
static int mx21_prepare_transfer(struct spi_imx_data *spi_imx,
836
				 struct spi_device *spi)
837
{
838
	unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
839
	unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
840 841
	unsigned int clk;

842
	reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, spi_imx->spi_bus_clk, max, &clk)
843 844
		<< MX21_CSPICTRL_DR_SHIFT;
	spi_imx->spi_bus_clk = clk;
845

846
	reg |= spi_imx->bits_per_word - 1;
847

848
	if (spi->mode & SPI_CPHA)
849
		reg |= MX21_CSPICTRL_PHA;
850
	if (spi->mode & SPI_CPOL)
851
		reg |= MX21_CSPICTRL_POL;
852
	if (spi->mode & SPI_CS_HIGH)
853
		reg |= MX21_CSPICTRL_SSPOL;
854
	if (!spi->cs_gpiod)
855
		reg |= spi->chip_select << MX21_CSPICTRL_CS_SHIFT;
856

857
	writel(reg, spi_imx->base + MXC_CSPICTRL);
858 859 860 861

	return 0;
}

862
static int mx21_rx_available(struct spi_imx_data *spi_imx)
863
{
864
	return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
865 866
}

867
static void mx21_reset(struct spi_imx_data *spi_imx)
868 869 870 871
{
	writel(1, spi_imx->base + MXC_RESET);
}

872 873 874 875 876 877 878 879 880 881 882
#define MX1_INTREG_RR		(1 << 3)
#define MX1_INTREG_TEEN		(1 << 8)
#define MX1_INTREG_RREN		(1 << 11)

#define MX1_CSPICTRL_POL	(1 << 4)
#define MX1_CSPICTRL_PHA	(1 << 5)
#define MX1_CSPICTRL_XCH	(1 << 8)
#define MX1_CSPICTRL_ENABLE	(1 << 9)
#define MX1_CSPICTRL_MASTER	(1 << 10)
#define MX1_CSPICTRL_DR_SHIFT	13

883
static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
884 885 886 887 888 889 890 891
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX1_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX1_INTREG_RREN;

892
	writel(val, spi_imx->base + MXC_CSPIINT);
893 894
}

895
static void mx1_trigger(struct spi_imx_data *spi_imx)
896 897 898
{
	unsigned int reg;

899
	reg = readl(spi_imx->base + MXC_CSPICTRL);
900
	reg |= MX1_CSPICTRL_XCH;
901
	writel(reg, spi_imx->base + MXC_CSPICTRL);
902 903
}

904 905 906 907 908 909
static int mx1_prepare_message(struct spi_imx_data *spi_imx,
			       struct spi_message *msg)
{
	return 0;
}

910
static int mx1_prepare_transfer(struct spi_imx_data *spi_imx,
911
				struct spi_device *spi)
912 913
{
	unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
914
	unsigned int clk;
915

916
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->spi_bus_clk, &clk) <<
917
		MX1_CSPICTRL_DR_SHIFT;
918 919
	spi_imx->spi_bus_clk = clk;

920
	reg |= spi_imx->bits_per_word - 1;
921

922
	if (spi->mode & SPI_CPHA)
923
		reg |= MX1_CSPICTRL_PHA;
924
	if (spi->mode & SPI_CPOL)
925 926
		reg |= MX1_CSPICTRL_POL;

927
	writel(reg, spi_imx->base + MXC_CSPICTRL);
928 929 930 931

	return 0;
}

932
static int mx1_rx_available(struct spi_imx_data *spi_imx)
933
{
934
	return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
935 936
}

937
static void mx1_reset(struct spi_imx_data *spi_imx)
938 939 940 941
{
	writel(1, spi_imx->base + MXC_RESET);
}

942 943
static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
	.intctrl = mx1_intctrl,
944
	.prepare_message = mx1_prepare_message,
945
	.prepare_transfer = mx1_prepare_transfer,
946 947 948
	.trigger = mx1_trigger,
	.rx_available = mx1_rx_available,
	.reset = mx1_reset,
949 950
	.fifo_size = 8,
	.has_dmamode = false,
951
	.dynamic_burst = false,
952
	.has_slavemode = false,
953 954 955 956 957
	.devtype = IMX1_CSPI,
};

static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
	.intctrl = mx21_intctrl,
958
	.prepare_message = mx21_prepare_message,
959
	.prepare_transfer = mx21_prepare_transfer,
960 961 962
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
963 964
	.fifo_size = 8,
	.has_dmamode = false,
965
	.dynamic_burst = false,
966
	.has_slavemode = false,
967 968 969 970 971 972
	.devtype = IMX21_CSPI,
};

static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
	/* i.mx27 cspi shares the functions with i.mx21 one */
	.intctrl = mx21_intctrl,
973
	.prepare_message = mx21_prepare_message,
974
	.prepare_transfer = mx21_prepare_transfer,
975 976 977
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
978 979
	.fifo_size = 8,
	.has_dmamode = false,
980
	.dynamic_burst = false,
981
	.has_slavemode = false,
982 983 984 985 986
	.devtype = IMX27_CSPI,
};

static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
	.intctrl = mx31_intctrl,
987
	.prepare_message = mx31_prepare_message,
988
	.prepare_transfer = mx31_prepare_transfer,
989 990 991
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
992 993
	.fifo_size = 8,
	.has_dmamode = false,
994
	.dynamic_burst = false,
995
	.has_slavemode = false,
996 997 998 999 1000 1001
	.devtype = IMX31_CSPI,
};

static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
	/* i.mx35 and later cspi shares the functions with i.mx31 one */
	.intctrl = mx31_intctrl,
1002
	.prepare_message = mx31_prepare_message,
1003
	.prepare_transfer = mx31_prepare_transfer,
1004 1005 1006
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
1007 1008
	.fifo_size = 8,
	.has_dmamode = true,
1009
	.dynamic_burst = false,
1010
	.has_slavemode = false,
1011 1012 1013 1014 1015
	.devtype = IMX35_CSPI,
};

static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
1016
	.prepare_message = mx51_ecspi_prepare_message,
1017
	.prepare_transfer = mx51_ecspi_prepare_transfer,
1018 1019 1020
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
	.reset = mx51_ecspi_reset,
1021
	.setup_wml = mx51_setup_wml,
1022
	.disable_dma = mx51_disable_dma,
1023 1024
	.fifo_size = 64,
	.has_dmamode = true,
1025
	.dynamic_burst = true,
1026 1027
	.has_slavemode = true,
	.disable = mx51_ecspi_disable,
1028 1029 1030
	.devtype = IMX51_ECSPI,
};

1031 1032
static struct spi_imx_devtype_data imx53_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
1033
	.prepare_message = mx51_ecspi_prepare_message,
1034
	.prepare_transfer = mx51_ecspi_prepare_transfer,
1035 1036
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
1037
	.disable_dma = mx51_disable_dma,
1038 1039 1040
	.reset = mx51_ecspi_reset,
	.fifo_size = 64,
	.has_dmamode = true,
1041 1042
	.has_slavemode = true,
	.disable = mx51_ecspi_disable,
1043 1044 1045
	.devtype = IMX53_ECSPI,
};

1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
static struct spi_imx_devtype_data imx6ul_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
	.prepare_message = mx51_ecspi_prepare_message,
	.prepare_transfer = mx51_ecspi_prepare_transfer,
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
	.reset = mx51_ecspi_reset,
	.setup_wml = mx51_setup_wml,
	.fifo_size = 64,
	.has_dmamode = true,
	.dynamic_burst = true,
	.has_slavemode = true,
	.tx_glitch_fixed = true,
	.disable = mx51_ecspi_disable,
	.devtype = IMX51_ECSPI,
};

1063 1064 1065 1066 1067 1068 1069
static const struct of_device_id spi_imx_dt_ids[] = {
	{ .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
	{ .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
	{ .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
	{ .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
	{ .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
	{ .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
1070
	{ .compatible = "fsl,imx53-ecspi", .data = &imx53_ecspi_devtype_data, },
1071
	{ .compatible = "fsl,imx6ul-ecspi", .data = &imx6ul_ecspi_devtype_data, },
1072 1073
	{ /* sentinel */ }
};
1074
MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
1075

1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
static void spi_imx_set_burst_len(struct spi_imx_data *spi_imx, int n_bits)
{
	u32 ctrl;

	ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
	ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
	ctrl |= ((n_bits - 1) << MX51_ECSPI_CTRL_BL_OFFSET);
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
}

1086
static void spi_imx_push(struct spi_imx_data *spi_imx)
1087
{
1088
	unsigned int burst_len;
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107

	/*
	 * Reload the FIFO when the remaining bytes to be transferred in the
	 * current burst is 0. This only applies when bits_per_word is a
	 * multiple of 8.
	 */
	if (!spi_imx->remainder) {
		if (spi_imx->dynamic_burst) {

			/* We need to deal unaligned data first */
			burst_len = spi_imx->count % MX51_ECSPI_CTRL_MAX_BURST;

			if (!burst_len)
				burst_len = MX51_ECSPI_CTRL_MAX_BURST;

			spi_imx_set_burst_len(spi_imx, burst_len * 8);

			spi_imx->remainder = burst_len;
		} else {
1108
			spi_imx->remainder = spi_imx_bytes_per_word(spi_imx->bits_per_word);
1109 1110 1111
		}
	}

1112
	while (spi_imx->txfifo < spi_imx->devtype_data->fifo_size) {
1113
		if (!spi_imx->count)
1114
			break;
1115
		if (spi_imx->dynamic_burst &&
1116
		    spi_imx->txfifo >= DIV_ROUND_UP(spi_imx->remainder, 4))
1117
			break;
1118 1119
		spi_imx->tx(spi_imx);
		spi_imx->txfifo++;
1120 1121
	}

1122 1123
	if (!spi_imx->slave_mode)
		spi_imx->devtype_data->trigger(spi_imx);
1124 1125
}

1126
static irqreturn_t spi_imx_isr(int irq, void *dev_id)
1127
{
1128
	struct spi_imx_data *spi_imx = dev_id;
1129

1130 1131
	while (spi_imx->txfifo &&
	       spi_imx->devtype_data->rx_available(spi_imx)) {
1132 1133
		spi_imx->rx(spi_imx);
		spi_imx->txfifo--;
1134 1135
	}

1136 1137
	if (spi_imx->count) {
		spi_imx_push(spi_imx);
1138 1139 1140
		return IRQ_HANDLED;
	}

1141
	if (spi_imx->txfifo) {
1142 1143 1144
		/* No data left to push, but still waiting for rx data,
		 * enable receive data available interrupt.
		 */
1145
		spi_imx->devtype_data->intctrl(
1146
				spi_imx, MXC_INT_RR);
1147 1148 1149
		return IRQ_HANDLED;
	}

1150
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1151
	complete(&spi_imx->xfer_done);
1152 1153 1154 1155

	return IRQ_HANDLED;
}

1156
static int spi_imx_dma_configure(struct spi_master *master)
1157 1158 1159 1160 1161 1162
{
	int ret;
	enum dma_slave_buswidth buswidth;
	struct dma_slave_config rx = {}, tx = {};
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

1163
	switch (spi_imx_bytes_per_word(spi_imx->bits_per_word)) {
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
	case 4:
		buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
		break;
	case 2:
		buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
		break;
	case 1:
		buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
		break;
	default:
		return -EINVAL;
	}

	tx.direction = DMA_MEM_TO_DEV;
	tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
	tx.dst_addr_width = buswidth;
	tx.dst_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_tx, &tx);
	if (ret) {
		dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
		return ret;
	}

	rx.direction = DMA_DEV_TO_MEM;
	rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
	rx.src_addr_width = buswidth;
	rx.src_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_rx, &rx);
	if (ret) {
		dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
		return ret;
	}

	return 0;
}

1200
static int spi_imx_setupxfer(struct spi_device *spi,
1201 1202
				 struct spi_transfer *t)
{
1203
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1204

1205 1206 1207
	if (!t)
		return 0;

1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
	if (!t->speed_hz) {
		if (!spi->max_speed_hz) {
			dev_err(&spi->dev, "no speed_hz provided!\n");
			return -EINVAL;
		}
		dev_dbg(&spi->dev, "using spi->max_speed_hz!\n");
		spi_imx->spi_bus_clk = spi->max_speed_hz;
	} else
		spi_imx->spi_bus_clk = t->speed_hz;

1218
	spi_imx->bits_per_word = t->bits_per_word;
1219

1220 1221 1222 1223 1224 1225
	/*
	 * Initialize the functions for transfer. To transfer non byte-aligned
	 * words, we have to use multiple word-size bursts, we can't use
	 * dynamic_burst in that case.
	 */
	if (spi_imx->devtype_data->dynamic_burst && !spi_imx->slave_mode &&
1226
	    !(spi->mode & SPI_CS_WORD) &&
1227 1228 1229
	    (spi_imx->bits_per_word == 8 ||
	    spi_imx->bits_per_word == 16 ||
	    spi_imx->bits_per_word == 32)) {
1230 1231 1232 1233 1234

		spi_imx->rx = spi_imx_buf_rx_swap;
		spi_imx->tx = spi_imx_buf_tx_swap;
		spi_imx->dynamic_burst = 1;

1235
	} else {
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
		if (spi_imx->bits_per_word <= 8) {
			spi_imx->rx = spi_imx_buf_rx_u8;
			spi_imx->tx = spi_imx_buf_tx_u8;
		} else if (spi_imx->bits_per_word <= 16) {
			spi_imx->rx = spi_imx_buf_rx_u16;
			spi_imx->tx = spi_imx_buf_tx_u16;
		} else {
			spi_imx->rx = spi_imx_buf_rx_u32;
			spi_imx->tx = spi_imx_buf_tx_u32;
		}
1246
		spi_imx->dynamic_burst = 0;
1247
	}
1248

1249
	if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
1250
		spi_imx->usedma = true;
1251
	else
1252
		spi_imx->usedma = false;
1253

1254 1255 1256 1257 1258 1259
	if (is_imx53_ecspi(spi_imx) && spi_imx->slave_mode) {
		spi_imx->rx = mx53_ecspi_rx_slave;
		spi_imx->tx = mx53_ecspi_tx_slave;
		spi_imx->slave_burst = t->len;
	}

1260
	spi_imx->devtype_data->prepare_transfer(spi_imx, spi);
1261 1262 1263 1264

	return 0;
}

R
Robin Gong 已提交
1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
{
	struct spi_master *master = spi_imx->bitbang.master;

	if (master->dma_rx) {
		dma_release_channel(master->dma_rx);
		master->dma_rx = NULL;
	}

	if (master->dma_tx) {
		dma_release_channel(master->dma_tx);
		master->dma_tx = NULL;
	}
}

static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
1281
			     struct spi_master *master)
R
Robin Gong 已提交
1282 1283 1284
{
	int ret;

1285
	spi_imx->wml = spi_imx->devtype_data->fifo_size / 2;
1286

R
Robin Gong 已提交
1287
	/* Prepare for TX DMA: */
1288
	master->dma_tx = dma_request_chan(dev, "tx");
1289 1290 1291 1292
	if (IS_ERR(master->dma_tx)) {
		ret = PTR_ERR(master->dma_tx);
		dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
		master->dma_tx = NULL;
R
Robin Gong 已提交
1293 1294 1295 1296
		goto err;
	}

	/* Prepare for RX : */
1297
	master->dma_rx = dma_request_chan(dev, "rx");
1298 1299 1300 1301
	if (IS_ERR(master->dma_rx)) {
		ret = PTR_ERR(master->dma_rx);
		dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
		master->dma_rx = NULL;
R
Robin Gong 已提交
1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331
		goto err;
	}

	init_completion(&spi_imx->dma_rx_completion);
	init_completion(&spi_imx->dma_tx_completion);
	master->can_dma = spi_imx_can_dma;
	master->max_dma_len = MAX_SDMA_BD_BYTES;
	spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
					 SPI_MASTER_MUST_TX;

	return 0;
err:
	spi_imx_sdma_exit(spi_imx);
	return ret;
}

static void spi_imx_dma_rx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_rx_completion);
}

static void spi_imx_dma_tx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_tx_completion);
}

1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
{
	unsigned long timeout = 0;

	/* Time with actual data transfer and CS change delay related to HW */
	timeout = (8 + 4) * size / spi_imx->spi_bus_clk;

	/* Add extra second for scheduler related activities */
	timeout += 1;

	/* Double calculated timeout */
	return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
}

R
Robin Gong 已提交
1346 1347 1348
static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
				struct spi_transfer *transfer)
{
1349
	struct dma_async_tx_descriptor *desc_tx, *desc_rx;
1350
	unsigned long transfer_timeout;
1351
	unsigned long timeout;
R
Robin Gong 已提交
1352 1353
	struct spi_master *master = spi_imx->bitbang.master;
	struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
1354 1355
	struct scatterlist *last_sg = sg_last(rx->sgl, rx->nents);
	unsigned int bytes_per_word, i;
1356 1357
	int ret;

1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369
	/* Get the right burst length from the last sg to ensure no tail data */
	bytes_per_word = spi_imx_bytes_per_word(transfer->bits_per_word);
	for (i = spi_imx->devtype_data->fifo_size / 2; i > 0; i--) {
		if (!(sg_dma_len(last_sg) % (i * bytes_per_word)))
			break;
	}
	/* Use 1 as wml in case no available burst length got */
	if (i == 0)
		i = 1;

	spi_imx->wml =  i;

1370 1371
	ret = spi_imx_dma_configure(master);
	if (ret)
R
Robin Gong 已提交
1372
		goto dma_failure_no_start;
1373

1374 1375
	if (!spi_imx->devtype_data->setup_wml) {
		dev_err(spi_imx->dev, "No setup_wml()?\n");
R
Robin Gong 已提交
1376 1377
		ret = -EINVAL;
		goto dma_failure_no_start;
1378
	}
1379
	spi_imx->devtype_data->setup_wml(spi_imx);
R
Robin Gong 已提交
1380

1381 1382 1383 1384 1385 1386 1387
	/*
	 * The TX DMA setup starts the transfer, so make sure RX is configured
	 * before TX.
	 */
	desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
				rx->sgl, rx->nents, DMA_DEV_TO_MEM,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
R
Robin Gong 已提交
1388 1389 1390 1391
	if (!desc_rx) {
		ret = -EINVAL;
		goto dma_failure_no_start;
	}
R
Robin Gong 已提交
1392

1393 1394 1395 1396 1397
	desc_rx->callback = spi_imx_dma_rx_callback;
	desc_rx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_rx);
	reinit_completion(&spi_imx->dma_rx_completion);
	dma_async_issue_pending(master->dma_rx);
R
Robin Gong 已提交
1398

1399 1400 1401 1402 1403
	desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
				tx->sgl, tx->nents, DMA_MEM_TO_DEV,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc_tx) {
		dmaengine_terminate_all(master->dma_tx);
1404
		dmaengine_terminate_all(master->dma_rx);
1405
		return -EINVAL;
R
Robin Gong 已提交
1406 1407
	}

1408 1409 1410
	desc_tx->callback = spi_imx_dma_tx_callback;
	desc_tx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_tx);
R
Robin Gong 已提交
1411
	reinit_completion(&spi_imx->dma_tx_completion);
1412
	dma_async_issue_pending(master->dma_tx);
R
Robin Gong 已提交
1413

1414 1415
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

R
Robin Gong 已提交
1416
	/* Wait SDMA to finish the data transfer.*/
1417
	timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
1418
						transfer_timeout);
1419
	if (!timeout) {
1420
		dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
R
Robin Gong 已提交
1421
		dmaengine_terminate_all(master->dma_tx);
1422
		dmaengine_terminate_all(master->dma_rx);
1423
		return -ETIMEDOUT;
R
Robin Gong 已提交
1424 1425
	}

1426 1427 1428 1429 1430 1431 1432 1433
	timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&master->dev, "I/O Error in DMA RX\n");
		spi_imx->devtype_data->reset(spi_imx);
		dmaengine_terminate_all(master->dma_rx);
		return -ETIMEDOUT;
	}
R
Robin Gong 已提交
1434

1435
	return transfer->len;
R
Robin Gong 已提交
1436 1437 1438 1439
/* fallback to pio */
dma_failure_no_start:
	transfer->error |= SPI_TRANS_FAIL_NO_START;
	return ret;
R
Robin Gong 已提交
1440 1441 1442
}

static int spi_imx_pio_transfer(struct spi_device *spi,
1443 1444
				struct spi_transfer *transfer)
{
1445
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1446 1447
	unsigned long transfer_timeout;
	unsigned long timeout;
1448

1449 1450 1451 1452
	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1453
	spi_imx->remainder = 0;
1454

1455
	reinit_completion(&spi_imx->xfer_done);
1456

1457
	spi_imx_push(spi_imx);
1458

1459
	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
1460

1461 1462 1463 1464 1465 1466 1467 1468 1469
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

	timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&spi->dev, "I/O Error in PIO\n");
		spi_imx->devtype_data->reset(spi_imx);
		return -ETIMEDOUT;
	}
1470 1471 1472 1473

	return transfer->len;
}

1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
static int spi_imx_pio_transfer_slave(struct spi_device *spi,
				      struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	int ret = transfer->len;

	if (is_imx53_ecspi(spi_imx) &&
	    transfer->len > MX53_MAX_TRANSFER_BYTES) {
		dev_err(&spi->dev, "Transaction too big, max size is %d bytes\n",
			MX53_MAX_TRANSFER_BYTES);
		return -EMSGSIZE;
	}

	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1491
	spi_imx->remainder = 0;
1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517

	reinit_completion(&spi_imx->xfer_done);
	spi_imx->slave_aborted = false;

	spi_imx_push(spi_imx);

	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE | MXC_INT_RDR);

	if (wait_for_completion_interruptible(&spi_imx->xfer_done) ||
	    spi_imx->slave_aborted) {
		dev_dbg(&spi->dev, "interrupted\n");
		ret = -EINTR;
	}

	/* ecspi has a HW issue when works in Slave mode,
	 * after 64 words writtern to TXFIFO, even TXFIFO becomes empty,
	 * ECSPI_TXDATA keeps shift out the last word data,
	 * so we have to disable ECSPI when in slave mode after the
	 * transfer completes
	 */
	if (spi_imx->devtype_data->disable)
		spi_imx->devtype_data->disable(spi_imx);

	return ret;
}

R
Robin Gong 已提交
1518 1519 1520 1521 1522
static int spi_imx_transfer(struct spi_device *spi,
				struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);

1523 1524
	transfer->effective_speed_hz = spi_imx->spi_bus_clk;

1525 1526
	/* flush rxfifo before transfer */
	while (spi_imx->devtype_data->rx_available(spi_imx))
1527
		readl(spi_imx->base + MXC_CSPIRXDATA);
1528 1529 1530 1531

	if (spi_imx->slave_mode)
		return spi_imx_pio_transfer_slave(spi, transfer);

R
Robin Gong 已提交
1532 1533
	if (spi_imx->usedma)
		return spi_imx_dma_transfer(spi_imx, transfer);
1534 1535

	return spi_imx_pio_transfer(spi, transfer);
R
Robin Gong 已提交
1536 1537
}

1538
static int spi_imx_setup(struct spi_device *spi)
1539
{
1540
	dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
1541 1542 1543 1544 1545
		 spi->mode, spi->bits_per_word, spi->max_speed_hz);

	return 0;
}

1546
static void spi_imx_cleanup(struct spi_device *spi)
1547 1548 1549
{
}

1550 1551 1552 1553 1554 1555
static int
spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
	int ret;

C
Clark Wang 已提交
1556 1557
	ret = pm_runtime_get_sync(spi_imx->dev);
	if (ret < 0) {
1558
		pm_runtime_put_noidle(spi_imx->dev);
C
Clark Wang 已提交
1559
		dev_err(spi_imx->dev, "failed to enable clock\n");
1560 1561 1562
		return ret;
	}

1563 1564
	ret = spi_imx->devtype_data->prepare_message(spi_imx, msg);
	if (ret) {
C
Clark Wang 已提交
1565 1566
		pm_runtime_mark_last_busy(spi_imx->dev);
		pm_runtime_put_autosuspend(spi_imx->dev);
1567 1568 1569
	}

	return ret;
1570 1571 1572 1573 1574 1575 1576
}

static int
spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

C
Clark Wang 已提交
1577 1578
	pm_runtime_mark_last_busy(spi_imx->dev);
	pm_runtime_put_autosuspend(spi_imx->dev);
1579 1580 1581
	return 0;
}

1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
static int spi_imx_slave_abort(struct spi_master *master)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	spi_imx->slave_aborted = true;
	complete(&spi_imx->xfer_done);

	return 0;
}

1592
static int spi_imx_probe(struct platform_device *pdev)
1593
{
1594
	struct device_node *np = pdev->dev.of_node;
1595
	struct spi_master *master;
1596
	struct spi_imx_data *spi_imx;
1597
	struct resource *res;
1598
	int ret, irq, spi_drctl;
1599 1600
	const struct spi_imx_devtype_data *devtype_data =
			of_device_get_match_data(&pdev->dev);
1601
	bool slave_mode;
1602
	u32 val;
1603

1604 1605 1606 1607 1608 1609 1610 1611
	slave_mode = devtype_data->has_slavemode &&
			of_property_read_bool(np, "spi-slave");
	if (slave_mode)
		master = spi_alloc_slave(&pdev->dev,
					 sizeof(struct spi_imx_data));
	else
		master = spi_alloc_master(&pdev->dev,
					  sizeof(struct spi_imx_data));
1612 1613 1614
	if (!master)
		return -ENOMEM;

1615 1616 1617 1618 1619 1620
	ret = of_property_read_u32(np, "fsl,spi-rdy-drctl", &spi_drctl);
	if ((ret < 0) || (spi_drctl >= 0x3)) {
		/* '11' is reserved */
		spi_drctl = 0;
	}

1621 1622
	platform_set_drvdata(pdev, master);

1623
	master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
1624
	master->bus_num = np ? -1 : pdev->id;
1625
	master->use_gpio_descriptors = true;
1626

1627
	spi_imx = spi_master_get_devdata(master);
1628
	spi_imx->bitbang.master = master;
1629
	spi_imx->dev = &pdev->dev;
1630
	spi_imx->slave_mode = slave_mode;
1631

1632
	spi_imx->devtype_data = devtype_data;
1633

1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
	/*
	 * Get number of chip selects from device properties. This can be
	 * coming from device tree or boardfiles, if it is not defined,
	 * a default value of 3 chip selects will be used, as all the legacy
	 * board files have <= 3 chip selects.
	 */
	if (!device_property_read_u32(&pdev->dev, "num-cs", &val))
		master->num_chipselect = val;
	else
		master->num_chipselect = 3;
1644

1645 1646 1647 1648
	spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
	spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
	spi_imx->bitbang.master->setup = spi_imx_setup;
	spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
1649 1650
	spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
	spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
1651
	spi_imx->bitbang.master->slave_abort = spi_imx_slave_abort;
O
Oleksij Rempel 已提交
1652 1653
	spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH \
					     | SPI_NO_CS;
1654 1655
	if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx) ||
	    is_imx53_ecspi(spi_imx))
1656 1657
		spi_imx->bitbang.master->mode_bits |= SPI_LOOP | SPI_READY;

1658 1659 1660 1661 1662 1663 1664 1665 1666
	if (is_imx51_ecspi(spi_imx) &&
	    device_property_read_u32(&pdev->dev, "cs-gpios", NULL))
		/*
		 * When using HW-CS implementing SPI_CS_WORD can be done by just
		 * setting the burst length to the word size. This is
		 * considerably faster than manually controlling the CS.
		 */
		spi_imx->bitbang.master->mode_bits |= SPI_CS_WORD;

1667
	spi_imx->spi_drctl = spi_drctl;
1668

1669
	init_completion(&spi_imx->xfer_done);
1670 1671

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
F
Fabio Estevam 已提交
1672 1673 1674 1675
	spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(spi_imx->base)) {
		ret = PTR_ERR(spi_imx->base);
		goto out_master_put;
1676
	}
1677
	spi_imx->base_phys = res->start;
1678

1679 1680 1681
	irq = platform_get_irq(pdev, 0);
	if (irq < 0) {
		ret = irq;
F
Fabio Estevam 已提交
1682
		goto out_master_put;
1683 1684
	}

1685
	ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
1686
			       dev_name(&pdev->dev), spi_imx);
1687
	if (ret) {
1688
		dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
F
Fabio Estevam 已提交
1689
		goto out_master_put;
1690 1691
	}

1692 1693 1694
	spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(spi_imx->clk_ipg)) {
		ret = PTR_ERR(spi_imx->clk_ipg);
F
Fabio Estevam 已提交
1695
		goto out_master_put;
1696 1697
	}

1698 1699 1700
	spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(spi_imx->clk_per)) {
		ret = PTR_ERR(spi_imx->clk_per);
F
Fabio Estevam 已提交
1701
		goto out_master_put;
1702 1703
	}

1704 1705 1706 1707 1708 1709 1710 1711
	ret = clk_prepare_enable(spi_imx->clk_per);
	if (ret)
		goto out_master_put;

	ret = clk_prepare_enable(spi_imx->clk_ipg);
	if (ret)
		goto out_put_per;

C
Clark Wang 已提交
1712 1713
	pm_runtime_set_autosuspend_delay(spi_imx->dev, MXC_RPM_TIMEOUT);
	pm_runtime_use_autosuspend(spi_imx->dev);
1714
	pm_runtime_get_noresume(spi_imx->dev);
1715 1716
	pm_runtime_set_active(spi_imx->dev);
	pm_runtime_enable(spi_imx->dev);
1717 1718

	spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
R
Robin Gong 已提交
1719
	/*
M
Martin Kaiser 已提交
1720 1721
	 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
	 * if validated on other chips.
R
Robin Gong 已提交
1722
	 */
1723
	if (spi_imx->devtype_data->has_dmamode) {
1724
		ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
1725
		if (ret == -EPROBE_DEFER)
C
Clark Wang 已提交
1726
			goto out_runtime_pm_put;
1727

1728
		if (ret < 0)
1729
			dev_dbg(&pdev->dev, "dma setup error %d, use pio\n",
1730 1731
				ret);
	}
1732

1733
	spi_imx->devtype_data->reset(spi_imx);
1734

1735
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1736

1737
	master->dev.of_node = pdev->dev.of_node;
1738 1739
	ret = spi_bitbang_start(&spi_imx->bitbang);
	if (ret) {
1740
		dev_err_probe(&pdev->dev, ret, "bitbang start failed\n");
1741
		goto out_bitbang_start;
1742
	}
1743

C
Clark Wang 已提交
1744 1745 1746
	pm_runtime_mark_last_busy(spi_imx->dev);
	pm_runtime_put_autosuspend(spi_imx->dev);

1747 1748
	return ret;

1749 1750 1751
out_bitbang_start:
	if (spi_imx->devtype_data->has_dmamode)
		spi_imx_sdma_exit(spi_imx);
C
Clark Wang 已提交
1752 1753
out_runtime_pm_put:
	pm_runtime_dont_use_autosuspend(spi_imx->dev);
1754
	pm_runtime_set_suspended(&pdev->dev);
C
Clark Wang 已提交
1755
	pm_runtime_disable(spi_imx->dev);
1756 1757 1758 1759

	clk_disable_unprepare(spi_imx->clk_ipg);
out_put_per:
	clk_disable_unprepare(spi_imx->clk_per);
F
Fabio Estevam 已提交
1760
out_master_put:
1761
	spi_master_put(master);
F
Fabio Estevam 已提交
1762

1763 1764 1765
	return ret;
}

1766
static int spi_imx_remove(struct platform_device *pdev)
1767 1768
{
	struct spi_master *master = platform_get_drvdata(pdev);
1769
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1770
	int ret;
1771

1772
	spi_bitbang_stop(&spi_imx->bitbang);
1773

C
Clark Wang 已提交
1774 1775
	ret = pm_runtime_get_sync(spi_imx->dev);
	if (ret < 0) {
1776
		pm_runtime_put_noidle(spi_imx->dev);
C
Clark Wang 已提交
1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
		dev_err(spi_imx->dev, "failed to enable clock\n");
		return ret;
	}

	writel(0, spi_imx->base + MXC_CSPICTRL);

	pm_runtime_dont_use_autosuspend(spi_imx->dev);
	pm_runtime_put_sync(spi_imx->dev);
	pm_runtime_disable(spi_imx->dev);

	spi_imx_sdma_exit(spi_imx);
	spi_master_put(master);

	return 0;
}

static int __maybe_unused spi_imx_runtime_resume(struct device *dev)
{
	struct spi_master *master = dev_get_drvdata(dev);
	struct spi_imx_data *spi_imx;
	int ret;

	spi_imx = spi_master_get_devdata(master);

	ret = clk_prepare_enable(spi_imx->clk_per);
1802 1803 1804
	if (ret)
		return ret;

C
Clark Wang 已提交
1805
	ret = clk_prepare_enable(spi_imx->clk_ipg);
1806
	if (ret) {
C
Clark Wang 已提交
1807
		clk_disable_unprepare(spi_imx->clk_per);
1808 1809 1810
		return ret;
	}

C
Clark Wang 已提交
1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
	return 0;
}

static int __maybe_unused spi_imx_runtime_suspend(struct device *dev)
{
	struct spi_master *master = dev_get_drvdata(dev);
	struct spi_imx_data *spi_imx;

	spi_imx = spi_master_get_devdata(master);

1821
	clk_disable_unprepare(spi_imx->clk_per);
C
Clark Wang 已提交
1822 1823 1824 1825
	clk_disable_unprepare(spi_imx->clk_ipg);

	return 0;
}
1826

C
Clark Wang 已提交
1827 1828 1829
static int __maybe_unused spi_imx_suspend(struct device *dev)
{
	pinctrl_pm_select_sleep_state(dev);
1830 1831 1832
	return 0;
}

C
Clark Wang 已提交
1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
static int __maybe_unused spi_imx_resume(struct device *dev)
{
	pinctrl_pm_select_default_state(dev);
	return 0;
}

static const struct dev_pm_ops imx_spi_pm = {
	SET_RUNTIME_PM_OPS(spi_imx_runtime_suspend,
				spi_imx_runtime_resume, NULL)
	SET_SYSTEM_SLEEP_PM_OPS(spi_imx_suspend, spi_imx_resume)
};

1845
static struct platform_driver spi_imx_driver = {
1846 1847
	.driver = {
		   .name = DRIVER_NAME,
1848
		   .of_match_table = spi_imx_dt_ids,
C
Clark Wang 已提交
1849 1850
		   .pm = &imx_spi_pm,
	},
1851
	.probe = spi_imx_probe,
1852
	.remove = spi_imx_remove,
1853
};
1854
module_platform_driver(spi_imx_driver);
1855

1856
MODULE_DESCRIPTION("i.MX SPI Controller driver");
1857 1858
MODULE_AUTHOR("Sascha Hauer, Pengutronix");
MODULE_LICENSE("GPL");
F
Fabio Estevam 已提交
1859
MODULE_ALIAS("platform:" DRIVER_NAME);