spi-imx.c 43.9 KB
Newer Older
1 2 3
// SPDX-License-Identifier: GPL-2.0+
// Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
// Copyright (C) 2008 Juergen Beisert
4 5 6 7

#include <linux/clk.h>
#include <linux/completion.h>
#include <linux/delay.h>
R
Robin Gong 已提交
8 9
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
10 11 12 13 14 15 16 17
#include <linux/err.h>
#include <linux/gpio.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/irq.h>
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/platform_device.h>
18
#include <linux/slab.h>
19 20 21
#include <linux/spi/spi.h>
#include <linux/spi/spi_bitbang.h>
#include <linux/types.h>
22 23 24
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_gpio.h>
25

R
Robin Gong 已提交
26
#include <linux/platform_data/dma-imx.h>
27
#include <linux/platform_data/spi-imx.h>
28 29 30 31 32 33 34 35 36 37 38 39

#define DRIVER_NAME "spi_imx"

#define MXC_CSPIRXDATA		0x00
#define MXC_CSPITXDATA		0x04
#define MXC_CSPICTRL		0x08
#define MXC_CSPIINT		0x0c
#define MXC_RESET		0x1c

/* generic defines to abstract from the different register layouts */
#define MXC_INT_RR	(1 << 0) /* Receive data ready interrupt */
#define MXC_INT_TE	(1 << 1) /* Transmit FIFO empty interrupt */
40
#define MXC_INT_RDR	BIT(4) /* Receive date threshold interrupt */
41

R
Robin Gong 已提交
42 43
/* The maximum  bytes that a sdma BD can transfer.*/
#define MAX_SDMA_BD_BYTES  (1 << 15)
44
#define MX51_ECSPI_CTRL_MAX_BURST	512
45 46
/* The maximum bytes that IMX53_ECSPI can transfer in slave mode.*/
#define MX53_MAX_TRANSFER_BYTES		512
47

48
enum spi_imx_devtype {
49 50 51 52 53
	IMX1_CSPI,
	IMX21_CSPI,
	IMX27_CSPI,
	IMX31_CSPI,
	IMX35_CSPI,	/* CSPI on all i.mx except above */
54 55
	IMX51_ECSPI,	/* ECSPI on i.mx51 */
	IMX53_ECSPI,	/* ECSPI on i.mx53 and later */
56 57 58 59 60 61
};

struct spi_imx_data;

struct spi_imx_devtype_data {
	void (*intctrl)(struct spi_imx_data *, int);
62
	int (*config)(struct spi_device *);
63 64
	void (*trigger)(struct spi_imx_data *);
	int (*rx_available)(struct spi_imx_data *);
65
	void (*reset)(struct spi_imx_data *);
66
	void (*setup_wml)(struct spi_imx_data *);
67
	void (*disable)(struct spi_imx_data *);
68
	bool has_dmamode;
69
	bool has_slavemode;
70
	unsigned int fifo_size;
71
	bool dynamic_burst;
72
	enum spi_imx_devtype devtype;
73 74
};

75
struct spi_imx_data {
76
	struct spi_bitbang bitbang;
77
	struct device *dev;
78 79

	struct completion xfer_done;
80
	void __iomem *base;
81 82
	unsigned long base_phys;

83 84
	struct clk *clk_per;
	struct clk *clk_ipg;
85
	unsigned long spi_clk;
86
	unsigned int spi_bus_clk;
87

88 89
	unsigned int speed_hz;
	unsigned int bits_per_word;
90
	unsigned int spi_drctl;
91

92
	unsigned int count, remainder;
93 94
	void (*tx)(struct spi_imx_data *);
	void (*rx)(struct spi_imx_data *);
95 96 97
	void *rx_buf;
	const void *tx_buf;
	unsigned int txfifo; /* number of words pushed in tx FIFO */
98
	unsigned int dynamic_burst;
99

100 101 102 103 104
	/* Slave mode */
	bool slave_mode;
	bool slave_aborted;
	unsigned int slave_burst;

R
Robin Gong 已提交
105 106
	/* DMA */
	bool usedma;
107
	u32 wml;
R
Robin Gong 已提交
108 109 110
	struct completion dma_rx_completion;
	struct completion dma_tx_completion;

111
	const struct spi_imx_devtype_data *devtype_data;
112 113
};

114 115 116 117 118 119 120 121 122 123
static inline int is_imx27_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX27_CSPI;
}

static inline int is_imx35_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX35_CSPI;
}

124 125 126 127 128
static inline int is_imx51_ecspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX51_ECSPI;
}

129 130 131 132 133
static inline int is_imx53_ecspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX53_ECSPI;
}

134
#define MXC_SPI_BUF_RX(type)						\
135
static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx)		\
136
{									\
137
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);	\
138
									\
139 140 141
	if (spi_imx->rx_buf) {						\
		*(type *)spi_imx->rx_buf = val;				\
		spi_imx->rx_buf += sizeof(type);			\
142
	}								\
143 144
									\
	spi_imx->remainder -= sizeof(type);				\
145 146 147
}

#define MXC_SPI_BUF_TX(type)						\
148
static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx)		\
149 150 151
{									\
	type val = 0;							\
									\
152 153 154
	if (spi_imx->tx_buf) {						\
		val = *(type *)spi_imx->tx_buf;				\
		spi_imx->tx_buf += sizeof(type);			\
155 156
	}								\
									\
157
	spi_imx->count -= sizeof(type);					\
158
									\
159
	writel(val, spi_imx->base + MXC_CSPITXDATA);			\
160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
}

MXC_SPI_BUF_RX(u8)
MXC_SPI_BUF_TX(u8)
MXC_SPI_BUF_RX(u16)
MXC_SPI_BUF_TX(u16)
MXC_SPI_BUF_RX(u32)
MXC_SPI_BUF_TX(u32)

/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
 * (which is currently not the case in this driver)
 */
static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
	256, 384, 512, 768, 1024};

/* MX21, MX27 */
176
static unsigned int spi_imx_clkdiv_1(unsigned int fin,
177
		unsigned int fspi, unsigned int max, unsigned int *fres)
178
{
179
	int i;
180 181 182

	for (i = 2; i < max; i++)
		if (fspi * mxc_clkdivs[i] >= fin)
183
			break;
184

185 186
	*fres = fin / mxc_clkdivs[i];
	return i;
187 188
}

189
/* MX1, MX31, MX35, MX51 CSPI */
190
static unsigned int spi_imx_clkdiv_2(unsigned int fin,
191
		unsigned int fspi, unsigned int *fres)
192 193 194 195 196
{
	int i, div = 4;

	for (i = 0; i < 7; i++) {
		if (fspi * div >= fin)
197
			goto out;
198 199 200
		div <<= 1;
	}

201 202 203
out:
	*fres = fin / div;
	return i;
204 205
}

S
Sascha Hauer 已提交
206
static int spi_imx_bytes_per_word(const int bits_per_word)
207
{
208 209 210 211 212 213
	if (bits_per_word <= 8)
		return 1;
	else if (bits_per_word <= 16)
		return 2;
	else
		return 4;
214 215
}

R
Robin Gong 已提交
216 217 218 219
static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
			 struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
220 221 222 223

	if (!master->dma_rx)
		return false;

224 225 226
	if (spi_imx->slave_mode)
		return false;

227 228 229
	if (transfer->len < spi_imx->devtype_data->fifo_size)
		return false;

230
	spi_imx->dynamic_burst = 0;
231

232
	return true;
R
Robin Gong 已提交
233 234
}

235 236 237
#define MX51_ECSPI_CTRL		0x08
#define MX51_ECSPI_CTRL_ENABLE		(1 <<  0)
#define MX51_ECSPI_CTRL_XCH		(1 <<  2)
R
Robin Gong 已提交
238
#define MX51_ECSPI_CTRL_SMC		(1 << 3)
239
#define MX51_ECSPI_CTRL_MODE_MASK	(0xf << 4)
240
#define MX51_ECSPI_CTRL_DRCTL(drctl)	((drctl) << 16)
241 242 243 244
#define MX51_ECSPI_CTRL_POSTDIV_OFFSET	8
#define MX51_ECSPI_CTRL_PREDIV_OFFSET	12
#define MX51_ECSPI_CTRL_CS(cs)		((cs) << 18)
#define MX51_ECSPI_CTRL_BL_OFFSET	20
245
#define MX51_ECSPI_CTRL_BL_MASK		(0xfff << 20)
246 247 248 249 250 251

#define MX51_ECSPI_CONFIG	0x0c
#define MX51_ECSPI_CONFIG_SCLKPHA(cs)	(1 << ((cs) +  0))
#define MX51_ECSPI_CONFIG_SCLKPOL(cs)	(1 << ((cs) +  4))
#define MX51_ECSPI_CONFIG_SBBCTRL(cs)	(1 << ((cs) +  8))
#define MX51_ECSPI_CONFIG_SSBPOL(cs)	(1 << ((cs) + 12))
252
#define MX51_ECSPI_CONFIG_SCLKCTL(cs)	(1 << ((cs) + 20))
253 254 255 256

#define MX51_ECSPI_INT		0x10
#define MX51_ECSPI_INT_TEEN		(1 <<  0)
#define MX51_ECSPI_INT_RREN		(1 <<  3)
257
#define MX51_ECSPI_INT_RDREN		(1 <<  4)
258

R
Robin Gong 已提交
259
#define MX51_ECSPI_DMA      0x14
260 261 262
#define MX51_ECSPI_DMA_TX_WML(wml)	((wml) & 0x3f)
#define MX51_ECSPI_DMA_RX_WML(wml)	(((wml) & 0x3f) << 16)
#define MX51_ECSPI_DMA_RXT_WML(wml)	(((wml) & 0x3f) << 24)
R
Robin Gong 已提交
263

264 265 266
#define MX51_ECSPI_DMA_TEDEN		(1 << 7)
#define MX51_ECSPI_DMA_RXDEN		(1 << 23)
#define MX51_ECSPI_DMA_RXTDEN		(1 << 31)
R
Robin Gong 已提交
267

268 269
#define MX51_ECSPI_STAT		0x18
#define MX51_ECSPI_STAT_RR		(1 <<  3)
270

271 272 273
#define MX51_ECSPI_TESTREG	0x20
#define MX51_ECSPI_TESTREG_LBC	BIT(31)

274 275 276
static void spi_imx_buf_rx_swap_u32(struct spi_imx_data *spi_imx)
{
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);
277
#ifdef __LITTLE_ENDIAN
278
	unsigned int bytes_per_word;
279
#endif
280 281 282 283 284 285 286 287 288 289 290 291

	if (spi_imx->rx_buf) {
#ifdef __LITTLE_ENDIAN
		bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
		if (bytes_per_word == 1)
			val = cpu_to_be32(val);
		else if (bytes_per_word == 2)
			val = (val << 16) | (val >> 16);
#endif
		*(u32 *)spi_imx->rx_buf = val;
		spi_imx->rx_buf += sizeof(u32);
	}
292 293

	spi_imx->remainder -= sizeof(u32);
294 295 296 297
}

static void spi_imx_buf_rx_swap(struct spi_imx_data *spi_imx)
{
298 299
	int unaligned;
	u32 val;
300

301 302 303
	unaligned = spi_imx->remainder % 4;

	if (!unaligned) {
304 305 306 307
		spi_imx_buf_rx_swap_u32(spi_imx);
		return;
	}

308
	if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
309
		spi_imx_buf_rx_u16(spi_imx);
310 311 312 313 314 315 316 317 318 319 320 321
		return;
	}

	val = readl(spi_imx->base + MXC_CSPIRXDATA);

	while (unaligned--) {
		if (spi_imx->rx_buf) {
			*(u8 *)spi_imx->rx_buf = (val >> (8 * unaligned)) & 0xff;
			spi_imx->rx_buf++;
		}
		spi_imx->remainder--;
	}
322 323 324 325 326
}

static void spi_imx_buf_tx_swap_u32(struct spi_imx_data *spi_imx)
{
	u32 val = 0;
327
#ifdef __LITTLE_ENDIAN
328
	unsigned int bytes_per_word;
329
#endif
330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349

	if (spi_imx->tx_buf) {
		val = *(u32 *)spi_imx->tx_buf;
		spi_imx->tx_buf += sizeof(u32);
	}

	spi_imx->count -= sizeof(u32);
#ifdef __LITTLE_ENDIAN
	bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);

	if (bytes_per_word == 1)
		val = cpu_to_be32(val);
	else if (bytes_per_word == 2)
		val = (val << 16) | (val >> 16);
#endif
	writel(val, spi_imx->base + MXC_CSPITXDATA);
}

static void spi_imx_buf_tx_swap(struct spi_imx_data *spi_imx)
{
350 351
	int unaligned;
	u32 val = 0;
352

353
	unaligned = spi_imx->count % 4;
354

355 356 357
	if (!unaligned) {
		spi_imx_buf_tx_swap_u32(spi_imx);
		return;
358 359
	}

360 361
	if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
		spi_imx_buf_tx_u16(spi_imx);
362 363 364
		return;
	}

365 366 367 368 369 370 371
	while (unaligned--) {
		if (spi_imx->tx_buf) {
			val |= *(u8 *)spi_imx->tx_buf << (8 * unaligned);
			spi_imx->tx_buf++;
		}
		spi_imx->count--;
	}
372

373
	writel(val, spi_imx->base + MXC_CSPITXDATA);
374 375
}

376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391
static void mx53_ecspi_rx_slave(struct spi_imx_data *spi_imx)
{
	u32 val = be32_to_cpu(readl(spi_imx->base + MXC_CSPIRXDATA));

	if (spi_imx->rx_buf) {
		int n_bytes = spi_imx->slave_burst % sizeof(val);

		if (!n_bytes)
			n_bytes = sizeof(val);

		memcpy(spi_imx->rx_buf,
		       ((u8 *)&val) + sizeof(val) - n_bytes, n_bytes);

		spi_imx->rx_buf += n_bytes;
		spi_imx->slave_burst -= n_bytes;
	}
392 393

	spi_imx->remainder -= sizeof(u32);
394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
}

static void mx53_ecspi_tx_slave(struct spi_imx_data *spi_imx)
{
	u32 val = 0;
	int n_bytes = spi_imx->count % sizeof(val);

	if (!n_bytes)
		n_bytes = sizeof(val);

	if (spi_imx->tx_buf) {
		memcpy(((u8 *)&val) + sizeof(val) - n_bytes,
		       spi_imx->tx_buf, n_bytes);
		val = cpu_to_be32(val);
		spi_imx->tx_buf += n_bytes;
	}

	spi_imx->count -= n_bytes;

	writel(val, spi_imx->base + MXC_CSPITXDATA);
}

416
/* MX51 eCSPI */
417 418
static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
				      unsigned int fspi, unsigned int *fres)
419 420 421 422 423 424
{
	/*
	 * there are two 4-bit dividers, the pre-divider divides by
	 * $pre, the post-divider by 2^$post
	 */
	unsigned int pre, post;
425
	unsigned int fin = spi_imx->spi_clk;
426 427 428 429 430 431 432 433 434 435 436 437

	if (unlikely(fspi > fin))
		return 0;

	post = fls(fin) - fls(fspi);
	if (fin > fspi << post)
		post++;

	/* now we have: (fin <= fspi << post) with post being minimal */

	post = max(4U, post) - 4;
	if (unlikely(post > 0xf)) {
438 439
		dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
				fspi, fin);
440 441 442 443 444
		return 0xff;
	}

	pre = DIV_ROUND_UP(fin, fspi << post) - 1;

445
	dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
446
			__func__, fin, fspi, post, pre);
447 448 449 450

	/* Resulting frequency for the SCLK line. */
	*fres = (fin / (pre + 1)) >> post;

451 452
	return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
		(post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
453 454
}

455
static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
456 457 458 459
{
	unsigned val = 0;

	if (enable & MXC_INT_TE)
460
		val |= MX51_ECSPI_INT_TEEN;
461 462

	if (enable & MXC_INT_RR)
463
		val |= MX51_ECSPI_INT_RREN;
464

465 466 467
	if (enable & MXC_INT_RDR)
		val |= MX51_ECSPI_INT_RDREN;

468
	writel(val, spi_imx->base + MX51_ECSPI_INT);
469 470
}

471
static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
472
{
473
	u32 reg;
R
Robin Gong 已提交
474

475 476
	reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
	reg |= MX51_ECSPI_CTRL_XCH;
477
	writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
478 479
}

480 481 482 483 484 485 486 487 488
static void mx51_ecspi_disable(struct spi_imx_data *spi_imx)
{
	u32 ctrl;

	ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
	ctrl &= ~MX51_ECSPI_CTRL_ENABLE;
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
}

489
static int mx51_ecspi_config(struct spi_device *spi)
490
{
491
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
492
	u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
493
	u32 clk = spi_imx->speed_hz, delay, reg;
494
	u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
495

496 497 498 499 500
	/* set Master or Slave mode */
	if (spi_imx->slave_mode)
		ctrl &= ~MX51_ECSPI_CTRL_MODE_MASK;
	else
		ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
501

502 503 504 505 506 507
	/*
	 * Enable SPI_RDY handling (falling edge/level triggered).
	 */
	if (spi->mode & SPI_READY)
		ctrl |= MX51_ECSPI_CTRL_DRCTL(spi_imx->spi_drctl);

508
	/* set clock speed */
509
	ctrl |= mx51_ecspi_clkdiv(spi_imx, spi_imx->speed_hz, &clk);
510
	spi_imx->spi_bus_clk = clk;
511 512

	/* set chip select to use */
513
	ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
514

515 516 517 518 519 520
	if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
		ctrl |= (spi_imx->slave_burst * 8 - 1)
			<< MX51_ECSPI_CTRL_BL_OFFSET;
	else
		ctrl |= (spi_imx->bits_per_word - 1)
			<< MX51_ECSPI_CTRL_BL_OFFSET;
521

522 523 524 525 526 527 528 529 530
	/*
	 * eCSPI burst completion by Chip Select signal in Slave mode
	 * is not functional for imx53 Soc, config SPI burst completed when
	 * BURST_LENGTH + 1 bits are received
	 */
	if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
		cfg &= ~MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
	else
		cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
531

532
	if (spi->mode & SPI_CPHA)
533
		cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
534
	else
535
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
536

537
	if (spi->mode & SPI_CPOL) {
538 539
		cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
540
	} else {
541 542
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
543
	}
544
	if (spi->mode & SPI_CS_HIGH)
545
		cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
546
	else
547
		cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
548

549 550 551
	if (spi_imx->usedma)
		ctrl |= MX51_ECSPI_CTRL_SMC;

552 553 554
	/* CTRL register always go first to bring out controller from reset */
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);

555
	reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
556
	if (spi->mode & SPI_LOOP)
557 558 559 560 561
		reg |= MX51_ECSPI_TESTREG_LBC;
	else
		reg &= ~MX51_ECSPI_TESTREG_LBC;
	writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);

562
	writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
563

564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580
	/*
	 * Wait until the changes in the configuration register CONFIGREG
	 * propagate into the hardware. It takes exactly one tick of the
	 * SCLK clock, but we will wait two SCLK clock just to be sure. The
	 * effect of the delay it takes for the hardware to apply changes
	 * is noticable if the SCLK clock run very slow. In such a case, if
	 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
	 * be asserted before the SCLK polarity changes, which would disrupt
	 * the SPI communication as the device on the other end would consider
	 * the change of SCLK polarity as a clock tick already.
	 */
	delay = (2 * 1000000) / clk;
	if (likely(delay < 10))	/* SCLK is faster than 100 kHz */
		udelay(delay);
	else			/* SCLK is _very_ slow */
		usleep_range(delay, delay + 10);

581 582 583 584 585
	return 0;
}

static void mx51_setup_wml(struct spi_imx_data *spi_imx)
{
R
Robin Gong 已提交
586 587 588 589
	/*
	 * Configure the DMA register: setup the watermark
	 * and enable DMA request.
	 */
590

591
	writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml - 1) |
592 593
		MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
		MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
594 595
		MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
		MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
596 597
}

598
static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
599
{
600
	return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
601 602
}

603
static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
604 605
{
	/* drain receive buffer */
606
	while (mx51_ecspi_rx_available(spi_imx))
607 608 609
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

610 611 612 613 614 615
#define MX31_INTREG_TEEN	(1 << 0)
#define MX31_INTREG_RREN	(1 << 3)

#define MX31_CSPICTRL_ENABLE	(1 << 0)
#define MX31_CSPICTRL_MASTER	(1 << 1)
#define MX31_CSPICTRL_XCH	(1 << 2)
M
Martin Kaiser 已提交
616
#define MX31_CSPICTRL_SMC	(1 << 3)
617 618 619 620 621 622 623 624 625 626
#define MX31_CSPICTRL_POL	(1 << 4)
#define MX31_CSPICTRL_PHA	(1 << 5)
#define MX31_CSPICTRL_SSCTL	(1 << 6)
#define MX31_CSPICTRL_SSPOL	(1 << 7)
#define MX31_CSPICTRL_BC_SHIFT	8
#define MX35_CSPICTRL_BL_SHIFT	20
#define MX31_CSPICTRL_CS_SHIFT	24
#define MX35_CSPICTRL_CS_SHIFT	12
#define MX31_CSPICTRL_DR_SHIFT	16

M
Martin Kaiser 已提交
627 628 629 630
#define MX31_CSPI_DMAREG	0x10
#define MX31_DMAREG_RH_DEN	(1<<4)
#define MX31_DMAREG_TH_DEN	(1<<1)

631 632 633
#define MX31_CSPISTATUS		0x14
#define MX31_STATUS_RR		(1 << 3)

634 635 636
#define MX31_CSPI_TESTREG	0x1C
#define MX31_TEST_LBC		(1 << 14)

637 638 639 640
/* These functions also work for the i.MX35, but be aware that
 * the i.MX35 has a slightly different register layout for bits
 * we do not use here.
 */
641
static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
642 643 644 645 646 647 648 649
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX31_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX31_INTREG_RREN;

650
	writel(val, spi_imx->base + MXC_CSPIINT);
651 652
}

653
static void mx31_trigger(struct spi_imx_data *spi_imx)
654 655 656
{
	unsigned int reg;

657
	reg = readl(spi_imx->base + MXC_CSPICTRL);
658
	reg |= MX31_CSPICTRL_XCH;
659
	writel(reg, spi_imx->base + MXC_CSPICTRL);
660 661
}

662
static int mx31_config(struct spi_device *spi)
663
{
664
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
665
	unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
666
	unsigned int clk;
667

668
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
669
		MX31_CSPICTRL_DR_SHIFT;
670
	spi_imx->spi_bus_clk = clk;
671

672
	if (is_imx35_cspi(spi_imx)) {
673
		reg |= (spi_imx->bits_per_word - 1) << MX35_CSPICTRL_BL_SHIFT;
674 675
		reg |= MX31_CSPICTRL_SSCTL;
	} else {
676
		reg |= (spi_imx->bits_per_word - 1) << MX31_CSPICTRL_BC_SHIFT;
677
	}
678

679
	if (spi->mode & SPI_CPHA)
680
		reg |= MX31_CSPICTRL_PHA;
681
	if (spi->mode & SPI_CPOL)
682
		reg |= MX31_CSPICTRL_POL;
683
	if (spi->mode & SPI_CS_HIGH)
684
		reg |= MX31_CSPICTRL_SSPOL;
685 686
	if (!gpio_is_valid(spi->cs_gpio))
		reg |= (spi->chip_select) <<
687 688
			(is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
						  MX31_CSPICTRL_CS_SHIFT);
689

M
Martin Kaiser 已提交
690 691 692
	if (spi_imx->usedma)
		reg |= MX31_CSPICTRL_SMC;

693 694
	writel(reg, spi_imx->base + MXC_CSPICTRL);

695 696 697 698 699 700 701
	reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
	if (spi->mode & SPI_LOOP)
		reg |= MX31_TEST_LBC;
	else
		reg &= ~MX31_TEST_LBC;
	writel(reg, spi_imx->base + MX31_CSPI_TESTREG);

M
Martin Kaiser 已提交
702 703 704 705 706 707 708
	if (spi_imx->usedma) {
		/* configure DMA requests when RXFIFO is half full and
		   when TXFIFO is half empty */
		writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
			spi_imx->base + MX31_CSPI_DMAREG);
	}

709 710 711
	return 0;
}

712
static int mx31_rx_available(struct spi_imx_data *spi_imx)
713
{
714
	return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
715 716
}

717
static void mx31_reset(struct spi_imx_data *spi_imx)
718 719
{
	/* drain receive buffer */
720
	while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
721 722 723
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

724 725 726 727 728 729 730 731 732 733 734 735 736
#define MX21_INTREG_RR		(1 << 4)
#define MX21_INTREG_TEEN	(1 << 9)
#define MX21_INTREG_RREN	(1 << 13)

#define MX21_CSPICTRL_POL	(1 << 5)
#define MX21_CSPICTRL_PHA	(1 << 6)
#define MX21_CSPICTRL_SSPOL	(1 << 8)
#define MX21_CSPICTRL_XCH	(1 << 9)
#define MX21_CSPICTRL_ENABLE	(1 << 10)
#define MX21_CSPICTRL_MASTER	(1 << 11)
#define MX21_CSPICTRL_DR_SHIFT	14
#define MX21_CSPICTRL_CS_SHIFT	19

737
static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
738 739 740 741
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
742
		val |= MX21_INTREG_TEEN;
743
	if (enable & MXC_INT_RR)
744
		val |= MX21_INTREG_RREN;
745

746
	writel(val, spi_imx->base + MXC_CSPIINT);
747 748
}

749
static void mx21_trigger(struct spi_imx_data *spi_imx)
750 751 752
{
	unsigned int reg;

753
	reg = readl(spi_imx->base + MXC_CSPICTRL);
754
	reg |= MX21_CSPICTRL_XCH;
755
	writel(reg, spi_imx->base + MXC_CSPICTRL);
756 757
}

758
static int mx21_config(struct spi_device *spi)
759
{
760
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
761
	unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
762
	unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
763 764
	unsigned int clk;

765
	reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, spi_imx->speed_hz, max, &clk)
766 767
		<< MX21_CSPICTRL_DR_SHIFT;
	spi_imx->spi_bus_clk = clk;
768

769
	reg |= spi_imx->bits_per_word - 1;
770

771
	if (spi->mode & SPI_CPHA)
772
		reg |= MX21_CSPICTRL_PHA;
773
	if (spi->mode & SPI_CPOL)
774
		reg |= MX21_CSPICTRL_POL;
775
	if (spi->mode & SPI_CS_HIGH)
776
		reg |= MX21_CSPICTRL_SSPOL;
777 778
	if (!gpio_is_valid(spi->cs_gpio))
		reg |= spi->chip_select << MX21_CSPICTRL_CS_SHIFT;
779

780
	writel(reg, spi_imx->base + MXC_CSPICTRL);
781 782 783 784

	return 0;
}

785
static int mx21_rx_available(struct spi_imx_data *spi_imx)
786
{
787
	return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
788 789
}

790
static void mx21_reset(struct spi_imx_data *spi_imx)
791 792 793 794
{
	writel(1, spi_imx->base + MXC_RESET);
}

795 796 797 798 799 800 801 802 803 804 805
#define MX1_INTREG_RR		(1 << 3)
#define MX1_INTREG_TEEN		(1 << 8)
#define MX1_INTREG_RREN		(1 << 11)

#define MX1_CSPICTRL_POL	(1 << 4)
#define MX1_CSPICTRL_PHA	(1 << 5)
#define MX1_CSPICTRL_XCH	(1 << 8)
#define MX1_CSPICTRL_ENABLE	(1 << 9)
#define MX1_CSPICTRL_MASTER	(1 << 10)
#define MX1_CSPICTRL_DR_SHIFT	13

806
static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
807 808 809 810 811 812 813 814
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX1_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX1_INTREG_RREN;

815
	writel(val, spi_imx->base + MXC_CSPIINT);
816 817
}

818
static void mx1_trigger(struct spi_imx_data *spi_imx)
819 820 821
{
	unsigned int reg;

822
	reg = readl(spi_imx->base + MXC_CSPICTRL);
823
	reg |= MX1_CSPICTRL_XCH;
824
	writel(reg, spi_imx->base + MXC_CSPICTRL);
825 826
}

827
static int mx1_config(struct spi_device *spi)
828
{
829
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
830
	unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
831
	unsigned int clk;
832

833
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
834
		MX1_CSPICTRL_DR_SHIFT;
835 836
	spi_imx->spi_bus_clk = clk;

837
	reg |= spi_imx->bits_per_word - 1;
838

839
	if (spi->mode & SPI_CPHA)
840
		reg |= MX1_CSPICTRL_PHA;
841
	if (spi->mode & SPI_CPOL)
842 843
		reg |= MX1_CSPICTRL_POL;

844
	writel(reg, spi_imx->base + MXC_CSPICTRL);
845 846 847 848

	return 0;
}

849
static int mx1_rx_available(struct spi_imx_data *spi_imx)
850
{
851
	return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
852 853
}

854
static void mx1_reset(struct spi_imx_data *spi_imx)
855 856 857 858
{
	writel(1, spi_imx->base + MXC_RESET);
}

859 860 861 862 863 864
static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
	.intctrl = mx1_intctrl,
	.config = mx1_config,
	.trigger = mx1_trigger,
	.rx_available = mx1_rx_available,
	.reset = mx1_reset,
865 866
	.fifo_size = 8,
	.has_dmamode = false,
867
	.dynamic_burst = false,
868
	.has_slavemode = false,
869 870 871 872 873 874 875 876 877
	.devtype = IMX1_CSPI,
};

static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
	.intctrl = mx21_intctrl,
	.config = mx21_config,
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
878 879
	.fifo_size = 8,
	.has_dmamode = false,
880
	.dynamic_burst = false,
881
	.has_slavemode = false,
882 883 884 885 886 887 888 889 890 891
	.devtype = IMX21_CSPI,
};

static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
	/* i.mx27 cspi shares the functions with i.mx21 one */
	.intctrl = mx21_intctrl,
	.config = mx21_config,
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
892 893
	.fifo_size = 8,
	.has_dmamode = false,
894
	.dynamic_burst = false,
895
	.has_slavemode = false,
896 897 898 899 900 901 902 903 904
	.devtype = IMX27_CSPI,
};

static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
	.intctrl = mx31_intctrl,
	.config = mx31_config,
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
905 906
	.fifo_size = 8,
	.has_dmamode = false,
907
	.dynamic_burst = false,
908
	.has_slavemode = false,
909 910 911 912 913 914 915 916 917 918
	.devtype = IMX31_CSPI,
};

static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
	/* i.mx35 and later cspi shares the functions with i.mx31 one */
	.intctrl = mx31_intctrl,
	.config = mx31_config,
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
919 920
	.fifo_size = 8,
	.has_dmamode = true,
921
	.dynamic_burst = false,
922
	.has_slavemode = false,
923 924 925 926 927 928 929 930 931
	.devtype = IMX35_CSPI,
};

static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
	.config = mx51_ecspi_config,
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
	.reset = mx51_ecspi_reset,
932
	.setup_wml = mx51_setup_wml,
933 934
	.fifo_size = 64,
	.has_dmamode = true,
935
	.dynamic_burst = true,
936 937
	.has_slavemode = true,
	.disable = mx51_ecspi_disable,
938 939 940
	.devtype = IMX51_ECSPI,
};

941 942 943 944 945 946 947 948
static struct spi_imx_devtype_data imx53_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
	.config = mx51_ecspi_config,
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
	.reset = mx51_ecspi_reset,
	.fifo_size = 64,
	.has_dmamode = true,
949 950
	.has_slavemode = true,
	.disable = mx51_ecspi_disable,
951 952 953
	.devtype = IMX53_ECSPI,
};

954
static const struct platform_device_id spi_imx_devtype[] = {
955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
	{
		.name = "imx1-cspi",
		.driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
	}, {
		.name = "imx21-cspi",
		.driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
	}, {
		.name = "imx27-cspi",
		.driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
	}, {
		.name = "imx31-cspi",
		.driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
	}, {
		.name = "imx35-cspi",
		.driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
	}, {
		.name = "imx51-ecspi",
		.driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
973 974 975
	}, {
		.name = "imx53-ecspi",
		.driver_data = (kernel_ulong_t) &imx53_ecspi_devtype_data,
976 977 978
	}, {
		/* sentinel */
	}
979 980
};

981 982 983 984 985 986 987
static const struct of_device_id spi_imx_dt_ids[] = {
	{ .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
	{ .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
	{ .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
	{ .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
	{ .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
	{ .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
988
	{ .compatible = "fsl,imx53-ecspi", .data = &imx53_ecspi_devtype_data, },
989 990
	{ /* sentinel */ }
};
991
MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
992

993
static void spi_imx_chipselect(struct spi_device *spi, int is_active)
994
{
995 996
	int active = is_active != BITBANG_CS_INACTIVE;
	int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
997

O
Oleksij Rempel 已提交
998 999 1000
	if (spi->mode & SPI_NO_CS)
		return;

1001
	if (!gpio_is_valid(spi->cs_gpio))
1002 1003
		return;

1004
	gpio_set_value(spi->cs_gpio, dev_is_lowactive ^ active);
1005 1006
}

1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
static void spi_imx_set_burst_len(struct spi_imx_data *spi_imx, int n_bits)
{
	u32 ctrl;

	ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
	ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
	ctrl |= ((n_bits - 1) << MX51_ECSPI_CTRL_BL_OFFSET);
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
}

1017
static void spi_imx_push(struct spi_imx_data *spi_imx)
1018
{
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
	unsigned int burst_len, fifo_words;

	if (spi_imx->dynamic_burst)
		fifo_words = 4;
	else
		fifo_words = spi_imx_bytes_per_word(spi_imx->bits_per_word);
	/*
	 * Reload the FIFO when the remaining bytes to be transferred in the
	 * current burst is 0. This only applies when bits_per_word is a
	 * multiple of 8.
	 */
	if (!spi_imx->remainder) {
		if (spi_imx->dynamic_burst) {

			/* We need to deal unaligned data first */
			burst_len = spi_imx->count % MX51_ECSPI_CTRL_MAX_BURST;

			if (!burst_len)
				burst_len = MX51_ECSPI_CTRL_MAX_BURST;

			spi_imx_set_burst_len(spi_imx, burst_len * 8);

			spi_imx->remainder = burst_len;
		} else {
			spi_imx->remainder = fifo_words;
		}
	}

1047
	while (spi_imx->txfifo < spi_imx->devtype_data->fifo_size) {
1048
		if (!spi_imx->count)
1049
			break;
1050 1051 1052
		if (spi_imx->dynamic_burst &&
		    spi_imx->txfifo >=  DIV_ROUND_UP(spi_imx->remainder,
						     fifo_words))
1053
			break;
1054 1055
		spi_imx->tx(spi_imx);
		spi_imx->txfifo++;
1056 1057
	}

1058 1059
	if (!spi_imx->slave_mode)
		spi_imx->devtype_data->trigger(spi_imx);
1060 1061
}

1062
static irqreturn_t spi_imx_isr(int irq, void *dev_id)
1063
{
1064
	struct spi_imx_data *spi_imx = dev_id;
1065

1066 1067
	while (spi_imx->txfifo &&
	       spi_imx->devtype_data->rx_available(spi_imx)) {
1068 1069
		spi_imx->rx(spi_imx);
		spi_imx->txfifo--;
1070 1071
	}

1072 1073
	if (spi_imx->count) {
		spi_imx_push(spi_imx);
1074 1075 1076
		return IRQ_HANDLED;
	}

1077
	if (spi_imx->txfifo) {
1078 1079 1080
		/* No data left to push, but still waiting for rx data,
		 * enable receive data available interrupt.
		 */
1081
		spi_imx->devtype_data->intctrl(
1082
				spi_imx, MXC_INT_RR);
1083 1084 1085
		return IRQ_HANDLED;
	}

1086
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1087
	complete(&spi_imx->xfer_done);
1088 1089 1090 1091

	return IRQ_HANDLED;
}

1092
static int spi_imx_dma_configure(struct spi_master *master)
1093 1094 1095 1096 1097 1098
{
	int ret;
	enum dma_slave_buswidth buswidth;
	struct dma_slave_config rx = {}, tx = {};
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

1099
	switch (spi_imx_bytes_per_word(spi_imx->bits_per_word)) {
1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
	case 4:
		buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
		break;
	case 2:
		buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
		break;
	case 1:
		buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
		break;
	default:
		return -EINVAL;
	}

	tx.direction = DMA_MEM_TO_DEV;
	tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
	tx.dst_addr_width = buswidth;
	tx.dst_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_tx, &tx);
	if (ret) {
		dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
		return ret;
	}

	rx.direction = DMA_DEV_TO_MEM;
	rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
	rx.src_addr_width = buswidth;
	rx.src_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_rx, &rx);
	if (ret) {
		dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
		return ret;
	}

	return 0;
}

1136
static int spi_imx_setupxfer(struct spi_device *spi,
1137 1138
				 struct spi_transfer *t)
{
1139
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1140

1141 1142 1143
	if (!t)
		return 0;

1144 1145
	spi_imx->bits_per_word = t->bits_per_word;
	spi_imx->speed_hz  = t->speed_hz;
1146

1147 1148 1149 1150 1151 1152 1153 1154 1155
	/*
	 * Initialize the functions for transfer. To transfer non byte-aligned
	 * words, we have to use multiple word-size bursts, we can't use
	 * dynamic_burst in that case.
	 */
	if (spi_imx->devtype_data->dynamic_burst && !spi_imx->slave_mode &&
	    (spi_imx->bits_per_word == 8 ||
	    spi_imx->bits_per_word == 16 ||
	    spi_imx->bits_per_word == 32)) {
1156 1157 1158 1159 1160

		spi_imx->rx = spi_imx_buf_rx_swap;
		spi_imx->tx = spi_imx_buf_tx_swap;
		spi_imx->dynamic_burst = 1;

1161
	} else {
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
		if (spi_imx->bits_per_word <= 8) {
			spi_imx->rx = spi_imx_buf_rx_u8;
			spi_imx->tx = spi_imx_buf_tx_u8;
		} else if (spi_imx->bits_per_word <= 16) {
			spi_imx->rx = spi_imx_buf_rx_u16;
			spi_imx->tx = spi_imx_buf_tx_u16;
		} else {
			spi_imx->rx = spi_imx_buf_rx_u32;
			spi_imx->tx = spi_imx_buf_tx_u32;
		}
1172
		spi_imx->dynamic_burst = 0;
1173
	}
1174

1175 1176 1177 1178 1179
	if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
		spi_imx->usedma = 1;
	else
		spi_imx->usedma = 0;

1180 1181 1182 1183 1184 1185
	if (is_imx53_ecspi(spi_imx) && spi_imx->slave_mode) {
		spi_imx->rx = mx53_ecspi_rx_slave;
		spi_imx->tx = mx53_ecspi_tx_slave;
		spi_imx->slave_burst = t->len;
	}

1186
	spi_imx->devtype_data->config(spi);
1187 1188 1189 1190

	return 0;
}

R
Robin Gong 已提交
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206
static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
{
	struct spi_master *master = spi_imx->bitbang.master;

	if (master->dma_rx) {
		dma_release_channel(master->dma_rx);
		master->dma_rx = NULL;
	}

	if (master->dma_tx) {
		dma_release_channel(master->dma_tx);
		master->dma_tx = NULL;
	}
}

static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
1207
			     struct spi_master *master)
R
Robin Gong 已提交
1208 1209 1210
{
	int ret;

R
Robin Gong 已提交
1211 1212 1213 1214
	/* use pio mode for i.mx6dl chip TKT238285 */
	if (of_machine_is_compatible("fsl,imx6dl"))
		return 0;

1215
	spi_imx->wml = spi_imx->devtype_data->fifo_size / 2;
1216

R
Robin Gong 已提交
1217
	/* Prepare for TX DMA: */
1218 1219 1220 1221 1222
	master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
	if (IS_ERR(master->dma_tx)) {
		ret = PTR_ERR(master->dma_tx);
		dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
		master->dma_tx = NULL;
R
Robin Gong 已提交
1223 1224 1225 1226
		goto err;
	}

	/* Prepare for RX : */
1227 1228 1229 1230 1231
	master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
	if (IS_ERR(master->dma_rx)) {
		ret = PTR_ERR(master->dma_rx);
		dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
		master->dma_rx = NULL;
R
Robin Gong 已提交
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
		goto err;
	}

	init_completion(&spi_imx->dma_rx_completion);
	init_completion(&spi_imx->dma_tx_completion);
	master->can_dma = spi_imx_can_dma;
	master->max_dma_len = MAX_SDMA_BD_BYTES;
	spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
					 SPI_MASTER_MUST_TX;

	return 0;
err:
	spi_imx_sdma_exit(spi_imx);
	return ret;
}

static void spi_imx_dma_rx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_rx_completion);
}

static void spi_imx_dma_tx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_tx_completion);
}

1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
{
	unsigned long timeout = 0;

	/* Time with actual data transfer and CS change delay related to HW */
	timeout = (8 + 4) * size / spi_imx->spi_bus_clk;

	/* Add extra second for scheduler related activities */
	timeout += 1;

	/* Double calculated timeout */
	return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
}

R
Robin Gong 已提交
1276 1277 1278
static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
				struct spi_transfer *transfer)
{
1279
	struct dma_async_tx_descriptor *desc_tx, *desc_rx;
1280
	unsigned long transfer_timeout;
1281
	unsigned long timeout;
R
Robin Gong 已提交
1282 1283
	struct spi_master *master = spi_imx->bitbang.master;
	struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
1284 1285
	struct scatterlist *last_sg = sg_last(rx->sgl, rx->nents);
	unsigned int bytes_per_word, i;
1286 1287
	int ret;

1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
	/* Get the right burst length from the last sg to ensure no tail data */
	bytes_per_word = spi_imx_bytes_per_word(transfer->bits_per_word);
	for (i = spi_imx->devtype_data->fifo_size / 2; i > 0; i--) {
		if (!(sg_dma_len(last_sg) % (i * bytes_per_word)))
			break;
	}
	/* Use 1 as wml in case no available burst length got */
	if (i == 0)
		i = 1;

	spi_imx->wml =  i;

1300 1301 1302 1303
	ret = spi_imx_dma_configure(master);
	if (ret)
		return ret;

1304 1305 1306 1307
	if (!spi_imx->devtype_data->setup_wml) {
		dev_err(spi_imx->dev, "No setup_wml()?\n");
		return -EINVAL;
	}
1308
	spi_imx->devtype_data->setup_wml(spi_imx);
R
Robin Gong 已提交
1309

1310 1311 1312 1313 1314 1315 1316 1317 1318
	/*
	 * The TX DMA setup starts the transfer, so make sure RX is configured
	 * before TX.
	 */
	desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
				rx->sgl, rx->nents, DMA_DEV_TO_MEM,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc_rx)
		return -EINVAL;
R
Robin Gong 已提交
1319

1320 1321 1322 1323 1324
	desc_rx->callback = spi_imx_dma_rx_callback;
	desc_rx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_rx);
	reinit_completion(&spi_imx->dma_rx_completion);
	dma_async_issue_pending(master->dma_rx);
R
Robin Gong 已提交
1325

1326 1327 1328 1329 1330 1331
	desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
				tx->sgl, tx->nents, DMA_MEM_TO_DEV,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc_tx) {
		dmaengine_terminate_all(master->dma_tx);
		return -EINVAL;
R
Robin Gong 已提交
1332 1333
	}

1334 1335 1336
	desc_tx->callback = spi_imx_dma_tx_callback;
	desc_tx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_tx);
R
Robin Gong 已提交
1337
	reinit_completion(&spi_imx->dma_tx_completion);
1338
	dma_async_issue_pending(master->dma_tx);
R
Robin Gong 已提交
1339

1340 1341
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

R
Robin Gong 已提交
1342
	/* Wait SDMA to finish the data transfer.*/
1343
	timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
1344
						transfer_timeout);
1345
	if (!timeout) {
1346
		dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
R
Robin Gong 已提交
1347
		dmaengine_terminate_all(master->dma_tx);
1348
		dmaengine_terminate_all(master->dma_rx);
1349
		return -ETIMEDOUT;
R
Robin Gong 已提交
1350 1351
	}

1352 1353 1354 1355 1356 1357 1358 1359
	timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&master->dev, "I/O Error in DMA RX\n");
		spi_imx->devtype_data->reset(spi_imx);
		dmaengine_terminate_all(master->dma_rx);
		return -ETIMEDOUT;
	}
R
Robin Gong 已提交
1360

1361
	return transfer->len;
R
Robin Gong 已提交
1362 1363 1364
}

static int spi_imx_pio_transfer(struct spi_device *spi,
1365 1366
				struct spi_transfer *transfer)
{
1367
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1368 1369
	unsigned long transfer_timeout;
	unsigned long timeout;
1370

1371 1372 1373 1374
	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1375
	spi_imx->remainder = 0;
1376

1377
	reinit_completion(&spi_imx->xfer_done);
1378

1379
	spi_imx_push(spi_imx);
1380

1381
	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
1382

1383 1384 1385 1386 1387 1388 1389 1390 1391
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

	timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&spi->dev, "I/O Error in PIO\n");
		spi_imx->devtype_data->reset(spi_imx);
		return -ETIMEDOUT;
	}
1392 1393 1394 1395

	return transfer->len;
}

1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
static int spi_imx_pio_transfer_slave(struct spi_device *spi,
				      struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	int ret = transfer->len;

	if (is_imx53_ecspi(spi_imx) &&
	    transfer->len > MX53_MAX_TRANSFER_BYTES) {
		dev_err(&spi->dev, "Transaction too big, max size is %d bytes\n",
			MX53_MAX_TRANSFER_BYTES);
		return -EMSGSIZE;
	}

	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1413
	spi_imx->remainder = 0;
1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439

	reinit_completion(&spi_imx->xfer_done);
	spi_imx->slave_aborted = false;

	spi_imx_push(spi_imx);

	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE | MXC_INT_RDR);

	if (wait_for_completion_interruptible(&spi_imx->xfer_done) ||
	    spi_imx->slave_aborted) {
		dev_dbg(&spi->dev, "interrupted\n");
		ret = -EINTR;
	}

	/* ecspi has a HW issue when works in Slave mode,
	 * after 64 words writtern to TXFIFO, even TXFIFO becomes empty,
	 * ECSPI_TXDATA keeps shift out the last word data,
	 * so we have to disable ECSPI when in slave mode after the
	 * transfer completes
	 */
	if (spi_imx->devtype_data->disable)
		spi_imx->devtype_data->disable(spi_imx);

	return ret;
}

R
Robin Gong 已提交
1440 1441 1442 1443 1444
static int spi_imx_transfer(struct spi_device *spi,
				struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);

1445 1446 1447 1448 1449 1450 1451
	/* flush rxfifo before transfer */
	while (spi_imx->devtype_data->rx_available(spi_imx))
		spi_imx->rx(spi_imx);

	if (spi_imx->slave_mode)
		return spi_imx_pio_transfer_slave(spi, transfer);

1452
	if (spi_imx->usedma)
S
Sascha Hauer 已提交
1453
		return spi_imx_dma_transfer(spi_imx, transfer);
1454 1455
	else
		return spi_imx_pio_transfer(spi, transfer);
R
Robin Gong 已提交
1456 1457
}

1458
static int spi_imx_setup(struct spi_device *spi)
1459
{
1460
	dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
1461 1462
		 spi->mode, spi->bits_per_word, spi->max_speed_hz);

O
Oleksij Rempel 已提交
1463 1464 1465
	if (spi->mode & SPI_NO_CS)
		return 0;

1466 1467 1468
	if (gpio_is_valid(spi->cs_gpio))
		gpio_direction_output(spi->cs_gpio,
				      spi->mode & SPI_CS_HIGH ? 0 : 1);
1469

1470
	spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1471 1472 1473 1474

	return 0;
}

1475
static void spi_imx_cleanup(struct spi_device *spi)
1476 1477 1478
{
}

1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
static int
spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
	int ret;

	ret = clk_enable(spi_imx->clk_per);
	if (ret)
		return ret;

	ret = clk_enable(spi_imx->clk_ipg);
	if (ret) {
		clk_disable(spi_imx->clk_per);
		return ret;
	}

	return 0;
}

static int
spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
	return 0;
}

1508 1509 1510 1511 1512 1513 1514 1515 1516 1517
static int spi_imx_slave_abort(struct spi_master *master)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	spi_imx->slave_aborted = true;
	complete(&spi_imx->xfer_done);

	return 0;
}

1518
static int spi_imx_probe(struct platform_device *pdev)
1519
{
1520 1521 1522 1523 1524
	struct device_node *np = pdev->dev.of_node;
	const struct of_device_id *of_id =
			of_match_device(spi_imx_dt_ids, &pdev->dev);
	struct spi_imx_master *mxc_platform_info =
			dev_get_platdata(&pdev->dev);
1525
	struct spi_master *master;
1526
	struct spi_imx_data *spi_imx;
1527
	struct resource *res;
1528
	int i, ret, irq, spi_drctl;
1529 1530 1531
	const struct spi_imx_devtype_data *devtype_data = of_id ? of_id->data :
		(struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
	bool slave_mode;
1532

1533
	if (!np && !mxc_platform_info) {
1534 1535 1536 1537
		dev_err(&pdev->dev, "can't get the platform data\n");
		return -EINVAL;
	}

1538 1539 1540 1541 1542 1543 1544 1545
	slave_mode = devtype_data->has_slavemode &&
			of_property_read_bool(np, "spi-slave");
	if (slave_mode)
		master = spi_alloc_slave(&pdev->dev,
					 sizeof(struct spi_imx_data));
	else
		master = spi_alloc_master(&pdev->dev,
					  sizeof(struct spi_imx_data));
1546 1547 1548
	if (!master)
		return -ENOMEM;

1549 1550 1551 1552 1553 1554
	ret = of_property_read_u32(np, "fsl,spi-rdy-drctl", &spi_drctl);
	if ((ret < 0) || (spi_drctl >= 0x3)) {
		/* '11' is reserved */
		spi_drctl = 0;
	}

1555 1556
	platform_set_drvdata(pdev, master);

1557
	master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
1558
	master->bus_num = np ? -1 : pdev->id;
1559

1560
	spi_imx = spi_master_get_devdata(master);
1561
	spi_imx->bitbang.master = master;
1562
	spi_imx->dev = &pdev->dev;
1563
	spi_imx->slave_mode = slave_mode;
1564

1565
	spi_imx->devtype_data = devtype_data;
1566

1567
	/* Get number of chip selects, either platform data or OF */
1568 1569
	if (mxc_platform_info) {
		master->num_chipselect = mxc_platform_info->num_chipselect;
1570
		if (mxc_platform_info->chipselect) {
1571 1572 1573
			master->cs_gpios = devm_kcalloc(&master->dev,
				master->num_chipselect, sizeof(int),
				GFP_KERNEL);
1574 1575 1576 1577 1578 1579
			if (!master->cs_gpios)
				return -ENOMEM;

			for (i = 0; i < master->num_chipselect; i++)
				master->cs_gpios[i] = mxc_platform_info->chipselect[i];
		}
1580 1581 1582 1583 1584 1585 1586
	} else {
		u32 num_cs;

		if (!of_property_read_u32(np, "num-cs", &num_cs))
			master->num_chipselect = num_cs;
		/* If not preset, default value of 1 is used */
	}
1587

1588 1589 1590 1591 1592
	spi_imx->bitbang.chipselect = spi_imx_chipselect;
	spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
	spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
	spi_imx->bitbang.master->setup = spi_imx_setup;
	spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
1593 1594
	spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
	spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
1595
	spi_imx->bitbang.master->slave_abort = spi_imx_slave_abort;
O
Oleksij Rempel 已提交
1596 1597
	spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH \
					     | SPI_NO_CS;
1598 1599
	if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx) ||
	    is_imx53_ecspi(spi_imx))
1600 1601 1602
		spi_imx->bitbang.master->mode_bits |= SPI_LOOP | SPI_READY;

	spi_imx->spi_drctl = spi_drctl;
1603

1604
	init_completion(&spi_imx->xfer_done);
1605 1606

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
F
Fabio Estevam 已提交
1607 1608 1609 1610
	spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(spi_imx->base)) {
		ret = PTR_ERR(spi_imx->base);
		goto out_master_put;
1611
	}
1612
	spi_imx->base_phys = res->start;
1613

1614 1615 1616
	irq = platform_get_irq(pdev, 0);
	if (irq < 0) {
		ret = irq;
F
Fabio Estevam 已提交
1617
		goto out_master_put;
1618 1619
	}

1620
	ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
1621
			       dev_name(&pdev->dev), spi_imx);
1622
	if (ret) {
1623
		dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
F
Fabio Estevam 已提交
1624
		goto out_master_put;
1625 1626
	}

1627 1628 1629
	spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(spi_imx->clk_ipg)) {
		ret = PTR_ERR(spi_imx->clk_ipg);
F
Fabio Estevam 已提交
1630
		goto out_master_put;
1631 1632
	}

1633 1634 1635
	spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(spi_imx->clk_per)) {
		ret = PTR_ERR(spi_imx->clk_per);
F
Fabio Estevam 已提交
1636
		goto out_master_put;
1637 1638
	}

1639 1640 1641 1642 1643 1644 1645
	ret = clk_prepare_enable(spi_imx->clk_per);
	if (ret)
		goto out_master_put;

	ret = clk_prepare_enable(spi_imx->clk_ipg);
	if (ret)
		goto out_put_per;
1646 1647

	spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
R
Robin Gong 已提交
1648
	/*
M
Martin Kaiser 已提交
1649 1650
	 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
	 * if validated on other chips.
R
Robin Gong 已提交
1651
	 */
1652
	if (spi_imx->devtype_data->has_dmamode) {
1653
		ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
1654 1655 1656
		if (ret == -EPROBE_DEFER)
			goto out_clk_put;

1657 1658 1659 1660
		if (ret < 0)
			dev_err(&pdev->dev, "dma setup error %d, use pio\n",
				ret);
	}
1661

1662
	spi_imx->devtype_data->reset(spi_imx);
1663

1664
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1665

1666
	master->dev.of_node = pdev->dev.of_node;
1667 1668 1669 1670 1671
	ret = spi_bitbang_start(&spi_imx->bitbang);
	if (ret) {
		dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
		goto out_clk_put;
	}
1672

1673 1674
	/* Request GPIO CS lines, if any */
	if (!spi_imx->slave_mode && master->cs_gpios) {
1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
		for (i = 0; i < master->num_chipselect; i++) {
			if (!gpio_is_valid(master->cs_gpios[i]))
				continue;

			ret = devm_gpio_request(&pdev->dev,
						master->cs_gpios[i],
						DRIVER_NAME);
			if (ret) {
				dev_err(&pdev->dev, "Can't get CS GPIO %i\n",
					master->cs_gpios[i]);
1685
				goto out_spi_bitbang;
1686 1687
			}
		}
1688 1689
	}

1690 1691
	dev_info(&pdev->dev, "probed\n");

1692 1693
	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
1694 1695
	return ret;

1696 1697
out_spi_bitbang:
	spi_bitbang_stop(&spi_imx->bitbang);
1698
out_clk_put:
1699
	clk_disable_unprepare(spi_imx->clk_ipg);
1700 1701
out_put_per:
	clk_disable_unprepare(spi_imx->clk_per);
F
Fabio Estevam 已提交
1702
out_master_put:
1703
	spi_master_put(master);
F
Fabio Estevam 已提交
1704

1705 1706 1707
	return ret;
}

1708
static int spi_imx_remove(struct platform_device *pdev)
1709 1710
{
	struct spi_master *master = platform_get_drvdata(pdev);
1711
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1712
	int ret;
1713

1714
	spi_bitbang_stop(&spi_imx->bitbang);
1715

1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
	ret = clk_enable(spi_imx->clk_per);
	if (ret)
		return ret;

	ret = clk_enable(spi_imx->clk_ipg);
	if (ret) {
		clk_disable(spi_imx->clk_per);
		return ret;
	}

1726
	writel(0, spi_imx->base + MXC_CSPICTRL);
1727 1728
	clk_disable_unprepare(spi_imx->clk_ipg);
	clk_disable_unprepare(spi_imx->clk_per);
R
Robin Gong 已提交
1729
	spi_imx_sdma_exit(spi_imx);
1730 1731 1732 1733 1734
	spi_master_put(master);

	return 0;
}

1735
static struct platform_driver spi_imx_driver = {
1736 1737
	.driver = {
		   .name = DRIVER_NAME,
1738
		   .of_match_table = spi_imx_dt_ids,
1739
		   },
1740
	.id_table = spi_imx_devtype,
1741
	.probe = spi_imx_probe,
1742
	.remove = spi_imx_remove,
1743
};
1744
module_platform_driver(spi_imx_driver);
1745

1746
MODULE_DESCRIPTION("SPI Controller driver");
1747 1748
MODULE_AUTHOR("Sascha Hauer, Pengutronix");
MODULE_LICENSE("GPL");
F
Fabio Estevam 已提交
1749
MODULE_ALIAS("platform:" DRIVER_NAME);