spi-imx.c 33.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
 * Copyright (C) 2008 Juergen Beisert
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the
 * Free Software Foundation
 * 51 Franklin Street, Fifth Floor
 * Boston, MA  02110-1301, USA.
 */

#include <linux/clk.h>
#include <linux/completion.h>
#include <linux/delay.h>
R
Robin Gong 已提交
24 25
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
26 27 28 29 30 31 32 33
#include <linux/err.h>
#include <linux/gpio.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/irq.h>
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/platform_device.h>
34
#include <linux/slab.h>
35 36 37
#include <linux/spi/spi.h>
#include <linux/spi/spi_bitbang.h>
#include <linux/types.h>
38 39 40
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_gpio.h>
41

R
Robin Gong 已提交
42
#include <linux/platform_data/dma-imx.h>
43
#include <linux/platform_data/spi-imx.h>
44 45 46 47 48 49 50 51 52 53 54 55 56

#define DRIVER_NAME "spi_imx"

#define MXC_CSPIRXDATA		0x00
#define MXC_CSPITXDATA		0x04
#define MXC_CSPICTRL		0x08
#define MXC_CSPIINT		0x0c
#define MXC_RESET		0x1c

/* generic defines to abstract from the different register layouts */
#define MXC_INT_RR	(1 << 0) /* Receive data ready interrupt */
#define MXC_INT_TE	(1 << 1) /* Transmit FIFO empty interrupt */

R
Robin Gong 已提交
57 58 59
/* The maximum  bytes that a sdma BD can transfer.*/
#define MAX_SDMA_BD_BYTES  (1 << 15)
#define IMX_DMA_TIMEOUT (msecs_to_jiffies(3000))
60
struct spi_imx_config {
61 62 63
	unsigned int speed_hz;
	unsigned int bpw;
	unsigned int mode;
64
	u8 cs;
65 66
};

67
enum spi_imx_devtype {
68 69 70 71 72 73
	IMX1_CSPI,
	IMX21_CSPI,
	IMX27_CSPI,
	IMX31_CSPI,
	IMX35_CSPI,	/* CSPI on all i.mx except above */
	IMX51_ECSPI,	/* ECSPI on i.mx51 and later */
74 75 76 77 78 79 80 81 82
};

struct spi_imx_data;

struct spi_imx_devtype_data {
	void (*intctrl)(struct spi_imx_data *, int);
	int (*config)(struct spi_imx_data *, struct spi_imx_config *);
	void (*trigger)(struct spi_imx_data *);
	int (*rx_available)(struct spi_imx_data *);
83
	void (*reset)(struct spi_imx_data *);
84
	enum spi_imx_devtype devtype;
85 86
};

87
struct spi_imx_data {
88 89 90
	struct spi_bitbang bitbang;

	struct completion xfer_done;
91
	void __iomem *base;
92 93
	struct clk *clk_per;
	struct clk *clk_ipg;
94 95 96
	unsigned long spi_clk;

	unsigned int count;
97 98
	void (*tx)(struct spi_imx_data *);
	void (*rx)(struct spi_imx_data *);
99 100 101 102
	void *rx_buf;
	const void *tx_buf;
	unsigned int txfifo; /* number of words pushed in tx FIFO */

R
Robin Gong 已提交
103 104 105 106
	/* DMA */
	unsigned int dma_is_inited;
	unsigned int dma_finished;
	bool usedma;
107
	u32 wml;
R
Robin Gong 已提交
108 109 110
	struct completion dma_rx_completion;
	struct completion dma_tx_completion;

111
	const struct spi_imx_devtype_data *devtype_data;
112
	int chipselect[0];
113 114
};

115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
static inline int is_imx27_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX27_CSPI;
}

static inline int is_imx35_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX35_CSPI;
}

static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
{
	return (d->devtype_data->devtype == IMX51_ECSPI) ? 64 : 8;
}

130
#define MXC_SPI_BUF_RX(type)						\
131
static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx)		\
132
{									\
133
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);	\
134
									\
135 136 137
	if (spi_imx->rx_buf) {						\
		*(type *)spi_imx->rx_buf = val;				\
		spi_imx->rx_buf += sizeof(type);			\
138 139 140 141
	}								\
}

#define MXC_SPI_BUF_TX(type)						\
142
static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx)		\
143 144 145
{									\
	type val = 0;							\
									\
146 147 148
	if (spi_imx->tx_buf) {						\
		val = *(type *)spi_imx->tx_buf;				\
		spi_imx->tx_buf += sizeof(type);			\
149 150
	}								\
									\
151
	spi_imx->count -= sizeof(type);					\
152
									\
153
	writel(val, spi_imx->base + MXC_CSPITXDATA);			\
154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
}

MXC_SPI_BUF_RX(u8)
MXC_SPI_BUF_TX(u8)
MXC_SPI_BUF_RX(u16)
MXC_SPI_BUF_TX(u16)
MXC_SPI_BUF_RX(u32)
MXC_SPI_BUF_TX(u32)

/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
 * (which is currently not the case in this driver)
 */
static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
	256, 384, 512, 768, 1024};

/* MX21, MX27 */
170
static unsigned int spi_imx_clkdiv_1(unsigned int fin,
171
		unsigned int fspi, unsigned int max)
172
{
173
	int i;
174 175 176 177 178 179 180 181

	for (i = 2; i < max; i++)
		if (fspi * mxc_clkdivs[i] >= fin)
			return i;

	return max;
}

182
/* MX1, MX31, MX35, MX51 CSPI */
183
static unsigned int spi_imx_clkdiv_2(unsigned int fin,
184 185 186 187 188 189 190 191 192 193 194 195 196
		unsigned int fspi)
{
	int i, div = 4;

	for (i = 0; i < 7; i++) {
		if (fspi * div >= fin)
			return i;
		div <<= 1;
	}

	return 7;
}

R
Robin Gong 已提交
197 198 199 200 201
static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
			 struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

202 203
	if (spi_imx->dma_is_inited &&
	    transfer->len > spi_imx->wml * sizeof(u32))
R
Robin Gong 已提交
204 205 206 207
		return true;
	return false;
}

208 209 210
#define MX51_ECSPI_CTRL		0x08
#define MX51_ECSPI_CTRL_ENABLE		(1 <<  0)
#define MX51_ECSPI_CTRL_XCH		(1 <<  2)
R
Robin Gong 已提交
211
#define MX51_ECSPI_CTRL_SMC		(1 << 3)
212 213 214 215 216 217 218 219 220 221 222
#define MX51_ECSPI_CTRL_MODE_MASK	(0xf << 4)
#define MX51_ECSPI_CTRL_POSTDIV_OFFSET	8
#define MX51_ECSPI_CTRL_PREDIV_OFFSET	12
#define MX51_ECSPI_CTRL_CS(cs)		((cs) << 18)
#define MX51_ECSPI_CTRL_BL_OFFSET	20

#define MX51_ECSPI_CONFIG	0x0c
#define MX51_ECSPI_CONFIG_SCLKPHA(cs)	(1 << ((cs) +  0))
#define MX51_ECSPI_CONFIG_SCLKPOL(cs)	(1 << ((cs) +  4))
#define MX51_ECSPI_CONFIG_SBBCTRL(cs)	(1 << ((cs) +  8))
#define MX51_ECSPI_CONFIG_SSBPOL(cs)	(1 << ((cs) + 12))
223
#define MX51_ECSPI_CONFIG_SCLKCTL(cs)	(1 << ((cs) + 20))
224 225 226 227 228

#define MX51_ECSPI_INT		0x10
#define MX51_ECSPI_INT_TEEN		(1 <<  0)
#define MX51_ECSPI_INT_RREN		(1 <<  3)

R
Robin Gong 已提交
229 230 231 232 233 234 235 236 237 238 239 240
#define MX51_ECSPI_DMA      0x14
#define MX51_ECSPI_DMA_TX_WML_OFFSET	0
#define MX51_ECSPI_DMA_TX_WML_MASK	0x3F
#define MX51_ECSPI_DMA_RX_WML_OFFSET	16
#define MX51_ECSPI_DMA_RX_WML_MASK	(0x3F << 16)
#define MX51_ECSPI_DMA_RXT_WML_OFFSET	24
#define MX51_ECSPI_DMA_RXT_WML_MASK	(0x3F << 24)

#define MX51_ECSPI_DMA_TEDEN_OFFSET	7
#define MX51_ECSPI_DMA_RXDEN_OFFSET	23
#define MX51_ECSPI_DMA_RXTDEN_OFFSET	31

241 242
#define MX51_ECSPI_STAT		0x18
#define MX51_ECSPI_STAT_RR		(1 <<  3)
243

244 245 246
#define MX51_ECSPI_TESTREG	0x20
#define MX51_ECSPI_TESTREG_LBC	BIT(31)

247
/* MX51 eCSPI */
248 249
static unsigned int mx51_ecspi_clkdiv(unsigned int fin, unsigned int fspi,
				      unsigned int *fres)
250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276
{
	/*
	 * there are two 4-bit dividers, the pre-divider divides by
	 * $pre, the post-divider by 2^$post
	 */
	unsigned int pre, post;

	if (unlikely(fspi > fin))
		return 0;

	post = fls(fin) - fls(fspi);
	if (fin > fspi << post)
		post++;

	/* now we have: (fin <= fspi << post) with post being minimal */

	post = max(4U, post) - 4;
	if (unlikely(post > 0xf)) {
		pr_err("%s: cannot set clock freq: %u (base freq: %u)\n",
				__func__, fspi, fin);
		return 0xff;
	}

	pre = DIV_ROUND_UP(fin, fspi << post) - 1;

	pr_debug("%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
			__func__, fin, fspi, post, pre);
277 278 279 280

	/* Resulting frequency for the SCLK line. */
	*fres = (fin / (pre + 1)) >> post;

281 282
	return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
		(post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
283 284
}

285
static void __maybe_unused mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
286 287 288 289
{
	unsigned val = 0;

	if (enable & MXC_INT_TE)
290
		val |= MX51_ECSPI_INT_TEEN;
291 292

	if (enable & MXC_INT_RR)
293
		val |= MX51_ECSPI_INT_RREN;
294

295
	writel(val, spi_imx->base + MX51_ECSPI_INT);
296 297
}

298
static void __maybe_unused mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
299
{
R
Robin Gong 已提交
300 301 302 303 304 305 306 307
	u32 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);

	if (!spi_imx->usedma)
		reg |= MX51_ECSPI_CTRL_XCH;
	else if (!spi_imx->dma_finished)
		reg |= MX51_ECSPI_CTRL_SMC;
	else
		reg &= ~MX51_ECSPI_CTRL_SMC;
308
	writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
309 310
}

311
static int __maybe_unused mx51_ecspi_config(struct spi_imx_data *spi_imx,
312 313
		struct spi_imx_config *config)
{
R
Robin Gong 已提交
314 315
	u32 ctrl = MX51_ECSPI_CTRL_ENABLE, cfg = 0, dma = 0;
	u32 tx_wml_cfg, rx_wml_cfg, rxt_wml_cfg;
316
	u32 clk = config->speed_hz, delay, reg;
317

318 319 320 321 322 323 324
	/*
	 * The hardware seems to have a race condition when changing modes. The
	 * current assumption is that the selection of the channel arrives
	 * earlier in the hardware than the mode bits when they are written at
	 * the same time.
	 * So set master mode for all channels as we do not support slave mode.
	 */
325
	ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
326 327

	/* set clock speed */
328
	ctrl |= mx51_ecspi_clkdiv(spi_imx->spi_clk, config->speed_hz, &clk);
329 330

	/* set chip select to use */
331
	ctrl |= MX51_ECSPI_CTRL_CS(config->cs);
332

333
	ctrl |= (config->bpw - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
334

335
	cfg |= MX51_ECSPI_CONFIG_SBBCTRL(config->cs);
336 337

	if (config->mode & SPI_CPHA)
338
		cfg |= MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
A
Andrew Y. Kuksov 已提交
339 340
	else
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
341

342
	if (config->mode & SPI_CPOL) {
343
		cfg |= MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
344
		cfg |= MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
A
Andrew Y. Kuksov 已提交
345 346 347
	} else {
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
		cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
348
	}
349
	if (config->mode & SPI_CS_HIGH)
350
		cfg |= MX51_ECSPI_CONFIG_SSBPOL(config->cs);
A
Andrew Y. Kuksov 已提交
351 352
	else
		cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(config->cs);
353

354 355 356 357 358 359 360
	reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
	if (config->mode & SPI_LOOP)
		reg |= MX51_ECSPI_TESTREG_LBC;
	else
		reg &= ~MX51_ECSPI_TESTREG_LBC;
	writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);

361 362
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
	writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
363

364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380
	/*
	 * Wait until the changes in the configuration register CONFIGREG
	 * propagate into the hardware. It takes exactly one tick of the
	 * SCLK clock, but we will wait two SCLK clock just to be sure. The
	 * effect of the delay it takes for the hardware to apply changes
	 * is noticable if the SCLK clock run very slow. In such a case, if
	 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
	 * be asserted before the SCLK polarity changes, which would disrupt
	 * the SPI communication as the device on the other end would consider
	 * the change of SCLK polarity as a clock tick already.
	 */
	delay = (2 * 1000000) / clk;
	if (likely(delay < 10))	/* SCLK is faster than 100 kHz */
		udelay(delay);
	else			/* SCLK is _very_ slow */
		usleep_range(delay, delay + 10);

R
Robin Gong 已提交
381 382 383 384 385 386 387
	/*
	 * Configure the DMA register: setup the watermark
	 * and enable DMA request.
	 */
	if (spi_imx->dma_is_inited) {
		dma = readl(spi_imx->base + MX51_ECSPI_DMA);

388 389 390
		rx_wml_cfg = spi_imx->wml << MX51_ECSPI_DMA_RX_WML_OFFSET;
		tx_wml_cfg = spi_imx->wml << MX51_ECSPI_DMA_TX_WML_OFFSET;
		rxt_wml_cfg = spi_imx->wml << MX51_ECSPI_DMA_RXT_WML_OFFSET;
R
Robin Gong 已提交
391 392 393 394 395 396 397 398 399 400 401
		dma = (dma & ~MX51_ECSPI_DMA_TX_WML_MASK
			   & ~MX51_ECSPI_DMA_RX_WML_MASK
			   & ~MX51_ECSPI_DMA_RXT_WML_MASK)
			   | rx_wml_cfg | tx_wml_cfg | rxt_wml_cfg
			   |(1 << MX51_ECSPI_DMA_TEDEN_OFFSET)
			   |(1 << MX51_ECSPI_DMA_RXDEN_OFFSET)
			   |(1 << MX51_ECSPI_DMA_RXTDEN_OFFSET);

		writel(dma, spi_imx->base + MX51_ECSPI_DMA);
	}

402 403 404
	return 0;
}

405
static int __maybe_unused mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
406
{
407
	return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
408 409
}

410
static void __maybe_unused mx51_ecspi_reset(struct spi_imx_data *spi_imx)
411 412
{
	/* drain receive buffer */
413
	while (mx51_ecspi_rx_available(spi_imx))
414 415 416
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439
#define MX31_INTREG_TEEN	(1 << 0)
#define MX31_INTREG_RREN	(1 << 3)

#define MX31_CSPICTRL_ENABLE	(1 << 0)
#define MX31_CSPICTRL_MASTER	(1 << 1)
#define MX31_CSPICTRL_XCH	(1 << 2)
#define MX31_CSPICTRL_POL	(1 << 4)
#define MX31_CSPICTRL_PHA	(1 << 5)
#define MX31_CSPICTRL_SSCTL	(1 << 6)
#define MX31_CSPICTRL_SSPOL	(1 << 7)
#define MX31_CSPICTRL_BC_SHIFT	8
#define MX35_CSPICTRL_BL_SHIFT	20
#define MX31_CSPICTRL_CS_SHIFT	24
#define MX35_CSPICTRL_CS_SHIFT	12
#define MX31_CSPICTRL_DR_SHIFT	16

#define MX31_CSPISTATUS		0x14
#define MX31_STATUS_RR		(1 << 3)

/* These functions also work for the i.MX35, but be aware that
 * the i.MX35 has a slightly different register layout for bits
 * we do not use here.
 */
440
static void __maybe_unused mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
441 442 443 444 445 446 447 448
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX31_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX31_INTREG_RREN;

449
	writel(val, spi_imx->base + MXC_CSPIINT);
450 451
}

452
static void __maybe_unused mx31_trigger(struct spi_imx_data *spi_imx)
453 454 455
{
	unsigned int reg;

456
	reg = readl(spi_imx->base + MXC_CSPICTRL);
457
	reg |= MX31_CSPICTRL_XCH;
458
	writel(reg, spi_imx->base + MXC_CSPICTRL);
459 460
}

461
static int __maybe_unused mx31_config(struct spi_imx_data *spi_imx,
462 463 464
		struct spi_imx_config *config)
{
	unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
465
	int cs = spi_imx->chipselect[config->cs];
466 467 468 469

	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
		MX31_CSPICTRL_DR_SHIFT;

470
	if (is_imx35_cspi(spi_imx)) {
471 472 473 474 475
		reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
		reg |= MX31_CSPICTRL_SSCTL;
	} else {
		reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
	}
476 477 478 479 480 481 482

	if (config->mode & SPI_CPHA)
		reg |= MX31_CSPICTRL_PHA;
	if (config->mode & SPI_CPOL)
		reg |= MX31_CSPICTRL_POL;
	if (config->mode & SPI_CS_HIGH)
		reg |= MX31_CSPICTRL_SSPOL;
483
	if (cs < 0)
484
		reg |= (cs + 32) <<
485 486
			(is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
						  MX31_CSPICTRL_CS_SHIFT);
487 488 489 490 491 492

	writel(reg, spi_imx->base + MXC_CSPICTRL);

	return 0;
}

493
static int __maybe_unused mx31_rx_available(struct spi_imx_data *spi_imx)
494
{
495
	return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
496 497
}

498
static void __maybe_unused mx31_reset(struct spi_imx_data *spi_imx)
499 500
{
	/* drain receive buffer */
501
	while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
502 503 504
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

505 506 507 508 509 510 511 512 513 514 515 516 517 518
#define MX21_INTREG_RR		(1 << 4)
#define MX21_INTREG_TEEN	(1 << 9)
#define MX21_INTREG_RREN	(1 << 13)

#define MX21_CSPICTRL_POL	(1 << 5)
#define MX21_CSPICTRL_PHA	(1 << 6)
#define MX21_CSPICTRL_SSPOL	(1 << 8)
#define MX21_CSPICTRL_XCH	(1 << 9)
#define MX21_CSPICTRL_ENABLE	(1 << 10)
#define MX21_CSPICTRL_MASTER	(1 << 11)
#define MX21_CSPICTRL_DR_SHIFT	14
#define MX21_CSPICTRL_CS_SHIFT	19

static void __maybe_unused mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
519 520 521 522
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
523
		val |= MX21_INTREG_TEEN;
524
	if (enable & MXC_INT_RR)
525
		val |= MX21_INTREG_RREN;
526

527
	writel(val, spi_imx->base + MXC_CSPIINT);
528 529
}

530
static void __maybe_unused mx21_trigger(struct spi_imx_data *spi_imx)
531 532 533
{
	unsigned int reg;

534
	reg = readl(spi_imx->base + MXC_CSPICTRL);
535
	reg |= MX21_CSPICTRL_XCH;
536
	writel(reg, spi_imx->base + MXC_CSPICTRL);
537 538
}

539
static int __maybe_unused mx21_config(struct spi_imx_data *spi_imx,
540
		struct spi_imx_config *config)
541
{
542
	unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
543
	int cs = spi_imx->chipselect[config->cs];
544
	unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
545

546
	reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz, max) <<
547
		MX21_CSPICTRL_DR_SHIFT;
548 549 550
	reg |= config->bpw - 1;

	if (config->mode & SPI_CPHA)
551
		reg |= MX21_CSPICTRL_PHA;
552
	if (config->mode & SPI_CPOL)
553
		reg |= MX21_CSPICTRL_POL;
554
	if (config->mode & SPI_CS_HIGH)
555
		reg |= MX21_CSPICTRL_SSPOL;
556
	if (cs < 0)
557
		reg |= (cs + 32) << MX21_CSPICTRL_CS_SHIFT;
558

559
	writel(reg, spi_imx->base + MXC_CSPICTRL);
560 561 562 563

	return 0;
}

564
static int __maybe_unused mx21_rx_available(struct spi_imx_data *spi_imx)
565
{
566
	return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
567 568
}

569
static void __maybe_unused mx21_reset(struct spi_imx_data *spi_imx)
570 571 572 573
{
	writel(1, spi_imx->base + MXC_RESET);
}

574 575 576 577 578 579 580 581 582 583 584
#define MX1_INTREG_RR		(1 << 3)
#define MX1_INTREG_TEEN		(1 << 8)
#define MX1_INTREG_RREN		(1 << 11)

#define MX1_CSPICTRL_POL	(1 << 4)
#define MX1_CSPICTRL_PHA	(1 << 5)
#define MX1_CSPICTRL_XCH	(1 << 8)
#define MX1_CSPICTRL_ENABLE	(1 << 9)
#define MX1_CSPICTRL_MASTER	(1 << 10)
#define MX1_CSPICTRL_DR_SHIFT	13

585
static void __maybe_unused mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
586 587 588 589 590 591 592 593
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX1_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX1_INTREG_RREN;

594
	writel(val, spi_imx->base + MXC_CSPIINT);
595 596
}

597
static void __maybe_unused mx1_trigger(struct spi_imx_data *spi_imx)
598 599 600
{
	unsigned int reg;

601
	reg = readl(spi_imx->base + MXC_CSPICTRL);
602
	reg |= MX1_CSPICTRL_XCH;
603
	writel(reg, spi_imx->base + MXC_CSPICTRL);
604 605
}

606
static int __maybe_unused mx1_config(struct spi_imx_data *spi_imx,
607
		struct spi_imx_config *config)
608 609 610
{
	unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;

611
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
612 613 614 615 616 617 618 619
		MX1_CSPICTRL_DR_SHIFT;
	reg |= config->bpw - 1;

	if (config->mode & SPI_CPHA)
		reg |= MX1_CSPICTRL_PHA;
	if (config->mode & SPI_CPOL)
		reg |= MX1_CSPICTRL_POL;

620
	writel(reg, spi_imx->base + MXC_CSPICTRL);
621 622 623 624

	return 0;
}

625
static int __maybe_unused mx1_rx_available(struct spi_imx_data *spi_imx)
626
{
627
	return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
628 629
}

630 631 632 633 634
static void __maybe_unused mx1_reset(struct spi_imx_data *spi_imx)
{
	writel(1, spi_imx->base + MXC_RESET);
}

635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
	.intctrl = mx1_intctrl,
	.config = mx1_config,
	.trigger = mx1_trigger,
	.rx_available = mx1_rx_available,
	.reset = mx1_reset,
	.devtype = IMX1_CSPI,
};

static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
	.intctrl = mx21_intctrl,
	.config = mx21_config,
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
	.devtype = IMX21_CSPI,
};

static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
	/* i.mx27 cspi shares the functions with i.mx21 one */
	.intctrl = mx21_intctrl,
	.config = mx21_config,
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
	.devtype = IMX27_CSPI,
};

static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
	.intctrl = mx31_intctrl,
	.config = mx31_config,
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
	.devtype = IMX31_CSPI,
};

static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
	/* i.mx35 and later cspi shares the functions with i.mx31 one */
	.intctrl = mx31_intctrl,
	.config = mx31_config,
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
	.devtype = IMX35_CSPI,
};

static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
	.config = mx51_ecspi_config,
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
	.reset = mx51_ecspi_reset,
	.devtype = IMX51_ECSPI,
};

691
static const struct platform_device_id spi_imx_devtype[] = {
692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712
	{
		.name = "imx1-cspi",
		.driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
	}, {
		.name = "imx21-cspi",
		.driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
	}, {
		.name = "imx27-cspi",
		.driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
	}, {
		.name = "imx31-cspi",
		.driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
	}, {
		.name = "imx35-cspi",
		.driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
	}, {
		.name = "imx51-ecspi",
		.driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
	}, {
		/* sentinel */
	}
713 714
};

715 716 717 718 719 720 721 722 723
static const struct of_device_id spi_imx_dt_ids[] = {
	{ .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
	{ .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
	{ .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
	{ .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
	{ .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
	{ .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
	{ /* sentinel */ }
};
724
MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
725

726
static void spi_imx_chipselect(struct spi_device *spi, int is_active)
727
{
728 729
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	int gpio = spi_imx->chipselect[spi->chip_select];
730 731
	int active = is_active != BITBANG_CS_INACTIVE;
	int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
732

733
	if (!gpio_is_valid(gpio))
734 735
		return;

736
	gpio_set_value(gpio, dev_is_lowactive ^ active);
737 738
}

739
static void spi_imx_push(struct spi_imx_data *spi_imx)
740
{
741
	while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
742
		if (!spi_imx->count)
743
			break;
744 745
		spi_imx->tx(spi_imx);
		spi_imx->txfifo++;
746 747
	}

748
	spi_imx->devtype_data->trigger(spi_imx);
749 750
}

751
static irqreturn_t spi_imx_isr(int irq, void *dev_id)
752
{
753
	struct spi_imx_data *spi_imx = dev_id;
754

755
	while (spi_imx->devtype_data->rx_available(spi_imx)) {
756 757
		spi_imx->rx(spi_imx);
		spi_imx->txfifo--;
758 759
	}

760 761
	if (spi_imx->count) {
		spi_imx_push(spi_imx);
762 763 764
		return IRQ_HANDLED;
	}

765
	if (spi_imx->txfifo) {
766 767 768
		/* No data left to push, but still waiting for rx data,
		 * enable receive data available interrupt.
		 */
769
		spi_imx->devtype_data->intctrl(
770
				spi_imx, MXC_INT_RR);
771 772 773
		return IRQ_HANDLED;
	}

774
	spi_imx->devtype_data->intctrl(spi_imx, 0);
775
	complete(&spi_imx->xfer_done);
776 777 778 779

	return IRQ_HANDLED;
}

780
static int spi_imx_setupxfer(struct spi_device *spi,
781 782
				 struct spi_transfer *t)
{
783 784
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	struct spi_imx_config config;
785 786 787 788

	config.bpw = t ? t->bits_per_word : spi->bits_per_word;
	config.speed_hz  = t ? t->speed_hz : spi->max_speed_hz;
	config.mode = spi->mode;
789
	config.cs = spi->chip_select;
790

S
Sascha Hauer 已提交
791 792 793 794 795
	if (!config.speed_hz)
		config.speed_hz = spi->max_speed_hz;
	if (!config.bpw)
		config.bpw = spi->bits_per_word;

796 797 798 799 800 801 802
	/* Initialize the functions for transfer */
	if (config.bpw <= 8) {
		spi_imx->rx = spi_imx_buf_rx_u8;
		spi_imx->tx = spi_imx_buf_tx_u8;
	} else if (config.bpw <= 16) {
		spi_imx->rx = spi_imx_buf_rx_u16;
		spi_imx->tx = spi_imx_buf_tx_u16;
803
	} else {
804 805
		spi_imx->rx = spi_imx_buf_rx_u32;
		spi_imx->tx = spi_imx_buf_tx_u32;
806
	}
807

808
	spi_imx->devtype_data->config(spi_imx, &config);
809 810 811 812

	return 0;
}

R
Robin Gong 已提交
813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836
static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
{
	struct spi_master *master = spi_imx->bitbang.master;

	if (master->dma_rx) {
		dma_release_channel(master->dma_rx);
		master->dma_rx = NULL;
	}

	if (master->dma_tx) {
		dma_release_channel(master->dma_tx);
		master->dma_tx = NULL;
	}

	spi_imx->dma_is_inited = 0;
}

static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
			     struct spi_master *master,
			     const struct resource *res)
{
	struct dma_slave_config slave_config = {};
	int ret;

R
Robin Gong 已提交
837 838 839 840
	/* use pio mode for i.mx6dl chip TKT238285 */
	if (of_machine_is_compatible("fsl,imx6dl"))
		return 0;

841 842
	spi_imx->wml = spi_imx_get_fifosize(spi_imx) / 2;

R
Robin Gong 已提交
843 844 845 846 847 848 849 850 851 852 853
	/* Prepare for TX DMA: */
	master->dma_tx = dma_request_slave_channel(dev, "tx");
	if (!master->dma_tx) {
		dev_err(dev, "cannot get the TX DMA channel!\n");
		ret = -EINVAL;
		goto err;
	}

	slave_config.direction = DMA_MEM_TO_DEV;
	slave_config.dst_addr = res->start + MXC_CSPITXDATA;
	slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
854
	slave_config.dst_maxburst = spi_imx->wml;
R
Robin Gong 已提交
855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871
	ret = dmaengine_slave_config(master->dma_tx, &slave_config);
	if (ret) {
		dev_err(dev, "error in TX dma configuration.\n");
		goto err;
	}

	/* Prepare for RX : */
	master->dma_rx = dma_request_slave_channel(dev, "rx");
	if (!master->dma_rx) {
		dev_dbg(dev, "cannot get the DMA channel.\n");
		ret = -EINVAL;
		goto err;
	}

	slave_config.direction = DMA_DEV_TO_MEM;
	slave_config.src_addr = res->start + MXC_CSPIRXDATA;
	slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
872
	slave_config.src_maxburst = spi_imx->wml;
R
Robin Gong 已提交
873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
	ret = dmaengine_slave_config(master->dma_rx, &slave_config);
	if (ret) {
		dev_err(dev, "error in RX dma configuration.\n");
		goto err;
	}

	init_completion(&spi_imx->dma_rx_completion);
	init_completion(&spi_imx->dma_tx_completion);
	master->can_dma = spi_imx_can_dma;
	master->max_dma_len = MAX_SDMA_BD_BYTES;
	spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
					 SPI_MASTER_MUST_TX;
	spi_imx->dma_is_inited = 1;

	return 0;
err:
	spi_imx_sdma_exit(spi_imx);
	return ret;
}

static void spi_imx_dma_rx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_rx_completion);
}

static void spi_imx_dma_tx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_tx_completion);
}

static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
				struct spi_transfer *transfer)
{
	struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL;
	int ret;
912
	unsigned long timeout;
R
Robin Gong 已提交
913 914 915 916 917 918 919
	u32 dma;
	int left;
	struct spi_master *master = spi_imx->bitbang.master;
	struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;

	if (tx) {
		desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
920
					tx->sgl, tx->nents, DMA_MEM_TO_DEV,
R
Robin Gong 已提交
921 922 923 924 925 926 927 928 929 930 931
					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
		if (!desc_tx)
			goto no_dma;

		desc_tx->callback = spi_imx_dma_tx_callback;
		desc_tx->callback_param = (void *)spi_imx;
		dmaengine_submit(desc_tx);
	}

	if (rx) {
		desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
932
					rx->sgl, rx->nents, DMA_DEV_TO_MEM,
R
Robin Gong 已提交
933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950
					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
		if (!desc_rx)
			goto no_dma;

		desc_rx->callback = spi_imx_dma_rx_callback;
		desc_rx->callback_param = (void *)spi_imx;
		dmaengine_submit(desc_rx);
	}

	reinit_completion(&spi_imx->dma_rx_completion);
	reinit_completion(&spi_imx->dma_tx_completion);

	/* Trigger the cspi module. */
	spi_imx->dma_finished = 0;

	dma = readl(spi_imx->base + MX51_ECSPI_DMA);
	dma = dma & (~MX51_ECSPI_DMA_RXT_WML_MASK);
	/* Change RX_DMA_LENGTH trigger dma fetch tail data */
951
	left = transfer->len % spi_imx->wml;
R
Robin Gong 已提交
952 953 954
	if (left)
		writel(dma | (left << MX51_ECSPI_DMA_RXT_WML_OFFSET),
				spi_imx->base + MX51_ECSPI_DMA);
955 956 957 958 959 960 961 962 963 964
	/*
	 * Set these order to avoid potential RX overflow. The overflow may
	 * happen if we enable SPI HW before starting RX DMA due to rescheduling
	 * for another task and/or interrupt.
	 * So RX DMA enabled first to make sure data would be read out from FIFO
	 * ASAP. TX DMA enabled next to start filling TX FIFO with new data.
	 * And finaly SPI HW enabled to start actual data transfer.
	 */
	dma_async_issue_pending(master->dma_rx);
	dma_async_issue_pending(master->dma_tx);
R
Robin Gong 已提交
965 966 967
	spi_imx->devtype_data->trigger(spi_imx);

	/* Wait SDMA to finish the data transfer.*/
968
	timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
R
Robin Gong 已提交
969
						IMX_DMA_TIMEOUT);
970
	if (!timeout) {
R
Robin Gong 已提交
971 972 973 974
		pr_warn("%s %s: I/O Error in DMA TX\n",
			dev_driver_string(&master->dev),
			dev_name(&master->dev));
		dmaengine_terminate_all(master->dma_tx);
975
		dmaengine_terminate_all(master->dma_rx);
R
Robin Gong 已提交
976
	} else {
977 978 979
		timeout = wait_for_completion_timeout(
				&spi_imx->dma_rx_completion, IMX_DMA_TIMEOUT);
		if (!timeout) {
R
Robin Gong 已提交
980 981 982 983 984 985
			pr_warn("%s %s: I/O Error in DMA RX\n",
				dev_driver_string(&master->dev),
				dev_name(&master->dev));
			spi_imx->devtype_data->reset(spi_imx);
			dmaengine_terminate_all(master->dma_rx);
		}
986
		dma &= ~MX51_ECSPI_DMA_RXT_WML_MASK;
R
Robin Gong 已提交
987
		writel(dma |
988
		       spi_imx->wml << MX51_ECSPI_DMA_RXT_WML_OFFSET,
R
Robin Gong 已提交
989 990 991 992 993 994
		       spi_imx->base + MX51_ECSPI_DMA);
	}

	spi_imx->dma_finished = 1;
	spi_imx->devtype_data->trigger(spi_imx);

995
	if (!timeout)
R
Robin Gong 已提交
996
		ret = -ETIMEDOUT;
997
	else
R
Robin Gong 已提交
998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
		ret = transfer->len;

	return ret;

no_dma:
	pr_warn_once("%s %s: DMA not available, falling back to PIO\n",
		     dev_driver_string(&master->dev),
		     dev_name(&master->dev));
	return -EAGAIN;
}

static int spi_imx_pio_transfer(struct spi_device *spi,
1010 1011
				struct spi_transfer *transfer)
{
1012
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1013

1014 1015 1016 1017
	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1018

1019
	reinit_completion(&spi_imx->xfer_done);
1020

1021
	spi_imx_push(spi_imx);
1022

1023
	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
1024

1025
	wait_for_completion(&spi_imx->xfer_done);
1026 1027 1028 1029

	return transfer->len;
}

R
Robin Gong 已提交
1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
static int spi_imx_transfer(struct spi_device *spi,
				struct spi_transfer *transfer)
{
	int ret;
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);

	if (spi_imx->bitbang.master->can_dma &&
	    spi_imx_can_dma(spi_imx->bitbang.master, spi, transfer)) {
		spi_imx->usedma = true;
		ret = spi_imx_dma_transfer(spi_imx, transfer);
		if (ret != -EAGAIN)
			return ret;
	}
	spi_imx->usedma = false;

	return spi_imx_pio_transfer(spi, transfer);
}

1048
static int spi_imx_setup(struct spi_device *spi)
1049
{
1050 1051 1052
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	int gpio = spi_imx->chipselect[spi->chip_select];

1053
	dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
1054 1055
		 spi->mode, spi->bits_per_word, spi->max_speed_hz);

1056
	if (gpio_is_valid(gpio))
1057 1058
		gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);

1059
	spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1060 1061 1062 1063

	return 0;
}

1064
static void spi_imx_cleanup(struct spi_device *spi)
1065 1066 1067
{
}

1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
static int
spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
	int ret;

	ret = clk_enable(spi_imx->clk_per);
	if (ret)
		return ret;

	ret = clk_enable(spi_imx->clk_ipg);
	if (ret) {
		clk_disable(spi_imx->clk_per);
		return ret;
	}

	return 0;
}

static int
spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
	return 0;
}

1097
static int spi_imx_probe(struct platform_device *pdev)
1098
{
1099 1100 1101 1102 1103
	struct device_node *np = pdev->dev.of_node;
	const struct of_device_id *of_id =
			of_match_device(spi_imx_dt_ids, &pdev->dev);
	struct spi_imx_master *mxc_platform_info =
			dev_get_platdata(&pdev->dev);
1104
	struct spi_master *master;
1105
	struct spi_imx_data *spi_imx;
1106
	struct resource *res;
1107
	int i, ret, num_cs, irq;
1108

1109
	if (!np && !mxc_platform_info) {
1110 1111 1112 1113
		dev_err(&pdev->dev, "can't get the platform data\n");
		return -EINVAL;
	}

1114
	ret = of_property_read_u32(np, "fsl,spi-num-chipselects", &num_cs);
1115 1116 1117 1118 1119 1120
	if (ret < 0) {
		if (mxc_platform_info)
			num_cs = mxc_platform_info->num_chipselect;
		else
			return ret;
	}
1121

1122 1123
	master = spi_alloc_master(&pdev->dev,
			sizeof(struct spi_imx_data) + sizeof(int) * num_cs);
1124 1125 1126 1127 1128
	if (!master)
		return -ENOMEM;

	platform_set_drvdata(pdev, master);

1129
	master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
1130
	master->bus_num = pdev->id;
1131
	master->num_chipselect = num_cs;
1132

1133
	spi_imx = spi_master_get_devdata(master);
1134
	spi_imx->bitbang.master = master;
1135 1136

	for (i = 0; i < master->num_chipselect; i++) {
1137
		int cs_gpio = of_get_named_gpio(np, "cs-gpios", i);
1138
		if (!gpio_is_valid(cs_gpio) && mxc_platform_info)
1139
			cs_gpio = mxc_platform_info->chipselect[i];
1140 1141

		spi_imx->chipselect[i] = cs_gpio;
1142
		if (!gpio_is_valid(cs_gpio))
1143
			continue;
1144

F
Fabio Estevam 已提交
1145 1146
		ret = devm_gpio_request(&pdev->dev, spi_imx->chipselect[i],
					DRIVER_NAME);
1147
		if (ret) {
1148
			dev_err(&pdev->dev, "can't get cs gpios\n");
F
Fabio Estevam 已提交
1149
			goto out_master_put;
1150 1151 1152
		}
	}

1153 1154 1155 1156 1157
	spi_imx->bitbang.chipselect = spi_imx_chipselect;
	spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
	spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
	spi_imx->bitbang.master->setup = spi_imx_setup;
	spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
1158 1159
	spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
	spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
1160 1161
	spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH |
					     SPI_LOOP;
1162

1163
	init_completion(&spi_imx->xfer_done);
1164

1165
	spi_imx->devtype_data = of_id ? of_id->data :
1166
		(struct spi_imx_devtype_data *) pdev->id_entry->driver_data;
1167

1168
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
F
Fabio Estevam 已提交
1169 1170 1171 1172
	spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(spi_imx->base)) {
		ret = PTR_ERR(spi_imx->base);
		goto out_master_put;
1173 1174
	}

1175 1176 1177
	irq = platform_get_irq(pdev, 0);
	if (irq < 0) {
		ret = irq;
F
Fabio Estevam 已提交
1178
		goto out_master_put;
1179 1180
	}

1181
	ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
1182
			       dev_name(&pdev->dev), spi_imx);
1183
	if (ret) {
1184
		dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
F
Fabio Estevam 已提交
1185
		goto out_master_put;
1186 1187
	}

1188 1189 1190
	spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(spi_imx->clk_ipg)) {
		ret = PTR_ERR(spi_imx->clk_ipg);
F
Fabio Estevam 已提交
1191
		goto out_master_put;
1192 1193
	}

1194 1195 1196
	spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(spi_imx->clk_per)) {
		ret = PTR_ERR(spi_imx->clk_per);
F
Fabio Estevam 已提交
1197
		goto out_master_put;
1198 1199
	}

1200 1201 1202 1203 1204 1205 1206
	ret = clk_prepare_enable(spi_imx->clk_per);
	if (ret)
		goto out_master_put;

	ret = clk_prepare_enable(spi_imx->clk_ipg);
	if (ret)
		goto out_put_per;
1207 1208

	spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
R
Robin Gong 已提交
1209 1210 1211 1212 1213 1214 1215
	/*
	 * Only validated on i.mx6 now, can remove the constrain if validated on
	 * other chips.
	 */
	if (spi_imx->devtype_data == &imx51_ecspi_devtype_data
	    && spi_imx_sdma_init(&pdev->dev, spi_imx, master, res))
		dev_err(&pdev->dev, "dma setup error,use pio instead\n");
1216

1217
	spi_imx->devtype_data->reset(spi_imx);
1218

1219
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1220

1221
	master->dev.of_node = pdev->dev.of_node;
1222
	ret = spi_bitbang_start(&spi_imx->bitbang);
1223 1224 1225 1226 1227 1228 1229
	if (ret) {
		dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
		goto out_clk_put;
	}

	dev_info(&pdev->dev, "probed\n");

1230 1231
	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
1232 1233 1234
	return ret;

out_clk_put:
1235
	clk_disable_unprepare(spi_imx->clk_ipg);
1236 1237
out_put_per:
	clk_disable_unprepare(spi_imx->clk_per);
F
Fabio Estevam 已提交
1238
out_master_put:
1239
	spi_master_put(master);
F
Fabio Estevam 已提交
1240

1241 1242 1243
	return ret;
}

1244
static int spi_imx_remove(struct platform_device *pdev)
1245 1246
{
	struct spi_master *master = platform_get_drvdata(pdev);
1247
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1248

1249
	spi_bitbang_stop(&spi_imx->bitbang);
1250

1251
	writel(0, spi_imx->base + MXC_CSPICTRL);
1252 1253
	clk_unprepare(spi_imx->clk_ipg);
	clk_unprepare(spi_imx->clk_per);
R
Robin Gong 已提交
1254
	spi_imx_sdma_exit(spi_imx);
1255 1256 1257 1258 1259
	spi_master_put(master);

	return 0;
}

1260
static struct platform_driver spi_imx_driver = {
1261 1262
	.driver = {
		   .name = DRIVER_NAME,
1263
		   .of_match_table = spi_imx_dt_ids,
1264
		   },
1265
	.id_table = spi_imx_devtype,
1266
	.probe = spi_imx_probe,
1267
	.remove = spi_imx_remove,
1268
};
1269
module_platform_driver(spi_imx_driver);
1270 1271 1272 1273

MODULE_DESCRIPTION("SPI Master Controller driver");
MODULE_AUTHOR("Sascha Hauer, Pengutronix");
MODULE_LICENSE("GPL");
F
Fabio Estevam 已提交
1274
MODULE_ALIAS("platform:" DRIVER_NAME);