spi-imx.c 45.2 KB
Newer Older
1 2 3
// SPDX-License-Identifier: GPL-2.0+
// Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
// Copyright (C) 2008 Juergen Beisert
4 5 6 7

#include <linux/clk.h>
#include <linux/completion.h>
#include <linux/delay.h>
R
Robin Gong 已提交
8 9
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
10 11 12 13 14 15 16 17
#include <linux/err.h>
#include <linux/gpio.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/irq.h>
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/platform_device.h>
18
#include <linux/slab.h>
19 20 21
#include <linux/spi/spi.h>
#include <linux/spi/spi_bitbang.h>
#include <linux/types.h>
22 23 24
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_gpio.h>
25

R
Robin Gong 已提交
26
#include <linux/platform_data/dma-imx.h>
27
#include <linux/platform_data/spi-imx.h>
28 29 30 31 32 33 34 35 36 37 38 39

#define DRIVER_NAME "spi_imx"

#define MXC_CSPIRXDATA		0x00
#define MXC_CSPITXDATA		0x04
#define MXC_CSPICTRL		0x08
#define MXC_CSPIINT		0x0c
#define MXC_RESET		0x1c

/* generic defines to abstract from the different register layouts */
#define MXC_INT_RR	(1 << 0) /* Receive data ready interrupt */
#define MXC_INT_TE	(1 << 1) /* Transmit FIFO empty interrupt */
40
#define MXC_INT_RDR	BIT(4) /* Receive date threshold interrupt */
41

U
Uwe Kleine-König 已提交
42 43
/* The maximum bytes that a sdma BD can transfer. */
#define MAX_SDMA_BD_BYTES (1 << 15)
44
#define MX51_ECSPI_CTRL_MAX_BURST	512
45 46
/* The maximum bytes that IMX53_ECSPI can transfer in slave mode.*/
#define MX53_MAX_TRANSFER_BYTES		512
47

48
enum spi_imx_devtype {
49 50 51 52 53
	IMX1_CSPI,
	IMX21_CSPI,
	IMX27_CSPI,
	IMX31_CSPI,
	IMX35_CSPI,	/* CSPI on all i.mx except above */
54 55
	IMX51_ECSPI,	/* ECSPI on i.mx51 */
	IMX53_ECSPI,	/* ECSPI on i.mx53 and later */
56 57 58 59 60 61
};

struct spi_imx_data;

struct spi_imx_devtype_data {
	void (*intctrl)(struct spi_imx_data *, int);
62
	int (*prepare_message)(struct spi_imx_data *, struct spi_message *);
63
	int (*config)(struct spi_device *);
64 65
	void (*trigger)(struct spi_imx_data *);
	int (*rx_available)(struct spi_imx_data *);
66
	void (*reset)(struct spi_imx_data *);
67
	void (*setup_wml)(struct spi_imx_data *);
68
	void (*disable)(struct spi_imx_data *);
69
	bool has_dmamode;
70
	bool has_slavemode;
71
	unsigned int fifo_size;
72
	bool dynamic_burst;
73
	enum spi_imx_devtype devtype;
74 75
};

76
struct spi_imx_data {
77
	struct spi_bitbang bitbang;
78
	struct device *dev;
79 80

	struct completion xfer_done;
81
	void __iomem *base;
82 83
	unsigned long base_phys;

84 85
	struct clk *clk_per;
	struct clk *clk_ipg;
86
	unsigned long spi_clk;
87
	unsigned int spi_bus_clk;
88

89 90
	unsigned int speed_hz;
	unsigned int bits_per_word;
91
	unsigned int spi_drctl;
92

93
	unsigned int count, remainder;
94 95
	void (*tx)(struct spi_imx_data *);
	void (*rx)(struct spi_imx_data *);
96 97 98
	void *rx_buf;
	const void *tx_buf;
	unsigned int txfifo; /* number of words pushed in tx FIFO */
99
	unsigned int dynamic_burst;
100

101 102 103 104 105
	/* Slave mode */
	bool slave_mode;
	bool slave_aborted;
	unsigned int slave_burst;

R
Robin Gong 已提交
106 107
	/* DMA */
	bool usedma;
108
	u32 wml;
R
Robin Gong 已提交
109 110 111
	struct completion dma_rx_completion;
	struct completion dma_tx_completion;

112
	const struct spi_imx_devtype_data *devtype_data;
113 114
};

115 116 117 118 119 120 121 122 123 124
static inline int is_imx27_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX27_CSPI;
}

static inline int is_imx35_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX35_CSPI;
}

125 126 127 128 129
static inline int is_imx51_ecspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX51_ECSPI;
}

130 131 132 133 134
static inline int is_imx53_ecspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX53_ECSPI;
}

135
#define MXC_SPI_BUF_RX(type)						\
136
static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx)		\
137
{									\
138
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);	\
139
									\
140 141 142
	if (spi_imx->rx_buf) {						\
		*(type *)spi_imx->rx_buf = val;				\
		spi_imx->rx_buf += sizeof(type);			\
143
	}								\
144 145
									\
	spi_imx->remainder -= sizeof(type);				\
146 147 148
}

#define MXC_SPI_BUF_TX(type)						\
149
static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx)		\
150 151 152
{									\
	type val = 0;							\
									\
153 154 155
	if (spi_imx->tx_buf) {						\
		val = *(type *)spi_imx->tx_buf;				\
		spi_imx->tx_buf += sizeof(type);			\
156 157
	}								\
									\
158
	spi_imx->count -= sizeof(type);					\
159
									\
160
	writel(val, spi_imx->base + MXC_CSPITXDATA);			\
161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
}

MXC_SPI_BUF_RX(u8)
MXC_SPI_BUF_TX(u8)
MXC_SPI_BUF_RX(u16)
MXC_SPI_BUF_TX(u16)
MXC_SPI_BUF_RX(u32)
MXC_SPI_BUF_TX(u32)

/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
 * (which is currently not the case in this driver)
 */
static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
	256, 384, 512, 768, 1024};

/* MX21, MX27 */
177
static unsigned int spi_imx_clkdiv_1(unsigned int fin,
178
		unsigned int fspi, unsigned int max, unsigned int *fres)
179
{
180
	int i;
181 182 183

	for (i = 2; i < max; i++)
		if (fspi * mxc_clkdivs[i] >= fin)
184
			break;
185

186 187
	*fres = fin / mxc_clkdivs[i];
	return i;
188 189
}

190
/* MX1, MX31, MX35, MX51 CSPI */
191
static unsigned int spi_imx_clkdiv_2(unsigned int fin,
192
		unsigned int fspi, unsigned int *fres)
193 194 195 196 197
{
	int i, div = 4;

	for (i = 0; i < 7; i++) {
		if (fspi * div >= fin)
198
			goto out;
199 200 201
		div <<= 1;
	}

202 203 204
out:
	*fres = fin / div;
	return i;
205 206
}

S
Sascha Hauer 已提交
207
static int spi_imx_bytes_per_word(const int bits_per_word)
208
{
209 210 211 212 213 214
	if (bits_per_word <= 8)
		return 1;
	else if (bits_per_word <= 16)
		return 2;
	else
		return 4;
215 216
}

R
Robin Gong 已提交
217 218 219 220
static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
			 struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
221 222 223 224

	if (!master->dma_rx)
		return false;

225 226 227
	if (spi_imx->slave_mode)
		return false;

228 229 230
	if (transfer->len < spi_imx->devtype_data->fifo_size)
		return false;

231
	spi_imx->dynamic_burst = 0;
232

233
	return true;
R
Robin Gong 已提交
234 235
}

236 237 238
#define MX51_ECSPI_CTRL		0x08
#define MX51_ECSPI_CTRL_ENABLE		(1 <<  0)
#define MX51_ECSPI_CTRL_XCH		(1 <<  2)
R
Robin Gong 已提交
239
#define MX51_ECSPI_CTRL_SMC		(1 << 3)
240
#define MX51_ECSPI_CTRL_MODE_MASK	(0xf << 4)
241
#define MX51_ECSPI_CTRL_DRCTL(drctl)	((drctl) << 16)
242 243 244 245
#define MX51_ECSPI_CTRL_POSTDIV_OFFSET	8
#define MX51_ECSPI_CTRL_PREDIV_OFFSET	12
#define MX51_ECSPI_CTRL_CS(cs)		((cs) << 18)
#define MX51_ECSPI_CTRL_BL_OFFSET	20
246
#define MX51_ECSPI_CTRL_BL_MASK		(0xfff << 20)
247 248 249 250 251 252

#define MX51_ECSPI_CONFIG	0x0c
#define MX51_ECSPI_CONFIG_SCLKPHA(cs)	(1 << ((cs) +  0))
#define MX51_ECSPI_CONFIG_SCLKPOL(cs)	(1 << ((cs) +  4))
#define MX51_ECSPI_CONFIG_SBBCTRL(cs)	(1 << ((cs) +  8))
#define MX51_ECSPI_CONFIG_SSBPOL(cs)	(1 << ((cs) + 12))
253
#define MX51_ECSPI_CONFIG_SCLKCTL(cs)	(1 << ((cs) + 20))
254 255 256 257

#define MX51_ECSPI_INT		0x10
#define MX51_ECSPI_INT_TEEN		(1 <<  0)
#define MX51_ECSPI_INT_RREN		(1 <<  3)
258
#define MX51_ECSPI_INT_RDREN		(1 <<  4)
259

U
Uwe Kleine-König 已提交
260
#define MX51_ECSPI_DMA		0x14
261 262 263
#define MX51_ECSPI_DMA_TX_WML(wml)	((wml) & 0x3f)
#define MX51_ECSPI_DMA_RX_WML(wml)	(((wml) & 0x3f) << 16)
#define MX51_ECSPI_DMA_RXT_WML(wml)	(((wml) & 0x3f) << 24)
R
Robin Gong 已提交
264

265 266 267
#define MX51_ECSPI_DMA_TEDEN		(1 << 7)
#define MX51_ECSPI_DMA_RXDEN		(1 << 23)
#define MX51_ECSPI_DMA_RXTDEN		(1 << 31)
R
Robin Gong 已提交
268

269 270
#define MX51_ECSPI_STAT		0x18
#define MX51_ECSPI_STAT_RR		(1 <<  3)
271

272 273 274
#define MX51_ECSPI_TESTREG	0x20
#define MX51_ECSPI_TESTREG_LBC	BIT(31)

275 276 277
static void spi_imx_buf_rx_swap_u32(struct spi_imx_data *spi_imx)
{
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);
278
#ifdef __LITTLE_ENDIAN
279
	unsigned int bytes_per_word;
280
#endif
281 282 283 284 285 286 287 288 289 290 291 292

	if (spi_imx->rx_buf) {
#ifdef __LITTLE_ENDIAN
		bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
		if (bytes_per_word == 1)
			val = cpu_to_be32(val);
		else if (bytes_per_word == 2)
			val = (val << 16) | (val >> 16);
#endif
		*(u32 *)spi_imx->rx_buf = val;
		spi_imx->rx_buf += sizeof(u32);
	}
293 294

	spi_imx->remainder -= sizeof(u32);
295 296 297 298
}

static void spi_imx_buf_rx_swap(struct spi_imx_data *spi_imx)
{
299 300
	int unaligned;
	u32 val;
301

302 303 304
	unaligned = spi_imx->remainder % 4;

	if (!unaligned) {
305 306 307 308
		spi_imx_buf_rx_swap_u32(spi_imx);
		return;
	}

309
	if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
310
		spi_imx_buf_rx_u16(spi_imx);
311 312 313 314 315 316 317 318 319 320 321 322
		return;
	}

	val = readl(spi_imx->base + MXC_CSPIRXDATA);

	while (unaligned--) {
		if (spi_imx->rx_buf) {
			*(u8 *)spi_imx->rx_buf = (val >> (8 * unaligned)) & 0xff;
			spi_imx->rx_buf++;
		}
		spi_imx->remainder--;
	}
323 324 325 326 327
}

static void spi_imx_buf_tx_swap_u32(struct spi_imx_data *spi_imx)
{
	u32 val = 0;
328
#ifdef __LITTLE_ENDIAN
329
	unsigned int bytes_per_word;
330
#endif
331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350

	if (spi_imx->tx_buf) {
		val = *(u32 *)spi_imx->tx_buf;
		spi_imx->tx_buf += sizeof(u32);
	}

	spi_imx->count -= sizeof(u32);
#ifdef __LITTLE_ENDIAN
	bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);

	if (bytes_per_word == 1)
		val = cpu_to_be32(val);
	else if (bytes_per_word == 2)
		val = (val << 16) | (val >> 16);
#endif
	writel(val, spi_imx->base + MXC_CSPITXDATA);
}

static void spi_imx_buf_tx_swap(struct spi_imx_data *spi_imx)
{
351 352
	int unaligned;
	u32 val = 0;
353

354
	unaligned = spi_imx->count % 4;
355

356 357 358
	if (!unaligned) {
		spi_imx_buf_tx_swap_u32(spi_imx);
		return;
359 360
	}

361 362
	if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
		spi_imx_buf_tx_u16(spi_imx);
363 364 365
		return;
	}

366 367 368 369 370 371 372
	while (unaligned--) {
		if (spi_imx->tx_buf) {
			val |= *(u8 *)spi_imx->tx_buf << (8 * unaligned);
			spi_imx->tx_buf++;
		}
		spi_imx->count--;
	}
373

374
	writel(val, spi_imx->base + MXC_CSPITXDATA);
375 376
}

377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
static void mx53_ecspi_rx_slave(struct spi_imx_data *spi_imx)
{
	u32 val = be32_to_cpu(readl(spi_imx->base + MXC_CSPIRXDATA));

	if (spi_imx->rx_buf) {
		int n_bytes = spi_imx->slave_burst % sizeof(val);

		if (!n_bytes)
			n_bytes = sizeof(val);

		memcpy(spi_imx->rx_buf,
		       ((u8 *)&val) + sizeof(val) - n_bytes, n_bytes);

		spi_imx->rx_buf += n_bytes;
		spi_imx->slave_burst -= n_bytes;
	}
393 394

	spi_imx->remainder -= sizeof(u32);
395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
}

static void mx53_ecspi_tx_slave(struct spi_imx_data *spi_imx)
{
	u32 val = 0;
	int n_bytes = spi_imx->count % sizeof(val);

	if (!n_bytes)
		n_bytes = sizeof(val);

	if (spi_imx->tx_buf) {
		memcpy(((u8 *)&val) + sizeof(val) - n_bytes,
		       spi_imx->tx_buf, n_bytes);
		val = cpu_to_be32(val);
		spi_imx->tx_buf += n_bytes;
	}

	spi_imx->count -= n_bytes;

	writel(val, spi_imx->base + MXC_CSPITXDATA);
}

417
/* MX51 eCSPI */
418 419
static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
				      unsigned int fspi, unsigned int *fres)
420 421 422 423 424 425
{
	/*
	 * there are two 4-bit dividers, the pre-divider divides by
	 * $pre, the post-divider by 2^$post
	 */
	unsigned int pre, post;
426
	unsigned int fin = spi_imx->spi_clk;
427 428 429 430 431 432 433 434 435 436 437 438

	if (unlikely(fspi > fin))
		return 0;

	post = fls(fin) - fls(fspi);
	if (fin > fspi << post)
		post++;

	/* now we have: (fin <= fspi << post) with post being minimal */

	post = max(4U, post) - 4;
	if (unlikely(post > 0xf)) {
439 440
		dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
				fspi, fin);
441 442 443 444 445
		return 0xff;
	}

	pre = DIV_ROUND_UP(fin, fspi << post) - 1;

446
	dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
447
			__func__, fin, fspi, post, pre);
448 449 450 451

	/* Resulting frequency for the SCLK line. */
	*fres = (fin / (pre + 1)) >> post;

452 453
	return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
		(post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
454 455
}

456
static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
457 458 459 460
{
	unsigned val = 0;

	if (enable & MXC_INT_TE)
461
		val |= MX51_ECSPI_INT_TEEN;
462 463

	if (enable & MXC_INT_RR)
464
		val |= MX51_ECSPI_INT_RREN;
465

466 467 468
	if (enable & MXC_INT_RDR)
		val |= MX51_ECSPI_INT_RDREN;

469
	writel(val, spi_imx->base + MX51_ECSPI_INT);
470 471
}

472
static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
473
{
474
	u32 reg;
R
Robin Gong 已提交
475

476 477
	reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
	reg |= MX51_ECSPI_CTRL_XCH;
478
	writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
479 480
}

481 482 483 484 485 486 487 488 489
static void mx51_ecspi_disable(struct spi_imx_data *spi_imx)
{
	u32 ctrl;

	ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
	ctrl &= ~MX51_ECSPI_CTRL_ENABLE;
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
}

490 491 492
static int mx51_ecspi_prepare_message(struct spi_imx_data *spi_imx,
				      struct spi_message *msg)
{
493
	struct spi_device *spi = msg->spi;
494
	u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
495
	u32 testreg;
496
	u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
497

498 499 500 501 502
	/* set Master or Slave mode */
	if (spi_imx->slave_mode)
		ctrl &= ~MX51_ECSPI_CTRL_MODE_MASK;
	else
		ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
503

504 505 506 507 508 509
	/*
	 * Enable SPI_RDY handling (falling edge/level triggered).
	 */
	if (spi->mode & SPI_READY)
		ctrl |= MX51_ECSPI_CTRL_DRCTL(spi_imx->spi_drctl);

510
	/* set chip select to use */
511
	ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
512

513 514 515 516 517 518 519 520 521
	/*
	 * The ctrl register must be written first, with the EN bit set other
	 * registers must not be written to.
	 */
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);

	testreg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
	if (spi->mode & SPI_LOOP)
		testreg |= MX51_ECSPI_TESTREG_LBC;
522
	else
523 524
		testreg &= ~MX51_ECSPI_TESTREG_LBC;
	writel(testreg, spi_imx->base + MX51_ECSPI_TESTREG);
525

526 527 528 529 530 531 532 533 534
	/*
	 * eCSPI burst completion by Chip Select signal in Slave mode
	 * is not functional for imx53 Soc, config SPI burst completed when
	 * BURST_LENGTH + 1 bits are received
	 */
	if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
		cfg &= ~MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
	else
		cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
535

536
	if (spi->mode & SPI_CPHA)
537
		cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
538
	else
539
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
540

541
	if (spi->mode & SPI_CPOL) {
542 543
		cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
544
	} else {
545 546
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
547
	}
548

549
	if (spi->mode & SPI_CS_HIGH)
550
		cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
551
	else
552
		cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
553

554
	writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
555

556 557
	return 0;
}
558

559 560 561 562 563 564 565 566 567 568 569
static int mx51_ecspi_config(struct spi_device *spi)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	u32 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
	u32 clk = spi_imx->speed_hz, delay;

	/* Clear BL field and set the right value */
	ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
	if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
		ctrl |= (spi_imx->slave_burst * 8 - 1)
			<< MX51_ECSPI_CTRL_BL_OFFSET;
570
	else
571 572
		ctrl |= (spi_imx->bits_per_word - 1)
			<< MX51_ECSPI_CTRL_BL_OFFSET;
573

574 575 576 577 578 579 580 581 582 583
	/* set clock speed */
	ctrl &= ~(0xf << MX51_ECSPI_CTRL_POSTDIV_OFFSET |
		  0xf << MX51_ECSPI_CTRL_PREDIV_OFFSET);
	ctrl |= mx51_ecspi_clkdiv(spi_imx, spi_imx->speed_hz, &clk);
	spi_imx->spi_bus_clk = clk;

	if (spi_imx->usedma)
		ctrl |= MX51_ECSPI_CTRL_SMC;

	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
584

585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
	/*
	 * Wait until the changes in the configuration register CONFIGREG
	 * propagate into the hardware. It takes exactly one tick of the
	 * SCLK clock, but we will wait two SCLK clock just to be sure. The
	 * effect of the delay it takes for the hardware to apply changes
	 * is noticable if the SCLK clock run very slow. In such a case, if
	 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
	 * be asserted before the SCLK polarity changes, which would disrupt
	 * the SPI communication as the device on the other end would consider
	 * the change of SCLK polarity as a clock tick already.
	 */
	delay = (2 * 1000000) / clk;
	if (likely(delay < 10))	/* SCLK is faster than 100 kHz */
		udelay(delay);
	else			/* SCLK is _very_ slow */
		usleep_range(delay, delay + 10);

602 603 604 605 606
	return 0;
}

static void mx51_setup_wml(struct spi_imx_data *spi_imx)
{
R
Robin Gong 已提交
607 608 609 610
	/*
	 * Configure the DMA register: setup the watermark
	 * and enable DMA request.
	 */
611
	writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml - 1) |
612 613
		MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
		MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
614 615
		MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
		MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
616 617
}

618
static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
619
{
620
	return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
621 622
}

623
static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
624 625
{
	/* drain receive buffer */
626
	while (mx51_ecspi_rx_available(spi_imx))
627 628 629
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

630 631 632 633 634 635
#define MX31_INTREG_TEEN	(1 << 0)
#define MX31_INTREG_RREN	(1 << 3)

#define MX31_CSPICTRL_ENABLE	(1 << 0)
#define MX31_CSPICTRL_MASTER	(1 << 1)
#define MX31_CSPICTRL_XCH	(1 << 2)
M
Martin Kaiser 已提交
636
#define MX31_CSPICTRL_SMC	(1 << 3)
637 638 639 640 641 642 643 644 645 646
#define MX31_CSPICTRL_POL	(1 << 4)
#define MX31_CSPICTRL_PHA	(1 << 5)
#define MX31_CSPICTRL_SSCTL	(1 << 6)
#define MX31_CSPICTRL_SSPOL	(1 << 7)
#define MX31_CSPICTRL_BC_SHIFT	8
#define MX35_CSPICTRL_BL_SHIFT	20
#define MX31_CSPICTRL_CS_SHIFT	24
#define MX35_CSPICTRL_CS_SHIFT	12
#define MX31_CSPICTRL_DR_SHIFT	16

M
Martin Kaiser 已提交
647 648 649 650
#define MX31_CSPI_DMAREG	0x10
#define MX31_DMAREG_RH_DEN	(1<<4)
#define MX31_DMAREG_TH_DEN	(1<<1)

651 652 653
#define MX31_CSPISTATUS		0x14
#define MX31_STATUS_RR		(1 << 3)

654 655 656
#define MX31_CSPI_TESTREG	0x1C
#define MX31_TEST_LBC		(1 << 14)

657 658 659 660
/* These functions also work for the i.MX35, but be aware that
 * the i.MX35 has a slightly different register layout for bits
 * we do not use here.
 */
661
static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
662 663 664 665 666 667 668 669
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX31_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX31_INTREG_RREN;

670
	writel(val, spi_imx->base + MXC_CSPIINT);
671 672
}

673
static void mx31_trigger(struct spi_imx_data *spi_imx)
674 675 676
{
	unsigned int reg;

677
	reg = readl(spi_imx->base + MXC_CSPICTRL);
678
	reg |= MX31_CSPICTRL_XCH;
679
	writel(reg, spi_imx->base + MXC_CSPICTRL);
680 681
}

682 683 684 685 686 687
static int mx31_prepare_message(struct spi_imx_data *spi_imx,
				struct spi_message *msg)
{
	return 0;
}

688
static int mx31_config(struct spi_device *spi)
689
{
690
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
691
	unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
692
	unsigned int clk;
693

694
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
695
		MX31_CSPICTRL_DR_SHIFT;
696
	spi_imx->spi_bus_clk = clk;
697

698
	if (is_imx35_cspi(spi_imx)) {
699
		reg |= (spi_imx->bits_per_word - 1) << MX35_CSPICTRL_BL_SHIFT;
700 701
		reg |= MX31_CSPICTRL_SSCTL;
	} else {
702
		reg |= (spi_imx->bits_per_word - 1) << MX31_CSPICTRL_BC_SHIFT;
703
	}
704

705
	if (spi->mode & SPI_CPHA)
706
		reg |= MX31_CSPICTRL_PHA;
707
	if (spi->mode & SPI_CPOL)
708
		reg |= MX31_CSPICTRL_POL;
709
	if (spi->mode & SPI_CS_HIGH)
710
		reg |= MX31_CSPICTRL_SSPOL;
711 712
	if (!gpio_is_valid(spi->cs_gpio))
		reg |= (spi->chip_select) <<
713 714
			(is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
						  MX31_CSPICTRL_CS_SHIFT);
715

M
Martin Kaiser 已提交
716 717 718
	if (spi_imx->usedma)
		reg |= MX31_CSPICTRL_SMC;

719 720
	writel(reg, spi_imx->base + MXC_CSPICTRL);

721 722 723 724 725 726 727
	reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
	if (spi->mode & SPI_LOOP)
		reg |= MX31_TEST_LBC;
	else
		reg &= ~MX31_TEST_LBC;
	writel(reg, spi_imx->base + MX31_CSPI_TESTREG);

M
Martin Kaiser 已提交
728
	if (spi_imx->usedma) {
U
Uwe Kleine-König 已提交
729 730 731 732
		/*
		 * configure DMA requests when RXFIFO is half full and
		 * when TXFIFO is half empty
		 */
M
Martin Kaiser 已提交
733 734 735 736
		writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
			spi_imx->base + MX31_CSPI_DMAREG);
	}

737 738 739
	return 0;
}

740
static int mx31_rx_available(struct spi_imx_data *spi_imx)
741
{
742
	return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
743 744
}

745
static void mx31_reset(struct spi_imx_data *spi_imx)
746 747
{
	/* drain receive buffer */
748
	while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
749 750 751
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

752 753 754 755 756 757 758 759 760 761 762 763 764
#define MX21_INTREG_RR		(1 << 4)
#define MX21_INTREG_TEEN	(1 << 9)
#define MX21_INTREG_RREN	(1 << 13)

#define MX21_CSPICTRL_POL	(1 << 5)
#define MX21_CSPICTRL_PHA	(1 << 6)
#define MX21_CSPICTRL_SSPOL	(1 << 8)
#define MX21_CSPICTRL_XCH	(1 << 9)
#define MX21_CSPICTRL_ENABLE	(1 << 10)
#define MX21_CSPICTRL_MASTER	(1 << 11)
#define MX21_CSPICTRL_DR_SHIFT	14
#define MX21_CSPICTRL_CS_SHIFT	19

765
static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
766 767 768 769
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
770
		val |= MX21_INTREG_TEEN;
771
	if (enable & MXC_INT_RR)
772
		val |= MX21_INTREG_RREN;
773

774
	writel(val, spi_imx->base + MXC_CSPIINT);
775 776
}

777
static void mx21_trigger(struct spi_imx_data *spi_imx)
778 779 780
{
	unsigned int reg;

781
	reg = readl(spi_imx->base + MXC_CSPICTRL);
782
	reg |= MX21_CSPICTRL_XCH;
783
	writel(reg, spi_imx->base + MXC_CSPICTRL);
784 785
}

786 787 788 789 790 791
static int mx21_prepare_message(struct spi_imx_data *spi_imx,
				struct spi_message *msg)
{
	return 0;
}

792
static int mx21_config(struct spi_device *spi)
793
{
794
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
795
	unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
796
	unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
797 798
	unsigned int clk;

799
	reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, spi_imx->speed_hz, max, &clk)
800 801
		<< MX21_CSPICTRL_DR_SHIFT;
	spi_imx->spi_bus_clk = clk;
802

803
	reg |= spi_imx->bits_per_word - 1;
804

805
	if (spi->mode & SPI_CPHA)
806
		reg |= MX21_CSPICTRL_PHA;
807
	if (spi->mode & SPI_CPOL)
808
		reg |= MX21_CSPICTRL_POL;
809
	if (spi->mode & SPI_CS_HIGH)
810
		reg |= MX21_CSPICTRL_SSPOL;
811 812
	if (!gpio_is_valid(spi->cs_gpio))
		reg |= spi->chip_select << MX21_CSPICTRL_CS_SHIFT;
813

814
	writel(reg, spi_imx->base + MXC_CSPICTRL);
815 816 817 818

	return 0;
}

819
static int mx21_rx_available(struct spi_imx_data *spi_imx)
820
{
821
	return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
822 823
}

824
static void mx21_reset(struct spi_imx_data *spi_imx)
825 826 827 828
{
	writel(1, spi_imx->base + MXC_RESET);
}

829 830 831 832 833 834 835 836 837 838 839
#define MX1_INTREG_RR		(1 << 3)
#define MX1_INTREG_TEEN		(1 << 8)
#define MX1_INTREG_RREN		(1 << 11)

#define MX1_CSPICTRL_POL	(1 << 4)
#define MX1_CSPICTRL_PHA	(1 << 5)
#define MX1_CSPICTRL_XCH	(1 << 8)
#define MX1_CSPICTRL_ENABLE	(1 << 9)
#define MX1_CSPICTRL_MASTER	(1 << 10)
#define MX1_CSPICTRL_DR_SHIFT	13

840
static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
841 842 843 844 845 846 847 848
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX1_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX1_INTREG_RREN;

849
	writel(val, spi_imx->base + MXC_CSPIINT);
850 851
}

852
static void mx1_trigger(struct spi_imx_data *spi_imx)
853 854 855
{
	unsigned int reg;

856
	reg = readl(spi_imx->base + MXC_CSPICTRL);
857
	reg |= MX1_CSPICTRL_XCH;
858
	writel(reg, spi_imx->base + MXC_CSPICTRL);
859 860
}

861 862 863 864 865 866
static int mx1_prepare_message(struct spi_imx_data *spi_imx,
			       struct spi_message *msg)
{
	return 0;
}

867
static int mx1_config(struct spi_device *spi)
868
{
869
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
870
	unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
871
	unsigned int clk;
872

873
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
874
		MX1_CSPICTRL_DR_SHIFT;
875 876
	spi_imx->spi_bus_clk = clk;

877
	reg |= spi_imx->bits_per_word - 1;
878

879
	if (spi->mode & SPI_CPHA)
880
		reg |= MX1_CSPICTRL_PHA;
881
	if (spi->mode & SPI_CPOL)
882 883
		reg |= MX1_CSPICTRL_POL;

884
	writel(reg, spi_imx->base + MXC_CSPICTRL);
885 886 887 888

	return 0;
}

889
static int mx1_rx_available(struct spi_imx_data *spi_imx)
890
{
891
	return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
892 893
}

894
static void mx1_reset(struct spi_imx_data *spi_imx)
895 896 897 898
{
	writel(1, spi_imx->base + MXC_RESET);
}

899 900
static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
	.intctrl = mx1_intctrl,
901
	.prepare_message = mx1_prepare_message,
902 903 904 905
	.config = mx1_config,
	.trigger = mx1_trigger,
	.rx_available = mx1_rx_available,
	.reset = mx1_reset,
906 907
	.fifo_size = 8,
	.has_dmamode = false,
908
	.dynamic_burst = false,
909
	.has_slavemode = false,
910 911 912 913 914
	.devtype = IMX1_CSPI,
};

static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
	.intctrl = mx21_intctrl,
915
	.prepare_message = mx21_prepare_message,
916 917 918 919
	.config = mx21_config,
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
920 921
	.fifo_size = 8,
	.has_dmamode = false,
922
	.dynamic_burst = false,
923
	.has_slavemode = false,
924 925 926 927 928 929
	.devtype = IMX21_CSPI,
};

static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
	/* i.mx27 cspi shares the functions with i.mx21 one */
	.intctrl = mx21_intctrl,
930
	.prepare_message = mx21_prepare_message,
931 932 933 934
	.config = mx21_config,
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
935 936
	.fifo_size = 8,
	.has_dmamode = false,
937
	.dynamic_burst = false,
938
	.has_slavemode = false,
939 940 941 942 943
	.devtype = IMX27_CSPI,
};

static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
	.intctrl = mx31_intctrl,
944
	.prepare_message = mx31_prepare_message,
945 946 947 948
	.config = mx31_config,
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
949 950
	.fifo_size = 8,
	.has_dmamode = false,
951
	.dynamic_burst = false,
952
	.has_slavemode = false,
953 954 955 956 957 958
	.devtype = IMX31_CSPI,
};

static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
	/* i.mx35 and later cspi shares the functions with i.mx31 one */
	.intctrl = mx31_intctrl,
959
	.prepare_message = mx31_prepare_message,
960 961 962 963
	.config = mx31_config,
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
964 965
	.fifo_size = 8,
	.has_dmamode = true,
966
	.dynamic_burst = false,
967
	.has_slavemode = false,
968 969 970 971 972
	.devtype = IMX35_CSPI,
};

static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
973
	.prepare_message = mx51_ecspi_prepare_message,
974 975 976 977
	.config = mx51_ecspi_config,
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
	.reset = mx51_ecspi_reset,
978
	.setup_wml = mx51_setup_wml,
979 980
	.fifo_size = 64,
	.has_dmamode = true,
981
	.dynamic_burst = true,
982 983
	.has_slavemode = true,
	.disable = mx51_ecspi_disable,
984 985 986
	.devtype = IMX51_ECSPI,
};

987 988
static struct spi_imx_devtype_data imx53_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
989
	.prepare_message = mx51_ecspi_prepare_message,
990 991 992 993 994 995
	.config = mx51_ecspi_config,
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
	.reset = mx51_ecspi_reset,
	.fifo_size = 64,
	.has_dmamode = true,
996 997
	.has_slavemode = true,
	.disable = mx51_ecspi_disable,
998 999 1000
	.devtype = IMX53_ECSPI,
};

1001
static const struct platform_device_id spi_imx_devtype[] = {
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
	{
		.name = "imx1-cspi",
		.driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
	}, {
		.name = "imx21-cspi",
		.driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
	}, {
		.name = "imx27-cspi",
		.driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
	}, {
		.name = "imx31-cspi",
		.driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
	}, {
		.name = "imx35-cspi",
		.driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
	}, {
		.name = "imx51-ecspi",
		.driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
1020 1021 1022
	}, {
		.name = "imx53-ecspi",
		.driver_data = (kernel_ulong_t) &imx53_ecspi_devtype_data,
1023 1024 1025
	}, {
		/* sentinel */
	}
1026 1027
};

1028 1029 1030 1031 1032 1033 1034
static const struct of_device_id spi_imx_dt_ids[] = {
	{ .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
	{ .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
	{ .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
	{ .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
	{ .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
	{ .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
1035
	{ .compatible = "fsl,imx53-ecspi", .data = &imx53_ecspi_devtype_data, },
1036 1037
	{ /* sentinel */ }
};
1038
MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
1039

1040
static void spi_imx_chipselect(struct spi_device *spi, int is_active)
1041
{
1042 1043
	int active = is_active != BITBANG_CS_INACTIVE;
	int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
1044

O
Oleksij Rempel 已提交
1045 1046 1047
	if (spi->mode & SPI_NO_CS)
		return;

1048
	if (!gpio_is_valid(spi->cs_gpio))
1049 1050
		return;

1051
	gpio_set_value(spi->cs_gpio, dev_is_lowactive ^ active);
1052 1053
}

1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
static void spi_imx_set_burst_len(struct spi_imx_data *spi_imx, int n_bits)
{
	u32 ctrl;

	ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
	ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
	ctrl |= ((n_bits - 1) << MX51_ECSPI_CTRL_BL_OFFSET);
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
}

1064
static void spi_imx_push(struct spi_imx_data *spi_imx)
1065
{
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
	unsigned int burst_len, fifo_words;

	if (spi_imx->dynamic_burst)
		fifo_words = 4;
	else
		fifo_words = spi_imx_bytes_per_word(spi_imx->bits_per_word);
	/*
	 * Reload the FIFO when the remaining bytes to be transferred in the
	 * current burst is 0. This only applies when bits_per_word is a
	 * multiple of 8.
	 */
	if (!spi_imx->remainder) {
		if (spi_imx->dynamic_burst) {

			/* We need to deal unaligned data first */
			burst_len = spi_imx->count % MX51_ECSPI_CTRL_MAX_BURST;

			if (!burst_len)
				burst_len = MX51_ECSPI_CTRL_MAX_BURST;

			spi_imx_set_burst_len(spi_imx, burst_len * 8);

			spi_imx->remainder = burst_len;
		} else {
			spi_imx->remainder = fifo_words;
		}
	}

1094
	while (spi_imx->txfifo < spi_imx->devtype_data->fifo_size) {
1095
		if (!spi_imx->count)
1096
			break;
1097
		if (spi_imx->dynamic_burst &&
U
Uwe Kleine-König 已提交
1098
		    spi_imx->txfifo >= DIV_ROUND_UP(spi_imx->remainder,
1099
						     fifo_words))
1100
			break;
1101 1102
		spi_imx->tx(spi_imx);
		spi_imx->txfifo++;
1103 1104
	}

1105 1106
	if (!spi_imx->slave_mode)
		spi_imx->devtype_data->trigger(spi_imx);
1107 1108
}

1109
static irqreturn_t spi_imx_isr(int irq, void *dev_id)
1110
{
1111
	struct spi_imx_data *spi_imx = dev_id;
1112

1113 1114
	while (spi_imx->txfifo &&
	       spi_imx->devtype_data->rx_available(spi_imx)) {
1115 1116
		spi_imx->rx(spi_imx);
		spi_imx->txfifo--;
1117 1118
	}

1119 1120
	if (spi_imx->count) {
		spi_imx_push(spi_imx);
1121 1122 1123
		return IRQ_HANDLED;
	}

1124
	if (spi_imx->txfifo) {
1125 1126 1127
		/* No data left to push, but still waiting for rx data,
		 * enable receive data available interrupt.
		 */
1128
		spi_imx->devtype_data->intctrl(
1129
				spi_imx, MXC_INT_RR);
1130 1131 1132
		return IRQ_HANDLED;
	}

1133
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1134
	complete(&spi_imx->xfer_done);
1135 1136 1137 1138

	return IRQ_HANDLED;
}

1139
static int spi_imx_dma_configure(struct spi_master *master)
1140 1141 1142 1143 1144 1145
{
	int ret;
	enum dma_slave_buswidth buswidth;
	struct dma_slave_config rx = {}, tx = {};
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

1146
	switch (spi_imx_bytes_per_word(spi_imx->bits_per_word)) {
1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
	case 4:
		buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
		break;
	case 2:
		buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
		break;
	case 1:
		buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
		break;
	default:
		return -EINVAL;
	}

	tx.direction = DMA_MEM_TO_DEV;
	tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
	tx.dst_addr_width = buswidth;
	tx.dst_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_tx, &tx);
	if (ret) {
		dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
		return ret;
	}

	rx.direction = DMA_DEV_TO_MEM;
	rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
	rx.src_addr_width = buswidth;
	rx.src_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_rx, &rx);
	if (ret) {
		dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
		return ret;
	}

	return 0;
}

1183
static int spi_imx_setupxfer(struct spi_device *spi,
1184 1185
				 struct spi_transfer *t)
{
1186
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1187

1188 1189 1190
	if (!t)
		return 0;

1191
	spi_imx->bits_per_word = t->bits_per_word;
U
Uwe Kleine-König 已提交
1192
	spi_imx->speed_hz = t->speed_hz;
1193

1194 1195 1196 1197 1198 1199 1200 1201 1202
	/*
	 * Initialize the functions for transfer. To transfer non byte-aligned
	 * words, we have to use multiple word-size bursts, we can't use
	 * dynamic_burst in that case.
	 */
	if (spi_imx->devtype_data->dynamic_burst && !spi_imx->slave_mode &&
	    (spi_imx->bits_per_word == 8 ||
	    spi_imx->bits_per_word == 16 ||
	    spi_imx->bits_per_word == 32)) {
1203 1204 1205 1206 1207

		spi_imx->rx = spi_imx_buf_rx_swap;
		spi_imx->tx = spi_imx_buf_tx_swap;
		spi_imx->dynamic_burst = 1;

1208
	} else {
1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
		if (spi_imx->bits_per_word <= 8) {
			spi_imx->rx = spi_imx_buf_rx_u8;
			spi_imx->tx = spi_imx_buf_tx_u8;
		} else if (spi_imx->bits_per_word <= 16) {
			spi_imx->rx = spi_imx_buf_rx_u16;
			spi_imx->tx = spi_imx_buf_tx_u16;
		} else {
			spi_imx->rx = spi_imx_buf_rx_u32;
			spi_imx->tx = spi_imx_buf_tx_u32;
		}
1219
		spi_imx->dynamic_burst = 0;
1220
	}
1221

1222 1223 1224 1225 1226
	if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
		spi_imx->usedma = 1;
	else
		spi_imx->usedma = 0;

1227 1228 1229 1230 1231 1232
	if (is_imx53_ecspi(spi_imx) && spi_imx->slave_mode) {
		spi_imx->rx = mx53_ecspi_rx_slave;
		spi_imx->tx = mx53_ecspi_tx_slave;
		spi_imx->slave_burst = t->len;
	}

1233
	spi_imx->devtype_data->config(spi);
1234 1235 1236 1237

	return 0;
}

R
Robin Gong 已提交
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
{
	struct spi_master *master = spi_imx->bitbang.master;

	if (master->dma_rx) {
		dma_release_channel(master->dma_rx);
		master->dma_rx = NULL;
	}

	if (master->dma_tx) {
		dma_release_channel(master->dma_tx);
		master->dma_tx = NULL;
	}
}

static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
1254
			     struct spi_master *master)
R
Robin Gong 已提交
1255 1256 1257
{
	int ret;

R
Robin Gong 已提交
1258 1259 1260 1261
	/* use pio mode for i.mx6dl chip TKT238285 */
	if (of_machine_is_compatible("fsl,imx6dl"))
		return 0;

1262
	spi_imx->wml = spi_imx->devtype_data->fifo_size / 2;
1263

R
Robin Gong 已提交
1264
	/* Prepare for TX DMA: */
1265 1266 1267 1268 1269
	master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
	if (IS_ERR(master->dma_tx)) {
		ret = PTR_ERR(master->dma_tx);
		dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
		master->dma_tx = NULL;
R
Robin Gong 已提交
1270 1271 1272 1273
		goto err;
	}

	/* Prepare for RX : */
1274 1275 1276 1277 1278
	master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
	if (IS_ERR(master->dma_rx)) {
		ret = PTR_ERR(master->dma_rx);
		dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
		master->dma_rx = NULL;
R
Robin Gong 已提交
1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
		goto err;
	}

	init_completion(&spi_imx->dma_rx_completion);
	init_completion(&spi_imx->dma_tx_completion);
	master->can_dma = spi_imx_can_dma;
	master->max_dma_len = MAX_SDMA_BD_BYTES;
	spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
					 SPI_MASTER_MUST_TX;

	return 0;
err:
	spi_imx_sdma_exit(spi_imx);
	return ret;
}

static void spi_imx_dma_rx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_rx_completion);
}

static void spi_imx_dma_tx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_tx_completion);
}

1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322
static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
{
	unsigned long timeout = 0;

	/* Time with actual data transfer and CS change delay related to HW */
	timeout = (8 + 4) * size / spi_imx->spi_bus_clk;

	/* Add extra second for scheduler related activities */
	timeout += 1;

	/* Double calculated timeout */
	return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
}

R
Robin Gong 已提交
1323 1324 1325
static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
				struct spi_transfer *transfer)
{
1326
	struct dma_async_tx_descriptor *desc_tx, *desc_rx;
1327
	unsigned long transfer_timeout;
1328
	unsigned long timeout;
R
Robin Gong 已提交
1329 1330
	struct spi_master *master = spi_imx->bitbang.master;
	struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
1331 1332
	struct scatterlist *last_sg = sg_last(rx->sgl, rx->nents);
	unsigned int bytes_per_word, i;
1333 1334
	int ret;

1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
	/* Get the right burst length from the last sg to ensure no tail data */
	bytes_per_word = spi_imx_bytes_per_word(transfer->bits_per_word);
	for (i = spi_imx->devtype_data->fifo_size / 2; i > 0; i--) {
		if (!(sg_dma_len(last_sg) % (i * bytes_per_word)))
			break;
	}
	/* Use 1 as wml in case no available burst length got */
	if (i == 0)
		i = 1;

	spi_imx->wml =  i;

1347 1348 1349 1350
	ret = spi_imx_dma_configure(master);
	if (ret)
		return ret;

1351 1352 1353 1354
	if (!spi_imx->devtype_data->setup_wml) {
		dev_err(spi_imx->dev, "No setup_wml()?\n");
		return -EINVAL;
	}
1355
	spi_imx->devtype_data->setup_wml(spi_imx);
R
Robin Gong 已提交
1356

1357 1358 1359 1360 1361 1362 1363 1364 1365
	/*
	 * The TX DMA setup starts the transfer, so make sure RX is configured
	 * before TX.
	 */
	desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
				rx->sgl, rx->nents, DMA_DEV_TO_MEM,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc_rx)
		return -EINVAL;
R
Robin Gong 已提交
1366

1367 1368 1369 1370 1371
	desc_rx->callback = spi_imx_dma_rx_callback;
	desc_rx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_rx);
	reinit_completion(&spi_imx->dma_rx_completion);
	dma_async_issue_pending(master->dma_rx);
R
Robin Gong 已提交
1372

1373 1374 1375 1376 1377 1378
	desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
				tx->sgl, tx->nents, DMA_MEM_TO_DEV,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc_tx) {
		dmaengine_terminate_all(master->dma_tx);
		return -EINVAL;
R
Robin Gong 已提交
1379 1380
	}

1381 1382 1383
	desc_tx->callback = spi_imx_dma_tx_callback;
	desc_tx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_tx);
R
Robin Gong 已提交
1384
	reinit_completion(&spi_imx->dma_tx_completion);
1385
	dma_async_issue_pending(master->dma_tx);
R
Robin Gong 已提交
1386

1387 1388
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

R
Robin Gong 已提交
1389
	/* Wait SDMA to finish the data transfer.*/
1390
	timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
1391
						transfer_timeout);
1392
	if (!timeout) {
1393
		dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
R
Robin Gong 已提交
1394
		dmaengine_terminate_all(master->dma_tx);
1395
		dmaengine_terminate_all(master->dma_rx);
1396
		return -ETIMEDOUT;
R
Robin Gong 已提交
1397 1398
	}

1399 1400 1401 1402 1403 1404 1405 1406
	timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&master->dev, "I/O Error in DMA RX\n");
		spi_imx->devtype_data->reset(spi_imx);
		dmaengine_terminate_all(master->dma_rx);
		return -ETIMEDOUT;
	}
R
Robin Gong 已提交
1407

1408
	return transfer->len;
R
Robin Gong 已提交
1409 1410 1411
}

static int spi_imx_pio_transfer(struct spi_device *spi,
1412 1413
				struct spi_transfer *transfer)
{
1414
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1415 1416
	unsigned long transfer_timeout;
	unsigned long timeout;
1417

1418 1419 1420 1421
	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1422
	spi_imx->remainder = 0;
1423

1424
	reinit_completion(&spi_imx->xfer_done);
1425

1426
	spi_imx_push(spi_imx);
1427

1428
	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
1429

1430 1431 1432 1433 1434 1435 1436 1437 1438
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

	timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&spi->dev, "I/O Error in PIO\n");
		spi_imx->devtype_data->reset(spi_imx);
		return -ETIMEDOUT;
	}
1439 1440 1441 1442

	return transfer->len;
}

1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
static int spi_imx_pio_transfer_slave(struct spi_device *spi,
				      struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	int ret = transfer->len;

	if (is_imx53_ecspi(spi_imx) &&
	    transfer->len > MX53_MAX_TRANSFER_BYTES) {
		dev_err(&spi->dev, "Transaction too big, max size is %d bytes\n",
			MX53_MAX_TRANSFER_BYTES);
		return -EMSGSIZE;
	}

	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1460
	spi_imx->remainder = 0;
1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486

	reinit_completion(&spi_imx->xfer_done);
	spi_imx->slave_aborted = false;

	spi_imx_push(spi_imx);

	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE | MXC_INT_RDR);

	if (wait_for_completion_interruptible(&spi_imx->xfer_done) ||
	    spi_imx->slave_aborted) {
		dev_dbg(&spi->dev, "interrupted\n");
		ret = -EINTR;
	}

	/* ecspi has a HW issue when works in Slave mode,
	 * after 64 words writtern to TXFIFO, even TXFIFO becomes empty,
	 * ECSPI_TXDATA keeps shift out the last word data,
	 * so we have to disable ECSPI when in slave mode after the
	 * transfer completes
	 */
	if (spi_imx->devtype_data->disable)
		spi_imx->devtype_data->disable(spi_imx);

	return ret;
}

R
Robin Gong 已提交
1487 1488 1489 1490 1491
static int spi_imx_transfer(struct spi_device *spi,
				struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);

1492 1493 1494 1495 1496 1497 1498
	/* flush rxfifo before transfer */
	while (spi_imx->devtype_data->rx_available(spi_imx))
		spi_imx->rx(spi_imx);

	if (spi_imx->slave_mode)
		return spi_imx_pio_transfer_slave(spi, transfer);

1499
	if (spi_imx->usedma)
S
Sascha Hauer 已提交
1500
		return spi_imx_dma_transfer(spi_imx, transfer);
1501 1502
	else
		return spi_imx_pio_transfer(spi, transfer);
R
Robin Gong 已提交
1503 1504
}

1505
static int spi_imx_setup(struct spi_device *spi)
1506
{
1507
	dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
1508 1509
		 spi->mode, spi->bits_per_word, spi->max_speed_hz);

O
Oleksij Rempel 已提交
1510 1511 1512
	if (spi->mode & SPI_NO_CS)
		return 0;

1513 1514 1515
	if (gpio_is_valid(spi->cs_gpio))
		gpio_direction_output(spi->cs_gpio,
				      spi->mode & SPI_CS_HIGH ? 0 : 1);
1516

1517
	spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1518 1519 1520 1521

	return 0;
}

1522
static void spi_imx_cleanup(struct spi_device *spi)
1523 1524 1525
{
}

1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541
static int
spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
	int ret;

	ret = clk_enable(spi_imx->clk_per);
	if (ret)
		return ret;

	ret = clk_enable(spi_imx->clk_ipg);
	if (ret) {
		clk_disable(spi_imx->clk_per);
		return ret;
	}

1542 1543 1544 1545 1546 1547 1548
	ret = spi_imx->devtype_data->prepare_message(spi_imx, msg);
	if (ret) {
		clk_disable(spi_imx->clk_ipg);
		clk_disable(spi_imx->clk_per);
	}

	return ret;
1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
}

static int
spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
	return 0;
}

1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
static int spi_imx_slave_abort(struct spi_master *master)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	spi_imx->slave_aborted = true;
	complete(&spi_imx->xfer_done);

	return 0;
}

1571
static int spi_imx_probe(struct platform_device *pdev)
1572
{
1573 1574 1575 1576 1577
	struct device_node *np = pdev->dev.of_node;
	const struct of_device_id *of_id =
			of_match_device(spi_imx_dt_ids, &pdev->dev);
	struct spi_imx_master *mxc_platform_info =
			dev_get_platdata(&pdev->dev);
1578
	struct spi_master *master;
1579
	struct spi_imx_data *spi_imx;
1580
	struct resource *res;
1581
	int i, ret, irq, spi_drctl;
1582 1583 1584
	const struct spi_imx_devtype_data *devtype_data = of_id ? of_id->data :
		(struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
	bool slave_mode;
1585

1586
	if (!np && !mxc_platform_info) {
1587 1588 1589 1590
		dev_err(&pdev->dev, "can't get the platform data\n");
		return -EINVAL;
	}

1591 1592 1593 1594 1595 1596 1597 1598
	slave_mode = devtype_data->has_slavemode &&
			of_property_read_bool(np, "spi-slave");
	if (slave_mode)
		master = spi_alloc_slave(&pdev->dev,
					 sizeof(struct spi_imx_data));
	else
		master = spi_alloc_master(&pdev->dev,
					  sizeof(struct spi_imx_data));
1599 1600 1601
	if (!master)
		return -ENOMEM;

1602 1603 1604 1605 1606 1607
	ret = of_property_read_u32(np, "fsl,spi-rdy-drctl", &spi_drctl);
	if ((ret < 0) || (spi_drctl >= 0x3)) {
		/* '11' is reserved */
		spi_drctl = 0;
	}

1608 1609
	platform_set_drvdata(pdev, master);

1610
	master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
1611
	master->bus_num = np ? -1 : pdev->id;
1612

1613
	spi_imx = spi_master_get_devdata(master);
1614
	spi_imx->bitbang.master = master;
1615
	spi_imx->dev = &pdev->dev;
1616
	spi_imx->slave_mode = slave_mode;
1617

1618
	spi_imx->devtype_data = devtype_data;
1619

1620
	/* Get number of chip selects, either platform data or OF */
1621 1622
	if (mxc_platform_info) {
		master->num_chipselect = mxc_platform_info->num_chipselect;
1623
		if (mxc_platform_info->chipselect) {
1624 1625 1626
			master->cs_gpios = devm_kcalloc(&master->dev,
				master->num_chipselect, sizeof(int),
				GFP_KERNEL);
1627 1628 1629 1630 1631 1632
			if (!master->cs_gpios)
				return -ENOMEM;

			for (i = 0; i < master->num_chipselect; i++)
				master->cs_gpios[i] = mxc_platform_info->chipselect[i];
		}
1633 1634 1635 1636 1637 1638 1639
	} else {
		u32 num_cs;

		if (!of_property_read_u32(np, "num-cs", &num_cs))
			master->num_chipselect = num_cs;
		/* If not preset, default value of 1 is used */
	}
1640

1641 1642 1643 1644 1645
	spi_imx->bitbang.chipselect = spi_imx_chipselect;
	spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
	spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
	spi_imx->bitbang.master->setup = spi_imx_setup;
	spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
1646 1647
	spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
	spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
1648
	spi_imx->bitbang.master->slave_abort = spi_imx_slave_abort;
O
Oleksij Rempel 已提交
1649 1650
	spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH \
					     | SPI_NO_CS;
1651 1652
	if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx) ||
	    is_imx53_ecspi(spi_imx))
1653 1654 1655
		spi_imx->bitbang.master->mode_bits |= SPI_LOOP | SPI_READY;

	spi_imx->spi_drctl = spi_drctl;
1656

1657
	init_completion(&spi_imx->xfer_done);
1658 1659

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
F
Fabio Estevam 已提交
1660 1661 1662 1663
	spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(spi_imx->base)) {
		ret = PTR_ERR(spi_imx->base);
		goto out_master_put;
1664
	}
1665
	spi_imx->base_phys = res->start;
1666

1667 1668 1669
	irq = platform_get_irq(pdev, 0);
	if (irq < 0) {
		ret = irq;
F
Fabio Estevam 已提交
1670
		goto out_master_put;
1671 1672
	}

1673
	ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
1674
			       dev_name(&pdev->dev), spi_imx);
1675
	if (ret) {
1676
		dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
F
Fabio Estevam 已提交
1677
		goto out_master_put;
1678 1679
	}

1680 1681 1682
	spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(spi_imx->clk_ipg)) {
		ret = PTR_ERR(spi_imx->clk_ipg);
F
Fabio Estevam 已提交
1683
		goto out_master_put;
1684 1685
	}

1686 1687 1688
	spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(spi_imx->clk_per)) {
		ret = PTR_ERR(spi_imx->clk_per);
F
Fabio Estevam 已提交
1689
		goto out_master_put;
1690 1691
	}

1692 1693 1694 1695 1696 1697 1698
	ret = clk_prepare_enable(spi_imx->clk_per);
	if (ret)
		goto out_master_put;

	ret = clk_prepare_enable(spi_imx->clk_ipg);
	if (ret)
		goto out_put_per;
1699 1700

	spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
R
Robin Gong 已提交
1701
	/*
M
Martin Kaiser 已提交
1702 1703
	 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
	 * if validated on other chips.
R
Robin Gong 已提交
1704
	 */
1705
	if (spi_imx->devtype_data->has_dmamode) {
1706
		ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
1707 1708 1709
		if (ret == -EPROBE_DEFER)
			goto out_clk_put;

1710 1711 1712 1713
		if (ret < 0)
			dev_err(&pdev->dev, "dma setup error %d, use pio\n",
				ret);
	}
1714

1715
	spi_imx->devtype_data->reset(spi_imx);
1716

1717
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1718

1719
	master->dev.of_node = pdev->dev.of_node;
1720 1721 1722 1723 1724
	ret = spi_bitbang_start(&spi_imx->bitbang);
	if (ret) {
		dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
		goto out_clk_put;
	}
1725

1726 1727
	/* Request GPIO CS lines, if any */
	if (!spi_imx->slave_mode && master->cs_gpios) {
1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
		for (i = 0; i < master->num_chipselect; i++) {
			if (!gpio_is_valid(master->cs_gpios[i]))
				continue;

			ret = devm_gpio_request(&pdev->dev,
						master->cs_gpios[i],
						DRIVER_NAME);
			if (ret) {
				dev_err(&pdev->dev, "Can't get CS GPIO %i\n",
					master->cs_gpios[i]);
1738
				goto out_spi_bitbang;
1739 1740
			}
		}
1741 1742
	}

1743 1744
	dev_info(&pdev->dev, "probed\n");

1745 1746
	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
1747 1748
	return ret;

1749 1750
out_spi_bitbang:
	spi_bitbang_stop(&spi_imx->bitbang);
1751
out_clk_put:
1752
	clk_disable_unprepare(spi_imx->clk_ipg);
1753 1754
out_put_per:
	clk_disable_unprepare(spi_imx->clk_per);
F
Fabio Estevam 已提交
1755
out_master_put:
1756
	spi_master_put(master);
F
Fabio Estevam 已提交
1757

1758 1759 1760
	return ret;
}

1761
static int spi_imx_remove(struct platform_device *pdev)
1762 1763
{
	struct spi_master *master = platform_get_drvdata(pdev);
1764
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1765
	int ret;
1766

1767
	spi_bitbang_stop(&spi_imx->bitbang);
1768

1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
	ret = clk_enable(spi_imx->clk_per);
	if (ret)
		return ret;

	ret = clk_enable(spi_imx->clk_ipg);
	if (ret) {
		clk_disable(spi_imx->clk_per);
		return ret;
	}

1779
	writel(0, spi_imx->base + MXC_CSPICTRL);
1780 1781
	clk_disable_unprepare(spi_imx->clk_ipg);
	clk_disable_unprepare(spi_imx->clk_per);
R
Robin Gong 已提交
1782
	spi_imx_sdma_exit(spi_imx);
1783 1784 1785 1786 1787
	spi_master_put(master);

	return 0;
}

1788
static struct platform_driver spi_imx_driver = {
1789 1790
	.driver = {
		   .name = DRIVER_NAME,
1791
		   .of_match_table = spi_imx_dt_ids,
1792
		   },
1793
	.id_table = spi_imx_devtype,
1794
	.probe = spi_imx_probe,
1795
	.remove = spi_imx_remove,
1796
};
1797
module_platform_driver(spi_imx_driver);
1798

1799
MODULE_DESCRIPTION("SPI Controller driver");
1800 1801
MODULE_AUTHOR("Sascha Hauer, Pengutronix");
MODULE_LICENSE("GPL");
F
Fabio Estevam 已提交
1802
MODULE_ALIAS("platform:" DRIVER_NAME);