spi-imx.c 33.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
 * Copyright (C) 2008 Juergen Beisert
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the
 * Free Software Foundation
 * 51 Franklin Street, Fifth Floor
 * Boston, MA  02110-1301, USA.
 */

#include <linux/clk.h>
#include <linux/completion.h>
#include <linux/delay.h>
R
Robin Gong 已提交
24 25
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
26 27 28 29 30 31 32 33
#include <linux/err.h>
#include <linux/gpio.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/irq.h>
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/platform_device.h>
34
#include <linux/slab.h>
35 36 37
#include <linux/spi/spi.h>
#include <linux/spi/spi_bitbang.h>
#include <linux/types.h>
38 39 40
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_gpio.h>
41

R
Robin Gong 已提交
42
#include <linux/platform_data/dma-imx.h>
43
#include <linux/platform_data/spi-imx.h>
44 45 46 47 48 49 50 51 52 53 54 55 56

#define DRIVER_NAME "spi_imx"

#define MXC_CSPIRXDATA		0x00
#define MXC_CSPITXDATA		0x04
#define MXC_CSPICTRL		0x08
#define MXC_CSPIINT		0x0c
#define MXC_RESET		0x1c

/* generic defines to abstract from the different register layouts */
#define MXC_INT_RR	(1 << 0) /* Receive data ready interrupt */
#define MXC_INT_TE	(1 << 1) /* Transmit FIFO empty interrupt */

R
Robin Gong 已提交
57 58 59
/* The maximum  bytes that a sdma BD can transfer.*/
#define MAX_SDMA_BD_BYTES  (1 << 15)
#define IMX_DMA_TIMEOUT (msecs_to_jiffies(3000))
60
struct spi_imx_config {
61 62 63
	unsigned int speed_hz;
	unsigned int bpw;
	unsigned int mode;
64
	u8 cs;
65 66
};

67
enum spi_imx_devtype {
68 69 70 71 72 73
	IMX1_CSPI,
	IMX21_CSPI,
	IMX27_CSPI,
	IMX31_CSPI,
	IMX35_CSPI,	/* CSPI on all i.mx except above */
	IMX51_ECSPI,	/* ECSPI on i.mx51 and later */
74 75 76 77 78 79 80 81 82
};

struct spi_imx_data;

struct spi_imx_devtype_data {
	void (*intctrl)(struct spi_imx_data *, int);
	int (*config)(struct spi_imx_data *, struct spi_imx_config *);
	void (*trigger)(struct spi_imx_data *);
	int (*rx_available)(struct spi_imx_data *);
83
	void (*reset)(struct spi_imx_data *);
84
	enum spi_imx_devtype devtype;
85 86
};

87
struct spi_imx_data {
88 89 90
	struct spi_bitbang bitbang;

	struct completion xfer_done;
91
	void __iomem *base;
92 93
	struct clk *clk_per;
	struct clk *clk_ipg;
94 95 96
	unsigned long spi_clk;

	unsigned int count;
97 98
	void (*tx)(struct spi_imx_data *);
	void (*rx)(struct spi_imx_data *);
99 100 101 102
	void *rx_buf;
	const void *tx_buf;
	unsigned int txfifo; /* number of words pushed in tx FIFO */

R
Robin Gong 已提交
103 104 105 106 107 108 109 110 111 112
	/* DMA */
	unsigned int dma_is_inited;
	unsigned int dma_finished;
	bool usedma;
	u32 rx_wml;
	u32 tx_wml;
	u32 rxt_wml;
	struct completion dma_rx_completion;
	struct completion dma_tx_completion;

113
	const struct spi_imx_devtype_data *devtype_data;
114
	int chipselect[0];
115 116
};

117 118 119 120 121 122 123 124 125 126 127 128 129 130 131
static inline int is_imx27_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX27_CSPI;
}

static inline int is_imx35_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX35_CSPI;
}

static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
{
	return (d->devtype_data->devtype == IMX51_ECSPI) ? 64 : 8;
}

132
#define MXC_SPI_BUF_RX(type)						\
133
static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx)		\
134
{									\
135
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);	\
136
									\
137 138 139
	if (spi_imx->rx_buf) {						\
		*(type *)spi_imx->rx_buf = val;				\
		spi_imx->rx_buf += sizeof(type);			\
140 141 142 143
	}								\
}

#define MXC_SPI_BUF_TX(type)						\
144
static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx)		\
145 146 147
{									\
	type val = 0;							\
									\
148 149 150
	if (spi_imx->tx_buf) {						\
		val = *(type *)spi_imx->tx_buf;				\
		spi_imx->tx_buf += sizeof(type);			\
151 152
	}								\
									\
153
	spi_imx->count -= sizeof(type);					\
154
									\
155
	writel(val, spi_imx->base + MXC_CSPITXDATA);			\
156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
}

MXC_SPI_BUF_RX(u8)
MXC_SPI_BUF_TX(u8)
MXC_SPI_BUF_RX(u16)
MXC_SPI_BUF_TX(u16)
MXC_SPI_BUF_RX(u32)
MXC_SPI_BUF_TX(u32)

/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
 * (which is currently not the case in this driver)
 */
static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
	256, 384, 512, 768, 1024};

/* MX21, MX27 */
172
static unsigned int spi_imx_clkdiv_1(unsigned int fin,
173
		unsigned int fspi, unsigned int max)
174
{
175
	int i;
176 177 178 179 180 181 182 183

	for (i = 2; i < max; i++)
		if (fspi * mxc_clkdivs[i] >= fin)
			return i;

	return max;
}

184
/* MX1, MX31, MX35, MX51 CSPI */
185
static unsigned int spi_imx_clkdiv_2(unsigned int fin,
186 187 188 189 190 191 192 193 194 195 196 197 198
		unsigned int fspi)
{
	int i, div = 4;

	for (i = 0; i < 7; i++) {
		if (fspi * div >= fin)
			return i;
		div <<= 1;
	}

	return 7;
}

R
Robin Gong 已提交
199 200 201 202 203
static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
			 struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

S
Sascha Hauer 已提交
204 205 206
	if (spi_imx->dma_is_inited
	    && transfer->len > spi_imx->rx_wml * sizeof(u32)
	    && transfer->len > spi_imx->tx_wml * sizeof(u32))
R
Robin Gong 已提交
207 208 209 210
		return true;
	return false;
}

211 212 213
#define MX51_ECSPI_CTRL		0x08
#define MX51_ECSPI_CTRL_ENABLE		(1 <<  0)
#define MX51_ECSPI_CTRL_XCH		(1 <<  2)
R
Robin Gong 已提交
214
#define MX51_ECSPI_CTRL_SMC		(1 << 3)
215 216 217 218 219 220 221 222 223 224 225
#define MX51_ECSPI_CTRL_MODE_MASK	(0xf << 4)
#define MX51_ECSPI_CTRL_POSTDIV_OFFSET	8
#define MX51_ECSPI_CTRL_PREDIV_OFFSET	12
#define MX51_ECSPI_CTRL_CS(cs)		((cs) << 18)
#define MX51_ECSPI_CTRL_BL_OFFSET	20

#define MX51_ECSPI_CONFIG	0x0c
#define MX51_ECSPI_CONFIG_SCLKPHA(cs)	(1 << ((cs) +  0))
#define MX51_ECSPI_CONFIG_SCLKPOL(cs)	(1 << ((cs) +  4))
#define MX51_ECSPI_CONFIG_SBBCTRL(cs)	(1 << ((cs) +  8))
#define MX51_ECSPI_CONFIG_SSBPOL(cs)	(1 << ((cs) + 12))
226
#define MX51_ECSPI_CONFIG_SCLKCTL(cs)	(1 << ((cs) + 20))
227 228 229 230 231

#define MX51_ECSPI_INT		0x10
#define MX51_ECSPI_INT_TEEN		(1 <<  0)
#define MX51_ECSPI_INT_RREN		(1 <<  3)

R
Robin Gong 已提交
232 233 234 235 236 237 238 239 240 241 242 243
#define MX51_ECSPI_DMA      0x14
#define MX51_ECSPI_DMA_TX_WML_OFFSET	0
#define MX51_ECSPI_DMA_TX_WML_MASK	0x3F
#define MX51_ECSPI_DMA_RX_WML_OFFSET	16
#define MX51_ECSPI_DMA_RX_WML_MASK	(0x3F << 16)
#define MX51_ECSPI_DMA_RXT_WML_OFFSET	24
#define MX51_ECSPI_DMA_RXT_WML_MASK	(0x3F << 24)

#define MX51_ECSPI_DMA_TEDEN_OFFSET	7
#define MX51_ECSPI_DMA_RXDEN_OFFSET	23
#define MX51_ECSPI_DMA_RXTDEN_OFFSET	31

244 245
#define MX51_ECSPI_STAT		0x18
#define MX51_ECSPI_STAT_RR		(1 <<  3)
246 247

/* MX51 eCSPI */
248 249
static unsigned int mx51_ecspi_clkdiv(unsigned int fin, unsigned int fspi,
				      unsigned int *fres)
250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276
{
	/*
	 * there are two 4-bit dividers, the pre-divider divides by
	 * $pre, the post-divider by 2^$post
	 */
	unsigned int pre, post;

	if (unlikely(fspi > fin))
		return 0;

	post = fls(fin) - fls(fspi);
	if (fin > fspi << post)
		post++;

	/* now we have: (fin <= fspi << post) with post being minimal */

	post = max(4U, post) - 4;
	if (unlikely(post > 0xf)) {
		pr_err("%s: cannot set clock freq: %u (base freq: %u)\n",
				__func__, fspi, fin);
		return 0xff;
	}

	pre = DIV_ROUND_UP(fin, fspi << post) - 1;

	pr_debug("%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
			__func__, fin, fspi, post, pre);
277 278 279 280

	/* Resulting frequency for the SCLK line. */
	*fres = (fin / (pre + 1)) >> post;

281 282
	return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
		(post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
283 284
}

285
static void __maybe_unused mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
286 287 288 289
{
	unsigned val = 0;

	if (enable & MXC_INT_TE)
290
		val |= MX51_ECSPI_INT_TEEN;
291 292

	if (enable & MXC_INT_RR)
293
		val |= MX51_ECSPI_INT_RREN;
294

295
	writel(val, spi_imx->base + MX51_ECSPI_INT);
296 297
}

298
static void __maybe_unused mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
299
{
R
Robin Gong 已提交
300 301 302 303 304 305 306 307
	u32 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);

	if (!spi_imx->usedma)
		reg |= MX51_ECSPI_CTRL_XCH;
	else if (!spi_imx->dma_finished)
		reg |= MX51_ECSPI_CTRL_SMC;
	else
		reg &= ~MX51_ECSPI_CTRL_SMC;
308
	writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
309 310
}

311
static int __maybe_unused mx51_ecspi_config(struct spi_imx_data *spi_imx,
312 313
		struct spi_imx_config *config)
{
R
Robin Gong 已提交
314 315
	u32 ctrl = MX51_ECSPI_CTRL_ENABLE, cfg = 0, dma = 0;
	u32 tx_wml_cfg, rx_wml_cfg, rxt_wml_cfg;
316
	u32 clk = config->speed_hz, delay;
317

318 319 320 321 322 323 324
	/*
	 * The hardware seems to have a race condition when changing modes. The
	 * current assumption is that the selection of the channel arrives
	 * earlier in the hardware than the mode bits when they are written at
	 * the same time.
	 * So set master mode for all channels as we do not support slave mode.
	 */
325
	ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
326 327

	/* set clock speed */
328
	ctrl |= mx51_ecspi_clkdiv(spi_imx->spi_clk, config->speed_hz, &clk);
329 330

	/* set chip select to use */
331
	ctrl |= MX51_ECSPI_CTRL_CS(config->cs);
332

333
	ctrl |= (config->bpw - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
334

335
	cfg |= MX51_ECSPI_CONFIG_SBBCTRL(config->cs);
336 337

	if (config->mode & SPI_CPHA)
338
		cfg |= MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
A
Andrew Y. Kuksov 已提交
339 340
	else
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
341

342
	if (config->mode & SPI_CPOL) {
343
		cfg |= MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
344
		cfg |= MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
A
Andrew Y. Kuksov 已提交
345 346 347
	} else {
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
		cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
348
	}
349
	if (config->mode & SPI_CS_HIGH)
350
		cfg |= MX51_ECSPI_CONFIG_SSBPOL(config->cs);
A
Andrew Y. Kuksov 已提交
351 352
	else
		cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(config->cs);
353

354 355
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
	writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
356

357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
	/*
	 * Wait until the changes in the configuration register CONFIGREG
	 * propagate into the hardware. It takes exactly one tick of the
	 * SCLK clock, but we will wait two SCLK clock just to be sure. The
	 * effect of the delay it takes for the hardware to apply changes
	 * is noticable if the SCLK clock run very slow. In such a case, if
	 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
	 * be asserted before the SCLK polarity changes, which would disrupt
	 * the SPI communication as the device on the other end would consider
	 * the change of SCLK polarity as a clock tick already.
	 */
	delay = (2 * 1000000) / clk;
	if (likely(delay < 10))	/* SCLK is faster than 100 kHz */
		udelay(delay);
	else			/* SCLK is _very_ slow */
		usleep_range(delay, delay + 10);

R
Robin Gong 已提交
374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395
	/*
	 * Configure the DMA register: setup the watermark
	 * and enable DMA request.
	 */
	if (spi_imx->dma_is_inited) {
		dma = readl(spi_imx->base + MX51_ECSPI_DMA);

		spi_imx->rxt_wml = spi_imx_get_fifosize(spi_imx) / 2;
		rx_wml_cfg = spi_imx->rx_wml << MX51_ECSPI_DMA_RX_WML_OFFSET;
		tx_wml_cfg = spi_imx->tx_wml << MX51_ECSPI_DMA_TX_WML_OFFSET;
		rxt_wml_cfg = spi_imx->rxt_wml << MX51_ECSPI_DMA_RXT_WML_OFFSET;
		dma = (dma & ~MX51_ECSPI_DMA_TX_WML_MASK
			   & ~MX51_ECSPI_DMA_RX_WML_MASK
			   & ~MX51_ECSPI_DMA_RXT_WML_MASK)
			   | rx_wml_cfg | tx_wml_cfg | rxt_wml_cfg
			   |(1 << MX51_ECSPI_DMA_TEDEN_OFFSET)
			   |(1 << MX51_ECSPI_DMA_RXDEN_OFFSET)
			   |(1 << MX51_ECSPI_DMA_RXTDEN_OFFSET);

		writel(dma, spi_imx->base + MX51_ECSPI_DMA);
	}

396 397 398
	return 0;
}

399
static int __maybe_unused mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
400
{
401
	return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
402 403
}

404
static void __maybe_unused mx51_ecspi_reset(struct spi_imx_data *spi_imx)
405 406
{
	/* drain receive buffer */
407
	while (mx51_ecspi_rx_available(spi_imx))
408 409 410
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433
#define MX31_INTREG_TEEN	(1 << 0)
#define MX31_INTREG_RREN	(1 << 3)

#define MX31_CSPICTRL_ENABLE	(1 << 0)
#define MX31_CSPICTRL_MASTER	(1 << 1)
#define MX31_CSPICTRL_XCH	(1 << 2)
#define MX31_CSPICTRL_POL	(1 << 4)
#define MX31_CSPICTRL_PHA	(1 << 5)
#define MX31_CSPICTRL_SSCTL	(1 << 6)
#define MX31_CSPICTRL_SSPOL	(1 << 7)
#define MX31_CSPICTRL_BC_SHIFT	8
#define MX35_CSPICTRL_BL_SHIFT	20
#define MX31_CSPICTRL_CS_SHIFT	24
#define MX35_CSPICTRL_CS_SHIFT	12
#define MX31_CSPICTRL_DR_SHIFT	16

#define MX31_CSPISTATUS		0x14
#define MX31_STATUS_RR		(1 << 3)

/* These functions also work for the i.MX35, but be aware that
 * the i.MX35 has a slightly different register layout for bits
 * we do not use here.
 */
434
static void __maybe_unused mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
435 436 437 438 439 440 441 442
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX31_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX31_INTREG_RREN;

443
	writel(val, spi_imx->base + MXC_CSPIINT);
444 445
}

446
static void __maybe_unused mx31_trigger(struct spi_imx_data *spi_imx)
447 448 449
{
	unsigned int reg;

450
	reg = readl(spi_imx->base + MXC_CSPICTRL);
451
	reg |= MX31_CSPICTRL_XCH;
452
	writel(reg, spi_imx->base + MXC_CSPICTRL);
453 454
}

455
static int __maybe_unused mx31_config(struct spi_imx_data *spi_imx,
456 457 458
		struct spi_imx_config *config)
{
	unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
459
	int cs = spi_imx->chipselect[config->cs];
460 461 462 463

	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
		MX31_CSPICTRL_DR_SHIFT;

464
	if (is_imx35_cspi(spi_imx)) {
465 466 467 468 469
		reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
		reg |= MX31_CSPICTRL_SSCTL;
	} else {
		reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
	}
470 471 472 473 474 475 476

	if (config->mode & SPI_CPHA)
		reg |= MX31_CSPICTRL_PHA;
	if (config->mode & SPI_CPOL)
		reg |= MX31_CSPICTRL_POL;
	if (config->mode & SPI_CS_HIGH)
		reg |= MX31_CSPICTRL_SSPOL;
477
	if (cs < 0)
478
		reg |= (cs + 32) <<
479 480
			(is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
						  MX31_CSPICTRL_CS_SHIFT);
481 482 483 484 485 486

	writel(reg, spi_imx->base + MXC_CSPICTRL);

	return 0;
}

487
static int __maybe_unused mx31_rx_available(struct spi_imx_data *spi_imx)
488
{
489
	return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
490 491
}

492
static void __maybe_unused mx31_reset(struct spi_imx_data *spi_imx)
493 494
{
	/* drain receive buffer */
495
	while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
496 497 498
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

499 500 501 502 503 504 505 506 507 508 509 510 511 512
#define MX21_INTREG_RR		(1 << 4)
#define MX21_INTREG_TEEN	(1 << 9)
#define MX21_INTREG_RREN	(1 << 13)

#define MX21_CSPICTRL_POL	(1 << 5)
#define MX21_CSPICTRL_PHA	(1 << 6)
#define MX21_CSPICTRL_SSPOL	(1 << 8)
#define MX21_CSPICTRL_XCH	(1 << 9)
#define MX21_CSPICTRL_ENABLE	(1 << 10)
#define MX21_CSPICTRL_MASTER	(1 << 11)
#define MX21_CSPICTRL_DR_SHIFT	14
#define MX21_CSPICTRL_CS_SHIFT	19

static void __maybe_unused mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
513 514 515 516
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
517
		val |= MX21_INTREG_TEEN;
518
	if (enable & MXC_INT_RR)
519
		val |= MX21_INTREG_RREN;
520

521
	writel(val, spi_imx->base + MXC_CSPIINT);
522 523
}

524
static void __maybe_unused mx21_trigger(struct spi_imx_data *spi_imx)
525 526 527
{
	unsigned int reg;

528
	reg = readl(spi_imx->base + MXC_CSPICTRL);
529
	reg |= MX21_CSPICTRL_XCH;
530
	writel(reg, spi_imx->base + MXC_CSPICTRL);
531 532
}

533
static int __maybe_unused mx21_config(struct spi_imx_data *spi_imx,
534
		struct spi_imx_config *config)
535
{
536
	unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
537
	int cs = spi_imx->chipselect[config->cs];
538
	unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
539

540
	reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz, max) <<
541
		MX21_CSPICTRL_DR_SHIFT;
542 543 544
	reg |= config->bpw - 1;

	if (config->mode & SPI_CPHA)
545
		reg |= MX21_CSPICTRL_PHA;
546
	if (config->mode & SPI_CPOL)
547
		reg |= MX21_CSPICTRL_POL;
548
	if (config->mode & SPI_CS_HIGH)
549
		reg |= MX21_CSPICTRL_SSPOL;
550
	if (cs < 0)
551
		reg |= (cs + 32) << MX21_CSPICTRL_CS_SHIFT;
552

553
	writel(reg, spi_imx->base + MXC_CSPICTRL);
554 555 556 557

	return 0;
}

558
static int __maybe_unused mx21_rx_available(struct spi_imx_data *spi_imx)
559
{
560
	return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
561 562
}

563
static void __maybe_unused mx21_reset(struct spi_imx_data *spi_imx)
564 565 566 567
{
	writel(1, spi_imx->base + MXC_RESET);
}

568 569 570 571 572 573 574 575 576 577 578
#define MX1_INTREG_RR		(1 << 3)
#define MX1_INTREG_TEEN		(1 << 8)
#define MX1_INTREG_RREN		(1 << 11)

#define MX1_CSPICTRL_POL	(1 << 4)
#define MX1_CSPICTRL_PHA	(1 << 5)
#define MX1_CSPICTRL_XCH	(1 << 8)
#define MX1_CSPICTRL_ENABLE	(1 << 9)
#define MX1_CSPICTRL_MASTER	(1 << 10)
#define MX1_CSPICTRL_DR_SHIFT	13

579
static void __maybe_unused mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
580 581 582 583 584 585 586 587
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX1_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX1_INTREG_RREN;

588
	writel(val, spi_imx->base + MXC_CSPIINT);
589 590
}

591
static void __maybe_unused mx1_trigger(struct spi_imx_data *spi_imx)
592 593 594
{
	unsigned int reg;

595
	reg = readl(spi_imx->base + MXC_CSPICTRL);
596
	reg |= MX1_CSPICTRL_XCH;
597
	writel(reg, spi_imx->base + MXC_CSPICTRL);
598 599
}

600
static int __maybe_unused mx1_config(struct spi_imx_data *spi_imx,
601
		struct spi_imx_config *config)
602 603 604
{
	unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;

605
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
606 607 608 609 610 611 612 613
		MX1_CSPICTRL_DR_SHIFT;
	reg |= config->bpw - 1;

	if (config->mode & SPI_CPHA)
		reg |= MX1_CSPICTRL_PHA;
	if (config->mode & SPI_CPOL)
		reg |= MX1_CSPICTRL_POL;

614
	writel(reg, spi_imx->base + MXC_CSPICTRL);
615 616 617 618

	return 0;
}

619
static int __maybe_unused mx1_rx_available(struct spi_imx_data *spi_imx)
620
{
621
	return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
622 623
}

624 625 626 627 628
static void __maybe_unused mx1_reset(struct spi_imx_data *spi_imx)
{
	writel(1, spi_imx->base + MXC_RESET);
}

629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684
static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
	.intctrl = mx1_intctrl,
	.config = mx1_config,
	.trigger = mx1_trigger,
	.rx_available = mx1_rx_available,
	.reset = mx1_reset,
	.devtype = IMX1_CSPI,
};

static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
	.intctrl = mx21_intctrl,
	.config = mx21_config,
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
	.devtype = IMX21_CSPI,
};

static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
	/* i.mx27 cspi shares the functions with i.mx21 one */
	.intctrl = mx21_intctrl,
	.config = mx21_config,
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
	.devtype = IMX27_CSPI,
};

static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
	.intctrl = mx31_intctrl,
	.config = mx31_config,
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
	.devtype = IMX31_CSPI,
};

static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
	/* i.mx35 and later cspi shares the functions with i.mx31 one */
	.intctrl = mx31_intctrl,
	.config = mx31_config,
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
	.devtype = IMX35_CSPI,
};

static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
	.config = mx51_ecspi_config,
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
	.reset = mx51_ecspi_reset,
	.devtype = IMX51_ECSPI,
};

685
static const struct platform_device_id spi_imx_devtype[] = {
686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706
	{
		.name = "imx1-cspi",
		.driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
	}, {
		.name = "imx21-cspi",
		.driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
	}, {
		.name = "imx27-cspi",
		.driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
	}, {
		.name = "imx31-cspi",
		.driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
	}, {
		.name = "imx35-cspi",
		.driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
	}, {
		.name = "imx51-ecspi",
		.driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
	}, {
		/* sentinel */
	}
707 708
};

709 710 711 712 713 714 715 716 717
static const struct of_device_id spi_imx_dt_ids[] = {
	{ .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
	{ .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
	{ .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
	{ .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
	{ .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
	{ .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
	{ /* sentinel */ }
};
718
MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
719

720
static void spi_imx_chipselect(struct spi_device *spi, int is_active)
721
{
722 723
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	int gpio = spi_imx->chipselect[spi->chip_select];
724 725
	int active = is_active != BITBANG_CS_INACTIVE;
	int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
726

727
	if (!gpio_is_valid(gpio))
728 729
		return;

730
	gpio_set_value(gpio, dev_is_lowactive ^ active);
731 732
}

733
static void spi_imx_push(struct spi_imx_data *spi_imx)
734
{
735
	while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
736
		if (!spi_imx->count)
737
			break;
738 739
		spi_imx->tx(spi_imx);
		spi_imx->txfifo++;
740 741
	}

742
	spi_imx->devtype_data->trigger(spi_imx);
743 744
}

745
static irqreturn_t spi_imx_isr(int irq, void *dev_id)
746
{
747
	struct spi_imx_data *spi_imx = dev_id;
748

749
	while (spi_imx->devtype_data->rx_available(spi_imx)) {
750 751
		spi_imx->rx(spi_imx);
		spi_imx->txfifo--;
752 753
	}

754 755
	if (spi_imx->count) {
		spi_imx_push(spi_imx);
756 757 758
		return IRQ_HANDLED;
	}

759
	if (spi_imx->txfifo) {
760 761 762
		/* No data left to push, but still waiting for rx data,
		 * enable receive data available interrupt.
		 */
763
		spi_imx->devtype_data->intctrl(
764
				spi_imx, MXC_INT_RR);
765 766 767
		return IRQ_HANDLED;
	}

768
	spi_imx->devtype_data->intctrl(spi_imx, 0);
769
	complete(&spi_imx->xfer_done);
770 771 772 773

	return IRQ_HANDLED;
}

774
static int spi_imx_setupxfer(struct spi_device *spi,
775 776
				 struct spi_transfer *t)
{
777 778
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	struct spi_imx_config config;
779 780 781 782

	config.bpw = t ? t->bits_per_word : spi->bits_per_word;
	config.speed_hz  = t ? t->speed_hz : spi->max_speed_hz;
	config.mode = spi->mode;
783
	config.cs = spi->chip_select;
784

S
Sascha Hauer 已提交
785 786 787 788 789
	if (!config.speed_hz)
		config.speed_hz = spi->max_speed_hz;
	if (!config.bpw)
		config.bpw = spi->bits_per_word;

790 791 792 793 794 795 796
	/* Initialize the functions for transfer */
	if (config.bpw <= 8) {
		spi_imx->rx = spi_imx_buf_rx_u8;
		spi_imx->tx = spi_imx_buf_tx_u8;
	} else if (config.bpw <= 16) {
		spi_imx->rx = spi_imx_buf_rx_u16;
		spi_imx->tx = spi_imx_buf_tx_u16;
797
	} else {
798 799
		spi_imx->rx = spi_imx_buf_rx_u32;
		spi_imx->tx = spi_imx_buf_tx_u32;
800
	}
801

802
	spi_imx->devtype_data->config(spi_imx, &config);
803 804 805 806

	return 0;
}

R
Robin Gong 已提交
807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830
static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
{
	struct spi_master *master = spi_imx->bitbang.master;

	if (master->dma_rx) {
		dma_release_channel(master->dma_rx);
		master->dma_rx = NULL;
	}

	if (master->dma_tx) {
		dma_release_channel(master->dma_tx);
		master->dma_tx = NULL;
	}

	spi_imx->dma_is_inited = 0;
}

static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
			     struct spi_master *master,
			     const struct resource *res)
{
	struct dma_slave_config slave_config = {};
	int ret;

R
Robin Gong 已提交
831 832 833 834
	/* use pio mode for i.mx6dl chip TKT238285 */
	if (of_machine_is_compatible("fsl,imx6dl"))
		return 0;

R
Robin Gong 已提交
835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876
	/* Prepare for TX DMA: */
	master->dma_tx = dma_request_slave_channel(dev, "tx");
	if (!master->dma_tx) {
		dev_err(dev, "cannot get the TX DMA channel!\n");
		ret = -EINVAL;
		goto err;
	}

	slave_config.direction = DMA_MEM_TO_DEV;
	slave_config.dst_addr = res->start + MXC_CSPITXDATA;
	slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
	slave_config.dst_maxburst = spi_imx_get_fifosize(spi_imx) / 2;
	ret = dmaengine_slave_config(master->dma_tx, &slave_config);
	if (ret) {
		dev_err(dev, "error in TX dma configuration.\n");
		goto err;
	}

	/* Prepare for RX : */
	master->dma_rx = dma_request_slave_channel(dev, "rx");
	if (!master->dma_rx) {
		dev_dbg(dev, "cannot get the DMA channel.\n");
		ret = -EINVAL;
		goto err;
	}

	slave_config.direction = DMA_DEV_TO_MEM;
	slave_config.src_addr = res->start + MXC_CSPIRXDATA;
	slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
	slave_config.src_maxburst = spi_imx_get_fifosize(spi_imx) / 2;
	ret = dmaengine_slave_config(master->dma_rx, &slave_config);
	if (ret) {
		dev_err(dev, "error in RX dma configuration.\n");
		goto err;
	}

	init_completion(&spi_imx->dma_rx_completion);
	init_completion(&spi_imx->dma_tx_completion);
	master->can_dma = spi_imx_can_dma;
	master->max_dma_len = MAX_SDMA_BD_BYTES;
	spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
					 SPI_MASTER_MUST_TX;
877 878
	spi_imx->tx_wml = spi_imx_get_fifosize(spi_imx) / 2;
	spi_imx->rx_wml = spi_imx_get_fifosize(spi_imx) / 2;
R
Robin Gong 已提交
879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905
	spi_imx->dma_is_inited = 1;

	return 0;
err:
	spi_imx_sdma_exit(spi_imx);
	return ret;
}

static void spi_imx_dma_rx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_rx_completion);
}

static void spi_imx_dma_tx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_tx_completion);
}

static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
				struct spi_transfer *transfer)
{
	struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL;
	int ret;
906
	unsigned long timeout;
R
Robin Gong 已提交
907 908 909 910 911 912 913
	u32 dma;
	int left;
	struct spi_master *master = spi_imx->bitbang.master;
	struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;

	if (tx) {
		desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
914
					tx->sgl, tx->nents, DMA_MEM_TO_DEV,
R
Robin Gong 已提交
915 916 917 918 919 920 921 922 923 924 925
					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
		if (!desc_tx)
			goto no_dma;

		desc_tx->callback = spi_imx_dma_tx_callback;
		desc_tx->callback_param = (void *)spi_imx;
		dmaengine_submit(desc_tx);
	}

	if (rx) {
		desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
926
					rx->sgl, rx->nents, DMA_DEV_TO_MEM,
R
Robin Gong 已提交
927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953
					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
		if (!desc_rx)
			goto no_dma;

		desc_rx->callback = spi_imx_dma_rx_callback;
		desc_rx->callback_param = (void *)spi_imx;
		dmaengine_submit(desc_rx);
	}

	reinit_completion(&spi_imx->dma_rx_completion);
	reinit_completion(&spi_imx->dma_tx_completion);

	/* Trigger the cspi module. */
	spi_imx->dma_finished = 0;

	dma = readl(spi_imx->base + MX51_ECSPI_DMA);
	dma = dma & (~MX51_ECSPI_DMA_RXT_WML_MASK);
	/* Change RX_DMA_LENGTH trigger dma fetch tail data */
	left = transfer->len % spi_imx->rxt_wml;
	if (left)
		writel(dma | (left << MX51_ECSPI_DMA_RXT_WML_OFFSET),
				spi_imx->base + MX51_ECSPI_DMA);
	spi_imx->devtype_data->trigger(spi_imx);

	dma_async_issue_pending(master->dma_tx);
	dma_async_issue_pending(master->dma_rx);
	/* Wait SDMA to finish the data transfer.*/
954
	timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
R
Robin Gong 已提交
955
						IMX_DMA_TIMEOUT);
956
	if (!timeout) {
R
Robin Gong 已提交
957 958 959 960 961
		pr_warn("%s %s: I/O Error in DMA TX\n",
			dev_driver_string(&master->dev),
			dev_name(&master->dev));
		dmaengine_terminate_all(master->dma_tx);
	} else {
962 963 964
		timeout = wait_for_completion_timeout(
				&spi_imx->dma_rx_completion, IMX_DMA_TIMEOUT);
		if (!timeout) {
R
Robin Gong 已提交
965 966 967 968 969 970 971 972 973 974 975 976 977 978
			pr_warn("%s %s: I/O Error in DMA RX\n",
				dev_driver_string(&master->dev),
				dev_name(&master->dev));
			spi_imx->devtype_data->reset(spi_imx);
			dmaengine_terminate_all(master->dma_rx);
		}
		writel(dma |
		       spi_imx->rxt_wml << MX51_ECSPI_DMA_RXT_WML_OFFSET,
		       spi_imx->base + MX51_ECSPI_DMA);
	}

	spi_imx->dma_finished = 1;
	spi_imx->devtype_data->trigger(spi_imx);

979
	if (!timeout)
R
Robin Gong 已提交
980
		ret = -ETIMEDOUT;
981
	else
R
Robin Gong 已提交
982 983 984 985 986 987 988 989 990 991 992 993
		ret = transfer->len;

	return ret;

no_dma:
	pr_warn_once("%s %s: DMA not available, falling back to PIO\n",
		     dev_driver_string(&master->dev),
		     dev_name(&master->dev));
	return -EAGAIN;
}

static int spi_imx_pio_transfer(struct spi_device *spi,
994 995
				struct spi_transfer *transfer)
{
996
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
997

998 999 1000 1001
	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1002

1003
	reinit_completion(&spi_imx->xfer_done);
1004

1005
	spi_imx_push(spi_imx);
1006

1007
	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
1008

1009
	wait_for_completion(&spi_imx->xfer_done);
1010 1011 1012 1013

	return transfer->len;
}

R
Robin Gong 已提交
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
static int spi_imx_transfer(struct spi_device *spi,
				struct spi_transfer *transfer)
{
	int ret;
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);

	if (spi_imx->bitbang.master->can_dma &&
	    spi_imx_can_dma(spi_imx->bitbang.master, spi, transfer)) {
		spi_imx->usedma = true;
		ret = spi_imx_dma_transfer(spi_imx, transfer);
		if (ret != -EAGAIN)
			return ret;
	}
	spi_imx->usedma = false;

	return spi_imx_pio_transfer(spi, transfer);
}

1032
static int spi_imx_setup(struct spi_device *spi)
1033
{
1034 1035 1036
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	int gpio = spi_imx->chipselect[spi->chip_select];

1037
	dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
1038 1039
		 spi->mode, spi->bits_per_word, spi->max_speed_hz);

1040
	if (gpio_is_valid(gpio))
1041 1042
		gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);

1043
	spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1044 1045 1046 1047

	return 0;
}

1048
static void spi_imx_cleanup(struct spi_device *spi)
1049 1050 1051
{
}

1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
static int
spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
	int ret;

	ret = clk_enable(spi_imx->clk_per);
	if (ret)
		return ret;

	ret = clk_enable(spi_imx->clk_ipg);
	if (ret) {
		clk_disable(spi_imx->clk_per);
		return ret;
	}

	return 0;
}

static int
spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
	return 0;
}

1081
static int spi_imx_probe(struct platform_device *pdev)
1082
{
1083 1084 1085 1086 1087
	struct device_node *np = pdev->dev.of_node;
	const struct of_device_id *of_id =
			of_match_device(spi_imx_dt_ids, &pdev->dev);
	struct spi_imx_master *mxc_platform_info =
			dev_get_platdata(&pdev->dev);
1088
	struct spi_master *master;
1089
	struct spi_imx_data *spi_imx;
1090
	struct resource *res;
1091
	int i, ret, num_cs, irq;
1092

1093
	if (!np && !mxc_platform_info) {
1094 1095 1096 1097
		dev_err(&pdev->dev, "can't get the platform data\n");
		return -EINVAL;
	}

1098
	ret = of_property_read_u32(np, "fsl,spi-num-chipselects", &num_cs);
1099 1100 1101 1102 1103 1104
	if (ret < 0) {
		if (mxc_platform_info)
			num_cs = mxc_platform_info->num_chipselect;
		else
			return ret;
	}
1105

1106 1107
	master = spi_alloc_master(&pdev->dev,
			sizeof(struct spi_imx_data) + sizeof(int) * num_cs);
1108 1109 1110 1111 1112
	if (!master)
		return -ENOMEM;

	platform_set_drvdata(pdev, master);

1113
	master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
1114
	master->bus_num = pdev->id;
1115
	master->num_chipselect = num_cs;
1116

1117
	spi_imx = spi_master_get_devdata(master);
1118
	spi_imx->bitbang.master = master;
1119 1120

	for (i = 0; i < master->num_chipselect; i++) {
1121
		int cs_gpio = of_get_named_gpio(np, "cs-gpios", i);
1122
		if (!gpio_is_valid(cs_gpio) && mxc_platform_info)
1123
			cs_gpio = mxc_platform_info->chipselect[i];
1124 1125

		spi_imx->chipselect[i] = cs_gpio;
1126
		if (!gpio_is_valid(cs_gpio))
1127
			continue;
1128

F
Fabio Estevam 已提交
1129 1130
		ret = devm_gpio_request(&pdev->dev, spi_imx->chipselect[i],
					DRIVER_NAME);
1131
		if (ret) {
1132
			dev_err(&pdev->dev, "can't get cs gpios\n");
F
Fabio Estevam 已提交
1133
			goto out_master_put;
1134 1135 1136
		}
	}

1137 1138 1139 1140 1141
	spi_imx->bitbang.chipselect = spi_imx_chipselect;
	spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
	spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
	spi_imx->bitbang.master->setup = spi_imx_setup;
	spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
1142 1143
	spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
	spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
1144
	spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1145

1146
	init_completion(&spi_imx->xfer_done);
1147

1148
	spi_imx->devtype_data = of_id ? of_id->data :
1149
		(struct spi_imx_devtype_data *) pdev->id_entry->driver_data;
1150

1151
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
F
Fabio Estevam 已提交
1152 1153 1154 1155
	spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(spi_imx->base)) {
		ret = PTR_ERR(spi_imx->base);
		goto out_master_put;
1156 1157
	}

1158 1159 1160
	irq = platform_get_irq(pdev, 0);
	if (irq < 0) {
		ret = irq;
F
Fabio Estevam 已提交
1161
		goto out_master_put;
1162 1163
	}

1164
	ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
1165
			       dev_name(&pdev->dev), spi_imx);
1166
	if (ret) {
1167
		dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
F
Fabio Estevam 已提交
1168
		goto out_master_put;
1169 1170
	}

1171 1172 1173
	spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(spi_imx->clk_ipg)) {
		ret = PTR_ERR(spi_imx->clk_ipg);
F
Fabio Estevam 已提交
1174
		goto out_master_put;
1175 1176
	}

1177 1178 1179
	spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(spi_imx->clk_per)) {
		ret = PTR_ERR(spi_imx->clk_per);
F
Fabio Estevam 已提交
1180
		goto out_master_put;
1181 1182
	}

1183 1184 1185 1186 1187 1188 1189
	ret = clk_prepare_enable(spi_imx->clk_per);
	if (ret)
		goto out_master_put;

	ret = clk_prepare_enable(spi_imx->clk_ipg);
	if (ret)
		goto out_put_per;
1190 1191

	spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
R
Robin Gong 已提交
1192 1193 1194 1195 1196 1197 1198
	/*
	 * Only validated on i.mx6 now, can remove the constrain if validated on
	 * other chips.
	 */
	if (spi_imx->devtype_data == &imx51_ecspi_devtype_data
	    && spi_imx_sdma_init(&pdev->dev, spi_imx, master, res))
		dev_err(&pdev->dev, "dma setup error,use pio instead\n");
1199

1200
	spi_imx->devtype_data->reset(spi_imx);
1201

1202
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1203

1204
	master->dev.of_node = pdev->dev.of_node;
1205
	ret = spi_bitbang_start(&spi_imx->bitbang);
1206 1207 1208 1209 1210 1211 1212
	if (ret) {
		dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
		goto out_clk_put;
	}

	dev_info(&pdev->dev, "probed\n");

1213 1214
	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
1215 1216 1217
	return ret;

out_clk_put:
1218
	clk_disable_unprepare(spi_imx->clk_ipg);
1219 1220
out_put_per:
	clk_disable_unprepare(spi_imx->clk_per);
F
Fabio Estevam 已提交
1221
out_master_put:
1222
	spi_master_put(master);
F
Fabio Estevam 已提交
1223

1224 1225 1226
	return ret;
}

1227
static int spi_imx_remove(struct platform_device *pdev)
1228 1229
{
	struct spi_master *master = platform_get_drvdata(pdev);
1230
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1231

1232
	spi_bitbang_stop(&spi_imx->bitbang);
1233

1234
	writel(0, spi_imx->base + MXC_CSPICTRL);
1235 1236
	clk_unprepare(spi_imx->clk_ipg);
	clk_unprepare(spi_imx->clk_per);
R
Robin Gong 已提交
1237
	spi_imx_sdma_exit(spi_imx);
1238 1239 1240 1241 1242
	spi_master_put(master);

	return 0;
}

1243
static struct platform_driver spi_imx_driver = {
1244 1245
	.driver = {
		   .name = DRIVER_NAME,
1246
		   .of_match_table = spi_imx_dt_ids,
1247
		   },
1248
	.id_table = spi_imx_devtype,
1249
	.probe = spi_imx_probe,
1250
	.remove = spi_imx_remove,
1251
};
1252
module_platform_driver(spi_imx_driver);
1253 1254 1255 1256

MODULE_DESCRIPTION("SPI Master Controller driver");
MODULE_AUTHOR("Sascha Hauer, Pengutronix");
MODULE_LICENSE("GPL");
F
Fabio Estevam 已提交
1257
MODULE_ALIAS("platform:" DRIVER_NAME);