spi-imx.c 45.9 KB
Newer Older
1 2 3
// SPDX-License-Identifier: GPL-2.0+
// Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
// Copyright (C) 2008 Juergen Beisert
4 5 6 7

#include <linux/clk.h>
#include <linux/completion.h>
#include <linux/delay.h>
R
Robin Gong 已提交
8 9
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
10 11 12 13 14 15
#include <linux/err.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/irq.h>
#include <linux/kernel.h>
#include <linux/module.h>
C
Clark Wang 已提交
16
#include <linux/pinctrl/consumer.h>
17
#include <linux/platform_device.h>
C
Clark Wang 已提交
18
#include <linux/pm_runtime.h>
19
#include <linux/slab.h>
20 21 22
#include <linux/spi/spi.h>
#include <linux/spi/spi_bitbang.h>
#include <linux/types.h>
23 24
#include <linux/of.h>
#include <linux/of_device.h>
25
#include <linux/property.h>
26

R
Robin Gong 已提交
27
#include <linux/platform_data/dma-imx.h>
28 29 30

#define DRIVER_NAME "spi_imx"

31 32 33 34
static bool use_dma = true;
module_param(use_dma, bool, 0644);
MODULE_PARM_DESC(use_dma, "Enable usage of DMA when available (default)");

C
Clark Wang 已提交
35 36
#define MXC_RPM_TIMEOUT		2000 /* 2000ms */

37 38 39 40 41 42 43 44 45
#define MXC_CSPIRXDATA		0x00
#define MXC_CSPITXDATA		0x04
#define MXC_CSPICTRL		0x08
#define MXC_CSPIINT		0x0c
#define MXC_RESET		0x1c

/* generic defines to abstract from the different register layouts */
#define MXC_INT_RR	(1 << 0) /* Receive data ready interrupt */
#define MXC_INT_TE	(1 << 1) /* Transmit FIFO empty interrupt */
46
#define MXC_INT_RDR	BIT(4) /* Receive date threshold interrupt */
47

U
Uwe Kleine-König 已提交
48 49
/* The maximum bytes that a sdma BD can transfer. */
#define MAX_SDMA_BD_BYTES (1 << 15)
50
#define MX51_ECSPI_CTRL_MAX_BURST	512
51 52
/* The maximum bytes that IMX53_ECSPI can transfer in slave mode.*/
#define MX53_MAX_TRANSFER_BYTES		512
53

54
enum spi_imx_devtype {
55 56 57 58 59
	IMX1_CSPI,
	IMX21_CSPI,
	IMX27_CSPI,
	IMX31_CSPI,
	IMX35_CSPI,	/* CSPI on all i.mx except above */
60 61
	IMX51_ECSPI,	/* ECSPI on i.mx51 */
	IMX53_ECSPI,	/* ECSPI on i.mx53 and later */
62 63 64 65 66 67
};

struct spi_imx_data;

struct spi_imx_devtype_data {
	void (*intctrl)(struct spi_imx_data *, int);
68
	int (*prepare_message)(struct spi_imx_data *, struct spi_message *);
69 70
	int (*prepare_transfer)(struct spi_imx_data *, struct spi_device *,
				struct spi_transfer *);
71 72
	void (*trigger)(struct spi_imx_data *);
	int (*rx_available)(struct spi_imx_data *);
73
	void (*reset)(struct spi_imx_data *);
74
	void (*setup_wml)(struct spi_imx_data *);
75
	void (*disable)(struct spi_imx_data *);
76
	void (*disable_dma)(struct spi_imx_data *);
77
	bool has_dmamode;
78
	bool has_slavemode;
79
	unsigned int fifo_size;
80
	bool dynamic_burst;
81
	enum spi_imx_devtype devtype;
82 83
};

84
struct spi_imx_data {
85
	struct spi_bitbang bitbang;
86
	struct device *dev;
87 88

	struct completion xfer_done;
89
	void __iomem *base;
90 91
	unsigned long base_phys;

92 93
	struct clk *clk_per;
	struct clk *clk_ipg;
94
	unsigned long spi_clk;
95
	unsigned int spi_bus_clk;
96

97
	unsigned int bits_per_word;
98
	unsigned int spi_drctl;
99

100
	unsigned int count, remainder;
101 102
	void (*tx)(struct spi_imx_data *);
	void (*rx)(struct spi_imx_data *);
103 104 105
	void *rx_buf;
	const void *tx_buf;
	unsigned int txfifo; /* number of words pushed in tx FIFO */
106
	unsigned int dynamic_burst;
107

108 109 110 111 112
	/* Slave mode */
	bool slave_mode;
	bool slave_aborted;
	unsigned int slave_burst;

R
Robin Gong 已提交
113 114
	/* DMA */
	bool usedma;
115
	u32 wml;
R
Robin Gong 已提交
116 117 118
	struct completion dma_rx_completion;
	struct completion dma_tx_completion;

119
	const struct spi_imx_devtype_data *devtype_data;
120 121
};

122 123 124 125 126 127 128 129 130 131
static inline int is_imx27_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX27_CSPI;
}

static inline int is_imx35_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX35_CSPI;
}

132 133 134 135 136
static inline int is_imx51_ecspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX51_ECSPI;
}

137 138 139 140 141
static inline int is_imx53_ecspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX53_ECSPI;
}

142
#define MXC_SPI_BUF_RX(type)						\
143
static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx)		\
144
{									\
145
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);	\
146
									\
147 148 149
	if (spi_imx->rx_buf) {						\
		*(type *)spi_imx->rx_buf = val;				\
		spi_imx->rx_buf += sizeof(type);			\
150
	}								\
151 152
									\
	spi_imx->remainder -= sizeof(type);				\
153 154 155
}

#define MXC_SPI_BUF_TX(type)						\
156
static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx)		\
157 158 159
{									\
	type val = 0;							\
									\
160 161 162
	if (spi_imx->tx_buf) {						\
		val = *(type *)spi_imx->tx_buf;				\
		spi_imx->tx_buf += sizeof(type);			\
163 164
	}								\
									\
165
	spi_imx->count -= sizeof(type);					\
166
									\
167
	writel(val, spi_imx->base + MXC_CSPITXDATA);			\
168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183
}

MXC_SPI_BUF_RX(u8)
MXC_SPI_BUF_TX(u8)
MXC_SPI_BUF_RX(u16)
MXC_SPI_BUF_TX(u16)
MXC_SPI_BUF_RX(u32)
MXC_SPI_BUF_TX(u32)

/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
 * (which is currently not the case in this driver)
 */
static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
	256, 384, 512, 768, 1024};

/* MX21, MX27 */
184
static unsigned int spi_imx_clkdiv_1(unsigned int fin,
185
		unsigned int fspi, unsigned int max, unsigned int *fres)
186
{
187
	int i;
188 189 190

	for (i = 2; i < max; i++)
		if (fspi * mxc_clkdivs[i] >= fin)
191
			break;
192

193 194
	*fres = fin / mxc_clkdivs[i];
	return i;
195 196
}

197
/* MX1, MX31, MX35, MX51 CSPI */
198
static unsigned int spi_imx_clkdiv_2(unsigned int fin,
199
		unsigned int fspi, unsigned int *fres)
200 201 202 203 204
{
	int i, div = 4;

	for (i = 0; i < 7; i++) {
		if (fspi * div >= fin)
205
			goto out;
206 207 208
		div <<= 1;
	}

209 210 211
out:
	*fres = fin / div;
	return i;
212 213
}

S
Sascha Hauer 已提交
214
static int spi_imx_bytes_per_word(const int bits_per_word)
215
{
216 217 218 219 220 221
	if (bits_per_word <= 8)
		return 1;
	else if (bits_per_word <= 16)
		return 2;
	else
		return 4;
222 223
}

R
Robin Gong 已提交
224 225 226 227
static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
			 struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
228

R
Robin Gong 已提交
229
	if (!use_dma || master->fallback)
230 231
		return false;

232 233 234
	if (!master->dma_rx)
		return false;

235 236 237
	if (spi_imx->slave_mode)
		return false;

238 239 240
	if (transfer->len < spi_imx->devtype_data->fifo_size)
		return false;

241
	spi_imx->dynamic_burst = 0;
242

243
	return true;
R
Robin Gong 已提交
244 245
}

246 247 248
#define MX51_ECSPI_CTRL		0x08
#define MX51_ECSPI_CTRL_ENABLE		(1 <<  0)
#define MX51_ECSPI_CTRL_XCH		(1 <<  2)
R
Robin Gong 已提交
249
#define MX51_ECSPI_CTRL_SMC		(1 << 3)
250
#define MX51_ECSPI_CTRL_MODE_MASK	(0xf << 4)
251
#define MX51_ECSPI_CTRL_DRCTL(drctl)	((drctl) << 16)
252 253 254 255
#define MX51_ECSPI_CTRL_POSTDIV_OFFSET	8
#define MX51_ECSPI_CTRL_PREDIV_OFFSET	12
#define MX51_ECSPI_CTRL_CS(cs)		((cs) << 18)
#define MX51_ECSPI_CTRL_BL_OFFSET	20
256
#define MX51_ECSPI_CTRL_BL_MASK		(0xfff << 20)
257 258 259 260 261 262

#define MX51_ECSPI_CONFIG	0x0c
#define MX51_ECSPI_CONFIG_SCLKPHA(cs)	(1 << ((cs) +  0))
#define MX51_ECSPI_CONFIG_SCLKPOL(cs)	(1 << ((cs) +  4))
#define MX51_ECSPI_CONFIG_SBBCTRL(cs)	(1 << ((cs) +  8))
#define MX51_ECSPI_CONFIG_SSBPOL(cs)	(1 << ((cs) + 12))
263
#define MX51_ECSPI_CONFIG_SCLKCTL(cs)	(1 << ((cs) + 20))
264 265 266 267

#define MX51_ECSPI_INT		0x10
#define MX51_ECSPI_INT_TEEN		(1 <<  0)
#define MX51_ECSPI_INT_RREN		(1 <<  3)
268
#define MX51_ECSPI_INT_RDREN		(1 <<  4)
269

U
Uwe Kleine-König 已提交
270
#define MX51_ECSPI_DMA		0x14
271 272 273
#define MX51_ECSPI_DMA_TX_WML(wml)	((wml) & 0x3f)
#define MX51_ECSPI_DMA_RX_WML(wml)	(((wml) & 0x3f) << 16)
#define MX51_ECSPI_DMA_RXT_WML(wml)	(((wml) & 0x3f) << 24)
R
Robin Gong 已提交
274

275 276 277
#define MX51_ECSPI_DMA_TEDEN		(1 << 7)
#define MX51_ECSPI_DMA_RXDEN		(1 << 23)
#define MX51_ECSPI_DMA_RXTDEN		(1 << 31)
R
Robin Gong 已提交
278

279 280
#define MX51_ECSPI_STAT		0x18
#define MX51_ECSPI_STAT_RR		(1 <<  3)
281

282 283 284
#define MX51_ECSPI_TESTREG	0x20
#define MX51_ECSPI_TESTREG_LBC	BIT(31)

285 286 287
static void spi_imx_buf_rx_swap_u32(struct spi_imx_data *spi_imx)
{
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);
288
#ifdef __LITTLE_ENDIAN
289
	unsigned int bytes_per_word;
290
#endif
291 292 293 294 295 296 297 298 299 300 301 302

	if (spi_imx->rx_buf) {
#ifdef __LITTLE_ENDIAN
		bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
		if (bytes_per_word == 1)
			val = cpu_to_be32(val);
		else if (bytes_per_word == 2)
			val = (val << 16) | (val >> 16);
#endif
		*(u32 *)spi_imx->rx_buf = val;
		spi_imx->rx_buf += sizeof(u32);
	}
303 304

	spi_imx->remainder -= sizeof(u32);
305 306 307 308
}

static void spi_imx_buf_rx_swap(struct spi_imx_data *spi_imx)
{
309 310
	int unaligned;
	u32 val;
311

312 313 314
	unaligned = spi_imx->remainder % 4;

	if (!unaligned) {
315 316 317 318
		spi_imx_buf_rx_swap_u32(spi_imx);
		return;
	}

319
	if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
320
		spi_imx_buf_rx_u16(spi_imx);
321 322 323 324 325 326 327 328 329 330 331 332
		return;
	}

	val = readl(spi_imx->base + MXC_CSPIRXDATA);

	while (unaligned--) {
		if (spi_imx->rx_buf) {
			*(u8 *)spi_imx->rx_buf = (val >> (8 * unaligned)) & 0xff;
			spi_imx->rx_buf++;
		}
		spi_imx->remainder--;
	}
333 334 335 336 337
}

static void spi_imx_buf_tx_swap_u32(struct spi_imx_data *spi_imx)
{
	u32 val = 0;
338
#ifdef __LITTLE_ENDIAN
339
	unsigned int bytes_per_word;
340
#endif
341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360

	if (spi_imx->tx_buf) {
		val = *(u32 *)spi_imx->tx_buf;
		spi_imx->tx_buf += sizeof(u32);
	}

	spi_imx->count -= sizeof(u32);
#ifdef __LITTLE_ENDIAN
	bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);

	if (bytes_per_word == 1)
		val = cpu_to_be32(val);
	else if (bytes_per_word == 2)
		val = (val << 16) | (val >> 16);
#endif
	writel(val, spi_imx->base + MXC_CSPITXDATA);
}

static void spi_imx_buf_tx_swap(struct spi_imx_data *spi_imx)
{
361 362
	int unaligned;
	u32 val = 0;
363

364
	unaligned = spi_imx->count % 4;
365

366 367 368
	if (!unaligned) {
		spi_imx_buf_tx_swap_u32(spi_imx);
		return;
369 370
	}

371 372
	if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
		spi_imx_buf_tx_u16(spi_imx);
373 374 375
		return;
	}

376 377 378 379 380 381 382
	while (unaligned--) {
		if (spi_imx->tx_buf) {
			val |= *(u8 *)spi_imx->tx_buf << (8 * unaligned);
			spi_imx->tx_buf++;
		}
		spi_imx->count--;
	}
383

384
	writel(val, spi_imx->base + MXC_CSPITXDATA);
385 386
}

387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
static void mx53_ecspi_rx_slave(struct spi_imx_data *spi_imx)
{
	u32 val = be32_to_cpu(readl(spi_imx->base + MXC_CSPIRXDATA));

	if (spi_imx->rx_buf) {
		int n_bytes = spi_imx->slave_burst % sizeof(val);

		if (!n_bytes)
			n_bytes = sizeof(val);

		memcpy(spi_imx->rx_buf,
		       ((u8 *)&val) + sizeof(val) - n_bytes, n_bytes);

		spi_imx->rx_buf += n_bytes;
		spi_imx->slave_burst -= n_bytes;
	}
403 404

	spi_imx->remainder -= sizeof(u32);
405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426
}

static void mx53_ecspi_tx_slave(struct spi_imx_data *spi_imx)
{
	u32 val = 0;
	int n_bytes = spi_imx->count % sizeof(val);

	if (!n_bytes)
		n_bytes = sizeof(val);

	if (spi_imx->tx_buf) {
		memcpy(((u8 *)&val) + sizeof(val) - n_bytes,
		       spi_imx->tx_buf, n_bytes);
		val = cpu_to_be32(val);
		spi_imx->tx_buf += n_bytes;
	}

	spi_imx->count -= n_bytes;

	writel(val, spi_imx->base + MXC_CSPITXDATA);
}

427
/* MX51 eCSPI */
428 429
static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
				      unsigned int fspi, unsigned int *fres)
430 431 432 433 434 435
{
	/*
	 * there are two 4-bit dividers, the pre-divider divides by
	 * $pre, the post-divider by 2^$post
	 */
	unsigned int pre, post;
436
	unsigned int fin = spi_imx->spi_clk;
437 438 439 440 441 442 443 444 445 446 447 448

	if (unlikely(fspi > fin))
		return 0;

	post = fls(fin) - fls(fspi);
	if (fin > fspi << post)
		post++;

	/* now we have: (fin <= fspi << post) with post being minimal */

	post = max(4U, post) - 4;
	if (unlikely(post > 0xf)) {
449 450
		dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
				fspi, fin);
451 452 453 454 455
		return 0xff;
	}

	pre = DIV_ROUND_UP(fin, fspi << post) - 1;

456
	dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
457
			__func__, fin, fspi, post, pre);
458 459 460 461

	/* Resulting frequency for the SCLK line. */
	*fres = (fin / (pre + 1)) >> post;

462 463
	return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
		(post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
464 465
}

466
static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
467 468 469 470
{
	unsigned val = 0;

	if (enable & MXC_INT_TE)
471
		val |= MX51_ECSPI_INT_TEEN;
472 473

	if (enable & MXC_INT_RR)
474
		val |= MX51_ECSPI_INT_RREN;
475

476 477 478
	if (enable & MXC_INT_RDR)
		val |= MX51_ECSPI_INT_RDREN;

479
	writel(val, spi_imx->base + MX51_ECSPI_INT);
480 481
}

482
static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
483
{
484
	u32 reg;
R
Robin Gong 已提交
485

486 487
	reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
	reg |= MX51_ECSPI_CTRL_XCH;
488
	writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
489 490
}

491 492 493 494 495
static void mx51_disable_dma(struct spi_imx_data *spi_imx)
{
	writel(0, spi_imx->base + MX51_ECSPI_DMA);
}

496 497 498 499 500 501 502 503 504
static void mx51_ecspi_disable(struct spi_imx_data *spi_imx)
{
	u32 ctrl;

	ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
	ctrl &= ~MX51_ECSPI_CTRL_ENABLE;
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
}

505 506 507
static int mx51_ecspi_prepare_message(struct spi_imx_data *spi_imx,
				      struct spi_message *msg)
{
508
	struct spi_device *spi = msg->spi;
509
	u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
510
	u32 testreg;
511
	u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
512

513 514 515 516 517
	/* set Master or Slave mode */
	if (spi_imx->slave_mode)
		ctrl &= ~MX51_ECSPI_CTRL_MODE_MASK;
	else
		ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
518

519 520 521 522 523 524
	/*
	 * Enable SPI_RDY handling (falling edge/level triggered).
	 */
	if (spi->mode & SPI_READY)
		ctrl |= MX51_ECSPI_CTRL_DRCTL(spi_imx->spi_drctl);

525
	/* set chip select to use */
526
	ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
527

528 529 530 531 532 533 534 535 536
	/*
	 * The ctrl register must be written first, with the EN bit set other
	 * registers must not be written to.
	 */
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);

	testreg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
	if (spi->mode & SPI_LOOP)
		testreg |= MX51_ECSPI_TESTREG_LBC;
537
	else
538 539
		testreg &= ~MX51_ECSPI_TESTREG_LBC;
	writel(testreg, spi_imx->base + MX51_ECSPI_TESTREG);
540

541 542 543 544 545 546 547 548 549
	/*
	 * eCSPI burst completion by Chip Select signal in Slave mode
	 * is not functional for imx53 Soc, config SPI burst completed when
	 * BURST_LENGTH + 1 bits are received
	 */
	if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
		cfg &= ~MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
	else
		cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
550

551
	if (spi->mode & SPI_CPHA)
552
		cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
553
	else
554
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
555

556
	if (spi->mode & SPI_CPOL) {
557 558
		cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
559
	} else {
560 561
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
562
	}
563

564
	if (spi->mode & SPI_CS_HIGH)
565
		cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
566
	else
567
		cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
568

569
	writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
570

571 572
	return 0;
}
573

574 575 576
static int mx51_ecspi_prepare_transfer(struct spi_imx_data *spi_imx,
				       struct spi_device *spi,
				       struct spi_transfer *t)
577 578
{
	u32 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
579
	u32 clk = t->speed_hz, delay;
580 581 582 583 584 585

	/* Clear BL field and set the right value */
	ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
	if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
		ctrl |= (spi_imx->slave_burst * 8 - 1)
			<< MX51_ECSPI_CTRL_BL_OFFSET;
586
	else
587 588
		ctrl |= (spi_imx->bits_per_word - 1)
			<< MX51_ECSPI_CTRL_BL_OFFSET;
589

590 591 592
	/* set clock speed */
	ctrl &= ~(0xf << MX51_ECSPI_CTRL_POSTDIV_OFFSET |
		  0xf << MX51_ECSPI_CTRL_PREDIV_OFFSET);
593
	ctrl |= mx51_ecspi_clkdiv(spi_imx, t->speed_hz, &clk);
594 595 596 597 598 599
	spi_imx->spi_bus_clk = clk;

	if (spi_imx->usedma)
		ctrl |= MX51_ECSPI_CTRL_SMC;

	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
600

601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617
	/*
	 * Wait until the changes in the configuration register CONFIGREG
	 * propagate into the hardware. It takes exactly one tick of the
	 * SCLK clock, but we will wait two SCLK clock just to be sure. The
	 * effect of the delay it takes for the hardware to apply changes
	 * is noticable if the SCLK clock run very slow. In such a case, if
	 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
	 * be asserted before the SCLK polarity changes, which would disrupt
	 * the SPI communication as the device on the other end would consider
	 * the change of SCLK polarity as a clock tick already.
	 */
	delay = (2 * 1000000) / clk;
	if (likely(delay < 10))	/* SCLK is faster than 100 kHz */
		udelay(delay);
	else			/* SCLK is _very_ slow */
		usleep_range(delay, delay + 10);

618 619 620 621 622
	return 0;
}

static void mx51_setup_wml(struct spi_imx_data *spi_imx)
{
R
Robin Gong 已提交
623 624 625 626
	/*
	 * Configure the DMA register: setup the watermark
	 * and enable DMA request.
	 */
627
	writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml - 1) |
628 629
		MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
		MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
630 631
		MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
		MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
632 633
}

634
static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
635
{
636
	return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
637 638
}

639
static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
640 641
{
	/* drain receive buffer */
642
	while (mx51_ecspi_rx_available(spi_imx))
643 644 645
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

646 647 648 649 650 651
#define MX31_INTREG_TEEN	(1 << 0)
#define MX31_INTREG_RREN	(1 << 3)

#define MX31_CSPICTRL_ENABLE	(1 << 0)
#define MX31_CSPICTRL_MASTER	(1 << 1)
#define MX31_CSPICTRL_XCH	(1 << 2)
M
Martin Kaiser 已提交
652
#define MX31_CSPICTRL_SMC	(1 << 3)
653 654 655 656 657 658 659 660 661 662
#define MX31_CSPICTRL_POL	(1 << 4)
#define MX31_CSPICTRL_PHA	(1 << 5)
#define MX31_CSPICTRL_SSCTL	(1 << 6)
#define MX31_CSPICTRL_SSPOL	(1 << 7)
#define MX31_CSPICTRL_BC_SHIFT	8
#define MX35_CSPICTRL_BL_SHIFT	20
#define MX31_CSPICTRL_CS_SHIFT	24
#define MX35_CSPICTRL_CS_SHIFT	12
#define MX31_CSPICTRL_DR_SHIFT	16

M
Martin Kaiser 已提交
663 664 665 666
#define MX31_CSPI_DMAREG	0x10
#define MX31_DMAREG_RH_DEN	(1<<4)
#define MX31_DMAREG_TH_DEN	(1<<1)

667 668 669
#define MX31_CSPISTATUS		0x14
#define MX31_STATUS_RR		(1 << 3)

670 671 672
#define MX31_CSPI_TESTREG	0x1C
#define MX31_TEST_LBC		(1 << 14)

673 674 675 676
/* These functions also work for the i.MX35, but be aware that
 * the i.MX35 has a slightly different register layout for bits
 * we do not use here.
 */
677
static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
678 679 680 681 682 683 684 685
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX31_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX31_INTREG_RREN;

686
	writel(val, spi_imx->base + MXC_CSPIINT);
687 688
}

689
static void mx31_trigger(struct spi_imx_data *spi_imx)
690 691 692
{
	unsigned int reg;

693
	reg = readl(spi_imx->base + MXC_CSPICTRL);
694
	reg |= MX31_CSPICTRL_XCH;
695
	writel(reg, spi_imx->base + MXC_CSPICTRL);
696 697
}

698 699 700 701 702 703
static int mx31_prepare_message(struct spi_imx_data *spi_imx,
				struct spi_message *msg)
{
	return 0;
}

704 705 706
static int mx31_prepare_transfer(struct spi_imx_data *spi_imx,
				 struct spi_device *spi,
				 struct spi_transfer *t)
707 708
{
	unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
709
	unsigned int clk;
710

711
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, t->speed_hz, &clk) <<
712
		MX31_CSPICTRL_DR_SHIFT;
713
	spi_imx->spi_bus_clk = clk;
714

715
	if (is_imx35_cspi(spi_imx)) {
716
		reg |= (spi_imx->bits_per_word - 1) << MX35_CSPICTRL_BL_SHIFT;
717 718
		reg |= MX31_CSPICTRL_SSCTL;
	} else {
719
		reg |= (spi_imx->bits_per_word - 1) << MX31_CSPICTRL_BC_SHIFT;
720
	}
721

722
	if (spi->mode & SPI_CPHA)
723
		reg |= MX31_CSPICTRL_PHA;
724
	if (spi->mode & SPI_CPOL)
725
		reg |= MX31_CSPICTRL_POL;
726
	if (spi->mode & SPI_CS_HIGH)
727
		reg |= MX31_CSPICTRL_SSPOL;
728
	if (!spi->cs_gpiod)
729
		reg |= (spi->chip_select) <<
730 731
			(is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
						  MX31_CSPICTRL_CS_SHIFT);
732

M
Martin Kaiser 已提交
733 734 735
	if (spi_imx->usedma)
		reg |= MX31_CSPICTRL_SMC;

736 737
	writel(reg, spi_imx->base + MXC_CSPICTRL);

738 739 740 741 742 743 744
	reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
	if (spi->mode & SPI_LOOP)
		reg |= MX31_TEST_LBC;
	else
		reg &= ~MX31_TEST_LBC;
	writel(reg, spi_imx->base + MX31_CSPI_TESTREG);

M
Martin Kaiser 已提交
745
	if (spi_imx->usedma) {
U
Uwe Kleine-König 已提交
746 747 748 749
		/*
		 * configure DMA requests when RXFIFO is half full and
		 * when TXFIFO is half empty
		 */
M
Martin Kaiser 已提交
750 751 752 753
		writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
			spi_imx->base + MX31_CSPI_DMAREG);
	}

754 755 756
	return 0;
}

757
static int mx31_rx_available(struct spi_imx_data *spi_imx)
758
{
759
	return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
760 761
}

762
static void mx31_reset(struct spi_imx_data *spi_imx)
763 764
{
	/* drain receive buffer */
765
	while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
766 767 768
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

769 770 771 772 773 774 775 776 777 778 779 780 781
#define MX21_INTREG_RR		(1 << 4)
#define MX21_INTREG_TEEN	(1 << 9)
#define MX21_INTREG_RREN	(1 << 13)

#define MX21_CSPICTRL_POL	(1 << 5)
#define MX21_CSPICTRL_PHA	(1 << 6)
#define MX21_CSPICTRL_SSPOL	(1 << 8)
#define MX21_CSPICTRL_XCH	(1 << 9)
#define MX21_CSPICTRL_ENABLE	(1 << 10)
#define MX21_CSPICTRL_MASTER	(1 << 11)
#define MX21_CSPICTRL_DR_SHIFT	14
#define MX21_CSPICTRL_CS_SHIFT	19

782
static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
783 784 785 786
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
787
		val |= MX21_INTREG_TEEN;
788
	if (enable & MXC_INT_RR)
789
		val |= MX21_INTREG_RREN;
790

791
	writel(val, spi_imx->base + MXC_CSPIINT);
792 793
}

794
static void mx21_trigger(struct spi_imx_data *spi_imx)
795 796 797
{
	unsigned int reg;

798
	reg = readl(spi_imx->base + MXC_CSPICTRL);
799
	reg |= MX21_CSPICTRL_XCH;
800
	writel(reg, spi_imx->base + MXC_CSPICTRL);
801 802
}

803 804 805 806 807 808
static int mx21_prepare_message(struct spi_imx_data *spi_imx,
				struct spi_message *msg)
{
	return 0;
}

809 810 811
static int mx21_prepare_transfer(struct spi_imx_data *spi_imx,
				 struct spi_device *spi,
				 struct spi_transfer *t)
812
{
813
	unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
814
	unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
815 816
	unsigned int clk;

817
	reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, t->speed_hz, max, &clk)
818 819
		<< MX21_CSPICTRL_DR_SHIFT;
	spi_imx->spi_bus_clk = clk;
820

821
	reg |= spi_imx->bits_per_word - 1;
822

823
	if (spi->mode & SPI_CPHA)
824
		reg |= MX21_CSPICTRL_PHA;
825
	if (spi->mode & SPI_CPOL)
826
		reg |= MX21_CSPICTRL_POL;
827
	if (spi->mode & SPI_CS_HIGH)
828
		reg |= MX21_CSPICTRL_SSPOL;
829
	if (!spi->cs_gpiod)
830
		reg |= spi->chip_select << MX21_CSPICTRL_CS_SHIFT;
831

832
	writel(reg, spi_imx->base + MXC_CSPICTRL);
833 834 835 836

	return 0;
}

837
static int mx21_rx_available(struct spi_imx_data *spi_imx)
838
{
839
	return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
840 841
}

842
static void mx21_reset(struct spi_imx_data *spi_imx)
843 844 845 846
{
	writel(1, spi_imx->base + MXC_RESET);
}

847 848 849 850 851 852 853 854 855 856 857
#define MX1_INTREG_RR		(1 << 3)
#define MX1_INTREG_TEEN		(1 << 8)
#define MX1_INTREG_RREN		(1 << 11)

#define MX1_CSPICTRL_POL	(1 << 4)
#define MX1_CSPICTRL_PHA	(1 << 5)
#define MX1_CSPICTRL_XCH	(1 << 8)
#define MX1_CSPICTRL_ENABLE	(1 << 9)
#define MX1_CSPICTRL_MASTER	(1 << 10)
#define MX1_CSPICTRL_DR_SHIFT	13

858
static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
859 860 861 862 863 864 865 866
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX1_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX1_INTREG_RREN;

867
	writel(val, spi_imx->base + MXC_CSPIINT);
868 869
}

870
static void mx1_trigger(struct spi_imx_data *spi_imx)
871 872 873
{
	unsigned int reg;

874
	reg = readl(spi_imx->base + MXC_CSPICTRL);
875
	reg |= MX1_CSPICTRL_XCH;
876
	writel(reg, spi_imx->base + MXC_CSPICTRL);
877 878
}

879 880 881 882 883 884
static int mx1_prepare_message(struct spi_imx_data *spi_imx,
			       struct spi_message *msg)
{
	return 0;
}

885 886 887
static int mx1_prepare_transfer(struct spi_imx_data *spi_imx,
				struct spi_device *spi,
				struct spi_transfer *t)
888 889
{
	unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
890
	unsigned int clk;
891

892
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, t->speed_hz, &clk) <<
893
		MX1_CSPICTRL_DR_SHIFT;
894 895
	spi_imx->spi_bus_clk = clk;

896
	reg |= spi_imx->bits_per_word - 1;
897

898
	if (spi->mode & SPI_CPHA)
899
		reg |= MX1_CSPICTRL_PHA;
900
	if (spi->mode & SPI_CPOL)
901 902
		reg |= MX1_CSPICTRL_POL;

903
	writel(reg, spi_imx->base + MXC_CSPICTRL);
904 905 906 907

	return 0;
}

908
static int mx1_rx_available(struct spi_imx_data *spi_imx)
909
{
910
	return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
911 912
}

913
static void mx1_reset(struct spi_imx_data *spi_imx)
914 915 916 917
{
	writel(1, spi_imx->base + MXC_RESET);
}

918 919
static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
	.intctrl = mx1_intctrl,
920
	.prepare_message = mx1_prepare_message,
921
	.prepare_transfer = mx1_prepare_transfer,
922 923 924
	.trigger = mx1_trigger,
	.rx_available = mx1_rx_available,
	.reset = mx1_reset,
925 926
	.fifo_size = 8,
	.has_dmamode = false,
927
	.dynamic_burst = false,
928
	.has_slavemode = false,
929 930 931 932 933
	.devtype = IMX1_CSPI,
};

static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
	.intctrl = mx21_intctrl,
934
	.prepare_message = mx21_prepare_message,
935
	.prepare_transfer = mx21_prepare_transfer,
936 937 938
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
939 940
	.fifo_size = 8,
	.has_dmamode = false,
941
	.dynamic_burst = false,
942
	.has_slavemode = false,
943 944 945 946 947 948
	.devtype = IMX21_CSPI,
};

static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
	/* i.mx27 cspi shares the functions with i.mx21 one */
	.intctrl = mx21_intctrl,
949
	.prepare_message = mx21_prepare_message,
950
	.prepare_transfer = mx21_prepare_transfer,
951 952 953
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
954 955
	.fifo_size = 8,
	.has_dmamode = false,
956
	.dynamic_burst = false,
957
	.has_slavemode = false,
958 959 960 961 962
	.devtype = IMX27_CSPI,
};

static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
	.intctrl = mx31_intctrl,
963
	.prepare_message = mx31_prepare_message,
964
	.prepare_transfer = mx31_prepare_transfer,
965 966 967
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
968 969
	.fifo_size = 8,
	.has_dmamode = false,
970
	.dynamic_burst = false,
971
	.has_slavemode = false,
972 973 974 975 976 977
	.devtype = IMX31_CSPI,
};

static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
	/* i.mx35 and later cspi shares the functions with i.mx31 one */
	.intctrl = mx31_intctrl,
978
	.prepare_message = mx31_prepare_message,
979
	.prepare_transfer = mx31_prepare_transfer,
980 981 982
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
983 984
	.fifo_size = 8,
	.has_dmamode = true,
985
	.dynamic_burst = false,
986
	.has_slavemode = false,
987 988 989 990 991
	.devtype = IMX35_CSPI,
};

static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
992
	.prepare_message = mx51_ecspi_prepare_message,
993
	.prepare_transfer = mx51_ecspi_prepare_transfer,
994 995 996
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
	.reset = mx51_ecspi_reset,
997
	.setup_wml = mx51_setup_wml,
998
	.disable_dma = mx51_disable_dma,
999 1000
	.fifo_size = 64,
	.has_dmamode = true,
1001
	.dynamic_burst = true,
1002 1003
	.has_slavemode = true,
	.disable = mx51_ecspi_disable,
1004 1005 1006
	.devtype = IMX51_ECSPI,
};

1007 1008
static struct spi_imx_devtype_data imx53_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
1009
	.prepare_message = mx51_ecspi_prepare_message,
1010
	.prepare_transfer = mx51_ecspi_prepare_transfer,
1011 1012
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
1013
	.disable_dma = mx51_disable_dma,
1014 1015 1016
	.reset = mx51_ecspi_reset,
	.fifo_size = 64,
	.has_dmamode = true,
1017 1018
	.has_slavemode = true,
	.disable = mx51_ecspi_disable,
1019 1020 1021
	.devtype = IMX53_ECSPI,
};

1022
static const struct platform_device_id spi_imx_devtype[] = {
1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
	{
		.name = "imx1-cspi",
		.driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
	}, {
		.name = "imx21-cspi",
		.driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
	}, {
		.name = "imx27-cspi",
		.driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
	}, {
		.name = "imx31-cspi",
		.driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
	}, {
		.name = "imx35-cspi",
		.driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
	}, {
		.name = "imx51-ecspi",
		.driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
1041 1042 1043
	}, {
		.name = "imx53-ecspi",
		.driver_data = (kernel_ulong_t) &imx53_ecspi_devtype_data,
1044 1045 1046
	}, {
		/* sentinel */
	}
1047 1048
};

1049 1050 1051 1052 1053 1054 1055
static const struct of_device_id spi_imx_dt_ids[] = {
	{ .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
	{ .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
	{ .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
	{ .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
	{ .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
	{ .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
1056
	{ .compatible = "fsl,imx53-ecspi", .data = &imx53_ecspi_devtype_data, },
1057 1058
	{ /* sentinel */ }
};
1059
MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
1060

1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
static void spi_imx_set_burst_len(struct spi_imx_data *spi_imx, int n_bits)
{
	u32 ctrl;

	ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
	ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
	ctrl |= ((n_bits - 1) << MX51_ECSPI_CTRL_BL_OFFSET);
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
}

1071
static void spi_imx_push(struct spi_imx_data *spi_imx)
1072
{
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
	unsigned int burst_len, fifo_words;

	if (spi_imx->dynamic_burst)
		fifo_words = 4;
	else
		fifo_words = spi_imx_bytes_per_word(spi_imx->bits_per_word);
	/*
	 * Reload the FIFO when the remaining bytes to be transferred in the
	 * current burst is 0. This only applies when bits_per_word is a
	 * multiple of 8.
	 */
	if (!spi_imx->remainder) {
		if (spi_imx->dynamic_burst) {

			/* We need to deal unaligned data first */
			burst_len = spi_imx->count % MX51_ECSPI_CTRL_MAX_BURST;

			if (!burst_len)
				burst_len = MX51_ECSPI_CTRL_MAX_BURST;

			spi_imx_set_burst_len(spi_imx, burst_len * 8);

			spi_imx->remainder = burst_len;
		} else {
			spi_imx->remainder = fifo_words;
		}
	}

1101
	while (spi_imx->txfifo < spi_imx->devtype_data->fifo_size) {
1102
		if (!spi_imx->count)
1103
			break;
1104
		if (spi_imx->dynamic_burst &&
U
Uwe Kleine-König 已提交
1105
		    spi_imx->txfifo >= DIV_ROUND_UP(spi_imx->remainder,
1106
						     fifo_words))
1107
			break;
1108 1109
		spi_imx->tx(spi_imx);
		spi_imx->txfifo++;
1110 1111
	}

1112 1113
	if (!spi_imx->slave_mode)
		spi_imx->devtype_data->trigger(spi_imx);
1114 1115
}

1116
static irqreturn_t spi_imx_isr(int irq, void *dev_id)
1117
{
1118
	struct spi_imx_data *spi_imx = dev_id;
1119

1120 1121
	while (spi_imx->txfifo &&
	       spi_imx->devtype_data->rx_available(spi_imx)) {
1122 1123
		spi_imx->rx(spi_imx);
		spi_imx->txfifo--;
1124 1125
	}

1126 1127
	if (spi_imx->count) {
		spi_imx_push(spi_imx);
1128 1129 1130
		return IRQ_HANDLED;
	}

1131
	if (spi_imx->txfifo) {
1132 1133 1134
		/* No data left to push, but still waiting for rx data,
		 * enable receive data available interrupt.
		 */
1135
		spi_imx->devtype_data->intctrl(
1136
				spi_imx, MXC_INT_RR);
1137 1138 1139
		return IRQ_HANDLED;
	}

1140
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1141
	complete(&spi_imx->xfer_done);
1142 1143 1144 1145

	return IRQ_HANDLED;
}

1146
static int spi_imx_dma_configure(struct spi_master *master)
1147 1148 1149 1150 1151 1152
{
	int ret;
	enum dma_slave_buswidth buswidth;
	struct dma_slave_config rx = {}, tx = {};
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

1153
	switch (spi_imx_bytes_per_word(spi_imx->bits_per_word)) {
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
	case 4:
		buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
		break;
	case 2:
		buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
		break;
	case 1:
		buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
		break;
	default:
		return -EINVAL;
	}

	tx.direction = DMA_MEM_TO_DEV;
	tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
	tx.dst_addr_width = buswidth;
	tx.dst_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_tx, &tx);
	if (ret) {
		dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
		return ret;
	}

	rx.direction = DMA_DEV_TO_MEM;
	rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
	rx.src_addr_width = buswidth;
	rx.src_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_rx, &rx);
	if (ret) {
		dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
		return ret;
	}

	return 0;
}

1190
static int spi_imx_setupxfer(struct spi_device *spi,
1191 1192
				 struct spi_transfer *t)
{
1193
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1194

1195 1196 1197
	if (!t)
		return 0;

1198
	spi_imx->bits_per_word = t->bits_per_word;
1199

1200 1201 1202 1203 1204 1205 1206 1207 1208
	/*
	 * Initialize the functions for transfer. To transfer non byte-aligned
	 * words, we have to use multiple word-size bursts, we can't use
	 * dynamic_burst in that case.
	 */
	if (spi_imx->devtype_data->dynamic_burst && !spi_imx->slave_mode &&
	    (spi_imx->bits_per_word == 8 ||
	    spi_imx->bits_per_word == 16 ||
	    spi_imx->bits_per_word == 32)) {
1209 1210 1211 1212 1213

		spi_imx->rx = spi_imx_buf_rx_swap;
		spi_imx->tx = spi_imx_buf_tx_swap;
		spi_imx->dynamic_burst = 1;

1214
	} else {
1215 1216 1217 1218 1219 1220 1221 1222 1223 1224
		if (spi_imx->bits_per_word <= 8) {
			spi_imx->rx = spi_imx_buf_rx_u8;
			spi_imx->tx = spi_imx_buf_tx_u8;
		} else if (spi_imx->bits_per_word <= 16) {
			spi_imx->rx = spi_imx_buf_rx_u16;
			spi_imx->tx = spi_imx_buf_tx_u16;
		} else {
			spi_imx->rx = spi_imx_buf_rx_u32;
			spi_imx->tx = spi_imx_buf_tx_u32;
		}
1225
		spi_imx->dynamic_burst = 0;
1226
	}
1227

1228
	if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
1229
		spi_imx->usedma = true;
1230
	else
1231
		spi_imx->usedma = false;
1232

1233 1234 1235 1236 1237 1238
	if (is_imx53_ecspi(spi_imx) && spi_imx->slave_mode) {
		spi_imx->rx = mx53_ecspi_rx_slave;
		spi_imx->tx = mx53_ecspi_tx_slave;
		spi_imx->slave_burst = t->len;
	}

1239
	spi_imx->devtype_data->prepare_transfer(spi_imx, spi, t);
1240 1241 1242 1243

	return 0;
}

R
Robin Gong 已提交
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
{
	struct spi_master *master = spi_imx->bitbang.master;

	if (master->dma_rx) {
		dma_release_channel(master->dma_rx);
		master->dma_rx = NULL;
	}

	if (master->dma_tx) {
		dma_release_channel(master->dma_tx);
		master->dma_tx = NULL;
	}
}

static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
1260
			     struct spi_master *master)
R
Robin Gong 已提交
1261 1262 1263
{
	int ret;

R
Robin Gong 已提交
1264 1265 1266 1267
	/* use pio mode for i.mx6dl chip TKT238285 */
	if (of_machine_is_compatible("fsl,imx6dl"))
		return 0;

1268
	spi_imx->wml = spi_imx->devtype_data->fifo_size / 2;
1269

R
Robin Gong 已提交
1270
	/* Prepare for TX DMA: */
1271
	master->dma_tx = dma_request_chan(dev, "tx");
1272 1273 1274 1275
	if (IS_ERR(master->dma_tx)) {
		ret = PTR_ERR(master->dma_tx);
		dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
		master->dma_tx = NULL;
R
Robin Gong 已提交
1276 1277 1278 1279
		goto err;
	}

	/* Prepare for RX : */
1280
	master->dma_rx = dma_request_chan(dev, "rx");
1281 1282 1283 1284
	if (IS_ERR(master->dma_rx)) {
		ret = PTR_ERR(master->dma_rx);
		dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
		master->dma_rx = NULL;
R
Robin Gong 已提交
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
		goto err;
	}

	init_completion(&spi_imx->dma_rx_completion);
	init_completion(&spi_imx->dma_tx_completion);
	master->can_dma = spi_imx_can_dma;
	master->max_dma_len = MAX_SDMA_BD_BYTES;
	spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
					 SPI_MASTER_MUST_TX;

	return 0;
err:
	spi_imx_sdma_exit(spi_imx);
	return ret;
}

static void spi_imx_dma_rx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_rx_completion);
}

static void spi_imx_dma_tx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_tx_completion);
}

1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
{
	unsigned long timeout = 0;

	/* Time with actual data transfer and CS change delay related to HW */
	timeout = (8 + 4) * size / spi_imx->spi_bus_clk;

	/* Add extra second for scheduler related activities */
	timeout += 1;

	/* Double calculated timeout */
	return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
}

R
Robin Gong 已提交
1329 1330 1331
static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
				struct spi_transfer *transfer)
{
1332
	struct dma_async_tx_descriptor *desc_tx, *desc_rx;
1333
	unsigned long transfer_timeout;
1334
	unsigned long timeout;
R
Robin Gong 已提交
1335 1336
	struct spi_master *master = spi_imx->bitbang.master;
	struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
1337 1338
	struct scatterlist *last_sg = sg_last(rx->sgl, rx->nents);
	unsigned int bytes_per_word, i;
1339 1340
	int ret;

1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
	/* Get the right burst length from the last sg to ensure no tail data */
	bytes_per_word = spi_imx_bytes_per_word(transfer->bits_per_word);
	for (i = spi_imx->devtype_data->fifo_size / 2; i > 0; i--) {
		if (!(sg_dma_len(last_sg) % (i * bytes_per_word)))
			break;
	}
	/* Use 1 as wml in case no available burst length got */
	if (i == 0)
		i = 1;

	spi_imx->wml =  i;

1353 1354
	ret = spi_imx_dma_configure(master);
	if (ret)
R
Robin Gong 已提交
1355
		goto dma_failure_no_start;
1356

1357 1358
	if (!spi_imx->devtype_data->setup_wml) {
		dev_err(spi_imx->dev, "No setup_wml()?\n");
R
Robin Gong 已提交
1359 1360
		ret = -EINVAL;
		goto dma_failure_no_start;
1361
	}
1362
	spi_imx->devtype_data->setup_wml(spi_imx);
R
Robin Gong 已提交
1363

1364 1365 1366 1367 1368 1369 1370
	/*
	 * The TX DMA setup starts the transfer, so make sure RX is configured
	 * before TX.
	 */
	desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
				rx->sgl, rx->nents, DMA_DEV_TO_MEM,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
R
Robin Gong 已提交
1371 1372 1373 1374
	if (!desc_rx) {
		ret = -EINVAL;
		goto dma_failure_no_start;
	}
R
Robin Gong 已提交
1375

1376 1377 1378 1379 1380
	desc_rx->callback = spi_imx_dma_rx_callback;
	desc_rx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_rx);
	reinit_completion(&spi_imx->dma_rx_completion);
	dma_async_issue_pending(master->dma_rx);
R
Robin Gong 已提交
1381

1382 1383 1384 1385 1386
	desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
				tx->sgl, tx->nents, DMA_MEM_TO_DEV,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc_tx) {
		dmaengine_terminate_all(master->dma_tx);
1387
		dmaengine_terminate_all(master->dma_rx);
1388
		return -EINVAL;
R
Robin Gong 已提交
1389 1390
	}

1391 1392 1393
	desc_tx->callback = spi_imx_dma_tx_callback;
	desc_tx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_tx);
R
Robin Gong 已提交
1394
	reinit_completion(&spi_imx->dma_tx_completion);
1395
	dma_async_issue_pending(master->dma_tx);
R
Robin Gong 已提交
1396

1397 1398
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

R
Robin Gong 已提交
1399
	/* Wait SDMA to finish the data transfer.*/
1400
	timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
1401
						transfer_timeout);
1402
	if (!timeout) {
1403
		dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
R
Robin Gong 已提交
1404
		dmaengine_terminate_all(master->dma_tx);
1405
		dmaengine_terminate_all(master->dma_rx);
1406
		return -ETIMEDOUT;
R
Robin Gong 已提交
1407 1408
	}

1409 1410 1411 1412 1413 1414 1415 1416
	timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&master->dev, "I/O Error in DMA RX\n");
		spi_imx->devtype_data->reset(spi_imx);
		dmaengine_terminate_all(master->dma_rx);
		return -ETIMEDOUT;
	}
R
Robin Gong 已提交
1417

1418
	return transfer->len;
R
Robin Gong 已提交
1419 1420 1421 1422
/* fallback to pio */
dma_failure_no_start:
	transfer->error |= SPI_TRANS_FAIL_NO_START;
	return ret;
R
Robin Gong 已提交
1423 1424 1425
}

static int spi_imx_pio_transfer(struct spi_device *spi,
1426 1427
				struct spi_transfer *transfer)
{
1428
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1429 1430
	unsigned long transfer_timeout;
	unsigned long timeout;
1431

1432 1433 1434 1435
	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1436
	spi_imx->remainder = 0;
1437

1438
	reinit_completion(&spi_imx->xfer_done);
1439

1440
	spi_imx_push(spi_imx);
1441

1442
	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
1443

1444 1445 1446 1447 1448 1449 1450 1451 1452
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

	timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&spi->dev, "I/O Error in PIO\n");
		spi_imx->devtype_data->reset(spi_imx);
		return -ETIMEDOUT;
	}
1453 1454 1455 1456

	return transfer->len;
}

1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
static int spi_imx_pio_transfer_slave(struct spi_device *spi,
				      struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	int ret = transfer->len;

	if (is_imx53_ecspi(spi_imx) &&
	    transfer->len > MX53_MAX_TRANSFER_BYTES) {
		dev_err(&spi->dev, "Transaction too big, max size is %d bytes\n",
			MX53_MAX_TRANSFER_BYTES);
		return -EMSGSIZE;
	}

	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1474
	spi_imx->remainder = 0;
1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500

	reinit_completion(&spi_imx->xfer_done);
	spi_imx->slave_aborted = false;

	spi_imx_push(spi_imx);

	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE | MXC_INT_RDR);

	if (wait_for_completion_interruptible(&spi_imx->xfer_done) ||
	    spi_imx->slave_aborted) {
		dev_dbg(&spi->dev, "interrupted\n");
		ret = -EINTR;
	}

	/* ecspi has a HW issue when works in Slave mode,
	 * after 64 words writtern to TXFIFO, even TXFIFO becomes empty,
	 * ECSPI_TXDATA keeps shift out the last word data,
	 * so we have to disable ECSPI when in slave mode after the
	 * transfer completes
	 */
	if (spi_imx->devtype_data->disable)
		spi_imx->devtype_data->disable(spi_imx);

	return ret;
}

R
Robin Gong 已提交
1501 1502 1503 1504 1505
static int spi_imx_transfer(struct spi_device *spi,
				struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);

1506 1507
	/* flush rxfifo before transfer */
	while (spi_imx->devtype_data->rx_available(spi_imx))
1508
		readl(spi_imx->base + MXC_CSPIRXDATA);
1509 1510 1511 1512

	if (spi_imx->slave_mode)
		return spi_imx_pio_transfer_slave(spi, transfer);

R
Robin Gong 已提交
1513 1514
	if (spi_imx->usedma)
		return spi_imx_dma_transfer(spi_imx, transfer);
1515 1516

	return spi_imx_pio_transfer(spi, transfer);
R
Robin Gong 已提交
1517 1518
}

1519
static int spi_imx_setup(struct spi_device *spi)
1520
{
1521
	dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
1522 1523 1524 1525 1526
		 spi->mode, spi->bits_per_word, spi->max_speed_hz);

	return 0;
}

1527
static void spi_imx_cleanup(struct spi_device *spi)
1528 1529 1530
{
}

1531 1532 1533 1534 1535 1536
static int
spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
	int ret;

C
Clark Wang 已提交
1537 1538 1539
	ret = pm_runtime_get_sync(spi_imx->dev);
	if (ret < 0) {
		dev_err(spi_imx->dev, "failed to enable clock\n");
1540 1541 1542
		return ret;
	}

1543 1544
	ret = spi_imx->devtype_data->prepare_message(spi_imx, msg);
	if (ret) {
C
Clark Wang 已提交
1545 1546
		pm_runtime_mark_last_busy(spi_imx->dev);
		pm_runtime_put_autosuspend(spi_imx->dev);
1547 1548 1549
	}

	return ret;
1550 1551 1552 1553 1554 1555 1556
}

static int
spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

C
Clark Wang 已提交
1557 1558
	pm_runtime_mark_last_busy(spi_imx->dev);
	pm_runtime_put_autosuspend(spi_imx->dev);
1559 1560 1561
	return 0;
}

1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
static int spi_imx_slave_abort(struct spi_master *master)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	spi_imx->slave_aborted = true;
	complete(&spi_imx->xfer_done);

	return 0;
}

1572
static int spi_imx_probe(struct platform_device *pdev)
1573
{
1574 1575 1576
	struct device_node *np = pdev->dev.of_node;
	const struct of_device_id *of_id =
			of_match_device(spi_imx_dt_ids, &pdev->dev);
1577
	struct spi_master *master;
1578
	struct spi_imx_data *spi_imx;
1579
	struct resource *res;
1580
	int ret, irq, spi_drctl;
1581 1582 1583
	const struct spi_imx_devtype_data *devtype_data = of_id ? of_id->data :
		(struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
	bool slave_mode;
1584
	u32 val;
1585

1586 1587 1588 1589 1590 1591 1592 1593
	slave_mode = devtype_data->has_slavemode &&
			of_property_read_bool(np, "spi-slave");
	if (slave_mode)
		master = spi_alloc_slave(&pdev->dev,
					 sizeof(struct spi_imx_data));
	else
		master = spi_alloc_master(&pdev->dev,
					  sizeof(struct spi_imx_data));
1594 1595 1596
	if (!master)
		return -ENOMEM;

1597 1598 1599 1600 1601 1602
	ret = of_property_read_u32(np, "fsl,spi-rdy-drctl", &spi_drctl);
	if ((ret < 0) || (spi_drctl >= 0x3)) {
		/* '11' is reserved */
		spi_drctl = 0;
	}

1603 1604
	platform_set_drvdata(pdev, master);

1605
	master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
1606
	master->bus_num = np ? -1 : pdev->id;
1607
	master->use_gpio_descriptors = true;
1608

1609
	spi_imx = spi_master_get_devdata(master);
1610
	spi_imx->bitbang.master = master;
1611
	spi_imx->dev = &pdev->dev;
1612
	spi_imx->slave_mode = slave_mode;
1613

1614
	spi_imx->devtype_data = devtype_data;
1615

1616 1617 1618 1619 1620 1621 1622 1623 1624 1625
	/*
	 * Get number of chip selects from device properties. This can be
	 * coming from device tree or boardfiles, if it is not defined,
	 * a default value of 3 chip selects will be used, as all the legacy
	 * board files have <= 3 chip selects.
	 */
	if (!device_property_read_u32(&pdev->dev, "num-cs", &val))
		master->num_chipselect = val;
	else
		master->num_chipselect = 3;
1626

1627 1628 1629 1630
	spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
	spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
	spi_imx->bitbang.master->setup = spi_imx_setup;
	spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
1631 1632
	spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
	spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
1633
	spi_imx->bitbang.master->slave_abort = spi_imx_slave_abort;
O
Oleksij Rempel 已提交
1634 1635
	spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH \
					     | SPI_NO_CS;
1636 1637
	if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx) ||
	    is_imx53_ecspi(spi_imx))
1638 1639 1640
		spi_imx->bitbang.master->mode_bits |= SPI_LOOP | SPI_READY;

	spi_imx->spi_drctl = spi_drctl;
1641

1642
	init_completion(&spi_imx->xfer_done);
1643 1644

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
F
Fabio Estevam 已提交
1645 1646 1647 1648
	spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(spi_imx->base)) {
		ret = PTR_ERR(spi_imx->base);
		goto out_master_put;
1649
	}
1650
	spi_imx->base_phys = res->start;
1651

1652 1653 1654
	irq = platform_get_irq(pdev, 0);
	if (irq < 0) {
		ret = irq;
F
Fabio Estevam 已提交
1655
		goto out_master_put;
1656 1657
	}

1658
	ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
1659
			       dev_name(&pdev->dev), spi_imx);
1660
	if (ret) {
1661
		dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
F
Fabio Estevam 已提交
1662
		goto out_master_put;
1663 1664
	}

1665 1666 1667
	spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(spi_imx->clk_ipg)) {
		ret = PTR_ERR(spi_imx->clk_ipg);
F
Fabio Estevam 已提交
1668
		goto out_master_put;
1669 1670
	}

1671 1672 1673
	spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(spi_imx->clk_per)) {
		ret = PTR_ERR(spi_imx->clk_per);
F
Fabio Estevam 已提交
1674
		goto out_master_put;
1675 1676
	}

C
Clark Wang 已提交
1677 1678 1679
	pm_runtime_enable(spi_imx->dev);
	pm_runtime_set_autosuspend_delay(spi_imx->dev, MXC_RPM_TIMEOUT);
	pm_runtime_use_autosuspend(spi_imx->dev);
1680

C
Clark Wang 已提交
1681 1682 1683 1684 1685
	ret = pm_runtime_get_sync(spi_imx->dev);
	if (ret < 0) {
		dev_err(spi_imx->dev, "failed to enable clock\n");
		goto out_runtime_pm_put;
	}
1686 1687

	spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
R
Robin Gong 已提交
1688
	/*
M
Martin Kaiser 已提交
1689 1690
	 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
	 * if validated on other chips.
R
Robin Gong 已提交
1691
	 */
1692
	if (spi_imx->devtype_data->has_dmamode) {
1693
		ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
1694
		if (ret == -EPROBE_DEFER)
C
Clark Wang 已提交
1695
			goto out_runtime_pm_put;
1696

1697
		if (ret < 0)
1698
			dev_dbg(&pdev->dev, "dma setup error %d, use pio\n",
1699 1700
				ret);
	}
1701

1702
	spi_imx->devtype_data->reset(spi_imx);
1703

1704
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1705

1706
	master->dev.of_node = pdev->dev.of_node;
1707 1708 1709
	ret = spi_bitbang_start(&spi_imx->bitbang);
	if (ret) {
		dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
C
Clark Wang 已提交
1710
		goto out_runtime_pm_put;
1711
	}
1712

C
Clark Wang 已提交
1713 1714 1715
	pm_runtime_mark_last_busy(spi_imx->dev);
	pm_runtime_put_autosuspend(spi_imx->dev);

1716 1717
	return ret;

C
Clark Wang 已提交
1718 1719 1720 1721
out_runtime_pm_put:
	pm_runtime_dont_use_autosuspend(spi_imx->dev);
	pm_runtime_put_sync(spi_imx->dev);
	pm_runtime_disable(spi_imx->dev);
F
Fabio Estevam 已提交
1722
out_master_put:
1723
	spi_master_put(master);
F
Fabio Estevam 已提交
1724

1725 1726 1727
	return ret;
}

1728
static int spi_imx_remove(struct platform_device *pdev)
1729 1730
{
	struct spi_master *master = platform_get_drvdata(pdev);
1731
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1732
	int ret;
1733

1734
	spi_bitbang_stop(&spi_imx->bitbang);
1735

C
Clark Wang 已提交
1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762
	ret = pm_runtime_get_sync(spi_imx->dev);
	if (ret < 0) {
		dev_err(spi_imx->dev, "failed to enable clock\n");
		return ret;
	}

	writel(0, spi_imx->base + MXC_CSPICTRL);

	pm_runtime_dont_use_autosuspend(spi_imx->dev);
	pm_runtime_put_sync(spi_imx->dev);
	pm_runtime_disable(spi_imx->dev);

	spi_imx_sdma_exit(spi_imx);
	spi_master_put(master);

	return 0;
}

static int __maybe_unused spi_imx_runtime_resume(struct device *dev)
{
	struct spi_master *master = dev_get_drvdata(dev);
	struct spi_imx_data *spi_imx;
	int ret;

	spi_imx = spi_master_get_devdata(master);

	ret = clk_prepare_enable(spi_imx->clk_per);
1763 1764 1765
	if (ret)
		return ret;

C
Clark Wang 已提交
1766
	ret = clk_prepare_enable(spi_imx->clk_ipg);
1767
	if (ret) {
C
Clark Wang 已提交
1768
		clk_disable_unprepare(spi_imx->clk_per);
1769 1770 1771
		return ret;
	}

C
Clark Wang 已提交
1772 1773 1774 1775 1776 1777 1778 1779 1780 1781
	return 0;
}

static int __maybe_unused spi_imx_runtime_suspend(struct device *dev)
{
	struct spi_master *master = dev_get_drvdata(dev);
	struct spi_imx_data *spi_imx;

	spi_imx = spi_master_get_devdata(master);

1782
	clk_disable_unprepare(spi_imx->clk_per);
C
Clark Wang 已提交
1783 1784 1785 1786
	clk_disable_unprepare(spi_imx->clk_ipg);

	return 0;
}
1787

C
Clark Wang 已提交
1788 1789 1790
static int __maybe_unused spi_imx_suspend(struct device *dev)
{
	pinctrl_pm_select_sleep_state(dev);
1791 1792 1793
	return 0;
}

C
Clark Wang 已提交
1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
static int __maybe_unused spi_imx_resume(struct device *dev)
{
	pinctrl_pm_select_default_state(dev);
	return 0;
}

static const struct dev_pm_ops imx_spi_pm = {
	SET_RUNTIME_PM_OPS(spi_imx_runtime_suspend,
				spi_imx_runtime_resume, NULL)
	SET_SYSTEM_SLEEP_PM_OPS(spi_imx_suspend, spi_imx_resume)
};

1806
static struct platform_driver spi_imx_driver = {
1807 1808
	.driver = {
		   .name = DRIVER_NAME,
1809
		   .of_match_table = spi_imx_dt_ids,
C
Clark Wang 已提交
1810 1811
		   .pm = &imx_spi_pm,
	},
1812
	.id_table = spi_imx_devtype,
1813
	.probe = spi_imx_probe,
1814
	.remove = spi_imx_remove,
1815
};
1816
module_platform_driver(spi_imx_driver);
1817

1818
MODULE_DESCRIPTION("SPI Controller driver");
1819 1820
MODULE_AUTHOR("Sascha Hauer, Pengutronix");
MODULE_LICENSE("GPL");
F
Fabio Estevam 已提交
1821
MODULE_ALIAS("platform:" DRIVER_NAME);