spi-imx.c 46.1 KB
Newer Older
1 2 3
// SPDX-License-Identifier: GPL-2.0+
// Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
// Copyright (C) 2008 Juergen Beisert
4 5 6 7

#include <linux/clk.h>
#include <linux/completion.h>
#include <linux/delay.h>
R
Robin Gong 已提交
8 9
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
10 11 12 13 14 15
#include <linux/err.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/irq.h>
#include <linux/kernel.h>
#include <linux/module.h>
C
Clark Wang 已提交
16
#include <linux/pinctrl/consumer.h>
17
#include <linux/platform_device.h>
C
Clark Wang 已提交
18
#include <linux/pm_runtime.h>
19
#include <linux/slab.h>
20 21 22
#include <linux/spi/spi.h>
#include <linux/spi/spi_bitbang.h>
#include <linux/types.h>
23 24
#include <linux/of.h>
#include <linux/of_device.h>
25
#include <linux/property.h>
26

R
Robin Gong 已提交
27
#include <linux/platform_data/dma-imx.h>
28 29 30

#define DRIVER_NAME "spi_imx"

31 32 33 34
static bool use_dma = true;
module_param(use_dma, bool, 0644);
MODULE_PARM_DESC(use_dma, "Enable usage of DMA when available (default)");

C
Clark Wang 已提交
35 36
#define MXC_RPM_TIMEOUT		2000 /* 2000ms */

37 38 39 40 41 42 43 44 45
#define MXC_CSPIRXDATA		0x00
#define MXC_CSPITXDATA		0x04
#define MXC_CSPICTRL		0x08
#define MXC_CSPIINT		0x0c
#define MXC_RESET		0x1c

/* generic defines to abstract from the different register layouts */
#define MXC_INT_RR	(1 << 0) /* Receive data ready interrupt */
#define MXC_INT_TE	(1 << 1) /* Transmit FIFO empty interrupt */
46
#define MXC_INT_RDR	BIT(4) /* Receive date threshold interrupt */
47

U
Uwe Kleine-König 已提交
48 49
/* The maximum bytes that a sdma BD can transfer. */
#define MAX_SDMA_BD_BYTES (1 << 15)
50
#define MX51_ECSPI_CTRL_MAX_BURST	512
51 52
/* The maximum bytes that IMX53_ECSPI can transfer in slave mode.*/
#define MX53_MAX_TRANSFER_BYTES		512
53

54
enum spi_imx_devtype {
55 56 57 58 59
	IMX1_CSPI,
	IMX21_CSPI,
	IMX27_CSPI,
	IMX31_CSPI,
	IMX35_CSPI,	/* CSPI on all i.mx except above */
60 61
	IMX51_ECSPI,	/* ECSPI on i.mx51 */
	IMX53_ECSPI,	/* ECSPI on i.mx53 and later */
62 63 64 65 66 67
};

struct spi_imx_data;

struct spi_imx_devtype_data {
	void (*intctrl)(struct spi_imx_data *, int);
68
	int (*prepare_message)(struct spi_imx_data *, struct spi_message *);
69
	int (*prepare_transfer)(struct spi_imx_data *, struct spi_device *);
70 71
	void (*trigger)(struct spi_imx_data *);
	int (*rx_available)(struct spi_imx_data *);
72
	void (*reset)(struct spi_imx_data *);
73
	void (*setup_wml)(struct spi_imx_data *);
74
	void (*disable)(struct spi_imx_data *);
75
	void (*disable_dma)(struct spi_imx_data *);
76
	bool has_dmamode;
77
	bool has_slavemode;
78
	unsigned int fifo_size;
79
	bool dynamic_burst;
80
	enum spi_imx_devtype devtype;
81 82
};

83
struct spi_imx_data {
84
	struct spi_bitbang bitbang;
85
	struct device *dev;
86 87

	struct completion xfer_done;
88
	void __iomem *base;
89 90
	unsigned long base_phys;

91 92
	struct clk *clk_per;
	struct clk *clk_ipg;
93
	unsigned long spi_clk;
94
	unsigned int spi_bus_clk;
95

96
	unsigned int bits_per_word;
97
	unsigned int spi_drctl;
98

99
	unsigned int count, remainder;
100 101
	void (*tx)(struct spi_imx_data *);
	void (*rx)(struct spi_imx_data *);
102 103 104
	void *rx_buf;
	const void *tx_buf;
	unsigned int txfifo; /* number of words pushed in tx FIFO */
105
	unsigned int dynamic_burst;
106

107 108 109 110 111
	/* Slave mode */
	bool slave_mode;
	bool slave_aborted;
	unsigned int slave_burst;

R
Robin Gong 已提交
112 113
	/* DMA */
	bool usedma;
114
	u32 wml;
R
Robin Gong 已提交
115 116 117
	struct completion dma_rx_completion;
	struct completion dma_tx_completion;

118
	const struct spi_imx_devtype_data *devtype_data;
119 120
};

121 122 123 124 125 126 127 128 129 130
static inline int is_imx27_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX27_CSPI;
}

static inline int is_imx35_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX35_CSPI;
}

131 132 133 134 135
static inline int is_imx51_ecspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX51_ECSPI;
}

136 137 138 139 140
static inline int is_imx53_ecspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX53_ECSPI;
}

141
#define MXC_SPI_BUF_RX(type)						\
142
static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx)		\
143
{									\
144
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);	\
145
									\
146 147 148
	if (spi_imx->rx_buf) {						\
		*(type *)spi_imx->rx_buf = val;				\
		spi_imx->rx_buf += sizeof(type);			\
149
	}								\
150 151
									\
	spi_imx->remainder -= sizeof(type);				\
152 153 154
}

#define MXC_SPI_BUF_TX(type)						\
155
static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx)		\
156 157 158
{									\
	type val = 0;							\
									\
159 160 161
	if (spi_imx->tx_buf) {						\
		val = *(type *)spi_imx->tx_buf;				\
		spi_imx->tx_buf += sizeof(type);			\
162 163
	}								\
									\
164
	spi_imx->count -= sizeof(type);					\
165
									\
166
	writel(val, spi_imx->base + MXC_CSPITXDATA);			\
167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
}

MXC_SPI_BUF_RX(u8)
MXC_SPI_BUF_TX(u8)
MXC_SPI_BUF_RX(u16)
MXC_SPI_BUF_TX(u16)
MXC_SPI_BUF_RX(u32)
MXC_SPI_BUF_TX(u32)

/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
 * (which is currently not the case in this driver)
 */
static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
	256, 384, 512, 768, 1024};

/* MX21, MX27 */
183
static unsigned int spi_imx_clkdiv_1(unsigned int fin,
184
		unsigned int fspi, unsigned int max, unsigned int *fres)
185
{
186
	int i;
187 188 189

	for (i = 2; i < max; i++)
		if (fspi * mxc_clkdivs[i] >= fin)
190
			break;
191

192 193
	*fres = fin / mxc_clkdivs[i];
	return i;
194 195
}

196
/* MX1, MX31, MX35, MX51 CSPI */
197
static unsigned int spi_imx_clkdiv_2(unsigned int fin,
198
		unsigned int fspi, unsigned int *fres)
199 200 201 202 203
{
	int i, div = 4;

	for (i = 0; i < 7; i++) {
		if (fspi * div >= fin)
204
			goto out;
205 206 207
		div <<= 1;
	}

208 209 210
out:
	*fres = fin / div;
	return i;
211 212
}

S
Sascha Hauer 已提交
213
static int spi_imx_bytes_per_word(const int bits_per_word)
214
{
215 216 217 218 219 220
	if (bits_per_word <= 8)
		return 1;
	else if (bits_per_word <= 16)
		return 2;
	else
		return 4;
221 222
}

R
Robin Gong 已提交
223 224 225 226
static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
			 struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
227

R
Robin Gong 已提交
228
	if (!use_dma || master->fallback)
229 230
		return false;

231 232 233
	if (!master->dma_rx)
		return false;

234 235 236
	if (spi_imx->slave_mode)
		return false;

237 238 239
	if (transfer->len < spi_imx->devtype_data->fifo_size)
		return false;

240
	spi_imx->dynamic_burst = 0;
241

242
	return true;
R
Robin Gong 已提交
243 244
}

245 246 247
#define MX51_ECSPI_CTRL		0x08
#define MX51_ECSPI_CTRL_ENABLE		(1 <<  0)
#define MX51_ECSPI_CTRL_XCH		(1 <<  2)
R
Robin Gong 已提交
248
#define MX51_ECSPI_CTRL_SMC		(1 << 3)
249
#define MX51_ECSPI_CTRL_MODE_MASK	(0xf << 4)
250
#define MX51_ECSPI_CTRL_DRCTL(drctl)	((drctl) << 16)
251 252 253 254
#define MX51_ECSPI_CTRL_POSTDIV_OFFSET	8
#define MX51_ECSPI_CTRL_PREDIV_OFFSET	12
#define MX51_ECSPI_CTRL_CS(cs)		((cs) << 18)
#define MX51_ECSPI_CTRL_BL_OFFSET	20
255
#define MX51_ECSPI_CTRL_BL_MASK		(0xfff << 20)
256 257 258 259 260 261

#define MX51_ECSPI_CONFIG	0x0c
#define MX51_ECSPI_CONFIG_SCLKPHA(cs)	(1 << ((cs) +  0))
#define MX51_ECSPI_CONFIG_SCLKPOL(cs)	(1 << ((cs) +  4))
#define MX51_ECSPI_CONFIG_SBBCTRL(cs)	(1 << ((cs) +  8))
#define MX51_ECSPI_CONFIG_SSBPOL(cs)	(1 << ((cs) + 12))
262
#define MX51_ECSPI_CONFIG_SCLKCTL(cs)	(1 << ((cs) + 20))
263 264 265 266

#define MX51_ECSPI_INT		0x10
#define MX51_ECSPI_INT_TEEN		(1 <<  0)
#define MX51_ECSPI_INT_RREN		(1 <<  3)
267
#define MX51_ECSPI_INT_RDREN		(1 <<  4)
268

U
Uwe Kleine-König 已提交
269
#define MX51_ECSPI_DMA		0x14
270 271 272
#define MX51_ECSPI_DMA_TX_WML(wml)	((wml) & 0x3f)
#define MX51_ECSPI_DMA_RX_WML(wml)	(((wml) & 0x3f) << 16)
#define MX51_ECSPI_DMA_RXT_WML(wml)	(((wml) & 0x3f) << 24)
R
Robin Gong 已提交
273

274 275 276
#define MX51_ECSPI_DMA_TEDEN		(1 << 7)
#define MX51_ECSPI_DMA_RXDEN		(1 << 23)
#define MX51_ECSPI_DMA_RXTDEN		(1 << 31)
R
Robin Gong 已提交
277

278 279
#define MX51_ECSPI_STAT		0x18
#define MX51_ECSPI_STAT_RR		(1 <<  3)
280

281 282 283
#define MX51_ECSPI_TESTREG	0x20
#define MX51_ECSPI_TESTREG_LBC	BIT(31)

284 285 286
static void spi_imx_buf_rx_swap_u32(struct spi_imx_data *spi_imx)
{
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);
287
#ifdef __LITTLE_ENDIAN
288
	unsigned int bytes_per_word;
289
#endif
290 291 292 293 294 295 296 297 298 299 300 301

	if (spi_imx->rx_buf) {
#ifdef __LITTLE_ENDIAN
		bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
		if (bytes_per_word == 1)
			val = cpu_to_be32(val);
		else if (bytes_per_word == 2)
			val = (val << 16) | (val >> 16);
#endif
		*(u32 *)spi_imx->rx_buf = val;
		spi_imx->rx_buf += sizeof(u32);
	}
302 303

	spi_imx->remainder -= sizeof(u32);
304 305 306 307
}

static void spi_imx_buf_rx_swap(struct spi_imx_data *spi_imx)
{
308 309
	int unaligned;
	u32 val;
310

311 312 313
	unaligned = spi_imx->remainder % 4;

	if (!unaligned) {
314 315 316 317
		spi_imx_buf_rx_swap_u32(spi_imx);
		return;
	}

318
	if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
319
		spi_imx_buf_rx_u16(spi_imx);
320 321 322 323 324 325 326 327 328 329 330 331
		return;
	}

	val = readl(spi_imx->base + MXC_CSPIRXDATA);

	while (unaligned--) {
		if (spi_imx->rx_buf) {
			*(u8 *)spi_imx->rx_buf = (val >> (8 * unaligned)) & 0xff;
			spi_imx->rx_buf++;
		}
		spi_imx->remainder--;
	}
332 333 334 335 336
}

static void spi_imx_buf_tx_swap_u32(struct spi_imx_data *spi_imx)
{
	u32 val = 0;
337
#ifdef __LITTLE_ENDIAN
338
	unsigned int bytes_per_word;
339
#endif
340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359

	if (spi_imx->tx_buf) {
		val = *(u32 *)spi_imx->tx_buf;
		spi_imx->tx_buf += sizeof(u32);
	}

	spi_imx->count -= sizeof(u32);
#ifdef __LITTLE_ENDIAN
	bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);

	if (bytes_per_word == 1)
		val = cpu_to_be32(val);
	else if (bytes_per_word == 2)
		val = (val << 16) | (val >> 16);
#endif
	writel(val, spi_imx->base + MXC_CSPITXDATA);
}

static void spi_imx_buf_tx_swap(struct spi_imx_data *spi_imx)
{
360 361
	int unaligned;
	u32 val = 0;
362

363
	unaligned = spi_imx->count % 4;
364

365 366 367
	if (!unaligned) {
		spi_imx_buf_tx_swap_u32(spi_imx);
		return;
368 369
	}

370 371
	if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
		spi_imx_buf_tx_u16(spi_imx);
372 373 374
		return;
	}

375 376 377 378 379 380 381
	while (unaligned--) {
		if (spi_imx->tx_buf) {
			val |= *(u8 *)spi_imx->tx_buf << (8 * unaligned);
			spi_imx->tx_buf++;
		}
		spi_imx->count--;
	}
382

383
	writel(val, spi_imx->base + MXC_CSPITXDATA);
384 385
}

386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
static void mx53_ecspi_rx_slave(struct spi_imx_data *spi_imx)
{
	u32 val = be32_to_cpu(readl(spi_imx->base + MXC_CSPIRXDATA));

	if (spi_imx->rx_buf) {
		int n_bytes = spi_imx->slave_burst % sizeof(val);

		if (!n_bytes)
			n_bytes = sizeof(val);

		memcpy(spi_imx->rx_buf,
		       ((u8 *)&val) + sizeof(val) - n_bytes, n_bytes);

		spi_imx->rx_buf += n_bytes;
		spi_imx->slave_burst -= n_bytes;
	}
402 403

	spi_imx->remainder -= sizeof(u32);
404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425
}

static void mx53_ecspi_tx_slave(struct spi_imx_data *spi_imx)
{
	u32 val = 0;
	int n_bytes = spi_imx->count % sizeof(val);

	if (!n_bytes)
		n_bytes = sizeof(val);

	if (spi_imx->tx_buf) {
		memcpy(((u8 *)&val) + sizeof(val) - n_bytes,
		       spi_imx->tx_buf, n_bytes);
		val = cpu_to_be32(val);
		spi_imx->tx_buf += n_bytes;
	}

	spi_imx->count -= n_bytes;

	writel(val, spi_imx->base + MXC_CSPITXDATA);
}

426
/* MX51 eCSPI */
427 428
static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
				      unsigned int fspi, unsigned int *fres)
429 430 431 432 433 434
{
	/*
	 * there are two 4-bit dividers, the pre-divider divides by
	 * $pre, the post-divider by 2^$post
	 */
	unsigned int pre, post;
435
	unsigned int fin = spi_imx->spi_clk;
436 437 438 439 440 441 442 443 444 445 446 447

	if (unlikely(fspi > fin))
		return 0;

	post = fls(fin) - fls(fspi);
	if (fin > fspi << post)
		post++;

	/* now we have: (fin <= fspi << post) with post being minimal */

	post = max(4U, post) - 4;
	if (unlikely(post > 0xf)) {
448 449
		dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
				fspi, fin);
450 451 452 453 454
		return 0xff;
	}

	pre = DIV_ROUND_UP(fin, fspi << post) - 1;

455
	dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
456
			__func__, fin, fspi, post, pre);
457 458 459 460

	/* Resulting frequency for the SCLK line. */
	*fres = (fin / (pre + 1)) >> post;

461 462
	return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
		(post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
463 464
}

465
static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
466 467 468 469
{
	unsigned val = 0;

	if (enable & MXC_INT_TE)
470
		val |= MX51_ECSPI_INT_TEEN;
471 472

	if (enable & MXC_INT_RR)
473
		val |= MX51_ECSPI_INT_RREN;
474

475 476 477
	if (enable & MXC_INT_RDR)
		val |= MX51_ECSPI_INT_RDREN;

478
	writel(val, spi_imx->base + MX51_ECSPI_INT);
479 480
}

481
static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
482
{
483
	u32 reg;
R
Robin Gong 已提交
484

485 486
	reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
	reg |= MX51_ECSPI_CTRL_XCH;
487
	writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
488 489
}

490 491 492 493 494
static void mx51_disable_dma(struct spi_imx_data *spi_imx)
{
	writel(0, spi_imx->base + MX51_ECSPI_DMA);
}

495 496 497 498 499 500 501 502 503
static void mx51_ecspi_disable(struct spi_imx_data *spi_imx)
{
	u32 ctrl;

	ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
	ctrl &= ~MX51_ECSPI_CTRL_ENABLE;
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
}

504 505 506
static int mx51_ecspi_prepare_message(struct spi_imx_data *spi_imx,
				      struct spi_message *msg)
{
507
	struct spi_device *spi = msg->spi;
508
	struct spi_transfer *xfer;
509
	u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
510
	u32 min_speed_hz = ~0U;
511
	u32 testreg, delay;
512
	u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
513

514 515 516 517 518
	/* set Master or Slave mode */
	if (spi_imx->slave_mode)
		ctrl &= ~MX51_ECSPI_CTRL_MODE_MASK;
	else
		ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
519

520 521 522 523 524 525
	/*
	 * Enable SPI_RDY handling (falling edge/level triggered).
	 */
	if (spi->mode & SPI_READY)
		ctrl |= MX51_ECSPI_CTRL_DRCTL(spi_imx->spi_drctl);

526
	/* set chip select to use */
527
	ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
528

529 530 531 532 533 534 535 536 537
	/*
	 * The ctrl register must be written first, with the EN bit set other
	 * registers must not be written to.
	 */
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);

	testreg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
	if (spi->mode & SPI_LOOP)
		testreg |= MX51_ECSPI_TESTREG_LBC;
538
	else
539 540
		testreg &= ~MX51_ECSPI_TESTREG_LBC;
	writel(testreg, spi_imx->base + MX51_ECSPI_TESTREG);
541

542 543 544 545 546 547 548 549 550
	/*
	 * eCSPI burst completion by Chip Select signal in Slave mode
	 * is not functional for imx53 Soc, config SPI burst completed when
	 * BURST_LENGTH + 1 bits are received
	 */
	if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
		cfg &= ~MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
	else
		cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
551

552
	if (spi->mode & SPI_CPHA)
553
		cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
554
	else
555
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
556

557
	if (spi->mode & SPI_CPOL) {
558 559
		cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
560
	} else {
561 562
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
563
	}
564

565
	if (spi->mode & SPI_CS_HIGH)
566
		cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
567
	else
568
		cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
569

570
	writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
571

572 573 574 575 576 577 578 579 580 581
	/*
	 * Wait until the changes in the configuration register CONFIGREG
	 * propagate into the hardware. It takes exactly one tick of the
	 * SCLK clock, but we will wait two SCLK clock just to be sure. The
	 * effect of the delay it takes for the hardware to apply changes
	 * is noticable if the SCLK clock run very slow. In such a case, if
	 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
	 * be asserted before the SCLK polarity changes, which would disrupt
	 * the SPI communication as the device on the other end would consider
	 * the change of SCLK polarity as a clock tick already.
582 583 584 585 586 587
	 *
	 * Because spi_imx->spi_bus_clk is only set in bitbang prepare_message
	 * callback, iterate over all the transfers in spi_message, find the
	 * one with lowest bus frequency, and use that bus frequency for the
	 * delay calculation. In case all transfers have speed_hz == 0, then
	 * min_speed_hz is ~0 and the resulting delay is zero.
588
	 */
589 590 591 592 593 594 595
	list_for_each_entry(xfer, &msg->transfers, transfer_list) {
		if (!xfer->speed_hz)
			continue;
		min_speed_hz = min(xfer->speed_hz, min_speed_hz);
	}

	delay = (2 * 1000000) / min_speed_hz;
596 597 598 599 600
	if (likely(delay < 10))	/* SCLK is faster than 100 kHz */
		udelay(delay);
	else			/* SCLK is _very_ slow */
		usleep_range(delay, delay + 10);

601 602
	return 0;
}
603

604
static int mx51_ecspi_prepare_transfer(struct spi_imx_data *spi_imx,
605
				       struct spi_device *spi)
606 607
{
	u32 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
608
	u32 clk;
609 610 611 612 613 614

	/* Clear BL field and set the right value */
	ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
	if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
		ctrl |= (spi_imx->slave_burst * 8 - 1)
			<< MX51_ECSPI_CTRL_BL_OFFSET;
615
	else
616 617
		ctrl |= (spi_imx->bits_per_word - 1)
			<< MX51_ECSPI_CTRL_BL_OFFSET;
618

619 620 621
	/* set clock speed */
	ctrl &= ~(0xf << MX51_ECSPI_CTRL_POSTDIV_OFFSET |
		  0xf << MX51_ECSPI_CTRL_PREDIV_OFFSET);
622
	ctrl |= mx51_ecspi_clkdiv(spi_imx, spi_imx->spi_bus_clk, &clk);
623 624 625 626 627 628
	spi_imx->spi_bus_clk = clk;

	if (spi_imx->usedma)
		ctrl |= MX51_ECSPI_CTRL_SMC;

	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
629

630 631 632 633 634
	return 0;
}

static void mx51_setup_wml(struct spi_imx_data *spi_imx)
{
R
Robin Gong 已提交
635 636 637 638
	/*
	 * Configure the DMA register: setup the watermark
	 * and enable DMA request.
	 */
639
	writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml - 1) |
640 641
		MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
		MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
642 643
		MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
		MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
644 645
}

646
static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
647
{
648
	return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
649 650
}

651
static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
652 653
{
	/* drain receive buffer */
654
	while (mx51_ecspi_rx_available(spi_imx))
655 656 657
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

658 659 660 661 662 663
#define MX31_INTREG_TEEN	(1 << 0)
#define MX31_INTREG_RREN	(1 << 3)

#define MX31_CSPICTRL_ENABLE	(1 << 0)
#define MX31_CSPICTRL_MASTER	(1 << 1)
#define MX31_CSPICTRL_XCH	(1 << 2)
M
Martin Kaiser 已提交
664
#define MX31_CSPICTRL_SMC	(1 << 3)
665 666 667 668 669 670 671 672 673 674
#define MX31_CSPICTRL_POL	(1 << 4)
#define MX31_CSPICTRL_PHA	(1 << 5)
#define MX31_CSPICTRL_SSCTL	(1 << 6)
#define MX31_CSPICTRL_SSPOL	(1 << 7)
#define MX31_CSPICTRL_BC_SHIFT	8
#define MX35_CSPICTRL_BL_SHIFT	20
#define MX31_CSPICTRL_CS_SHIFT	24
#define MX35_CSPICTRL_CS_SHIFT	12
#define MX31_CSPICTRL_DR_SHIFT	16

M
Martin Kaiser 已提交
675 676 677 678
#define MX31_CSPI_DMAREG	0x10
#define MX31_DMAREG_RH_DEN	(1<<4)
#define MX31_DMAREG_TH_DEN	(1<<1)

679 680 681
#define MX31_CSPISTATUS		0x14
#define MX31_STATUS_RR		(1 << 3)

682 683 684
#define MX31_CSPI_TESTREG	0x1C
#define MX31_TEST_LBC		(1 << 14)

685 686 687 688
/* These functions also work for the i.MX35, but be aware that
 * the i.MX35 has a slightly different register layout for bits
 * we do not use here.
 */
689
static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
690 691 692 693 694 695 696 697
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX31_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX31_INTREG_RREN;

698
	writel(val, spi_imx->base + MXC_CSPIINT);
699 700
}

701
static void mx31_trigger(struct spi_imx_data *spi_imx)
702 703 704
{
	unsigned int reg;

705
	reg = readl(spi_imx->base + MXC_CSPICTRL);
706
	reg |= MX31_CSPICTRL_XCH;
707
	writel(reg, spi_imx->base + MXC_CSPICTRL);
708 709
}

710 711 712 713 714 715
static int mx31_prepare_message(struct spi_imx_data *spi_imx,
				struct spi_message *msg)
{
	return 0;
}

716
static int mx31_prepare_transfer(struct spi_imx_data *spi_imx,
717
				 struct spi_device *spi)
718 719
{
	unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
720
	unsigned int clk;
721

722
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->spi_bus_clk, &clk) <<
723
		MX31_CSPICTRL_DR_SHIFT;
724
	spi_imx->spi_bus_clk = clk;
725

726
	if (is_imx35_cspi(spi_imx)) {
727
		reg |= (spi_imx->bits_per_word - 1) << MX35_CSPICTRL_BL_SHIFT;
728 729
		reg |= MX31_CSPICTRL_SSCTL;
	} else {
730
		reg |= (spi_imx->bits_per_word - 1) << MX31_CSPICTRL_BC_SHIFT;
731
	}
732

733
	if (spi->mode & SPI_CPHA)
734
		reg |= MX31_CSPICTRL_PHA;
735
	if (spi->mode & SPI_CPOL)
736
		reg |= MX31_CSPICTRL_POL;
737
	if (spi->mode & SPI_CS_HIGH)
738
		reg |= MX31_CSPICTRL_SSPOL;
739
	if (!spi->cs_gpiod)
740
		reg |= (spi->chip_select) <<
741 742
			(is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
						  MX31_CSPICTRL_CS_SHIFT);
743

M
Martin Kaiser 已提交
744 745 746
	if (spi_imx->usedma)
		reg |= MX31_CSPICTRL_SMC;

747 748
	writel(reg, spi_imx->base + MXC_CSPICTRL);

749 750 751 752 753 754 755
	reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
	if (spi->mode & SPI_LOOP)
		reg |= MX31_TEST_LBC;
	else
		reg &= ~MX31_TEST_LBC;
	writel(reg, spi_imx->base + MX31_CSPI_TESTREG);

M
Martin Kaiser 已提交
756
	if (spi_imx->usedma) {
U
Uwe Kleine-König 已提交
757 758 759 760
		/*
		 * configure DMA requests when RXFIFO is half full and
		 * when TXFIFO is half empty
		 */
M
Martin Kaiser 已提交
761 762 763 764
		writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
			spi_imx->base + MX31_CSPI_DMAREG);
	}

765 766 767
	return 0;
}

768
static int mx31_rx_available(struct spi_imx_data *spi_imx)
769
{
770
	return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
771 772
}

773
static void mx31_reset(struct spi_imx_data *spi_imx)
774 775
{
	/* drain receive buffer */
776
	while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
777 778 779
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

780 781 782 783 784 785 786 787 788 789 790 791 792
#define MX21_INTREG_RR		(1 << 4)
#define MX21_INTREG_TEEN	(1 << 9)
#define MX21_INTREG_RREN	(1 << 13)

#define MX21_CSPICTRL_POL	(1 << 5)
#define MX21_CSPICTRL_PHA	(1 << 6)
#define MX21_CSPICTRL_SSPOL	(1 << 8)
#define MX21_CSPICTRL_XCH	(1 << 9)
#define MX21_CSPICTRL_ENABLE	(1 << 10)
#define MX21_CSPICTRL_MASTER	(1 << 11)
#define MX21_CSPICTRL_DR_SHIFT	14
#define MX21_CSPICTRL_CS_SHIFT	19

793
static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
794 795 796 797
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
798
		val |= MX21_INTREG_TEEN;
799
	if (enable & MXC_INT_RR)
800
		val |= MX21_INTREG_RREN;
801

802
	writel(val, spi_imx->base + MXC_CSPIINT);
803 804
}

805
static void mx21_trigger(struct spi_imx_data *spi_imx)
806 807 808
{
	unsigned int reg;

809
	reg = readl(spi_imx->base + MXC_CSPICTRL);
810
	reg |= MX21_CSPICTRL_XCH;
811
	writel(reg, spi_imx->base + MXC_CSPICTRL);
812 813
}

814 815 816 817 818 819
static int mx21_prepare_message(struct spi_imx_data *spi_imx,
				struct spi_message *msg)
{
	return 0;
}

820
static int mx21_prepare_transfer(struct spi_imx_data *spi_imx,
821
				 struct spi_device *spi)
822
{
823
	unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
824
	unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
825 826
	unsigned int clk;

827
	reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, spi_imx->spi_bus_clk, max, &clk)
828 829
		<< MX21_CSPICTRL_DR_SHIFT;
	spi_imx->spi_bus_clk = clk;
830

831
	reg |= spi_imx->bits_per_word - 1;
832

833
	if (spi->mode & SPI_CPHA)
834
		reg |= MX21_CSPICTRL_PHA;
835
	if (spi->mode & SPI_CPOL)
836
		reg |= MX21_CSPICTRL_POL;
837
	if (spi->mode & SPI_CS_HIGH)
838
		reg |= MX21_CSPICTRL_SSPOL;
839
	if (!spi->cs_gpiod)
840
		reg |= spi->chip_select << MX21_CSPICTRL_CS_SHIFT;
841

842
	writel(reg, spi_imx->base + MXC_CSPICTRL);
843 844 845 846

	return 0;
}

847
static int mx21_rx_available(struct spi_imx_data *spi_imx)
848
{
849
	return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
850 851
}

852
static void mx21_reset(struct spi_imx_data *spi_imx)
853 854 855 856
{
	writel(1, spi_imx->base + MXC_RESET);
}

857 858 859 860 861 862 863 864 865 866 867
#define MX1_INTREG_RR		(1 << 3)
#define MX1_INTREG_TEEN		(1 << 8)
#define MX1_INTREG_RREN		(1 << 11)

#define MX1_CSPICTRL_POL	(1 << 4)
#define MX1_CSPICTRL_PHA	(1 << 5)
#define MX1_CSPICTRL_XCH	(1 << 8)
#define MX1_CSPICTRL_ENABLE	(1 << 9)
#define MX1_CSPICTRL_MASTER	(1 << 10)
#define MX1_CSPICTRL_DR_SHIFT	13

868
static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
869 870 871 872 873 874 875 876
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX1_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX1_INTREG_RREN;

877
	writel(val, spi_imx->base + MXC_CSPIINT);
878 879
}

880
static void mx1_trigger(struct spi_imx_data *spi_imx)
881 882 883
{
	unsigned int reg;

884
	reg = readl(spi_imx->base + MXC_CSPICTRL);
885
	reg |= MX1_CSPICTRL_XCH;
886
	writel(reg, spi_imx->base + MXC_CSPICTRL);
887 888
}

889 890 891 892 893 894
static int mx1_prepare_message(struct spi_imx_data *spi_imx,
			       struct spi_message *msg)
{
	return 0;
}

895
static int mx1_prepare_transfer(struct spi_imx_data *spi_imx,
896
				struct spi_device *spi)
897 898
{
	unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
899
	unsigned int clk;
900

901
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->spi_bus_clk, &clk) <<
902
		MX1_CSPICTRL_DR_SHIFT;
903 904
	spi_imx->spi_bus_clk = clk;

905
	reg |= spi_imx->bits_per_word - 1;
906

907
	if (spi->mode & SPI_CPHA)
908
		reg |= MX1_CSPICTRL_PHA;
909
	if (spi->mode & SPI_CPOL)
910 911
		reg |= MX1_CSPICTRL_POL;

912
	writel(reg, spi_imx->base + MXC_CSPICTRL);
913 914 915 916

	return 0;
}

917
static int mx1_rx_available(struct spi_imx_data *spi_imx)
918
{
919
	return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
920 921
}

922
static void mx1_reset(struct spi_imx_data *spi_imx)
923 924 925 926
{
	writel(1, spi_imx->base + MXC_RESET);
}

927 928
static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
	.intctrl = mx1_intctrl,
929
	.prepare_message = mx1_prepare_message,
930
	.prepare_transfer = mx1_prepare_transfer,
931 932 933
	.trigger = mx1_trigger,
	.rx_available = mx1_rx_available,
	.reset = mx1_reset,
934 935
	.fifo_size = 8,
	.has_dmamode = false,
936
	.dynamic_burst = false,
937
	.has_slavemode = false,
938 939 940 941 942
	.devtype = IMX1_CSPI,
};

static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
	.intctrl = mx21_intctrl,
943
	.prepare_message = mx21_prepare_message,
944
	.prepare_transfer = mx21_prepare_transfer,
945 946 947
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
948 949
	.fifo_size = 8,
	.has_dmamode = false,
950
	.dynamic_burst = false,
951
	.has_slavemode = false,
952 953 954 955 956 957
	.devtype = IMX21_CSPI,
};

static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
	/* i.mx27 cspi shares the functions with i.mx21 one */
	.intctrl = mx21_intctrl,
958
	.prepare_message = mx21_prepare_message,
959
	.prepare_transfer = mx21_prepare_transfer,
960 961 962
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
963 964
	.fifo_size = 8,
	.has_dmamode = false,
965
	.dynamic_burst = false,
966
	.has_slavemode = false,
967 968 969 970 971
	.devtype = IMX27_CSPI,
};

static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
	.intctrl = mx31_intctrl,
972
	.prepare_message = mx31_prepare_message,
973
	.prepare_transfer = mx31_prepare_transfer,
974 975 976
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
977 978
	.fifo_size = 8,
	.has_dmamode = false,
979
	.dynamic_burst = false,
980
	.has_slavemode = false,
981 982 983 984 985 986
	.devtype = IMX31_CSPI,
};

static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
	/* i.mx35 and later cspi shares the functions with i.mx31 one */
	.intctrl = mx31_intctrl,
987
	.prepare_message = mx31_prepare_message,
988
	.prepare_transfer = mx31_prepare_transfer,
989 990 991
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
992 993
	.fifo_size = 8,
	.has_dmamode = true,
994
	.dynamic_burst = false,
995
	.has_slavemode = false,
996 997 998 999 1000
	.devtype = IMX35_CSPI,
};

static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
1001
	.prepare_message = mx51_ecspi_prepare_message,
1002
	.prepare_transfer = mx51_ecspi_prepare_transfer,
1003 1004 1005
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
	.reset = mx51_ecspi_reset,
1006
	.setup_wml = mx51_setup_wml,
1007
	.disable_dma = mx51_disable_dma,
1008 1009
	.fifo_size = 64,
	.has_dmamode = true,
1010
	.dynamic_burst = true,
1011 1012
	.has_slavemode = true,
	.disable = mx51_ecspi_disable,
1013 1014 1015
	.devtype = IMX51_ECSPI,
};

1016 1017
static struct spi_imx_devtype_data imx53_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
1018
	.prepare_message = mx51_ecspi_prepare_message,
1019
	.prepare_transfer = mx51_ecspi_prepare_transfer,
1020 1021
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
1022
	.disable_dma = mx51_disable_dma,
1023 1024 1025
	.reset = mx51_ecspi_reset,
	.fifo_size = 64,
	.has_dmamode = true,
1026 1027
	.has_slavemode = true,
	.disable = mx51_ecspi_disable,
1028 1029 1030
	.devtype = IMX53_ECSPI,
};

1031 1032 1033 1034 1035 1036 1037
static const struct of_device_id spi_imx_dt_ids[] = {
	{ .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
	{ .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
	{ .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
	{ .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
	{ .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
	{ .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
1038
	{ .compatible = "fsl,imx53-ecspi", .data = &imx53_ecspi_devtype_data, },
1039 1040
	{ /* sentinel */ }
};
1041
MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
1042

1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
static void spi_imx_set_burst_len(struct spi_imx_data *spi_imx, int n_bits)
{
	u32 ctrl;

	ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
	ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
	ctrl |= ((n_bits - 1) << MX51_ECSPI_CTRL_BL_OFFSET);
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
}

1053
static void spi_imx_push(struct spi_imx_data *spi_imx)
1054
{
1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
	unsigned int burst_len, fifo_words;

	if (spi_imx->dynamic_burst)
		fifo_words = 4;
	else
		fifo_words = spi_imx_bytes_per_word(spi_imx->bits_per_word);
	/*
	 * Reload the FIFO when the remaining bytes to be transferred in the
	 * current burst is 0. This only applies when bits_per_word is a
	 * multiple of 8.
	 */
	if (!spi_imx->remainder) {
		if (spi_imx->dynamic_burst) {

			/* We need to deal unaligned data first */
			burst_len = spi_imx->count % MX51_ECSPI_CTRL_MAX_BURST;

			if (!burst_len)
				burst_len = MX51_ECSPI_CTRL_MAX_BURST;

			spi_imx_set_burst_len(spi_imx, burst_len * 8);

			spi_imx->remainder = burst_len;
		} else {
			spi_imx->remainder = fifo_words;
		}
	}

1083
	while (spi_imx->txfifo < spi_imx->devtype_data->fifo_size) {
1084
		if (!spi_imx->count)
1085
			break;
1086
		if (spi_imx->dynamic_burst &&
U
Uwe Kleine-König 已提交
1087
		    spi_imx->txfifo >= DIV_ROUND_UP(spi_imx->remainder,
1088
						     fifo_words))
1089
			break;
1090 1091
		spi_imx->tx(spi_imx);
		spi_imx->txfifo++;
1092 1093
	}

1094 1095
	if (!spi_imx->slave_mode)
		spi_imx->devtype_data->trigger(spi_imx);
1096 1097
}

1098
static irqreturn_t spi_imx_isr(int irq, void *dev_id)
1099
{
1100
	struct spi_imx_data *spi_imx = dev_id;
1101

1102 1103
	while (spi_imx->txfifo &&
	       spi_imx->devtype_data->rx_available(spi_imx)) {
1104 1105
		spi_imx->rx(spi_imx);
		spi_imx->txfifo--;
1106 1107
	}

1108 1109
	if (spi_imx->count) {
		spi_imx_push(spi_imx);
1110 1111 1112
		return IRQ_HANDLED;
	}

1113
	if (spi_imx->txfifo) {
1114 1115 1116
		/* No data left to push, but still waiting for rx data,
		 * enable receive data available interrupt.
		 */
1117
		spi_imx->devtype_data->intctrl(
1118
				spi_imx, MXC_INT_RR);
1119 1120 1121
		return IRQ_HANDLED;
	}

1122
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1123
	complete(&spi_imx->xfer_done);
1124 1125 1126 1127

	return IRQ_HANDLED;
}

1128
static int spi_imx_dma_configure(struct spi_master *master)
1129 1130 1131 1132 1133 1134
{
	int ret;
	enum dma_slave_buswidth buswidth;
	struct dma_slave_config rx = {}, tx = {};
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

1135
	switch (spi_imx_bytes_per_word(spi_imx->bits_per_word)) {
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
	case 4:
		buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
		break;
	case 2:
		buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
		break;
	case 1:
		buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
		break;
	default:
		return -EINVAL;
	}

	tx.direction = DMA_MEM_TO_DEV;
	tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
	tx.dst_addr_width = buswidth;
	tx.dst_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_tx, &tx);
	if (ret) {
		dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
		return ret;
	}

	rx.direction = DMA_DEV_TO_MEM;
	rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
	rx.src_addr_width = buswidth;
	rx.src_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_rx, &rx);
	if (ret) {
		dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
		return ret;
	}

	return 0;
}

1172
static int spi_imx_setupxfer(struct spi_device *spi,
1173 1174
				 struct spi_transfer *t)
{
1175
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1176

1177 1178 1179
	if (!t)
		return 0;

1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
	if (!t->speed_hz) {
		if (!spi->max_speed_hz) {
			dev_err(&spi->dev, "no speed_hz provided!\n");
			return -EINVAL;
		}
		dev_dbg(&spi->dev, "using spi->max_speed_hz!\n");
		spi_imx->spi_bus_clk = spi->max_speed_hz;
	} else
		spi_imx->spi_bus_clk = t->speed_hz;

1190
	spi_imx->bits_per_word = t->bits_per_word;
1191

1192 1193 1194 1195 1196 1197 1198 1199 1200
	/*
	 * Initialize the functions for transfer. To transfer non byte-aligned
	 * words, we have to use multiple word-size bursts, we can't use
	 * dynamic_burst in that case.
	 */
	if (spi_imx->devtype_data->dynamic_burst && !spi_imx->slave_mode &&
	    (spi_imx->bits_per_word == 8 ||
	    spi_imx->bits_per_word == 16 ||
	    spi_imx->bits_per_word == 32)) {
1201 1202 1203 1204 1205

		spi_imx->rx = spi_imx_buf_rx_swap;
		spi_imx->tx = spi_imx_buf_tx_swap;
		spi_imx->dynamic_burst = 1;

1206
	} else {
1207 1208 1209 1210 1211 1212 1213 1214 1215 1216
		if (spi_imx->bits_per_word <= 8) {
			spi_imx->rx = spi_imx_buf_rx_u8;
			spi_imx->tx = spi_imx_buf_tx_u8;
		} else if (spi_imx->bits_per_word <= 16) {
			spi_imx->rx = spi_imx_buf_rx_u16;
			spi_imx->tx = spi_imx_buf_tx_u16;
		} else {
			spi_imx->rx = spi_imx_buf_rx_u32;
			spi_imx->tx = spi_imx_buf_tx_u32;
		}
1217
		spi_imx->dynamic_burst = 0;
1218
	}
1219

1220
	if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
1221
		spi_imx->usedma = true;
1222
	else
1223
		spi_imx->usedma = false;
1224

1225 1226 1227 1228 1229 1230
	if (is_imx53_ecspi(spi_imx) && spi_imx->slave_mode) {
		spi_imx->rx = mx53_ecspi_rx_slave;
		spi_imx->tx = mx53_ecspi_tx_slave;
		spi_imx->slave_burst = t->len;
	}

1231
	spi_imx->devtype_data->prepare_transfer(spi_imx, spi);
1232 1233 1234 1235

	return 0;
}

R
Robin Gong 已提交
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
{
	struct spi_master *master = spi_imx->bitbang.master;

	if (master->dma_rx) {
		dma_release_channel(master->dma_rx);
		master->dma_rx = NULL;
	}

	if (master->dma_tx) {
		dma_release_channel(master->dma_tx);
		master->dma_tx = NULL;
	}
}

static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
1252
			     struct spi_master *master)
R
Robin Gong 已提交
1253 1254 1255
{
	int ret;

R
Robin Gong 已提交
1256 1257 1258 1259
	/* use pio mode for i.mx6dl chip TKT238285 */
	if (of_machine_is_compatible("fsl,imx6dl"))
		return 0;

1260
	spi_imx->wml = spi_imx->devtype_data->fifo_size / 2;
1261

R
Robin Gong 已提交
1262
	/* Prepare for TX DMA: */
1263
	master->dma_tx = dma_request_chan(dev, "tx");
1264 1265 1266 1267
	if (IS_ERR(master->dma_tx)) {
		ret = PTR_ERR(master->dma_tx);
		dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
		master->dma_tx = NULL;
R
Robin Gong 已提交
1268 1269 1270 1271
		goto err;
	}

	/* Prepare for RX : */
1272
	master->dma_rx = dma_request_chan(dev, "rx");
1273 1274 1275 1276
	if (IS_ERR(master->dma_rx)) {
		ret = PTR_ERR(master->dma_rx);
		dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
		master->dma_rx = NULL;
R
Robin Gong 已提交
1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
		goto err;
	}

	init_completion(&spi_imx->dma_rx_completion);
	init_completion(&spi_imx->dma_tx_completion);
	master->can_dma = spi_imx_can_dma;
	master->max_dma_len = MAX_SDMA_BD_BYTES;
	spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
					 SPI_MASTER_MUST_TX;

	return 0;
err:
	spi_imx_sdma_exit(spi_imx);
	return ret;
}

static void spi_imx_dma_rx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_rx_completion);
}

static void spi_imx_dma_tx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_tx_completion);
}

1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
{
	unsigned long timeout = 0;

	/* Time with actual data transfer and CS change delay related to HW */
	timeout = (8 + 4) * size / spi_imx->spi_bus_clk;

	/* Add extra second for scheduler related activities */
	timeout += 1;

	/* Double calculated timeout */
	return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
}

R
Robin Gong 已提交
1321 1322 1323
static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
				struct spi_transfer *transfer)
{
1324
	struct dma_async_tx_descriptor *desc_tx, *desc_rx;
1325
	unsigned long transfer_timeout;
1326
	unsigned long timeout;
R
Robin Gong 已提交
1327 1328
	struct spi_master *master = spi_imx->bitbang.master;
	struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
1329 1330
	struct scatterlist *last_sg = sg_last(rx->sgl, rx->nents);
	unsigned int bytes_per_word, i;
1331 1332
	int ret;

1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344
	/* Get the right burst length from the last sg to ensure no tail data */
	bytes_per_word = spi_imx_bytes_per_word(transfer->bits_per_word);
	for (i = spi_imx->devtype_data->fifo_size / 2; i > 0; i--) {
		if (!(sg_dma_len(last_sg) % (i * bytes_per_word)))
			break;
	}
	/* Use 1 as wml in case no available burst length got */
	if (i == 0)
		i = 1;

	spi_imx->wml =  i;

1345 1346
	ret = spi_imx_dma_configure(master);
	if (ret)
R
Robin Gong 已提交
1347
		goto dma_failure_no_start;
1348

1349 1350
	if (!spi_imx->devtype_data->setup_wml) {
		dev_err(spi_imx->dev, "No setup_wml()?\n");
R
Robin Gong 已提交
1351 1352
		ret = -EINVAL;
		goto dma_failure_no_start;
1353
	}
1354
	spi_imx->devtype_data->setup_wml(spi_imx);
R
Robin Gong 已提交
1355

1356 1357 1358 1359 1360 1361 1362
	/*
	 * The TX DMA setup starts the transfer, so make sure RX is configured
	 * before TX.
	 */
	desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
				rx->sgl, rx->nents, DMA_DEV_TO_MEM,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
R
Robin Gong 已提交
1363 1364 1365 1366
	if (!desc_rx) {
		ret = -EINVAL;
		goto dma_failure_no_start;
	}
R
Robin Gong 已提交
1367

1368 1369 1370 1371 1372
	desc_rx->callback = spi_imx_dma_rx_callback;
	desc_rx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_rx);
	reinit_completion(&spi_imx->dma_rx_completion);
	dma_async_issue_pending(master->dma_rx);
R
Robin Gong 已提交
1373

1374 1375 1376 1377 1378
	desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
				tx->sgl, tx->nents, DMA_MEM_TO_DEV,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc_tx) {
		dmaengine_terminate_all(master->dma_tx);
1379
		dmaengine_terminate_all(master->dma_rx);
1380
		return -EINVAL;
R
Robin Gong 已提交
1381 1382
	}

1383 1384 1385
	desc_tx->callback = spi_imx_dma_tx_callback;
	desc_tx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_tx);
R
Robin Gong 已提交
1386
	reinit_completion(&spi_imx->dma_tx_completion);
1387
	dma_async_issue_pending(master->dma_tx);
R
Robin Gong 已提交
1388

1389 1390
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

R
Robin Gong 已提交
1391
	/* Wait SDMA to finish the data transfer.*/
1392
	timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
1393
						transfer_timeout);
1394
	if (!timeout) {
1395
		dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
R
Robin Gong 已提交
1396
		dmaengine_terminate_all(master->dma_tx);
1397
		dmaengine_terminate_all(master->dma_rx);
1398
		return -ETIMEDOUT;
R
Robin Gong 已提交
1399 1400
	}

1401 1402 1403 1404 1405 1406 1407 1408
	timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&master->dev, "I/O Error in DMA RX\n");
		spi_imx->devtype_data->reset(spi_imx);
		dmaengine_terminate_all(master->dma_rx);
		return -ETIMEDOUT;
	}
R
Robin Gong 已提交
1409

1410
	return transfer->len;
R
Robin Gong 已提交
1411 1412 1413 1414
/* fallback to pio */
dma_failure_no_start:
	transfer->error |= SPI_TRANS_FAIL_NO_START;
	return ret;
R
Robin Gong 已提交
1415 1416 1417
}

static int spi_imx_pio_transfer(struct spi_device *spi,
1418 1419
				struct spi_transfer *transfer)
{
1420
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1421 1422
	unsigned long transfer_timeout;
	unsigned long timeout;
1423

1424 1425 1426 1427
	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1428
	spi_imx->remainder = 0;
1429

1430
	reinit_completion(&spi_imx->xfer_done);
1431

1432
	spi_imx_push(spi_imx);
1433

1434
	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
1435

1436 1437 1438 1439 1440 1441 1442 1443 1444
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

	timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&spi->dev, "I/O Error in PIO\n");
		spi_imx->devtype_data->reset(spi_imx);
		return -ETIMEDOUT;
	}
1445 1446 1447 1448

	return transfer->len;
}

1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
static int spi_imx_pio_transfer_slave(struct spi_device *spi,
				      struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	int ret = transfer->len;

	if (is_imx53_ecspi(spi_imx) &&
	    transfer->len > MX53_MAX_TRANSFER_BYTES) {
		dev_err(&spi->dev, "Transaction too big, max size is %d bytes\n",
			MX53_MAX_TRANSFER_BYTES);
		return -EMSGSIZE;
	}

	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1466
	spi_imx->remainder = 0;
1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492

	reinit_completion(&spi_imx->xfer_done);
	spi_imx->slave_aborted = false;

	spi_imx_push(spi_imx);

	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE | MXC_INT_RDR);

	if (wait_for_completion_interruptible(&spi_imx->xfer_done) ||
	    spi_imx->slave_aborted) {
		dev_dbg(&spi->dev, "interrupted\n");
		ret = -EINTR;
	}

	/* ecspi has a HW issue when works in Slave mode,
	 * after 64 words writtern to TXFIFO, even TXFIFO becomes empty,
	 * ECSPI_TXDATA keeps shift out the last word data,
	 * so we have to disable ECSPI when in slave mode after the
	 * transfer completes
	 */
	if (spi_imx->devtype_data->disable)
		spi_imx->devtype_data->disable(spi_imx);

	return ret;
}

R
Robin Gong 已提交
1493 1494 1495 1496 1497
static int spi_imx_transfer(struct spi_device *spi,
				struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);

1498 1499
	transfer->effective_speed_hz = spi_imx->spi_bus_clk;

1500 1501
	/* flush rxfifo before transfer */
	while (spi_imx->devtype_data->rx_available(spi_imx))
1502
		readl(spi_imx->base + MXC_CSPIRXDATA);
1503 1504 1505 1506

	if (spi_imx->slave_mode)
		return spi_imx_pio_transfer_slave(spi, transfer);

R
Robin Gong 已提交
1507 1508
	if (spi_imx->usedma)
		return spi_imx_dma_transfer(spi_imx, transfer);
1509 1510

	return spi_imx_pio_transfer(spi, transfer);
R
Robin Gong 已提交
1511 1512
}

1513
static int spi_imx_setup(struct spi_device *spi)
1514
{
1515
	dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
1516 1517 1518 1519 1520
		 spi->mode, spi->bits_per_word, spi->max_speed_hz);

	return 0;
}

1521
static void spi_imx_cleanup(struct spi_device *spi)
1522 1523 1524
{
}

1525 1526 1527 1528 1529 1530
static int
spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
	int ret;

C
Clark Wang 已提交
1531 1532
	ret = pm_runtime_get_sync(spi_imx->dev);
	if (ret < 0) {
1533
		pm_runtime_put_noidle(spi_imx->dev);
C
Clark Wang 已提交
1534
		dev_err(spi_imx->dev, "failed to enable clock\n");
1535 1536 1537
		return ret;
	}

1538 1539
	ret = spi_imx->devtype_data->prepare_message(spi_imx, msg);
	if (ret) {
C
Clark Wang 已提交
1540 1541
		pm_runtime_mark_last_busy(spi_imx->dev);
		pm_runtime_put_autosuspend(spi_imx->dev);
1542 1543 1544
	}

	return ret;
1545 1546 1547 1548 1549 1550 1551
}

static int
spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

C
Clark Wang 已提交
1552 1553
	pm_runtime_mark_last_busy(spi_imx->dev);
	pm_runtime_put_autosuspend(spi_imx->dev);
1554 1555 1556
	return 0;
}

1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
static int spi_imx_slave_abort(struct spi_master *master)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	spi_imx->slave_aborted = true;
	complete(&spi_imx->xfer_done);

	return 0;
}

1567
static int spi_imx_probe(struct platform_device *pdev)
1568
{
1569
	struct device_node *np = pdev->dev.of_node;
1570
	struct spi_master *master;
1571
	struct spi_imx_data *spi_imx;
1572
	struct resource *res;
1573
	int ret, irq, spi_drctl;
1574 1575
	const struct spi_imx_devtype_data *devtype_data =
			of_device_get_match_data(&pdev->dev);
1576
	bool slave_mode;
1577
	u32 val;
1578

1579 1580 1581 1582 1583 1584 1585 1586
	slave_mode = devtype_data->has_slavemode &&
			of_property_read_bool(np, "spi-slave");
	if (slave_mode)
		master = spi_alloc_slave(&pdev->dev,
					 sizeof(struct spi_imx_data));
	else
		master = spi_alloc_master(&pdev->dev,
					  sizeof(struct spi_imx_data));
1587 1588 1589
	if (!master)
		return -ENOMEM;

1590 1591 1592 1593 1594 1595
	ret = of_property_read_u32(np, "fsl,spi-rdy-drctl", &spi_drctl);
	if ((ret < 0) || (spi_drctl >= 0x3)) {
		/* '11' is reserved */
		spi_drctl = 0;
	}

1596 1597
	platform_set_drvdata(pdev, master);

1598
	master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
1599
	master->bus_num = np ? -1 : pdev->id;
1600
	master->use_gpio_descriptors = true;
1601

1602
	spi_imx = spi_master_get_devdata(master);
1603
	spi_imx->bitbang.master = master;
1604
	spi_imx->dev = &pdev->dev;
1605
	spi_imx->slave_mode = slave_mode;
1606

1607
	spi_imx->devtype_data = devtype_data;
1608

1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
	/*
	 * Get number of chip selects from device properties. This can be
	 * coming from device tree or boardfiles, if it is not defined,
	 * a default value of 3 chip selects will be used, as all the legacy
	 * board files have <= 3 chip selects.
	 */
	if (!device_property_read_u32(&pdev->dev, "num-cs", &val))
		master->num_chipselect = val;
	else
		master->num_chipselect = 3;
1619

1620 1621 1622 1623
	spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
	spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
	spi_imx->bitbang.master->setup = spi_imx_setup;
	spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
1624 1625
	spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
	spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
1626
	spi_imx->bitbang.master->slave_abort = spi_imx_slave_abort;
O
Oleksij Rempel 已提交
1627 1628
	spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH \
					     | SPI_NO_CS;
1629 1630
	if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx) ||
	    is_imx53_ecspi(spi_imx))
1631 1632 1633
		spi_imx->bitbang.master->mode_bits |= SPI_LOOP | SPI_READY;

	spi_imx->spi_drctl = spi_drctl;
1634

1635
	init_completion(&spi_imx->xfer_done);
1636 1637

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
F
Fabio Estevam 已提交
1638 1639 1640 1641
	spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(spi_imx->base)) {
		ret = PTR_ERR(spi_imx->base);
		goto out_master_put;
1642
	}
1643
	spi_imx->base_phys = res->start;
1644

1645 1646 1647
	irq = platform_get_irq(pdev, 0);
	if (irq < 0) {
		ret = irq;
F
Fabio Estevam 已提交
1648
		goto out_master_put;
1649 1650
	}

1651
	ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
1652
			       dev_name(&pdev->dev), spi_imx);
1653
	if (ret) {
1654
		dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
F
Fabio Estevam 已提交
1655
		goto out_master_put;
1656 1657
	}

1658 1659 1660
	spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(spi_imx->clk_ipg)) {
		ret = PTR_ERR(spi_imx->clk_ipg);
F
Fabio Estevam 已提交
1661
		goto out_master_put;
1662 1663
	}

1664 1665 1666
	spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(spi_imx->clk_per)) {
		ret = PTR_ERR(spi_imx->clk_per);
F
Fabio Estevam 已提交
1667
		goto out_master_put;
1668 1669
	}

1670 1671 1672 1673 1674 1675 1676 1677
	ret = clk_prepare_enable(spi_imx->clk_per);
	if (ret)
		goto out_master_put;

	ret = clk_prepare_enable(spi_imx->clk_ipg);
	if (ret)
		goto out_put_per;

C
Clark Wang 已提交
1678 1679
	pm_runtime_set_autosuspend_delay(spi_imx->dev, MXC_RPM_TIMEOUT);
	pm_runtime_use_autosuspend(spi_imx->dev);
1680
	pm_runtime_get_noresume(spi_imx->dev);
1681 1682
	pm_runtime_set_active(spi_imx->dev);
	pm_runtime_enable(spi_imx->dev);
1683 1684

	spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
R
Robin Gong 已提交
1685
	/*
M
Martin Kaiser 已提交
1686 1687
	 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
	 * if validated on other chips.
R
Robin Gong 已提交
1688
	 */
1689
	if (spi_imx->devtype_data->has_dmamode) {
1690
		ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
1691
		if (ret == -EPROBE_DEFER)
C
Clark Wang 已提交
1692
			goto out_runtime_pm_put;
1693

1694
		if (ret < 0)
1695
			dev_dbg(&pdev->dev, "dma setup error %d, use pio\n",
1696 1697
				ret);
	}
1698

1699
	spi_imx->devtype_data->reset(spi_imx);
1700

1701
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1702

1703
	master->dev.of_node = pdev->dev.of_node;
1704 1705
	ret = spi_bitbang_start(&spi_imx->bitbang);
	if (ret) {
1706
		dev_err_probe(&pdev->dev, ret, "bitbang start failed\n");
1707
		goto out_bitbang_start;
1708
	}
1709

C
Clark Wang 已提交
1710 1711 1712
	pm_runtime_mark_last_busy(spi_imx->dev);
	pm_runtime_put_autosuspend(spi_imx->dev);

1713 1714
	return ret;

1715 1716 1717
out_bitbang_start:
	if (spi_imx->devtype_data->has_dmamode)
		spi_imx_sdma_exit(spi_imx);
C
Clark Wang 已提交
1718 1719
out_runtime_pm_put:
	pm_runtime_dont_use_autosuspend(spi_imx->dev);
1720
	pm_runtime_set_suspended(&pdev->dev);
C
Clark Wang 已提交
1721
	pm_runtime_disable(spi_imx->dev);
1722 1723 1724 1725

	clk_disable_unprepare(spi_imx->clk_ipg);
out_put_per:
	clk_disable_unprepare(spi_imx->clk_per);
F
Fabio Estevam 已提交
1726
out_master_put:
1727
	spi_master_put(master);
F
Fabio Estevam 已提交
1728

1729 1730 1731
	return ret;
}

1732
static int spi_imx_remove(struct platform_device *pdev)
1733 1734
{
	struct spi_master *master = platform_get_drvdata(pdev);
1735
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1736
	int ret;
1737

1738
	spi_bitbang_stop(&spi_imx->bitbang);
1739

C
Clark Wang 已提交
1740 1741
	ret = pm_runtime_get_sync(spi_imx->dev);
	if (ret < 0) {
1742
		pm_runtime_put_noidle(spi_imx->dev);
C
Clark Wang 已提交
1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767
		dev_err(spi_imx->dev, "failed to enable clock\n");
		return ret;
	}

	writel(0, spi_imx->base + MXC_CSPICTRL);

	pm_runtime_dont_use_autosuspend(spi_imx->dev);
	pm_runtime_put_sync(spi_imx->dev);
	pm_runtime_disable(spi_imx->dev);

	spi_imx_sdma_exit(spi_imx);
	spi_master_put(master);

	return 0;
}

static int __maybe_unused spi_imx_runtime_resume(struct device *dev)
{
	struct spi_master *master = dev_get_drvdata(dev);
	struct spi_imx_data *spi_imx;
	int ret;

	spi_imx = spi_master_get_devdata(master);

	ret = clk_prepare_enable(spi_imx->clk_per);
1768 1769 1770
	if (ret)
		return ret;

C
Clark Wang 已提交
1771
	ret = clk_prepare_enable(spi_imx->clk_ipg);
1772
	if (ret) {
C
Clark Wang 已提交
1773
		clk_disable_unprepare(spi_imx->clk_per);
1774 1775 1776
		return ret;
	}

C
Clark Wang 已提交
1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
	return 0;
}

static int __maybe_unused spi_imx_runtime_suspend(struct device *dev)
{
	struct spi_master *master = dev_get_drvdata(dev);
	struct spi_imx_data *spi_imx;

	spi_imx = spi_master_get_devdata(master);

1787
	clk_disable_unprepare(spi_imx->clk_per);
C
Clark Wang 已提交
1788 1789 1790 1791
	clk_disable_unprepare(spi_imx->clk_ipg);

	return 0;
}
1792

C
Clark Wang 已提交
1793 1794 1795
static int __maybe_unused spi_imx_suspend(struct device *dev)
{
	pinctrl_pm_select_sleep_state(dev);
1796 1797 1798
	return 0;
}

C
Clark Wang 已提交
1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
static int __maybe_unused spi_imx_resume(struct device *dev)
{
	pinctrl_pm_select_default_state(dev);
	return 0;
}

static const struct dev_pm_ops imx_spi_pm = {
	SET_RUNTIME_PM_OPS(spi_imx_runtime_suspend,
				spi_imx_runtime_resume, NULL)
	SET_SYSTEM_SLEEP_PM_OPS(spi_imx_suspend, spi_imx_resume)
};

1811
static struct platform_driver spi_imx_driver = {
1812 1813
	.driver = {
		   .name = DRIVER_NAME,
1814
		   .of_match_table = spi_imx_dt_ids,
C
Clark Wang 已提交
1815 1816
		   .pm = &imx_spi_pm,
	},
1817
	.probe = spi_imx_probe,
1818
	.remove = spi_imx_remove,
1819
};
1820
module_platform_driver(spi_imx_driver);
1821

1822
MODULE_DESCRIPTION("i.MX SPI Controller driver");
1823 1824
MODULE_AUTHOR("Sascha Hauer, Pengutronix");
MODULE_LICENSE("GPL");
F
Fabio Estevam 已提交
1825
MODULE_ALIAS("platform:" DRIVER_NAME);