spi-imx.c 34.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
 * Copyright (C) 2008 Juergen Beisert
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the
 * Free Software Foundation
 * 51 Franklin Street, Fifth Floor
 * Boston, MA  02110-1301, USA.
 */

#include <linux/clk.h>
#include <linux/completion.h>
#include <linux/delay.h>
R
Robin Gong 已提交
24 25
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
26 27 28 29 30 31 32 33
#include <linux/err.h>
#include <linux/gpio.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/irq.h>
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/platform_device.h>
34
#include <linux/slab.h>
35 36 37
#include <linux/spi/spi.h>
#include <linux/spi/spi_bitbang.h>
#include <linux/types.h>
38 39 40
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_gpio.h>
41

R
Robin Gong 已提交
42
#include <linux/platform_data/dma-imx.h>
43
#include <linux/platform_data/spi-imx.h>
44 45 46 47 48 49 50 51 52 53 54 55 56

#define DRIVER_NAME "spi_imx"

#define MXC_CSPIRXDATA		0x00
#define MXC_CSPITXDATA		0x04
#define MXC_CSPICTRL		0x08
#define MXC_CSPIINT		0x0c
#define MXC_RESET		0x1c

/* generic defines to abstract from the different register layouts */
#define MXC_INT_RR	(1 << 0) /* Receive data ready interrupt */
#define MXC_INT_TE	(1 << 1) /* Transmit FIFO empty interrupt */

R
Robin Gong 已提交
57 58
/* The maximum  bytes that a sdma BD can transfer.*/
#define MAX_SDMA_BD_BYTES  (1 << 15)
59
struct spi_imx_config {
60 61 62 63
	unsigned int speed_hz;
	unsigned int bpw;
};

64
enum spi_imx_devtype {
65 66 67 68 69 70
	IMX1_CSPI,
	IMX21_CSPI,
	IMX27_CSPI,
	IMX31_CSPI,
	IMX35_CSPI,	/* CSPI on all i.mx except above */
	IMX51_ECSPI,	/* ECSPI on i.mx51 and later */
71 72 73 74 75 76
};

struct spi_imx_data;

struct spi_imx_devtype_data {
	void (*intctrl)(struct spi_imx_data *, int);
77
	int (*config)(struct spi_device *, struct spi_imx_config *);
78 79
	void (*trigger)(struct spi_imx_data *);
	int (*rx_available)(struct spi_imx_data *);
80
	void (*reset)(struct spi_imx_data *);
81
	enum spi_imx_devtype devtype;
82 83
};

84
struct spi_imx_data {
85
	struct spi_bitbang bitbang;
86
	struct device *dev;
87 88

	struct completion xfer_done;
89
	void __iomem *base;
90 91
	unsigned long base_phys;

92 93
	struct clk *clk_per;
	struct clk *clk_ipg;
94
	unsigned long spi_clk;
95
	unsigned int spi_bus_clk;
96

97
	unsigned int bytes_per_word;
98
	unsigned int spi_drctl;
99

100
	unsigned int count;
101 102
	void (*tx)(struct spi_imx_data *);
	void (*rx)(struct spi_imx_data *);
103 104 105 106
	void *rx_buf;
	const void *tx_buf;
	unsigned int txfifo; /* number of words pushed in tx FIFO */

R
Robin Gong 已提交
107 108
	/* DMA */
	bool usedma;
109
	u32 wml;
R
Robin Gong 已提交
110 111 112
	struct completion dma_rx_completion;
	struct completion dma_tx_completion;

113
	const struct spi_imx_devtype_data *devtype_data;
114 115
};

116 117 118 119 120 121 122 123 124 125
static inline int is_imx27_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX27_CSPI;
}

static inline int is_imx35_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX35_CSPI;
}

126 127 128 129 130
static inline int is_imx51_ecspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX51_ECSPI;
}

131 132
static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
{
133
	return is_imx51_ecspi(d) ? 64 : 8;
134 135
}

136
#define MXC_SPI_BUF_RX(type)						\
137
static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx)		\
138
{									\
139
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);	\
140
									\
141 142 143
	if (spi_imx->rx_buf) {						\
		*(type *)spi_imx->rx_buf = val;				\
		spi_imx->rx_buf += sizeof(type);			\
144 145 146 147
	}								\
}

#define MXC_SPI_BUF_TX(type)						\
148
static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx)		\
149 150 151
{									\
	type val = 0;							\
									\
152 153 154
	if (spi_imx->tx_buf) {						\
		val = *(type *)spi_imx->tx_buf;				\
		spi_imx->tx_buf += sizeof(type);			\
155 156
	}								\
									\
157
	spi_imx->count -= sizeof(type);					\
158
									\
159
	writel(val, spi_imx->base + MXC_CSPITXDATA);			\
160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
}

MXC_SPI_BUF_RX(u8)
MXC_SPI_BUF_TX(u8)
MXC_SPI_BUF_RX(u16)
MXC_SPI_BUF_TX(u16)
MXC_SPI_BUF_RX(u32)
MXC_SPI_BUF_TX(u32)

/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
 * (which is currently not the case in this driver)
 */
static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
	256, 384, 512, 768, 1024};

/* MX21, MX27 */
176
static unsigned int spi_imx_clkdiv_1(unsigned int fin,
177
		unsigned int fspi, unsigned int max, unsigned int *fres)
178
{
179
	int i;
180 181 182

	for (i = 2; i < max; i++)
		if (fspi * mxc_clkdivs[i] >= fin)
183
			break;
184

185 186
	*fres = fin / mxc_clkdivs[i];
	return i;
187 188
}

189
/* MX1, MX31, MX35, MX51 CSPI */
190
static unsigned int spi_imx_clkdiv_2(unsigned int fin,
191
		unsigned int fspi, unsigned int *fres)
192 193 194 195 196
{
	int i, div = 4;

	for (i = 0; i < 7; i++) {
		if (fspi * div >= fin)
197
			goto out;
198 199 200
		div <<= 1;
	}

201 202 203
out:
	*fres = fin / div;
	return i;
204 205
}

206 207 208 209 210
static int spi_imx_bytes_per_word(const int bpw)
{
	return DIV_ROUND_UP(bpw, BITS_PER_BYTE);
}

R
Robin Gong 已提交
211 212 213 214
static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
			 struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
215
	unsigned int bpw, i;
216 217 218 219

	if (!master->dma_rx)
		return false;

220
	bpw = transfer->bits_per_word;
221 222 223 224 225 226

	bpw = spi_imx_bytes_per_word(bpw);

	if (bpw != 1 && bpw != 2 && bpw != 4)
		return false;

227 228 229 230
	for (i = spi_imx_get_fifosize(spi_imx) / 2; i > 0; i--) {
		if (!(transfer->len % (i * bpw)))
			break;
	}
231

232
	if (i == 0)
233
		return false;
R
Robin Gong 已提交
234

235 236
	spi_imx->wml = i;

237
	return true;
R
Robin Gong 已提交
238 239
}

240 241 242
#define MX51_ECSPI_CTRL		0x08
#define MX51_ECSPI_CTRL_ENABLE		(1 <<  0)
#define MX51_ECSPI_CTRL_XCH		(1 <<  2)
R
Robin Gong 已提交
243
#define MX51_ECSPI_CTRL_SMC		(1 << 3)
244
#define MX51_ECSPI_CTRL_MODE_MASK	(0xf << 4)
245
#define MX51_ECSPI_CTRL_DRCTL(drctl)	((drctl) << 16)
246 247 248 249 250 251 252 253 254 255
#define MX51_ECSPI_CTRL_POSTDIV_OFFSET	8
#define MX51_ECSPI_CTRL_PREDIV_OFFSET	12
#define MX51_ECSPI_CTRL_CS(cs)		((cs) << 18)
#define MX51_ECSPI_CTRL_BL_OFFSET	20

#define MX51_ECSPI_CONFIG	0x0c
#define MX51_ECSPI_CONFIG_SCLKPHA(cs)	(1 << ((cs) +  0))
#define MX51_ECSPI_CONFIG_SCLKPOL(cs)	(1 << ((cs) +  4))
#define MX51_ECSPI_CONFIG_SBBCTRL(cs)	(1 << ((cs) +  8))
#define MX51_ECSPI_CONFIG_SSBPOL(cs)	(1 << ((cs) + 12))
256
#define MX51_ECSPI_CONFIG_SCLKCTL(cs)	(1 << ((cs) + 20))
257 258 259 260 261

#define MX51_ECSPI_INT		0x10
#define MX51_ECSPI_INT_TEEN		(1 <<  0)
#define MX51_ECSPI_INT_RREN		(1 <<  3)

R
Robin Gong 已提交
262
#define MX51_ECSPI_DMA      0x14
263 264 265
#define MX51_ECSPI_DMA_TX_WML(wml)	((wml) & 0x3f)
#define MX51_ECSPI_DMA_RX_WML(wml)	(((wml) & 0x3f) << 16)
#define MX51_ECSPI_DMA_RXT_WML(wml)	(((wml) & 0x3f) << 24)
R
Robin Gong 已提交
266

267 268 269
#define MX51_ECSPI_DMA_TEDEN		(1 << 7)
#define MX51_ECSPI_DMA_RXDEN		(1 << 23)
#define MX51_ECSPI_DMA_RXTDEN		(1 << 31)
R
Robin Gong 已提交
270

271 272
#define MX51_ECSPI_STAT		0x18
#define MX51_ECSPI_STAT_RR		(1 <<  3)
273

274 275 276
#define MX51_ECSPI_TESTREG	0x20
#define MX51_ECSPI_TESTREG_LBC	BIT(31)

277
/* MX51 eCSPI */
278 279
static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
				      unsigned int fspi, unsigned int *fres)
280 281 282 283 284 285
{
	/*
	 * there are two 4-bit dividers, the pre-divider divides by
	 * $pre, the post-divider by 2^$post
	 */
	unsigned int pre, post;
286
	unsigned int fin = spi_imx->spi_clk;
287 288 289 290 291 292 293 294 295 296 297 298

	if (unlikely(fspi > fin))
		return 0;

	post = fls(fin) - fls(fspi);
	if (fin > fspi << post)
		post++;

	/* now we have: (fin <= fspi << post) with post being minimal */

	post = max(4U, post) - 4;
	if (unlikely(post > 0xf)) {
299 300
		dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
				fspi, fin);
301 302 303 304 305
		return 0xff;
	}

	pre = DIV_ROUND_UP(fin, fspi << post) - 1;

306
	dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
307
			__func__, fin, fspi, post, pre);
308 309 310 311

	/* Resulting frequency for the SCLK line. */
	*fres = (fin / (pre + 1)) >> post;

312 313
	return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
		(post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
314 315
}

316
static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
317 318 319 320
{
	unsigned val = 0;

	if (enable & MXC_INT_TE)
321
		val |= MX51_ECSPI_INT_TEEN;
322 323

	if (enable & MXC_INT_RR)
324
		val |= MX51_ECSPI_INT_RREN;
325

326
	writel(val, spi_imx->base + MX51_ECSPI_INT);
327 328
}

329
static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
330
{
331
	u32 reg;
R
Robin Gong 已提交
332

333 334
	reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
	reg |= MX51_ECSPI_CTRL_XCH;
335
	writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
336 337
}

338 339
static int mx51_ecspi_config(struct spi_device *spi,
			     struct spi_imx_config *config)
340
{
341
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
342
	u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
343
	u32 clk = config->speed_hz, delay, reg;
344
	u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
345

346 347 348 349 350 351 352
	/*
	 * The hardware seems to have a race condition when changing modes. The
	 * current assumption is that the selection of the channel arrives
	 * earlier in the hardware than the mode bits when they are written at
	 * the same time.
	 * So set master mode for all channels as we do not support slave mode.
	 */
353
	ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
354

355 356 357 358 359 360
	/*
	 * Enable SPI_RDY handling (falling edge/level triggered).
	 */
	if (spi->mode & SPI_READY)
		ctrl |= MX51_ECSPI_CTRL_DRCTL(spi_imx->spi_drctl);

361
	/* set clock speed */
362
	ctrl |= mx51_ecspi_clkdiv(spi_imx, config->speed_hz, &clk);
363
	spi_imx->spi_bus_clk = clk;
364 365

	/* set chip select to use */
366
	ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
367

368
	ctrl |= (config->bpw - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
369

370
	cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
371

372
	if (spi->mode & SPI_CPHA)
373
		cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
374
	else
375
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
376

377
	if (spi->mode & SPI_CPOL) {
378 379
		cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
380
	} else {
381 382
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
383
	}
384
	if (spi->mode & SPI_CS_HIGH)
385
		cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
386
	else
387
		cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
388

389 390 391
	if (spi_imx->usedma)
		ctrl |= MX51_ECSPI_CTRL_SMC;

392 393 394
	/* CTRL register always go first to bring out controller from reset */
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);

395
	reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
396
	if (spi->mode & SPI_LOOP)
397 398 399 400 401
		reg |= MX51_ECSPI_TESTREG_LBC;
	else
		reg &= ~MX51_ECSPI_TESTREG_LBC;
	writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);

402
	writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
403

404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
	/*
	 * Wait until the changes in the configuration register CONFIGREG
	 * propagate into the hardware. It takes exactly one tick of the
	 * SCLK clock, but we will wait two SCLK clock just to be sure. The
	 * effect of the delay it takes for the hardware to apply changes
	 * is noticable if the SCLK clock run very slow. In such a case, if
	 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
	 * be asserted before the SCLK polarity changes, which would disrupt
	 * the SPI communication as the device on the other end would consider
	 * the change of SCLK polarity as a clock tick already.
	 */
	delay = (2 * 1000000) / clk;
	if (likely(delay < 10))	/* SCLK is faster than 100 kHz */
		udelay(delay);
	else			/* SCLK is _very_ slow */
		usleep_range(delay, delay + 10);

R
Robin Gong 已提交
421 422 423 424
	/*
	 * Configure the DMA register: setup the watermark
	 * and enable DMA request.
	 */
425

426 427 428
	writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml) |
		MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
		MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
429 430
		MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
		MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
R
Robin Gong 已提交
431

432 433 434
	return 0;
}

435
static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
436
{
437
	return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
438 439
}

440
static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
441 442
{
	/* drain receive buffer */
443
	while (mx51_ecspi_rx_available(spi_imx))
444 445 446
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

447 448 449 450 451 452
#define MX31_INTREG_TEEN	(1 << 0)
#define MX31_INTREG_RREN	(1 << 3)

#define MX31_CSPICTRL_ENABLE	(1 << 0)
#define MX31_CSPICTRL_MASTER	(1 << 1)
#define MX31_CSPICTRL_XCH	(1 << 2)
M
Martin Kaiser 已提交
453
#define MX31_CSPICTRL_SMC	(1 << 3)
454 455 456 457 458 459 460 461 462 463
#define MX31_CSPICTRL_POL	(1 << 4)
#define MX31_CSPICTRL_PHA	(1 << 5)
#define MX31_CSPICTRL_SSCTL	(1 << 6)
#define MX31_CSPICTRL_SSPOL	(1 << 7)
#define MX31_CSPICTRL_BC_SHIFT	8
#define MX35_CSPICTRL_BL_SHIFT	20
#define MX31_CSPICTRL_CS_SHIFT	24
#define MX35_CSPICTRL_CS_SHIFT	12
#define MX31_CSPICTRL_DR_SHIFT	16

M
Martin Kaiser 已提交
464 465 466 467
#define MX31_CSPI_DMAREG	0x10
#define MX31_DMAREG_RH_DEN	(1<<4)
#define MX31_DMAREG_TH_DEN	(1<<1)

468 469 470
#define MX31_CSPISTATUS		0x14
#define MX31_STATUS_RR		(1 << 3)

471 472 473
#define MX31_CSPI_TESTREG	0x1C
#define MX31_TEST_LBC		(1 << 14)

474 475 476 477
/* These functions also work for the i.MX35, but be aware that
 * the i.MX35 has a slightly different register layout for bits
 * we do not use here.
 */
478
static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
479 480 481 482 483 484 485 486
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX31_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX31_INTREG_RREN;

487
	writel(val, spi_imx->base + MXC_CSPIINT);
488 489
}

490
static void mx31_trigger(struct spi_imx_data *spi_imx)
491 492 493
{
	unsigned int reg;

494
	reg = readl(spi_imx->base + MXC_CSPICTRL);
495
	reg |= MX31_CSPICTRL_XCH;
496
	writel(reg, spi_imx->base + MXC_CSPICTRL);
497 498
}

499
static int mx31_config(struct spi_device *spi, struct spi_imx_config *config)
500
{
501
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
502
	unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
503
	unsigned int clk;
504

505
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz, &clk) <<
506
		MX31_CSPICTRL_DR_SHIFT;
507
	spi_imx->spi_bus_clk = clk;
508

509
	if (is_imx35_cspi(spi_imx)) {
510 511 512 513 514
		reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
		reg |= MX31_CSPICTRL_SSCTL;
	} else {
		reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
	}
515

516
	if (spi->mode & SPI_CPHA)
517
		reg |= MX31_CSPICTRL_PHA;
518
	if (spi->mode & SPI_CPOL)
519
		reg |= MX31_CSPICTRL_POL;
520
	if (spi->mode & SPI_CS_HIGH)
521
		reg |= MX31_CSPICTRL_SSPOL;
522 523
	if (spi->cs_gpio < 0)
		reg |= (spi->cs_gpio + 32) <<
524 525
			(is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
						  MX31_CSPICTRL_CS_SHIFT);
526

M
Martin Kaiser 已提交
527 528 529
	if (spi_imx->usedma)
		reg |= MX31_CSPICTRL_SMC;

530 531
	writel(reg, spi_imx->base + MXC_CSPICTRL);

532 533 534 535 536 537 538
	reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
	if (spi->mode & SPI_LOOP)
		reg |= MX31_TEST_LBC;
	else
		reg &= ~MX31_TEST_LBC;
	writel(reg, spi_imx->base + MX31_CSPI_TESTREG);

M
Martin Kaiser 已提交
539 540 541 542 543 544 545
	if (spi_imx->usedma) {
		/* configure DMA requests when RXFIFO is half full and
		   when TXFIFO is half empty */
		writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
			spi_imx->base + MX31_CSPI_DMAREG);
	}

546 547 548
	return 0;
}

549
static int mx31_rx_available(struct spi_imx_data *spi_imx)
550
{
551
	return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
552 553
}

554
static void mx31_reset(struct spi_imx_data *spi_imx)
555 556
{
	/* drain receive buffer */
557
	while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
558 559 560
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

561 562 563 564 565 566 567 568 569 570 571 572 573
#define MX21_INTREG_RR		(1 << 4)
#define MX21_INTREG_TEEN	(1 << 9)
#define MX21_INTREG_RREN	(1 << 13)

#define MX21_CSPICTRL_POL	(1 << 5)
#define MX21_CSPICTRL_PHA	(1 << 6)
#define MX21_CSPICTRL_SSPOL	(1 << 8)
#define MX21_CSPICTRL_XCH	(1 << 9)
#define MX21_CSPICTRL_ENABLE	(1 << 10)
#define MX21_CSPICTRL_MASTER	(1 << 11)
#define MX21_CSPICTRL_DR_SHIFT	14
#define MX21_CSPICTRL_CS_SHIFT	19

574
static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
575 576 577 578
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
579
		val |= MX21_INTREG_TEEN;
580
	if (enable & MXC_INT_RR)
581
		val |= MX21_INTREG_RREN;
582

583
	writel(val, spi_imx->base + MXC_CSPIINT);
584 585
}

586
static void mx21_trigger(struct spi_imx_data *spi_imx)
587 588 589
{
	unsigned int reg;

590
	reg = readl(spi_imx->base + MXC_CSPICTRL);
591
	reg |= MX21_CSPICTRL_XCH;
592
	writel(reg, spi_imx->base + MXC_CSPICTRL);
593 594
}

595
static int mx21_config(struct spi_device *spi, struct spi_imx_config *config)
596
{
597
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
598
	unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
599
	unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
600 601 602 603 604
	unsigned int clk;

	reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz, max, &clk)
		<< MX21_CSPICTRL_DR_SHIFT;
	spi_imx->spi_bus_clk = clk;
605 606 607

	reg |= config->bpw - 1;

608
	if (spi->mode & SPI_CPHA)
609
		reg |= MX21_CSPICTRL_PHA;
610
	if (spi->mode & SPI_CPOL)
611
		reg |= MX21_CSPICTRL_POL;
612
	if (spi->mode & SPI_CS_HIGH)
613
		reg |= MX21_CSPICTRL_SSPOL;
614 615
	if (spi->cs_gpio < 0)
		reg |= (spi->cs_gpio + 32) << MX21_CSPICTRL_CS_SHIFT;
616

617
	writel(reg, spi_imx->base + MXC_CSPICTRL);
618 619 620 621

	return 0;
}

622
static int mx21_rx_available(struct spi_imx_data *spi_imx)
623
{
624
	return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
625 626
}

627
static void mx21_reset(struct spi_imx_data *spi_imx)
628 629 630 631
{
	writel(1, spi_imx->base + MXC_RESET);
}

632 633 634 635 636 637 638 639 640 641 642
#define MX1_INTREG_RR		(1 << 3)
#define MX1_INTREG_TEEN		(1 << 8)
#define MX1_INTREG_RREN		(1 << 11)

#define MX1_CSPICTRL_POL	(1 << 4)
#define MX1_CSPICTRL_PHA	(1 << 5)
#define MX1_CSPICTRL_XCH	(1 << 8)
#define MX1_CSPICTRL_ENABLE	(1 << 9)
#define MX1_CSPICTRL_MASTER	(1 << 10)
#define MX1_CSPICTRL_DR_SHIFT	13

643
static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
644 645 646 647 648 649 650 651
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX1_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX1_INTREG_RREN;

652
	writel(val, spi_imx->base + MXC_CSPIINT);
653 654
}

655
static void mx1_trigger(struct spi_imx_data *spi_imx)
656 657 658
{
	unsigned int reg;

659
	reg = readl(spi_imx->base + MXC_CSPICTRL);
660
	reg |= MX1_CSPICTRL_XCH;
661
	writel(reg, spi_imx->base + MXC_CSPICTRL);
662 663
}

664
static int mx1_config(struct spi_device *spi, struct spi_imx_config *config)
665
{
666
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
667
	unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
668
	unsigned int clk;
669

670
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz, &clk) <<
671
		MX1_CSPICTRL_DR_SHIFT;
672 673
	spi_imx->spi_bus_clk = clk;

674 675
	reg |= config->bpw - 1;

676
	if (spi->mode & SPI_CPHA)
677
		reg |= MX1_CSPICTRL_PHA;
678
	if (spi->mode & SPI_CPOL)
679 680
		reg |= MX1_CSPICTRL_POL;

681
	writel(reg, spi_imx->base + MXC_CSPICTRL);
682 683 684 685

	return 0;
}

686
static int mx1_rx_available(struct spi_imx_data *spi_imx)
687
{
688
	return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
689 690
}

691
static void mx1_reset(struct spi_imx_data *spi_imx)
692 693 694 695
{
	writel(1, spi_imx->base + MXC_RESET);
}

696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751
static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
	.intctrl = mx1_intctrl,
	.config = mx1_config,
	.trigger = mx1_trigger,
	.rx_available = mx1_rx_available,
	.reset = mx1_reset,
	.devtype = IMX1_CSPI,
};

static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
	.intctrl = mx21_intctrl,
	.config = mx21_config,
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
	.devtype = IMX21_CSPI,
};

static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
	/* i.mx27 cspi shares the functions with i.mx21 one */
	.intctrl = mx21_intctrl,
	.config = mx21_config,
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
	.devtype = IMX27_CSPI,
};

static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
	.intctrl = mx31_intctrl,
	.config = mx31_config,
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
	.devtype = IMX31_CSPI,
};

static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
	/* i.mx35 and later cspi shares the functions with i.mx31 one */
	.intctrl = mx31_intctrl,
	.config = mx31_config,
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
	.devtype = IMX35_CSPI,
};

static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
	.config = mx51_ecspi_config,
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
	.reset = mx51_ecspi_reset,
	.devtype = IMX51_ECSPI,
};

752
static const struct platform_device_id spi_imx_devtype[] = {
753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773
	{
		.name = "imx1-cspi",
		.driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
	}, {
		.name = "imx21-cspi",
		.driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
	}, {
		.name = "imx27-cspi",
		.driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
	}, {
		.name = "imx31-cspi",
		.driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
	}, {
		.name = "imx35-cspi",
		.driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
	}, {
		.name = "imx51-ecspi",
		.driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
	}, {
		/* sentinel */
	}
774 775
};

776 777 778 779 780 781 782 783 784
static const struct of_device_id spi_imx_dt_ids[] = {
	{ .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
	{ .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
	{ .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
	{ .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
	{ .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
	{ .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
	{ /* sentinel */ }
};
785
MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
786

787
static void spi_imx_chipselect(struct spi_device *spi, int is_active)
788
{
789 790
	int active = is_active != BITBANG_CS_INACTIVE;
	int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
791

792
	if (!gpio_is_valid(spi->cs_gpio))
793 794
		return;

795
	gpio_set_value(spi->cs_gpio, dev_is_lowactive ^ active);
796 797
}

798
static void spi_imx_push(struct spi_imx_data *spi_imx)
799
{
800
	while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
801
		if (!spi_imx->count)
802
			break;
803 804
		spi_imx->tx(spi_imx);
		spi_imx->txfifo++;
805 806
	}

807
	spi_imx->devtype_data->trigger(spi_imx);
808 809
}

810
static irqreturn_t spi_imx_isr(int irq, void *dev_id)
811
{
812
	struct spi_imx_data *spi_imx = dev_id;
813

814
	while (spi_imx->devtype_data->rx_available(spi_imx)) {
815 816
		spi_imx->rx(spi_imx);
		spi_imx->txfifo--;
817 818
	}

819 820
	if (spi_imx->count) {
		spi_imx_push(spi_imx);
821 822 823
		return IRQ_HANDLED;
	}

824
	if (spi_imx->txfifo) {
825 826 827
		/* No data left to push, but still waiting for rx data,
		 * enable receive data available interrupt.
		 */
828
		spi_imx->devtype_data->intctrl(
829
				spi_imx, MXC_INT_RR);
830 831 832
		return IRQ_HANDLED;
	}

833
	spi_imx->devtype_data->intctrl(spi_imx, 0);
834
	complete(&spi_imx->xfer_done);
835 836 837 838

	return IRQ_HANDLED;
}

839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885
static int spi_imx_dma_configure(struct spi_master *master,
				 int bytes_per_word)
{
	int ret;
	enum dma_slave_buswidth buswidth;
	struct dma_slave_config rx = {}, tx = {};
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	switch (bytes_per_word) {
	case 4:
		buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
		break;
	case 2:
		buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
		break;
	case 1:
		buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
		break;
	default:
		return -EINVAL;
	}

	tx.direction = DMA_MEM_TO_DEV;
	tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
	tx.dst_addr_width = buswidth;
	tx.dst_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_tx, &tx);
	if (ret) {
		dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
		return ret;
	}

	rx.direction = DMA_DEV_TO_MEM;
	rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
	rx.src_addr_width = buswidth;
	rx.src_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_rx, &rx);
	if (ret) {
		dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
		return ret;
	}

	spi_imx->bytes_per_word = bytes_per_word;

	return 0;
}

886
static int spi_imx_setupxfer(struct spi_device *spi,
887 888
				 struct spi_transfer *t)
{
889 890
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	struct spi_imx_config config;
891
	int ret;
892

893 894 895 896 897
	if (!t)
		return 0;

	config.bpw = t->bits_per_word;
	config.speed_hz  = t->speed_hz;
898

899 900
	/* Initialize the functions for transfer */
	if (config.bpw <= 8) {
901 902
		spi_imx->rx = spi_imx_buf_rx_u8;
		spi_imx->tx = spi_imx_buf_tx_u8;
903
	} else if (config.bpw <= 16) {
904 905
		spi_imx->rx = spi_imx_buf_rx_u16;
		spi_imx->tx = spi_imx_buf_tx_u16;
906
	} else {
907 908
		spi_imx->rx = spi_imx_buf_rx_u32;
		spi_imx->tx = spi_imx_buf_tx_u32;
909
	}
910

911 912 913 914 915
	if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
		spi_imx->usedma = 1;
	else
		spi_imx->usedma = 0;

916 917 918 919 920 921 922
	if (spi_imx->usedma) {
		ret = spi_imx_dma_configure(spi->master,
					    spi_imx_bytes_per_word(config.bpw));
		if (ret)
			return ret;
	}

923
	spi_imx->devtype_data->config(spi, &config);
924 925 926 927

	return 0;
}

R
Robin Gong 已提交
928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943
static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
{
	struct spi_master *master = spi_imx->bitbang.master;

	if (master->dma_rx) {
		dma_release_channel(master->dma_rx);
		master->dma_rx = NULL;
	}

	if (master->dma_tx) {
		dma_release_channel(master->dma_tx);
		master->dma_tx = NULL;
	}
}

static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
944
			     struct spi_master *master)
R
Robin Gong 已提交
945 946 947
{
	int ret;

R
Robin Gong 已提交
948 949 950 951
	/* use pio mode for i.mx6dl chip TKT238285 */
	if (of_machine_is_compatible("fsl,imx6dl"))
		return 0;

952 953
	spi_imx->wml = spi_imx_get_fifosize(spi_imx) / 2;

R
Robin Gong 已提交
954
	/* Prepare for TX DMA: */
955 956 957 958 959
	master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
	if (IS_ERR(master->dma_tx)) {
		ret = PTR_ERR(master->dma_tx);
		dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
		master->dma_tx = NULL;
R
Robin Gong 已提交
960 961 962 963
		goto err;
	}

	/* Prepare for RX : */
964 965 966 967 968
	master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
	if (IS_ERR(master->dma_rx)) {
		ret = PTR_ERR(master->dma_rx);
		dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
		master->dma_rx = NULL;
R
Robin Gong 已提交
969 970 971
		goto err;
	}

972
	spi_imx_dma_configure(master, 1);
R
Robin Gong 已提交
973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000

	init_completion(&spi_imx->dma_rx_completion);
	init_completion(&spi_imx->dma_tx_completion);
	master->can_dma = spi_imx_can_dma;
	master->max_dma_len = MAX_SDMA_BD_BYTES;
	spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
					 SPI_MASTER_MUST_TX;

	return 0;
err:
	spi_imx_sdma_exit(spi_imx);
	return ret;
}

static void spi_imx_dma_rx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_rx_completion);
}

static void spi_imx_dma_tx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_tx_completion);
}

1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
{
	unsigned long timeout = 0;

	/* Time with actual data transfer and CS change delay related to HW */
	timeout = (8 + 4) * size / spi_imx->spi_bus_clk;

	/* Add extra second for scheduler related activities */
	timeout += 1;

	/* Double calculated timeout */
	return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
}

R
Robin Gong 已提交
1015 1016 1017
static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
				struct spi_transfer *transfer)
{
1018
	struct dma_async_tx_descriptor *desc_tx, *desc_rx;
1019
	unsigned long transfer_timeout;
1020
	unsigned long timeout;
R
Robin Gong 已提交
1021 1022 1023
	struct spi_master *master = spi_imx->bitbang.master;
	struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;

1024 1025 1026 1027 1028 1029 1030 1031 1032
	/*
	 * The TX DMA setup starts the transfer, so make sure RX is configured
	 * before TX.
	 */
	desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
				rx->sgl, rx->nents, DMA_DEV_TO_MEM,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc_rx)
		return -EINVAL;
R
Robin Gong 已提交
1033

1034 1035 1036 1037 1038
	desc_rx->callback = spi_imx_dma_rx_callback;
	desc_rx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_rx);
	reinit_completion(&spi_imx->dma_rx_completion);
	dma_async_issue_pending(master->dma_rx);
R
Robin Gong 已提交
1039

1040 1041 1042 1043 1044 1045
	desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
				tx->sgl, tx->nents, DMA_MEM_TO_DEV,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc_tx) {
		dmaengine_terminate_all(master->dma_tx);
		return -EINVAL;
R
Robin Gong 已提交
1046 1047
	}

1048 1049 1050
	desc_tx->callback = spi_imx_dma_tx_callback;
	desc_tx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_tx);
R
Robin Gong 已提交
1051
	reinit_completion(&spi_imx->dma_tx_completion);
1052
	dma_async_issue_pending(master->dma_tx);
R
Robin Gong 已提交
1053

1054 1055
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

R
Robin Gong 已提交
1056
	/* Wait SDMA to finish the data transfer.*/
1057
	timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
1058
						transfer_timeout);
1059
	if (!timeout) {
1060
		dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
R
Robin Gong 已提交
1061
		dmaengine_terminate_all(master->dma_tx);
1062
		dmaengine_terminate_all(master->dma_rx);
1063
		return -ETIMEDOUT;
R
Robin Gong 已提交
1064 1065
	}

1066 1067 1068 1069 1070 1071 1072 1073
	timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&master->dev, "I/O Error in DMA RX\n");
		spi_imx->devtype_data->reset(spi_imx);
		dmaengine_terminate_all(master->dma_rx);
		return -ETIMEDOUT;
	}
R
Robin Gong 已提交
1074

1075
	return transfer->len;
R
Robin Gong 已提交
1076 1077 1078
}

static int spi_imx_pio_transfer(struct spi_device *spi,
1079 1080
				struct spi_transfer *transfer)
{
1081
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1082 1083
	unsigned long transfer_timeout;
	unsigned long timeout;
1084

1085 1086 1087 1088
	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1089

1090
	reinit_completion(&spi_imx->xfer_done);
1091

1092
	spi_imx_push(spi_imx);
1093

1094
	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
1095

1096 1097 1098 1099 1100 1101 1102 1103 1104
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

	timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&spi->dev, "I/O Error in PIO\n");
		spi_imx->devtype_data->reset(spi_imx);
		return -ETIMEDOUT;
	}
1105 1106 1107 1108

	return transfer->len;
}

R
Robin Gong 已提交
1109 1110 1111 1112 1113
static int spi_imx_transfer(struct spi_device *spi,
				struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);

1114
	if (spi_imx->usedma)
S
Sascha Hauer 已提交
1115
		return spi_imx_dma_transfer(spi_imx, transfer);
1116 1117
	else
		return spi_imx_pio_transfer(spi, transfer);
R
Robin Gong 已提交
1118 1119
}

1120
static int spi_imx_setup(struct spi_device *spi)
1121
{
1122
	dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
1123 1124
		 spi->mode, spi->bits_per_word, spi->max_speed_hz);

1125 1126 1127
	if (gpio_is_valid(spi->cs_gpio))
		gpio_direction_output(spi->cs_gpio,
				      spi->mode & SPI_CS_HIGH ? 0 : 1);
1128

1129
	spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1130 1131 1132 1133

	return 0;
}

1134
static void spi_imx_cleanup(struct spi_device *spi)
1135 1136 1137
{
}

1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
static int
spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
	int ret;

	ret = clk_enable(spi_imx->clk_per);
	if (ret)
		return ret;

	ret = clk_enable(spi_imx->clk_ipg);
	if (ret) {
		clk_disable(spi_imx->clk_per);
		return ret;
	}

	return 0;
}

static int
spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
	return 0;
}

1167
static int spi_imx_probe(struct platform_device *pdev)
1168
{
1169 1170 1171 1172 1173
	struct device_node *np = pdev->dev.of_node;
	const struct of_device_id *of_id =
			of_match_device(spi_imx_dt_ids, &pdev->dev);
	struct spi_imx_master *mxc_platform_info =
			dev_get_platdata(&pdev->dev);
1174
	struct spi_master *master;
1175
	struct spi_imx_data *spi_imx;
1176
	struct resource *res;
1177
	int i, ret, irq, spi_drctl;
1178

1179
	if (!np && !mxc_platform_info) {
1180 1181 1182 1183
		dev_err(&pdev->dev, "can't get the platform data\n");
		return -EINVAL;
	}

1184
	master = spi_alloc_master(&pdev->dev, sizeof(struct spi_imx_data));
1185 1186 1187 1188 1189 1190
	ret = of_property_read_u32(np, "fsl,spi-rdy-drctl", &spi_drctl);
	if ((ret < 0) || (spi_drctl >= 0x3)) {
		/* '11' is reserved */
		spi_drctl = 0;
	}

1191 1192 1193 1194 1195
	if (!master)
		return -ENOMEM;

	platform_set_drvdata(pdev, master);

1196
	master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
1197
	master->bus_num = np ? -1 : pdev->id;
1198

1199
	spi_imx = spi_master_get_devdata(master);
1200
	spi_imx->bitbang.master = master;
1201
	spi_imx->dev = &pdev->dev;
1202

1203 1204 1205
	spi_imx->devtype_data = of_id ? of_id->data :
		(struct spi_imx_devtype_data *)pdev->id_entry->driver_data;

1206 1207 1208 1209 1210 1211
	if (mxc_platform_info) {
		master->num_chipselect = mxc_platform_info->num_chipselect;
		master->cs_gpios = devm_kzalloc(&master->dev,
			sizeof(int) * master->num_chipselect, GFP_KERNEL);
		if (!master->cs_gpios)
			return -ENOMEM;
1212

1213 1214 1215
		for (i = 0; i < master->num_chipselect; i++)
			master->cs_gpios[i] = mxc_platform_info->chipselect[i];
 	}
1216

1217 1218 1219 1220 1221
	spi_imx->bitbang.chipselect = spi_imx_chipselect;
	spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
	spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
	spi_imx->bitbang.master->setup = spi_imx_setup;
	spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
1222 1223
	spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
	spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
1224
	spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1225
	if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx))
1226 1227 1228
		spi_imx->bitbang.master->mode_bits |= SPI_LOOP | SPI_READY;

	spi_imx->spi_drctl = spi_drctl;
1229

1230
	init_completion(&spi_imx->xfer_done);
1231 1232

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
F
Fabio Estevam 已提交
1233 1234 1235 1236
	spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(spi_imx->base)) {
		ret = PTR_ERR(spi_imx->base);
		goto out_master_put;
1237
	}
1238
	spi_imx->base_phys = res->start;
1239

1240 1241 1242
	irq = platform_get_irq(pdev, 0);
	if (irq < 0) {
		ret = irq;
F
Fabio Estevam 已提交
1243
		goto out_master_put;
1244 1245
	}

1246
	ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
1247
			       dev_name(&pdev->dev), spi_imx);
1248
	if (ret) {
1249
		dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
F
Fabio Estevam 已提交
1250
		goto out_master_put;
1251 1252
	}

1253 1254 1255
	spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(spi_imx->clk_ipg)) {
		ret = PTR_ERR(spi_imx->clk_ipg);
F
Fabio Estevam 已提交
1256
		goto out_master_put;
1257 1258
	}

1259 1260 1261
	spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(spi_imx->clk_per)) {
		ret = PTR_ERR(spi_imx->clk_per);
F
Fabio Estevam 已提交
1262
		goto out_master_put;
1263 1264
	}

1265 1266 1267 1268 1269 1270 1271
	ret = clk_prepare_enable(spi_imx->clk_per);
	if (ret)
		goto out_master_put;

	ret = clk_prepare_enable(spi_imx->clk_ipg);
	if (ret)
		goto out_put_per;
1272 1273

	spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
R
Robin Gong 已提交
1274
	/*
M
Martin Kaiser 已提交
1275 1276
	 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
	 * if validated on other chips.
R
Robin Gong 已提交
1277
	 */
M
Martin Kaiser 已提交
1278
	if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx)) {
1279
		ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
1280 1281 1282
		if (ret == -EPROBE_DEFER)
			goto out_clk_put;

1283 1284 1285 1286
		if (ret < 0)
			dev_err(&pdev->dev, "dma setup error %d, use pio\n",
				ret);
	}
1287

1288
	spi_imx->devtype_data->reset(spi_imx);
1289

1290
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1291

1292
	master->dev.of_node = pdev->dev.of_node;
1293
	ret = spi_bitbang_start(&spi_imx->bitbang);
1294 1295 1296 1297 1298
	if (ret) {
		dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
		goto out_clk_put;
	}

1299 1300
	if (!master->cs_gpios) {
		dev_err(&pdev->dev, "No CS GPIOs available\n");
1301
		ret = -EINVAL;
1302 1303 1304
		goto out_clk_put;
	}

1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
	for (i = 0; i < master->num_chipselect; i++) {
		if (!gpio_is_valid(master->cs_gpios[i]))
			continue;

		ret = devm_gpio_request(&pdev->dev, master->cs_gpios[i],
					DRIVER_NAME);
		if (ret) {
			dev_err(&pdev->dev, "Can't get CS GPIO %i\n",
				master->cs_gpios[i]);
			goto out_clk_put;
		}
	}

1318 1319
	dev_info(&pdev->dev, "probed\n");

1320 1321
	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
1322 1323 1324
	return ret;

out_clk_put:
1325
	clk_disable_unprepare(spi_imx->clk_ipg);
1326 1327
out_put_per:
	clk_disable_unprepare(spi_imx->clk_per);
F
Fabio Estevam 已提交
1328
out_master_put:
1329
	spi_master_put(master);
F
Fabio Estevam 已提交
1330

1331 1332 1333
	return ret;
}

1334
static int spi_imx_remove(struct platform_device *pdev)
1335 1336
{
	struct spi_master *master = platform_get_drvdata(pdev);
1337
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1338

1339
	spi_bitbang_stop(&spi_imx->bitbang);
1340

1341
	writel(0, spi_imx->base + MXC_CSPICTRL);
1342 1343
	clk_unprepare(spi_imx->clk_ipg);
	clk_unprepare(spi_imx->clk_per);
R
Robin Gong 已提交
1344
	spi_imx_sdma_exit(spi_imx);
1345 1346 1347 1348 1349
	spi_master_put(master);

	return 0;
}

1350
static struct platform_driver spi_imx_driver = {
1351 1352
	.driver = {
		   .name = DRIVER_NAME,
1353
		   .of_match_table = spi_imx_dt_ids,
1354
		   },
1355
	.id_table = spi_imx_devtype,
1356
	.probe = spi_imx_probe,
1357
	.remove = spi_imx_remove,
1358
};
1359
module_platform_driver(spi_imx_driver);
1360 1361 1362 1363

MODULE_DESCRIPTION("SPI Master Controller driver");
MODULE_AUTHOR("Sascha Hauer, Pengutronix");
MODULE_LICENSE("GPL");
F
Fabio Estevam 已提交
1364
MODULE_ALIAS("platform:" DRIVER_NAME);