spi-imx.c 45.6 KB
Newer Older
1 2 3
// SPDX-License-Identifier: GPL-2.0+
// Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
// Copyright (C) 2008 Juergen Beisert
4 5 6 7

#include <linux/clk.h>
#include <linux/completion.h>
#include <linux/delay.h>
R
Robin Gong 已提交
8 9
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
10 11 12 13 14 15 16 17
#include <linux/err.h>
#include <linux/gpio.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/irq.h>
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/platform_device.h>
18
#include <linux/slab.h>
19 20 21
#include <linux/spi/spi.h>
#include <linux/spi/spi_bitbang.h>
#include <linux/types.h>
22 23 24
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_gpio.h>
25

R
Robin Gong 已提交
26
#include <linux/platform_data/dma-imx.h>
27
#include <linux/platform_data/spi-imx.h>
28 29 30

#define DRIVER_NAME "spi_imx"

31 32 33 34
static bool use_dma = true;
module_param(use_dma, bool, 0644);
MODULE_PARM_DESC(use_dma, "Enable usage of DMA when available (default)");

35 36 37 38 39 40 41 42 43
#define MXC_CSPIRXDATA		0x00
#define MXC_CSPITXDATA		0x04
#define MXC_CSPICTRL		0x08
#define MXC_CSPIINT		0x0c
#define MXC_RESET		0x1c

/* generic defines to abstract from the different register layouts */
#define MXC_INT_RR	(1 << 0) /* Receive data ready interrupt */
#define MXC_INT_TE	(1 << 1) /* Transmit FIFO empty interrupt */
44
#define MXC_INT_RDR	BIT(4) /* Receive date threshold interrupt */
45

U
Uwe Kleine-König 已提交
46 47
/* The maximum bytes that a sdma BD can transfer. */
#define MAX_SDMA_BD_BYTES (1 << 15)
48
#define MX51_ECSPI_CTRL_MAX_BURST	512
49 50
/* The maximum bytes that IMX53_ECSPI can transfer in slave mode.*/
#define MX53_MAX_TRANSFER_BYTES		512
51

52
enum spi_imx_devtype {
53 54 55 56 57
	IMX1_CSPI,
	IMX21_CSPI,
	IMX27_CSPI,
	IMX31_CSPI,
	IMX35_CSPI,	/* CSPI on all i.mx except above */
58 59
	IMX51_ECSPI,	/* ECSPI on i.mx51 */
	IMX53_ECSPI,	/* ECSPI on i.mx53 and later */
60 61 62 63 64 65
};

struct spi_imx_data;

struct spi_imx_devtype_data {
	void (*intctrl)(struct spi_imx_data *, int);
66
	int (*prepare_message)(struct spi_imx_data *, struct spi_message *);
67 68
	int (*prepare_transfer)(struct spi_imx_data *, struct spi_device *,
				struct spi_transfer *);
69 70
	void (*trigger)(struct spi_imx_data *);
	int (*rx_available)(struct spi_imx_data *);
71
	void (*reset)(struct spi_imx_data *);
72
	void (*setup_wml)(struct spi_imx_data *);
73
	void (*disable)(struct spi_imx_data *);
74
	bool has_dmamode;
75
	bool has_slavemode;
76
	unsigned int fifo_size;
77
	bool dynamic_burst;
78
	enum spi_imx_devtype devtype;
79 80
};

81
struct spi_imx_data {
82
	struct spi_bitbang bitbang;
83
	struct device *dev;
84 85

	struct completion xfer_done;
86
	void __iomem *base;
87 88
	unsigned long base_phys;

89 90
	struct clk *clk_per;
	struct clk *clk_ipg;
91
	unsigned long spi_clk;
92
	unsigned int spi_bus_clk;
93

94
	unsigned int bits_per_word;
95
	unsigned int spi_drctl;
96

97
	unsigned int count, remainder;
98 99
	void (*tx)(struct spi_imx_data *);
	void (*rx)(struct spi_imx_data *);
100 101 102
	void *rx_buf;
	const void *tx_buf;
	unsigned int txfifo; /* number of words pushed in tx FIFO */
103
	unsigned int dynamic_burst;
104

105 106 107 108 109
	/* Slave mode */
	bool slave_mode;
	bool slave_aborted;
	unsigned int slave_burst;

R
Robin Gong 已提交
110 111
	/* DMA */
	bool usedma;
112
	u32 wml;
R
Robin Gong 已提交
113 114 115
	struct completion dma_rx_completion;
	struct completion dma_tx_completion;

116
	const struct spi_imx_devtype_data *devtype_data;
117 118
};

119 120 121 122 123 124 125 126 127 128
static inline int is_imx27_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX27_CSPI;
}

static inline int is_imx35_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX35_CSPI;
}

129 130 131 132 133
static inline int is_imx51_ecspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX51_ECSPI;
}

134 135 136 137 138
static inline int is_imx53_ecspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX53_ECSPI;
}

139
#define MXC_SPI_BUF_RX(type)						\
140
static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx)		\
141
{									\
142
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);	\
143
									\
144 145 146
	if (spi_imx->rx_buf) {						\
		*(type *)spi_imx->rx_buf = val;				\
		spi_imx->rx_buf += sizeof(type);			\
147
	}								\
148 149
									\
	spi_imx->remainder -= sizeof(type);				\
150 151 152
}

#define MXC_SPI_BUF_TX(type)						\
153
static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx)		\
154 155 156
{									\
	type val = 0;							\
									\
157 158 159
	if (spi_imx->tx_buf) {						\
		val = *(type *)spi_imx->tx_buf;				\
		spi_imx->tx_buf += sizeof(type);			\
160 161
	}								\
									\
162
	spi_imx->count -= sizeof(type);					\
163
									\
164
	writel(val, spi_imx->base + MXC_CSPITXDATA);			\
165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
}

MXC_SPI_BUF_RX(u8)
MXC_SPI_BUF_TX(u8)
MXC_SPI_BUF_RX(u16)
MXC_SPI_BUF_TX(u16)
MXC_SPI_BUF_RX(u32)
MXC_SPI_BUF_TX(u32)

/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
 * (which is currently not the case in this driver)
 */
static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
	256, 384, 512, 768, 1024};

/* MX21, MX27 */
181
static unsigned int spi_imx_clkdiv_1(unsigned int fin,
182
		unsigned int fspi, unsigned int max, unsigned int *fres)
183
{
184
	int i;
185 186 187

	for (i = 2; i < max; i++)
		if (fspi * mxc_clkdivs[i] >= fin)
188
			break;
189

190 191
	*fres = fin / mxc_clkdivs[i];
	return i;
192 193
}

194
/* MX1, MX31, MX35, MX51 CSPI */
195
static unsigned int spi_imx_clkdiv_2(unsigned int fin,
196
		unsigned int fspi, unsigned int *fres)
197 198 199 200 201
{
	int i, div = 4;

	for (i = 0; i < 7; i++) {
		if (fspi * div >= fin)
202
			goto out;
203 204 205
		div <<= 1;
	}

206 207 208
out:
	*fres = fin / div;
	return i;
209 210
}

S
Sascha Hauer 已提交
211
static int spi_imx_bytes_per_word(const int bits_per_word)
212
{
213 214 215 216 217 218
	if (bits_per_word <= 8)
		return 1;
	else if (bits_per_word <= 16)
		return 2;
	else
		return 4;
219 220
}

R
Robin Gong 已提交
221 222 223 224
static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
			 struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
225

226 227 228
	if (!use_dma)
		return false;

229 230 231
	if (!master->dma_rx)
		return false;

232 233 234
	if (spi_imx->slave_mode)
		return false;

235 236 237
	if (transfer->len < spi_imx->devtype_data->fifo_size)
		return false;

238
	spi_imx->dynamic_burst = 0;
239

240
	return true;
R
Robin Gong 已提交
241 242
}

243 244 245
#define MX51_ECSPI_CTRL		0x08
#define MX51_ECSPI_CTRL_ENABLE		(1 <<  0)
#define MX51_ECSPI_CTRL_XCH		(1 <<  2)
R
Robin Gong 已提交
246
#define MX51_ECSPI_CTRL_SMC		(1 << 3)
247
#define MX51_ECSPI_CTRL_MODE_MASK	(0xf << 4)
248
#define MX51_ECSPI_CTRL_DRCTL(drctl)	((drctl) << 16)
249 250 251 252
#define MX51_ECSPI_CTRL_POSTDIV_OFFSET	8
#define MX51_ECSPI_CTRL_PREDIV_OFFSET	12
#define MX51_ECSPI_CTRL_CS(cs)		((cs) << 18)
#define MX51_ECSPI_CTRL_BL_OFFSET	20
253
#define MX51_ECSPI_CTRL_BL_MASK		(0xfff << 20)
254 255 256 257 258 259

#define MX51_ECSPI_CONFIG	0x0c
#define MX51_ECSPI_CONFIG_SCLKPHA(cs)	(1 << ((cs) +  0))
#define MX51_ECSPI_CONFIG_SCLKPOL(cs)	(1 << ((cs) +  4))
#define MX51_ECSPI_CONFIG_SBBCTRL(cs)	(1 << ((cs) +  8))
#define MX51_ECSPI_CONFIG_SSBPOL(cs)	(1 << ((cs) + 12))
260
#define MX51_ECSPI_CONFIG_SCLKCTL(cs)	(1 << ((cs) + 20))
261 262 263 264

#define MX51_ECSPI_INT		0x10
#define MX51_ECSPI_INT_TEEN		(1 <<  0)
#define MX51_ECSPI_INT_RREN		(1 <<  3)
265
#define MX51_ECSPI_INT_RDREN		(1 <<  4)
266

U
Uwe Kleine-König 已提交
267
#define MX51_ECSPI_DMA		0x14
268 269 270
#define MX51_ECSPI_DMA_TX_WML(wml)	((wml) & 0x3f)
#define MX51_ECSPI_DMA_RX_WML(wml)	(((wml) & 0x3f) << 16)
#define MX51_ECSPI_DMA_RXT_WML(wml)	(((wml) & 0x3f) << 24)
R
Robin Gong 已提交
271

272 273 274
#define MX51_ECSPI_DMA_TEDEN		(1 << 7)
#define MX51_ECSPI_DMA_RXDEN		(1 << 23)
#define MX51_ECSPI_DMA_RXTDEN		(1 << 31)
R
Robin Gong 已提交
275

276 277
#define MX51_ECSPI_STAT		0x18
#define MX51_ECSPI_STAT_RR		(1 <<  3)
278

279 280 281
#define MX51_ECSPI_TESTREG	0x20
#define MX51_ECSPI_TESTREG_LBC	BIT(31)

282 283 284
static void spi_imx_buf_rx_swap_u32(struct spi_imx_data *spi_imx)
{
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);
285
#ifdef __LITTLE_ENDIAN
286
	unsigned int bytes_per_word;
287
#endif
288 289 290 291 292 293 294 295 296 297 298 299

	if (spi_imx->rx_buf) {
#ifdef __LITTLE_ENDIAN
		bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
		if (bytes_per_word == 1)
			val = cpu_to_be32(val);
		else if (bytes_per_word == 2)
			val = (val << 16) | (val >> 16);
#endif
		*(u32 *)spi_imx->rx_buf = val;
		spi_imx->rx_buf += sizeof(u32);
	}
300 301

	spi_imx->remainder -= sizeof(u32);
302 303 304 305
}

static void spi_imx_buf_rx_swap(struct spi_imx_data *spi_imx)
{
306 307
	int unaligned;
	u32 val;
308

309 310 311
	unaligned = spi_imx->remainder % 4;

	if (!unaligned) {
312 313 314 315
		spi_imx_buf_rx_swap_u32(spi_imx);
		return;
	}

316
	if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
317
		spi_imx_buf_rx_u16(spi_imx);
318 319 320 321 322 323 324 325 326 327 328 329
		return;
	}

	val = readl(spi_imx->base + MXC_CSPIRXDATA);

	while (unaligned--) {
		if (spi_imx->rx_buf) {
			*(u8 *)spi_imx->rx_buf = (val >> (8 * unaligned)) & 0xff;
			spi_imx->rx_buf++;
		}
		spi_imx->remainder--;
	}
330 331 332 333 334
}

static void spi_imx_buf_tx_swap_u32(struct spi_imx_data *spi_imx)
{
	u32 val = 0;
335
#ifdef __LITTLE_ENDIAN
336
	unsigned int bytes_per_word;
337
#endif
338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357

	if (spi_imx->tx_buf) {
		val = *(u32 *)spi_imx->tx_buf;
		spi_imx->tx_buf += sizeof(u32);
	}

	spi_imx->count -= sizeof(u32);
#ifdef __LITTLE_ENDIAN
	bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);

	if (bytes_per_word == 1)
		val = cpu_to_be32(val);
	else if (bytes_per_word == 2)
		val = (val << 16) | (val >> 16);
#endif
	writel(val, spi_imx->base + MXC_CSPITXDATA);
}

static void spi_imx_buf_tx_swap(struct spi_imx_data *spi_imx)
{
358 359
	int unaligned;
	u32 val = 0;
360

361
	unaligned = spi_imx->count % 4;
362

363 364 365
	if (!unaligned) {
		spi_imx_buf_tx_swap_u32(spi_imx);
		return;
366 367
	}

368 369
	if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
		spi_imx_buf_tx_u16(spi_imx);
370 371 372
		return;
	}

373 374 375 376 377 378 379
	while (unaligned--) {
		if (spi_imx->tx_buf) {
			val |= *(u8 *)spi_imx->tx_buf << (8 * unaligned);
			spi_imx->tx_buf++;
		}
		spi_imx->count--;
	}
380

381
	writel(val, spi_imx->base + MXC_CSPITXDATA);
382 383
}

384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399
static void mx53_ecspi_rx_slave(struct spi_imx_data *spi_imx)
{
	u32 val = be32_to_cpu(readl(spi_imx->base + MXC_CSPIRXDATA));

	if (spi_imx->rx_buf) {
		int n_bytes = spi_imx->slave_burst % sizeof(val);

		if (!n_bytes)
			n_bytes = sizeof(val);

		memcpy(spi_imx->rx_buf,
		       ((u8 *)&val) + sizeof(val) - n_bytes, n_bytes);

		spi_imx->rx_buf += n_bytes;
		spi_imx->slave_burst -= n_bytes;
	}
400 401

	spi_imx->remainder -= sizeof(u32);
402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
}

static void mx53_ecspi_tx_slave(struct spi_imx_data *spi_imx)
{
	u32 val = 0;
	int n_bytes = spi_imx->count % sizeof(val);

	if (!n_bytes)
		n_bytes = sizeof(val);

	if (spi_imx->tx_buf) {
		memcpy(((u8 *)&val) + sizeof(val) - n_bytes,
		       spi_imx->tx_buf, n_bytes);
		val = cpu_to_be32(val);
		spi_imx->tx_buf += n_bytes;
	}

	spi_imx->count -= n_bytes;

	writel(val, spi_imx->base + MXC_CSPITXDATA);
}

424
/* MX51 eCSPI */
425 426
static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
				      unsigned int fspi, unsigned int *fres)
427 428 429 430 431 432
{
	/*
	 * there are two 4-bit dividers, the pre-divider divides by
	 * $pre, the post-divider by 2^$post
	 */
	unsigned int pre, post;
433
	unsigned int fin = spi_imx->spi_clk;
434 435 436 437 438 439 440 441 442 443 444 445

	if (unlikely(fspi > fin))
		return 0;

	post = fls(fin) - fls(fspi);
	if (fin > fspi << post)
		post++;

	/* now we have: (fin <= fspi << post) with post being minimal */

	post = max(4U, post) - 4;
	if (unlikely(post > 0xf)) {
446 447
		dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
				fspi, fin);
448 449 450 451 452
		return 0xff;
	}

	pre = DIV_ROUND_UP(fin, fspi << post) - 1;

453
	dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
454
			__func__, fin, fspi, post, pre);
455 456 457 458

	/* Resulting frequency for the SCLK line. */
	*fres = (fin / (pre + 1)) >> post;

459 460
	return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
		(post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
461 462
}

463
static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
464 465 466 467
{
	unsigned val = 0;

	if (enable & MXC_INT_TE)
468
		val |= MX51_ECSPI_INT_TEEN;
469 470

	if (enable & MXC_INT_RR)
471
		val |= MX51_ECSPI_INT_RREN;
472

473 474 475
	if (enable & MXC_INT_RDR)
		val |= MX51_ECSPI_INT_RDREN;

476
	writel(val, spi_imx->base + MX51_ECSPI_INT);
477 478
}

479
static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
480
{
481
	u32 reg;
R
Robin Gong 已提交
482

483 484
	reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
	reg |= MX51_ECSPI_CTRL_XCH;
485
	writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
486 487
}

488 489 490 491 492 493 494 495 496
static void mx51_ecspi_disable(struct spi_imx_data *spi_imx)
{
	u32 ctrl;

	ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
	ctrl &= ~MX51_ECSPI_CTRL_ENABLE;
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
}

497 498 499
static int mx51_ecspi_prepare_message(struct spi_imx_data *spi_imx,
				      struct spi_message *msg)
{
500
	struct spi_device *spi = msg->spi;
501
	u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
502
	u32 testreg;
503
	u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
504

505 506 507 508 509
	/* set Master or Slave mode */
	if (spi_imx->slave_mode)
		ctrl &= ~MX51_ECSPI_CTRL_MODE_MASK;
	else
		ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
510

511 512 513 514 515 516
	/*
	 * Enable SPI_RDY handling (falling edge/level triggered).
	 */
	if (spi->mode & SPI_READY)
		ctrl |= MX51_ECSPI_CTRL_DRCTL(spi_imx->spi_drctl);

517
	/* set chip select to use */
518
	ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
519

520 521 522 523 524 525 526 527 528
	/*
	 * The ctrl register must be written first, with the EN bit set other
	 * registers must not be written to.
	 */
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);

	testreg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
	if (spi->mode & SPI_LOOP)
		testreg |= MX51_ECSPI_TESTREG_LBC;
529
	else
530 531
		testreg &= ~MX51_ECSPI_TESTREG_LBC;
	writel(testreg, spi_imx->base + MX51_ECSPI_TESTREG);
532

533 534 535 536 537 538 539 540 541
	/*
	 * eCSPI burst completion by Chip Select signal in Slave mode
	 * is not functional for imx53 Soc, config SPI burst completed when
	 * BURST_LENGTH + 1 bits are received
	 */
	if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
		cfg &= ~MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
	else
		cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
542

543
	if (spi->mode & SPI_CPHA)
544
		cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
545
	else
546
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
547

548
	if (spi->mode & SPI_CPOL) {
549 550
		cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
551
	} else {
552 553
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
554
	}
555

556
	if (spi->mode & SPI_CS_HIGH)
557
		cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
558
	else
559
		cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
560

561
	writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
562

563 564
	return 0;
}
565

566 567 568
static int mx51_ecspi_prepare_transfer(struct spi_imx_data *spi_imx,
				       struct spi_device *spi,
				       struct spi_transfer *t)
569 570
{
	u32 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
571
	u32 clk = t->speed_hz, delay;
572 573 574 575 576 577

	/* Clear BL field and set the right value */
	ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
	if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
		ctrl |= (spi_imx->slave_burst * 8 - 1)
			<< MX51_ECSPI_CTRL_BL_OFFSET;
578
	else
579 580
		ctrl |= (spi_imx->bits_per_word - 1)
			<< MX51_ECSPI_CTRL_BL_OFFSET;
581

582 583 584
	/* set clock speed */
	ctrl &= ~(0xf << MX51_ECSPI_CTRL_POSTDIV_OFFSET |
		  0xf << MX51_ECSPI_CTRL_PREDIV_OFFSET);
585
	ctrl |= mx51_ecspi_clkdiv(spi_imx, t->speed_hz, &clk);
586 587 588 589 590 591
	spi_imx->spi_bus_clk = clk;

	if (spi_imx->usedma)
		ctrl |= MX51_ECSPI_CTRL_SMC;

	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
592

593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609
	/*
	 * Wait until the changes in the configuration register CONFIGREG
	 * propagate into the hardware. It takes exactly one tick of the
	 * SCLK clock, but we will wait two SCLK clock just to be sure. The
	 * effect of the delay it takes for the hardware to apply changes
	 * is noticable if the SCLK clock run very slow. In such a case, if
	 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
	 * be asserted before the SCLK polarity changes, which would disrupt
	 * the SPI communication as the device on the other end would consider
	 * the change of SCLK polarity as a clock tick already.
	 */
	delay = (2 * 1000000) / clk;
	if (likely(delay < 10))	/* SCLK is faster than 100 kHz */
		udelay(delay);
	else			/* SCLK is _very_ slow */
		usleep_range(delay, delay + 10);

610 611 612 613 614
	return 0;
}

static void mx51_setup_wml(struct spi_imx_data *spi_imx)
{
R
Robin Gong 已提交
615 616 617 618
	/*
	 * Configure the DMA register: setup the watermark
	 * and enable DMA request.
	 */
619
	writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml - 1) |
620 621
		MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
		MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
622 623
		MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
		MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
624 625
}

626
static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
627
{
628
	return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
629 630
}

631
static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
632 633
{
	/* drain receive buffer */
634
	while (mx51_ecspi_rx_available(spi_imx))
635 636 637
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

638 639 640 641 642 643
#define MX31_INTREG_TEEN	(1 << 0)
#define MX31_INTREG_RREN	(1 << 3)

#define MX31_CSPICTRL_ENABLE	(1 << 0)
#define MX31_CSPICTRL_MASTER	(1 << 1)
#define MX31_CSPICTRL_XCH	(1 << 2)
M
Martin Kaiser 已提交
644
#define MX31_CSPICTRL_SMC	(1 << 3)
645 646 647 648 649 650 651 652 653 654
#define MX31_CSPICTRL_POL	(1 << 4)
#define MX31_CSPICTRL_PHA	(1 << 5)
#define MX31_CSPICTRL_SSCTL	(1 << 6)
#define MX31_CSPICTRL_SSPOL	(1 << 7)
#define MX31_CSPICTRL_BC_SHIFT	8
#define MX35_CSPICTRL_BL_SHIFT	20
#define MX31_CSPICTRL_CS_SHIFT	24
#define MX35_CSPICTRL_CS_SHIFT	12
#define MX31_CSPICTRL_DR_SHIFT	16

M
Martin Kaiser 已提交
655 656 657 658
#define MX31_CSPI_DMAREG	0x10
#define MX31_DMAREG_RH_DEN	(1<<4)
#define MX31_DMAREG_TH_DEN	(1<<1)

659 660 661
#define MX31_CSPISTATUS		0x14
#define MX31_STATUS_RR		(1 << 3)

662 663 664
#define MX31_CSPI_TESTREG	0x1C
#define MX31_TEST_LBC		(1 << 14)

665 666 667 668
/* These functions also work for the i.MX35, but be aware that
 * the i.MX35 has a slightly different register layout for bits
 * we do not use here.
 */
669
static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
670 671 672 673 674 675 676 677
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX31_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX31_INTREG_RREN;

678
	writel(val, spi_imx->base + MXC_CSPIINT);
679 680
}

681
static void mx31_trigger(struct spi_imx_data *spi_imx)
682 683 684
{
	unsigned int reg;

685
	reg = readl(spi_imx->base + MXC_CSPICTRL);
686
	reg |= MX31_CSPICTRL_XCH;
687
	writel(reg, spi_imx->base + MXC_CSPICTRL);
688 689
}

690 691 692 693 694 695
static int mx31_prepare_message(struct spi_imx_data *spi_imx,
				struct spi_message *msg)
{
	return 0;
}

696 697 698
static int mx31_prepare_transfer(struct spi_imx_data *spi_imx,
				 struct spi_device *spi,
				 struct spi_transfer *t)
699 700
{
	unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
701
	unsigned int clk;
702

703
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, t->speed_hz, &clk) <<
704
		MX31_CSPICTRL_DR_SHIFT;
705
	spi_imx->spi_bus_clk = clk;
706

707
	if (is_imx35_cspi(spi_imx)) {
708
		reg |= (spi_imx->bits_per_word - 1) << MX35_CSPICTRL_BL_SHIFT;
709 710
		reg |= MX31_CSPICTRL_SSCTL;
	} else {
711
		reg |= (spi_imx->bits_per_word - 1) << MX31_CSPICTRL_BC_SHIFT;
712
	}
713

714
	if (spi->mode & SPI_CPHA)
715
		reg |= MX31_CSPICTRL_PHA;
716
	if (spi->mode & SPI_CPOL)
717
		reg |= MX31_CSPICTRL_POL;
718
	if (spi->mode & SPI_CS_HIGH)
719
		reg |= MX31_CSPICTRL_SSPOL;
720 721
	if (!gpio_is_valid(spi->cs_gpio))
		reg |= (spi->chip_select) <<
722 723
			(is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
						  MX31_CSPICTRL_CS_SHIFT);
724

M
Martin Kaiser 已提交
725 726 727
	if (spi_imx->usedma)
		reg |= MX31_CSPICTRL_SMC;

728 729
	writel(reg, spi_imx->base + MXC_CSPICTRL);

730 731 732 733 734 735 736
	reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
	if (spi->mode & SPI_LOOP)
		reg |= MX31_TEST_LBC;
	else
		reg &= ~MX31_TEST_LBC;
	writel(reg, spi_imx->base + MX31_CSPI_TESTREG);

M
Martin Kaiser 已提交
737
	if (spi_imx->usedma) {
U
Uwe Kleine-König 已提交
738 739 740 741
		/*
		 * configure DMA requests when RXFIFO is half full and
		 * when TXFIFO is half empty
		 */
M
Martin Kaiser 已提交
742 743 744 745
		writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
			spi_imx->base + MX31_CSPI_DMAREG);
	}

746 747 748
	return 0;
}

749
static int mx31_rx_available(struct spi_imx_data *spi_imx)
750
{
751
	return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
752 753
}

754
static void mx31_reset(struct spi_imx_data *spi_imx)
755 756
{
	/* drain receive buffer */
757
	while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
758 759 760
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

761 762 763 764 765 766 767 768 769 770 771 772 773
#define MX21_INTREG_RR		(1 << 4)
#define MX21_INTREG_TEEN	(1 << 9)
#define MX21_INTREG_RREN	(1 << 13)

#define MX21_CSPICTRL_POL	(1 << 5)
#define MX21_CSPICTRL_PHA	(1 << 6)
#define MX21_CSPICTRL_SSPOL	(1 << 8)
#define MX21_CSPICTRL_XCH	(1 << 9)
#define MX21_CSPICTRL_ENABLE	(1 << 10)
#define MX21_CSPICTRL_MASTER	(1 << 11)
#define MX21_CSPICTRL_DR_SHIFT	14
#define MX21_CSPICTRL_CS_SHIFT	19

774
static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
775 776 777 778
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
779
		val |= MX21_INTREG_TEEN;
780
	if (enable & MXC_INT_RR)
781
		val |= MX21_INTREG_RREN;
782

783
	writel(val, spi_imx->base + MXC_CSPIINT);
784 785
}

786
static void mx21_trigger(struct spi_imx_data *spi_imx)
787 788 789
{
	unsigned int reg;

790
	reg = readl(spi_imx->base + MXC_CSPICTRL);
791
	reg |= MX21_CSPICTRL_XCH;
792
	writel(reg, spi_imx->base + MXC_CSPICTRL);
793 794
}

795 796 797 798 799 800
static int mx21_prepare_message(struct spi_imx_data *spi_imx,
				struct spi_message *msg)
{
	return 0;
}

801 802 803
static int mx21_prepare_transfer(struct spi_imx_data *spi_imx,
				 struct spi_device *spi,
				 struct spi_transfer *t)
804
{
805
	unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
806
	unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
807 808
	unsigned int clk;

809
	reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, t->speed_hz, max, &clk)
810 811
		<< MX21_CSPICTRL_DR_SHIFT;
	spi_imx->spi_bus_clk = clk;
812

813
	reg |= spi_imx->bits_per_word - 1;
814

815
	if (spi->mode & SPI_CPHA)
816
		reg |= MX21_CSPICTRL_PHA;
817
	if (spi->mode & SPI_CPOL)
818
		reg |= MX21_CSPICTRL_POL;
819
	if (spi->mode & SPI_CS_HIGH)
820
		reg |= MX21_CSPICTRL_SSPOL;
821 822
	if (!gpio_is_valid(spi->cs_gpio))
		reg |= spi->chip_select << MX21_CSPICTRL_CS_SHIFT;
823

824
	writel(reg, spi_imx->base + MXC_CSPICTRL);
825 826 827 828

	return 0;
}

829
static int mx21_rx_available(struct spi_imx_data *spi_imx)
830
{
831
	return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
832 833
}

834
static void mx21_reset(struct spi_imx_data *spi_imx)
835 836 837 838
{
	writel(1, spi_imx->base + MXC_RESET);
}

839 840 841 842 843 844 845 846 847 848 849
#define MX1_INTREG_RR		(1 << 3)
#define MX1_INTREG_TEEN		(1 << 8)
#define MX1_INTREG_RREN		(1 << 11)

#define MX1_CSPICTRL_POL	(1 << 4)
#define MX1_CSPICTRL_PHA	(1 << 5)
#define MX1_CSPICTRL_XCH	(1 << 8)
#define MX1_CSPICTRL_ENABLE	(1 << 9)
#define MX1_CSPICTRL_MASTER	(1 << 10)
#define MX1_CSPICTRL_DR_SHIFT	13

850
static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
851 852 853 854 855 856 857 858
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX1_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX1_INTREG_RREN;

859
	writel(val, spi_imx->base + MXC_CSPIINT);
860 861
}

862
static void mx1_trigger(struct spi_imx_data *spi_imx)
863 864 865
{
	unsigned int reg;

866
	reg = readl(spi_imx->base + MXC_CSPICTRL);
867
	reg |= MX1_CSPICTRL_XCH;
868
	writel(reg, spi_imx->base + MXC_CSPICTRL);
869 870
}

871 872 873 874 875 876
static int mx1_prepare_message(struct spi_imx_data *spi_imx,
			       struct spi_message *msg)
{
	return 0;
}

877 878 879
static int mx1_prepare_transfer(struct spi_imx_data *spi_imx,
				struct spi_device *spi,
				struct spi_transfer *t)
880 881
{
	unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
882
	unsigned int clk;
883

884
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, t->speed_hz, &clk) <<
885
		MX1_CSPICTRL_DR_SHIFT;
886 887
	spi_imx->spi_bus_clk = clk;

888
	reg |= spi_imx->bits_per_word - 1;
889

890
	if (spi->mode & SPI_CPHA)
891
		reg |= MX1_CSPICTRL_PHA;
892
	if (spi->mode & SPI_CPOL)
893 894
		reg |= MX1_CSPICTRL_POL;

895
	writel(reg, spi_imx->base + MXC_CSPICTRL);
896 897 898 899

	return 0;
}

900
static int mx1_rx_available(struct spi_imx_data *spi_imx)
901
{
902
	return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
903 904
}

905
static void mx1_reset(struct spi_imx_data *spi_imx)
906 907 908 909
{
	writel(1, spi_imx->base + MXC_RESET);
}

910 911
static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
	.intctrl = mx1_intctrl,
912
	.prepare_message = mx1_prepare_message,
913
	.prepare_transfer = mx1_prepare_transfer,
914 915 916
	.trigger = mx1_trigger,
	.rx_available = mx1_rx_available,
	.reset = mx1_reset,
917 918
	.fifo_size = 8,
	.has_dmamode = false,
919
	.dynamic_burst = false,
920
	.has_slavemode = false,
921 922 923 924 925
	.devtype = IMX1_CSPI,
};

static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
	.intctrl = mx21_intctrl,
926
	.prepare_message = mx21_prepare_message,
927
	.prepare_transfer = mx21_prepare_transfer,
928 929 930
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
931 932
	.fifo_size = 8,
	.has_dmamode = false,
933
	.dynamic_burst = false,
934
	.has_slavemode = false,
935 936 937 938 939 940
	.devtype = IMX21_CSPI,
};

static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
	/* i.mx27 cspi shares the functions with i.mx21 one */
	.intctrl = mx21_intctrl,
941
	.prepare_message = mx21_prepare_message,
942
	.prepare_transfer = mx21_prepare_transfer,
943 944 945
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
946 947
	.fifo_size = 8,
	.has_dmamode = false,
948
	.dynamic_burst = false,
949
	.has_slavemode = false,
950 951 952 953 954
	.devtype = IMX27_CSPI,
};

static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
	.intctrl = mx31_intctrl,
955
	.prepare_message = mx31_prepare_message,
956
	.prepare_transfer = mx31_prepare_transfer,
957 958 959
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
960 961
	.fifo_size = 8,
	.has_dmamode = false,
962
	.dynamic_burst = false,
963
	.has_slavemode = false,
964 965 966 967 968 969
	.devtype = IMX31_CSPI,
};

static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
	/* i.mx35 and later cspi shares the functions with i.mx31 one */
	.intctrl = mx31_intctrl,
970
	.prepare_message = mx31_prepare_message,
971
	.prepare_transfer = mx31_prepare_transfer,
972 973 974
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
975 976
	.fifo_size = 8,
	.has_dmamode = true,
977
	.dynamic_burst = false,
978
	.has_slavemode = false,
979 980 981 982 983
	.devtype = IMX35_CSPI,
};

static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
984
	.prepare_message = mx51_ecspi_prepare_message,
985
	.prepare_transfer = mx51_ecspi_prepare_transfer,
986 987 988
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
	.reset = mx51_ecspi_reset,
989
	.setup_wml = mx51_setup_wml,
990 991
	.fifo_size = 64,
	.has_dmamode = true,
992
	.dynamic_burst = true,
993 994
	.has_slavemode = true,
	.disable = mx51_ecspi_disable,
995 996 997
	.devtype = IMX51_ECSPI,
};

998 999
static struct spi_imx_devtype_data imx53_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
1000
	.prepare_message = mx51_ecspi_prepare_message,
1001
	.prepare_transfer = mx51_ecspi_prepare_transfer,
1002 1003 1004 1005 1006
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
	.reset = mx51_ecspi_reset,
	.fifo_size = 64,
	.has_dmamode = true,
1007 1008
	.has_slavemode = true,
	.disable = mx51_ecspi_disable,
1009 1010 1011
	.devtype = IMX53_ECSPI,
};

1012
static const struct platform_device_id spi_imx_devtype[] = {
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
	{
		.name = "imx1-cspi",
		.driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
	}, {
		.name = "imx21-cspi",
		.driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
	}, {
		.name = "imx27-cspi",
		.driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
	}, {
		.name = "imx31-cspi",
		.driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
	}, {
		.name = "imx35-cspi",
		.driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
	}, {
		.name = "imx51-ecspi",
		.driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
1031 1032 1033
	}, {
		.name = "imx53-ecspi",
		.driver_data = (kernel_ulong_t) &imx53_ecspi_devtype_data,
1034 1035 1036
	}, {
		/* sentinel */
	}
1037 1038
};

1039 1040 1041 1042 1043 1044 1045
static const struct of_device_id spi_imx_dt_ids[] = {
	{ .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
	{ .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
	{ .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
	{ .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
	{ .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
	{ .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
1046
	{ .compatible = "fsl,imx53-ecspi", .data = &imx53_ecspi_devtype_data, },
1047 1048
	{ /* sentinel */ }
};
1049
MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
1050

1051
static void spi_imx_chipselect(struct spi_device *spi, int is_active)
1052
{
1053 1054
	int active = is_active != BITBANG_CS_INACTIVE;
	int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
1055

O
Oleksij Rempel 已提交
1056 1057 1058
	if (spi->mode & SPI_NO_CS)
		return;

1059
	if (!gpio_is_valid(spi->cs_gpio))
1060 1061
		return;

1062
	gpio_set_value(spi->cs_gpio, dev_is_lowactive ^ active);
1063 1064
}

1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
static void spi_imx_set_burst_len(struct spi_imx_data *spi_imx, int n_bits)
{
	u32 ctrl;

	ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
	ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
	ctrl |= ((n_bits - 1) << MX51_ECSPI_CTRL_BL_OFFSET);
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
}

1075
static void spi_imx_push(struct spi_imx_data *spi_imx)
1076
{
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
	unsigned int burst_len, fifo_words;

	if (spi_imx->dynamic_burst)
		fifo_words = 4;
	else
		fifo_words = spi_imx_bytes_per_word(spi_imx->bits_per_word);
	/*
	 * Reload the FIFO when the remaining bytes to be transferred in the
	 * current burst is 0. This only applies when bits_per_word is a
	 * multiple of 8.
	 */
	if (!spi_imx->remainder) {
		if (spi_imx->dynamic_burst) {

			/* We need to deal unaligned data first */
			burst_len = spi_imx->count % MX51_ECSPI_CTRL_MAX_BURST;

			if (!burst_len)
				burst_len = MX51_ECSPI_CTRL_MAX_BURST;

			spi_imx_set_burst_len(spi_imx, burst_len * 8);

			spi_imx->remainder = burst_len;
		} else {
			spi_imx->remainder = fifo_words;
		}
	}

1105
	while (spi_imx->txfifo < spi_imx->devtype_data->fifo_size) {
1106
		if (!spi_imx->count)
1107
			break;
1108
		if (spi_imx->dynamic_burst &&
U
Uwe Kleine-König 已提交
1109
		    spi_imx->txfifo >= DIV_ROUND_UP(spi_imx->remainder,
1110
						     fifo_words))
1111
			break;
1112 1113
		spi_imx->tx(spi_imx);
		spi_imx->txfifo++;
1114 1115
	}

1116 1117
	if (!spi_imx->slave_mode)
		spi_imx->devtype_data->trigger(spi_imx);
1118 1119
}

1120
static irqreturn_t spi_imx_isr(int irq, void *dev_id)
1121
{
1122
	struct spi_imx_data *spi_imx = dev_id;
1123

1124 1125
	while (spi_imx->txfifo &&
	       spi_imx->devtype_data->rx_available(spi_imx)) {
1126 1127
		spi_imx->rx(spi_imx);
		spi_imx->txfifo--;
1128 1129
	}

1130 1131
	if (spi_imx->count) {
		spi_imx_push(spi_imx);
1132 1133 1134
		return IRQ_HANDLED;
	}

1135
	if (spi_imx->txfifo) {
1136 1137 1138
		/* No data left to push, but still waiting for rx data,
		 * enable receive data available interrupt.
		 */
1139
		spi_imx->devtype_data->intctrl(
1140
				spi_imx, MXC_INT_RR);
1141 1142 1143
		return IRQ_HANDLED;
	}

1144
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1145
	complete(&spi_imx->xfer_done);
1146 1147 1148 1149

	return IRQ_HANDLED;
}

1150
static int spi_imx_dma_configure(struct spi_master *master)
1151 1152 1153 1154 1155 1156
{
	int ret;
	enum dma_slave_buswidth buswidth;
	struct dma_slave_config rx = {}, tx = {};
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

1157
	switch (spi_imx_bytes_per_word(spi_imx->bits_per_word)) {
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
	case 4:
		buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
		break;
	case 2:
		buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
		break;
	case 1:
		buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
		break;
	default:
		return -EINVAL;
	}

	tx.direction = DMA_MEM_TO_DEV;
	tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
	tx.dst_addr_width = buswidth;
	tx.dst_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_tx, &tx);
	if (ret) {
		dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
		return ret;
	}

	rx.direction = DMA_DEV_TO_MEM;
	rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
	rx.src_addr_width = buswidth;
	rx.src_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_rx, &rx);
	if (ret) {
		dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
		return ret;
	}

	return 0;
}

1194
static int spi_imx_setupxfer(struct spi_device *spi,
1195 1196
				 struct spi_transfer *t)
{
1197
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1198

1199 1200 1201
	if (!t)
		return 0;

1202
	spi_imx->bits_per_word = t->bits_per_word;
1203

1204 1205 1206 1207 1208 1209 1210 1211 1212
	/*
	 * Initialize the functions for transfer. To transfer non byte-aligned
	 * words, we have to use multiple word-size bursts, we can't use
	 * dynamic_burst in that case.
	 */
	if (spi_imx->devtype_data->dynamic_burst && !spi_imx->slave_mode &&
	    (spi_imx->bits_per_word == 8 ||
	    spi_imx->bits_per_word == 16 ||
	    spi_imx->bits_per_word == 32)) {
1213 1214 1215 1216 1217

		spi_imx->rx = spi_imx_buf_rx_swap;
		spi_imx->tx = spi_imx_buf_tx_swap;
		spi_imx->dynamic_burst = 1;

1218
	} else {
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
		if (spi_imx->bits_per_word <= 8) {
			spi_imx->rx = spi_imx_buf_rx_u8;
			spi_imx->tx = spi_imx_buf_tx_u8;
		} else if (spi_imx->bits_per_word <= 16) {
			spi_imx->rx = spi_imx_buf_rx_u16;
			spi_imx->tx = spi_imx_buf_tx_u16;
		} else {
			spi_imx->rx = spi_imx_buf_rx_u32;
			spi_imx->tx = spi_imx_buf_tx_u32;
		}
1229
		spi_imx->dynamic_burst = 0;
1230
	}
1231

1232 1233 1234 1235 1236
	if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
		spi_imx->usedma = 1;
	else
		spi_imx->usedma = 0;

1237 1238 1239 1240 1241 1242
	if (is_imx53_ecspi(spi_imx) && spi_imx->slave_mode) {
		spi_imx->rx = mx53_ecspi_rx_slave;
		spi_imx->tx = mx53_ecspi_tx_slave;
		spi_imx->slave_burst = t->len;
	}

1243
	spi_imx->devtype_data->prepare_transfer(spi_imx, spi, t);
1244 1245 1246 1247

	return 0;
}

R
Robin Gong 已提交
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
{
	struct spi_master *master = spi_imx->bitbang.master;

	if (master->dma_rx) {
		dma_release_channel(master->dma_rx);
		master->dma_rx = NULL;
	}

	if (master->dma_tx) {
		dma_release_channel(master->dma_tx);
		master->dma_tx = NULL;
	}
}

static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
1264
			     struct spi_master *master)
R
Robin Gong 已提交
1265 1266 1267
{
	int ret;

R
Robin Gong 已提交
1268 1269 1270 1271
	/* use pio mode for i.mx6dl chip TKT238285 */
	if (of_machine_is_compatible("fsl,imx6dl"))
		return 0;

1272
	spi_imx->wml = spi_imx->devtype_data->fifo_size / 2;
1273

R
Robin Gong 已提交
1274
	/* Prepare for TX DMA: */
1275 1276 1277 1278 1279
	master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
	if (IS_ERR(master->dma_tx)) {
		ret = PTR_ERR(master->dma_tx);
		dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
		master->dma_tx = NULL;
R
Robin Gong 已提交
1280 1281 1282 1283
		goto err;
	}

	/* Prepare for RX : */
1284 1285 1286 1287 1288
	master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
	if (IS_ERR(master->dma_rx)) {
		ret = PTR_ERR(master->dma_rx);
		dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
		master->dma_rx = NULL;
R
Robin Gong 已提交
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318
		goto err;
	}

	init_completion(&spi_imx->dma_rx_completion);
	init_completion(&spi_imx->dma_tx_completion);
	master->can_dma = spi_imx_can_dma;
	master->max_dma_len = MAX_SDMA_BD_BYTES;
	spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
					 SPI_MASTER_MUST_TX;

	return 0;
err:
	spi_imx_sdma_exit(spi_imx);
	return ret;
}

static void spi_imx_dma_rx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_rx_completion);
}

static void spi_imx_dma_tx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_tx_completion);
}

1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332
static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
{
	unsigned long timeout = 0;

	/* Time with actual data transfer and CS change delay related to HW */
	timeout = (8 + 4) * size / spi_imx->spi_bus_clk;

	/* Add extra second for scheduler related activities */
	timeout += 1;

	/* Double calculated timeout */
	return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
}

R
Robin Gong 已提交
1333 1334 1335
static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
				struct spi_transfer *transfer)
{
1336
	struct dma_async_tx_descriptor *desc_tx, *desc_rx;
1337
	unsigned long transfer_timeout;
1338
	unsigned long timeout;
R
Robin Gong 已提交
1339 1340
	struct spi_master *master = spi_imx->bitbang.master;
	struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
1341 1342
	struct scatterlist *last_sg = sg_last(rx->sgl, rx->nents);
	unsigned int bytes_per_word, i;
1343 1344
	int ret;

1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
	/* Get the right burst length from the last sg to ensure no tail data */
	bytes_per_word = spi_imx_bytes_per_word(transfer->bits_per_word);
	for (i = spi_imx->devtype_data->fifo_size / 2; i > 0; i--) {
		if (!(sg_dma_len(last_sg) % (i * bytes_per_word)))
			break;
	}
	/* Use 1 as wml in case no available burst length got */
	if (i == 0)
		i = 1;

	spi_imx->wml =  i;

1357 1358 1359 1360
	ret = spi_imx_dma_configure(master);
	if (ret)
		return ret;

1361 1362 1363 1364
	if (!spi_imx->devtype_data->setup_wml) {
		dev_err(spi_imx->dev, "No setup_wml()?\n");
		return -EINVAL;
	}
1365
	spi_imx->devtype_data->setup_wml(spi_imx);
R
Robin Gong 已提交
1366

1367 1368 1369 1370 1371 1372 1373 1374 1375
	/*
	 * The TX DMA setup starts the transfer, so make sure RX is configured
	 * before TX.
	 */
	desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
				rx->sgl, rx->nents, DMA_DEV_TO_MEM,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc_rx)
		return -EINVAL;
R
Robin Gong 已提交
1376

1377 1378 1379 1380 1381
	desc_rx->callback = spi_imx_dma_rx_callback;
	desc_rx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_rx);
	reinit_completion(&spi_imx->dma_rx_completion);
	dma_async_issue_pending(master->dma_rx);
R
Robin Gong 已提交
1382

1383 1384 1385 1386 1387 1388
	desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
				tx->sgl, tx->nents, DMA_MEM_TO_DEV,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc_tx) {
		dmaengine_terminate_all(master->dma_tx);
		return -EINVAL;
R
Robin Gong 已提交
1389 1390
	}

1391 1392 1393
	desc_tx->callback = spi_imx_dma_tx_callback;
	desc_tx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_tx);
R
Robin Gong 已提交
1394
	reinit_completion(&spi_imx->dma_tx_completion);
1395
	dma_async_issue_pending(master->dma_tx);
R
Robin Gong 已提交
1396

1397 1398
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

R
Robin Gong 已提交
1399
	/* Wait SDMA to finish the data transfer.*/
1400
	timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
1401
						transfer_timeout);
1402
	if (!timeout) {
1403
		dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
R
Robin Gong 已提交
1404
		dmaengine_terminate_all(master->dma_tx);
1405
		dmaengine_terminate_all(master->dma_rx);
1406
		return -ETIMEDOUT;
R
Robin Gong 已提交
1407 1408
	}

1409 1410 1411 1412 1413 1414 1415 1416
	timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&master->dev, "I/O Error in DMA RX\n");
		spi_imx->devtype_data->reset(spi_imx);
		dmaengine_terminate_all(master->dma_rx);
		return -ETIMEDOUT;
	}
R
Robin Gong 已提交
1417

1418
	return transfer->len;
R
Robin Gong 已提交
1419 1420 1421
}

static int spi_imx_pio_transfer(struct spi_device *spi,
1422 1423
				struct spi_transfer *transfer)
{
1424
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1425 1426
	unsigned long transfer_timeout;
	unsigned long timeout;
1427

1428 1429 1430 1431
	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1432
	spi_imx->remainder = 0;
1433

1434
	reinit_completion(&spi_imx->xfer_done);
1435

1436
	spi_imx_push(spi_imx);
1437

1438
	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
1439

1440 1441 1442 1443 1444 1445 1446 1447 1448
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

	timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&spi->dev, "I/O Error in PIO\n");
		spi_imx->devtype_data->reset(spi_imx);
		return -ETIMEDOUT;
	}
1449 1450 1451 1452

	return transfer->len;
}

1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
static int spi_imx_pio_transfer_slave(struct spi_device *spi,
				      struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	int ret = transfer->len;

	if (is_imx53_ecspi(spi_imx) &&
	    transfer->len > MX53_MAX_TRANSFER_BYTES) {
		dev_err(&spi->dev, "Transaction too big, max size is %d bytes\n",
			MX53_MAX_TRANSFER_BYTES);
		return -EMSGSIZE;
	}

	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1470
	spi_imx->remainder = 0;
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496

	reinit_completion(&spi_imx->xfer_done);
	spi_imx->slave_aborted = false;

	spi_imx_push(spi_imx);

	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE | MXC_INT_RDR);

	if (wait_for_completion_interruptible(&spi_imx->xfer_done) ||
	    spi_imx->slave_aborted) {
		dev_dbg(&spi->dev, "interrupted\n");
		ret = -EINTR;
	}

	/* ecspi has a HW issue when works in Slave mode,
	 * after 64 words writtern to TXFIFO, even TXFIFO becomes empty,
	 * ECSPI_TXDATA keeps shift out the last word data,
	 * so we have to disable ECSPI when in slave mode after the
	 * transfer completes
	 */
	if (spi_imx->devtype_data->disable)
		spi_imx->devtype_data->disable(spi_imx);

	return ret;
}

R
Robin Gong 已提交
1497 1498 1499 1500 1501
static int spi_imx_transfer(struct spi_device *spi,
				struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);

1502 1503
	/* flush rxfifo before transfer */
	while (spi_imx->devtype_data->rx_available(spi_imx))
1504
		readl(spi_imx->base + MXC_CSPIRXDATA);
1505 1506 1507 1508

	if (spi_imx->slave_mode)
		return spi_imx_pio_transfer_slave(spi, transfer);

1509
	if (spi_imx->usedma)
S
Sascha Hauer 已提交
1510
		return spi_imx_dma_transfer(spi_imx, transfer);
1511 1512
	else
		return spi_imx_pio_transfer(spi, transfer);
R
Robin Gong 已提交
1513 1514
}

1515
static int spi_imx_setup(struct spi_device *spi)
1516
{
1517
	dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
1518 1519
		 spi->mode, spi->bits_per_word, spi->max_speed_hz);

O
Oleksij Rempel 已提交
1520 1521 1522
	if (spi->mode & SPI_NO_CS)
		return 0;

1523 1524 1525
	if (gpio_is_valid(spi->cs_gpio))
		gpio_direction_output(spi->cs_gpio,
				      spi->mode & SPI_CS_HIGH ? 0 : 1);
1526

1527
	spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1528 1529 1530 1531

	return 0;
}

1532
static void spi_imx_cleanup(struct spi_device *spi)
1533 1534 1535
{
}

1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
static int
spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
	int ret;

	ret = clk_enable(spi_imx->clk_per);
	if (ret)
		return ret;

	ret = clk_enable(spi_imx->clk_ipg);
	if (ret) {
		clk_disable(spi_imx->clk_per);
		return ret;
	}

1552 1553 1554 1555 1556 1557 1558
	ret = spi_imx->devtype_data->prepare_message(spi_imx, msg);
	if (ret) {
		clk_disable(spi_imx->clk_ipg);
		clk_disable(spi_imx->clk_per);
	}

	return ret;
1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
}

static int
spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
	return 0;
}

1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
static int spi_imx_slave_abort(struct spi_master *master)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	spi_imx->slave_aborted = true;
	complete(&spi_imx->xfer_done);

	return 0;
}

1581
static int spi_imx_probe(struct platform_device *pdev)
1582
{
1583 1584 1585 1586 1587
	struct device_node *np = pdev->dev.of_node;
	const struct of_device_id *of_id =
			of_match_device(spi_imx_dt_ids, &pdev->dev);
	struct spi_imx_master *mxc_platform_info =
			dev_get_platdata(&pdev->dev);
1588
	struct spi_master *master;
1589
	struct spi_imx_data *spi_imx;
1590
	struct resource *res;
1591
	int i, ret, irq, spi_drctl;
1592 1593 1594
	const struct spi_imx_devtype_data *devtype_data = of_id ? of_id->data :
		(struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
	bool slave_mode;
1595

1596
	if (!np && !mxc_platform_info) {
1597 1598 1599 1600
		dev_err(&pdev->dev, "can't get the platform data\n");
		return -EINVAL;
	}

1601 1602 1603 1604 1605 1606 1607 1608
	slave_mode = devtype_data->has_slavemode &&
			of_property_read_bool(np, "spi-slave");
	if (slave_mode)
		master = spi_alloc_slave(&pdev->dev,
					 sizeof(struct spi_imx_data));
	else
		master = spi_alloc_master(&pdev->dev,
					  sizeof(struct spi_imx_data));
1609 1610 1611
	if (!master)
		return -ENOMEM;

1612 1613 1614 1615 1616 1617
	ret = of_property_read_u32(np, "fsl,spi-rdy-drctl", &spi_drctl);
	if ((ret < 0) || (spi_drctl >= 0x3)) {
		/* '11' is reserved */
		spi_drctl = 0;
	}

1618 1619
	platform_set_drvdata(pdev, master);

1620
	master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
1621
	master->bus_num = np ? -1 : pdev->id;
1622

1623
	spi_imx = spi_master_get_devdata(master);
1624
	spi_imx->bitbang.master = master;
1625
	spi_imx->dev = &pdev->dev;
1626
	spi_imx->slave_mode = slave_mode;
1627

1628
	spi_imx->devtype_data = devtype_data;
1629

1630
	/* Get number of chip selects, either platform data or OF */
1631 1632
	if (mxc_platform_info) {
		master->num_chipselect = mxc_platform_info->num_chipselect;
1633
		if (mxc_platform_info->chipselect) {
1634 1635 1636
			master->cs_gpios = devm_kcalloc(&master->dev,
				master->num_chipselect, sizeof(int),
				GFP_KERNEL);
1637 1638 1639 1640 1641 1642
			if (!master->cs_gpios)
				return -ENOMEM;

			for (i = 0; i < master->num_chipselect; i++)
				master->cs_gpios[i] = mxc_platform_info->chipselect[i];
		}
1643 1644 1645 1646 1647 1648 1649
	} else {
		u32 num_cs;

		if (!of_property_read_u32(np, "num-cs", &num_cs))
			master->num_chipselect = num_cs;
		/* If not preset, default value of 1 is used */
	}
1650

1651 1652 1653 1654 1655
	spi_imx->bitbang.chipselect = spi_imx_chipselect;
	spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
	spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
	spi_imx->bitbang.master->setup = spi_imx_setup;
	spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
1656 1657
	spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
	spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
1658
	spi_imx->bitbang.master->slave_abort = spi_imx_slave_abort;
O
Oleksij Rempel 已提交
1659 1660
	spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH \
					     | SPI_NO_CS;
1661 1662
	if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx) ||
	    is_imx53_ecspi(spi_imx))
1663 1664 1665
		spi_imx->bitbang.master->mode_bits |= SPI_LOOP | SPI_READY;

	spi_imx->spi_drctl = spi_drctl;
1666

1667
	init_completion(&spi_imx->xfer_done);
1668 1669

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
F
Fabio Estevam 已提交
1670 1671 1672 1673
	spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(spi_imx->base)) {
		ret = PTR_ERR(spi_imx->base);
		goto out_master_put;
1674
	}
1675
	spi_imx->base_phys = res->start;
1676

1677 1678 1679
	irq = platform_get_irq(pdev, 0);
	if (irq < 0) {
		ret = irq;
F
Fabio Estevam 已提交
1680
		goto out_master_put;
1681 1682
	}

1683
	ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
1684
			       dev_name(&pdev->dev), spi_imx);
1685
	if (ret) {
1686
		dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
F
Fabio Estevam 已提交
1687
		goto out_master_put;
1688 1689
	}

1690 1691 1692
	spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(spi_imx->clk_ipg)) {
		ret = PTR_ERR(spi_imx->clk_ipg);
F
Fabio Estevam 已提交
1693
		goto out_master_put;
1694 1695
	}

1696 1697 1698
	spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(spi_imx->clk_per)) {
		ret = PTR_ERR(spi_imx->clk_per);
F
Fabio Estevam 已提交
1699
		goto out_master_put;
1700 1701
	}

1702 1703 1704 1705 1706 1707 1708
	ret = clk_prepare_enable(spi_imx->clk_per);
	if (ret)
		goto out_master_put;

	ret = clk_prepare_enable(spi_imx->clk_ipg);
	if (ret)
		goto out_put_per;
1709 1710

	spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
R
Robin Gong 已提交
1711
	/*
M
Martin Kaiser 已提交
1712 1713
	 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
	 * if validated on other chips.
R
Robin Gong 已提交
1714
	 */
1715
	if (spi_imx->devtype_data->has_dmamode) {
1716
		ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
1717 1718 1719
		if (ret == -EPROBE_DEFER)
			goto out_clk_put;

1720 1721 1722 1723
		if (ret < 0)
			dev_err(&pdev->dev, "dma setup error %d, use pio\n",
				ret);
	}
1724

1725
	spi_imx->devtype_data->reset(spi_imx);
1726

1727
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1728

1729
	master->dev.of_node = pdev->dev.of_node;
1730 1731 1732 1733 1734
	ret = spi_bitbang_start(&spi_imx->bitbang);
	if (ret) {
		dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
		goto out_clk_put;
	}
1735

1736 1737
	/* Request GPIO CS lines, if any */
	if (!spi_imx->slave_mode && master->cs_gpios) {
1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
		for (i = 0; i < master->num_chipselect; i++) {
			if (!gpio_is_valid(master->cs_gpios[i]))
				continue;

			ret = devm_gpio_request(&pdev->dev,
						master->cs_gpios[i],
						DRIVER_NAME);
			if (ret) {
				dev_err(&pdev->dev, "Can't get CS GPIO %i\n",
					master->cs_gpios[i]);
1748
				goto out_spi_bitbang;
1749 1750
			}
		}
1751 1752
	}

1753 1754
	dev_info(&pdev->dev, "probed\n");

1755 1756
	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
1757 1758
	return ret;

1759 1760
out_spi_bitbang:
	spi_bitbang_stop(&spi_imx->bitbang);
1761
out_clk_put:
1762
	clk_disable_unprepare(spi_imx->clk_ipg);
1763 1764
out_put_per:
	clk_disable_unprepare(spi_imx->clk_per);
F
Fabio Estevam 已提交
1765
out_master_put:
1766
	spi_master_put(master);
F
Fabio Estevam 已提交
1767

1768 1769 1770
	return ret;
}

1771
static int spi_imx_remove(struct platform_device *pdev)
1772 1773
{
	struct spi_master *master = platform_get_drvdata(pdev);
1774
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1775
	int ret;
1776

1777
	spi_bitbang_stop(&spi_imx->bitbang);
1778

1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
	ret = clk_enable(spi_imx->clk_per);
	if (ret)
		return ret;

	ret = clk_enable(spi_imx->clk_ipg);
	if (ret) {
		clk_disable(spi_imx->clk_per);
		return ret;
	}

1789
	writel(0, spi_imx->base + MXC_CSPICTRL);
1790 1791
	clk_disable_unprepare(spi_imx->clk_ipg);
	clk_disable_unprepare(spi_imx->clk_per);
R
Robin Gong 已提交
1792
	spi_imx_sdma_exit(spi_imx);
1793 1794 1795 1796 1797
	spi_master_put(master);

	return 0;
}

1798
static struct platform_driver spi_imx_driver = {
1799 1800
	.driver = {
		   .name = DRIVER_NAME,
1801
		   .of_match_table = spi_imx_dt_ids,
1802
		   },
1803
	.id_table = spi_imx_devtype,
1804
	.probe = spi_imx_probe,
1805
	.remove = spi_imx_remove,
1806
};
1807
module_platform_driver(spi_imx_driver);
1808

1809
MODULE_DESCRIPTION("SPI Controller driver");
1810 1811
MODULE_AUTHOR("Sascha Hauer, Pengutronix");
MODULE_LICENSE("GPL");
F
Fabio Estevam 已提交
1812
MODULE_ALIAS("platform:" DRIVER_NAME);