spi-imx.c 43.8 KB
Newer Older
1 2 3
// SPDX-License-Identifier: GPL-2.0+
// Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
// Copyright (C) 2008 Juergen Beisert
4 5 6 7

#include <linux/clk.h>
#include <linux/completion.h>
#include <linux/delay.h>
R
Robin Gong 已提交
8 9
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
10 11 12 13 14 15 16 17
#include <linux/err.h>
#include <linux/gpio.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/irq.h>
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/platform_device.h>
18
#include <linux/slab.h>
19 20 21
#include <linux/spi/spi.h>
#include <linux/spi/spi_bitbang.h>
#include <linux/types.h>
22 23 24
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_gpio.h>
25

R
Robin Gong 已提交
26
#include <linux/platform_data/dma-imx.h>
27
#include <linux/platform_data/spi-imx.h>
28 29 30 31 32 33 34 35 36 37 38 39

#define DRIVER_NAME "spi_imx"

#define MXC_CSPIRXDATA		0x00
#define MXC_CSPITXDATA		0x04
#define MXC_CSPICTRL		0x08
#define MXC_CSPIINT		0x0c
#define MXC_RESET		0x1c

/* generic defines to abstract from the different register layouts */
#define MXC_INT_RR	(1 << 0) /* Receive data ready interrupt */
#define MXC_INT_TE	(1 << 1) /* Transmit FIFO empty interrupt */
40
#define MXC_INT_RDR	BIT(4) /* Receive date threshold interrupt */
41

R
Robin Gong 已提交
42 43
/* The maximum  bytes that a sdma BD can transfer.*/
#define MAX_SDMA_BD_BYTES  (1 << 15)
44
#define MX51_ECSPI_CTRL_MAX_BURST	512
45 46
/* The maximum bytes that IMX53_ECSPI can transfer in slave mode.*/
#define MX53_MAX_TRANSFER_BYTES		512
47

48
enum spi_imx_devtype {
49 50 51 52 53
	IMX1_CSPI,
	IMX21_CSPI,
	IMX27_CSPI,
	IMX31_CSPI,
	IMX35_CSPI,	/* CSPI on all i.mx except above */
54 55
	IMX51_ECSPI,	/* ECSPI on i.mx51 */
	IMX53_ECSPI,	/* ECSPI on i.mx53 and later */
56 57 58 59 60 61
};

struct spi_imx_data;

struct spi_imx_devtype_data {
	void (*intctrl)(struct spi_imx_data *, int);
62
	int (*config)(struct spi_device *);
63 64
	void (*trigger)(struct spi_imx_data *);
	int (*rx_available)(struct spi_imx_data *);
65
	void (*reset)(struct spi_imx_data *);
66
	void (*setup_wml)(struct spi_imx_data *);
67
	void (*disable)(struct spi_imx_data *);
68
	bool has_dmamode;
69
	bool has_slavemode;
70
	unsigned int fifo_size;
71
	bool dynamic_burst;
72
	enum spi_imx_devtype devtype;
73 74
};

75
struct spi_imx_data {
76
	struct spi_bitbang bitbang;
77
	struct device *dev;
78 79

	struct completion xfer_done;
80
	void __iomem *base;
81 82
	unsigned long base_phys;

83 84
	struct clk *clk_per;
	struct clk *clk_ipg;
85
	unsigned long spi_clk;
86
	unsigned int spi_bus_clk;
87

88 89
	unsigned int speed_hz;
	unsigned int bits_per_word;
90
	unsigned int spi_drctl;
91

92
	unsigned int count, remainder;
93 94
	void (*tx)(struct spi_imx_data *);
	void (*rx)(struct spi_imx_data *);
95 96 97
	void *rx_buf;
	const void *tx_buf;
	unsigned int txfifo; /* number of words pushed in tx FIFO */
98
	unsigned int dynamic_burst;
99

100 101 102 103 104
	/* Slave mode */
	bool slave_mode;
	bool slave_aborted;
	unsigned int slave_burst;

R
Robin Gong 已提交
105 106
	/* DMA */
	bool usedma;
107
	u32 wml;
R
Robin Gong 已提交
108 109 110
	struct completion dma_rx_completion;
	struct completion dma_tx_completion;

111
	const struct spi_imx_devtype_data *devtype_data;
112 113
};

114 115 116 117 118 119 120 121 122 123
static inline int is_imx27_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX27_CSPI;
}

static inline int is_imx35_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX35_CSPI;
}

124 125 126 127 128
static inline int is_imx51_ecspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX51_ECSPI;
}

129 130 131 132 133
static inline int is_imx53_ecspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX53_ECSPI;
}

134
#define MXC_SPI_BUF_RX(type)						\
135
static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx)		\
136
{									\
137
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);	\
138
									\
139 140 141
	if (spi_imx->rx_buf) {						\
		*(type *)spi_imx->rx_buf = val;				\
		spi_imx->rx_buf += sizeof(type);			\
142
	}								\
143 144
									\
	spi_imx->remainder -= sizeof(type);				\
145 146 147
}

#define MXC_SPI_BUF_TX(type)						\
148
static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx)		\
149 150 151
{									\
	type val = 0;							\
									\
152 153 154
	if (spi_imx->tx_buf) {						\
		val = *(type *)spi_imx->tx_buf;				\
		spi_imx->tx_buf += sizeof(type);			\
155 156
	}								\
									\
157
	spi_imx->count -= sizeof(type);					\
158
									\
159
	writel(val, spi_imx->base + MXC_CSPITXDATA);			\
160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
}

MXC_SPI_BUF_RX(u8)
MXC_SPI_BUF_TX(u8)
MXC_SPI_BUF_RX(u16)
MXC_SPI_BUF_TX(u16)
MXC_SPI_BUF_RX(u32)
MXC_SPI_BUF_TX(u32)

/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
 * (which is currently not the case in this driver)
 */
static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
	256, 384, 512, 768, 1024};

/* MX21, MX27 */
176
static unsigned int spi_imx_clkdiv_1(unsigned int fin,
177
		unsigned int fspi, unsigned int max, unsigned int *fres)
178
{
179
	int i;
180 181 182

	for (i = 2; i < max; i++)
		if (fspi * mxc_clkdivs[i] >= fin)
183
			break;
184

185 186
	*fres = fin / mxc_clkdivs[i];
	return i;
187 188
}

189
/* MX1, MX31, MX35, MX51 CSPI */
190
static unsigned int spi_imx_clkdiv_2(unsigned int fin,
191
		unsigned int fspi, unsigned int *fres)
192 193 194 195 196
{
	int i, div = 4;

	for (i = 0; i < 7; i++) {
		if (fspi * div >= fin)
197
			goto out;
198 199 200
		div <<= 1;
	}

201 202 203
out:
	*fres = fin / div;
	return i;
204 205
}

S
Sascha Hauer 已提交
206
static int spi_imx_bytes_per_word(const int bits_per_word)
207
{
208 209 210 211 212 213
	if (bits_per_word <= 8)
		return 1;
	else if (bits_per_word <= 16)
		return 2;
	else
		return 4;
214 215
}

R
Robin Gong 已提交
216 217 218 219
static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
			 struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
220 221 222 223

	if (!master->dma_rx)
		return false;

224 225 226
	if (spi_imx->slave_mode)
		return false;

227
	spi_imx->dynamic_burst = 0;
228

229
	return true;
R
Robin Gong 已提交
230 231
}

232 233 234
#define MX51_ECSPI_CTRL		0x08
#define MX51_ECSPI_CTRL_ENABLE		(1 <<  0)
#define MX51_ECSPI_CTRL_XCH		(1 <<  2)
R
Robin Gong 已提交
235
#define MX51_ECSPI_CTRL_SMC		(1 << 3)
236
#define MX51_ECSPI_CTRL_MODE_MASK	(0xf << 4)
237
#define MX51_ECSPI_CTRL_DRCTL(drctl)	((drctl) << 16)
238 239 240 241
#define MX51_ECSPI_CTRL_POSTDIV_OFFSET	8
#define MX51_ECSPI_CTRL_PREDIV_OFFSET	12
#define MX51_ECSPI_CTRL_CS(cs)		((cs) << 18)
#define MX51_ECSPI_CTRL_BL_OFFSET	20
242
#define MX51_ECSPI_CTRL_BL_MASK		(0xfff << 20)
243 244 245 246 247 248

#define MX51_ECSPI_CONFIG	0x0c
#define MX51_ECSPI_CONFIG_SCLKPHA(cs)	(1 << ((cs) +  0))
#define MX51_ECSPI_CONFIG_SCLKPOL(cs)	(1 << ((cs) +  4))
#define MX51_ECSPI_CONFIG_SBBCTRL(cs)	(1 << ((cs) +  8))
#define MX51_ECSPI_CONFIG_SSBPOL(cs)	(1 << ((cs) + 12))
249
#define MX51_ECSPI_CONFIG_SCLKCTL(cs)	(1 << ((cs) + 20))
250 251 252 253

#define MX51_ECSPI_INT		0x10
#define MX51_ECSPI_INT_TEEN		(1 <<  0)
#define MX51_ECSPI_INT_RREN		(1 <<  3)
254
#define MX51_ECSPI_INT_RDREN		(1 <<  4)
255

R
Robin Gong 已提交
256
#define MX51_ECSPI_DMA      0x14
257 258 259
#define MX51_ECSPI_DMA_TX_WML(wml)	((wml) & 0x3f)
#define MX51_ECSPI_DMA_RX_WML(wml)	(((wml) & 0x3f) << 16)
#define MX51_ECSPI_DMA_RXT_WML(wml)	(((wml) & 0x3f) << 24)
R
Robin Gong 已提交
260

261 262 263
#define MX51_ECSPI_DMA_TEDEN		(1 << 7)
#define MX51_ECSPI_DMA_RXDEN		(1 << 23)
#define MX51_ECSPI_DMA_RXTDEN		(1 << 31)
R
Robin Gong 已提交
264

265 266
#define MX51_ECSPI_STAT		0x18
#define MX51_ECSPI_STAT_RR		(1 <<  3)
267

268 269 270
#define MX51_ECSPI_TESTREG	0x20
#define MX51_ECSPI_TESTREG_LBC	BIT(31)

271 272 273
static void spi_imx_buf_rx_swap_u32(struct spi_imx_data *spi_imx)
{
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);
274
#ifdef __LITTLE_ENDIAN
275
	unsigned int bytes_per_word;
276
#endif
277 278 279 280 281 282 283 284 285 286 287 288

	if (spi_imx->rx_buf) {
#ifdef __LITTLE_ENDIAN
		bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
		if (bytes_per_word == 1)
			val = cpu_to_be32(val);
		else if (bytes_per_word == 2)
			val = (val << 16) | (val >> 16);
#endif
		*(u32 *)spi_imx->rx_buf = val;
		spi_imx->rx_buf += sizeof(u32);
	}
289 290

	spi_imx->remainder -= sizeof(u32);
291 292 293 294
}

static void spi_imx_buf_rx_swap(struct spi_imx_data *spi_imx)
{
295 296
	int unaligned;
	u32 val;
297

298 299 300
	unaligned = spi_imx->remainder % 4;

	if (!unaligned) {
301 302 303 304
		spi_imx_buf_rx_swap_u32(spi_imx);
		return;
	}

305
	if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
306
		spi_imx_buf_rx_u16(spi_imx);
307 308 309 310 311 312 313 314 315 316 317 318
		return;
	}

	val = readl(spi_imx->base + MXC_CSPIRXDATA);

	while (unaligned--) {
		if (spi_imx->rx_buf) {
			*(u8 *)spi_imx->rx_buf = (val >> (8 * unaligned)) & 0xff;
			spi_imx->rx_buf++;
		}
		spi_imx->remainder--;
	}
319 320 321 322 323
}

static void spi_imx_buf_tx_swap_u32(struct spi_imx_data *spi_imx)
{
	u32 val = 0;
324
#ifdef __LITTLE_ENDIAN
325
	unsigned int bytes_per_word;
326
#endif
327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346

	if (spi_imx->tx_buf) {
		val = *(u32 *)spi_imx->tx_buf;
		spi_imx->tx_buf += sizeof(u32);
	}

	spi_imx->count -= sizeof(u32);
#ifdef __LITTLE_ENDIAN
	bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);

	if (bytes_per_word == 1)
		val = cpu_to_be32(val);
	else if (bytes_per_word == 2)
		val = (val << 16) | (val >> 16);
#endif
	writel(val, spi_imx->base + MXC_CSPITXDATA);
}

static void spi_imx_buf_tx_swap(struct spi_imx_data *spi_imx)
{
347 348
	int unaligned;
	u32 val = 0;
349

350
	unaligned = spi_imx->count % 4;
351

352 353 354
	if (!unaligned) {
		spi_imx_buf_tx_swap_u32(spi_imx);
		return;
355 356
	}

357 358
	if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
		spi_imx_buf_tx_u16(spi_imx);
359 360 361
		return;
	}

362 363 364 365 366 367 368
	while (unaligned--) {
		if (spi_imx->tx_buf) {
			val |= *(u8 *)spi_imx->tx_buf << (8 * unaligned);
			spi_imx->tx_buf++;
		}
		spi_imx->count--;
	}
369

370
	writel(val, spi_imx->base + MXC_CSPITXDATA);
371 372
}

373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
static void mx53_ecspi_rx_slave(struct spi_imx_data *spi_imx)
{
	u32 val = be32_to_cpu(readl(spi_imx->base + MXC_CSPIRXDATA));

	if (spi_imx->rx_buf) {
		int n_bytes = spi_imx->slave_burst % sizeof(val);

		if (!n_bytes)
			n_bytes = sizeof(val);

		memcpy(spi_imx->rx_buf,
		       ((u8 *)&val) + sizeof(val) - n_bytes, n_bytes);

		spi_imx->rx_buf += n_bytes;
		spi_imx->slave_burst -= n_bytes;
	}
389 390

	spi_imx->remainder -= sizeof(u32);
391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412
}

static void mx53_ecspi_tx_slave(struct spi_imx_data *spi_imx)
{
	u32 val = 0;
	int n_bytes = spi_imx->count % sizeof(val);

	if (!n_bytes)
		n_bytes = sizeof(val);

	if (spi_imx->tx_buf) {
		memcpy(((u8 *)&val) + sizeof(val) - n_bytes,
		       spi_imx->tx_buf, n_bytes);
		val = cpu_to_be32(val);
		spi_imx->tx_buf += n_bytes;
	}

	spi_imx->count -= n_bytes;

	writel(val, spi_imx->base + MXC_CSPITXDATA);
}

413
/* MX51 eCSPI */
414 415
static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
				      unsigned int fspi, unsigned int *fres)
416 417 418 419 420 421
{
	/*
	 * there are two 4-bit dividers, the pre-divider divides by
	 * $pre, the post-divider by 2^$post
	 */
	unsigned int pre, post;
422
	unsigned int fin = spi_imx->spi_clk;
423 424 425 426 427 428 429 430 431 432 433 434

	if (unlikely(fspi > fin))
		return 0;

	post = fls(fin) - fls(fspi);
	if (fin > fspi << post)
		post++;

	/* now we have: (fin <= fspi << post) with post being minimal */

	post = max(4U, post) - 4;
	if (unlikely(post > 0xf)) {
435 436
		dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
				fspi, fin);
437 438 439 440 441
		return 0xff;
	}

	pre = DIV_ROUND_UP(fin, fspi << post) - 1;

442
	dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
443
			__func__, fin, fspi, post, pre);
444 445 446 447

	/* Resulting frequency for the SCLK line. */
	*fres = (fin / (pre + 1)) >> post;

448 449
	return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
		(post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
450 451
}

452
static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
453 454 455 456
{
	unsigned val = 0;

	if (enable & MXC_INT_TE)
457
		val |= MX51_ECSPI_INT_TEEN;
458 459

	if (enable & MXC_INT_RR)
460
		val |= MX51_ECSPI_INT_RREN;
461

462 463 464
	if (enable & MXC_INT_RDR)
		val |= MX51_ECSPI_INT_RDREN;

465
	writel(val, spi_imx->base + MX51_ECSPI_INT);
466 467
}

468
static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
469
{
470
	u32 reg;
R
Robin Gong 已提交
471

472 473
	reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
	reg |= MX51_ECSPI_CTRL_XCH;
474
	writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
475 476
}

477 478 479 480 481 482 483 484 485
static void mx51_ecspi_disable(struct spi_imx_data *spi_imx)
{
	u32 ctrl;

	ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
	ctrl &= ~MX51_ECSPI_CTRL_ENABLE;
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
}

486
static int mx51_ecspi_config(struct spi_device *spi)
487
{
488
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
489
	u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
490
	u32 clk = spi_imx->speed_hz, delay, reg;
491
	u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
492

493 494 495 496 497
	/* set Master or Slave mode */
	if (spi_imx->slave_mode)
		ctrl &= ~MX51_ECSPI_CTRL_MODE_MASK;
	else
		ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
498

499 500 501 502 503 504
	/*
	 * Enable SPI_RDY handling (falling edge/level triggered).
	 */
	if (spi->mode & SPI_READY)
		ctrl |= MX51_ECSPI_CTRL_DRCTL(spi_imx->spi_drctl);

505
	/* set clock speed */
506
	ctrl |= mx51_ecspi_clkdiv(spi_imx, spi_imx->speed_hz, &clk);
507
	spi_imx->spi_bus_clk = clk;
508 509

	/* set chip select to use */
510
	ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
511

512 513 514 515 516 517
	if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
		ctrl |= (spi_imx->slave_burst * 8 - 1)
			<< MX51_ECSPI_CTRL_BL_OFFSET;
	else
		ctrl |= (spi_imx->bits_per_word - 1)
			<< MX51_ECSPI_CTRL_BL_OFFSET;
518

519 520 521 522 523 524 525 526 527
	/*
	 * eCSPI burst completion by Chip Select signal in Slave mode
	 * is not functional for imx53 Soc, config SPI burst completed when
	 * BURST_LENGTH + 1 bits are received
	 */
	if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
		cfg &= ~MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
	else
		cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
528

529
	if (spi->mode & SPI_CPHA)
530
		cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
531
	else
532
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
533

534
	if (spi->mode & SPI_CPOL) {
535 536
		cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
537
	} else {
538 539
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
540
	}
541
	if (spi->mode & SPI_CS_HIGH)
542
		cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
543
	else
544
		cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
545

546 547 548
	if (spi_imx->usedma)
		ctrl |= MX51_ECSPI_CTRL_SMC;

549 550 551
	/* CTRL register always go first to bring out controller from reset */
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);

552
	reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
553
	if (spi->mode & SPI_LOOP)
554 555 556 557 558
		reg |= MX51_ECSPI_TESTREG_LBC;
	else
		reg &= ~MX51_ECSPI_TESTREG_LBC;
	writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);

559
	writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
560

561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577
	/*
	 * Wait until the changes in the configuration register CONFIGREG
	 * propagate into the hardware. It takes exactly one tick of the
	 * SCLK clock, but we will wait two SCLK clock just to be sure. The
	 * effect of the delay it takes for the hardware to apply changes
	 * is noticable if the SCLK clock run very slow. In such a case, if
	 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
	 * be asserted before the SCLK polarity changes, which would disrupt
	 * the SPI communication as the device on the other end would consider
	 * the change of SCLK polarity as a clock tick already.
	 */
	delay = (2 * 1000000) / clk;
	if (likely(delay < 10))	/* SCLK is faster than 100 kHz */
		udelay(delay);
	else			/* SCLK is _very_ slow */
		usleep_range(delay, delay + 10);

578 579 580 581 582
	return 0;
}

static void mx51_setup_wml(struct spi_imx_data *spi_imx)
{
R
Robin Gong 已提交
583 584 585 586
	/*
	 * Configure the DMA register: setup the watermark
	 * and enable DMA request.
	 */
587

588
	writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml - 1) |
589 590
		MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
		MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
591 592
		MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
		MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
593 594
}

595
static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
596
{
597
	return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
598 599
}

600
static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
601 602
{
	/* drain receive buffer */
603
	while (mx51_ecspi_rx_available(spi_imx))
604 605 606
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

607 608 609 610 611 612
#define MX31_INTREG_TEEN	(1 << 0)
#define MX31_INTREG_RREN	(1 << 3)

#define MX31_CSPICTRL_ENABLE	(1 << 0)
#define MX31_CSPICTRL_MASTER	(1 << 1)
#define MX31_CSPICTRL_XCH	(1 << 2)
M
Martin Kaiser 已提交
613
#define MX31_CSPICTRL_SMC	(1 << 3)
614 615 616 617 618 619 620 621 622 623
#define MX31_CSPICTRL_POL	(1 << 4)
#define MX31_CSPICTRL_PHA	(1 << 5)
#define MX31_CSPICTRL_SSCTL	(1 << 6)
#define MX31_CSPICTRL_SSPOL	(1 << 7)
#define MX31_CSPICTRL_BC_SHIFT	8
#define MX35_CSPICTRL_BL_SHIFT	20
#define MX31_CSPICTRL_CS_SHIFT	24
#define MX35_CSPICTRL_CS_SHIFT	12
#define MX31_CSPICTRL_DR_SHIFT	16

M
Martin Kaiser 已提交
624 625 626 627
#define MX31_CSPI_DMAREG	0x10
#define MX31_DMAREG_RH_DEN	(1<<4)
#define MX31_DMAREG_TH_DEN	(1<<1)

628 629 630
#define MX31_CSPISTATUS		0x14
#define MX31_STATUS_RR		(1 << 3)

631 632 633
#define MX31_CSPI_TESTREG	0x1C
#define MX31_TEST_LBC		(1 << 14)

634 635 636 637
/* These functions also work for the i.MX35, but be aware that
 * the i.MX35 has a slightly different register layout for bits
 * we do not use here.
 */
638
static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
639 640 641 642 643 644 645 646
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX31_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX31_INTREG_RREN;

647
	writel(val, spi_imx->base + MXC_CSPIINT);
648 649
}

650
static void mx31_trigger(struct spi_imx_data *spi_imx)
651 652 653
{
	unsigned int reg;

654
	reg = readl(spi_imx->base + MXC_CSPICTRL);
655
	reg |= MX31_CSPICTRL_XCH;
656
	writel(reg, spi_imx->base + MXC_CSPICTRL);
657 658
}

659
static int mx31_config(struct spi_device *spi)
660
{
661
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
662
	unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
663
	unsigned int clk;
664

665
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
666
		MX31_CSPICTRL_DR_SHIFT;
667
	spi_imx->spi_bus_clk = clk;
668

669
	if (is_imx35_cspi(spi_imx)) {
670
		reg |= (spi_imx->bits_per_word - 1) << MX35_CSPICTRL_BL_SHIFT;
671 672
		reg |= MX31_CSPICTRL_SSCTL;
	} else {
673
		reg |= (spi_imx->bits_per_word - 1) << MX31_CSPICTRL_BC_SHIFT;
674
	}
675

676
	if (spi->mode & SPI_CPHA)
677
		reg |= MX31_CSPICTRL_PHA;
678
	if (spi->mode & SPI_CPOL)
679
		reg |= MX31_CSPICTRL_POL;
680
	if (spi->mode & SPI_CS_HIGH)
681
		reg |= MX31_CSPICTRL_SSPOL;
682 683
	if (!gpio_is_valid(spi->cs_gpio))
		reg |= (spi->chip_select) <<
684 685
			(is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
						  MX31_CSPICTRL_CS_SHIFT);
686

M
Martin Kaiser 已提交
687 688 689
	if (spi_imx->usedma)
		reg |= MX31_CSPICTRL_SMC;

690 691
	writel(reg, spi_imx->base + MXC_CSPICTRL);

692 693 694 695 696 697 698
	reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
	if (spi->mode & SPI_LOOP)
		reg |= MX31_TEST_LBC;
	else
		reg &= ~MX31_TEST_LBC;
	writel(reg, spi_imx->base + MX31_CSPI_TESTREG);

M
Martin Kaiser 已提交
699 700 701 702 703 704 705
	if (spi_imx->usedma) {
		/* configure DMA requests when RXFIFO is half full and
		   when TXFIFO is half empty */
		writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
			spi_imx->base + MX31_CSPI_DMAREG);
	}

706 707 708
	return 0;
}

709
static int mx31_rx_available(struct spi_imx_data *spi_imx)
710
{
711
	return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
712 713
}

714
static void mx31_reset(struct spi_imx_data *spi_imx)
715 716
{
	/* drain receive buffer */
717
	while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
718 719 720
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

721 722 723 724 725 726 727 728 729 730 731 732 733
#define MX21_INTREG_RR		(1 << 4)
#define MX21_INTREG_TEEN	(1 << 9)
#define MX21_INTREG_RREN	(1 << 13)

#define MX21_CSPICTRL_POL	(1 << 5)
#define MX21_CSPICTRL_PHA	(1 << 6)
#define MX21_CSPICTRL_SSPOL	(1 << 8)
#define MX21_CSPICTRL_XCH	(1 << 9)
#define MX21_CSPICTRL_ENABLE	(1 << 10)
#define MX21_CSPICTRL_MASTER	(1 << 11)
#define MX21_CSPICTRL_DR_SHIFT	14
#define MX21_CSPICTRL_CS_SHIFT	19

734
static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
735 736 737 738
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
739
		val |= MX21_INTREG_TEEN;
740
	if (enable & MXC_INT_RR)
741
		val |= MX21_INTREG_RREN;
742

743
	writel(val, spi_imx->base + MXC_CSPIINT);
744 745
}

746
static void mx21_trigger(struct spi_imx_data *spi_imx)
747 748 749
{
	unsigned int reg;

750
	reg = readl(spi_imx->base + MXC_CSPICTRL);
751
	reg |= MX21_CSPICTRL_XCH;
752
	writel(reg, spi_imx->base + MXC_CSPICTRL);
753 754
}

755
static int mx21_config(struct spi_device *spi)
756
{
757
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
758
	unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
759
	unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
760 761
	unsigned int clk;

762
	reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, spi_imx->speed_hz, max, &clk)
763 764
		<< MX21_CSPICTRL_DR_SHIFT;
	spi_imx->spi_bus_clk = clk;
765

766
	reg |= spi_imx->bits_per_word - 1;
767

768
	if (spi->mode & SPI_CPHA)
769
		reg |= MX21_CSPICTRL_PHA;
770
	if (spi->mode & SPI_CPOL)
771
		reg |= MX21_CSPICTRL_POL;
772
	if (spi->mode & SPI_CS_HIGH)
773
		reg |= MX21_CSPICTRL_SSPOL;
774 775
	if (!gpio_is_valid(spi->cs_gpio))
		reg |= spi->chip_select << MX21_CSPICTRL_CS_SHIFT;
776

777
	writel(reg, spi_imx->base + MXC_CSPICTRL);
778 779 780 781

	return 0;
}

782
static int mx21_rx_available(struct spi_imx_data *spi_imx)
783
{
784
	return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
785 786
}

787
static void mx21_reset(struct spi_imx_data *spi_imx)
788 789 790 791
{
	writel(1, spi_imx->base + MXC_RESET);
}

792 793 794 795 796 797 798 799 800 801 802
#define MX1_INTREG_RR		(1 << 3)
#define MX1_INTREG_TEEN		(1 << 8)
#define MX1_INTREG_RREN		(1 << 11)

#define MX1_CSPICTRL_POL	(1 << 4)
#define MX1_CSPICTRL_PHA	(1 << 5)
#define MX1_CSPICTRL_XCH	(1 << 8)
#define MX1_CSPICTRL_ENABLE	(1 << 9)
#define MX1_CSPICTRL_MASTER	(1 << 10)
#define MX1_CSPICTRL_DR_SHIFT	13

803
static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
804 805 806 807 808 809 810 811
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX1_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX1_INTREG_RREN;

812
	writel(val, spi_imx->base + MXC_CSPIINT);
813 814
}

815
static void mx1_trigger(struct spi_imx_data *spi_imx)
816 817 818
{
	unsigned int reg;

819
	reg = readl(spi_imx->base + MXC_CSPICTRL);
820
	reg |= MX1_CSPICTRL_XCH;
821
	writel(reg, spi_imx->base + MXC_CSPICTRL);
822 823
}

824
static int mx1_config(struct spi_device *spi)
825
{
826
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
827
	unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
828
	unsigned int clk;
829

830
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
831
		MX1_CSPICTRL_DR_SHIFT;
832 833
	spi_imx->spi_bus_clk = clk;

834
	reg |= spi_imx->bits_per_word - 1;
835

836
	if (spi->mode & SPI_CPHA)
837
		reg |= MX1_CSPICTRL_PHA;
838
	if (spi->mode & SPI_CPOL)
839 840
		reg |= MX1_CSPICTRL_POL;

841
	writel(reg, spi_imx->base + MXC_CSPICTRL);
842 843 844 845

	return 0;
}

846
static int mx1_rx_available(struct spi_imx_data *spi_imx)
847
{
848
	return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
849 850
}

851
static void mx1_reset(struct spi_imx_data *spi_imx)
852 853 854 855
{
	writel(1, spi_imx->base + MXC_RESET);
}

856 857 858 859 860 861
static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
	.intctrl = mx1_intctrl,
	.config = mx1_config,
	.trigger = mx1_trigger,
	.rx_available = mx1_rx_available,
	.reset = mx1_reset,
862 863
	.fifo_size = 8,
	.has_dmamode = false,
864
	.dynamic_burst = false,
865
	.has_slavemode = false,
866 867 868 869 870 871 872 873 874
	.devtype = IMX1_CSPI,
};

static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
	.intctrl = mx21_intctrl,
	.config = mx21_config,
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
875 876
	.fifo_size = 8,
	.has_dmamode = false,
877
	.dynamic_burst = false,
878
	.has_slavemode = false,
879 880 881 882 883 884 885 886 887 888
	.devtype = IMX21_CSPI,
};

static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
	/* i.mx27 cspi shares the functions with i.mx21 one */
	.intctrl = mx21_intctrl,
	.config = mx21_config,
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
889 890
	.fifo_size = 8,
	.has_dmamode = false,
891
	.dynamic_burst = false,
892
	.has_slavemode = false,
893 894 895 896 897 898 899 900 901
	.devtype = IMX27_CSPI,
};

static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
	.intctrl = mx31_intctrl,
	.config = mx31_config,
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
902 903
	.fifo_size = 8,
	.has_dmamode = false,
904
	.dynamic_burst = false,
905
	.has_slavemode = false,
906 907 908 909 910 911 912 913 914 915
	.devtype = IMX31_CSPI,
};

static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
	/* i.mx35 and later cspi shares the functions with i.mx31 one */
	.intctrl = mx31_intctrl,
	.config = mx31_config,
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
916 917
	.fifo_size = 8,
	.has_dmamode = true,
918
	.dynamic_burst = false,
919
	.has_slavemode = false,
920 921 922 923 924 925 926 927 928
	.devtype = IMX35_CSPI,
};

static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
	.config = mx51_ecspi_config,
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
	.reset = mx51_ecspi_reset,
929
	.setup_wml = mx51_setup_wml,
930 931
	.fifo_size = 64,
	.has_dmamode = true,
932
	.dynamic_burst = true,
933 934
	.has_slavemode = true,
	.disable = mx51_ecspi_disable,
935 936 937
	.devtype = IMX51_ECSPI,
};

938 939 940 941 942 943 944 945
static struct spi_imx_devtype_data imx53_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
	.config = mx51_ecspi_config,
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
	.reset = mx51_ecspi_reset,
	.fifo_size = 64,
	.has_dmamode = true,
946 947
	.has_slavemode = true,
	.disable = mx51_ecspi_disable,
948 949 950
	.devtype = IMX53_ECSPI,
};

951
static const struct platform_device_id spi_imx_devtype[] = {
952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969
	{
		.name = "imx1-cspi",
		.driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
	}, {
		.name = "imx21-cspi",
		.driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
	}, {
		.name = "imx27-cspi",
		.driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
	}, {
		.name = "imx31-cspi",
		.driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
	}, {
		.name = "imx35-cspi",
		.driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
	}, {
		.name = "imx51-ecspi",
		.driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
970 971 972
	}, {
		.name = "imx53-ecspi",
		.driver_data = (kernel_ulong_t) &imx53_ecspi_devtype_data,
973 974 975
	}, {
		/* sentinel */
	}
976 977
};

978 979 980 981 982 983 984
static const struct of_device_id spi_imx_dt_ids[] = {
	{ .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
	{ .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
	{ .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
	{ .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
	{ .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
	{ .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
985
	{ .compatible = "fsl,imx53-ecspi", .data = &imx53_ecspi_devtype_data, },
986 987
	{ /* sentinel */ }
};
988
MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
989

990
static void spi_imx_chipselect(struct spi_device *spi, int is_active)
991
{
992 993
	int active = is_active != BITBANG_CS_INACTIVE;
	int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
994

O
Oleksij Rempel 已提交
995 996 997
	if (spi->mode & SPI_NO_CS)
		return;

998
	if (!gpio_is_valid(spi->cs_gpio))
999 1000
		return;

1001
	gpio_set_value(spi->cs_gpio, dev_is_lowactive ^ active);
1002 1003
}

1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
static void spi_imx_set_burst_len(struct spi_imx_data *spi_imx, int n_bits)
{
	u32 ctrl;

	ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
	ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
	ctrl |= ((n_bits - 1) << MX51_ECSPI_CTRL_BL_OFFSET);
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
}

1014
static void spi_imx_push(struct spi_imx_data *spi_imx)
1015
{
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
	unsigned int burst_len, fifo_words;

	if (spi_imx->dynamic_burst)
		fifo_words = 4;
	else
		fifo_words = spi_imx_bytes_per_word(spi_imx->bits_per_word);
	/*
	 * Reload the FIFO when the remaining bytes to be transferred in the
	 * current burst is 0. This only applies when bits_per_word is a
	 * multiple of 8.
	 */
	if (!spi_imx->remainder) {
		if (spi_imx->dynamic_burst) {

			/* We need to deal unaligned data first */
			burst_len = spi_imx->count % MX51_ECSPI_CTRL_MAX_BURST;

			if (!burst_len)
				burst_len = MX51_ECSPI_CTRL_MAX_BURST;

			spi_imx_set_burst_len(spi_imx, burst_len * 8);

			spi_imx->remainder = burst_len;
		} else {
			spi_imx->remainder = fifo_words;
		}
	}

1044
	while (spi_imx->txfifo < spi_imx->devtype_data->fifo_size) {
1045
		if (!spi_imx->count)
1046
			break;
1047 1048 1049
		if (spi_imx->dynamic_burst &&
		    spi_imx->txfifo >=  DIV_ROUND_UP(spi_imx->remainder,
						     fifo_words))
1050
			break;
1051 1052
		spi_imx->tx(spi_imx);
		spi_imx->txfifo++;
1053 1054
	}

1055 1056
	if (!spi_imx->slave_mode)
		spi_imx->devtype_data->trigger(spi_imx);
1057 1058
}

1059
static irqreturn_t spi_imx_isr(int irq, void *dev_id)
1060
{
1061
	struct spi_imx_data *spi_imx = dev_id;
1062

1063 1064
	while (spi_imx->txfifo &&
	       spi_imx->devtype_data->rx_available(spi_imx)) {
1065 1066
		spi_imx->rx(spi_imx);
		spi_imx->txfifo--;
1067 1068
	}

1069 1070
	if (spi_imx->count) {
		spi_imx_push(spi_imx);
1071 1072 1073
		return IRQ_HANDLED;
	}

1074
	if (spi_imx->txfifo) {
1075 1076 1077
		/* No data left to push, but still waiting for rx data,
		 * enable receive data available interrupt.
		 */
1078
		spi_imx->devtype_data->intctrl(
1079
				spi_imx, MXC_INT_RR);
1080 1081 1082
		return IRQ_HANDLED;
	}

1083
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1084
	complete(&spi_imx->xfer_done);
1085 1086 1087 1088

	return IRQ_HANDLED;
}

1089
static int spi_imx_dma_configure(struct spi_master *master)
1090 1091 1092 1093 1094 1095
{
	int ret;
	enum dma_slave_buswidth buswidth;
	struct dma_slave_config rx = {}, tx = {};
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

1096
	switch (spi_imx_bytes_per_word(spi_imx->bits_per_word)) {
1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
	case 4:
		buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
		break;
	case 2:
		buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
		break;
	case 1:
		buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
		break;
	default:
		return -EINVAL;
	}

	tx.direction = DMA_MEM_TO_DEV;
	tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
	tx.dst_addr_width = buswidth;
	tx.dst_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_tx, &tx);
	if (ret) {
		dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
		return ret;
	}

	rx.direction = DMA_DEV_TO_MEM;
	rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
	rx.src_addr_width = buswidth;
	rx.src_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_rx, &rx);
	if (ret) {
		dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
		return ret;
	}

	return 0;
}

1133
static int spi_imx_setupxfer(struct spi_device *spi,
1134 1135
				 struct spi_transfer *t)
{
1136
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1137

1138 1139 1140
	if (!t)
		return 0;

1141 1142
	spi_imx->bits_per_word = t->bits_per_word;
	spi_imx->speed_hz  = t->speed_hz;
1143

1144 1145 1146 1147 1148 1149 1150 1151 1152
	/*
	 * Initialize the functions for transfer. To transfer non byte-aligned
	 * words, we have to use multiple word-size bursts, we can't use
	 * dynamic_burst in that case.
	 */
	if (spi_imx->devtype_data->dynamic_burst && !spi_imx->slave_mode &&
	    (spi_imx->bits_per_word == 8 ||
	    spi_imx->bits_per_word == 16 ||
	    spi_imx->bits_per_word == 32)) {
1153 1154 1155 1156 1157

		spi_imx->rx = spi_imx_buf_rx_swap;
		spi_imx->tx = spi_imx_buf_tx_swap;
		spi_imx->dynamic_burst = 1;

1158
	} else {
1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
		if (spi_imx->bits_per_word <= 8) {
			spi_imx->rx = spi_imx_buf_rx_u8;
			spi_imx->tx = spi_imx_buf_tx_u8;
		} else if (spi_imx->bits_per_word <= 16) {
			spi_imx->rx = spi_imx_buf_rx_u16;
			spi_imx->tx = spi_imx_buf_tx_u16;
		} else {
			spi_imx->rx = spi_imx_buf_rx_u32;
			spi_imx->tx = spi_imx_buf_tx_u32;
		}
1169
		spi_imx->dynamic_burst = 0;
1170
	}
1171

1172 1173 1174 1175 1176
	if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
		spi_imx->usedma = 1;
	else
		spi_imx->usedma = 0;

1177 1178 1179 1180 1181 1182
	if (is_imx53_ecspi(spi_imx) && spi_imx->slave_mode) {
		spi_imx->rx = mx53_ecspi_rx_slave;
		spi_imx->tx = mx53_ecspi_tx_slave;
		spi_imx->slave_burst = t->len;
	}

1183
	spi_imx->devtype_data->config(spi);
1184 1185 1186 1187

	return 0;
}

R
Robin Gong 已提交
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
{
	struct spi_master *master = spi_imx->bitbang.master;

	if (master->dma_rx) {
		dma_release_channel(master->dma_rx);
		master->dma_rx = NULL;
	}

	if (master->dma_tx) {
		dma_release_channel(master->dma_tx);
		master->dma_tx = NULL;
	}
}

static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
1204
			     struct spi_master *master)
R
Robin Gong 已提交
1205 1206 1207
{
	int ret;

R
Robin Gong 已提交
1208 1209 1210 1211
	/* use pio mode for i.mx6dl chip TKT238285 */
	if (of_machine_is_compatible("fsl,imx6dl"))
		return 0;

1212
	spi_imx->wml = spi_imx->devtype_data->fifo_size / 2;
1213

R
Robin Gong 已提交
1214
	/* Prepare for TX DMA: */
1215 1216 1217 1218 1219
	master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
	if (IS_ERR(master->dma_tx)) {
		ret = PTR_ERR(master->dma_tx);
		dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
		master->dma_tx = NULL;
R
Robin Gong 已提交
1220 1221 1222 1223
		goto err;
	}

	/* Prepare for RX : */
1224 1225 1226 1227 1228
	master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
	if (IS_ERR(master->dma_rx)) {
		ret = PTR_ERR(master->dma_rx);
		dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
		master->dma_rx = NULL;
R
Robin Gong 已提交
1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
		goto err;
	}

	init_completion(&spi_imx->dma_rx_completion);
	init_completion(&spi_imx->dma_tx_completion);
	master->can_dma = spi_imx_can_dma;
	master->max_dma_len = MAX_SDMA_BD_BYTES;
	spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
					 SPI_MASTER_MUST_TX;

	return 0;
err:
	spi_imx_sdma_exit(spi_imx);
	return ret;
}

static void spi_imx_dma_rx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_rx_completion);
}

static void spi_imx_dma_tx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_tx_completion);
}

1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
{
	unsigned long timeout = 0;

	/* Time with actual data transfer and CS change delay related to HW */
	timeout = (8 + 4) * size / spi_imx->spi_bus_clk;

	/* Add extra second for scheduler related activities */
	timeout += 1;

	/* Double calculated timeout */
	return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
}

R
Robin Gong 已提交
1273 1274 1275
static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
				struct spi_transfer *transfer)
{
1276
	struct dma_async_tx_descriptor *desc_tx, *desc_rx;
1277
	unsigned long transfer_timeout;
1278
	unsigned long timeout;
R
Robin Gong 已提交
1279 1280
	struct spi_master *master = spi_imx->bitbang.master;
	struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
1281 1282
	struct scatterlist *last_sg = sg_last(rx->sgl, rx->nents);
	unsigned int bytes_per_word, i;
1283 1284
	int ret;

1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296
	/* Get the right burst length from the last sg to ensure no tail data */
	bytes_per_word = spi_imx_bytes_per_word(transfer->bits_per_word);
	for (i = spi_imx->devtype_data->fifo_size / 2; i > 0; i--) {
		if (!(sg_dma_len(last_sg) % (i * bytes_per_word)))
			break;
	}
	/* Use 1 as wml in case no available burst length got */
	if (i == 0)
		i = 1;

	spi_imx->wml =  i;

1297 1298 1299 1300
	ret = spi_imx_dma_configure(master);
	if (ret)
		return ret;

1301 1302 1303 1304
	if (!spi_imx->devtype_data->setup_wml) {
		dev_err(spi_imx->dev, "No setup_wml()?\n");
		return -EINVAL;
	}
1305
	spi_imx->devtype_data->setup_wml(spi_imx);
R
Robin Gong 已提交
1306

1307 1308 1309 1310 1311 1312 1313 1314 1315
	/*
	 * The TX DMA setup starts the transfer, so make sure RX is configured
	 * before TX.
	 */
	desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
				rx->sgl, rx->nents, DMA_DEV_TO_MEM,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc_rx)
		return -EINVAL;
R
Robin Gong 已提交
1316

1317 1318 1319 1320 1321
	desc_rx->callback = spi_imx_dma_rx_callback;
	desc_rx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_rx);
	reinit_completion(&spi_imx->dma_rx_completion);
	dma_async_issue_pending(master->dma_rx);
R
Robin Gong 已提交
1322

1323 1324 1325 1326 1327 1328
	desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
				tx->sgl, tx->nents, DMA_MEM_TO_DEV,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc_tx) {
		dmaengine_terminate_all(master->dma_tx);
		return -EINVAL;
R
Robin Gong 已提交
1329 1330
	}

1331 1332 1333
	desc_tx->callback = spi_imx_dma_tx_callback;
	desc_tx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_tx);
R
Robin Gong 已提交
1334
	reinit_completion(&spi_imx->dma_tx_completion);
1335
	dma_async_issue_pending(master->dma_tx);
R
Robin Gong 已提交
1336

1337 1338
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

R
Robin Gong 已提交
1339
	/* Wait SDMA to finish the data transfer.*/
1340
	timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
1341
						transfer_timeout);
1342
	if (!timeout) {
1343
		dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
R
Robin Gong 已提交
1344
		dmaengine_terminate_all(master->dma_tx);
1345
		dmaengine_terminate_all(master->dma_rx);
1346
		return -ETIMEDOUT;
R
Robin Gong 已提交
1347 1348
	}

1349 1350 1351 1352 1353 1354 1355 1356
	timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&master->dev, "I/O Error in DMA RX\n");
		spi_imx->devtype_data->reset(spi_imx);
		dmaengine_terminate_all(master->dma_rx);
		return -ETIMEDOUT;
	}
R
Robin Gong 已提交
1357

1358
	return transfer->len;
R
Robin Gong 已提交
1359 1360 1361
}

static int spi_imx_pio_transfer(struct spi_device *spi,
1362 1363
				struct spi_transfer *transfer)
{
1364
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1365 1366
	unsigned long transfer_timeout;
	unsigned long timeout;
1367

1368 1369 1370 1371
	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1372
	spi_imx->remainder = 0;
1373

1374
	reinit_completion(&spi_imx->xfer_done);
1375

1376
	spi_imx_push(spi_imx);
1377

1378
	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
1379

1380 1381 1382 1383 1384 1385 1386 1387 1388
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

	timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&spi->dev, "I/O Error in PIO\n");
		spi_imx->devtype_data->reset(spi_imx);
		return -ETIMEDOUT;
	}
1389 1390 1391 1392

	return transfer->len;
}

1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
static int spi_imx_pio_transfer_slave(struct spi_device *spi,
				      struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	int ret = transfer->len;

	if (is_imx53_ecspi(spi_imx) &&
	    transfer->len > MX53_MAX_TRANSFER_BYTES) {
		dev_err(&spi->dev, "Transaction too big, max size is %d bytes\n",
			MX53_MAX_TRANSFER_BYTES);
		return -EMSGSIZE;
	}

	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1410
	spi_imx->remainder = 0;
1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436

	reinit_completion(&spi_imx->xfer_done);
	spi_imx->slave_aborted = false;

	spi_imx_push(spi_imx);

	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE | MXC_INT_RDR);

	if (wait_for_completion_interruptible(&spi_imx->xfer_done) ||
	    spi_imx->slave_aborted) {
		dev_dbg(&spi->dev, "interrupted\n");
		ret = -EINTR;
	}

	/* ecspi has a HW issue when works in Slave mode,
	 * after 64 words writtern to TXFIFO, even TXFIFO becomes empty,
	 * ECSPI_TXDATA keeps shift out the last word data,
	 * so we have to disable ECSPI when in slave mode after the
	 * transfer completes
	 */
	if (spi_imx->devtype_data->disable)
		spi_imx->devtype_data->disable(spi_imx);

	return ret;
}

R
Robin Gong 已提交
1437 1438 1439 1440 1441
static int spi_imx_transfer(struct spi_device *spi,
				struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);

1442 1443 1444 1445 1446 1447 1448
	/* flush rxfifo before transfer */
	while (spi_imx->devtype_data->rx_available(spi_imx))
		spi_imx->rx(spi_imx);

	if (spi_imx->slave_mode)
		return spi_imx_pio_transfer_slave(spi, transfer);

1449
	if (spi_imx->usedma)
S
Sascha Hauer 已提交
1450
		return spi_imx_dma_transfer(spi_imx, transfer);
1451 1452
	else
		return spi_imx_pio_transfer(spi, transfer);
R
Robin Gong 已提交
1453 1454
}

1455
static int spi_imx_setup(struct spi_device *spi)
1456
{
1457
	dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
1458 1459
		 spi->mode, spi->bits_per_word, spi->max_speed_hz);

O
Oleksij Rempel 已提交
1460 1461 1462
	if (spi->mode & SPI_NO_CS)
		return 0;

1463 1464 1465
	if (gpio_is_valid(spi->cs_gpio))
		gpio_direction_output(spi->cs_gpio,
				      spi->mode & SPI_CS_HIGH ? 0 : 1);
1466

1467
	spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1468 1469 1470 1471

	return 0;
}

1472
static void spi_imx_cleanup(struct spi_device *spi)
1473 1474 1475
{
}

1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
static int
spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
	int ret;

	ret = clk_enable(spi_imx->clk_per);
	if (ret)
		return ret;

	ret = clk_enable(spi_imx->clk_ipg);
	if (ret) {
		clk_disable(spi_imx->clk_per);
		return ret;
	}

	return 0;
}

static int
spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
	return 0;
}

1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
static int spi_imx_slave_abort(struct spi_master *master)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	spi_imx->slave_aborted = true;
	complete(&spi_imx->xfer_done);

	return 0;
}

1515
static int spi_imx_probe(struct platform_device *pdev)
1516
{
1517 1518 1519 1520 1521
	struct device_node *np = pdev->dev.of_node;
	const struct of_device_id *of_id =
			of_match_device(spi_imx_dt_ids, &pdev->dev);
	struct spi_imx_master *mxc_platform_info =
			dev_get_platdata(&pdev->dev);
1522
	struct spi_master *master;
1523
	struct spi_imx_data *spi_imx;
1524
	struct resource *res;
1525
	int i, ret, irq, spi_drctl;
1526 1527 1528
	const struct spi_imx_devtype_data *devtype_data = of_id ? of_id->data :
		(struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
	bool slave_mode;
1529

1530
	if (!np && !mxc_platform_info) {
1531 1532 1533 1534
		dev_err(&pdev->dev, "can't get the platform data\n");
		return -EINVAL;
	}

1535 1536 1537 1538 1539 1540 1541 1542
	slave_mode = devtype_data->has_slavemode &&
			of_property_read_bool(np, "spi-slave");
	if (slave_mode)
		master = spi_alloc_slave(&pdev->dev,
					 sizeof(struct spi_imx_data));
	else
		master = spi_alloc_master(&pdev->dev,
					  sizeof(struct spi_imx_data));
1543 1544 1545
	if (!master)
		return -ENOMEM;

1546 1547 1548 1549 1550 1551
	ret = of_property_read_u32(np, "fsl,spi-rdy-drctl", &spi_drctl);
	if ((ret < 0) || (spi_drctl >= 0x3)) {
		/* '11' is reserved */
		spi_drctl = 0;
	}

1552 1553
	platform_set_drvdata(pdev, master);

1554
	master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
1555
	master->bus_num = np ? -1 : pdev->id;
1556

1557
	spi_imx = spi_master_get_devdata(master);
1558
	spi_imx->bitbang.master = master;
1559
	spi_imx->dev = &pdev->dev;
1560
	spi_imx->slave_mode = slave_mode;
1561

1562
	spi_imx->devtype_data = devtype_data;
1563

1564
	/* Get number of chip selects, either platform data or OF */
1565 1566
	if (mxc_platform_info) {
		master->num_chipselect = mxc_platform_info->num_chipselect;
1567
		if (mxc_platform_info->chipselect) {
1568 1569 1570
			master->cs_gpios = devm_kcalloc(&master->dev,
				master->num_chipselect, sizeof(int),
				GFP_KERNEL);
1571 1572 1573 1574 1575 1576
			if (!master->cs_gpios)
				return -ENOMEM;

			for (i = 0; i < master->num_chipselect; i++)
				master->cs_gpios[i] = mxc_platform_info->chipselect[i];
		}
1577 1578 1579 1580 1581 1582 1583
	} else {
		u32 num_cs;

		if (!of_property_read_u32(np, "num-cs", &num_cs))
			master->num_chipselect = num_cs;
		/* If not preset, default value of 1 is used */
	}
1584

1585 1586 1587 1588 1589
	spi_imx->bitbang.chipselect = spi_imx_chipselect;
	spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
	spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
	spi_imx->bitbang.master->setup = spi_imx_setup;
	spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
1590 1591
	spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
	spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
1592
	spi_imx->bitbang.master->slave_abort = spi_imx_slave_abort;
O
Oleksij Rempel 已提交
1593 1594
	spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH \
					     | SPI_NO_CS;
1595 1596
	if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx) ||
	    is_imx53_ecspi(spi_imx))
1597 1598 1599
		spi_imx->bitbang.master->mode_bits |= SPI_LOOP | SPI_READY;

	spi_imx->spi_drctl = spi_drctl;
1600

1601
	init_completion(&spi_imx->xfer_done);
1602 1603

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
F
Fabio Estevam 已提交
1604 1605 1606 1607
	spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(spi_imx->base)) {
		ret = PTR_ERR(spi_imx->base);
		goto out_master_put;
1608
	}
1609
	spi_imx->base_phys = res->start;
1610

1611 1612 1613
	irq = platform_get_irq(pdev, 0);
	if (irq < 0) {
		ret = irq;
F
Fabio Estevam 已提交
1614
		goto out_master_put;
1615 1616
	}

1617
	ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
1618
			       dev_name(&pdev->dev), spi_imx);
1619
	if (ret) {
1620
		dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
F
Fabio Estevam 已提交
1621
		goto out_master_put;
1622 1623
	}

1624 1625 1626
	spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(spi_imx->clk_ipg)) {
		ret = PTR_ERR(spi_imx->clk_ipg);
F
Fabio Estevam 已提交
1627
		goto out_master_put;
1628 1629
	}

1630 1631 1632
	spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(spi_imx->clk_per)) {
		ret = PTR_ERR(spi_imx->clk_per);
F
Fabio Estevam 已提交
1633
		goto out_master_put;
1634 1635
	}

1636 1637 1638 1639 1640 1641 1642
	ret = clk_prepare_enable(spi_imx->clk_per);
	if (ret)
		goto out_master_put;

	ret = clk_prepare_enable(spi_imx->clk_ipg);
	if (ret)
		goto out_put_per;
1643 1644

	spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
R
Robin Gong 已提交
1645
	/*
M
Martin Kaiser 已提交
1646 1647
	 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
	 * if validated on other chips.
R
Robin Gong 已提交
1648
	 */
1649
	if (spi_imx->devtype_data->has_dmamode) {
1650
		ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
1651 1652 1653
		if (ret == -EPROBE_DEFER)
			goto out_clk_put;

1654 1655 1656 1657
		if (ret < 0)
			dev_err(&pdev->dev, "dma setup error %d, use pio\n",
				ret);
	}
1658

1659
	spi_imx->devtype_data->reset(spi_imx);
1660

1661
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1662

1663
	master->dev.of_node = pdev->dev.of_node;
1664 1665 1666 1667 1668
	ret = spi_bitbang_start(&spi_imx->bitbang);
	if (ret) {
		dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
		goto out_clk_put;
	}
1669

1670 1671
	/* Request GPIO CS lines, if any */
	if (!spi_imx->slave_mode && master->cs_gpios) {
1672 1673 1674 1675 1676 1677 1678 1679 1680 1681
		for (i = 0; i < master->num_chipselect; i++) {
			if (!gpio_is_valid(master->cs_gpios[i]))
				continue;

			ret = devm_gpio_request(&pdev->dev,
						master->cs_gpios[i],
						DRIVER_NAME);
			if (ret) {
				dev_err(&pdev->dev, "Can't get CS GPIO %i\n",
					master->cs_gpios[i]);
1682
				goto out_spi_bitbang;
1683 1684
			}
		}
1685 1686
	}

1687 1688
	dev_info(&pdev->dev, "probed\n");

1689 1690
	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
1691 1692
	return ret;

1693 1694
out_spi_bitbang:
	spi_bitbang_stop(&spi_imx->bitbang);
1695
out_clk_put:
1696
	clk_disable_unprepare(spi_imx->clk_ipg);
1697 1698
out_put_per:
	clk_disable_unprepare(spi_imx->clk_per);
F
Fabio Estevam 已提交
1699
out_master_put:
1700
	spi_master_put(master);
F
Fabio Estevam 已提交
1701

1702 1703 1704
	return ret;
}

1705
static int spi_imx_remove(struct platform_device *pdev)
1706 1707
{
	struct spi_master *master = platform_get_drvdata(pdev);
1708
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1709
	int ret;
1710

1711
	spi_bitbang_stop(&spi_imx->bitbang);
1712

1713 1714 1715 1716 1717 1718 1719 1720 1721 1722
	ret = clk_enable(spi_imx->clk_per);
	if (ret)
		return ret;

	ret = clk_enable(spi_imx->clk_ipg);
	if (ret) {
		clk_disable(spi_imx->clk_per);
		return ret;
	}

1723
	writel(0, spi_imx->base + MXC_CSPICTRL);
1724 1725
	clk_disable_unprepare(spi_imx->clk_ipg);
	clk_disable_unprepare(spi_imx->clk_per);
R
Robin Gong 已提交
1726
	spi_imx_sdma_exit(spi_imx);
1727 1728 1729 1730 1731
	spi_master_put(master);

	return 0;
}

1732
static struct platform_driver spi_imx_driver = {
1733 1734
	.driver = {
		   .name = DRIVER_NAME,
1735
		   .of_match_table = spi_imx_dt_ids,
1736
		   },
1737
	.id_table = spi_imx_devtype,
1738
	.probe = spi_imx_probe,
1739
	.remove = spi_imx_remove,
1740
};
1741
module_platform_driver(spi_imx_driver);
1742

1743
MODULE_DESCRIPTION("SPI Controller driver");
1744 1745
MODULE_AUTHOR("Sascha Hauer, Pengutronix");
MODULE_LICENSE("GPL");
F
Fabio Estevam 已提交
1746
MODULE_ALIAS("platform:" DRIVER_NAME);