spi-imx.c 46.0 KB
Newer Older
1 2 3
// SPDX-License-Identifier: GPL-2.0+
// Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
// Copyright (C) 2008 Juergen Beisert
4 5 6 7

#include <linux/clk.h>
#include <linux/completion.h>
#include <linux/delay.h>
R
Robin Gong 已提交
8 9
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
10 11 12 13 14 15 16 17
#include <linux/err.h>
#include <linux/gpio.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/irq.h>
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/platform_device.h>
18
#include <linux/slab.h>
19 20 21
#include <linux/spi/spi.h>
#include <linux/spi/spi_bitbang.h>
#include <linux/types.h>
22 23 24
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_gpio.h>
25

R
Robin Gong 已提交
26
#include <linux/platform_data/dma-imx.h>
27
#include <linux/platform_data/spi-imx.h>
28 29 30

#define DRIVER_NAME "spi_imx"

31 32 33 34
static bool use_dma = true;
module_param(use_dma, bool, 0644);
MODULE_PARM_DESC(use_dma, "Enable usage of DMA when available (default)");

35 36 37 38 39 40 41 42 43
#define MXC_CSPIRXDATA		0x00
#define MXC_CSPITXDATA		0x04
#define MXC_CSPICTRL		0x08
#define MXC_CSPIINT		0x0c
#define MXC_RESET		0x1c

/* generic defines to abstract from the different register layouts */
#define MXC_INT_RR	(1 << 0) /* Receive data ready interrupt */
#define MXC_INT_TE	(1 << 1) /* Transmit FIFO empty interrupt */
44
#define MXC_INT_RDR	BIT(4) /* Receive date threshold interrupt */
45

U
Uwe Kleine-König 已提交
46 47
/* The maximum bytes that a sdma BD can transfer. */
#define MAX_SDMA_BD_BYTES (1 << 15)
48
#define MX51_ECSPI_CTRL_MAX_BURST	512
49 50
/* The maximum bytes that IMX53_ECSPI can transfer in slave mode.*/
#define MX53_MAX_TRANSFER_BYTES		512
51

52
enum spi_imx_devtype {
53 54 55 56 57
	IMX1_CSPI,
	IMX21_CSPI,
	IMX27_CSPI,
	IMX31_CSPI,
	IMX35_CSPI,	/* CSPI on all i.mx except above */
58 59
	IMX51_ECSPI,	/* ECSPI on i.mx51 */
	IMX53_ECSPI,	/* ECSPI on i.mx53 and later */
60 61 62 63 64 65
};

struct spi_imx_data;

struct spi_imx_devtype_data {
	void (*intctrl)(struct spi_imx_data *, int);
66
	int (*prepare_message)(struct spi_imx_data *, struct spi_message *);
67 68
	int (*prepare_transfer)(struct spi_imx_data *, struct spi_device *,
				struct spi_transfer *);
69 70
	void (*trigger)(struct spi_imx_data *);
	int (*rx_available)(struct spi_imx_data *);
71
	void (*reset)(struct spi_imx_data *);
72
	void (*setup_wml)(struct spi_imx_data *);
73
	void (*disable)(struct spi_imx_data *);
74
	void (*disable_dma)(struct spi_imx_data *);
75
	bool has_dmamode;
76
	bool has_slavemode;
77
	unsigned int fifo_size;
78
	bool dynamic_burst;
79
	enum spi_imx_devtype devtype;
80 81
};

82
struct spi_imx_data {
83
	struct spi_bitbang bitbang;
84
	struct device *dev;
85 86

	struct completion xfer_done;
87
	void __iomem *base;
88 89
	unsigned long base_phys;

90 91
	struct clk *clk_per;
	struct clk *clk_ipg;
92
	unsigned long spi_clk;
93
	unsigned int spi_bus_clk;
94

95
	unsigned int bits_per_word;
96
	unsigned int spi_drctl;
97

98
	unsigned int count, remainder;
99 100
	void (*tx)(struct spi_imx_data *);
	void (*rx)(struct spi_imx_data *);
101 102 103
	void *rx_buf;
	const void *tx_buf;
	unsigned int txfifo; /* number of words pushed in tx FIFO */
104
	unsigned int dynamic_burst;
105

106 107 108 109 110
	/* Slave mode */
	bool slave_mode;
	bool slave_aborted;
	unsigned int slave_burst;

R
Robin Gong 已提交
111 112
	/* DMA */
	bool usedma;
113
	u32 wml;
R
Robin Gong 已提交
114 115 116
	struct completion dma_rx_completion;
	struct completion dma_tx_completion;

117
	const struct spi_imx_devtype_data *devtype_data;
118 119
};

120 121 122 123 124 125 126 127 128 129
static inline int is_imx27_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX27_CSPI;
}

static inline int is_imx35_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX35_CSPI;
}

130 131 132 133 134
static inline int is_imx51_ecspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX51_ECSPI;
}

135 136 137 138 139
static inline int is_imx53_ecspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX53_ECSPI;
}

140
#define MXC_SPI_BUF_RX(type)						\
141
static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx)		\
142
{									\
143
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);	\
144
									\
145 146 147
	if (spi_imx->rx_buf) {						\
		*(type *)spi_imx->rx_buf = val;				\
		spi_imx->rx_buf += sizeof(type);			\
148
	}								\
149 150
									\
	spi_imx->remainder -= sizeof(type);				\
151 152 153
}

#define MXC_SPI_BUF_TX(type)						\
154
static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx)		\
155 156 157
{									\
	type val = 0;							\
									\
158 159 160
	if (spi_imx->tx_buf) {						\
		val = *(type *)spi_imx->tx_buf;				\
		spi_imx->tx_buf += sizeof(type);			\
161 162
	}								\
									\
163
	spi_imx->count -= sizeof(type);					\
164
									\
165
	writel(val, spi_imx->base + MXC_CSPITXDATA);			\
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
}

MXC_SPI_BUF_RX(u8)
MXC_SPI_BUF_TX(u8)
MXC_SPI_BUF_RX(u16)
MXC_SPI_BUF_TX(u16)
MXC_SPI_BUF_RX(u32)
MXC_SPI_BUF_TX(u32)

/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
 * (which is currently not the case in this driver)
 */
static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
	256, 384, 512, 768, 1024};

/* MX21, MX27 */
182
static unsigned int spi_imx_clkdiv_1(unsigned int fin,
183
		unsigned int fspi, unsigned int max, unsigned int *fres)
184
{
185
	int i;
186 187 188

	for (i = 2; i < max; i++)
		if (fspi * mxc_clkdivs[i] >= fin)
189
			break;
190

191 192
	*fres = fin / mxc_clkdivs[i];
	return i;
193 194
}

195
/* MX1, MX31, MX35, MX51 CSPI */
196
static unsigned int spi_imx_clkdiv_2(unsigned int fin,
197
		unsigned int fspi, unsigned int *fres)
198 199 200 201 202
{
	int i, div = 4;

	for (i = 0; i < 7; i++) {
		if (fspi * div >= fin)
203
			goto out;
204 205 206
		div <<= 1;
	}

207 208 209
out:
	*fres = fin / div;
	return i;
210 211
}

S
Sascha Hauer 已提交
212
static int spi_imx_bytes_per_word(const int bits_per_word)
213
{
214 215 216 217 218 219
	if (bits_per_word <= 8)
		return 1;
	else if (bits_per_word <= 16)
		return 2;
	else
		return 4;
220 221
}

R
Robin Gong 已提交
222 223 224 225
static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
			 struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
226

R
Robin Gong 已提交
227
	if (!use_dma || master->fallback)
228 229
		return false;

230 231 232
	if (!master->dma_rx)
		return false;

233 234 235
	if (spi_imx->slave_mode)
		return false;

236 237 238
	if (transfer->len < spi_imx->devtype_data->fifo_size)
		return false;

239
	spi_imx->dynamic_burst = 0;
240

241
	return true;
R
Robin Gong 已提交
242 243
}

244 245 246
#define MX51_ECSPI_CTRL		0x08
#define MX51_ECSPI_CTRL_ENABLE		(1 <<  0)
#define MX51_ECSPI_CTRL_XCH		(1 <<  2)
R
Robin Gong 已提交
247
#define MX51_ECSPI_CTRL_SMC		(1 << 3)
248
#define MX51_ECSPI_CTRL_MODE_MASK	(0xf << 4)
249
#define MX51_ECSPI_CTRL_DRCTL(drctl)	((drctl) << 16)
250 251 252 253
#define MX51_ECSPI_CTRL_POSTDIV_OFFSET	8
#define MX51_ECSPI_CTRL_PREDIV_OFFSET	12
#define MX51_ECSPI_CTRL_CS(cs)		((cs) << 18)
#define MX51_ECSPI_CTRL_BL_OFFSET	20
254
#define MX51_ECSPI_CTRL_BL_MASK		(0xfff << 20)
255 256 257 258 259 260

#define MX51_ECSPI_CONFIG	0x0c
#define MX51_ECSPI_CONFIG_SCLKPHA(cs)	(1 << ((cs) +  0))
#define MX51_ECSPI_CONFIG_SCLKPOL(cs)	(1 << ((cs) +  4))
#define MX51_ECSPI_CONFIG_SBBCTRL(cs)	(1 << ((cs) +  8))
#define MX51_ECSPI_CONFIG_SSBPOL(cs)	(1 << ((cs) + 12))
261
#define MX51_ECSPI_CONFIG_SCLKCTL(cs)	(1 << ((cs) + 20))
262 263 264 265

#define MX51_ECSPI_INT		0x10
#define MX51_ECSPI_INT_TEEN		(1 <<  0)
#define MX51_ECSPI_INT_RREN		(1 <<  3)
266
#define MX51_ECSPI_INT_RDREN		(1 <<  4)
267

U
Uwe Kleine-König 已提交
268
#define MX51_ECSPI_DMA		0x14
269 270 271
#define MX51_ECSPI_DMA_TX_WML(wml)	((wml) & 0x3f)
#define MX51_ECSPI_DMA_RX_WML(wml)	(((wml) & 0x3f) << 16)
#define MX51_ECSPI_DMA_RXT_WML(wml)	(((wml) & 0x3f) << 24)
R
Robin Gong 已提交
272

273 274 275
#define MX51_ECSPI_DMA_TEDEN		(1 << 7)
#define MX51_ECSPI_DMA_RXDEN		(1 << 23)
#define MX51_ECSPI_DMA_RXTDEN		(1 << 31)
R
Robin Gong 已提交
276

277 278
#define MX51_ECSPI_STAT		0x18
#define MX51_ECSPI_STAT_RR		(1 <<  3)
279

280 281 282
#define MX51_ECSPI_TESTREG	0x20
#define MX51_ECSPI_TESTREG_LBC	BIT(31)

283 284 285
static void spi_imx_buf_rx_swap_u32(struct spi_imx_data *spi_imx)
{
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);
286
#ifdef __LITTLE_ENDIAN
287
	unsigned int bytes_per_word;
288
#endif
289 290 291 292 293 294 295 296 297 298 299 300

	if (spi_imx->rx_buf) {
#ifdef __LITTLE_ENDIAN
		bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
		if (bytes_per_word == 1)
			val = cpu_to_be32(val);
		else if (bytes_per_word == 2)
			val = (val << 16) | (val >> 16);
#endif
		*(u32 *)spi_imx->rx_buf = val;
		spi_imx->rx_buf += sizeof(u32);
	}
301 302

	spi_imx->remainder -= sizeof(u32);
303 304 305 306
}

static void spi_imx_buf_rx_swap(struct spi_imx_data *spi_imx)
{
307 308
	int unaligned;
	u32 val;
309

310 311 312
	unaligned = spi_imx->remainder % 4;

	if (!unaligned) {
313 314 315 316
		spi_imx_buf_rx_swap_u32(spi_imx);
		return;
	}

317
	if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
318
		spi_imx_buf_rx_u16(spi_imx);
319 320 321 322 323 324 325 326 327 328 329 330
		return;
	}

	val = readl(spi_imx->base + MXC_CSPIRXDATA);

	while (unaligned--) {
		if (spi_imx->rx_buf) {
			*(u8 *)spi_imx->rx_buf = (val >> (8 * unaligned)) & 0xff;
			spi_imx->rx_buf++;
		}
		spi_imx->remainder--;
	}
331 332 333 334 335
}

static void spi_imx_buf_tx_swap_u32(struct spi_imx_data *spi_imx)
{
	u32 val = 0;
336
#ifdef __LITTLE_ENDIAN
337
	unsigned int bytes_per_word;
338
#endif
339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358

	if (spi_imx->tx_buf) {
		val = *(u32 *)spi_imx->tx_buf;
		spi_imx->tx_buf += sizeof(u32);
	}

	spi_imx->count -= sizeof(u32);
#ifdef __LITTLE_ENDIAN
	bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);

	if (bytes_per_word == 1)
		val = cpu_to_be32(val);
	else if (bytes_per_word == 2)
		val = (val << 16) | (val >> 16);
#endif
	writel(val, spi_imx->base + MXC_CSPITXDATA);
}

static void spi_imx_buf_tx_swap(struct spi_imx_data *spi_imx)
{
359 360
	int unaligned;
	u32 val = 0;
361

362
	unaligned = spi_imx->count % 4;
363

364 365 366
	if (!unaligned) {
		spi_imx_buf_tx_swap_u32(spi_imx);
		return;
367 368
	}

369 370
	if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
		spi_imx_buf_tx_u16(spi_imx);
371 372 373
		return;
	}

374 375 376 377 378 379 380
	while (unaligned--) {
		if (spi_imx->tx_buf) {
			val |= *(u8 *)spi_imx->tx_buf << (8 * unaligned);
			spi_imx->tx_buf++;
		}
		spi_imx->count--;
	}
381

382
	writel(val, spi_imx->base + MXC_CSPITXDATA);
383 384
}

385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400
static void mx53_ecspi_rx_slave(struct spi_imx_data *spi_imx)
{
	u32 val = be32_to_cpu(readl(spi_imx->base + MXC_CSPIRXDATA));

	if (spi_imx->rx_buf) {
		int n_bytes = spi_imx->slave_burst % sizeof(val);

		if (!n_bytes)
			n_bytes = sizeof(val);

		memcpy(spi_imx->rx_buf,
		       ((u8 *)&val) + sizeof(val) - n_bytes, n_bytes);

		spi_imx->rx_buf += n_bytes;
		spi_imx->slave_burst -= n_bytes;
	}
401 402

	spi_imx->remainder -= sizeof(u32);
403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
}

static void mx53_ecspi_tx_slave(struct spi_imx_data *spi_imx)
{
	u32 val = 0;
	int n_bytes = spi_imx->count % sizeof(val);

	if (!n_bytes)
		n_bytes = sizeof(val);

	if (spi_imx->tx_buf) {
		memcpy(((u8 *)&val) + sizeof(val) - n_bytes,
		       spi_imx->tx_buf, n_bytes);
		val = cpu_to_be32(val);
		spi_imx->tx_buf += n_bytes;
	}

	spi_imx->count -= n_bytes;

	writel(val, spi_imx->base + MXC_CSPITXDATA);
}

425
/* MX51 eCSPI */
426 427
static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
				      unsigned int fspi, unsigned int *fres)
428 429 430 431 432 433
{
	/*
	 * there are two 4-bit dividers, the pre-divider divides by
	 * $pre, the post-divider by 2^$post
	 */
	unsigned int pre, post;
434
	unsigned int fin = spi_imx->spi_clk;
435 436 437 438 439 440 441 442 443 444 445 446

	if (unlikely(fspi > fin))
		return 0;

	post = fls(fin) - fls(fspi);
	if (fin > fspi << post)
		post++;

	/* now we have: (fin <= fspi << post) with post being minimal */

	post = max(4U, post) - 4;
	if (unlikely(post > 0xf)) {
447 448
		dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
				fspi, fin);
449 450 451 452 453
		return 0xff;
	}

	pre = DIV_ROUND_UP(fin, fspi << post) - 1;

454
	dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
455
			__func__, fin, fspi, post, pre);
456 457 458 459

	/* Resulting frequency for the SCLK line. */
	*fres = (fin / (pre + 1)) >> post;

460 461
	return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
		(post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
462 463
}

464
static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
465 466 467 468
{
	unsigned val = 0;

	if (enable & MXC_INT_TE)
469
		val |= MX51_ECSPI_INT_TEEN;
470 471

	if (enable & MXC_INT_RR)
472
		val |= MX51_ECSPI_INT_RREN;
473

474 475 476
	if (enable & MXC_INT_RDR)
		val |= MX51_ECSPI_INT_RDREN;

477
	writel(val, spi_imx->base + MX51_ECSPI_INT);
478 479
}

480
static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
481
{
482
	u32 reg;
R
Robin Gong 已提交
483

484 485
	reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
	reg |= MX51_ECSPI_CTRL_XCH;
486
	writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
487 488
}

489 490 491 492 493
static void mx51_disable_dma(struct spi_imx_data *spi_imx)
{
	writel(0, spi_imx->base + MX51_ECSPI_DMA);
}

494 495 496 497 498 499 500 501 502
static void mx51_ecspi_disable(struct spi_imx_data *spi_imx)
{
	u32 ctrl;

	ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
	ctrl &= ~MX51_ECSPI_CTRL_ENABLE;
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
}

503 504 505
static int mx51_ecspi_prepare_message(struct spi_imx_data *spi_imx,
				      struct spi_message *msg)
{
506
	struct spi_device *spi = msg->spi;
507
	u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
508
	u32 testreg;
509
	u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
510

511 512 513 514 515
	/* set Master or Slave mode */
	if (spi_imx->slave_mode)
		ctrl &= ~MX51_ECSPI_CTRL_MODE_MASK;
	else
		ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
516

517 518 519 520 521 522
	/*
	 * Enable SPI_RDY handling (falling edge/level triggered).
	 */
	if (spi->mode & SPI_READY)
		ctrl |= MX51_ECSPI_CTRL_DRCTL(spi_imx->spi_drctl);

523
	/* set chip select to use */
524
	ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
525

526 527 528 529 530 531 532 533 534
	/*
	 * The ctrl register must be written first, with the EN bit set other
	 * registers must not be written to.
	 */
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);

	testreg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
	if (spi->mode & SPI_LOOP)
		testreg |= MX51_ECSPI_TESTREG_LBC;
535
	else
536 537
		testreg &= ~MX51_ECSPI_TESTREG_LBC;
	writel(testreg, spi_imx->base + MX51_ECSPI_TESTREG);
538

539 540 541 542 543 544 545 546 547
	/*
	 * eCSPI burst completion by Chip Select signal in Slave mode
	 * is not functional for imx53 Soc, config SPI burst completed when
	 * BURST_LENGTH + 1 bits are received
	 */
	if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
		cfg &= ~MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
	else
		cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
548

549
	if (spi->mode & SPI_CPHA)
550
		cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
551
	else
552
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
553

554
	if (spi->mode & SPI_CPOL) {
555 556
		cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
557
	} else {
558 559
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
560
	}
561

562
	if (spi->mode & SPI_CS_HIGH)
563
		cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
564
	else
565
		cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
566

567
	writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
568

569 570
	return 0;
}
571

572 573 574
static int mx51_ecspi_prepare_transfer(struct spi_imx_data *spi_imx,
				       struct spi_device *spi,
				       struct spi_transfer *t)
575 576
{
	u32 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
577
	u32 clk = t->speed_hz, delay;
578 579 580 581 582 583

	/* Clear BL field and set the right value */
	ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
	if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
		ctrl |= (spi_imx->slave_burst * 8 - 1)
			<< MX51_ECSPI_CTRL_BL_OFFSET;
584
	else
585 586
		ctrl |= (spi_imx->bits_per_word - 1)
			<< MX51_ECSPI_CTRL_BL_OFFSET;
587

588 589 590
	/* set clock speed */
	ctrl &= ~(0xf << MX51_ECSPI_CTRL_POSTDIV_OFFSET |
		  0xf << MX51_ECSPI_CTRL_PREDIV_OFFSET);
591
	ctrl |= mx51_ecspi_clkdiv(spi_imx, t->speed_hz, &clk);
592 593 594 595 596 597
	spi_imx->spi_bus_clk = clk;

	if (spi_imx->usedma)
		ctrl |= MX51_ECSPI_CTRL_SMC;

	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
598

599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615
	/*
	 * Wait until the changes in the configuration register CONFIGREG
	 * propagate into the hardware. It takes exactly one tick of the
	 * SCLK clock, but we will wait two SCLK clock just to be sure. The
	 * effect of the delay it takes for the hardware to apply changes
	 * is noticable if the SCLK clock run very slow. In such a case, if
	 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
	 * be asserted before the SCLK polarity changes, which would disrupt
	 * the SPI communication as the device on the other end would consider
	 * the change of SCLK polarity as a clock tick already.
	 */
	delay = (2 * 1000000) / clk;
	if (likely(delay < 10))	/* SCLK is faster than 100 kHz */
		udelay(delay);
	else			/* SCLK is _very_ slow */
		usleep_range(delay, delay + 10);

616 617 618 619 620
	return 0;
}

static void mx51_setup_wml(struct spi_imx_data *spi_imx)
{
R
Robin Gong 已提交
621 622 623 624
	/*
	 * Configure the DMA register: setup the watermark
	 * and enable DMA request.
	 */
625
	writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml - 1) |
626 627
		MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
		MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
628 629
		MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
		MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
630 631
}

632
static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
633
{
634
	return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
635 636
}

637
static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
638 639
{
	/* drain receive buffer */
640
	while (mx51_ecspi_rx_available(spi_imx))
641 642 643
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

644 645 646 647 648 649
#define MX31_INTREG_TEEN	(1 << 0)
#define MX31_INTREG_RREN	(1 << 3)

#define MX31_CSPICTRL_ENABLE	(1 << 0)
#define MX31_CSPICTRL_MASTER	(1 << 1)
#define MX31_CSPICTRL_XCH	(1 << 2)
M
Martin Kaiser 已提交
650
#define MX31_CSPICTRL_SMC	(1 << 3)
651 652 653 654 655 656 657 658 659 660
#define MX31_CSPICTRL_POL	(1 << 4)
#define MX31_CSPICTRL_PHA	(1 << 5)
#define MX31_CSPICTRL_SSCTL	(1 << 6)
#define MX31_CSPICTRL_SSPOL	(1 << 7)
#define MX31_CSPICTRL_BC_SHIFT	8
#define MX35_CSPICTRL_BL_SHIFT	20
#define MX31_CSPICTRL_CS_SHIFT	24
#define MX35_CSPICTRL_CS_SHIFT	12
#define MX31_CSPICTRL_DR_SHIFT	16

M
Martin Kaiser 已提交
661 662 663 664
#define MX31_CSPI_DMAREG	0x10
#define MX31_DMAREG_RH_DEN	(1<<4)
#define MX31_DMAREG_TH_DEN	(1<<1)

665 666 667
#define MX31_CSPISTATUS		0x14
#define MX31_STATUS_RR		(1 << 3)

668 669 670
#define MX31_CSPI_TESTREG	0x1C
#define MX31_TEST_LBC		(1 << 14)

671 672 673 674
/* These functions also work for the i.MX35, but be aware that
 * the i.MX35 has a slightly different register layout for bits
 * we do not use here.
 */
675
static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
676 677 678 679 680 681 682 683
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX31_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX31_INTREG_RREN;

684
	writel(val, spi_imx->base + MXC_CSPIINT);
685 686
}

687
static void mx31_trigger(struct spi_imx_data *spi_imx)
688 689 690
{
	unsigned int reg;

691
	reg = readl(spi_imx->base + MXC_CSPICTRL);
692
	reg |= MX31_CSPICTRL_XCH;
693
	writel(reg, spi_imx->base + MXC_CSPICTRL);
694 695
}

696 697 698 699 700 701
static int mx31_prepare_message(struct spi_imx_data *spi_imx,
				struct spi_message *msg)
{
	return 0;
}

702 703 704
static int mx31_prepare_transfer(struct spi_imx_data *spi_imx,
				 struct spi_device *spi,
				 struct spi_transfer *t)
705 706
{
	unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
707
	unsigned int clk;
708

709
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, t->speed_hz, &clk) <<
710
		MX31_CSPICTRL_DR_SHIFT;
711
	spi_imx->spi_bus_clk = clk;
712

713
	if (is_imx35_cspi(spi_imx)) {
714
		reg |= (spi_imx->bits_per_word - 1) << MX35_CSPICTRL_BL_SHIFT;
715 716
		reg |= MX31_CSPICTRL_SSCTL;
	} else {
717
		reg |= (spi_imx->bits_per_word - 1) << MX31_CSPICTRL_BC_SHIFT;
718
	}
719

720
	if (spi->mode & SPI_CPHA)
721
		reg |= MX31_CSPICTRL_PHA;
722
	if (spi->mode & SPI_CPOL)
723
		reg |= MX31_CSPICTRL_POL;
724
	if (spi->mode & SPI_CS_HIGH)
725
		reg |= MX31_CSPICTRL_SSPOL;
726 727
	if (!gpio_is_valid(spi->cs_gpio))
		reg |= (spi->chip_select) <<
728 729
			(is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
						  MX31_CSPICTRL_CS_SHIFT);
730

M
Martin Kaiser 已提交
731 732 733
	if (spi_imx->usedma)
		reg |= MX31_CSPICTRL_SMC;

734 735
	writel(reg, spi_imx->base + MXC_CSPICTRL);

736 737 738 739 740 741 742
	reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
	if (spi->mode & SPI_LOOP)
		reg |= MX31_TEST_LBC;
	else
		reg &= ~MX31_TEST_LBC;
	writel(reg, spi_imx->base + MX31_CSPI_TESTREG);

M
Martin Kaiser 已提交
743
	if (spi_imx->usedma) {
U
Uwe Kleine-König 已提交
744 745 746 747
		/*
		 * configure DMA requests when RXFIFO is half full and
		 * when TXFIFO is half empty
		 */
M
Martin Kaiser 已提交
748 749 750 751
		writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
			spi_imx->base + MX31_CSPI_DMAREG);
	}

752 753 754
	return 0;
}

755
static int mx31_rx_available(struct spi_imx_data *spi_imx)
756
{
757
	return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
758 759
}

760
static void mx31_reset(struct spi_imx_data *spi_imx)
761 762
{
	/* drain receive buffer */
763
	while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
764 765 766
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

767 768 769 770 771 772 773 774 775 776 777 778 779
#define MX21_INTREG_RR		(1 << 4)
#define MX21_INTREG_TEEN	(1 << 9)
#define MX21_INTREG_RREN	(1 << 13)

#define MX21_CSPICTRL_POL	(1 << 5)
#define MX21_CSPICTRL_PHA	(1 << 6)
#define MX21_CSPICTRL_SSPOL	(1 << 8)
#define MX21_CSPICTRL_XCH	(1 << 9)
#define MX21_CSPICTRL_ENABLE	(1 << 10)
#define MX21_CSPICTRL_MASTER	(1 << 11)
#define MX21_CSPICTRL_DR_SHIFT	14
#define MX21_CSPICTRL_CS_SHIFT	19

780
static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
781 782 783 784
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
785
		val |= MX21_INTREG_TEEN;
786
	if (enable & MXC_INT_RR)
787
		val |= MX21_INTREG_RREN;
788

789
	writel(val, spi_imx->base + MXC_CSPIINT);
790 791
}

792
static void mx21_trigger(struct spi_imx_data *spi_imx)
793 794 795
{
	unsigned int reg;

796
	reg = readl(spi_imx->base + MXC_CSPICTRL);
797
	reg |= MX21_CSPICTRL_XCH;
798
	writel(reg, spi_imx->base + MXC_CSPICTRL);
799 800
}

801 802 803 804 805 806
static int mx21_prepare_message(struct spi_imx_data *spi_imx,
				struct spi_message *msg)
{
	return 0;
}

807 808 809
static int mx21_prepare_transfer(struct spi_imx_data *spi_imx,
				 struct spi_device *spi,
				 struct spi_transfer *t)
810
{
811
	unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
812
	unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
813 814
	unsigned int clk;

815
	reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, t->speed_hz, max, &clk)
816 817
		<< MX21_CSPICTRL_DR_SHIFT;
	spi_imx->spi_bus_clk = clk;
818

819
	reg |= spi_imx->bits_per_word - 1;
820

821
	if (spi->mode & SPI_CPHA)
822
		reg |= MX21_CSPICTRL_PHA;
823
	if (spi->mode & SPI_CPOL)
824
		reg |= MX21_CSPICTRL_POL;
825
	if (spi->mode & SPI_CS_HIGH)
826
		reg |= MX21_CSPICTRL_SSPOL;
827 828
	if (!gpio_is_valid(spi->cs_gpio))
		reg |= spi->chip_select << MX21_CSPICTRL_CS_SHIFT;
829

830
	writel(reg, spi_imx->base + MXC_CSPICTRL);
831 832 833 834

	return 0;
}

835
static int mx21_rx_available(struct spi_imx_data *spi_imx)
836
{
837
	return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
838 839
}

840
static void mx21_reset(struct spi_imx_data *spi_imx)
841 842 843 844
{
	writel(1, spi_imx->base + MXC_RESET);
}

845 846 847 848 849 850 851 852 853 854 855
#define MX1_INTREG_RR		(1 << 3)
#define MX1_INTREG_TEEN		(1 << 8)
#define MX1_INTREG_RREN		(1 << 11)

#define MX1_CSPICTRL_POL	(1 << 4)
#define MX1_CSPICTRL_PHA	(1 << 5)
#define MX1_CSPICTRL_XCH	(1 << 8)
#define MX1_CSPICTRL_ENABLE	(1 << 9)
#define MX1_CSPICTRL_MASTER	(1 << 10)
#define MX1_CSPICTRL_DR_SHIFT	13

856
static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
857 858 859 860 861 862 863 864
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX1_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX1_INTREG_RREN;

865
	writel(val, spi_imx->base + MXC_CSPIINT);
866 867
}

868
static void mx1_trigger(struct spi_imx_data *spi_imx)
869 870 871
{
	unsigned int reg;

872
	reg = readl(spi_imx->base + MXC_CSPICTRL);
873
	reg |= MX1_CSPICTRL_XCH;
874
	writel(reg, spi_imx->base + MXC_CSPICTRL);
875 876
}

877 878 879 880 881 882
static int mx1_prepare_message(struct spi_imx_data *spi_imx,
			       struct spi_message *msg)
{
	return 0;
}

883 884 885
static int mx1_prepare_transfer(struct spi_imx_data *spi_imx,
				struct spi_device *spi,
				struct spi_transfer *t)
886 887
{
	unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
888
	unsigned int clk;
889

890
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, t->speed_hz, &clk) <<
891
		MX1_CSPICTRL_DR_SHIFT;
892 893
	spi_imx->spi_bus_clk = clk;

894
	reg |= spi_imx->bits_per_word - 1;
895

896
	if (spi->mode & SPI_CPHA)
897
		reg |= MX1_CSPICTRL_PHA;
898
	if (spi->mode & SPI_CPOL)
899 900
		reg |= MX1_CSPICTRL_POL;

901
	writel(reg, spi_imx->base + MXC_CSPICTRL);
902 903 904 905

	return 0;
}

906
static int mx1_rx_available(struct spi_imx_data *spi_imx)
907
{
908
	return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
909 910
}

911
static void mx1_reset(struct spi_imx_data *spi_imx)
912 913 914 915
{
	writel(1, spi_imx->base + MXC_RESET);
}

916 917
static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
	.intctrl = mx1_intctrl,
918
	.prepare_message = mx1_prepare_message,
919
	.prepare_transfer = mx1_prepare_transfer,
920 921 922
	.trigger = mx1_trigger,
	.rx_available = mx1_rx_available,
	.reset = mx1_reset,
923 924
	.fifo_size = 8,
	.has_dmamode = false,
925
	.dynamic_burst = false,
926
	.has_slavemode = false,
927 928 929 930 931
	.devtype = IMX1_CSPI,
};

static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
	.intctrl = mx21_intctrl,
932
	.prepare_message = mx21_prepare_message,
933
	.prepare_transfer = mx21_prepare_transfer,
934 935 936
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
937 938
	.fifo_size = 8,
	.has_dmamode = false,
939
	.dynamic_burst = false,
940
	.has_slavemode = false,
941 942 943 944 945 946
	.devtype = IMX21_CSPI,
};

static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
	/* i.mx27 cspi shares the functions with i.mx21 one */
	.intctrl = mx21_intctrl,
947
	.prepare_message = mx21_prepare_message,
948
	.prepare_transfer = mx21_prepare_transfer,
949 950 951
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
952 953
	.fifo_size = 8,
	.has_dmamode = false,
954
	.dynamic_burst = false,
955
	.has_slavemode = false,
956 957 958 959 960
	.devtype = IMX27_CSPI,
};

static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
	.intctrl = mx31_intctrl,
961
	.prepare_message = mx31_prepare_message,
962
	.prepare_transfer = mx31_prepare_transfer,
963 964 965
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
966 967
	.fifo_size = 8,
	.has_dmamode = false,
968
	.dynamic_burst = false,
969
	.has_slavemode = false,
970 971 972 973 974 975
	.devtype = IMX31_CSPI,
};

static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
	/* i.mx35 and later cspi shares the functions with i.mx31 one */
	.intctrl = mx31_intctrl,
976
	.prepare_message = mx31_prepare_message,
977
	.prepare_transfer = mx31_prepare_transfer,
978 979 980
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
981 982
	.fifo_size = 8,
	.has_dmamode = true,
983
	.dynamic_burst = false,
984
	.has_slavemode = false,
985 986 987 988 989
	.devtype = IMX35_CSPI,
};

static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
990
	.prepare_message = mx51_ecspi_prepare_message,
991
	.prepare_transfer = mx51_ecspi_prepare_transfer,
992 993 994
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
	.reset = mx51_ecspi_reset,
995
	.setup_wml = mx51_setup_wml,
996
	.disable_dma = mx51_disable_dma,
997 998
	.fifo_size = 64,
	.has_dmamode = true,
999
	.dynamic_burst = true,
1000 1001
	.has_slavemode = true,
	.disable = mx51_ecspi_disable,
1002 1003 1004
	.devtype = IMX51_ECSPI,
};

1005 1006
static struct spi_imx_devtype_data imx53_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
1007
	.prepare_message = mx51_ecspi_prepare_message,
1008
	.prepare_transfer = mx51_ecspi_prepare_transfer,
1009 1010
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
1011
	.disable_dma = mx51_disable_dma,
1012 1013 1014
	.reset = mx51_ecspi_reset,
	.fifo_size = 64,
	.has_dmamode = true,
1015 1016
	.has_slavemode = true,
	.disable = mx51_ecspi_disable,
1017 1018 1019
	.devtype = IMX53_ECSPI,
};

1020
static const struct platform_device_id spi_imx_devtype[] = {
1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
	{
		.name = "imx1-cspi",
		.driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
	}, {
		.name = "imx21-cspi",
		.driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
	}, {
		.name = "imx27-cspi",
		.driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
	}, {
		.name = "imx31-cspi",
		.driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
	}, {
		.name = "imx35-cspi",
		.driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
	}, {
		.name = "imx51-ecspi",
		.driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
1039 1040 1041
	}, {
		.name = "imx53-ecspi",
		.driver_data = (kernel_ulong_t) &imx53_ecspi_devtype_data,
1042 1043 1044
	}, {
		/* sentinel */
	}
1045 1046
};

1047 1048 1049 1050 1051 1052 1053
static const struct of_device_id spi_imx_dt_ids[] = {
	{ .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
	{ .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
	{ .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
	{ .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
	{ .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
	{ .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
1054
	{ .compatible = "fsl,imx53-ecspi", .data = &imx53_ecspi_devtype_data, },
1055 1056
	{ /* sentinel */ }
};
1057
MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
1058

1059
static void spi_imx_chipselect(struct spi_device *spi, int is_active)
1060
{
1061 1062
	int active = is_active != BITBANG_CS_INACTIVE;
	int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
1063

O
Oleksij Rempel 已提交
1064 1065 1066
	if (spi->mode & SPI_NO_CS)
		return;

1067
	if (!gpio_is_valid(spi->cs_gpio))
1068 1069
		return;

1070
	gpio_set_value(spi->cs_gpio, dev_is_lowactive ^ active);
1071 1072
}

1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
static void spi_imx_set_burst_len(struct spi_imx_data *spi_imx, int n_bits)
{
	u32 ctrl;

	ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
	ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
	ctrl |= ((n_bits - 1) << MX51_ECSPI_CTRL_BL_OFFSET);
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
}

1083
static void spi_imx_push(struct spi_imx_data *spi_imx)
1084
{
1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
	unsigned int burst_len, fifo_words;

	if (spi_imx->dynamic_burst)
		fifo_words = 4;
	else
		fifo_words = spi_imx_bytes_per_word(spi_imx->bits_per_word);
	/*
	 * Reload the FIFO when the remaining bytes to be transferred in the
	 * current burst is 0. This only applies when bits_per_word is a
	 * multiple of 8.
	 */
	if (!spi_imx->remainder) {
		if (spi_imx->dynamic_burst) {

			/* We need to deal unaligned data first */
			burst_len = spi_imx->count % MX51_ECSPI_CTRL_MAX_BURST;

			if (!burst_len)
				burst_len = MX51_ECSPI_CTRL_MAX_BURST;

			spi_imx_set_burst_len(spi_imx, burst_len * 8);

			spi_imx->remainder = burst_len;
		} else {
			spi_imx->remainder = fifo_words;
		}
	}

1113
	while (spi_imx->txfifo < spi_imx->devtype_data->fifo_size) {
1114
		if (!spi_imx->count)
1115
			break;
1116
		if (spi_imx->dynamic_burst &&
U
Uwe Kleine-König 已提交
1117
		    spi_imx->txfifo >= DIV_ROUND_UP(spi_imx->remainder,
1118
						     fifo_words))
1119
			break;
1120 1121
		spi_imx->tx(spi_imx);
		spi_imx->txfifo++;
1122 1123
	}

1124 1125
	if (!spi_imx->slave_mode)
		spi_imx->devtype_data->trigger(spi_imx);
1126 1127
}

1128
static irqreturn_t spi_imx_isr(int irq, void *dev_id)
1129
{
1130
	struct spi_imx_data *spi_imx = dev_id;
1131

1132 1133
	while (spi_imx->txfifo &&
	       spi_imx->devtype_data->rx_available(spi_imx)) {
1134 1135
		spi_imx->rx(spi_imx);
		spi_imx->txfifo--;
1136 1137
	}

1138 1139
	if (spi_imx->count) {
		spi_imx_push(spi_imx);
1140 1141 1142
		return IRQ_HANDLED;
	}

1143
	if (spi_imx->txfifo) {
1144 1145 1146
		/* No data left to push, but still waiting for rx data,
		 * enable receive data available interrupt.
		 */
1147
		spi_imx->devtype_data->intctrl(
1148
				spi_imx, MXC_INT_RR);
1149 1150 1151
		return IRQ_HANDLED;
	}

1152
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1153
	complete(&spi_imx->xfer_done);
1154 1155 1156 1157

	return IRQ_HANDLED;
}

1158
static int spi_imx_dma_configure(struct spi_master *master)
1159 1160 1161 1162 1163 1164
{
	int ret;
	enum dma_slave_buswidth buswidth;
	struct dma_slave_config rx = {}, tx = {};
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

1165
	switch (spi_imx_bytes_per_word(spi_imx->bits_per_word)) {
1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
	case 4:
		buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
		break;
	case 2:
		buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
		break;
	case 1:
		buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
		break;
	default:
		return -EINVAL;
	}

	tx.direction = DMA_MEM_TO_DEV;
	tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
	tx.dst_addr_width = buswidth;
	tx.dst_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_tx, &tx);
	if (ret) {
		dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
		return ret;
	}

	rx.direction = DMA_DEV_TO_MEM;
	rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
	rx.src_addr_width = buswidth;
	rx.src_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_rx, &rx);
	if (ret) {
		dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
		return ret;
	}

	return 0;
}

1202
static int spi_imx_setupxfer(struct spi_device *spi,
1203 1204
				 struct spi_transfer *t)
{
1205
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1206

1207 1208 1209
	if (!t)
		return 0;

1210
	spi_imx->bits_per_word = t->bits_per_word;
1211

1212 1213 1214 1215 1216 1217 1218 1219 1220
	/*
	 * Initialize the functions for transfer. To transfer non byte-aligned
	 * words, we have to use multiple word-size bursts, we can't use
	 * dynamic_burst in that case.
	 */
	if (spi_imx->devtype_data->dynamic_burst && !spi_imx->slave_mode &&
	    (spi_imx->bits_per_word == 8 ||
	    spi_imx->bits_per_word == 16 ||
	    spi_imx->bits_per_word == 32)) {
1221 1222 1223 1224 1225

		spi_imx->rx = spi_imx_buf_rx_swap;
		spi_imx->tx = spi_imx_buf_tx_swap;
		spi_imx->dynamic_burst = 1;

1226
	} else {
1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
		if (spi_imx->bits_per_word <= 8) {
			spi_imx->rx = spi_imx_buf_rx_u8;
			spi_imx->tx = spi_imx_buf_tx_u8;
		} else if (spi_imx->bits_per_word <= 16) {
			spi_imx->rx = spi_imx_buf_rx_u16;
			spi_imx->tx = spi_imx_buf_tx_u16;
		} else {
			spi_imx->rx = spi_imx_buf_rx_u32;
			spi_imx->tx = spi_imx_buf_tx_u32;
		}
1237
		spi_imx->dynamic_burst = 0;
1238
	}
1239

1240
	if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
1241
		spi_imx->usedma = true;
1242
	else
1243
		spi_imx->usedma = false;
1244

1245 1246 1247 1248 1249 1250
	if (is_imx53_ecspi(spi_imx) && spi_imx->slave_mode) {
		spi_imx->rx = mx53_ecspi_rx_slave;
		spi_imx->tx = mx53_ecspi_tx_slave;
		spi_imx->slave_burst = t->len;
	}

1251
	spi_imx->devtype_data->prepare_transfer(spi_imx, spi, t);
1252 1253 1254 1255

	return 0;
}

R
Robin Gong 已提交
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
{
	struct spi_master *master = spi_imx->bitbang.master;

	if (master->dma_rx) {
		dma_release_channel(master->dma_rx);
		master->dma_rx = NULL;
	}

	if (master->dma_tx) {
		dma_release_channel(master->dma_tx);
		master->dma_tx = NULL;
	}
}

static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
1272
			     struct spi_master *master)
R
Robin Gong 已提交
1273 1274 1275
{
	int ret;

R
Robin Gong 已提交
1276 1277 1278 1279
	/* use pio mode for i.mx6dl chip TKT238285 */
	if (of_machine_is_compatible("fsl,imx6dl"))
		return 0;

1280
	spi_imx->wml = spi_imx->devtype_data->fifo_size / 2;
1281

R
Robin Gong 已提交
1282
	/* Prepare for TX DMA: */
1283
	master->dma_tx = dma_request_chan(dev, "tx");
1284 1285 1286 1287
	if (IS_ERR(master->dma_tx)) {
		ret = PTR_ERR(master->dma_tx);
		dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
		master->dma_tx = NULL;
R
Robin Gong 已提交
1288 1289 1290 1291
		goto err;
	}

	/* Prepare for RX : */
1292
	master->dma_rx = dma_request_chan(dev, "rx");
1293 1294 1295 1296
	if (IS_ERR(master->dma_rx)) {
		ret = PTR_ERR(master->dma_rx);
		dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
		master->dma_rx = NULL;
R
Robin Gong 已提交
1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
		goto err;
	}

	init_completion(&spi_imx->dma_rx_completion);
	init_completion(&spi_imx->dma_tx_completion);
	master->can_dma = spi_imx_can_dma;
	master->max_dma_len = MAX_SDMA_BD_BYTES;
	spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
					 SPI_MASTER_MUST_TX;

	return 0;
err:
	spi_imx_sdma_exit(spi_imx);
	return ret;
}

static void spi_imx_dma_rx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_rx_completion);
}

static void spi_imx_dma_tx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_tx_completion);
}

1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
{
	unsigned long timeout = 0;

	/* Time with actual data transfer and CS change delay related to HW */
	timeout = (8 + 4) * size / spi_imx->spi_bus_clk;

	/* Add extra second for scheduler related activities */
	timeout += 1;

	/* Double calculated timeout */
	return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
}

R
Robin Gong 已提交
1341 1342 1343
static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
				struct spi_transfer *transfer)
{
1344
	struct dma_async_tx_descriptor *desc_tx, *desc_rx;
1345
	unsigned long transfer_timeout;
1346
	unsigned long timeout;
R
Robin Gong 已提交
1347 1348
	struct spi_master *master = spi_imx->bitbang.master;
	struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
1349 1350
	struct scatterlist *last_sg = sg_last(rx->sgl, rx->nents);
	unsigned int bytes_per_word, i;
1351 1352
	int ret;

1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
	/* Get the right burst length from the last sg to ensure no tail data */
	bytes_per_word = spi_imx_bytes_per_word(transfer->bits_per_word);
	for (i = spi_imx->devtype_data->fifo_size / 2; i > 0; i--) {
		if (!(sg_dma_len(last_sg) % (i * bytes_per_word)))
			break;
	}
	/* Use 1 as wml in case no available burst length got */
	if (i == 0)
		i = 1;

	spi_imx->wml =  i;

1365 1366
	ret = spi_imx_dma_configure(master);
	if (ret)
R
Robin Gong 已提交
1367
		goto dma_failure_no_start;
1368

1369 1370
	if (!spi_imx->devtype_data->setup_wml) {
		dev_err(spi_imx->dev, "No setup_wml()?\n");
R
Robin Gong 已提交
1371 1372
		ret = -EINVAL;
		goto dma_failure_no_start;
1373
	}
1374
	spi_imx->devtype_data->setup_wml(spi_imx);
R
Robin Gong 已提交
1375

1376 1377 1378 1379 1380 1381 1382
	/*
	 * The TX DMA setup starts the transfer, so make sure RX is configured
	 * before TX.
	 */
	desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
				rx->sgl, rx->nents, DMA_DEV_TO_MEM,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
R
Robin Gong 已提交
1383 1384 1385 1386
	if (!desc_rx) {
		ret = -EINVAL;
		goto dma_failure_no_start;
	}
R
Robin Gong 已提交
1387

1388 1389 1390 1391 1392
	desc_rx->callback = spi_imx_dma_rx_callback;
	desc_rx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_rx);
	reinit_completion(&spi_imx->dma_rx_completion);
	dma_async_issue_pending(master->dma_rx);
R
Robin Gong 已提交
1393

1394 1395 1396 1397 1398
	desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
				tx->sgl, tx->nents, DMA_MEM_TO_DEV,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc_tx) {
		dmaengine_terminate_all(master->dma_tx);
1399
		dmaengine_terminate_all(master->dma_rx);
1400
		return -EINVAL;
R
Robin Gong 已提交
1401 1402
	}

1403 1404 1405
	desc_tx->callback = spi_imx_dma_tx_callback;
	desc_tx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_tx);
R
Robin Gong 已提交
1406
	reinit_completion(&spi_imx->dma_tx_completion);
1407
	dma_async_issue_pending(master->dma_tx);
R
Robin Gong 已提交
1408

1409 1410
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

R
Robin Gong 已提交
1411
	/* Wait SDMA to finish the data transfer.*/
1412
	timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
1413
						transfer_timeout);
1414
	if (!timeout) {
1415
		dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
R
Robin Gong 已提交
1416
		dmaengine_terminate_all(master->dma_tx);
1417
		dmaengine_terminate_all(master->dma_rx);
1418
		return -ETIMEDOUT;
R
Robin Gong 已提交
1419 1420
	}

1421 1422 1423 1424 1425 1426 1427 1428
	timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&master->dev, "I/O Error in DMA RX\n");
		spi_imx->devtype_data->reset(spi_imx);
		dmaengine_terminate_all(master->dma_rx);
		return -ETIMEDOUT;
	}
R
Robin Gong 已提交
1429

1430
	return transfer->len;
R
Robin Gong 已提交
1431 1432 1433 1434
/* fallback to pio */
dma_failure_no_start:
	transfer->error |= SPI_TRANS_FAIL_NO_START;
	return ret;
R
Robin Gong 已提交
1435 1436 1437
}

static int spi_imx_pio_transfer(struct spi_device *spi,
1438 1439
				struct spi_transfer *transfer)
{
1440
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1441 1442
	unsigned long transfer_timeout;
	unsigned long timeout;
1443

1444 1445 1446 1447
	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1448
	spi_imx->remainder = 0;
1449

1450
	reinit_completion(&spi_imx->xfer_done);
1451

1452
	spi_imx_push(spi_imx);
1453

1454
	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
1455

1456 1457 1458 1459 1460 1461 1462 1463 1464
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

	timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&spi->dev, "I/O Error in PIO\n");
		spi_imx->devtype_data->reset(spi_imx);
		return -ETIMEDOUT;
	}
1465 1466 1467 1468

	return transfer->len;
}

1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485
static int spi_imx_pio_transfer_slave(struct spi_device *spi,
				      struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	int ret = transfer->len;

	if (is_imx53_ecspi(spi_imx) &&
	    transfer->len > MX53_MAX_TRANSFER_BYTES) {
		dev_err(&spi->dev, "Transaction too big, max size is %d bytes\n",
			MX53_MAX_TRANSFER_BYTES);
		return -EMSGSIZE;
	}

	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1486
	spi_imx->remainder = 0;
1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512

	reinit_completion(&spi_imx->xfer_done);
	spi_imx->slave_aborted = false;

	spi_imx_push(spi_imx);

	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE | MXC_INT_RDR);

	if (wait_for_completion_interruptible(&spi_imx->xfer_done) ||
	    spi_imx->slave_aborted) {
		dev_dbg(&spi->dev, "interrupted\n");
		ret = -EINTR;
	}

	/* ecspi has a HW issue when works in Slave mode,
	 * after 64 words writtern to TXFIFO, even TXFIFO becomes empty,
	 * ECSPI_TXDATA keeps shift out the last word data,
	 * so we have to disable ECSPI when in slave mode after the
	 * transfer completes
	 */
	if (spi_imx->devtype_data->disable)
		spi_imx->devtype_data->disable(spi_imx);

	return ret;
}

R
Robin Gong 已提交
1513 1514 1515 1516 1517
static int spi_imx_transfer(struct spi_device *spi,
				struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);

1518 1519
	/* flush rxfifo before transfer */
	while (spi_imx->devtype_data->rx_available(spi_imx))
1520
		readl(spi_imx->base + MXC_CSPIRXDATA);
1521 1522 1523 1524

	if (spi_imx->slave_mode)
		return spi_imx_pio_transfer_slave(spi, transfer);

R
Robin Gong 已提交
1525 1526
	if (spi_imx->usedma)
		return spi_imx_dma_transfer(spi_imx, transfer);
1527 1528

	return spi_imx_pio_transfer(spi, transfer);
R
Robin Gong 已提交
1529 1530
}

1531
static int spi_imx_setup(struct spi_device *spi)
1532
{
1533
	dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
1534 1535
		 spi->mode, spi->bits_per_word, spi->max_speed_hz);

O
Oleksij Rempel 已提交
1536 1537 1538
	if (spi->mode & SPI_NO_CS)
		return 0;

1539 1540 1541
	if (gpio_is_valid(spi->cs_gpio))
		gpio_direction_output(spi->cs_gpio,
				      spi->mode & SPI_CS_HIGH ? 0 : 1);
1542

1543
	spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1544 1545 1546 1547

	return 0;
}

1548
static void spi_imx_cleanup(struct spi_device *spi)
1549 1550 1551
{
}

1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
static int
spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
	int ret;

	ret = clk_enable(spi_imx->clk_per);
	if (ret)
		return ret;

	ret = clk_enable(spi_imx->clk_ipg);
	if (ret) {
		clk_disable(spi_imx->clk_per);
		return ret;
	}

1568 1569 1570 1571 1572 1573 1574
	ret = spi_imx->devtype_data->prepare_message(spi_imx, msg);
	if (ret) {
		clk_disable(spi_imx->clk_ipg);
		clk_disable(spi_imx->clk_per);
	}

	return ret;
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
}

static int
spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
	return 0;
}

1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
static int spi_imx_slave_abort(struct spi_master *master)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	spi_imx->slave_aborted = true;
	complete(&spi_imx->xfer_done);

	return 0;
}

1597
static int spi_imx_probe(struct platform_device *pdev)
1598
{
1599 1600 1601 1602 1603
	struct device_node *np = pdev->dev.of_node;
	const struct of_device_id *of_id =
			of_match_device(spi_imx_dt_ids, &pdev->dev);
	struct spi_imx_master *mxc_platform_info =
			dev_get_platdata(&pdev->dev);
1604
	struct spi_master *master;
1605
	struct spi_imx_data *spi_imx;
1606
	struct resource *res;
1607
	int i, ret, irq, spi_drctl;
1608 1609 1610
	const struct spi_imx_devtype_data *devtype_data = of_id ? of_id->data :
		(struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
	bool slave_mode;
1611

1612
	if (!np && !mxc_platform_info) {
1613 1614 1615 1616
		dev_err(&pdev->dev, "can't get the platform data\n");
		return -EINVAL;
	}

1617 1618 1619 1620 1621 1622 1623 1624
	slave_mode = devtype_data->has_slavemode &&
			of_property_read_bool(np, "spi-slave");
	if (slave_mode)
		master = spi_alloc_slave(&pdev->dev,
					 sizeof(struct spi_imx_data));
	else
		master = spi_alloc_master(&pdev->dev,
					  sizeof(struct spi_imx_data));
1625 1626 1627
	if (!master)
		return -ENOMEM;

1628 1629 1630 1631 1632 1633
	ret = of_property_read_u32(np, "fsl,spi-rdy-drctl", &spi_drctl);
	if ((ret < 0) || (spi_drctl >= 0x3)) {
		/* '11' is reserved */
		spi_drctl = 0;
	}

1634 1635
	platform_set_drvdata(pdev, master);

1636
	master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
1637
	master->bus_num = np ? -1 : pdev->id;
1638

1639
	spi_imx = spi_master_get_devdata(master);
1640
	spi_imx->bitbang.master = master;
1641
	spi_imx->dev = &pdev->dev;
1642
	spi_imx->slave_mode = slave_mode;
1643

1644
	spi_imx->devtype_data = devtype_data;
1645

1646
	/* Get number of chip selects, either platform data or OF */
1647 1648
	if (mxc_platform_info) {
		master->num_chipselect = mxc_platform_info->num_chipselect;
1649
		if (mxc_platform_info->chipselect) {
1650 1651 1652
			master->cs_gpios = devm_kcalloc(&master->dev,
				master->num_chipselect, sizeof(int),
				GFP_KERNEL);
1653 1654 1655 1656 1657 1658
			if (!master->cs_gpios)
				return -ENOMEM;

			for (i = 0; i < master->num_chipselect; i++)
				master->cs_gpios[i] = mxc_platform_info->chipselect[i];
		}
1659 1660 1661 1662 1663 1664 1665
	} else {
		u32 num_cs;

		if (!of_property_read_u32(np, "num-cs", &num_cs))
			master->num_chipselect = num_cs;
		/* If not preset, default value of 1 is used */
	}
1666

1667 1668 1669 1670 1671
	spi_imx->bitbang.chipselect = spi_imx_chipselect;
	spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
	spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
	spi_imx->bitbang.master->setup = spi_imx_setup;
	spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
1672 1673
	spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
	spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
1674
	spi_imx->bitbang.master->slave_abort = spi_imx_slave_abort;
O
Oleksij Rempel 已提交
1675 1676
	spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH \
					     | SPI_NO_CS;
1677 1678
	if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx) ||
	    is_imx53_ecspi(spi_imx))
1679 1680 1681
		spi_imx->bitbang.master->mode_bits |= SPI_LOOP | SPI_READY;

	spi_imx->spi_drctl = spi_drctl;
1682

1683
	init_completion(&spi_imx->xfer_done);
1684 1685

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
F
Fabio Estevam 已提交
1686 1687 1688 1689
	spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(spi_imx->base)) {
		ret = PTR_ERR(spi_imx->base);
		goto out_master_put;
1690
	}
1691
	spi_imx->base_phys = res->start;
1692

1693 1694 1695
	irq = platform_get_irq(pdev, 0);
	if (irq < 0) {
		ret = irq;
F
Fabio Estevam 已提交
1696
		goto out_master_put;
1697 1698
	}

1699
	ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
1700
			       dev_name(&pdev->dev), spi_imx);
1701
	if (ret) {
1702
		dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
F
Fabio Estevam 已提交
1703
		goto out_master_put;
1704 1705
	}

1706 1707 1708
	spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(spi_imx->clk_ipg)) {
		ret = PTR_ERR(spi_imx->clk_ipg);
F
Fabio Estevam 已提交
1709
		goto out_master_put;
1710 1711
	}

1712 1713 1714
	spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(spi_imx->clk_per)) {
		ret = PTR_ERR(spi_imx->clk_per);
F
Fabio Estevam 已提交
1715
		goto out_master_put;
1716 1717
	}

1718 1719 1720 1721 1722 1723 1724
	ret = clk_prepare_enable(spi_imx->clk_per);
	if (ret)
		goto out_master_put;

	ret = clk_prepare_enable(spi_imx->clk_ipg);
	if (ret)
		goto out_put_per;
1725 1726

	spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
R
Robin Gong 已提交
1727
	/*
M
Martin Kaiser 已提交
1728 1729
	 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
	 * if validated on other chips.
R
Robin Gong 已提交
1730
	 */
1731
	if (spi_imx->devtype_data->has_dmamode) {
1732
		ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
1733 1734 1735
		if (ret == -EPROBE_DEFER)
			goto out_clk_put;

1736 1737 1738 1739
		if (ret < 0)
			dev_err(&pdev->dev, "dma setup error %d, use pio\n",
				ret);
	}
1740

1741
	spi_imx->devtype_data->reset(spi_imx);
1742

1743
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1744

1745
	master->dev.of_node = pdev->dev.of_node;
1746 1747 1748 1749 1750
	ret = spi_bitbang_start(&spi_imx->bitbang);
	if (ret) {
		dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
		goto out_clk_put;
	}
1751

1752 1753
	/* Request GPIO CS lines, if any */
	if (!spi_imx->slave_mode && master->cs_gpios) {
1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
		for (i = 0; i < master->num_chipselect; i++) {
			if (!gpio_is_valid(master->cs_gpios[i]))
				continue;

			ret = devm_gpio_request(&pdev->dev,
						master->cs_gpios[i],
						DRIVER_NAME);
			if (ret) {
				dev_err(&pdev->dev, "Can't get CS GPIO %i\n",
					master->cs_gpios[i]);
1764
				goto out_spi_bitbang;
1765 1766
			}
		}
1767 1768
	}

1769 1770
	dev_info(&pdev->dev, "probed\n");

1771 1772
	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
1773 1774
	return ret;

1775 1776
out_spi_bitbang:
	spi_bitbang_stop(&spi_imx->bitbang);
1777
out_clk_put:
1778
	clk_disable_unprepare(spi_imx->clk_ipg);
1779 1780
out_put_per:
	clk_disable_unprepare(spi_imx->clk_per);
F
Fabio Estevam 已提交
1781
out_master_put:
1782
	spi_master_put(master);
F
Fabio Estevam 已提交
1783

1784 1785 1786
	return ret;
}

1787
static int spi_imx_remove(struct platform_device *pdev)
1788 1789
{
	struct spi_master *master = platform_get_drvdata(pdev);
1790
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1791
	int ret;
1792

1793
	spi_bitbang_stop(&spi_imx->bitbang);
1794

1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
	ret = clk_enable(spi_imx->clk_per);
	if (ret)
		return ret;

	ret = clk_enable(spi_imx->clk_ipg);
	if (ret) {
		clk_disable(spi_imx->clk_per);
		return ret;
	}

1805
	writel(0, spi_imx->base + MXC_CSPICTRL);
1806 1807
	clk_disable_unprepare(spi_imx->clk_ipg);
	clk_disable_unprepare(spi_imx->clk_per);
R
Robin Gong 已提交
1808
	spi_imx_sdma_exit(spi_imx);
1809 1810 1811 1812 1813
	spi_master_put(master);

	return 0;
}

1814
static struct platform_driver spi_imx_driver = {
1815 1816
	.driver = {
		   .name = DRIVER_NAME,
1817
		   .of_match_table = spi_imx_dt_ids,
1818
		   },
1819
	.id_table = spi_imx_devtype,
1820
	.probe = spi_imx_probe,
1821
	.remove = spi_imx_remove,
1822
};
1823
module_platform_driver(spi_imx_driver);
1824

1825
MODULE_DESCRIPTION("SPI Controller driver");
1826 1827
MODULE_AUTHOR("Sascha Hauer, Pengutronix");
MODULE_LICENSE("GPL");
F
Fabio Estevam 已提交
1828
MODULE_ALIAS("platform:" DRIVER_NAME);