dc.h 38.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
32 33 34
#if defined(CONFIG_DRM_AMD_DC_HDCP)
#include "hdcp_types.h"
#endif
35 36
#include "gpio_types.h"
#include "link_service_types.h"
37
#include "grph_object_ctrl_defs.h"
38
#include <inc/hw/opp.h>
39

40
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
41
#include "inc/compressor.h"
D
David Francis 已提交
42
#include "inc/hw/dmcu.h"
43 44
#include "dml/display_mode_lib.h"

45 46
/* forward declaration */
struct aux_payload;
47 48
struct set_config_cmd_payload;
struct dmub_notification;
49

A
Aric Cyr 已提交
50
#define DC_VER "3.2.156"
51

52
#define MAX_SURFACES 3
53
#define MAX_PLANES 6
54
#define MAX_STREAMS 6
55
#define MAX_SINKS_PER_LINK 4
56
#define MIN_VIEWPORT_SIZE 12
57
#define MAX_NUM_EDP 2
58 59 60 61

/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
62 63 64 65 66
struct dc_versions {
	const char *dc_ver;
	struct dmcu_version dmcu_version;
};

67 68 69 70
enum dp_protocol_version {
	DP_VERSION_1_4,
};

71 72 73 74 75 76 77 78 79 80 81 82
enum dc_plane_type {
	DC_PLANE_TYPE_INVALID,
	DC_PLANE_TYPE_DCE_RGB,
	DC_PLANE_TYPE_DCE_UNDERLAY,
	DC_PLANE_TYPE_DCN_UNIVERSAL,
};

struct dc_plane_cap {
	enum dc_plane_type type;
	uint32_t blends_with_above : 1;
	uint32_t blends_with_below : 1;
	uint32_t per_pixel_alpha : 1;
83 84 85 86
	struct {
		uint32_t argb8888 : 1;
		uint32_t nv12 : 1;
		uint32_t fp16 : 1;
87 88
		uint32_t p010 : 1;
		uint32_t ayuv : 1;
89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
	} pixel_format_support;
	// max upscaling factor x1000
	// upscaling factors are always >= 1
	// for example, 1080p -> 8K is 4.0, or 4000 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_upscale_factor;
	// max downscale factor x1000
	// downscale factors are always <= 1
	// for example, 8K -> 1080p is 0.25, or 250 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_downscale_factor;
106 107 108
	// minimal width/height
	uint32_t min_width;
	uint32_t min_height;
109 110
};

111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
// Color management caps (DPP and MPC)
struct rom_curve_caps {
	uint16_t srgb : 1;
	uint16_t bt2020 : 1;
	uint16_t gamma2_2 : 1;
	uint16_t pq : 1;
	uint16_t hlg : 1;
};

struct dpp_color_caps {
	uint16_t dcn_arch : 1; // all DCE generations treated the same
	// input lut is different than most LUTs, just plain 256-entry lookup
	uint16_t input_lut_shared : 1; // shared with DGAM
	uint16_t icsc : 1;
	uint16_t dgam_ram : 1;
	uint16_t post_csc : 1; // before gamut remap
	uint16_t gamma_corr : 1;

	// hdr_mult and gamut remap always available in DPP (in that order)
	// 3d lut implies shaper LUT,
	// it may be shared with MPC - check MPC:shared_3d_lut flag
	uint16_t hw_3d_lut : 1;
	uint16_t ogam_ram : 1; // blnd gam
	uint16_t ocsc : 1;
135
	uint16_t dgam_rom_for_yuv : 1;
136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154
	struct rom_curve_caps dgam_rom_caps;
	struct rom_curve_caps ogam_rom_caps;
};

struct mpc_color_caps {
	uint16_t gamut_remap : 1;
	uint16_t ogam_ram : 1;
	uint16_t ocsc : 1;
	uint16_t num_3dluts : 3; //3d lut always assumes a preceding shaper LUT
	uint16_t shared_3d_lut:1; //can be in either DPP or MPC, but single instance

	struct rom_curve_caps ogam_rom_caps;
};

struct dc_color_caps {
	struct dpp_color_caps dpp;
	struct mpc_color_caps mpc;
};

155
struct dc_caps {
156
	uint32_t max_streams;
157 158 159
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
160 161
	uint32_t max_slave_yuv_planes;
	uint32_t max_slave_rgb_planes;
162
	uint32_t max_planes;
163 164
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
165
	uint32_t i2c_speed_in_khz_hdcp;
166
	uint32_t dmdata_alloc_size;
167
	unsigned int max_cursor_size;
168
	unsigned int max_video_width;
169
	unsigned int min_horizontal_blanking_period;
170
	int linear_pitch_alignment;
171
	bool dcc_const_color;
172
	bool dynamic_audio;
173
	bool is_apu;
174
	bool dual_link_dvi;
175
	bool post_blend_color_processing;
176
	bool force_dp_tps4_for_cp2520;
177
	bool disable_dp_clk_share;
178
	bool psp_setup_panel_mode;
179
	bool extended_aux_timeout_support;
180
	bool dmcub_support;
181
	uint32_t num_of_internal_disp;
182
	enum dp_protocol_version max_dp_protocol_version;
183 184 185
	unsigned int mall_size_per_mem_channel;
	unsigned int mall_size_total;
	unsigned int cursor_cache_size;
186
	struct dc_plane_cap planes[MAX_PLANES];
187
	struct dc_color_caps color;
188 189 190
#if defined(CONFIG_DRM_AMD_DC_DCN)
	bool dp_hpo;
#endif
191 192
	bool vbios_lttpr_aware;
	bool vbios_lttpr_enable;
193 194
};

195 196 197
struct dc_bug_wa {
	bool no_connect_phy_config;
	bool dedcn20_305_wa;
198
	bool skip_clock_update;
199
	bool lt_early_cr_pattern;
200 201
};

202 203
struct dc_dcc_surface_param {
	struct dc_size surface_size;
204
	enum surface_pixel_format format;
205
	enum swizzle_mode_values swizzle_mode;
206 207 208 209 210 211 212
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
213
#if defined(CONFIG_DRM_AMD_DC_DCN)
214 215 216 217 218 219 220 221
	//These bitfields to be used starting with DCN 3.0
	struct {
		uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case)
		uint32_t dcc_128_128_uncontrained : 1;  //available in ASICs before DCN 3.0
		uint32_t dcc_256_128_128 : 1;		//available starting with DCN 3.0
		uint32_t dcc_256_256_unconstrained : 1;  //available in ASICs before DCN 3.0 (the best compression case)
	} dcc_controls;
#endif
222 223 224 225 226 227 228 229 230 231 232 233 234
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
235 236 237

	bool capable;
	bool const_color_support;
238 239
};

240 241 242 243 244 245 246 247
struct dc_static_screen_params {
	struct {
		bool force_trigger;
		bool cursor_update;
		bool surface_update;
		bool overlay_update;
	} triggers;
	unsigned int num_frames;
S
Sylvia Tsai 已提交
248 249
};

250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282

/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

283 284
/* Forward declaration*/
struct dc;
285
struct dc_plane_state;
286
struct dc_state;
287

288

289
struct dc_cap_funcs {
290 291 292
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
293 294 295 296
};

struct link_training_settings;

297 298 299 300 301 302 303 304 305
#if defined(CONFIG_DRM_AMD_DC_DCN)
union allow_lttpr_non_transparent_mode {
	struct {
		bool DP1_4A : 1;
		bool DP2_0 : 1;
	} bits;
	unsigned char raw;
};
#endif
306 307 308 309
/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
310
	bool fbc_support;
311
	bool disable_fractional_pwm;
312
	bool allow_seamless_boot_optimization;
313
	bool power_down_display_on_boot;
314
	bool edp_not_connected;
315
	bool edp_no_power_sequencing;
316
	bool force_enum_edp;
317
	bool forced_clocks;
318 319 320
#if defined(CONFIG_DRM_AMD_DC_DCN)
	union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode;
#else
321
	bool allow_lttpr_non_transparent_mode;
322
#endif
323
	bool multi_mon_pp_mclk_switch;
324
	bool disable_dmcu;
325
	bool enable_4to1MPC;
326
	bool allow_edp_hotplug_detection;
327
#if defined(CONFIG_DRM_AMD_DC_DCN)
328 329
	bool clamp_min_dcfclk;
#endif
330 331
	uint64_t vblank_alignment_dto_params;
	uint8_t  vblank_alignment_max_frame_time_diff;
332 333
	bool is_asymmetric_memory;
	bool is_single_rank_dimm;
334 335
};

336 337 338 339
enum visual_confirm {
	VISUAL_CONFIRM_DISABLE = 0,
	VISUAL_CONFIRM_SURFACE = 1,
	VISUAL_CONFIRM_HDR = 2,
J
Jun Lei 已提交
340
	VISUAL_CONFIRM_MPCTREE = 4,
341
	VISUAL_CONFIRM_PSR = 5,
342
	VISUAL_CONFIRM_SWIZZLE = 9,
343 344
};

345 346 347 348 349 350
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

351 352 353 354 355 356
enum pipe_split_policy {
	MPC_SPLIT_DYNAMIC = 0,
	MPC_SPLIT_AVOID = 1,
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

357 358 359 360
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};
361 362 363 364 365 366 367
enum dtm_pstate{
	dtm_level_p0 = 0,/*highest voltage*/
	dtm_level_p1,
	dtm_level_p2,
	dtm_level_p3,
	dtm_level_p4,/*when active_display_count = 0*/
};
368

369
enum dcn_pwr_state {
370 371 372
	DCN_PWR_STATE_UNKNOWN = -1,
	DCN_PWR_STATE_MISSION_MODE = 0,
	DCN_PWR_STATE_LOW_POWER = 3,
373 374
};

375
#if defined(CONFIG_DRM_AMD_DC_DCN)
376 377 378 379
enum dcn_zstate_support_state {
	DCN_ZSTATE_SUPPORT_UNKNOWN,
	DCN_ZSTATE_SUPPORT_ALLOW,
	DCN_ZSTATE_SUPPORT_DISALLOW,
380 381
};
#endif
382 383 384 385
/*
 * For any clocks that may differ per pipe
 * only the max is stored in this structure
 */
386 387
struct dc_clocks {
	int dispclk_khz;
388
	int actual_dispclk_khz;
389
	int dppclk_khz;
390
	int actual_dppclk_khz;
391
	int disp_dpp_voltage_level_khz;
392 393 394 395
	int dcfclk_khz;
	int socclk_khz;
	int dcfclk_deep_sleep_khz;
	int fclk_khz;
396
	int phyclk_khz;
397
	int dramclk_khz;
398
	bool p_state_change_support;
399
#if defined(CONFIG_DRM_AMD_DC_DCN)
400
	enum dcn_zstate_support_state zstate_support;
401 402
	bool dtbclk_en;
#endif
403
	enum dcn_pwr_state pwr_state;
404 405 406 407 408
	/*
	 * Elements below are not compared for the purposes of
	 * optimization required
	 */
	bool prev_p_state_change_support;
409
	enum dtm_pstate dtm_level;
410 411 412 413
	int max_supported_dppclk_khz;
	int max_supported_dispclk_khz;
	int bw_dppclk_khz; /*a copy of dppclk_khz*/
	int bw_dispclk_khz;
414 415
};

416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
struct dc_bw_validation_profile {
	bool enable;

	unsigned long long total_ticks;
	unsigned long long voltage_level_ticks;
	unsigned long long watermark_ticks;
	unsigned long long rq_dlg_ticks;

	unsigned long long total_count;
	unsigned long long skip_fast_count;
	unsigned long long skip_pass_count;
	unsigned long long skip_fail_count;
};

#define BW_VAL_TRACE_SETUP() \
		unsigned long long end_tick = 0; \
		unsigned long long voltage_level_tick = 0; \
		unsigned long long watermark_tick = 0; \
		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
				dm_get_timestamp(dc->ctx) : 0

#define BW_VAL_TRACE_COUNT() \
		if (dc->debug.bw_val_profile.enable) \
			dc->debug.bw_val_profile.total_count++

#define BW_VAL_TRACE_SKIP(status) \
		if (dc->debug.bw_val_profile.enable) { \
			if (!voltage_level_tick) \
				voltage_level_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
		}

#define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
		if (dc->debug.bw_val_profile.enable) \
			voltage_level_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_END_WATERMARKS() \
		if (dc->debug.bw_val_profile.enable) \
			watermark_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_FINISH() \
		if (dc->debug.bw_val_profile.enable) { \
			end_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
			if (watermark_tick) { \
				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
			} \
		}
466

467 468
union mem_low_power_enable_options {
	struct {
469
		bool vga: 1;
470
		bool i2c: 1;
471
		bool dmcu: 1;
472
		bool dscl: 1;
473
		bool cm: 1;
474 475
		bool mpc: 1;
		bool optc: 1;
476 477
		bool vpg: 1;
		bool afmt: 1;
478 479 480 481
	} bits;
	uint32_t u32All;
};

482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
union root_clock_optimization_options {
	struct {
		bool dpp: 1;
		bool dsc: 1;
		bool hdmistream: 1;
		bool hdmichar: 1;
		bool dpstream: 1;
		bool symclk32_se: 1;
		bool symclk32_le: 1;
		bool symclk_fe: 1;
		bool physymclk: 1;
		bool dpiasymclk: 1;
		uint32_t reserved: 22;
	} bits;
	uint32_t u32All;
};

499 500 501
union dpia_debug_options {
	struct {
		uint32_t disable_dpia:1;
502 503 504
		uint32_t force_non_lttpr:1;
		uint32_t extend_aux_rd_interval:1;
		uint32_t reserved:29;
505 506 507 508
	} bits;
	uint32_t raw;
};

509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564
struct dc_debug_data {
	uint32_t ltFailCount;
	uint32_t i2cErrorCount;
	uint32_t auxErrorCount;
};

struct dc_phy_addr_space_config {
	struct {
		uint64_t start_addr;
		uint64_t end_addr;
		uint64_t fb_top;
		uint64_t fb_offset;
		uint64_t fb_base;
		uint64_t agp_top;
		uint64_t agp_bot;
		uint64_t agp_base;
	} system_aperture;

	struct {
		uint64_t page_table_start_addr;
		uint64_t page_table_end_addr;
		uint64_t page_table_base_addr;
		bool base_addr_is_mc_addr;
	} gart_config;

	bool valid;
	bool is_hvm_enabled;
	uint64_t page_table_default_page_addr;
};

struct dc_virtual_addr_space_config {
	uint64_t	page_table_base_addr;
	uint64_t	page_table_start_addr;
	uint64_t	page_table_end_addr;
	uint32_t	page_table_block_size_in_bytes;
	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
};

struct dc_bounding_box_overrides {
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
	int dummy_clock_change_latency_ns;
	/* This forces a hard min on the DCFCLK we use
	 * for DML.  Unlike the debug option for forcing
	 * DCFCLK, this override affects watermark calculations
	 */
	int min_dcfclk_mhz;
};

struct dc_state;
struct resource_pool;
struct dce_hwseq;

565
struct dc_debug_options {
566 567
	bool native422_support;
	bool disable_dsc;
568
	enum visual_confirm visual_confirm;
569
	bool sanity_checks;
570 571
	bool max_disp_clk;
	bool surface_trace;
572
	bool timing_trace;
573
	bool clock_trace;
574
	bool validation_trace;
575
	bool bandwidth_calcs_trace;
576
	int max_downscale_src_width;
577 578

	/* stutter efficiency related */
579
	bool disable_stutter;
580
	bool use_max_lb;
581
	enum dcc_option disable_dcc;
582 583
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
584
	bool voltage_align_fclk;
585
	bool disable_min_fclk;
586

587
	bool disable_dfs_bypass;
588 589
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
590
	bool disable_dsc_power_gate;
591
	int dsc_min_slice_height_override;
592
	int dsc_bpp_increment_div;
593
	bool disable_pplib_wm_range;
594
	enum wm_report_mode pplib_wm_report_mode;
595
	unsigned int min_disp_clk_khz;
596
	unsigned int min_dpp_clk_khz;
597
	unsigned int min_dram_clk_khz;
598 599
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
600 601 602
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
603
	uint32_t underflow_assert_delay_us;
604 605
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
606
	bool optimized_watermark;
607
	int always_scale;
608
	bool disable_pplib_clock_request;
609
	bool disable_clock_gate;
610
	bool disable_mem_low_power;
611
#if defined(CONFIG_DRM_AMD_DC_DCN)
612 613
	bool pstate_enabled;
#endif
614
	bool disable_dmcu;
615
	bool disable_psr;
616
	bool force_abm_enable;
617
	bool disable_stereo_support;
618
	bool vsr_support;
619
	bool performance_trace;
620
	bool az_endpoint_mute_only;
621
	bool always_use_regamma;
622
	bool recovery_enabled;
623
	bool avoid_vbios_exec_table;
624
	bool scl_reset_length10;
625
	bool hdmi20_disable;
626
	bool skip_detection_link_training;
R
Raymond Yang 已提交
627
	uint32_t edid_read_retry_times;
628
	bool remove_disconnect_edp;
629
	unsigned int force_odm_combine; //bit vector based on otg inst
630
#if defined(CONFIG_DRM_AMD_DC_DCN)
631
	unsigned int force_odm_combine_4to1; //bit vector based on otg inst
632
	bool disable_z9_mpc;
633
#endif
634
	unsigned int force_fclk_khz;
635
	bool enable_tri_buf;
636 637
	bool dmub_offload_enabled;
	bool dmcub_emulation;
638
#if defined(CONFIG_DRM_AMD_DC_DCN)
639
	bool disable_idle_power_optimizations;
640
	unsigned int mall_size_override;
641 642
	unsigned int mall_additional_timer_percent;
	bool mall_error_as_fatal;
643
#endif
644
	bool dmub_command_table; /* for testing only */
645
	struct dc_bw_validation_profile bw_val_profile;
646
	bool disable_fec;
647
	bool disable_48mhz_pwrdwn;
648 649 650 651
	/* This forces a hard min on the DCFCLK requested to SMU/PP
	 * watermarks are not affected.
	 */
	unsigned int force_min_dcfclk_mhz;
652
#if defined(CONFIG_DRM_AMD_DC_DCN)
653 654
	int dwb_fi_phase;
#endif
655
	bool disable_timing_sync;
656
	bool cm_in_bypass;
657
	int force_clock_mode;/*every mode change.*/
658

659
	bool disable_dram_clock_change_vactive_support;
660
	bool validate_dml_output;
661
	bool enable_dmcub_surface_flip;
662
	bool usbc_combo_phy_reset_wa;
663
	bool enable_dram_clock_change_one_display_vactive;
664 665 666 667
#if defined(CONFIG_DRM_AMD_DC_DCN)
	/* TODO - remove once tested */
	bool legacy_dp2_lt;
#endif
668
	union mem_low_power_enable_options enable_mem_low_power;
669
	union root_clock_optimization_options root_clock_optimization;
670
	bool force_vblank_alignment;
671 672 673

	/* Enable dmub aux for legacy ddc */
	bool enable_dmub_aux_for_legacy_ddc;
674
	bool optimize_edp_link_rate; /* eDP ILR */
675 676
	/* FEC/PSR1 sequence enable delay in 100us */
	uint8_t fec_enable_delay_in100us;
677
	bool enable_driver_sequence_debug;
678
#if defined(CONFIG_DRM_AMD_DC_DCN)
679 680
	bool disable_z10;
	bool enable_sw_cntl_psr;
681
	union dpia_debug_options dpia_debug;
682
#endif
683
};
684

685
struct gpu_info_soc_bounding_box_v1_0;
686
struct dc {
687
	struct dc_debug_options debug;
688
	struct dc_versions versions;
689 690 691
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
	struct dc_config config;
692
	struct dc_bounding_box_overrides bb_overrides;
693
	struct dc_bug_wa work_arounds;
694
	struct dc_context *ctx;
695
	struct dc_phy_addr_space_config vm_pa_config;
696 697 698 699

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

700
	struct dc_state *current_state;
701 702
	struct resource_pool *res_pool;

703 704
	struct clk_mgr *clk_mgr;

705 706 707 708 709 710
	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
711
#ifdef CONFIG_DRM_AMD_DC_DCN
712 713 714 715 716 717 718 719 720
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;
#endif

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

721
	/* Require to optimize clocks and bandwidth for added/removed planes */
722
	bool optimized_required;
723
	bool wm_optimized_required;
724
#if defined(CONFIG_DRM_AMD_DC_DCN)
725 726
	bool idle_optimizations_allowed;
#endif
727

728 729
	/* Require to maintain clocks and bandwidth for UEFI enabled HW */

730 731
	/* FBC compressor */
	struct compressor *fbc_compressor;
732 733

	struct dc_debug_data debug_data;
734
	struct dpcd_vendor_signature vendor_signature;
735 736

	const char *build_id;
737
	struct vm_helper *vm_helper;
738 739
};

740 741 742 743 744 745 746 747 748 749 750
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
751 752
	bool dchub_initialzied;
	bool dchub_info_valid;
753 754
};

755 756 757 758
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;
759
	struct dc_bounding_box_overrides bb_overrides;
760 761 762 763 764 765 766 767 768

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

769 770
	struct dmub_offload_funcs *dmub_if;
	struct dc_reg_helper_state *dmub_offload;
771

772
	struct dc_config flags;
773 774
	uint64_t log_mask;

775
	struct dpcd_vendor_signature vendor_signature;
776
#if defined(CONFIG_DRM_AMD_DC_DCN)
777 778
	bool force_smu_not_present;
#endif
779 780
};

781
struct dc_callback_init {
782 783 784
#ifdef CONFIG_DRM_AMD_DC_HDCP
	struct cp_psp cp_psp;
#else
785
	uint8_t reserved;
786
#endif
787
};
788

789
struct dc *dc_create(const struct dc_init_data *init_params);
790 791
void dc_hardware_init(struct dc *dc);

792 793 794 795
int dc_get_vmid_use_vector(struct dc *dc);
void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
/* Returns the number of vmids supported */
int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
796 797
void dc_init_callbacks(struct dc *dc,
		const struct dc_callback_init *init_params);
798
void dc_deinit_callbacks(struct dc *dc);
799 800 801 802 803 804 805
void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
806
	TRANSFER_FUNC_POINTS = 1025
807 808
};

809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
};

826 827 828
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
829
	TF_TYPE_BYPASS,
830
	TF_TYPE_HWPWL
831 832 833
};

struct dc_transfer_func_distributed_points {
834 835 836 837
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

838
	uint16_t end_exponent;
839 840 841
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
842 843 844 845 846
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
847
	TRANSFER_FUNCTION_PQ,
848
	TRANSFER_FUNCTION_LINEAR,
849
	TRANSFER_FUNCTION_UNITY,
V
Vitaly Prosyak 已提交
850
	TRANSFER_FUNCTION_HLG,
851
	TRANSFER_FUNCTION_HLG12,
852 853 854
	TRANSFER_FUNCTION_GAMMA22,
	TRANSFER_FUNCTION_GAMMA24,
	TRANSFER_FUNCTION_GAMMA26
855 856
};

857

858
struct dc_transfer_func {
859
	struct kref refcount;
860 861
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
862 863
	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
	uint32_t sdr_ref_white_level;
864 865 866 867
	union {
		struct pwl_params pwl;
		struct dc_transfer_func_distributed_points tf_pts;
	};
868 869
};

870

871 872 873 874 875 876 877 878 879 880 881 882 883
union dc_3dlut_state {
	struct {
		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
		uint32_t rmu_mux_num:3;		/*index of mux to use*/
		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
		uint32_t mpc_rmu1_mux:4;
		uint32_t mpc_rmu2_mux:4;
		uint32_t reserved:15;
	} bits;
	uint32_t raw;
};

884 885 886 887

struct dc_3dlut {
	struct kref refcount;
	struct tetrahedral_params lut_3d;
888
	struct fixed31_32 hdr_multiplier;
889
	union dc_3dlut_state state;
890
};
891 892 893 894 895
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
896
struct dc_plane_status {
897 898 899 900 901 902
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

903 904 905
union surface_update_flags {

	struct {
906
		uint32_t addr_update:1;
907
		/* Medium updates */
908
		uint32_t dcc_change:1;
909 910 911
		uint32_t color_space_change:1;
		uint32_t horizontal_mirror_change:1;
		uint32_t per_pixel_alpha_change:1;
912
		uint32_t global_alpha_change:1;
913
		uint32_t hdr_mult:1;
914 915 916 917
		uint32_t rotation_change:1;
		uint32_t swizzle_change:1;
		uint32_t scaling_change:1;
		uint32_t position_change:1;
918
		uint32_t in_transfer_func_change:1;
919
		uint32_t input_csc_change:1;
920
		uint32_t coeff_reduction_change:1;
921
		uint32_t output_tf_change:1;
922
		uint32_t pixel_format_change:1;
923
		uint32_t plane_size_change:1;
924
		uint32_t gamut_remap_change:1;
925 926 927 928

		/* Full updates */
		uint32_t new_plane:1;
		uint32_t bpp_change:1;
929
		uint32_t gamma_change:1;
930 931 932
		uint32_t bandwidth_change:1;
		uint32_t clock_change:1;
		uint32_t stereo_format_change:1;
933
		uint32_t full_update:1;
934 935 936 937 938
	} bits;

	uint32_t raw;
};

939
struct dc_plane_state {
940
	struct dc_plane_address address;
941
	struct dc_plane_flip_time time;
942
	bool triplebuffer_flips;
943 944 945 946 947
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

948
	struct plane_size plane_size;
949
	union dc_tiling_info tiling_info;
950

951
	struct dc_plane_dcc_param dcc;
952

953
	struct dc_gamma *gamma_correction;
954
	struct dc_transfer_func *in_transfer_func;
955
	struct dc_bias_and_scale *bias_and_scale;
956
	struct dc_csc_transform input_csc_color_matrix;
957
	struct fixed31_32 coeff_reduction_factor;
958
	struct fixed31_32 hdr_mult;
959
	struct colorspace_transform gamut_remap_matrix;
960

961 962
	// TODO: No longer used, remove
	struct dc_hdr_static_metadata hdr_static_ctx;
963

964
	enum dc_color_space color_space;
965

966 967 968 969
	struct dc_3dlut *lut3d_func;
	struct dc_transfer_func *in_shaper_func;
	struct dc_transfer_func *blend_tf;

970
#if defined(CONFIG_DRM_AMD_DC_DCN)
971 972
	struct dc_transfer_func *gamcor_tf;
#endif
973 974 975 976
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

977
	bool is_tiling_rotated;
978
	bool per_pixel_alpha;
979 980
	bool global_alpha;
	int  global_alpha_value;
981 982 983
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
984
	int layer_index;
985

986
	union surface_update_flags update_flags;
987
	bool flip_int_enabled;
988 989
	bool skip_manual_trigger;

990
	/* private to DC core */
991
	struct dc_plane_status status;
992 993
	struct dc_context *ctx;

994 995 996
	/* HACK: Workaround for forcing full reprogramming under some conditions */
	bool force_full_update;

997 998
	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
999
	struct kref refcount;
1000 1001 1002
};

struct dc_plane_info {
1003
	struct plane_size plane_size;
1004
	union dc_tiling_info tiling_info;
1005
	struct dc_plane_dcc_param dcc;
1006 1007 1008
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
1009
	enum dc_color_space color_space;
1010
	bool horizontal_mirror;
1011
	bool visible;
1012
	bool per_pixel_alpha;
1013 1014
	bool global_alpha;
	int  global_alpha_value;
1015
	bool input_csc_enabled;
1016
	int layer_index;
1017 1018 1019
};

struct dc_scaling_info {
1020 1021 1022 1023
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
1024 1025 1026
};

struct dc_surface_update {
1027
	struct dc_plane_state *surface;
1028 1029

	/* isr safe update parameters.  null means no updates */
1030 1031 1032
	const struct dc_flip_addrs *flip_addr;
	const struct dc_plane_info *plane_info;
	const struct dc_scaling_info *scaling_info;
1033
	struct fixed31_32 hdr_mult;
1034 1035 1036
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
1037 1038
	const struct dc_gamma *gamma;
	const struct dc_transfer_func *in_transfer_func;
1039

1040 1041
	const struct dc_csc_transform *input_csc_color_matrix;
	const struct fixed31_32 *coeff_reduction_factor;
1042 1043
	const struct dc_transfer_func *func_shaper;
	const struct dc_3dlut *lut3d_func;
1044
	const struct dc_transfer_func *blend_tf;
1045
	const struct colorspace_transform *gamut_remap_matrix;
1046 1047 1048 1049 1050
};

/*
 * Create a new surface with default parameters;
 */
1051
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
1052 1053
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
1054

1055 1056
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
1057

1058 1059
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
1060 1061
struct dc_gamma *dc_create_gamma(void);

1062 1063
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
1064
struct dc_transfer_func *dc_create_transfer_func(void);
1065

1066 1067 1068
struct dc_3dlut *dc_create_3dlut_func(void);
void dc_3dlut_func_release(struct dc_3dlut *lut);
void dc_3dlut_func_retain(struct dc_3dlut *lut);
1069 1070 1071 1072 1073 1074 1075
/*
 * This structure holds a surface address.  There could be multiple addresses
 * in cases such as Stereo 3D, Planar YUV, etc.  Other per-flip attributes such
 * as frame durations and DCC format can also be set.
 */
struct dc_flip_addrs {
	struct dc_plane_address address;
1076
	unsigned int flip_timestamp_in_us;
1077 1078
	bool flip_immediate;
	/* TODO: add flip duration for FreeSync */
1079
	bool triplebuffer_flips;
1080 1081
};

1082
void dc_post_update_surfaces_to_stream(
1083 1084
		struct dc *dc);

1085
#include "dc_stream.h"
1086

1087
/*
1088
 * Structure to store surface/stream associations for validation
1089 1090
 */
struct dc_validation_set {
1091
	struct dc_stream_state *stream;
1092 1093
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
1094 1095
};

1096
bool dc_validate_seamless_boot_timing(const struct dc *dc,
1097 1098 1099
				const struct dc_sink *sink,
				struct dc_crtc_timing *crtc_timing);

1100
enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
1101

1102 1103
void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);

1104 1105 1106
bool dc_set_generic_gpio_for_stereo(bool enable,
		struct gpio_service *gpio_service);

1107 1108 1109 1110
/*
 * fast_validate: we return after determining if we can support the new state,
 * but before we populate the programming info
 */
1111
enum dc_status dc_validate_global_state(
1112
		struct dc *dc,
1113 1114
		struct dc_state *new_ctx,
		bool fast_validate);
1115

1116 1117 1118 1119 1120

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

1121
#if defined(CONFIG_DRM_AMD_DC_DCN)
1122 1123 1124 1125 1126 1127 1128
bool dc_acquire_release_mpc_3dlut(
		struct dc *dc, bool acquire,
		struct dc_stream_state *stream,
		struct dc_3dlut **lut,
		struct dc_transfer_func **shaper);
#endif

1129
void dc_resource_state_copy_construct(
1130 1131
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
1132

1133
void dc_resource_state_copy_construct_current(
1134
		const struct dc *dc,
1135
		struct dc_state *dst_ctx);
1136

1137
void dc_resource_state_destruct(struct dc_state *context);
1138

1139 1140
bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);

1141 1142 1143 1144 1145 1146 1147 1148 1149
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
1150
bool dc_commit_state(struct dc *dc, struct dc_state *context);
1151

1152 1153
struct dc_state *dc_create_state(struct dc *dc);
struct dc_state *dc_copy_state(struct dc_state *src_ctx);
1154 1155
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
1156

1157 1158 1159 1160
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

1161 1162 1163 1164
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;
1165
	union dprx_feature dprx_feature;
1166

1167 1168 1169
	/* valid only for eDP v1.4 or higher*/
	uint8_t edp_supported_link_rates_count;
	enum dc_link_rate edp_supported_link_rates[8];
1170 1171 1172

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
1173 1174
	/* branch device or sink device */
	bool is_branch_dev;
1175 1176 1177 1178 1179 1180 1181
	/* Dongle's downstream count. */
	union sink_count sink_count;
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
1182 1183 1184 1185
	int8_t sink_dev_id_str[6];
	int8_t sink_hw_revision;
	int8_t sink_fw_revision[2];

1186 1187 1188
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;
1189
	int8_t branch_fw_revision[2];
1190 1191 1192

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
1193
	bool dpcd_display_control_capable;
1194
	bool ext_receiver_cap_field_present;
1195
	bool dynamic_backlight_capable_edp;
1196 1197
	union dpcd_fec_capability fec_cap;
	struct dpcd_dsc_capabilities dsc_caps;
1198
	struct dc_lttpr_caps lttpr_caps;
1199
	struct psr_caps psr_caps;
1200
	struct dpcd_usb4_dp_tunneling_info usb4_dp_tun_info;
1201

1202 1203 1204 1205 1206 1207
#if defined(CONFIG_DRM_AMD_DC_DCN)
	union dp_128b_132b_supported_link_rates dp_128b_132b_supported_link_rates;
	union dp_main_line_channel_coding_cap channel_coding_cap;
	union dp_sink_video_fallback_formats fallback_formats;
	union dp_fec_capability1 fec_cap1;
#endif
1208 1209
};

1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
union dpcd_sink_ext_caps {
	struct {
		/* 0 - Sink supports backlight adjust via PWM during SDR/HDR mode
		 * 1 - Sink supports backlight adjust via AUX during SDR/HDR mode.
		 */
		uint8_t sdr_aux_backlight_control : 1;
		uint8_t hdr_aux_backlight_control : 1;
		uint8_t reserved_1 : 2;
		uint8_t oled : 1;
		uint8_t reserved : 3;
	} bits;
	uint8_t raw;
};

1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
#if defined(CONFIG_DRM_AMD_DC_HDCP)
union hdcp_rx_caps {
	struct {
		uint8_t version;
		uint8_t reserved;
		struct {
			uint8_t repeater	: 1;
			uint8_t hdcp_capable	: 1;
			uint8_t reserved	: 6;
		} byte0;
	} fields;
	uint8_t raw[3];
};

union hdcp_bcaps {
	struct {
		uint8_t HDCP_CAPABLE:1;
		uint8_t REPEATER:1;
		uint8_t RESERVED:6;
	} bits;
	uint8_t raw;
};

struct hdcp_caps {
	union hdcp_rx_caps rx_caps;
	union hdcp_bcaps bcaps;
};
#endif

1253
#include "dc_link.h"
1254

1255
#if defined(CONFIG_DRM_AMD_DC_DCN)
1256 1257 1258
uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane);

#endif
1259 1260 1261 1262
/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

1274

1275 1276 1277 1278 1279 1280
struct dc_sink_dsc_caps {
	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
	// 'false' if they are sink's DSC caps
	bool is_virtual_dpcd_dsc;
	struct dsc_dec_dpcd_caps dsc_dec_caps;
};
1281

1282 1283 1284 1285 1286
struct dc_sink_fec_caps {
	bool is_rx_fec_supported;
	bool is_topology_fec_supported;
};

1287 1288 1289 1290 1291 1292 1293
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
1294
	struct dc_container_id *dc_container_id;
1295
	uint32_t dongle_max_pix_clk;
1296
	void *priv;
1297
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
1298
	bool converter_disable_audio;
1299

1300 1301
	struct dc_sink_dsc_caps dsc_caps;
	struct dc_sink_fec_caps fec_caps;
1302

1303 1304
	bool is_vsc_sdp_colorimetry_supported;

1305 1306 1307 1308
	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

1309 1310
	uint32_t sink_id;

1311
	/* private to dc_sink.c */
1312 1313 1314
	// refcount must be the last member in dc_sink, since we want the
	// sink structure to be logically cloneable up to (but not including)
	// refcount
D
Dave Airlie 已提交
1315
	struct kref refcount;
1316 1317
};

1318 1319
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
1320 1321 1322

struct dc_sink_init_data {
	enum signal_type sink_signal;
1323
	struct dc_link *link;
1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

1336

1337 1338 1339 1340 1341 1342 1343
/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
1344
bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
1345 1346 1347 1348
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

1349 1350
void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable);

1351 1352 1353 1354 1355 1356
/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
1357
		enum dc_acpi_cm_power_state power_state);
1358
void dc_resume(struct dc *dc);
1359

1360 1361
void dc_power_down_on_boot(struct dc *dc);

1362 1363 1364 1365 1366 1367 1368 1369 1370
#if defined(CONFIG_DRM_AMD_DC_HDCP)
/*
 * HDCP Interfaces
 */
enum hdcp_message_status dc_process_hdcp_msg(
		enum signal_type signal,
		struct dc_link *link,
		struct hdcp_protection_message *message_info);
#endif
1371
bool dc_is_dmcu_initialized(struct dc *dc);
1372

1373 1374
enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
1375
#if defined(CONFIG_DRM_AMD_DC_DCN)
1376

1377 1378
bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, struct dc_plane_state *plane,
				struct dc_cursor_attributes *cursor_attr);
1379

1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
void dc_allow_idle_optimizations(struct dc *dc, bool allow);

/*
 * blank all streams, and set min and max memory clock to
 * lowest and highest DPM level, respectively
 */
void dc_unlock_memory_clock_frequency(struct dc *dc);

/*
 * set min memory clock to the min required for current mode,
 * max to maxDPM, and unblank streams
 */
void dc_lock_memory_clock_frequency(struct dc *dc);

1394 1395 1396
/* cleanup on driver unload */
void dc_hardware_release(struct dc *dc);

1397
#endif
1398 1399

bool dc_set_psr_allow_active(struct dc *dc, bool enable);
1400
#if defined(CONFIG_DRM_AMD_DC_DCN)
1401
void dc_z10_restore(const struct dc *dc);
1402
void dc_z10_save_init(struct dc *dc);
1403
#endif
1404

1405 1406 1407 1408 1409 1410
bool dc_enable_dmub_notifications(struct dc *dc);

bool dc_process_dmub_aux_transfer_async(struct dc *dc,
				uint32_t link_index,
				struct aux_payload *payload);

1411 1412 1413
/* Get dc link index from dpia port index */
uint8_t get_link_index_from_dpia_port_index(const struct dc *dc,
				uint8_t dpia_port_index);
1414 1415 1416 1417 1418

bool dc_process_dmub_set_config_async(struct dc *dc,
				uint32_t link_index,
				struct set_config_cmd_payload *payload,
				struct dmub_notification *notify);
1419 1420 1421 1422
/*******************************************************************************
 * DSC Interfaces
 ******************************************************************************/
#include "dc_dsc.h"
1423 1424 1425 1426 1427 1428

/*******************************************************************************
 * Disable acc mode Interfaces
 ******************************************************************************/
void dc_disable_accelerated_mode(struct dc *dc);

1429
#endif /* DC_INTERFACE_H_ */