dc.h 37.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
32 33 34
#if defined(CONFIG_DRM_AMD_DC_HDCP)
#include "hdcp_types.h"
#endif
35 36
#include "gpio_types.h"
#include "link_service_types.h"
37
#include "grph_object_ctrl_defs.h"
38
#include <inc/hw/opp.h>
39

40
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
41
#include "inc/compressor.h"
D
David Francis 已提交
42
#include "inc/hw/dmcu.h"
43 44
#include "dml/display_mode_lib.h"

45 46 47
/* forward declaration */
struct aux_payload;

A
Aric Cyr 已提交
48
#define DC_VER "3.2.155"
49

50
#define MAX_SURFACES 3
51
#define MAX_PLANES 6
52
#define MAX_STREAMS 6
53
#define MAX_SINKS_PER_LINK 4
54
#define MIN_VIEWPORT_SIZE 12
55
#define MAX_NUM_EDP 2
56 57 58 59

/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
60 61 62 63 64
struct dc_versions {
	const char *dc_ver;
	struct dmcu_version dmcu_version;
};

65 66 67 68
enum dp_protocol_version {
	DP_VERSION_1_4,
};

69 70 71 72 73 74 75 76 77 78 79 80
enum dc_plane_type {
	DC_PLANE_TYPE_INVALID,
	DC_PLANE_TYPE_DCE_RGB,
	DC_PLANE_TYPE_DCE_UNDERLAY,
	DC_PLANE_TYPE_DCN_UNIVERSAL,
};

struct dc_plane_cap {
	enum dc_plane_type type;
	uint32_t blends_with_above : 1;
	uint32_t blends_with_below : 1;
	uint32_t per_pixel_alpha : 1;
81 82 83 84
	struct {
		uint32_t argb8888 : 1;
		uint32_t nv12 : 1;
		uint32_t fp16 : 1;
85 86
		uint32_t p010 : 1;
		uint32_t ayuv : 1;
87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
	} pixel_format_support;
	// max upscaling factor x1000
	// upscaling factors are always >= 1
	// for example, 1080p -> 8K is 4.0, or 4000 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_upscale_factor;
	// max downscale factor x1000
	// downscale factors are always <= 1
	// for example, 8K -> 1080p is 0.25, or 250 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_downscale_factor;
104 105 106
	// minimal width/height
	uint32_t min_width;
	uint32_t min_height;
107 108
};

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
// Color management caps (DPP and MPC)
struct rom_curve_caps {
	uint16_t srgb : 1;
	uint16_t bt2020 : 1;
	uint16_t gamma2_2 : 1;
	uint16_t pq : 1;
	uint16_t hlg : 1;
};

struct dpp_color_caps {
	uint16_t dcn_arch : 1; // all DCE generations treated the same
	// input lut is different than most LUTs, just plain 256-entry lookup
	uint16_t input_lut_shared : 1; // shared with DGAM
	uint16_t icsc : 1;
	uint16_t dgam_ram : 1;
	uint16_t post_csc : 1; // before gamut remap
	uint16_t gamma_corr : 1;

	// hdr_mult and gamut remap always available in DPP (in that order)
	// 3d lut implies shaper LUT,
	// it may be shared with MPC - check MPC:shared_3d_lut flag
	uint16_t hw_3d_lut : 1;
	uint16_t ogam_ram : 1; // blnd gam
	uint16_t ocsc : 1;
133
	uint16_t dgam_rom_for_yuv : 1;
134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152
	struct rom_curve_caps dgam_rom_caps;
	struct rom_curve_caps ogam_rom_caps;
};

struct mpc_color_caps {
	uint16_t gamut_remap : 1;
	uint16_t ogam_ram : 1;
	uint16_t ocsc : 1;
	uint16_t num_3dluts : 3; //3d lut always assumes a preceding shaper LUT
	uint16_t shared_3d_lut:1; //can be in either DPP or MPC, but single instance

	struct rom_curve_caps ogam_rom_caps;
};

struct dc_color_caps {
	struct dpp_color_caps dpp;
	struct mpc_color_caps mpc;
};

153
struct dc_caps {
154
	uint32_t max_streams;
155 156 157
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
158 159
	uint32_t max_slave_yuv_planes;
	uint32_t max_slave_rgb_planes;
160
	uint32_t max_planes;
161 162
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
163
	uint32_t i2c_speed_in_khz_hdcp;
164
	uint32_t dmdata_alloc_size;
165
	unsigned int max_cursor_size;
166
	unsigned int max_video_width;
167
	unsigned int min_horizontal_blanking_period;
168
	int linear_pitch_alignment;
169
	bool dcc_const_color;
170
	bool dynamic_audio;
171
	bool is_apu;
172
	bool dual_link_dvi;
173
	bool post_blend_color_processing;
174
	bool force_dp_tps4_for_cp2520;
175
	bool disable_dp_clk_share;
176
	bool psp_setup_panel_mode;
177
	bool extended_aux_timeout_support;
178
	bool dmcub_support;
179
	uint32_t num_of_internal_disp;
180
	enum dp_protocol_version max_dp_protocol_version;
181 182 183
	unsigned int mall_size_per_mem_channel;
	unsigned int mall_size_total;
	unsigned int cursor_cache_size;
184
	struct dc_plane_cap planes[MAX_PLANES];
185
	struct dc_color_caps color;
186 187 188
#if defined(CONFIG_DRM_AMD_DC_DCN)
	bool dp_hpo;
#endif
189 190
	bool vbios_lttpr_aware;
	bool vbios_lttpr_enable;
191 192
};

193 194 195
struct dc_bug_wa {
	bool no_connect_phy_config;
	bool dedcn20_305_wa;
196
	bool skip_clock_update;
197
	bool lt_early_cr_pattern;
198 199
};

200 201
struct dc_dcc_surface_param {
	struct dc_size surface_size;
202
	enum surface_pixel_format format;
203
	enum swizzle_mode_values swizzle_mode;
204 205 206 207 208 209 210
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
211
#if defined(CONFIG_DRM_AMD_DC_DCN)
212 213 214 215 216 217 218 219
	//These bitfields to be used starting with DCN 3.0
	struct {
		uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case)
		uint32_t dcc_128_128_uncontrained : 1;  //available in ASICs before DCN 3.0
		uint32_t dcc_256_128_128 : 1;		//available starting with DCN 3.0
		uint32_t dcc_256_256_unconstrained : 1;  //available in ASICs before DCN 3.0 (the best compression case)
	} dcc_controls;
#endif
220 221 222 223 224 225 226 227 228 229 230 231 232
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
233 234 235

	bool capable;
	bool const_color_support;
236 237
};

238 239 240 241 242 243 244 245
struct dc_static_screen_params {
	struct {
		bool force_trigger;
		bool cursor_update;
		bool surface_update;
		bool overlay_update;
	} triggers;
	unsigned int num_frames;
S
Sylvia Tsai 已提交
246 247
};

248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280

/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

281 282
/* Forward declaration*/
struct dc;
283
struct dc_plane_state;
284
struct dc_state;
285

286

287
struct dc_cap_funcs {
288 289 290
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
291 292 293 294
};

struct link_training_settings;

295 296 297 298 299 300 301 302 303
#if defined(CONFIG_DRM_AMD_DC_DCN)
union allow_lttpr_non_transparent_mode {
	struct {
		bool DP1_4A : 1;
		bool DP2_0 : 1;
	} bits;
	unsigned char raw;
};
#endif
304 305 306 307
/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
308
	bool fbc_support;
309
	bool disable_fractional_pwm;
310
	bool allow_seamless_boot_optimization;
311
	bool power_down_display_on_boot;
312
	bool edp_not_connected;
313
	bool edp_no_power_sequencing;
314
	bool force_enum_edp;
315
	bool forced_clocks;
316 317 318
#if defined(CONFIG_DRM_AMD_DC_DCN)
	union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode;
#else
319
	bool allow_lttpr_non_transparent_mode;
320
#endif
321
	bool multi_mon_pp_mclk_switch;
322
	bool disable_dmcu;
323
	bool enable_4to1MPC;
324
	bool allow_edp_hotplug_detection;
325
#if defined(CONFIG_DRM_AMD_DC_DCN)
326 327
	bool clamp_min_dcfclk;
#endif
328 329
	uint64_t vblank_alignment_dto_params;
	uint8_t  vblank_alignment_max_frame_time_diff;
330 331
	bool is_asymmetric_memory;
	bool is_single_rank_dimm;
332 333
};

334 335 336 337
enum visual_confirm {
	VISUAL_CONFIRM_DISABLE = 0,
	VISUAL_CONFIRM_SURFACE = 1,
	VISUAL_CONFIRM_HDR = 2,
J
Jun Lei 已提交
338
	VISUAL_CONFIRM_MPCTREE = 4,
339
	VISUAL_CONFIRM_PSR = 5,
340
	VISUAL_CONFIRM_SWIZZLE = 9,
341 342
};

343 344 345 346 347 348
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

349 350 351 352 353 354
enum pipe_split_policy {
	MPC_SPLIT_DYNAMIC = 0,
	MPC_SPLIT_AVOID = 1,
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

355 356 357 358
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};
359 360 361 362 363 364 365
enum dtm_pstate{
	dtm_level_p0 = 0,/*highest voltage*/
	dtm_level_p1,
	dtm_level_p2,
	dtm_level_p3,
	dtm_level_p4,/*when active_display_count = 0*/
};
366

367
enum dcn_pwr_state {
368 369 370
	DCN_PWR_STATE_UNKNOWN = -1,
	DCN_PWR_STATE_MISSION_MODE = 0,
	DCN_PWR_STATE_LOW_POWER = 3,
371 372
};

373
#if defined(CONFIG_DRM_AMD_DC_DCN)
374 375 376 377
enum dcn_zstate_support_state {
	DCN_ZSTATE_SUPPORT_UNKNOWN,
	DCN_ZSTATE_SUPPORT_ALLOW,
	DCN_ZSTATE_SUPPORT_DISALLOW,
378 379
};
#endif
380 381 382 383
/*
 * For any clocks that may differ per pipe
 * only the max is stored in this structure
 */
384 385
struct dc_clocks {
	int dispclk_khz;
386
	int actual_dispclk_khz;
387
	int dppclk_khz;
388
	int actual_dppclk_khz;
389
	int disp_dpp_voltage_level_khz;
390 391 392 393
	int dcfclk_khz;
	int socclk_khz;
	int dcfclk_deep_sleep_khz;
	int fclk_khz;
394
	int phyclk_khz;
395
	int dramclk_khz;
396
	bool p_state_change_support;
397
#if defined(CONFIG_DRM_AMD_DC_DCN)
398
	enum dcn_zstate_support_state zstate_support;
399 400
	bool dtbclk_en;
#endif
401
	enum dcn_pwr_state pwr_state;
402 403 404 405 406
	/*
	 * Elements below are not compared for the purposes of
	 * optimization required
	 */
	bool prev_p_state_change_support;
407
	enum dtm_pstate dtm_level;
408 409 410 411
	int max_supported_dppclk_khz;
	int max_supported_dispclk_khz;
	int bw_dppclk_khz; /*a copy of dppclk_khz*/
	int bw_dispclk_khz;
412 413
};

414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463
struct dc_bw_validation_profile {
	bool enable;

	unsigned long long total_ticks;
	unsigned long long voltage_level_ticks;
	unsigned long long watermark_ticks;
	unsigned long long rq_dlg_ticks;

	unsigned long long total_count;
	unsigned long long skip_fast_count;
	unsigned long long skip_pass_count;
	unsigned long long skip_fail_count;
};

#define BW_VAL_TRACE_SETUP() \
		unsigned long long end_tick = 0; \
		unsigned long long voltage_level_tick = 0; \
		unsigned long long watermark_tick = 0; \
		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
				dm_get_timestamp(dc->ctx) : 0

#define BW_VAL_TRACE_COUNT() \
		if (dc->debug.bw_val_profile.enable) \
			dc->debug.bw_val_profile.total_count++

#define BW_VAL_TRACE_SKIP(status) \
		if (dc->debug.bw_val_profile.enable) { \
			if (!voltage_level_tick) \
				voltage_level_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
		}

#define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
		if (dc->debug.bw_val_profile.enable) \
			voltage_level_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_END_WATERMARKS() \
		if (dc->debug.bw_val_profile.enable) \
			watermark_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_FINISH() \
		if (dc->debug.bw_val_profile.enable) { \
			end_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
			if (watermark_tick) { \
				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
			} \
		}
464

465 466
union mem_low_power_enable_options {
	struct {
467
		bool vga: 1;
468
		bool i2c: 1;
469
		bool dmcu: 1;
470
		bool dscl: 1;
471
		bool cm: 1;
472 473
		bool mpc: 1;
		bool optc: 1;
474 475
		bool vpg: 1;
		bool afmt: 1;
476 477 478 479
	} bits;
	uint32_t u32All;
};

480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496
union root_clock_optimization_options {
	struct {
		bool dpp: 1;
		bool dsc: 1;
		bool hdmistream: 1;
		bool hdmichar: 1;
		bool dpstream: 1;
		bool symclk32_se: 1;
		bool symclk32_le: 1;
		bool symclk_fe: 1;
		bool physymclk: 1;
		bool dpiasymclk: 1;
		uint32_t reserved: 22;
	} bits;
	uint32_t u32All;
};

497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552
struct dc_debug_data {
	uint32_t ltFailCount;
	uint32_t i2cErrorCount;
	uint32_t auxErrorCount;
};

struct dc_phy_addr_space_config {
	struct {
		uint64_t start_addr;
		uint64_t end_addr;
		uint64_t fb_top;
		uint64_t fb_offset;
		uint64_t fb_base;
		uint64_t agp_top;
		uint64_t agp_bot;
		uint64_t agp_base;
	} system_aperture;

	struct {
		uint64_t page_table_start_addr;
		uint64_t page_table_end_addr;
		uint64_t page_table_base_addr;
		bool base_addr_is_mc_addr;
	} gart_config;

	bool valid;
	bool is_hvm_enabled;
	uint64_t page_table_default_page_addr;
};

struct dc_virtual_addr_space_config {
	uint64_t	page_table_base_addr;
	uint64_t	page_table_start_addr;
	uint64_t	page_table_end_addr;
	uint32_t	page_table_block_size_in_bytes;
	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
};

struct dc_bounding_box_overrides {
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
	int dummy_clock_change_latency_ns;
	/* This forces a hard min on the DCFCLK we use
	 * for DML.  Unlike the debug option for forcing
	 * DCFCLK, this override affects watermark calculations
	 */
	int min_dcfclk_mhz;
};

struct dc_state;
struct resource_pool;
struct dce_hwseq;

553
struct dc_debug_options {
554 555
	bool native422_support;
	bool disable_dsc;
556
	enum visual_confirm visual_confirm;
557
	bool sanity_checks;
558 559
	bool max_disp_clk;
	bool surface_trace;
560
	bool timing_trace;
561
	bool clock_trace;
562
	bool validation_trace;
563
	bool bandwidth_calcs_trace;
564
	int max_downscale_src_width;
565 566

	/* stutter efficiency related */
567
	bool disable_stutter;
568
	bool use_max_lb;
569
	enum dcc_option disable_dcc;
570 571
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
572
	bool voltage_align_fclk;
573
	bool disable_min_fclk;
574

575
	bool disable_dfs_bypass;
576 577
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
578
	bool disable_dsc_power_gate;
579
	int dsc_min_slice_height_override;
580
	int dsc_bpp_increment_div;
581
	bool disable_pplib_wm_range;
582
	enum wm_report_mode pplib_wm_report_mode;
583
	unsigned int min_disp_clk_khz;
584
	unsigned int min_dpp_clk_khz;
585
	unsigned int min_dram_clk_khz;
586 587
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
588 589 590
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
591
	uint32_t underflow_assert_delay_us;
592 593
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
594
	bool optimized_watermark;
595
	int always_scale;
596
	bool disable_pplib_clock_request;
597
	bool disable_clock_gate;
598
	bool disable_mem_low_power;
599
#if defined(CONFIG_DRM_AMD_DC_DCN)
600 601
	bool pstate_enabled;
#endif
602
	bool disable_dmcu;
603
	bool disable_psr;
604
	bool force_abm_enable;
605
	bool disable_stereo_support;
606
	bool vsr_support;
607
	bool performance_trace;
608
	bool az_endpoint_mute_only;
609
	bool always_use_regamma;
610
	bool recovery_enabled;
611
	bool avoid_vbios_exec_table;
612
	bool scl_reset_length10;
613
	bool hdmi20_disable;
614
	bool skip_detection_link_training;
R
Raymond Yang 已提交
615
	uint32_t edid_read_retry_times;
616
	bool remove_disconnect_edp;
617
	unsigned int force_odm_combine; //bit vector based on otg inst
618
#if defined(CONFIG_DRM_AMD_DC_DCN)
619
	unsigned int force_odm_combine_4to1; //bit vector based on otg inst
620
	bool disable_z9_mpc;
621
#endif
622
	unsigned int force_fclk_khz;
623
	bool enable_tri_buf;
624 625
	bool dmub_offload_enabled;
	bool dmcub_emulation;
626
#if defined(CONFIG_DRM_AMD_DC_DCN)
627
	bool disable_idle_power_optimizations;
628
	unsigned int mall_size_override;
629 630
	unsigned int mall_additional_timer_percent;
	bool mall_error_as_fatal;
631
#endif
632
	bool dmub_command_table; /* for testing only */
633
	struct dc_bw_validation_profile bw_val_profile;
634
	bool disable_fec;
635
	bool disable_48mhz_pwrdwn;
636 637 638 639
	/* This forces a hard min on the DCFCLK requested to SMU/PP
	 * watermarks are not affected.
	 */
	unsigned int force_min_dcfclk_mhz;
640
#if defined(CONFIG_DRM_AMD_DC_DCN)
641 642
	int dwb_fi_phase;
#endif
643
	bool disable_timing_sync;
644
	bool cm_in_bypass;
645
	int force_clock_mode;/*every mode change.*/
646

647
	bool disable_dram_clock_change_vactive_support;
648
	bool validate_dml_output;
649
	bool enable_dmcub_surface_flip;
650
	bool usbc_combo_phy_reset_wa;
651
	bool enable_dram_clock_change_one_display_vactive;
652 653 654 655
#if defined(CONFIG_DRM_AMD_DC_DCN)
	/* TODO - remove once tested */
	bool legacy_dp2_lt;
#endif
656
	union mem_low_power_enable_options enable_mem_low_power;
657
	union root_clock_optimization_options root_clock_optimization;
658
	bool force_vblank_alignment;
659 660 661

	/* Enable dmub aux for legacy ddc */
	bool enable_dmub_aux_for_legacy_ddc;
662
	bool optimize_edp_link_rate; /* eDP ILR */
663 664
	/* FEC/PSR1 sequence enable delay in 100us */
	uint8_t fec_enable_delay_in100us;
665
	bool enable_driver_sequence_debug;
666
#if defined(CONFIG_DRM_AMD_DC_DCN)
667 668 669
	bool disable_z10;
	bool enable_sw_cntl_psr;
#endif
670
};
671

672
struct gpu_info_soc_bounding_box_v1_0;
673
struct dc {
674
	struct dc_debug_options debug;
675
	struct dc_versions versions;
676 677 678
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
	struct dc_config config;
679
	struct dc_bounding_box_overrides bb_overrides;
680
	struct dc_bug_wa work_arounds;
681
	struct dc_context *ctx;
682
	struct dc_phy_addr_space_config vm_pa_config;
683 684 685 686

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

687
	struct dc_state *current_state;
688 689
	struct resource_pool *res_pool;

690 691
	struct clk_mgr *clk_mgr;

692 693 694 695 696 697
	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
698
#ifdef CONFIG_DRM_AMD_DC_DCN
699 700 701 702 703 704 705 706 707
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;
#endif

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

708
	/* Require to optimize clocks and bandwidth for added/removed planes */
709
	bool optimized_required;
710
	bool wm_optimized_required;
711
#if defined(CONFIG_DRM_AMD_DC_DCN)
712 713
	bool idle_optimizations_allowed;
#endif
714

715 716
	/* Require to maintain clocks and bandwidth for UEFI enabled HW */

717 718
	/* FBC compressor */
	struct compressor *fbc_compressor;
719 720

	struct dc_debug_data debug_data;
721
	struct dpcd_vendor_signature vendor_signature;
722 723

	const char *build_id;
724
	struct vm_helper *vm_helper;
725 726
};

727 728 729 730 731 732 733 734 735 736 737
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
738 739
	bool dchub_initialzied;
	bool dchub_info_valid;
740 741
};

742 743 744 745
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;
746
	struct dc_bounding_box_overrides bb_overrides;
747 748 749 750 751 752 753 754 755

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

756 757
	struct dmub_offload_funcs *dmub_if;
	struct dc_reg_helper_state *dmub_offload;
758

759
	struct dc_config flags;
760 761
	uint64_t log_mask;

762
	struct dpcd_vendor_signature vendor_signature;
763
#if defined(CONFIG_DRM_AMD_DC_DCN)
764 765
	bool force_smu_not_present;
#endif
766 767
};

768
struct dc_callback_init {
769 770 771
#ifdef CONFIG_DRM_AMD_DC_HDCP
	struct cp_psp cp_psp;
#else
772
	uint8_t reserved;
773
#endif
774
};
775

776
struct dc *dc_create(const struct dc_init_data *init_params);
777 778
void dc_hardware_init(struct dc *dc);

779 780 781 782
int dc_get_vmid_use_vector(struct dc *dc);
void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
/* Returns the number of vmids supported */
int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
783 784
void dc_init_callbacks(struct dc *dc,
		const struct dc_callback_init *init_params);
785
void dc_deinit_callbacks(struct dc *dc);
786 787 788 789 790 791 792
void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
793
	TRANSFER_FUNC_POINTS = 1025
794 795
};

796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
};

813 814 815
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
816
	TF_TYPE_BYPASS,
817
	TF_TYPE_HWPWL
818 819 820
};

struct dc_transfer_func_distributed_points {
821 822 823 824
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

825
	uint16_t end_exponent;
826 827 828
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
829 830 831 832 833
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
834
	TRANSFER_FUNCTION_PQ,
835
	TRANSFER_FUNCTION_LINEAR,
836
	TRANSFER_FUNCTION_UNITY,
V
Vitaly Prosyak 已提交
837
	TRANSFER_FUNCTION_HLG,
838
	TRANSFER_FUNCTION_HLG12,
839 840 841
	TRANSFER_FUNCTION_GAMMA22,
	TRANSFER_FUNCTION_GAMMA24,
	TRANSFER_FUNCTION_GAMMA26
842 843
};

844

845
struct dc_transfer_func {
846
	struct kref refcount;
847 848
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
849 850
	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
	uint32_t sdr_ref_white_level;
851 852 853 854
	union {
		struct pwl_params pwl;
		struct dc_transfer_func_distributed_points tf_pts;
	};
855 856
};

857

858 859 860 861 862 863 864 865 866 867 868 869 870
union dc_3dlut_state {
	struct {
		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
		uint32_t rmu_mux_num:3;		/*index of mux to use*/
		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
		uint32_t mpc_rmu1_mux:4;
		uint32_t mpc_rmu2_mux:4;
		uint32_t reserved:15;
	} bits;
	uint32_t raw;
};

871 872 873 874

struct dc_3dlut {
	struct kref refcount;
	struct tetrahedral_params lut_3d;
875
	struct fixed31_32 hdr_multiplier;
876
	union dc_3dlut_state state;
877
};
878 879 880 881 882
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
883
struct dc_plane_status {
884 885 886 887 888 889
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

890 891 892
union surface_update_flags {

	struct {
893
		uint32_t addr_update:1;
894
		/* Medium updates */
895
		uint32_t dcc_change:1;
896 897 898
		uint32_t color_space_change:1;
		uint32_t horizontal_mirror_change:1;
		uint32_t per_pixel_alpha_change:1;
899
		uint32_t global_alpha_change:1;
900
		uint32_t hdr_mult:1;
901 902 903 904
		uint32_t rotation_change:1;
		uint32_t swizzle_change:1;
		uint32_t scaling_change:1;
		uint32_t position_change:1;
905
		uint32_t in_transfer_func_change:1;
906
		uint32_t input_csc_change:1;
907
		uint32_t coeff_reduction_change:1;
908
		uint32_t output_tf_change:1;
909
		uint32_t pixel_format_change:1;
910
		uint32_t plane_size_change:1;
911
		uint32_t gamut_remap_change:1;
912 913 914 915

		/* Full updates */
		uint32_t new_plane:1;
		uint32_t bpp_change:1;
916
		uint32_t gamma_change:1;
917 918 919
		uint32_t bandwidth_change:1;
		uint32_t clock_change:1;
		uint32_t stereo_format_change:1;
920
		uint32_t full_update:1;
921 922 923 924 925
	} bits;

	uint32_t raw;
};

926
struct dc_plane_state {
927
	struct dc_plane_address address;
928
	struct dc_plane_flip_time time;
929
	bool triplebuffer_flips;
930 931 932 933 934
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

935
	struct plane_size plane_size;
936
	union dc_tiling_info tiling_info;
937

938
	struct dc_plane_dcc_param dcc;
939

940
	struct dc_gamma *gamma_correction;
941
	struct dc_transfer_func *in_transfer_func;
942
	struct dc_bias_and_scale *bias_and_scale;
943
	struct dc_csc_transform input_csc_color_matrix;
944
	struct fixed31_32 coeff_reduction_factor;
945
	struct fixed31_32 hdr_mult;
946
	struct colorspace_transform gamut_remap_matrix;
947

948 949
	// TODO: No longer used, remove
	struct dc_hdr_static_metadata hdr_static_ctx;
950

951
	enum dc_color_space color_space;
952

953 954 955 956
	struct dc_3dlut *lut3d_func;
	struct dc_transfer_func *in_shaper_func;
	struct dc_transfer_func *blend_tf;

957
#if defined(CONFIG_DRM_AMD_DC_DCN)
958 959
	struct dc_transfer_func *gamcor_tf;
#endif
960 961 962 963
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

964
	bool is_tiling_rotated;
965
	bool per_pixel_alpha;
966 967
	bool global_alpha;
	int  global_alpha_value;
968 969 970
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
971
	int layer_index;
972

973
	union surface_update_flags update_flags;
974
	bool flip_int_enabled;
975 976
	bool skip_manual_trigger;

977
	/* private to DC core */
978
	struct dc_plane_status status;
979 980
	struct dc_context *ctx;

981 982 983
	/* HACK: Workaround for forcing full reprogramming under some conditions */
	bool force_full_update;

984 985
	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
986
	struct kref refcount;
987 988 989
};

struct dc_plane_info {
990
	struct plane_size plane_size;
991
	union dc_tiling_info tiling_info;
992
	struct dc_plane_dcc_param dcc;
993 994 995
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
996
	enum dc_color_space color_space;
997
	bool horizontal_mirror;
998
	bool visible;
999
	bool per_pixel_alpha;
1000 1001
	bool global_alpha;
	int  global_alpha_value;
1002
	bool input_csc_enabled;
1003
	int layer_index;
1004 1005 1006
};

struct dc_scaling_info {
1007 1008 1009 1010
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
1011 1012 1013
};

struct dc_surface_update {
1014
	struct dc_plane_state *surface;
1015 1016

	/* isr safe update parameters.  null means no updates */
1017 1018 1019
	const struct dc_flip_addrs *flip_addr;
	const struct dc_plane_info *plane_info;
	const struct dc_scaling_info *scaling_info;
1020
	struct fixed31_32 hdr_mult;
1021 1022 1023
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
1024 1025
	const struct dc_gamma *gamma;
	const struct dc_transfer_func *in_transfer_func;
1026

1027 1028
	const struct dc_csc_transform *input_csc_color_matrix;
	const struct fixed31_32 *coeff_reduction_factor;
1029 1030
	const struct dc_transfer_func *func_shaper;
	const struct dc_3dlut *lut3d_func;
1031
	const struct dc_transfer_func *blend_tf;
1032
	const struct colorspace_transform *gamut_remap_matrix;
1033 1034 1035 1036 1037
};

/*
 * Create a new surface with default parameters;
 */
1038
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
1039 1040
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
1041

1042 1043
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
1044

1045 1046
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
1047 1048
struct dc_gamma *dc_create_gamma(void);

1049 1050
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
1051
struct dc_transfer_func *dc_create_transfer_func(void);
1052

1053 1054 1055
struct dc_3dlut *dc_create_3dlut_func(void);
void dc_3dlut_func_release(struct dc_3dlut *lut);
void dc_3dlut_func_retain(struct dc_3dlut *lut);
1056 1057 1058 1059 1060 1061 1062
/*
 * This structure holds a surface address.  There could be multiple addresses
 * in cases such as Stereo 3D, Planar YUV, etc.  Other per-flip attributes such
 * as frame durations and DCC format can also be set.
 */
struct dc_flip_addrs {
	struct dc_plane_address address;
1063
	unsigned int flip_timestamp_in_us;
1064 1065
	bool flip_immediate;
	/* TODO: add flip duration for FreeSync */
1066
	bool triplebuffer_flips;
1067 1068
};

1069
void dc_post_update_surfaces_to_stream(
1070 1071
		struct dc *dc);

1072
#include "dc_stream.h"
1073

1074
/*
1075
 * Structure to store surface/stream associations for validation
1076 1077
 */
struct dc_validation_set {
1078
	struct dc_stream_state *stream;
1079 1080
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
1081 1082
};

1083
bool dc_validate_seamless_boot_timing(const struct dc *dc,
1084 1085 1086
				const struct dc_sink *sink,
				struct dc_crtc_timing *crtc_timing);

1087
enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
1088

1089 1090
void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);

1091 1092 1093
bool dc_set_generic_gpio_for_stereo(bool enable,
		struct gpio_service *gpio_service);

1094 1095 1096 1097
/*
 * fast_validate: we return after determining if we can support the new state,
 * but before we populate the programming info
 */
1098
enum dc_status dc_validate_global_state(
1099
		struct dc *dc,
1100 1101
		struct dc_state *new_ctx,
		bool fast_validate);
1102

1103 1104 1105 1106 1107

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

1108
#if defined(CONFIG_DRM_AMD_DC_DCN)
1109 1110 1111 1112 1113 1114 1115
bool dc_acquire_release_mpc_3dlut(
		struct dc *dc, bool acquire,
		struct dc_stream_state *stream,
		struct dc_3dlut **lut,
		struct dc_transfer_func **shaper);
#endif

1116
void dc_resource_state_copy_construct(
1117 1118
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
1119

1120
void dc_resource_state_copy_construct_current(
1121
		const struct dc *dc,
1122
		struct dc_state *dst_ctx);
1123

1124
void dc_resource_state_destruct(struct dc_state *context);
1125

1126 1127
bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);

1128 1129 1130 1131 1132 1133 1134 1135 1136
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
1137
bool dc_commit_state(struct dc *dc, struct dc_state *context);
1138

1139 1140
struct dc_state *dc_create_state(struct dc *dc);
struct dc_state *dc_copy_state(struct dc_state *src_ctx);
1141 1142
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
1143

1144 1145 1146 1147
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

1148 1149 1150 1151
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;
1152
	union dprx_feature dprx_feature;
1153

1154 1155 1156
	/* valid only for eDP v1.4 or higher*/
	uint8_t edp_supported_link_rates_count;
	enum dc_link_rate edp_supported_link_rates[8];
1157 1158 1159

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
1160 1161
	/* branch device or sink device */
	bool is_branch_dev;
1162 1163 1164 1165 1166 1167 1168
	/* Dongle's downstream count. */
	union sink_count sink_count;
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
1169 1170 1171 1172
	int8_t sink_dev_id_str[6];
	int8_t sink_hw_revision;
	int8_t sink_fw_revision[2];

1173 1174 1175
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;
1176
	int8_t branch_fw_revision[2];
1177 1178 1179

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
1180
	bool dpcd_display_control_capable;
1181
	bool ext_receiver_cap_field_present;
1182
	bool dynamic_backlight_capable_edp;
1183 1184
	union dpcd_fec_capability fec_cap;
	struct dpcd_dsc_capabilities dsc_caps;
1185
	struct dc_lttpr_caps lttpr_caps;
1186
	struct psr_caps psr_caps;
1187

1188 1189 1190 1191 1192 1193
#if defined(CONFIG_DRM_AMD_DC_DCN)
	union dp_128b_132b_supported_link_rates dp_128b_132b_supported_link_rates;
	union dp_main_line_channel_coding_cap channel_coding_cap;
	union dp_sink_video_fallback_formats fallback_formats;
	union dp_fec_capability1 fec_cap1;
#endif
1194 1195
};

1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
union dpcd_sink_ext_caps {
	struct {
		/* 0 - Sink supports backlight adjust via PWM during SDR/HDR mode
		 * 1 - Sink supports backlight adjust via AUX during SDR/HDR mode.
		 */
		uint8_t sdr_aux_backlight_control : 1;
		uint8_t hdr_aux_backlight_control : 1;
		uint8_t reserved_1 : 2;
		uint8_t oled : 1;
		uint8_t reserved : 3;
	} bits;
	uint8_t raw;
};

1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
#if defined(CONFIG_DRM_AMD_DC_HDCP)
union hdcp_rx_caps {
	struct {
		uint8_t version;
		uint8_t reserved;
		struct {
			uint8_t repeater	: 1;
			uint8_t hdcp_capable	: 1;
			uint8_t reserved	: 6;
		} byte0;
	} fields;
	uint8_t raw[3];
};

union hdcp_bcaps {
	struct {
		uint8_t HDCP_CAPABLE:1;
		uint8_t REPEATER:1;
		uint8_t RESERVED:6;
	} bits;
	uint8_t raw;
};

struct hdcp_caps {
	union hdcp_rx_caps rx_caps;
	union hdcp_bcaps bcaps;
};
#endif

1239
#include "dc_link.h"
1240

1241
#if defined(CONFIG_DRM_AMD_DC_DCN)
1242 1243 1244
uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane);

#endif
1245 1246 1247 1248
/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

1260

1261 1262 1263 1264 1265 1266
struct dc_sink_dsc_caps {
	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
	// 'false' if they are sink's DSC caps
	bool is_virtual_dpcd_dsc;
	struct dsc_dec_dpcd_caps dsc_dec_caps;
};
1267

1268 1269 1270 1271 1272
struct dc_sink_fec_caps {
	bool is_rx_fec_supported;
	bool is_topology_fec_supported;
};

1273 1274 1275 1276 1277 1278 1279
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
1280
	struct dc_container_id *dc_container_id;
1281
	uint32_t dongle_max_pix_clk;
1282
	void *priv;
1283
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
1284
	bool converter_disable_audio;
1285

1286 1287
	struct dc_sink_dsc_caps dsc_caps;
	struct dc_sink_fec_caps fec_caps;
1288

1289 1290
	bool is_vsc_sdp_colorimetry_supported;

1291 1292 1293 1294
	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

1295 1296
	uint32_t sink_id;

1297
	/* private to dc_sink.c */
1298 1299 1300
	// refcount must be the last member in dc_sink, since we want the
	// sink structure to be logically cloneable up to (but not including)
	// refcount
D
Dave Airlie 已提交
1301
	struct kref refcount;
1302 1303
};

1304 1305
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
1306 1307 1308

struct dc_sink_init_data {
	enum signal_type sink_signal;
1309
	struct dc_link *link;
1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

1322

1323 1324 1325 1326 1327 1328 1329
/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
1330
bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
1331 1332 1333 1334
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

1335 1336
void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable);

1337 1338 1339 1340 1341 1342
/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
1343
		enum dc_acpi_cm_power_state power_state);
1344
void dc_resume(struct dc *dc);
1345

1346 1347
void dc_power_down_on_boot(struct dc *dc);

1348 1349 1350 1351 1352 1353 1354 1355 1356
#if defined(CONFIG_DRM_AMD_DC_HDCP)
/*
 * HDCP Interfaces
 */
enum hdcp_message_status dc_process_hdcp_msg(
		enum signal_type signal,
		struct dc_link *link,
		struct hdcp_protection_message *message_info);
#endif
1357
bool dc_is_dmcu_initialized(struct dc *dc);
1358

1359 1360
enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
1361
#if defined(CONFIG_DRM_AMD_DC_DCN)
1362

1363 1364
bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, struct dc_plane_state *plane,
				struct dc_cursor_attributes *cursor_attr);
1365

1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379
void dc_allow_idle_optimizations(struct dc *dc, bool allow);

/*
 * blank all streams, and set min and max memory clock to
 * lowest and highest DPM level, respectively
 */
void dc_unlock_memory_clock_frequency(struct dc *dc);

/*
 * set min memory clock to the min required for current mode,
 * max to maxDPM, and unblank streams
 */
void dc_lock_memory_clock_frequency(struct dc *dc);

1380 1381 1382
/* cleanup on driver unload */
void dc_hardware_release(struct dc *dc);

1383
#endif
1384 1385

bool dc_set_psr_allow_active(struct dc *dc, bool enable);
1386
#if defined(CONFIG_DRM_AMD_DC_DCN)
1387
void dc_z10_restore(const struct dc *dc);
1388
void dc_z10_save_init(struct dc *dc);
1389
#endif
1390

1391 1392 1393 1394 1395 1396
bool dc_enable_dmub_notifications(struct dc *dc);

bool dc_process_dmub_aux_transfer_async(struct dc *dc,
				uint32_t link_index,
				struct aux_payload *payload);

1397 1398 1399 1400
/*******************************************************************************
 * DSC Interfaces
 ******************************************************************************/
#include "dc_dsc.h"
1401 1402 1403 1404 1405 1406

/*******************************************************************************
 * Disable acc mode Interfaces
 ******************************************************************************/
void dc_disable_accelerated_mode(struct dc *dc);

1407
#endif /* DC_INTERFACE_H_ */