dc.h 36.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
32 33 34
#if defined(CONFIG_DRM_AMD_DC_HDCP)
#include "hdcp_types.h"
#endif
35 36
#include "gpio_types.h"
#include "link_service_types.h"
37
#include "grph_object_ctrl_defs.h"
38
#include <inc/hw/opp.h>
39

40
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
41
#include "inc/compressor.h"
D
David Francis 已提交
42
#include "inc/hw/dmcu.h"
43 44
#include "dml/display_mode_lib.h"

45 46 47
/* forward declaration */
struct aux_payload;

A
Aric Cyr 已提交
48
#define DC_VER "3.2.141"
49

50
#define MAX_SURFACES 3
51
#define MAX_PLANES 6
52
#define MAX_STREAMS 6
53
#define MAX_SINKS_PER_LINK 4
54
#define MIN_VIEWPORT_SIZE 12
55
#define MAX_NUM_EDP 2
56 57 58 59

/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
60 61 62 63 64
struct dc_versions {
	const char *dc_ver;
	struct dmcu_version dmcu_version;
};

65 66 67 68
enum dp_protocol_version {
	DP_VERSION_1_4,
};

69 70 71 72 73 74 75 76 77 78 79 80
enum dc_plane_type {
	DC_PLANE_TYPE_INVALID,
	DC_PLANE_TYPE_DCE_RGB,
	DC_PLANE_TYPE_DCE_UNDERLAY,
	DC_PLANE_TYPE_DCN_UNIVERSAL,
};

struct dc_plane_cap {
	enum dc_plane_type type;
	uint32_t blends_with_above : 1;
	uint32_t blends_with_below : 1;
	uint32_t per_pixel_alpha : 1;
81 82 83 84
	struct {
		uint32_t argb8888 : 1;
		uint32_t nv12 : 1;
		uint32_t fp16 : 1;
85 86
		uint32_t p010 : 1;
		uint32_t ayuv : 1;
87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
	} pixel_format_support;
	// max upscaling factor x1000
	// upscaling factors are always >= 1
	// for example, 1080p -> 8K is 4.0, or 4000 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_upscale_factor;
	// max downscale factor x1000
	// downscale factors are always <= 1
	// for example, 8K -> 1080p is 0.25, or 250 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_downscale_factor;
104 105 106
	// minimal width/height
	uint32_t min_width;
	uint32_t min_height;
107 108
};

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
// Color management caps (DPP and MPC)
struct rom_curve_caps {
	uint16_t srgb : 1;
	uint16_t bt2020 : 1;
	uint16_t gamma2_2 : 1;
	uint16_t pq : 1;
	uint16_t hlg : 1;
};

struct dpp_color_caps {
	uint16_t dcn_arch : 1; // all DCE generations treated the same
	// input lut is different than most LUTs, just plain 256-entry lookup
	uint16_t input_lut_shared : 1; // shared with DGAM
	uint16_t icsc : 1;
	uint16_t dgam_ram : 1;
	uint16_t post_csc : 1; // before gamut remap
	uint16_t gamma_corr : 1;

	// hdr_mult and gamut remap always available in DPP (in that order)
	// 3d lut implies shaper LUT,
	// it may be shared with MPC - check MPC:shared_3d_lut flag
	uint16_t hw_3d_lut : 1;
	uint16_t ogam_ram : 1; // blnd gam
	uint16_t ocsc : 1;
133
	uint16_t dgam_rom_for_yuv : 1;
134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152
	struct rom_curve_caps dgam_rom_caps;
	struct rom_curve_caps ogam_rom_caps;
};

struct mpc_color_caps {
	uint16_t gamut_remap : 1;
	uint16_t ogam_ram : 1;
	uint16_t ocsc : 1;
	uint16_t num_3dluts : 3; //3d lut always assumes a preceding shaper LUT
	uint16_t shared_3d_lut:1; //can be in either DPP or MPC, but single instance

	struct rom_curve_caps ogam_rom_caps;
};

struct dc_color_caps {
	struct dpp_color_caps dpp;
	struct mpc_color_caps mpc;
};

153
struct dc_caps {
154
	uint32_t max_streams;
155 156 157
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
158 159
	uint32_t max_slave_yuv_planes;
	uint32_t max_slave_rgb_planes;
160
	uint32_t max_planes;
161 162
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
163
	uint32_t i2c_speed_in_khz_hdcp;
164
	uint32_t dmdata_alloc_size;
165
	unsigned int max_cursor_size;
166
	unsigned int max_video_width;
167
	unsigned int min_horizontal_blanking_period;
168
	int linear_pitch_alignment;
169
	bool dcc_const_color;
170
	bool dynamic_audio;
171
	bool is_apu;
172
	bool dual_link_dvi;
173
	bool post_blend_color_processing;
174
	bool force_dp_tps4_for_cp2520;
175
	bool disable_dp_clk_share;
176
	bool psp_setup_panel_mode;
177
	bool extended_aux_timeout_support;
178
	bool dmcub_support;
179
	uint32_t num_of_internal_disp;
180
	enum dp_protocol_version max_dp_protocol_version;
181 182 183
	unsigned int mall_size_per_mem_channel;
	unsigned int mall_size_total;
	unsigned int cursor_cache_size;
184
	struct dc_plane_cap planes[MAX_PLANES];
185
	struct dc_color_caps color;
186 187
};

188 189 190
struct dc_bug_wa {
	bool no_connect_phy_config;
	bool dedcn20_305_wa;
191
	bool skip_clock_update;
192
	bool lt_early_cr_pattern;
193 194
};

195 196
struct dc_dcc_surface_param {
	struct dc_size surface_size;
197
	enum surface_pixel_format format;
198
	enum swizzle_mode_values swizzle_mode;
199 200 201 202 203 204 205
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
206
#if defined(CONFIG_DRM_AMD_DC_DCN)
207 208 209 210 211 212 213 214
	//These bitfields to be used starting with DCN 3.0
	struct {
		uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case)
		uint32_t dcc_128_128_uncontrained : 1;  //available in ASICs before DCN 3.0
		uint32_t dcc_256_128_128 : 1;		//available starting with DCN 3.0
		uint32_t dcc_256_256_unconstrained : 1;  //available in ASICs before DCN 3.0 (the best compression case)
	} dcc_controls;
#endif
215 216 217 218 219 220 221 222 223 224 225 226 227
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
228 229 230

	bool capable;
	bool const_color_support;
231 232
};

233 234 235 236 237 238 239 240
struct dc_static_screen_params {
	struct {
		bool force_trigger;
		bool cursor_update;
		bool surface_update;
		bool overlay_update;
	} triggers;
	unsigned int num_frames;
S
Sylvia Tsai 已提交
241 242
};

243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275

/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

276 277
/* Forward declaration*/
struct dc;
278
struct dc_plane_state;
279
struct dc_state;
280

281

282
struct dc_cap_funcs {
283 284 285
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
286 287 288 289 290 291 292 293 294
};

struct link_training_settings;


/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
295
	bool fbc_support;
296
	bool disable_fractional_pwm;
297
	bool allow_seamless_boot_optimization;
298
	bool power_down_display_on_boot;
299
	bool edp_not_connected;
300
	bool force_enum_edp;
301
	bool forced_clocks;
302
	bool allow_lttpr_non_transparent_mode;
303
	bool multi_mon_pp_mclk_switch;
304
	bool disable_dmcu;
305
	bool enable_4to1MPC;
306
	bool allow_edp_hotplug_detection;
307
#if defined(CONFIG_DRM_AMD_DC_DCN)
308 309
	bool clamp_min_dcfclk;
#endif
310 311
	uint64_t vblank_alignment_dto_params;
	uint8_t  vblank_alignment_max_frame_time_diff;
312 313
	bool is_asymmetric_memory;
	bool is_single_rank_dimm;
314 315
};

316 317 318 319
enum visual_confirm {
	VISUAL_CONFIRM_DISABLE = 0,
	VISUAL_CONFIRM_SURFACE = 1,
	VISUAL_CONFIRM_HDR = 2,
J
Jun Lei 已提交
320
	VISUAL_CONFIRM_MPCTREE = 4,
321
	VISUAL_CONFIRM_PSR = 5,
322
	VISUAL_CONFIRM_SWIZZLE = 9,
323 324
};

325 326 327 328 329 330
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

331 332 333 334 335 336
enum pipe_split_policy {
	MPC_SPLIT_DYNAMIC = 0,
	MPC_SPLIT_AVOID = 1,
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

337 338 339 340
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};
341 342 343 344 345 346 347
enum dtm_pstate{
	dtm_level_p0 = 0,/*highest voltage*/
	dtm_level_p1,
	dtm_level_p2,
	dtm_level_p3,
	dtm_level_p4,/*when active_display_count = 0*/
};
348

349
enum dcn_pwr_state {
350 351 352
	DCN_PWR_STATE_UNKNOWN = -1,
	DCN_PWR_STATE_MISSION_MODE = 0,
	DCN_PWR_STATE_LOW_POWER = 3,
353 354
};

355 356 357 358 359 360 361
#if defined(CONFIG_DRM_AMD_DC_DCN3_1)
enum dcn_z9_support_state {
	DCN_Z9_SUPPORT_UNKNOWN,
	DCN_Z9_SUPPORT_ALLOW,
	DCN_Z9_SUPPORT_DISALLOW,
};
#endif
362 363 364 365
/*
 * For any clocks that may differ per pipe
 * only the max is stored in this structure
 */
366 367
struct dc_clocks {
	int dispclk_khz;
368
	int actual_dispclk_khz;
369
	int dppclk_khz;
370
	int actual_dppclk_khz;
371
	int disp_dpp_voltage_level_khz;
372 373 374 375
	int dcfclk_khz;
	int socclk_khz;
	int dcfclk_deep_sleep_khz;
	int fclk_khz;
376
	int phyclk_khz;
377
	int dramclk_khz;
378
	bool p_state_change_support;
379 380 381 382
#if defined(CONFIG_DRM_AMD_DC_DCN3_1)
	enum dcn_z9_support_state z9_support;
	bool dtbclk_en;
#endif
383
	enum dcn_pwr_state pwr_state;
384 385 386 387 388
	/*
	 * Elements below are not compared for the purposes of
	 * optimization required
	 */
	bool prev_p_state_change_support;
389
	enum dtm_pstate dtm_level;
390 391 392 393
	int max_supported_dppclk_khz;
	int max_supported_dispclk_khz;
	int bw_dppclk_khz; /*a copy of dppclk_khz*/
	int bw_dispclk_khz;
394 395
};

396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445
struct dc_bw_validation_profile {
	bool enable;

	unsigned long long total_ticks;
	unsigned long long voltage_level_ticks;
	unsigned long long watermark_ticks;
	unsigned long long rq_dlg_ticks;

	unsigned long long total_count;
	unsigned long long skip_fast_count;
	unsigned long long skip_pass_count;
	unsigned long long skip_fail_count;
};

#define BW_VAL_TRACE_SETUP() \
		unsigned long long end_tick = 0; \
		unsigned long long voltage_level_tick = 0; \
		unsigned long long watermark_tick = 0; \
		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
				dm_get_timestamp(dc->ctx) : 0

#define BW_VAL_TRACE_COUNT() \
		if (dc->debug.bw_val_profile.enable) \
			dc->debug.bw_val_profile.total_count++

#define BW_VAL_TRACE_SKIP(status) \
		if (dc->debug.bw_val_profile.enable) { \
			if (!voltage_level_tick) \
				voltage_level_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
		}

#define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
		if (dc->debug.bw_val_profile.enable) \
			voltage_level_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_END_WATERMARKS() \
		if (dc->debug.bw_val_profile.enable) \
			watermark_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_FINISH() \
		if (dc->debug.bw_val_profile.enable) { \
			end_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
			if (watermark_tick) { \
				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
			} \
		}
446

447 448
union mem_low_power_enable_options {
	struct {
449
		bool vga: 1;
450
		bool i2c: 1;
451
		bool dmcu: 1;
452
		bool dscl: 1;
453
		bool cm: 1;
454 455 456 457 458 459
		bool mpc: 1;
		bool optc: 1;
	} bits;
	uint32_t u32All;
};

460
struct dc_debug_options {
461
	enum visual_confirm visual_confirm;
462
	bool sanity_checks;
463 464
	bool max_disp_clk;
	bool surface_trace;
465
	bool timing_trace;
466
	bool clock_trace;
467
	bool validation_trace;
468
	bool bandwidth_calcs_trace;
469
	int max_downscale_src_width;
470 471

	/* stutter efficiency related */
472
	bool disable_stutter;
473
	bool use_max_lb;
474
	enum dcc_option disable_dcc;
475 476
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
477
	bool voltage_align_fclk;
478
	bool disable_min_fclk;
479

480
	bool disable_dfs_bypass;
481 482
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
483
	bool disable_dsc_power_gate;
484
	int dsc_min_slice_height_override;
485
	int dsc_bpp_increment_div;
486
	bool native422_support;
487
	bool disable_pplib_wm_range;
488
	enum wm_report_mode pplib_wm_report_mode;
489
	unsigned int min_disp_clk_khz;
490
	unsigned int min_dpp_clk_khz;
491 492
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
493 494 495
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
496
	uint32_t underflow_assert_delay_us;
497 498
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
499
	bool optimized_watermark;
500
	int always_scale;
501
	bool disable_pplib_clock_request;
502
	bool disable_clock_gate;
503
	bool disable_mem_low_power;
504 505 506
#if defined(CONFIG_DRM_AMD_DC_DCN3_1)
	bool pstate_enabled;
#endif
507
	bool disable_dmcu;
508
	bool disable_psr;
509
	bool force_abm_enable;
510
	bool disable_stereo_support;
511
	bool vsr_support;
512
	bool performance_trace;
513
	bool az_endpoint_mute_only;
514
	bool always_use_regamma;
515
	bool recovery_enabled;
516
	bool avoid_vbios_exec_table;
517
	bool scl_reset_length10;
518
	bool hdmi20_disable;
519
	bool skip_detection_link_training;
R
Raymond Yang 已提交
520
	uint32_t edid_read_retry_times;
521
	bool remove_disconnect_edp;
522
	unsigned int force_odm_combine; //bit vector based on otg inst
523
#if defined(CONFIG_DRM_AMD_DC_DCN)
524
	unsigned int force_odm_combine_4to1; //bit vector based on otg inst
525 526 527
#endif
#if defined(CONFIG_DRM_AMD_DC_DCN3_1)
	bool disable_z9_mpc;
528
#endif
529
	unsigned int force_fclk_khz;
530
	bool enable_tri_buf;
531 532
	bool dmub_offload_enabled;
	bool dmcub_emulation;
533
#if defined(CONFIG_DRM_AMD_DC_DCN)
534
	bool disable_idle_power_optimizations;
535
	unsigned int mall_size_override;
536 537
	unsigned int mall_additional_timer_percent;
	bool mall_error_as_fatal;
538
#endif
539
	bool dmub_command_table; /* for testing only */
540
	struct dc_bw_validation_profile bw_val_profile;
541
	bool disable_fec;
542
	bool disable_48mhz_pwrdwn;
543 544 545 546
	/* This forces a hard min on the DCFCLK requested to SMU/PP
	 * watermarks are not affected.
	 */
	unsigned int force_min_dcfclk_mhz;
547
#if defined(CONFIG_DRM_AMD_DC_DCN)
548 549
	int dwb_fi_phase;
#endif
550
	bool disable_timing_sync;
551
	bool cm_in_bypass;
552
	int force_clock_mode;/*every mode change.*/
553

554
	bool disable_dram_clock_change_vactive_support;
555
	bool validate_dml_output;
556
	bool enable_dmcub_surface_flip;
557
	bool usbc_combo_phy_reset_wa;
558
	bool disable_dsc;
559
	bool enable_dram_clock_change_one_display_vactive;
560
	union mem_low_power_enable_options enable_mem_low_power;
561
	bool force_vblank_alignment;
562 563 564

	/* Enable dmub aux for legacy ddc */
	bool enable_dmub_aux_for_legacy_ddc;
565
	bool optimize_edp_link_rate; /* eDP ILR */
566 567 568 569
	/* force enable edp FEC */
	bool force_enable_edp_fec;
	/* FEC/PSR1 sequence enable delay in 100us */
	uint8_t fec_enable_delay_in100us;
570 571 572 573
#if defined(CONFIG_DRM_AMD_DC_DCN3_1)
	bool disable_z10;
	bool enable_sw_cntl_psr;
#endif
574
};
575

576 577 578 579
struct dc_debug_data {
	uint32_t ltFailCount;
	uint32_t i2cErrorCount;
	uint32_t auxErrorCount;
580
};
581

582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597
struct dc_phy_addr_space_config {
	struct {
		uint64_t start_addr;
		uint64_t end_addr;
		uint64_t fb_top;
		uint64_t fb_offset;
		uint64_t fb_base;
		uint64_t agp_top;
		uint64_t agp_bot;
		uint64_t agp_base;
	} system_aperture;

	struct {
		uint64_t page_table_start_addr;
		uint64_t page_table_end_addr;
		uint64_t page_table_base_addr;
598 599 600
#if defined(CONFIG_DRM_AMD_DC_DCN3_1)
		bool base_addr_is_mc_addr;
#endif
601
	} gart_config;
602 603

	bool valid;
604
	bool is_hvm_enabled;
605
	uint64_t page_table_default_page_addr;
606 607 608
};

struct dc_virtual_addr_space_config {
609
	uint64_t	page_table_base_addr;
610 611 612 613 614 615
	uint64_t	page_table_start_addr;
	uint64_t	page_table_end_addr;
	uint32_t	page_table_block_size_in_bytes;
	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
};

616 617 618 619 620 621
struct dc_bounding_box_overrides {
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
622
	int dummy_clock_change_latency_ns;
623 624 625 626
	/* This forces a hard min on the DCFCLK we use
	 * for DML.  Unlike the debug option for forcing
	 * DCFCLK, this override affects watermark calculations
	 */
627
	int min_dcfclk_mhz;
628 629
};

630 631
struct resource_pool;
struct dce_hwseq;
632
struct gpu_info_soc_bounding_box_v1_0;
633
struct dc {
634
	struct dc_versions versions;
635 636 637
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
	struct dc_config config;
638
	struct dc_debug_options debug;
639
	struct dc_bounding_box_overrides bb_overrides;
640
	struct dc_bug_wa work_arounds;
641
	struct dc_context *ctx;
642
	struct dc_phy_addr_space_config vm_pa_config;
643 644 645 646

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

647
	struct dc_state *current_state;
648 649
	struct resource_pool *res_pool;

650 651
	struct clk_mgr *clk_mgr;

652 653 654 655 656 657
	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
658
#ifdef CONFIG_DRM_AMD_DC_DCN
659 660 661 662 663 664 665 666 667
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;
#endif

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

668
	/* Require to optimize clocks and bandwidth for added/removed planes */
669
	bool optimized_required;
670
	bool wm_optimized_required;
671
#if defined(CONFIG_DRM_AMD_DC_DCN)
672 673
	bool idle_optimizations_allowed;
#endif
674

675 676
	/* Require to maintain clocks and bandwidth for UEFI enabled HW */

677 678
	/* FBC compressor */
	struct compressor *fbc_compressor;
679 680

	struct dc_debug_data debug_data;
681
	struct dpcd_vendor_signature vendor_signature;
682 683

	const char *build_id;
684
	struct vm_helper *vm_helper;
685 686
};

687 688 689 690 691 692 693 694 695 696 697
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
698 699
	bool dchub_initialzied;
	bool dchub_info_valid;
700 701
};

702 703 704 705
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;
706
	struct dc_bounding_box_overrides bb_overrides;
707 708 709 710 711 712 713 714 715

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

716 717
	struct dmub_offload_funcs *dmub_if;
	struct dc_reg_helper_state *dmub_offload;
718

719
	struct dc_config flags;
720 721
	uint64_t log_mask;

722
	struct dpcd_vendor_signature vendor_signature;
723
#if defined(CONFIG_DRM_AMD_DC_DCN)
724 725
	bool force_smu_not_present;
#endif
726 727
};

728
struct dc_callback_init {
729 730 731
#ifdef CONFIG_DRM_AMD_DC_HDCP
	struct cp_psp cp_psp;
#else
732
	uint8_t reserved;
733
#endif
734
};
735

736
struct dc *dc_create(const struct dc_init_data *init_params);
737 738
void dc_hardware_init(struct dc *dc);

739 740 741 742
int dc_get_vmid_use_vector(struct dc *dc);
void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
/* Returns the number of vmids supported */
int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
743 744
void dc_init_callbacks(struct dc *dc,
		const struct dc_callback_init *init_params);
745
void dc_deinit_callbacks(struct dc *dc);
746 747 748 749 750 751 752
void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
753
	TRANSFER_FUNC_POINTS = 1025
754 755
};

756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
};

773 774 775
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
776
	TF_TYPE_BYPASS,
777
	TF_TYPE_HWPWL
778 779 780
};

struct dc_transfer_func_distributed_points {
781 782 783 784
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

785
	uint16_t end_exponent;
786 787 788
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
789 790 791 792 793
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
794
	TRANSFER_FUNCTION_PQ,
795
	TRANSFER_FUNCTION_LINEAR,
796
	TRANSFER_FUNCTION_UNITY,
V
Vitaly Prosyak 已提交
797
	TRANSFER_FUNCTION_HLG,
798
	TRANSFER_FUNCTION_HLG12,
799 800 801
	TRANSFER_FUNCTION_GAMMA22,
	TRANSFER_FUNCTION_GAMMA24,
	TRANSFER_FUNCTION_GAMMA26
802 803
};

804

805
struct dc_transfer_func {
806
	struct kref refcount;
807 808
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
809 810
	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
	uint32_t sdr_ref_white_level;
811 812 813 814
	union {
		struct pwl_params pwl;
		struct dc_transfer_func_distributed_points tf_pts;
	};
815 816
};

817

818 819 820 821 822 823 824 825 826 827 828 829 830
union dc_3dlut_state {
	struct {
		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
		uint32_t rmu_mux_num:3;		/*index of mux to use*/
		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
		uint32_t mpc_rmu1_mux:4;
		uint32_t mpc_rmu2_mux:4;
		uint32_t reserved:15;
	} bits;
	uint32_t raw;
};

831 832 833 834

struct dc_3dlut {
	struct kref refcount;
	struct tetrahedral_params lut_3d;
835
	struct fixed31_32 hdr_multiplier;
836
	union dc_3dlut_state state;
837
};
838 839 840 841 842
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
843
struct dc_plane_status {
844 845 846 847 848 849
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

850 851 852
union surface_update_flags {

	struct {
853
		uint32_t addr_update:1;
854
		/* Medium updates */
855
		uint32_t dcc_change:1;
856 857 858
		uint32_t color_space_change:1;
		uint32_t horizontal_mirror_change:1;
		uint32_t per_pixel_alpha_change:1;
859
		uint32_t global_alpha_change:1;
860
		uint32_t hdr_mult:1;
861 862 863 864
		uint32_t rotation_change:1;
		uint32_t swizzle_change:1;
		uint32_t scaling_change:1;
		uint32_t position_change:1;
865
		uint32_t in_transfer_func_change:1;
866
		uint32_t input_csc_change:1;
867
		uint32_t coeff_reduction_change:1;
868
		uint32_t output_tf_change:1;
869
		uint32_t pixel_format_change:1;
870
		uint32_t plane_size_change:1;
871
		uint32_t gamut_remap_change:1;
872 873 874 875

		/* Full updates */
		uint32_t new_plane:1;
		uint32_t bpp_change:1;
876
		uint32_t gamma_change:1;
877 878 879
		uint32_t bandwidth_change:1;
		uint32_t clock_change:1;
		uint32_t stereo_format_change:1;
880
		uint32_t full_update:1;
881 882 883 884 885
	} bits;

	uint32_t raw;
};

886
struct dc_plane_state {
887
	struct dc_plane_address address;
888
	struct dc_plane_flip_time time;
889
	bool triplebuffer_flips;
890 891 892 893 894
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

895
	struct plane_size plane_size;
896
	union dc_tiling_info tiling_info;
897

898
	struct dc_plane_dcc_param dcc;
899

900
	struct dc_gamma *gamma_correction;
901
	struct dc_transfer_func *in_transfer_func;
902
	struct dc_bias_and_scale *bias_and_scale;
903
	struct dc_csc_transform input_csc_color_matrix;
904
	struct fixed31_32 coeff_reduction_factor;
905
	struct fixed31_32 hdr_mult;
906
	struct colorspace_transform gamut_remap_matrix;
907

908 909
	// TODO: No longer used, remove
	struct dc_hdr_static_metadata hdr_static_ctx;
910

911
	enum dc_color_space color_space;
912

913 914 915 916
	struct dc_3dlut *lut3d_func;
	struct dc_transfer_func *in_shaper_func;
	struct dc_transfer_func *blend_tf;

917
#if defined(CONFIG_DRM_AMD_DC_DCN)
918 919
	struct dc_transfer_func *gamcor_tf;
#endif
920 921 922 923
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

924
	bool is_tiling_rotated;
925
	bool per_pixel_alpha;
926 927
	bool global_alpha;
	int  global_alpha_value;
928 929 930
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
931
	int layer_index;
932

933
	union surface_update_flags update_flags;
934
	bool flip_int_enabled;
935 936
	bool skip_manual_trigger;

937
	/* private to DC core */
938
	struct dc_plane_status status;
939 940
	struct dc_context *ctx;

941 942 943
	/* HACK: Workaround for forcing full reprogramming under some conditions */
	bool force_full_update;

944 945
	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
946
	struct kref refcount;
947 948 949
};

struct dc_plane_info {
950
	struct plane_size plane_size;
951
	union dc_tiling_info tiling_info;
952
	struct dc_plane_dcc_param dcc;
953 954 955
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
956
	enum dc_color_space color_space;
957
	bool horizontal_mirror;
958
	bool visible;
959
	bool per_pixel_alpha;
960 961
	bool global_alpha;
	int  global_alpha_value;
962
	bool input_csc_enabled;
963
	int layer_index;
964 965 966
};

struct dc_scaling_info {
967 968 969 970
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
971 972 973
};

struct dc_surface_update {
974
	struct dc_plane_state *surface;
975 976

	/* isr safe update parameters.  null means no updates */
977 978 979
	const struct dc_flip_addrs *flip_addr;
	const struct dc_plane_info *plane_info;
	const struct dc_scaling_info *scaling_info;
980
	struct fixed31_32 hdr_mult;
981 982 983
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
984 985
	const struct dc_gamma *gamma;
	const struct dc_transfer_func *in_transfer_func;
986

987 988
	const struct dc_csc_transform *input_csc_color_matrix;
	const struct fixed31_32 *coeff_reduction_factor;
989 990
	const struct dc_transfer_func *func_shaper;
	const struct dc_3dlut *lut3d_func;
991
	const struct dc_transfer_func *blend_tf;
992
	const struct colorspace_transform *gamut_remap_matrix;
993 994 995 996 997
};

/*
 * Create a new surface with default parameters;
 */
998
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
999 1000
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
1001

1002 1003
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
1004

1005 1006
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
1007 1008
struct dc_gamma *dc_create_gamma(void);

1009 1010
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
1011
struct dc_transfer_func *dc_create_transfer_func(void);
1012

1013 1014 1015
struct dc_3dlut *dc_create_3dlut_func(void);
void dc_3dlut_func_release(struct dc_3dlut *lut);
void dc_3dlut_func_retain(struct dc_3dlut *lut);
1016 1017 1018 1019 1020 1021 1022
/*
 * This structure holds a surface address.  There could be multiple addresses
 * in cases such as Stereo 3D, Planar YUV, etc.  Other per-flip attributes such
 * as frame durations and DCC format can also be set.
 */
struct dc_flip_addrs {
	struct dc_plane_address address;
1023
	unsigned int flip_timestamp_in_us;
1024 1025
	bool flip_immediate;
	/* TODO: add flip duration for FreeSync */
1026
	bool triplebuffer_flips;
1027 1028
};

1029
void dc_post_update_surfaces_to_stream(
1030 1031
		struct dc *dc);

1032
#include "dc_stream.h"
1033

1034
/*
1035
 * Structure to store surface/stream associations for validation
1036 1037
 */
struct dc_validation_set {
1038
	struct dc_stream_state *stream;
1039 1040
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
1041 1042
};

1043
bool dc_validate_seamless_boot_timing(const struct dc *dc,
1044 1045 1046
				const struct dc_sink *sink,
				struct dc_crtc_timing *crtc_timing);

1047
enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
1048

1049 1050
void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);

1051 1052 1053
bool dc_set_generic_gpio_for_stereo(bool enable,
		struct gpio_service *gpio_service);

1054 1055 1056 1057
/*
 * fast_validate: we return after determining if we can support the new state,
 * but before we populate the programming info
 */
1058
enum dc_status dc_validate_global_state(
1059
		struct dc *dc,
1060 1061
		struct dc_state *new_ctx,
		bool fast_validate);
1062

1063 1064 1065 1066 1067

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

1068
#if defined(CONFIG_DRM_AMD_DC_DCN)
1069 1070 1071 1072 1073 1074 1075
bool dc_acquire_release_mpc_3dlut(
		struct dc *dc, bool acquire,
		struct dc_stream_state *stream,
		struct dc_3dlut **lut,
		struct dc_transfer_func **shaper);
#endif

1076
void dc_resource_state_copy_construct(
1077 1078
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
1079

1080
void dc_resource_state_copy_construct_current(
1081
		const struct dc *dc,
1082
		struct dc_state *dst_ctx);
1083

1084
void dc_resource_state_destruct(struct dc_state *context);
1085

1086 1087
bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);

1088 1089 1090 1091 1092 1093 1094 1095 1096
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
1097
bool dc_commit_state(struct dc *dc, struct dc_state *context);
1098

1099 1100
struct dc_state *dc_create_state(struct dc *dc);
struct dc_state *dc_copy_state(struct dc_state *src_ctx);
1101 1102
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
1103

1104 1105 1106 1107
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

1108 1109 1110 1111
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;
1112
	union dprx_feature dprx_feature;
1113

1114 1115 1116
	/* valid only for eDP v1.4 or higher*/
	uint8_t edp_supported_link_rates_count;
	enum dc_link_rate edp_supported_link_rates[8];
1117 1118 1119

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
1120 1121
	/* branch device or sink device */
	bool is_branch_dev;
1122 1123 1124 1125 1126 1127 1128
	/* Dongle's downstream count. */
	union sink_count sink_count;
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
1129 1130 1131 1132
	int8_t sink_dev_id_str[6];
	int8_t sink_hw_revision;
	int8_t sink_fw_revision[2];

1133 1134 1135
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;
1136
	int8_t branch_fw_revision[2];
1137 1138 1139

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
1140
	bool dpcd_display_control_capable;
1141
	bool ext_receiver_cap_field_present;
1142
	bool dynamic_backlight_capable_edp;
1143 1144
	union dpcd_fec_capability fec_cap;
	struct dpcd_dsc_capabilities dsc_caps;
1145
	struct dc_lttpr_caps lttpr_caps;
1146
	struct psr_caps psr_caps;
1147

1148 1149
};

1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
union dpcd_sink_ext_caps {
	struct {
		/* 0 - Sink supports backlight adjust via PWM during SDR/HDR mode
		 * 1 - Sink supports backlight adjust via AUX during SDR/HDR mode.
		 */
		uint8_t sdr_aux_backlight_control : 1;
		uint8_t hdr_aux_backlight_control : 1;
		uint8_t reserved_1 : 2;
		uint8_t oled : 1;
		uint8_t reserved : 3;
	} bits;
	uint8_t raw;
};

1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192
#if defined(CONFIG_DRM_AMD_DC_HDCP)
union hdcp_rx_caps {
	struct {
		uint8_t version;
		uint8_t reserved;
		struct {
			uint8_t repeater	: 1;
			uint8_t hdcp_capable	: 1;
			uint8_t reserved	: 6;
		} byte0;
	} fields;
	uint8_t raw[3];
};

union hdcp_bcaps {
	struct {
		uint8_t HDCP_CAPABLE:1;
		uint8_t REPEATER:1;
		uint8_t RESERVED:6;
	} bits;
	uint8_t raw;
};

struct hdcp_caps {
	union hdcp_rx_caps rx_caps;
	union hdcp_bcaps bcaps;
};
#endif

1193
#include "dc_link.h"
1194

1195
#if defined(CONFIG_DRM_AMD_DC_DCN)
1196 1197 1198
uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane);

#endif
1199 1200 1201 1202
/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

1214

1215 1216 1217 1218 1219 1220
struct dc_sink_dsc_caps {
	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
	// 'false' if they are sink's DSC caps
	bool is_virtual_dpcd_dsc;
	struct dsc_dec_dpcd_caps dsc_dec_caps;
};
1221

1222 1223 1224 1225 1226
struct dc_sink_fec_caps {
	bool is_rx_fec_supported;
	bool is_topology_fec_supported;
};

1227 1228 1229 1230 1231 1232 1233
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
1234
	struct dc_container_id *dc_container_id;
1235
	uint32_t dongle_max_pix_clk;
1236
	void *priv;
1237
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
1238
	bool converter_disable_audio;
1239

1240 1241
	struct dc_sink_dsc_caps dsc_caps;
	struct dc_sink_fec_caps fec_caps;
1242

1243 1244
	bool is_vsc_sdp_colorimetry_supported;

1245 1246 1247 1248
	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

1249 1250
	uint32_t sink_id;

1251
	/* private to dc_sink.c */
1252 1253 1254
	// refcount must be the last member in dc_sink, since we want the
	// sink structure to be logically cloneable up to (but not including)
	// refcount
D
Dave Airlie 已提交
1255
	struct kref refcount;
1256 1257
};

1258 1259
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
1260 1261 1262

struct dc_sink_init_data {
	enum signal_type sink_signal;
1263
	struct dc_link *link;
1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

1276

1277 1278 1279 1280 1281 1282 1283
/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
1284
bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
1295
		enum dc_acpi_cm_power_state power_state);
1296
void dc_resume(struct dc *dc);
1297

1298 1299
void dc_power_down_on_boot(struct dc *dc);

1300 1301 1302 1303 1304 1305 1306 1307 1308
#if defined(CONFIG_DRM_AMD_DC_HDCP)
/*
 * HDCP Interfaces
 */
enum hdcp_message_status dc_process_hdcp_msg(
		enum signal_type signal,
		struct dc_link *link,
		struct hdcp_protection_message *message_info);
#endif
1309
bool dc_is_dmcu_initialized(struct dc *dc);
1310

1311 1312
enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
1313
#if defined(CONFIG_DRM_AMD_DC_DCN)
1314

1315 1316
bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, struct dc_plane_state *plane,
				struct dc_cursor_attributes *cursor_attr);
1317

1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331
void dc_allow_idle_optimizations(struct dc *dc, bool allow);

/*
 * blank all streams, and set min and max memory clock to
 * lowest and highest DPM level, respectively
 */
void dc_unlock_memory_clock_frequency(struct dc *dc);

/*
 * set min memory clock to the min required for current mode,
 * max to maxDPM, and unblank streams
 */
void dc_lock_memory_clock_frequency(struct dc *dc);

1332 1333 1334
/* cleanup on driver unload */
void dc_hardware_release(struct dc *dc);

1335
#endif
1336 1337

bool dc_set_psr_allow_active(struct dc *dc, bool enable);
1338 1339 1340
#if defined(CONFIG_DRM_AMD_DC_DCN3_1)
void dc_z10_restore(struct dc *dc);
#endif
1341

1342 1343 1344 1345 1346 1347
bool dc_enable_dmub_notifications(struct dc *dc);

bool dc_process_dmub_aux_transfer_async(struct dc *dc,
				uint32_t link_index,
				struct aux_payload *payload);

1348 1349 1350 1351
/*******************************************************************************
 * DSC Interfaces
 ******************************************************************************/
#include "dc_dsc.h"
1352 1353 1354 1355 1356 1357

/*******************************************************************************
 * Disable acc mode Interfaces
 ******************************************************************************/
void dc_disable_accelerated_mode(struct dc *dc);

1358
#endif /* DC_INTERFACE_H_ */