intel_ddi.c 141.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

28
#include <drm/drm_scdc_helper.h>
29

30
#include "i915_drv.h"
31
#include "intel_audio.h"
32
#include "intel_combo_phy.h"
33
#include "intel_connector.h"
34
#include "intel_crtc.h"
35
#include "intel_ddi.h"
36
#include "intel_ddi_buf_trans.h"
37
#include "intel_de.h"
38
#include "intel_display_types.h"
39
#include "intel_dp.h"
40
#include "intel_dp_link_training.h"
41
#include "intel_dp_mst.h"
42
#include "intel_dpio_phy.h"
43
#include "intel_dsi.h"
44
#include "intel_fdi.h"
45
#include "intel_fifo_underrun.h"
46
#include "intel_gmbus.h"
47
#include "intel_hdcp.h"
48
#include "intel_hdmi.h"
49
#include "intel_hotplug.h"
50
#include "intel_lspcon.h"
51
#include "intel_panel.h"
52
#include "intel_pps.h"
53
#include "intel_psr.h"
54
#include "intel_snps_phy.h"
55
#include "intel_sprite.h"
56
#include "intel_tc.h"
57
#include "intel_vdsc.h"
58
#include "intel_vrr.h"
59
#include "skl_scaler.h"
60
#include "skl_universal_plane.h"
61

62 63 64 65 66 67 68 69 70 71 72 73 74
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

75 76
static int intel_ddi_hdmi_level(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state)
77
{
78
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
79
	int n_entries, level, default_entry;
80

81 82
	n_entries = intel_ddi_hdmi_num_entries(encoder, crtc_state, &default_entry);
	if (n_entries == 0)
83
		return 0;
84 85
	level = intel_bios_hdmi_level_shift(encoder);
	if (level < 0)
86 87
		level = default_entry;

88
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
89
		level = n_entries - 1;
90

91
	return level;
92 93
}

94 95
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
96 97
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
98
 */
99 100
void hsw_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state)
101
{
102
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
103
	u32 iboost_bit = 0;
104
	int i, n_entries;
105
	enum port port = encoder->port;
106
	const struct intel_ddi_buf_trans *ddi_translations;
107

108
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
109 110
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
111

112
	/* If we're boosting the current, set bit 31 of trans1 */
113
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv) &&
114
	    intel_bios_encoder_dp_boost_level(encoder->devdata))
115
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
116

117
	for (i = 0; i < n_entries; i++) {
118
		intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, i),
119
			       ddi_translations->entries[i].hsw.trans1 | iboost_bit);
120
		intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, i),
121
			       ddi_translations->entries[i].hsw.trans2);
122
	}
123 124 125 126 127 128 129
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
130
static void hsw_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
131
					 const struct intel_crtc_state *crtc_state,
132
					 int level)
133 134 135
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
136
	int n_entries;
137
	enum port port = encoder->port;
138
	const struct intel_ddi_buf_trans *ddi_translations;
139

140
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
141
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
142
		return;
143
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
144
		level = n_entries - 1;
145

146
	/* If we're boosting the current, set bit 31 of trans1 */
147
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv) &&
148
	    intel_bios_encoder_hdmi_boost_level(encoder->devdata))
149
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
150

151
	/* Entry 9 is for HDMI: */
152
	intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, 9),
153
		       ddi_translations->entries[level].hsw.trans1 | iboost_bit);
154
	intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, 9),
155
		       ddi_translations->entries[level].hsw.trans2);
156 157
}

158 159
void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
			     enum port port)
160
{
161 162 163
	if (IS_BROXTON(dev_priv)) {
		udelay(16);
		return;
164
	}
165 166 167 168 169

	if (wait_for_us((intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			 DDI_BUF_IS_IDLE), 8))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get idle\n",
			port_name(port));
170
}
171

172 173 174
static void intel_wait_ddi_buf_active(struct drm_i915_private *dev_priv,
				      enum port port)
{
175 176
	int ret;

177
	/* Wait > 518 usecs for DDI_BUF_CTL to be non idle */
178
	if (DISPLAY_VER(dev_priv) < 10) {
179 180 181 182
		usleep_range(518, 1000);
		return;
	}

183 184 185 186
	ret = _wait_for(!(intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			  DDI_BUF_IS_IDLE), IS_DG2(dev_priv) ? 1200 : 500, 10, 10);

	if (ret)
187 188 189 190
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get active\n",
			port_name(port));
}

191
static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
192
{
193
	switch (pll->info->id) {
194 195 196 197 198 199 200 201 202 203 204 205 206
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
207
		MISSING_CASE(pll->info->id);
208 209 210 211
		return PORT_CLK_SEL_NONE;
	}
}

212
static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
213
				  const struct intel_crtc_state *crtc_state)
214
{
215 216
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	int clock = crtc_state->port_clock;
217 218 219 220
	const enum intel_dpll_id id = pll->info->id;

	switch (id) {
	default:
221 222 223 224
		/*
		 * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
		 * here, so do warn if this get passed in
		 */
225 226
		MISSING_CASE(id);
		return DDI_CLK_SEL_NONE;
227 228 229 230 231 232 233 234 235 236 237 238
	case DPLL_ID_ICL_TBTPLL:
		switch (clock) {
		case 162000:
			return DDI_CLK_SEL_TBT_162;
		case 270000:
			return DDI_CLK_SEL_TBT_270;
		case 540000:
			return DDI_CLK_SEL_TBT_540;
		case 810000:
			return DDI_CLK_SEL_TBT_810;
		default:
			MISSING_CASE(clock);
239
			return DDI_CLK_SEL_NONE;
240
		}
241 242 243 244
	case DPLL_ID_ICL_MGPLL1:
	case DPLL_ID_ICL_MGPLL2:
	case DPLL_ID_ICL_MGPLL3:
	case DPLL_ID_ICL_MGPLL4:
245 246
	case DPLL_ID_TGL_MGPLL5:
	case DPLL_ID_TGL_MGPLL6:
247 248 249 250
		return DDI_CLK_SEL_MG;
	}
}

251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275
static u32 ddi_buf_phy_link_rate(int port_clock)
{
	switch (port_clock) {
	case 162000:
		return DDI_BUF_PHY_LINK_RATE(0);
	case 216000:
		return DDI_BUF_PHY_LINK_RATE(4);
	case 243000:
		return DDI_BUF_PHY_LINK_RATE(5);
	case 270000:
		return DDI_BUF_PHY_LINK_RATE(1);
	case 324000:
		return DDI_BUF_PHY_LINK_RATE(6);
	case 432000:
		return DDI_BUF_PHY_LINK_RATE(7);
	case 540000:
		return DDI_BUF_PHY_LINK_RATE(2);
	case 810000:
		return DDI_BUF_PHY_LINK_RATE(3);
	default:
		MISSING_CASE(port_clock);
		return DDI_BUF_PHY_LINK_RATE(0);
	}
}

276 277
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
278
{
279
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
280
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
281
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
282
	enum phy phy = intel_port_to_phy(i915, encoder->port);
283

284
	intel_dp->DP = dig_port->saved_port_bits |
285
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
286
	intel_dp->DP |= DDI_PORT_WIDTH(crtc_state->lane_count);
287

288 289 290 291 292
	if (IS_ALDERLAKE_P(i915) && intel_phy_is_tc(i915, phy)) {
		intel_dp->DP |= ddi_buf_phy_link_rate(crtc_state->port_clock);
		if (dig_port->tc_mode != TC_PORT_TBT_ALT)
			intel_dp->DP |= DDI_BUF_CTL_TC_PHY_OWNERSHIP;
	}
293 294
}

295 296 297
static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
				 enum port port)
{
298
	u32 val = intel_de_read(dev_priv, DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;
299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316

	switch (val) {
	case DDI_CLK_SEL_NONE:
		return 0;
	case DDI_CLK_SEL_TBT_162:
		return 162000;
	case DDI_CLK_SEL_TBT_270:
		return 270000;
	case DDI_CLK_SEL_TBT_540:
		return 540000;
	case DDI_CLK_SEL_TBT_810:
		return 810000;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

317 318 319 320 321 322 323
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
324
	else if (intel_crtc_has_dp_encoder(pipe_config))
325 326
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
327 328
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp > 24)
		dotclock = pipe_config->port_clock * 24 / pipe_config->pipe_bpp;
329 330 331
	else
		dotclock = pipe_config->port_clock;

332 333
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 &&
	    !intel_crtc_has_dp_encoder(pipe_config))
334 335
		dotclock *= 2;

336 337 338
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

339
	pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
340
}
341

342 343
void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
			  const struct drm_connector_state *conn_state)
344
{
345
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
346
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
347
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
348
	u32 temp;
349

350 351
	if (!intel_crtc_has_dp_encoder(crtc_state))
		return;
J
Jani Nikula 已提交
352

353
	drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder));
354

355
	temp = DP_MSA_MISC_SYNC_CLOCK;
356

357 358
	switch (crtc_state->pipe_bpp) {
	case 18:
359
		temp |= DP_MSA_MISC_6_BPC;
360 361
		break;
	case 24:
362
		temp |= DP_MSA_MISC_8_BPC;
363 364
		break;
	case 30:
365
		temp |= DP_MSA_MISC_10_BPC;
366 367
		break;
	case 36:
368
		temp |= DP_MSA_MISC_12_BPC;
369 370 371 372
		break;
	default:
		MISSING_CASE(crtc_state->pipe_bpp);
		break;
373
	}
374

375
	/* nonsense combination */
376 377
	drm_WARN_ON(&dev_priv->drm, crtc_state->limited_color_range &&
		    crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);
378 379

	if (crtc_state->limited_color_range)
380
		temp |= DP_MSA_MISC_COLOR_CEA_RGB;
381

382 383 384
	/*
	 * As per DP 1.2 spec section 2.3.4.3 while sending
	 * YCBCR 444 signals we should program MSA MISC1/0 fields with
385
	 * colorspace information.
386 387
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
388
		temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
389

390 391 392
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut] while sending
393 394
	 * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
	 * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
395
	 */
396
	if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
397
		temp |= DP_MSA_MISC_COLOR_VSC_SDP;
398

399
	intel_de_write(dev_priv, TRANS_MSA_MISC(cpu_transcoder), temp);
400 401
}

402 403 404 405 406 407 408 409
static u32 bdw_trans_port_sync_master_select(enum transcoder master_transcoder)
{
	if (master_transcoder == TRANSCODER_EDP)
		return 0;
	else
		return master_transcoder + 1;
}

410 411 412 413 414 415 416
/*
 * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
 *
 * Only intended to be used by intel_ddi_enable_transcoder_func() and
 * intel_ddi_config_transcoder_func().
 */
static u32
417 418
intel_ddi_transcoder_func_reg_val_get(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
419
{
420
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
421 422
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
423
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
424
	enum port port = encoder->port;
425
	u32 temp;
426

427 428
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
429
	if (DISPLAY_VER(dev_priv) >= 12)
430 431 432
		temp |= TGL_TRANS_DDI_SELECT_PORT(port);
	else
		temp |= TRANS_DDI_SELECT_PORT(port);
433

434
	switch (crtc_state->pipe_bpp) {
435
	case 18:
436
		temp |= TRANS_DDI_BPC_6;
437 438
		break;
	case 24:
439
		temp |= TRANS_DDI_BPC_8;
440 441
		break;
	case 30:
442
		temp |= TRANS_DDI_BPC_10;
443 444
		break;
	case 36:
445
		temp |= TRANS_DDI_BPC_12;
446 447
		break;
	default:
448
		BUG();
449
	}
450

451
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
452
		temp |= TRANS_DDI_PVSYNC;
453
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
454
		temp |= TRANS_DDI_PHSYNC;
455

456 457 458
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
459 460 461 462
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
463
			if (crtc_state->pch_pfit.force_thru)
464 465 466
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
467 468 469 470 471 472 473 474 475 476 477 478 479
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

480
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
481
		if (crtc_state->has_hdmi_sink)
482
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
483
		else
484
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
485 486

		if (crtc_state->hdmi_scrambling)
487
			temp |= TRANS_DDI_HDMI_SCRAMBLING;
S
Shashank Sharma 已提交
488 489
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
490
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
491
		temp |= TRANS_DDI_MODE_SELECT_FDI;
492
		temp |= (crtc_state->fdi_lanes - 1) << 1;
493
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
494
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
495
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
496

497
		if (DISPLAY_VER(dev_priv) >= 12) {
498 499 500
			enum transcoder master;

			master = crtc_state->mst_master_transcoder;
501 502
			drm_WARN_ON(&dev_priv->drm,
				    master == INVALID_TRANSCODER);
503 504
			temp |= TRANS_DDI_MST_TRANSPORT_SELECT(master);
		}
505
	} else {
506 507
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
508 509
	}

510
	if (IS_DISPLAY_VER(dev_priv, 8, 10) &&
511 512 513 514 515 516 517 518
	    crtc_state->master_transcoder != INVALID_TRANSCODER) {
		u8 master_select =
			bdw_trans_port_sync_master_select(crtc_state->master_transcoder);

		temp |= TRANS_DDI_PORT_SYNC_ENABLE |
			TRANS_DDI_PORT_SYNC_MASTER_SELECT(master_select);
	}

519 520 521
	return temp;
}

522 523
void intel_ddi_enable_transcoder_func(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
524
{
525
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
526 527
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
528

529
	if (DISPLAY_VER(dev_priv) >= 11) {
530 531 532 533
		enum transcoder master_transcoder = crtc_state->master_transcoder;
		u32 ctl2 = 0;

		if (master_transcoder != INVALID_TRANSCODER) {
534 535
			u8 master_select =
				bdw_trans_port_sync_master_select(master_transcoder);
536

537
			ctl2 |= PORT_SYNC_MODE_ENABLE |
538
				PORT_SYNC_MODE_MASTER_SELECT(master_select);
539 540 541 542 543 544
		}

		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), ctl2);
	}

545 546 547
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder),
		       intel_ddi_transcoder_func_reg_val_get(encoder,
							     crtc_state));
548 549 550 551 552 553 554
}

/*
 * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
 * bit.
 */
static void
555 556
intel_ddi_config_transcoder_func(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
557
{
558
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
559 560
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
561
	u32 ctl;
562

563
	ctl = intel_ddi_transcoder_func_reg_val_get(encoder, crtc_state);
564 565
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
566
}
567

568
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
569
{
570
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
571 572
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
573
	u32 ctl;
574

575
	if (DISPLAY_VER(dev_priv) >= 11)
576 577 578 579
		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), 0);

	ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
580

581 582
	drm_WARN_ON(crtc->base.dev, ctl & TRANS_DDI_HDCP_SIGNALLING);

583
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
584

585
	if (IS_DISPLAY_VER(dev_priv, 8, 10))
586 587 588
		ctl &= ~(TRANS_DDI_PORT_SYNC_ENABLE |
			 TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK);

589
	if (DISPLAY_VER(dev_priv) >= 12) {
590
		if (!intel_dp_mst_is_master_trans(crtc_state)) {
591
			ctl &= ~(TGL_TRANS_DDI_PORT_MASK |
592 593
				 TRANS_DDI_MODE_SELECT_MASK);
		}
594
	} else {
595
		ctl &= ~(TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK);
596
	}
597

598
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
599 600 601

	if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
	    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
602 603
		drm_dbg_kms(&dev_priv->drm,
			    "Quirk Increase DDI disabled time\n");
604 605 606
		/* Quirk time at 100ms for reliable operation */
		msleep(100);
	}
607 608
}

609 610 611
int intel_ddi_toggle_hdcp_bits(struct intel_encoder *intel_encoder,
			       enum transcoder cpu_transcoder,
			       bool enable, u32 hdcp_mask)
S
Sean Paul 已提交
612 613 614
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
615
	intel_wakeref_t wakeref;
S
Sean Paul 已提交
616
	int ret = 0;
617
	u32 tmp;
S
Sean Paul 已提交
618

619 620
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     intel_encoder->power_domain);
621
	if (drm_WARN_ON(dev, !wakeref))
S
Sean Paul 已提交
622 623
		return -ENXIO;

624
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
S
Sean Paul 已提交
625
	if (enable)
626
		tmp |= hdcp_mask;
S
Sean Paul 已提交
627
	else
628
		tmp &= ~hdcp_mask;
629
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), tmp);
630
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
S
Sean Paul 已提交
631 632 633
	return ret;
}

634 635 636
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
637
	struct drm_i915_private *dev_priv = to_i915(dev);
638
	struct intel_encoder *encoder = intel_attached_encoder(intel_connector);
639
	int type = intel_connector->base.connector_type;
640
	enum port port = encoder->port;
641
	enum transcoder cpu_transcoder;
642 643
	intel_wakeref_t wakeref;
	enum pipe pipe = 0;
644
	u32 tmp;
645
	bool ret;
646

647 648 649
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
650 651
		return false;

652
	if (!encoder->get_hw_state(encoder, &pipe)) {
653 654 655
		ret = false;
		goto out;
	}
656

657
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
658 659
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
660
		cpu_transcoder = (enum transcoder) pipe;
661

662
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
663 664 665 666

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
667 668
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
669 670

	case TRANS_DDI_MODE_SELECT_DP_SST:
671 672 673 674
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

675 676 677
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
678 679
		ret = false;
		break;
680 681

	case TRANS_DDI_MODE_SELECT_FDI:
682 683
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
684 685

	default:
686 687
		ret = false;
		break;
688
	}
689 690

out:
691
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
692 693

	return ret;
694 695
}

696 697
static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
					u8 *pipe_mask, bool *is_dp_mst)
698 699
{
	struct drm_device *dev = encoder->base.dev;
700
	struct drm_i915_private *dev_priv = to_i915(dev);
701
	enum port port = encoder->port;
702
	intel_wakeref_t wakeref;
703
	enum pipe p;
704
	u32 tmp;
705 706 707 708
	u8 mst_pipe_mask;

	*pipe_mask = 0;
	*is_dp_mst = false;
709

710 711 712
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
713
		return;
714

715
	tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
716
	if (!(tmp & DDI_BUF_CTL_ENABLE))
717
		goto out;
718

719
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A) {
720 721
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
722

723
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
724 725
		default:
			MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
726
			fallthrough;
727 728
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
729
			*pipe_mask = BIT(PIPE_A);
730 731
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
732
			*pipe_mask = BIT(PIPE_B);
733 734
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
735
			*pipe_mask = BIT(PIPE_C);
736 737 738
			break;
		}

739 740
		goto out;
	}
741

742
	mst_pipe_mask = 0;
743
	for_each_pipe(dev_priv, p) {
744
		enum transcoder cpu_transcoder = (enum transcoder)p;
745
		unsigned int port_mask, ddi_select;
746 747 748 749 750 751
		intel_wakeref_t trans_wakeref;

		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   POWER_DOMAIN_TRANSCODER(cpu_transcoder));
		if (!trans_wakeref)
			continue;
752

753
		if (DISPLAY_VER(dev_priv) >= 12) {
754 755 756 757 758 759
			port_mask = TGL_TRANS_DDI_PORT_MASK;
			ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
		} else {
			port_mask = TRANS_DDI_PORT_MASK;
			ddi_select = TRANS_DDI_SELECT_PORT(port);
		}
760

761 762
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(cpu_transcoder));
763 764
		intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
					trans_wakeref);
765

766
		if ((tmp & port_mask) != ddi_select)
767
			continue;
768

769 770 771
		if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
		    TRANS_DDI_MODE_SELECT_DP_MST)
			mst_pipe_mask |= BIT(p);
772

773
		*pipe_mask |= BIT(p);
774 775
	}

776
	if (!*pipe_mask)
777 778 779
		drm_dbg_kms(&dev_priv->drm,
			    "No pipe for [ENCODER:%d:%s] found\n",
			    encoder->base.base.id, encoder->base.name);
780 781

	if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
782 783 784 785
		drm_dbg_kms(&dev_priv->drm,
			    "Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask);
786 787 788 789
		*pipe_mask = BIT(ffs(*pipe_mask) - 1);
	}

	if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
790 791 792 793
		drm_dbg_kms(&dev_priv->drm,
			    "Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask, mst_pipe_mask);
794 795
	else
		*is_dp_mst = mst_pipe_mask;
796

797
out:
798
	if (*pipe_mask && (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))) {
799
		tmp = intel_de_read(dev_priv, BXT_PHY_CTL(port));
800 801
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
802
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
803 804 805
			drm_err(&dev_priv->drm,
				"[ENCODER:%d:%s] enabled but PHY powered down? (PHY_CTL %08x)\n",
				encoder->base.base.id, encoder->base.name, tmp);
806 807
	}

808
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
809
}
810

811 812 813 814 815 816 817 818 819 820 821 822 823 824
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	u8 pipe_mask;
	bool is_mst;

	intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);

	if (is_mst || !pipe_mask)
		return false;

	*pipe = ffs(pipe_mask) - 1;

	return true;
825 826
}

827
static enum intel_display_power_domain
I
Imre Deak 已提交
828
intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
829
{
830
	/* ICL+ HW requires corresponding AUX IOs to be powered up for PSR with
831 832 833 834 835 836 837 838 839 840 841
	 * DC states enabled at the same time, while for driver initiated AUX
	 * transfers we need the same AUX IOs to be powered but with DC states
	 * disabled. Accordingly use the AUX power domain here which leaves DC
	 * states enabled.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
842
	return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
843
					      intel_aux_power_domain(dig_port);
844 845
}

846 847
static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
					struct intel_crtc_state *crtc_state)
848
{
849
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
850
	struct intel_digital_port *dig_port;
851
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
852

853 854
	/*
	 * TODO: Add support for MST encoders. Atm, the following should never
855 856
	 * happen since fake-MST encoders don't set their get_power_domains()
	 * hook.
857
	 */
858 859
	if (drm_WARN_ON(&dev_priv->drm,
			intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
860
		return;
861

862
	dig_port = enc_to_dig_port(encoder);
863 864

	if (!intel_phy_is_tc(dev_priv, phy) ||
865 866 867 868 869
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
870

871 872 873 874 875
	/*
	 * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
	 * ports.
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) ||
876 877 878 879 880 881
	    intel_phy_is_tc(dev_priv, phy)) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
882 883
}

884 885
void intel_ddi_enable_pipe_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
886
{
887
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
888
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
889
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
890 891
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	u32 val;
892

893
	if (cpu_transcoder != TRANSCODER_EDP) {
894 895 896 897
		if (DISPLAY_VER(dev_priv) >= 13)
			val = TGL_TRANS_CLK_SEL_PORT(phy);
		else if (DISPLAY_VER(dev_priv) >= 12)
			val = TGL_TRANS_CLK_SEL_PORT(encoder->port);
898
		else
899 900 901
			val = TRANS_CLK_SEL_PORT(encoder->port);

		intel_de_write(dev_priv, TRANS_CLK_SEL(cpu_transcoder), val);
902
	}
903 904
}

905
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
906
{
907
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
908
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
909

910
	if (cpu_transcoder != TRANSCODER_EDP) {
911
		if (DISPLAY_VER(dev_priv) >= 12)
912 913 914
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_DISABLED);
915
		else
916 917 918
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_DISABLED);
919
	}
920 921
}

922
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
923
				enum port port, u8 iboost)
924
{
925 926
	u32 tmp;

927
	tmp = intel_de_read(dev_priv, DISPIO_CR_TX_BMU_CR0);
928 929 930 931 932
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
933
	intel_de_write(dev_priv, DISPIO_CR_TX_BMU_CR0, tmp);
934 935
}

936
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
937 938
			       const struct intel_crtc_state *crtc_state,
			       int level)
939
{
940
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
941
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
942
	u8 iboost;
943

944
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
945
		iboost = intel_bios_encoder_hdmi_boost_level(encoder->devdata);
946
	else
947
		iboost = intel_bios_encoder_dp_boost_level(encoder->devdata);
948

949
	if (iboost == 0) {
950
		const struct intel_ddi_buf_trans *ddi_translations;
951 952
		int n_entries;

953
		ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
954
		if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
955
			return;
956
		if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
957 958
			level = n_entries - 1;

959
		iboost = ddi_translations->entries[level].hsw.i_boost;
960 961 962 963
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
964
		drm_err(&dev_priv->drm, "Invalid I_boost value %u\n", iboost);
965 966 967
		return;
	}

968
	_skl_ddi_set_iboost(dev_priv, encoder->port, iboost);
969

970
	if (encoder->port == PORT_A && dig_port->max_lanes == 4)
971
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
972 973
}

974
static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
975 976
				    const struct intel_crtc_state *crtc_state,
				    int level)
977
{
978
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
979
	const struct intel_ddi_buf_trans *ddi_translations;
980
	enum port port = encoder->port;
981
	int n_entries;
982

983
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
984
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
985
		return;
986
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
987 988
		level = n_entries - 1;

989
	bxt_ddi_phy_set_signal_level(dev_priv, port,
990 991 992 993
				     ddi_translations->entries[level].bxt.margin,
				     ddi_translations->entries[level].bxt.scale,
				     ddi_translations->entries[level].bxt.enable,
				     ddi_translations->entries[level].bxt.deemphasis);
994 995
}

996 997
static u8 intel_ddi_dp_voltage_max(struct intel_dp *intel_dp,
				   const struct intel_crtc_state *crtc_state)
998
{
999
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1000 1001 1002
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int n_entries;

1003
	encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1004

1005
	if (drm_WARN_ON(&dev_priv->drm, n_entries < 1))
1006
		n_entries = 1;
1007 1008
	if (drm_WARN_ON(&dev_priv->drm,
			n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
1009 1010 1011 1012 1013 1014
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

1015 1016 1017 1018 1019
/*
 * We assume that the full set of pre-emphasis values can be
 * used on all DDI platforms. Should that change we need to
 * rethink this code.
 */
1020
static u8 intel_ddi_dp_preemph_max(struct intel_dp *intel_dp)
1021
{
1022
	return DP_TRAIN_PRE_EMPH_LEVEL_3;
1023 1024
}

1025
static void icl_ddi_combo_vswing_program(struct intel_encoder *encoder,
1026 1027
					 const struct intel_crtc_state *crtc_state,
					 int level)
1028
{
1029
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1030
	const struct intel_ddi_buf_trans *ddi_translations;
1031
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1032 1033
	int n_entries, ln;
	u32 val;
1034

1035
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1036 1037 1038
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1039 1040
		level = n_entries - 1;

1041
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP)) {
1042 1043 1044 1045 1046 1047 1048 1049
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		val = EDP4K2K_MODE_OVRD_EN | EDP4K2K_MODE_OVRD_OPTIMIZED;
		intel_dp->hobl_active = is_hobl_buf_trans(ddi_translations);
		intel_de_rmw(dev_priv, ICL_PORT_CL_DW10(phy), val,
			     intel_dp->hobl_active ? val : 0);
	}

1050
	/* Set PORT_TX_DW5 */
1051
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1052 1053 1054
	val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
		  TAP2_DISABLE | TAP3_DISABLE);
	val |= SCALING_MODE_SEL(0x2);
1055
	val |= RTERM_SELECT(0x6);
1056
	val |= TAP3_DISABLE;
1057
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1058 1059

	/* Program PORT_TX_DW2 */
1060
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
1061 1062
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
1063 1064
	val |= SWING_SEL_UPPER(ddi_translations->entries[level].cnl.dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations->entries[level].cnl.dw2_swing_sel);
1065
	/* Program Rcomp scalar for every table entry */
1066
	val |= RCOMP_SCALAR(0x98);
1067
	intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), val);
1068 1069 1070 1071

	/* Program PORT_TX_DW4 */
	/* We cannot write to GRP. It would overwrite individual loadgen. */
	for (ln = 0; ln <= 3; ln++) {
1072
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
1073 1074
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
1075 1076 1077
		val |= POST_CURSOR_1(ddi_translations->entries[level].cnl.dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations->entries[level].cnl.dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations->entries[level].cnl.dw4_cursor_coeff);
1078
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
1079
	}
1080 1081

	/* Program PORT_TX_DW7 */
1082
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW7_LN0(phy));
1083
	val &= ~N_SCALAR_MASK;
1084
	val |= N_SCALAR(ddi_translations->entries[level].cnl.dw7_n_scalar);
1085
	intel_de_write(dev_priv, ICL_PORT_TX_DW7_GRP(phy), val);
1086 1087 1088
}

static void icl_combo_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
1089 1090
					      const struct intel_crtc_state *crtc_state,
					      int level)
1091 1092
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1093
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1094
	int width, rate, ln;
1095 1096
	u32 val;

1097 1098
	width = crtc_state->lane_count;
	rate = crtc_state->port_clock;
1099 1100 1101 1102 1103 1104

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
1105
	val = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy));
1106
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
1107 1108 1109
		val &= ~COMMON_KEEPER_EN;
	else
		val |= COMMON_KEEPER_EN;
1110
	intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), val);
1111 1112 1113 1114 1115 1116 1117 1118 1119

	/* 2. Program loadgen select */
	/*
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
	 */
	for (ln = 0; ln <= 3; ln++) {
1120
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
1121 1122 1123 1124 1125 1126
		val &= ~LOADGEN_SELECT;

		if ((rate <= 600000 && width == 4 && ln >= 1) ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
			val |= LOADGEN_SELECT;
		}
1127
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
1128 1129 1130
	}

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
1131
	val = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy));
1132
	val |= SUS_CLOCK_CONFIG;
1133
	intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), val);
1134 1135

	/* 4. Clear training enable to change swing values */
1136
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1137
	val &= ~TX_TRAINING_EN;
1138
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1139 1140

	/* 5. Program swing and de-emphasis */
1141
	icl_ddi_combo_vswing_program(encoder, crtc_state, level);
1142 1143

	/* 6. Set training enable to trigger update */
1144
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1145
	val |= TX_TRAINING_EN;
1146
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1147 1148
}

1149
static void icl_mg_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
1150 1151
					   const struct intel_crtc_state *crtc_state,
					   int level)
1152 1153
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1154
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
1155
	const struct intel_ddi_buf_trans *ddi_translations;
1156 1157
	int n_entries, ln;
	u32 val;
1158

1159 1160 1161
	if (enc_to_dig_port(encoder)->tc_mode == TC_PORT_TBT_ALT)
		return;

1162
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1163 1164 1165
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1166
		level = n_entries - 1;
1167 1168 1169

	/* Set MG_TX_LINK_PARAMS cri_use_fs32 to 0. */
	for (ln = 0; ln < 2; ln++) {
1170
		val = intel_de_read(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port));
1171
		val &= ~CRI_USE_FS32;
1172
		intel_de_write(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port), val);
1173

1174
		val = intel_de_read(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port));
1175
		val &= ~CRI_USE_FS32;
1176
		intel_de_write(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port), val);
1177 1178 1179 1180
	}

	/* Program MG_TX_SWINGCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1181
		val = intel_de_read(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port));
1182 1183
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
1184
			ddi_translations->entries[level].mg.cri_txdeemph_override_17_12);
1185
		intel_de_write(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port), val);
1186

1187
		val = intel_de_read(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port));
1188 1189
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
1190
			ddi_translations->entries[level].mg.cri_txdeemph_override_17_12);
1191
		intel_de_write(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port), val);
1192 1193 1194 1195
	}

	/* Program MG_TX_DRVCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1196
		val = intel_de_read(dev_priv, MG_TX1_DRVCTRL(ln, tc_port));
1197 1198 1199
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
1200
			ddi_translations->entries[level].mg.cri_txdeemph_override_5_0) |
1201
			CRI_TXDEEMPH_OVERRIDE_11_6(
1202
				ddi_translations->entries[level].mg.cri_txdeemph_override_11_6) |
1203
			CRI_TXDEEMPH_OVERRIDE_EN;
1204
		intel_de_write(dev_priv, MG_TX1_DRVCTRL(ln, tc_port), val);
1205

1206
		val = intel_de_read(dev_priv, MG_TX2_DRVCTRL(ln, tc_port));
1207 1208 1209
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
1210
			ddi_translations->entries[level].mg.cri_txdeemph_override_5_0) |
1211
			CRI_TXDEEMPH_OVERRIDE_11_6(
1212
				ddi_translations->entries[level].mg.cri_txdeemph_override_11_6) |
1213
			CRI_TXDEEMPH_OVERRIDE_EN;
1214
		intel_de_write(dev_priv, MG_TX2_DRVCTRL(ln, tc_port), val);
1215 1216 1217 1218 1219 1220 1221 1222 1223 1224

		/* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
	}

	/*
	 * Program MG_CLKHUB<LN, port being used> with value from frequency table
	 * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
	 * values from table for which TX1 and TX2 enabled.
	 */
	for (ln = 0; ln < 2; ln++) {
1225
		val = intel_de_read(dev_priv, MG_CLKHUB(ln, tc_port));
1226
		if (crtc_state->port_clock < 300000)
1227 1228 1229
			val |= CFG_LOW_RATE_LKREN_EN;
		else
			val &= ~CFG_LOW_RATE_LKREN_EN;
1230
		intel_de_write(dev_priv, MG_CLKHUB(ln, tc_port), val);
1231 1232 1233 1234
	}

	/* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
	for (ln = 0; ln < 2; ln++) {
1235
		val = intel_de_read(dev_priv, MG_TX1_DCC(ln, tc_port));
1236
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
1237
		if (crtc_state->port_clock <= 500000) {
1238 1239 1240 1241 1242
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
1243
		intel_de_write(dev_priv, MG_TX1_DCC(ln, tc_port), val);
1244

1245
		val = intel_de_read(dev_priv, MG_TX2_DCC(ln, tc_port));
1246
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
1247
		if (crtc_state->port_clock <= 500000) {
1248 1249 1250 1251 1252
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
1253
		intel_de_write(dev_priv, MG_TX2_DCC(ln, tc_port), val);
1254 1255 1256 1257
	}

	/* Program MG_TX_PISO_READLOAD with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1258 1259
		val = intel_de_read(dev_priv,
				    MG_TX1_PISO_READLOAD(ln, tc_port));
1260
		val |= CRI_CALCINIT;
1261 1262
		intel_de_write(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port),
			       val);
1263

1264 1265
		val = intel_de_read(dev_priv,
				    MG_TX2_PISO_READLOAD(ln, tc_port));
1266
		val |= CRI_CALCINIT;
1267 1268
		intel_de_write(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port),
			       val);
1269 1270 1271 1272
	}
}

static void icl_ddi_vswing_sequence(struct intel_encoder *encoder,
1273 1274
				    const struct intel_crtc_state *crtc_state,
				    int level)
1275
{
1276
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1277
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1278

1279
	if (intel_phy_is_combo(dev_priv, phy))
1280
		icl_combo_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1281
	else
1282
		icl_mg_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1283 1284
}

1285
static void
1286 1287 1288
tgl_dkl_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
				int level)
1289 1290 1291
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
1292
	const struct intel_ddi_buf_trans *ddi_translations;
1293 1294
	u32 val, dpcnt_mask, dpcnt_val;
	int n_entries, ln;
1295

1296 1297 1298
	if (enc_to_dig_port(encoder)->tc_mode == TC_PORT_TBT_ALT)
		return;

1299
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1300 1301 1302
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1303 1304 1305 1306 1307
		level = n_entries - 1;

	dpcnt_mask = (DKL_TX_PRESHOOT_COEFF_MASK |
		      DKL_TX_DE_EMPAHSIS_COEFF_MASK |
		      DKL_TX_VSWING_CONTROL_MASK);
1308 1309 1310
	dpcnt_val = DKL_TX_VSWING_CONTROL(ddi_translations->entries[level].dkl.dkl_vswing_control);
	dpcnt_val |= DKL_TX_DE_EMPHASIS_COEFF(ddi_translations->entries[level].dkl.dkl_de_emphasis_control);
	dpcnt_val |= DKL_TX_PRESHOOT_COEFF(ddi_translations->entries[level].dkl.dkl_preshoot_control);
1311 1312

	for (ln = 0; ln < 2; ln++) {
1313 1314
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, ln));
1315

1316
		intel_de_write(dev_priv, DKL_TX_PMD_LANE_SUS(tc_port), 0);
1317

1318
		/* All the registers are RMW */
1319
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL0(tc_port));
1320 1321
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
1322
		intel_de_write(dev_priv, DKL_TX_DPCNTL0(tc_port), val);
1323

1324
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL1(tc_port));
1325 1326
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
1327
		intel_de_write(dev_priv, DKL_TX_DPCNTL1(tc_port), val);
1328

1329
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL2(tc_port));
1330
		val &= ~DKL_TX_DP20BITMODE;
1331
		intel_de_write(dev_priv, DKL_TX_DPCNTL2(tc_port), val);
1332 1333 1334 1335 1336 1337 1338 1339

		if ((intel_crtc_has_dp_encoder(crtc_state) &&
		     crtc_state->port_clock == 162000) ||
		    (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
		     crtc_state->port_clock == 594000))
			val |= DKL_TX_LOADGEN_SHARING_PMD_DISABLE;
		else
			val &= ~DKL_TX_LOADGEN_SHARING_PMD_DISABLE;
1340 1341 1342 1343
	}
}

static void tgl_ddi_vswing_sequence(struct intel_encoder *encoder,
1344 1345
				    const struct intel_crtc_state *crtc_state,
				    int level)
1346 1347 1348 1349 1350
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);

	if (intel_phy_is_combo(dev_priv, phy))
1351
		icl_combo_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1352
	else
1353
		tgl_dkl_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1354 1355
}

1356 1357
static int translate_signal_level(struct intel_dp *intel_dp,
				  u8 signal_levels)
1358
{
1359
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1360
	int i;
1361

1362 1363 1364
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
1365 1366
	}

1367 1368 1369
	drm_WARN(&i915->drm, 1,
		 "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
		 signal_levels);
1370 1371

	return 0;
1372 1373
}

1374
static int intel_ddi_dp_level(struct intel_dp *intel_dp)
1375
{
1376
	u8 train_set = intel_dp->train_set[0];
1377 1378
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);
1379

1380
	return translate_signal_level(intel_dp, signal_levels);
1381 1382
}

1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
static void
dg2_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

	intel_snps_phy_ddi_vswing_sequence(encoder, level);
}

1393
static void
1394 1395
tgl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1396
{
1397
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1398
	int level = intel_ddi_dp_level(intel_dp);
1399

1400
	tgl_ddi_vswing_sequence(encoder, crtc_state, level);
1401
}
1402

1403
static void
1404 1405
icl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1406 1407 1408 1409
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

1410
	icl_ddi_vswing_sequence(encoder, crtc_state, level);
1411 1412
}

1413
static void
1414 1415
bxt_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1416 1417 1418 1419
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

1420
	bxt_ddi_vswing_sequence(encoder, crtc_state, level);
1421 1422 1423
}

static void
1424 1425
hsw_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int level = intel_ddi_dp_level(intel_dp);
	enum port port = encoder->port;
	u32 signal_levels;

	signal_levels = DDI_BUF_TRANS_SELECT(level);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~DDI_BUF_EMP_MASK;
	intel_dp->DP |= signal_levels;

1441
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
1442
		skl_ddi_set_iboost(encoder, crtc_state, level);
1443

1444 1445
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
1446 1447
}

1448
static void _icl_ddi_enable_clock(struct drm_i915_private *i915, i915_reg_t reg,
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
				  u32 clk_sel_mask, u32 clk_sel, u32 clk_off)
{
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, reg, clk_sel_mask, clk_sel);

	/*
	 * "This step and the step before must be
	 *  done with separate register writes."
	 */
	intel_de_rmw(i915, reg, clk_off, 0);

	mutex_unlock(&i915->dpll.lock);
}

1464
static void _icl_ddi_disable_clock(struct drm_i915_private *i915, i915_reg_t reg,
1465 1466 1467 1468 1469 1470 1471 1472 1473
				   u32 clk_off)
{
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, reg, 0, clk_off);

	mutex_unlock(&i915->dpll.lock);
}

1474
static bool _icl_ddi_is_clock_enabled(struct drm_i915_private *i915, i915_reg_t reg,
1475 1476 1477 1478 1479
				      u32 clk_off)
{
	return !(intel_de_read(i915, reg) & clk_off);
}

1480
static struct intel_shared_dpll *
1481
_icl_ddi_get_pll(struct drm_i915_private *i915, i915_reg_t reg,
1482 1483 1484 1485 1486 1487 1488 1489 1490
		 u32 clk_sel_mask, u32 clk_sel_shift)
{
	enum intel_dpll_id id;

	id = (intel_de_read(i915, reg) & clk_sel_mask) >> clk_sel_shift;

	return intel_get_shared_dpll_by_id(i915, id);
}

1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
static void adls_ddi_enable_clock(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

1501
	_icl_ddi_enable_clock(i915, ADLS_DPCLKA_CFGCR(phy),
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
			      ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy),
			      pll->info->id << ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

static void adls_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1512
	_icl_ddi_disable_clock(i915, ADLS_DPCLKA_CFGCR(phy),
1513 1514 1515
			       ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1516 1517 1518 1519 1520
static bool adls_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1521
	return _icl_ddi_is_clock_enabled(i915, ADLS_DPCLKA_CFGCR(phy),
1522 1523 1524
					 ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1525 1526 1527 1528 1529
static struct intel_shared_dpll *adls_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1530
	return _icl_ddi_get_pll(i915, ADLS_DPCLKA_CFGCR(phy),
1531 1532 1533 1534
				ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy),
				ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy));
}

1535 1536 1537 1538 1539 1540 1541 1542 1543 1544
static void rkl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

1545
	_icl_ddi_enable_clock(i915, ICL_DPCLKA_CFGCR0,
1546 1547 1548 1549 1550 1551 1552 1553 1554 1555
			      RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

static void rkl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1556
	_icl_ddi_disable_clock(i915, ICL_DPCLKA_CFGCR0,
1557 1558 1559
			       RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1560 1561 1562 1563 1564
static bool rkl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1565
	return _icl_ddi_is_clock_enabled(i915, ICL_DPCLKA_CFGCR0,
1566 1567 1568
					 RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1569 1570 1571 1572 1573
static struct intel_shared_dpll *rkl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1574
	return _icl_ddi_get_pll(i915, ICL_DPCLKA_CFGCR0,
1575 1576 1577 1578
				RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
				RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
}

1579 1580
static void dg1_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
1581
{
1582
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1583
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1584
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1585

1586
	if (drm_WARN_ON(&i915->drm, !pll))
1587 1588
		return;

1589 1590 1591 1592
	/*
	 * If we fail this, something went very wrong: first 2 PLLs should be
	 * used by first 2 phys and last 2 PLLs by last phys
	 */
1593
	if (drm_WARN_ON(&i915->drm,
1594 1595 1596 1597
			(pll->info->id < DPLL_ID_DG1_DPLL2 && phy >= PHY_C) ||
			(pll->info->id >= DPLL_ID_DG1_DPLL2 && phy < PHY_C)))
		return;

1598
	_icl_ddi_enable_clock(i915, DG1_DPCLKA_CFGCR0(phy),
1599 1600 1601
			      DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1602 1603
}

1604 1605
static void dg1_ddi_disable_clock(struct intel_encoder *encoder)
{
1606 1607
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1608

1609
	_icl_ddi_disable_clock(i915, DG1_DPCLKA_CFGCR0(phy),
1610
			       DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1611 1612
}

1613 1614 1615 1616 1617
static bool dg1_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1618
	return _icl_ddi_is_clock_enabled(i915, DG1_DPCLKA_CFGCR0(phy),
1619 1620 1621
					 DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1622 1623 1624 1625
static struct intel_shared_dpll *dg1_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1626 1627
	enum intel_dpll_id id;
	u32 val;
1628

1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
	val = intel_de_read(i915, DG1_DPCLKA_CFGCR0(phy));
	val &= DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
	val >>= DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy);
	id = val;

	/*
	 * _DG1_DPCLKA0_CFGCR0 maps between DPLL 0 and 1 with one bit for phy A
	 * and B while _DG1_DPCLKA1_CFGCR0 maps between DPLL 2 and 3 with one
	 * bit for phy C and D.
	 */
	if (phy >= PHY_C)
		id += DPLL_ID_DG1_DPLL2;

	return intel_get_shared_dpll_by_id(i915, id);
1643 1644
}

1645 1646
static void icl_ddi_combo_enable_clock(struct intel_encoder *encoder,
				       const struct intel_crtc_state *crtc_state)
1647
{
1648
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1649
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1650
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1651

1652
	if (drm_WARN_ON(&i915->drm, !pll))
1653 1654
		return;

1655
	_icl_ddi_enable_clock(i915, ICL_DPCLKA_CFGCR0,
1656 1657 1658
			      ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1659 1660
}

1661
static void icl_ddi_combo_disable_clock(struct intel_encoder *encoder)
1662
{
1663 1664
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1665

1666
	_icl_ddi_disable_clock(i915, ICL_DPCLKA_CFGCR0,
1667
			       ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1668 1669
}

1670 1671 1672 1673 1674
static bool icl_ddi_combo_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1675
	return _icl_ddi_is_clock_enabled(i915, ICL_DPCLKA_CFGCR0,
1676 1677 1678
					 ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1679 1680 1681 1682 1683
struct intel_shared_dpll *icl_ddi_combo_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1684
	return _icl_ddi_get_pll(i915, ICL_DPCLKA_CFGCR0,
1685 1686 1687 1688
				ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
				ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
}

1689 1690
static void jsl_ddi_tc_enable_clock(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state)
1691
{
1692 1693
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1694
	enum port port = encoder->port;
1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	/*
	 * "For DDIC and DDID, program DDI_CLK_SEL to map the MG clock to the port.
	 *  MG does not exist, but the programming is required to ungate DDIC and DDID."
	 */
	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_MG);

	icl_ddi_combo_enable_clock(encoder, crtc_state);
}

static void jsl_ddi_tc_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	icl_ddi_combo_disable_clock(encoder);

	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
}

1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
static bool jsl_ddi_tc_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	if ((tmp & DDI_CLK_SEL_MASK) == DDI_CLK_SEL_NONE)
		return false;

	return icl_ddi_combo_is_clock_enabled(encoder);
}

1732 1733 1734 1735
static void icl_ddi_tc_enable_clock(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1736
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1737 1738
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
1739

1740
	if (drm_WARN_ON(&i915->drm, !pll))
1741 1742
		return;

1743 1744
	intel_de_write(i915, DDI_CLK_SEL(port),
		       icl_pll_to_ddi_clk_sel(encoder, crtc_state));
1745

1746
	mutex_lock(&i915->dpll.lock);
1747

1748 1749 1750 1751
	intel_de_rmw(i915, ICL_DPCLKA_CFGCR0,
		     ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port), 0);

	mutex_unlock(&i915->dpll.lock);
1752 1753
}

1754
static void icl_ddi_tc_disable_clock(struct intel_encoder *encoder)
1755
{
1756 1757
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
1758
	enum port port = encoder->port;
1759

1760 1761 1762 1763 1764 1765 1766 1767
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, ICL_DPCLKA_CFGCR0,
		     0, ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port));

	mutex_unlock(&i915->dpll.lock);

	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
1768 1769
}

1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
static bool icl_ddi_tc_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	if ((tmp & DDI_CLK_SEL_MASK) == DDI_CLK_SEL_NONE)
		return false;

	tmp = intel_de_read(i915, ICL_DPCLKA_CFGCR0);

	return !(tmp & ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port));
}

1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839
static struct intel_shared_dpll *icl_ddi_tc_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	switch (tmp & DDI_CLK_SEL_MASK) {
	case DDI_CLK_SEL_TBT_162:
	case DDI_CLK_SEL_TBT_270:
	case DDI_CLK_SEL_TBT_540:
	case DDI_CLK_SEL_TBT_810:
		id = DPLL_ID_ICL_TBTPLL;
		break;
	case DDI_CLK_SEL_MG:
		id = icl_tc_port_to_pll_id(tc_port);
		break;
	default:
		MISSING_CASE(tmp);
		fallthrough;
	case DDI_CLK_SEL_NONE:
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

static struct intel_shared_dpll *bxt_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum intel_dpll_id id;

	switch (encoder->port) {
	case PORT_A:
		id = DPLL_ID_SKL_DPLL0;
		break;
	case PORT_B:
		id = DPLL_ID_SKL_DPLL1;
		break;
	case PORT_C:
		id = DPLL_ID_SKL_DPLL2;
		break;
	default:
		MISSING_CASE(encoder->port);
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851
static void skl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	mutex_lock(&i915->dpll.lock);

1852 1853 1854 1855 1856
	intel_de_rmw(i915, DPLL_CTRL2,
		     DPLL_CTRL2_DDI_CLK_OFF(port) |
		     DPLL_CTRL2_DDI_CLK_SEL_MASK(port),
		     DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
		     DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
1857 1858 1859 1860 1861 1862 1863 1864 1865

	mutex_unlock(&i915->dpll.lock);
}

static void skl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

1866 1867
	mutex_lock(&i915->dpll.lock);

1868 1869
	intel_de_rmw(i915, DPLL_CTRL2,
		     0, DPLL_CTRL2_DDI_CLK_OFF(port));
1870 1871

	mutex_unlock(&i915->dpll.lock);
1872 1873
}

1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885
static bool skl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	/*
	 * FIXME Not sure if the override affects both
	 * the PLL selection and the CLK_OFF bit.
	 */
	return !(intel_de_read(i915, DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_OFF(port));
}

1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907
static struct intel_shared_dpll *skl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, DPLL_CTRL2);

	/*
	 * FIXME Not sure if the override affects both
	 * the PLL selection and the CLK_OFF bit.
	 */
	if ((tmp & DPLL_CTRL2_DDI_SEL_OVERRIDE(port)) == 0)
		return NULL;

	id = (tmp & DPLL_CTRL2_DDI_CLK_SEL_MASK(port)) >>
		DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port);

	return intel_get_shared_dpll_by_id(i915, id);
}

1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928
void hsw_ddi_enable_clock(struct intel_encoder *encoder,
			  const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	intel_de_write(i915, PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
}

void hsw_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	intel_de_write(i915, PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
}

1929 1930 1931 1932 1933 1934 1935 1936
bool hsw_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	return intel_de_read(i915, PORT_CLK_SEL(port)) != PORT_CLK_SEL_NONE;
}

1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974
static struct intel_shared_dpll *hsw_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, PORT_CLK_SEL(port));

	switch (tmp & PORT_CLK_SEL_MASK) {
	case PORT_CLK_SEL_WRPLL1:
		id = DPLL_ID_WRPLL1;
		break;
	case PORT_CLK_SEL_WRPLL2:
		id = DPLL_ID_WRPLL2;
		break;
	case PORT_CLK_SEL_SPLL:
		id = DPLL_ID_SPLL;
		break;
	case PORT_CLK_SEL_LCPLL_810:
		id = DPLL_ID_LCPLL_810;
		break;
	case PORT_CLK_SEL_LCPLL_1350:
		id = DPLL_ID_LCPLL_1350;
		break;
	case PORT_CLK_SEL_LCPLL_2700:
		id = DPLL_ID_LCPLL_2700;
		break;
	default:
		MISSING_CASE(tmp);
		fallthrough;
	case PORT_CLK_SEL_NONE:
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
void intel_ddi_enable_clock(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state)
{
	if (encoder->enable_clock)
		encoder->enable_clock(encoder, crtc_state);
}

static void intel_ddi_disable_clock(struct intel_encoder *encoder)
{
	if (encoder->disable_clock)
		encoder->disable_clock(encoder);
}

1988
void intel_ddi_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
1989
{
1990
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009
	u32 port_mask;
	bool ddi_clk_needed;

	/*
	 * In case of DP MST, we sanitize the primary encoder only, not the
	 * virtual ones.
	 */
	if (encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
		u8 pipe_mask;
		bool is_mst;

		intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
		/*
		 * In the unlikely case that BIOS enables DP in MST mode, just
		 * warn since our MST HW readout is incomplete.
		 */
2010
		if (drm_WARN_ON(&i915->drm, is_mst))
2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024
			return;
	}

	port_mask = BIT(encoder->port);
	ddi_clk_needed = encoder->base.crtc;

	if (encoder->type == INTEL_OUTPUT_DSI) {
		struct intel_encoder *other_encoder;

		port_mask = intel_dsi_encoder_ports(encoder);
		/*
		 * Sanity check that we haven't incorrectly registered another
		 * encoder using any of the ports of this DSI encoder.
		 */
2025
		for_each_intel_encoder(&i915->drm, other_encoder) {
2026 2027 2028
			if (other_encoder == encoder)
				continue;

2029
			if (drm_WARN_ON(&i915->drm,
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039
					port_mask & BIT(other_encoder->port)))
				return;
		}
		/*
		 * For DSI we keep the ddi clocks gated
		 * except during enable/disable sequence.
		 */
		ddi_clk_needed = false;
	}

2040
	if (ddi_clk_needed || !encoder->is_clock_enabled ||
2041 2042 2043 2044 2045 2046 2047 2048
	    !encoder->is_clock_enabled(encoder))
		return;

	drm_notice(&i915->drm,
		   "[ENCODER:%d:%s] is disabled/in DSI mode with an ungated DDI clock, gate it\n",
		   encoder->base.base.id, encoder->base.name);

	encoder->disable_clock(encoder);
2049 2050
}

2051
static void
2052
icl_program_mg_dp_mode(struct intel_digital_port *dig_port,
2053
		       const struct intel_crtc_state *crtc_state)
2054
{
2055 2056
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, dig_port->base.port);
2057
	enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
2058 2059
	u32 ln0, ln1, pin_assignment;
	u8 width;
2060

2061 2062
	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode == TC_PORT_TBT_ALT)
2063 2064
		return;

2065
	if (DISPLAY_VER(dev_priv) >= 12) {
2066 2067 2068 2069 2070 2071
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		ln0 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		ln1 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
2072
	} else {
2073 2074
		ln0 = intel_de_read(dev_priv, MG_DP_MODE(0, tc_port));
		ln1 = intel_de_read(dev_priv, MG_DP_MODE(1, tc_port));
2075
	}
2076

2077
	ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2078
	ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2079

2080
	/* DPPATC */
2081
	pin_assignment = intel_tc_port_get_pin_assignment_mask(dig_port);
2082
	width = crtc_state->lane_count;
2083

2084 2085
	switch (pin_assignment) {
	case 0x0:
2086
		drm_WARN_ON(&dev_priv->drm,
2087
			    dig_port->tc_mode != TC_PORT_LEGACY);
2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109
		if (width == 1) {
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x1:
		if (width == 4) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x2:
		if (width == 2) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x3:
	case 0x5:
		if (width == 1) {
2110 2111
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
2112 2113 2114
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
2115 2116
		}
		break;
2117 2118 2119 2120 2121 2122 2123 2124 2125
	case 0x4:
	case 0x6:
		if (width == 1) {
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
2126 2127
		break;
	default:
2128
		MISSING_CASE(pin_assignment);
2129 2130
	}

2131
	if (DISPLAY_VER(dev_priv) >= 12) {
2132 2133 2134 2135 2136 2137
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln0);
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln1);
2138
	} else {
2139 2140
		intel_de_write(dev_priv, MG_DP_MODE(0, tc_port), ln0);
		intel_de_write(dev_priv, MG_DP_MODE(1, tc_port), ln1);
2141
	}
2142 2143
}

2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
static enum transcoder
tgl_dp_tp_transcoder(const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
		return crtc_state->mst_master_transcoder;
	else
		return crtc_state->cpu_transcoder;
}

i915_reg_t dp_tp_ctl_reg(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2158
	if (DISPLAY_VER(dev_priv) >= 12)
2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
		return TGL_DP_TP_CTL(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_CTL(encoder->port);
}

i915_reg_t dp_tp_status_reg(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2169
	if (DISPLAY_VER(dev_priv) >= 12)
2170 2171 2172 2173 2174
		return TGL_DP_TP_STATUS(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_STATUS(encoder->port);
}

2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186
static void intel_dp_sink_set_msa_timing_par_ignore_state(struct intel_dp *intel_dp,
							  const struct intel_crtc_state *crtc_state,
							  bool enable)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	if (!crtc_state->vrr.enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_DOWNSPREAD_CTRL,
			       enable ? DP_MSA_TIMING_PAR_IGNORE_EN : 0) <= 0)
		drm_dbg_kms(&i915->drm,
V
Ville Syrjälä 已提交
2187 2188
			    "Failed to %s MSA_TIMING_PAR_IGNORE in the sink\n",
			    enabledisable(enable));
2189 2190
}

2191 2192 2193
static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
{
2194 2195
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

2196 2197 2198 2199
	if (!crtc_state->fec_enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
2200 2201
		drm_dbg_kms(&i915->drm,
			    "Failed to set FEC_READY in the sink\n");
2202 2203
}

2204 2205 2206 2207
static void intel_ddi_enable_fec(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2208
	struct intel_dp *intel_dp;
2209 2210 2211 2212 2213
	u32 val;

	if (!crtc_state->fec_enable)
		return;

2214
	intel_dp = enc_to_intel_dp(encoder);
2215
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
2216
	val |= DP_TP_CTL_FEC_ENABLE;
2217
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
2218 2219
}

A
Anusha Srivatsa 已提交
2220 2221 2222 2223
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
					const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2224
	struct intel_dp *intel_dp;
A
Anusha Srivatsa 已提交
2225 2226 2227 2228 2229
	u32 val;

	if (!crtc_state->fec_enable)
		return;

2230
	intel_dp = enc_to_intel_dp(encoder);
2231
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
2232
	val &= ~DP_TP_CTL_FEC_ENABLE;
2233 2234
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
2235 2236
}

2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
static void intel_ddi_power_up_lanes(struct intel_encoder *encoder,
				     const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (intel_phy_is_combo(i915, phy)) {
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

		intel_combo_phy_power_up_lanes(i915, phy, false,
					       crtc_state->lane_count,
					       lane_reversal);
	}
}

2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
static void intel_ddi_mso_get_config(struct intel_encoder *encoder,
				     struct intel_crtc_state *pipe_config)
{
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	u32 dss1;

	if (!HAS_MSO(i915))
		return;

	dss1 = intel_de_read(i915, ICL_PIPE_DSS_CTL1(pipe));

	pipe_config->splitter.enable = dss1 & SPLITTER_ENABLE;
	if (!pipe_config->splitter.enable)
		return;

	/* Splitter enable is supported for pipe A only. */
	if (drm_WARN_ON(&i915->drm, pipe != PIPE_A)) {
		pipe_config->splitter.enable = false;
		return;
	}

	switch (dss1 & SPLITTER_CONFIGURATION_MASK) {
	default:
		drm_WARN(&i915->drm, true,
			 "Invalid splitter configuration, dss1=0x%08x\n", dss1);
		fallthrough;
	case SPLITTER_CONFIGURATION_2_SEGMENT:
		pipe_config->splitter.link_count = 2;
		break;
	case SPLITTER_CONFIGURATION_4_SEGMENT:
		pipe_config->splitter.link_count = 4;
		break;
	}

	pipe_config->splitter.pixel_overlap = REG_FIELD_GET(OVERLAP_PIXELS_MASK, dss1);
}

2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320
static void intel_ddi_mso_configure(const struct intel_crtc_state *crtc_state)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	u32 dss1 = 0;

	if (!HAS_MSO(i915))
		return;

	if (crtc_state->splitter.enable) {
		/* Splitter enable is supported for pipe A only. */
		if (drm_WARN_ON(&i915->drm, pipe != PIPE_A))
			return;

		dss1 |= SPLITTER_ENABLE;
		dss1 |= OVERLAP_PIXELS(crtc_state->splitter.pixel_overlap);
		if (crtc_state->splitter.link_count == 2)
			dss1 |= SPLITTER_CONFIGURATION_2_SEGMENT;
		else
			dss1 |= SPLITTER_CONFIGURATION_4_SEGMENT;
	}

	intel_de_rmw(i915, ICL_PIPE_DSS_CTL1(pipe),
		     SPLITTER_ENABLE | SPLITTER_CONFIGURATION_MASK |
		     OVERLAP_PIXELS_MASK, dss1);
}

2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
static void dg2_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
	int level = intel_ddi_dp_level(intel_dp);

	intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
				 crtc_state->lane_count);

	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */

	/* 2. Enable Panel Power if PPS is required */
	intel_pps_on(intel_dp);

	/*
	 * 3. Enable the port PLL.
	 */
	intel_ddi_enable_clock(encoder, crtc_state);

	/* 4. Enable IO power */
	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);

	/*
	 * 5. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 5.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
	 */
	intel_ddi_enable_pipe_clock(encoder, crtc_state);

	/* 5.b Not relevant to i915 for now */

	/*
	 * 5.c Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
	intel_ddi_config_transcoder_func(encoder, crtc_state);

	/*
	 * 5.d Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 5.e Configure voltage swing and related IO settings */
	intel_snps_phy_ddi_vswing_sequence(encoder, level);

	/*
	 * 5.f Configure and enable DDI_BUF_CTL
	 * 5.g Wait for DDI_BUF_CTL DDI Idle Status = 0b (Not Idle), timeout
	 *     after 1200 us.
	 *
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);

	if (!is_mst)
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);

	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);

	/*
	 * 5.h Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 5.i If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
	intel_dp_start_link_train(intel_dp, crtc_state);

	/* 5.j Set DP_TP_CTL link training to Normal */
	if (!is_trans_port_sync_mode(crtc_state))
		intel_dp_stop_link_train(intel_dp, crtc_state);

	/* 5.k Configure and enable FEC if needed */
	intel_ddi_enable_fec(encoder, crtc_state);
	intel_dsc_enable(encoder, crtc_state);
}

2431 2432
static void tgl_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
2433 2434 2435
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
2436
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2437 2438
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2439
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2440 2441 2442
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
	int level = intel_ddi_dp_level(intel_dp);

2443 2444 2445
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
2446

2447 2448 2449 2450 2451 2452
	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */
2453

2454
	/* 2. Enable Panel Power if PPS is required */
2455
	intel_pps_on(intel_dp);
2456 2457

	/*
2458 2459 2460 2461
	 * 3. For non-TBT Type-C ports, set FIA lane count
	 * (DFLEXDPSP.DPX4TXLATC)
	 *
	 * This was done before tgl_ddi_pre_enable_dp by
2462
	 * hsw_crtc_enable()->intel_encoders_pre_pll_enable().
2463 2464
	 */

2465 2466 2467 2468
	/*
	 * 4. Enable the port PLL.
	 *
	 * The PLL enabling itself was already done before this function by
2469
	 * hsw_crtc_enable()->intel_enable_shared_dpll().  We need only
2470 2471
	 * configure the PLL to port mapping here.
	 */
2472
	intel_ddi_enable_clock(encoder, crtc_state);
2473

2474
	/* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
2475
	if (!intel_phy_is_tc(dev_priv, phy) ||
2476 2477 2478 2479 2480
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
2481

2482
	/* 6. Program DP_MODE */
2483
	icl_program_mg_dp_mode(dig_port, crtc_state);
2484 2485

	/*
2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497
	 * 7. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 7.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
2498
	 */
2499
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
2500

2501 2502 2503 2504
	/*
	 * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
2505
	intel_ddi_config_transcoder_func(encoder, crtc_state);
2506

2507 2508 2509 2510 2511 2512 2513 2514 2515
	/*
	 * 7.c Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 7.e Configure voltage swing and related IO settings */
2516
	tgl_ddi_vswing_sequence(encoder, crtc_state, level);
2517

2518 2519 2520 2521
	/*
	 * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
	 * the used lanes of the DDI.
	 */
2522
	intel_ddi_power_up_lanes(encoder, crtc_state);
2523

2524 2525 2526 2527 2528
	/*
	 * 7.g Program CoG/MSO configuration bits in DSS_CTL1 if selected.
	 */
	intel_ddi_mso_configure(crtc_state);

2529 2530 2531 2532 2533 2534 2535 2536
	/*
	 * 7.g Configure and enable DDI_BUF_CTL
	 * 7.h Wait for DDI_BUF_CTL DDI Idle Status = 0b (Not Idle), timeout
	 *     after 500 us.
	 *
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
2537
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);
2538 2539

	if (!is_mst)
2540
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2541

2542
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2543 2544 2545 2546 2547 2548 2549
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
2550

2551
	intel_dp_check_frl_training(intel_dp);
2552
	intel_dp_pcon_dsc_configure(intel_dp, crtc_state);
2553

2554 2555 2556 2557 2558 2559 2560
	/*
	 * 7.i Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
2561
	intel_dp_start_link_train(intel_dp, crtc_state);
2562

2563
	/* 7.k Set DP_TP_CTL link training to Normal */
2564
	if (!is_trans_port_sync_mode(crtc_state))
2565
		intel_dp_stop_link_train(intel_dp, crtc_state);
2566

2567
	/* 7.l Configure and enable FEC if needed */
2568
	intel_ddi_enable_fec(encoder, crtc_state);
2569 2570
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
2571 2572
}

2573 2574
static void hsw_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
2575 2576
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
2577
{
2578
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2579
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2580
	enum port port = encoder->port;
2581
	enum phy phy = intel_port_to_phy(dev_priv, port);
2582
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2583
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
2584
	int level = intel_ddi_dp_level(intel_dp);
2585

2586
	if (DISPLAY_VER(dev_priv) < 11)
2587 2588
		drm_WARN_ON(&dev_priv->drm,
			    is_mst && (port == PORT_A || port == PORT_E));
2589
	else
2590
		drm_WARN_ON(&dev_priv->drm, is_mst && port == PORT_A);
2591

2592 2593 2594
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
2595

2596
	intel_pps_on(intel_dp);
2597

2598
	intel_ddi_enable_clock(encoder, crtc_state);
2599

2600
	if (!intel_phy_is_tc(dev_priv, phy) ||
2601 2602 2603 2604 2605
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
2606

2607
	icl_program_mg_dp_mode(dig_port, crtc_state);
P
Paulo Zanoni 已提交
2608

2609
	if (DISPLAY_VER(dev_priv) >= 11)
2610
		icl_ddi_vswing_sequence(encoder, crtc_state, level);
2611
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
2612
		bxt_ddi_vswing_sequence(encoder, crtc_state, level);
2613
	else
2614
		hsw_prepare_dp_ddi_buffers(encoder, crtc_state);
2615

2616
	intel_ddi_power_up_lanes(encoder, crtc_state);
2617

2618
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);
2619
	if (!is_mst)
2620
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2621
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2622 2623
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
					      true);
2624
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
2625
	intel_dp_start_link_train(intel_dp, crtc_state);
2626
	if ((port != PORT_A || DISPLAY_VER(dev_priv) >= 9) &&
2627
	    !is_trans_port_sync_mode(crtc_state))
2628
		intel_dp_stop_link_train(intel_dp, crtc_state);
2629

2630 2631
	intel_ddi_enable_fec(encoder, crtc_state);

2632
	if (!is_mst)
2633
		intel_ddi_enable_pipe_clock(encoder, crtc_state);
2634

2635 2636
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
2637
}
2638

2639 2640
static void intel_ddi_pre_enable_dp(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
2641 2642 2643 2644 2645
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2646 2647 2648
	if (IS_DG2(dev_priv))
		dg2_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
	else if (DISPLAY_VER(dev_priv) >= 12)
2649
		tgl_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
2650
	else
2651
		hsw_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
2652

2653 2654 2655
	/* MST will call a setting of MSA after an allocating of Virtual Channel
	 * from MST encoder pre_enable callback.
	 */
2656
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
2657
		intel_ddi_set_dp_msa(crtc_state, conn_state);
2658

2659 2660
		intel_dp_set_m_n(crtc_state, M1_N1);
	}
2661 2662
}

2663 2664
static void intel_ddi_pre_enable_hdmi(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
2665
				      const struct intel_crtc_state *crtc_state,
2666
				      const struct drm_connector_state *conn_state)
2667
{
2668 2669
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2670
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2671

2672
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
2673
	intel_ddi_enable_clock(encoder, crtc_state);
2674

2675 2676 2677
	drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
	dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
							   dig_port->ddi_io_power_domain);
2678

2679
	icl_program_mg_dp_mode(dig_port, crtc_state);
2680

2681
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
2682

2683 2684 2685
	dig_port->set_infoframes(encoder,
				 crtc_state->has_infoframe,
				 crtc_state, conn_state);
2686
}
2687

2688 2689
static void intel_ddi_pre_enable(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
2690
				 const struct intel_crtc_state *crtc_state,
2691
				 const struct drm_connector_state *conn_state)
2692
{
2693
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2694 2695
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
2696

2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709
	/*
	 * When called from DP MST code:
	 * - conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - crtc_state will be the state of the first stream to
	 *   be activated on this port, and it may not be the same
	 *   stream that will be deactivated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
	 */

2710
	drm_WARN_ON(&dev_priv->drm, crtc_state->has_pch_encoder);
2711 2712 2713

	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

2714
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
2715 2716
		intel_ddi_pre_enable_hdmi(state, encoder, crtc_state,
					  conn_state);
2717
	} else {
2718
		struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2719

2720 2721
		intel_ddi_pre_enable_dp(state, encoder, crtc_state,
					conn_state);
2722

2723
		/* FIXME precompute everything properly */
2724
		/* FIXME how do we turn infoframes off again? */
2725
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
2726 2727 2728 2729
			dig_port->set_infoframes(encoder,
						 crtc_state->has_infoframe,
						 crtc_state, conn_state);
	}
2730 2731
}

A
Anusha Srivatsa 已提交
2732 2733
static void intel_disable_ddi_buf(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
2734 2735
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2736
	enum port port = encoder->port;
2737 2738 2739
	bool wait = false;
	u32 val;

2740
	val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
2741 2742
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
2743
		intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
2744 2745 2746
		wait = true;
	}

2747
	if (intel_crtc_has_dp_encoder(crtc_state)) {
2748
		val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
2749 2750
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2751
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
2752
	}
2753

A
Anusha Srivatsa 已提交
2754 2755 2756
	/* Disable FEC in DP Sink */
	intel_ddi_disable_fec_state(encoder, crtc_state);

2757 2758 2759 2760
	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

2761 2762
static void intel_ddi_post_disable_dp(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
2763 2764
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
2765
{
2766
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2767
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2768
	struct intel_dp *intel_dp = &dig_port->dp;
2769 2770
	bool is_mst = intel_crtc_has_type(old_crtc_state,
					  INTEL_OUTPUT_DP_MST);
2771
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2772

2773 2774 2775
	if (!is_mst)
		intel_dp_set_infoframes(encoder, false,
					old_crtc_state, old_conn_state);
2776

2777 2778 2779 2780
	/*
	 * Power down sink before disabling the port, otherwise we end
	 * up getting interrupts from the sink on detecting link loss.
	 */
2781
	intel_dp_set_power(intel_dp, DP_SET_POWER_D3);
2782

2783
	if (DISPLAY_VER(dev_priv) >= 12) {
2784 2785 2786 2787
		if (is_mst) {
			enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
			u32 val;

2788 2789
			val = intel_de_read(dev_priv,
					    TRANS_DDI_FUNC_CTL(cpu_transcoder));
2790 2791
			val &= ~(TGL_TRANS_DDI_PORT_MASK |
				 TRANS_DDI_MODE_SELECT_MASK);
2792 2793 2794
			intel_de_write(dev_priv,
				       TRANS_DDI_FUNC_CTL(cpu_transcoder),
				       val);
2795 2796 2797 2798 2799
		}
	} else {
		if (!is_mst)
			intel_ddi_disable_pipe_clock(old_crtc_state);
	}
2800

A
Anusha Srivatsa 已提交
2801
	intel_disable_ddi_buf(encoder, old_crtc_state);
2802

2803 2804 2805 2806 2807
	/*
	 * From TGL spec: "If single stream or multi-stream master transcoder:
	 * Configure Transcoder Clock select to direct no clock to the
	 * transcoder"
	 */
2808
	if (DISPLAY_VER(dev_priv) >= 12)
2809 2810
		intel_ddi_disable_pipe_clock(old_crtc_state);

2811 2812
	intel_pps_vdd_on(intel_dp);
	intel_pps_off(intel_dp);
2813

2814
	if (!intel_phy_is_tc(dev_priv, phy) ||
2815
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
2816 2817 2818
		intel_display_power_put(dev_priv,
					dig_port->ddi_io_power_domain,
					fetch_and_zero(&dig_port->ddi_io_wakeref));
2819

2820
	intel_ddi_disable_clock(encoder);
2821
}
2822

2823 2824
static void intel_ddi_post_disable_hdmi(struct intel_atomic_state *state,
					struct intel_encoder *encoder,
2825 2826 2827 2828
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2829
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2830
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2831

2832
	dig_port->set_infoframes(encoder, false,
2833 2834
				 old_crtc_state, old_conn_state);

2835 2836
	intel_ddi_disable_pipe_clock(old_crtc_state);

A
Anusha Srivatsa 已提交
2837
	intel_disable_ddi_buf(encoder, old_crtc_state);
2838

2839 2840 2841
	intel_display_power_put(dev_priv,
				dig_port->ddi_io_power_domain,
				fetch_and_zero(&dig_port->ddi_io_wakeref));
2842

2843
	intel_ddi_disable_clock(encoder);
2844 2845 2846 2847

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

2848 2849
static void intel_ddi_post_disable(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
2850 2851 2852
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
2853
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2854
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2855 2856
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
2857

2858 2859
	if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST)) {
		intel_crtc_vblank_off(old_crtc_state);
2860

2861
		intel_disable_pipe(old_crtc_state);
2862

2863 2864
		intel_vrr_disable(old_crtc_state);

2865
		intel_ddi_disable_transcoder_func(old_crtc_state);
2866

2867
		intel_dsc_disable(old_crtc_state);
2868

2869
		if (DISPLAY_VER(dev_priv) >= 9)
2870 2871 2872 2873
			skl_scaler_disable(old_crtc_state);
		else
			ilk_pfit_disable(old_crtc_state);
	}
2874

2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888
	if (old_crtc_state->bigjoiner_linked_crtc) {
		struct intel_atomic_state *state =
			to_intel_atomic_state(old_crtc_state->uapi.state);
		struct intel_crtc *slave =
			old_crtc_state->bigjoiner_linked_crtc;
		const struct intel_crtc_state *old_slave_crtc_state =
			intel_atomic_get_old_crtc_state(state, slave);

		intel_crtc_vblank_off(old_slave_crtc_state);

		intel_dsc_disable(old_slave_crtc_state);
		skl_scaler_disable(old_slave_crtc_state);
	}

2889
	/*
2890 2891 2892 2893 2894 2895 2896 2897 2898 2899
	 * When called from DP MST code:
	 * - old_conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - old_crtc_state will be the state of the last stream to
	 *   be deactivated on this port, and it may not be the same
	 *   stream that was activated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
2900
	 */
2901 2902

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
2903 2904
		intel_ddi_post_disable_hdmi(state, encoder, old_crtc_state,
					    old_conn_state);
2905
	else
2906 2907
		intel_ddi_post_disable_dp(state, encoder, old_crtc_state,
					  old_conn_state);
2908

2909
	if (intel_crtc_has_dp_encoder(old_crtc_state) || is_tc_port)
2910 2911 2912
		intel_display_power_put(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port),
					fetch_and_zero(&dig_port->aux_wakeref));
2913 2914 2915

	if (is_tc_port)
		intel_tc_port_put_link(dig_port);
2916 2917
}

2918 2919
void intel_ddi_fdi_post_disable(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
2920 2921
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2922
{
2923
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2924
	u32 val;
2925 2926 2927 2928 2929 2930 2931

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
2932
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
2933
	val &= ~FDI_RX_ENABLE;
2934
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
2935

A
Anusha Srivatsa 已提交
2936
	intel_disable_ddi_buf(encoder, old_crtc_state);
2937
	intel_ddi_disable_clock(encoder);
2938

2939
	val = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
2940 2941
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
2942
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), val);
2943

2944
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
2945
	val &= ~FDI_PCDCLK;
2946
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
2947

2948
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
2949
	val &= ~FDI_RX_PLL_ENABLE;
2950
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
2951 2952
}

2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979
static void trans_port_sync_stop_link_train(struct intel_atomic_state *state,
					    struct intel_encoder *encoder,
					    const struct intel_crtc_state *crtc_state)
{
	const struct drm_connector_state *conn_state;
	struct drm_connector *conn;
	int i;

	if (!crtc_state->sync_mode_slaves_mask)
		return;

	for_each_new_connector_in_state(&state->base, conn, conn_state, i) {
		struct intel_encoder *slave_encoder =
			to_intel_encoder(conn_state->best_encoder);
		struct intel_crtc *slave_crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *slave_crtc_state;

		if (!slave_crtc)
			continue;

		slave_crtc_state =
			intel_atomic_get_new_crtc_state(state, slave_crtc);

		if (slave_crtc_state->master_transcoder !=
		    crtc_state->cpu_transcoder)
			continue;

2980 2981
		intel_dp_stop_link_train(enc_to_intel_dp(slave_encoder),
					 slave_crtc_state);
2982 2983 2984 2985
	}

	usleep_range(200, 400);

2986 2987
	intel_dp_stop_link_train(enc_to_intel_dp(encoder),
				 crtc_state);
2988 2989
}

2990 2991
static void intel_enable_ddi_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
2992 2993
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
2994
{
2995
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2996
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2997
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2998
	enum port port = encoder->port;
2999

3000
	if (port == PORT_A && DISPLAY_VER(dev_priv) < 9)
3001
		intel_dp_stop_link_train(intel_dp, crtc_state);
3002

3003
	intel_edp_backlight_on(crtc_state, conn_state);
3004
	intel_psr_enable(intel_dp, crtc_state, conn_state);
3005 3006 3007 3008

	if (!dig_port->lspcon.active || dig_port->dp.has_hdmi_sink)
		intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);

3009
	intel_edp_drrs_enable(intel_dp, crtc_state);
3010

3011 3012
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
3013 3014

	trans_port_sync_stop_link_train(state, encoder, crtc_state);
3015 3016
}

3017 3018 3019 3020
static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
			       enum port port)
{
3021 3022 3023 3024 3025 3026
	static const enum transcoder trans[] = {
		[PORT_A] = TRANSCODER_EDP,
		[PORT_B] = TRANSCODER_A,
		[PORT_C] = TRANSCODER_B,
		[PORT_D] = TRANSCODER_C,
		[PORT_E] = TRANSCODER_A,
3027 3028
	};

3029
	drm_WARN_ON(&dev_priv->drm, DISPLAY_VER(dev_priv) < 9);
3030

3031
	if (drm_WARN_ON(&dev_priv->drm, port < PORT_A || port > PORT_E))
3032 3033
		port = PORT_A;

3034
	return CHICKEN_TRANS(trans[port]);
3035 3036
}

3037 3038
static void intel_enable_ddi_hdmi(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3039 3040 3041 3042
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3043
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3044
	struct drm_connector *connector = conn_state->connector;
3045
	int level = intel_ddi_hdmi_level(encoder, crtc_state);
3046
	enum port port = encoder->port;
3047

3048 3049 3050
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       crtc_state->hdmi_high_tmds_clock_ratio,
					       crtc_state->hdmi_scrambling))
3051 3052 3053
		drm_dbg_kms(&dev_priv->drm,
			    "[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3054

3055 3056 3057
	if (IS_DG2(dev_priv))
		intel_snps_phy_ddi_vswing_sequence(encoder, U32_MAX);
	else if (DISPLAY_VER(dev_priv) >= 12)
3058
		tgl_ddi_vswing_sequence(encoder, crtc_state, level);
3059
	else if (DISPLAY_VER(dev_priv) == 11)
3060
		icl_ddi_vswing_sequence(encoder, crtc_state, level);
3061
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3062 3063
		bxt_ddi_vswing_sequence(encoder, crtc_state, level);
	else
3064
		hsw_prepare_hdmi_ddi_buffers(encoder, crtc_state, level);
3065

3066
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
3067 3068
		skl_ddi_set_iboost(encoder, crtc_state, level);

3069
	/* Display WA #1143: skl,kbl,cfl */
3070
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv)) {
3071 3072 3073 3074 3075 3076
		/*
		 * For some reason these chicken bits have been
		 * stuffed into a transcoder register, event though
		 * the bits affect a specific DDI port rather than
		 * a specific transcoder.
		 */
3077
		i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
3078 3079
		u32 val;

3080
		val = intel_de_read(dev_priv, reg);
3081 3082 3083 3084 3085 3086 3087 3088

		if (port == PORT_E)
			val |= DDIE_TRAINING_OVERRIDE_ENABLE |
				DDIE_TRAINING_OVERRIDE_VALUE;
		else
			val |= DDI_TRAINING_OVERRIDE_ENABLE |
				DDI_TRAINING_OVERRIDE_VALUE;

3089 3090
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
3091 3092 3093 3094 3095 3096 3097 3098 3099 3100

		udelay(1);

		if (port == PORT_E)
			val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
				 DDIE_TRAINING_OVERRIDE_VALUE);
		else
			val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
				 DDI_TRAINING_OVERRIDE_VALUE);

3101
		intel_de_write(dev_priv, reg, val);
3102 3103
	}

3104 3105
	intel_ddi_power_up_lanes(encoder, crtc_state);

3106 3107 3108
	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
3109 3110 3111
	 *
	 * On ADL_P the PHY link rate and lane count must be programmed but
	 * these are both 0 for HDMI.
3112
	 */
3113 3114
	intel_de_write(dev_priv, DDI_BUF_CTL(port),
		       dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
3115

3116 3117 3118 3119
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

3120 3121
static void intel_enable_ddi(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
3122 3123 3124
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
3125
	drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder);
3126

3127 3128
	if (!crtc_state->bigjoiner_slave)
		intel_ddi_enable_transcoder_func(encoder, crtc_state);
3129

3130 3131
	intel_vrr_enable(encoder, crtc_state);

3132 3133 3134 3135
	intel_enable_pipe(crtc_state);

	intel_crtc_vblank_on(crtc_state);

3136
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
3137
		intel_enable_ddi_hdmi(state, encoder, crtc_state, conn_state);
3138
	else
3139
		intel_enable_ddi_dp(state, encoder, crtc_state, conn_state);
3140 3141 3142 3143

	/* Enable hdcp if it's desired */
	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
3144
		intel_hdcp_enable(to_intel_connector(conn_state->connector),
3145
				  crtc_state,
3146
				  (u8)conn_state->hdcp_content_type);
3147 3148
}

3149 3150
static void intel_disable_ddi_dp(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
3151 3152
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
3153
{
3154
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3155

3156 3157
	intel_dp->link_trained = false;

3158
	intel_edp_backlight_off(old_conn_state);
3159 3160 3161
	/* Disable the decompression in DP Sink */
	intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
					      false);
3162 3163 3164
	/* Disable Ignore_MSA bit in DP Sink */
	intel_dp_sink_set_msa_timing_par_ignore_state(intel_dp, old_crtc_state,
						      false);
3165
}
S
Shashank Sharma 已提交
3166

3167 3168
static void intel_disable_ddi_hdmi(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
3169 3170 3171
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3172
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3173 3174 3175 3176
	struct drm_connector *connector = old_conn_state->connector;

	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       false, false))
3177 3178 3179
		drm_dbg_kms(&i915->drm,
			    "[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3180 3181
}

3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200
static void intel_pre_disable_ddi(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
				  const struct intel_crtc_state *old_crtc_state,
				  const struct drm_connector_state *old_conn_state)
{
	struct intel_dp *intel_dp;

	if (old_crtc_state->has_audio)
		intel_audio_codec_disable(encoder, old_crtc_state,
					  old_conn_state);

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
		return;

	intel_dp = enc_to_intel_dp(encoder);
	intel_edp_drrs_disable(intel_dp, old_crtc_state);
	intel_psr_disable(intel_dp, old_crtc_state);
}

3201 3202
static void intel_disable_ddi(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
3203 3204 3205
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
3206 3207
	intel_hdcp_disable(to_intel_connector(old_conn_state->connector));

3208
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3209 3210
		intel_disable_ddi_hdmi(state, encoder, old_crtc_state,
				       old_conn_state);
3211
	else
3212 3213
		intel_disable_ddi_dp(state, encoder, old_crtc_state,
				     old_conn_state);
3214
}
P
Paulo Zanoni 已提交
3215

3216 3217
static void intel_ddi_update_pipe_dp(struct intel_atomic_state *state,
				     struct intel_encoder *encoder,
3218 3219 3220
				     const struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
3221
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3222

3223
	intel_ddi_set_dp_msa(crtc_state, conn_state);
3224

3225
	intel_psr_update(intel_dp, crtc_state, conn_state);
3226
	intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
3227
	intel_edp_drrs_update(intel_dp, crtc_state);
3228

3229
	intel_panel_update_backlight(state, encoder, crtc_state, conn_state);
3230 3231
}

3232 3233 3234 3235
void intel_ddi_update_pipe(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
			   const struct drm_connector_state *conn_state)
3236
{
3237

3238 3239
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
	    !intel_encoder_is_mst(encoder))
3240 3241
		intel_ddi_update_pipe_dp(state, encoder, crtc_state,
					 conn_state);
3242

3243
	intel_hdcp_update_pipe(state, encoder, crtc_state, conn_state);
3244 3245
}

3246 3247 3248 3249 3250 3251 3252 3253 3254
static void
intel_ddi_update_prepare(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
			 struct intel_crtc *crtc)
{
	struct intel_crtc_state *crtc_state =
		crtc ? intel_atomic_get_new_crtc_state(state, crtc) : NULL;
	int required_lanes = crtc_state ? crtc_state->lane_count : 1;

3255
	drm_WARN_ON(state->base.dev, crtc && crtc->active);
3256

3257 3258
	intel_tc_port_get_link(enc_to_dig_port(encoder),
		               required_lanes);
3259
	if (crtc_state && crtc_state->hw.active)
3260 3261 3262 3263 3264 3265 3266 3267
		intel_update_active_dpll(state, crtc, encoder);
}

static void
intel_ddi_update_complete(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
			  struct intel_crtc *crtc)
{
3268
	intel_tc_port_put_link(enc_to_dig_port(encoder));
3269 3270
}

I
Imre Deak 已提交
3271
static void
3272 3273
intel_ddi_pre_pll_enable(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
I
Imre Deak 已提交
3274 3275
			 const struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
3276
{
I
Imre Deak 已提交
3277
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3278
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3279 3280
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
I
Imre Deak 已提交
3281

3282 3283 3284
	if (is_tc_port)
		intel_tc_port_get_link(dig_port, crtc_state->lane_count);

3285 3286 3287 3288 3289 3290
	if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
I
Imre Deak 已提交
3291

3292 3293 3294 3295 3296 3297
	if (is_tc_port && dig_port->tc_mode != TC_PORT_TBT_ALT)
		/*
		 * Program the lane count for static/dynamic connections on
		 * Type-C ports.  Skip this step for TBT.
		 */
		intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
3298
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
I
Imre Deak 已提交
3299 3300 3301 3302
		bxt_ddi_phy_set_lane_optim_mask(encoder,
						crtc_state->lane_lat_optim_mask);
}

3303 3304
static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state)
3305
{
3306 3307 3308
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
3309
	u32 dp_tp_ctl, ddi_buf_ctl;
3310
	bool wait = false;
3311

3312
	dp_tp_ctl = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3313 3314

	if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
3315
		ddi_buf_ctl = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3316
		if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
3317 3318
			intel_de_write(dev_priv, DDI_BUF_CTL(port),
				       ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
3319 3320 3321
			wait = true;
		}

3322 3323
		dp_tp_ctl &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		dp_tp_ctl |= DP_TP_CTL_LINK_TRAIN_PAT1;
3324 3325
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
		intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3326 3327 3328 3329 3330

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

3331
	dp_tp_ctl = DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_PAT1;
3332
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3333
		dp_tp_ctl |= DP_TP_CTL_MODE_MST;
3334
	} else {
3335
		dp_tp_ctl |= DP_TP_CTL_MODE_SST;
3336
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3337
			dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
3338
	}
3339 3340
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3341 3342

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
3343 3344
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
3345

3346
	intel_wait_ddi_buf_active(dev_priv, port);
3347
}
P
Paulo Zanoni 已提交
3348

3349
static void intel_ddi_set_link_train(struct intel_dp *intel_dp,
3350
				     const struct intel_crtc_state *crtc_state,
3351 3352
				     u8 dp_train_pat)
{
3353 3354
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3355 3356
	u32 temp;

3357
	temp = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3358 3359

	temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3360
	switch (intel_dp_training_pattern_symbol(dp_train_pat)) {
3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377
	case DP_TRAINING_PATTERN_DISABLE:
		temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
		break;
	case DP_TRAINING_PATTERN_1:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		break;
	case DP_TRAINING_PATTERN_2:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
		break;
	case DP_TRAINING_PATTERN_3:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
		break;
	case DP_TRAINING_PATTERN_4:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT4;
		break;
	}

3378
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), temp);
3379 3380
}

3381 3382
static void intel_ddi_set_idle_link_train(struct intel_dp *intel_dp,
					  const struct intel_crtc_state *crtc_state)
3383 3384 3385 3386 3387 3388
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 val;

3389
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3390 3391
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3392
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
3393 3394 3395 3396 3397 3398 3399 3400

	/*
	 * Until TGL on PORT_A we can have only eDP in SST mode. There the only
	 * reason we need to set idle transmission mode is to work around a HW
	 * issue where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
3401
	if (port == PORT_A && DISPLAY_VER(dev_priv) < 12)
3402 3403
		return;

3404 3405
	if (intel_de_wait_for_set(dev_priv,
				  dp_tp_status_reg(encoder, crtc_state),
3406 3407 3408 3409 3410
				  DP_TP_STATUS_IDLE_DONE, 1))
		drm_err(&dev_priv->drm,
			"Timed out waiting for DP idle patterns\n");
}

3411 3412
static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
3413
{
3414 3415
	if (cpu_transcoder == TRANSCODER_EDP)
		return false;
3416

3417 3418 3419
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO))
		return false;

3420
	return intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD) &
3421
		AUDIO_OUTPUT_ENABLE(cpu_transcoder);
3422 3423
}

3424 3425 3426
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state)
{
3427
	if (DISPLAY_VER(dev_priv) >= 12 && crtc_state->port_clock > 594000)
3428
		crtc_state->min_voltage_level = 2;
3429
	else if (IS_JSL_EHL(dev_priv) && crtc_state->port_clock > 594000)
3430
		crtc_state->min_voltage_level = 3;
3431
	else if (DISPLAY_VER(dev_priv) >= 11 && crtc_state->port_clock > 594000)
3432
		crtc_state->min_voltage_level = 1;
3433 3434
}

3435 3436
static enum transcoder bdw_transcoder_master_readout(struct drm_i915_private *dev_priv,
						     enum transcoder cpu_transcoder)
3437
{
3438 3439
	u32 master_select;

3440
	if (DISPLAY_VER(dev_priv) >= 11) {
3441
		u32 ctl2 = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL2(cpu_transcoder));
3442

3443 3444
		if ((ctl2 & PORT_SYNC_MODE_ENABLE) == 0)
			return INVALID_TRANSCODER;
3445

3446 3447 3448
		master_select = REG_FIELD_GET(PORT_SYNC_MODE_MASTER_SELECT_MASK, ctl2);
	} else {
		u32 ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3449

3450 3451 3452 3453 3454
		if ((ctl & TRANS_DDI_PORT_SYNC_ENABLE) == 0)
			return INVALID_TRANSCODER;

		master_select = REG_FIELD_GET(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, ctl);
	}
3455 3456 3457 3458 3459 3460 3461

	if (master_select == 0)
		return TRANSCODER_EDP;
	else
		return master_select - 1;
}

3462
static void bdw_get_trans_port_sync_config(struct intel_crtc_state *crtc_state)
3463 3464 3465 3466 3467 3468 3469
{
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
	u32 transcoders = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
	enum transcoder cpu_transcoder;

	crtc_state->master_transcoder =
3470
		bdw_transcoder_master_readout(dev_priv, crtc_state->cpu_transcoder);
3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482

	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
		enum intel_display_power_domain power_domain;
		intel_wakeref_t trans_wakeref;

		power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   power_domain);

		if (!trans_wakeref)
			continue;

3483
		if (bdw_transcoder_master_readout(dev_priv, cpu_transcoder) ==
3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494
		    crtc_state->cpu_transcoder)
			crtc_state->sync_mode_slaves_mask |= BIT(cpu_transcoder);

		intel_display_power_put(dev_priv, power_domain, trans_wakeref);
	}

	drm_WARN_ON(&dev_priv->drm,
		    crtc_state->master_transcoder != INVALID_TRANSCODER &&
		    crtc_state->sync_mode_slaves_mask);
}

3495 3496
static void intel_ddi_read_func_ctl(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config)
3497
{
3498
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
V
Ville Syrjälä 已提交
3499
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3500
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
3501
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3502 3503
	u32 temp, flags = 0;

3504
	temp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3505 3506 3507 3508 3509 3510 3511 3512 3513
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

3514
	pipe_config->hw.adjusted_mode.flags |= flags;
3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
3532 3533 3534

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
3535
		pipe_config->has_hdmi_sink = true;
3536

3537 3538 3539 3540
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

		if (pipe_config->infoframes.enable)
3541
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
3542

3543
		if (temp & TRANS_DDI_HDMI_SCRAMBLING)
S
Shashank Sharma 已提交
3544 3545 3546
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
3547
		fallthrough;
3548
	case TRANS_DDI_MODE_SELECT_DVI:
3549
		pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
3550 3551
		pipe_config->lane_count = 4;
		break;
3552
	case TRANS_DDI_MODE_SELECT_FDI:
3553
		pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
3554 3555
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
3556 3557 3558 3559 3560 3561
		if (encoder->type == INTEL_OUTPUT_EDP)
			pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
		else
			pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
V
Ville Syrjälä 已提交
3562
		intel_dp_get_m_n(crtc, pipe_config);
3563

3564
		if (DISPLAY_VER(dev_priv) >= 11) {
3565
			i915_reg_t dp_tp_ctl = dp_tp_ctl_reg(encoder, pipe_config);
3566 3567

			pipe_config->fec_enable =
3568
				intel_de_read(dev_priv, dp_tp_ctl) & DP_TP_CTL_FEC_ENABLE;
3569

3570 3571 3572 3573
			drm_dbg_kms(&dev_priv->drm,
				    "[ENCODER:%d:%s] Fec status: %u\n",
				    encoder->base.base.id, encoder->base.name,
				    pipe_config->fec_enable);
3574 3575
		}

3576 3577 3578 3579 3580 3581
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
			pipe_config->infoframes.enable |=
				intel_lspcon_infoframes_enabled(encoder, pipe_config);
		else
			pipe_config->infoframes.enable |=
				intel_hdmi_infoframes_enabled(encoder, pipe_config);
3582
		break;
3583
	case TRANS_DDI_MODE_SELECT_DP_MST:
3584
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
3585 3586
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
3587

3588
		if (DISPLAY_VER(dev_priv) >= 12)
3589 3590 3591
			pipe_config->mst_master_transcoder =
					REG_FIELD_GET(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, temp);

V
Ville Syrjälä 已提交
3592
		intel_dp_get_m_n(crtc, pipe_config);
3593 3594 3595

		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);
3596 3597 3598 3599
		break;
	default:
		break;
	}
3600 3601
}

3602 3603
static void intel_ddi_get_config(struct intel_encoder *encoder,
				 struct intel_crtc_state *pipe_config)
3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;

	/* XXX: DSI transcoder paranoia */
	if (drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder)))
		return;

	if (pipe_config->bigjoiner_slave) {
		/* read out pipe settings from master */
		enum transcoder save = pipe_config->cpu_transcoder;

		/* Our own transcoder needs to be disabled when reading it in intel_ddi_read_func_ctl() */
		WARN_ON(pipe_config->output_types);
		pipe_config->cpu_transcoder = (enum transcoder)pipe_config->bigjoiner_linked_crtc->pipe;
		intel_ddi_read_func_ctl(encoder, pipe_config);
		pipe_config->cpu_transcoder = save;
	} else {
		intel_ddi_read_func_ctl(encoder, pipe_config);
	}
3624

3625 3626
	intel_ddi_mso_get_config(encoder, pipe_config);

3627
	pipe_config->has_audio =
3628
		intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
3629

3630 3631
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
3645 3646 3647
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
3648
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
3649
	}
3650

3651
	if (!pipe_config->bigjoiner_slave)
3652
		ddi_dotclock_get(pipe_config);
3653

3654
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3655 3656
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
3657 3658

	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670

	intel_hdmi_read_gcp_infoframe(encoder, pipe_config);

	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_AVI,
			     &pipe_config->infoframes.avi);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_SPD,
			     &pipe_config->infoframes.spd);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_VENDOR,
			     &pipe_config->infoframes.hdmi);
3671 3672 3673
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_DRM,
			     &pipe_config->infoframes.drm);
3674

3675
	if (DISPLAY_VER(dev_priv) >= 8)
3676
		bdw_get_trans_port_sync_config(pipe_config);
3677 3678

	intel_read_dp_sdp(encoder, pipe_config, HDMI_PACKET_TYPE_GAMUT_METADATA);
3679
	intel_read_dp_sdp(encoder, pipe_config, DP_SDP_VSC);
3680 3681

	intel_psr_get_config(encoder, pipe_config);
3682 3683
}

3684 3685 3686 3687 3688 3689 3690 3691 3692
void intel_ddi_get_clock(struct intel_encoder *encoder,
			 struct intel_crtc_state *crtc_state,
			 struct intel_shared_dpll *pll)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum icl_port_dpll_id port_dpll_id = ICL_PORT_DPLL_DEFAULT;
	struct icl_port_dpll *port_dpll = &crtc_state->icl_port_dplls[port_dpll_id];
	bool pll_active;

3693 3694 3695
	if (drm_WARN_ON(&i915->drm, !pll))
		return;

3696 3697 3698 3699 3700 3701 3702 3703 3704 3705
	port_dpll->pll = pll;
	pll_active = intel_dpll_get_hw_state(i915, pll, &port_dpll->hw_state);
	drm_WARN_ON(&i915->drm, !pll_active);

	icl_set_active_port_dpll(crtc_state, port_dpll_id);

	crtc_state->port_clock = intel_dpll_get_freq(i915, crtc_state->shared_dpll,
						     &crtc_state->dpll_hw_state);
}

3706 3707 3708 3709 3710 3711 3712 3713 3714
static void dg2_ddi_get_config(struct intel_encoder *encoder,
				struct intel_crtc_state *crtc_state)
{
	intel_mpllb_readout_hw_state(encoder, &crtc_state->mpllb_state);
	crtc_state->port_clock = intel_mpllb_calc_port_clock(encoder, &crtc_state->mpllb_state);

	intel_ddi_get_config(encoder, crtc_state);
}

3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742
static void adls_ddi_get_config(struct intel_encoder *encoder,
				struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, adls_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void rkl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, rkl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void dg1_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, dg1_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void icl_ddi_combo_get_config(struct intel_encoder *encoder,
				     struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, icl_ddi_combo_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

3743 3744 3745
static void icl_ddi_tc_get_clock(struct intel_encoder *encoder,
				 struct intel_crtc_state *crtc_state,
				 struct intel_shared_dpll *pll)
3746 3747 3748 3749 3750 3751
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum icl_port_dpll_id port_dpll_id;
	struct icl_port_dpll *port_dpll;
	bool pll_active;

3752 3753
	if (drm_WARN_ON(&i915->drm, !pll))
		return;
3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772

	if (intel_get_shared_dpll_id(i915, pll) == DPLL_ID_ICL_TBTPLL)
		port_dpll_id = ICL_PORT_DPLL_DEFAULT;
	else
		port_dpll_id = ICL_PORT_DPLL_MG_PHY;

	port_dpll = &crtc_state->icl_port_dplls[port_dpll_id];

	port_dpll->pll = pll;
	pll_active = intel_dpll_get_hw_state(i915, pll, &port_dpll->hw_state);
	drm_WARN_ON(&i915->drm, !pll_active);

	icl_set_active_port_dpll(crtc_state, port_dpll_id);

	if (intel_get_shared_dpll_id(i915, crtc_state->shared_dpll) == DPLL_ID_ICL_TBTPLL)
		crtc_state->port_clock = icl_calc_tbt_pll_link(i915, encoder->port);
	else
		crtc_state->port_clock = intel_dpll_get_freq(i915, crtc_state->shared_dpll,
							     &crtc_state->dpll_hw_state);
3773
}
3774

3775 3776 3777 3778
static void icl_ddi_tc_get_config(struct intel_encoder *encoder,
				  struct intel_crtc_state *crtc_state)
{
	icl_ddi_tc_get_clock(encoder, crtc_state, icl_ddi_tc_get_pll(encoder));
3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802
	intel_ddi_get_config(encoder, crtc_state);
}

static void bxt_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, bxt_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void skl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, skl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

void hsw_ddi_get_config(struct intel_encoder *encoder,
			struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, hsw_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

3803 3804 3805 3806 3807 3808 3809
static void intel_ddi_sync_state(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		intel_dp_sync_state(encoder, crtc_state);
}

3810 3811 3812 3813 3814 3815 3816 3817 3818
static bool intel_ddi_initial_fastset_check(struct intel_encoder *encoder,
					    struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		return intel_dp_initial_fastset_check(encoder, crtc_state);

	return true;
}

3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836
static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder *encoder,
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
{
	switch (conn_state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		return INTEL_OUTPUT_HDMI;
	case DRM_MODE_CONNECTOR_eDP:
		return INTEL_OUTPUT_EDP;
	case DRM_MODE_CONNECTOR_DisplayPort:
		return INTEL_OUTPUT_DP;
	default:
		MISSING_CASE(conn_state->connector->connector_type);
		return INTEL_OUTPUT_UNUSED;
	}
}

3837 3838 3839
static int intel_ddi_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
3840
{
3841
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3842
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3843
	enum port port = encoder->port;
3844
	int ret;
P
Paulo Zanoni 已提交
3845

3846
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
3847 3848
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

3849
	if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
3850
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
3851
	} else {
3852
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
3853 3854
	}

3855 3856
	if (ret)
		return ret;
3857

3858 3859 3860 3861 3862 3863
	if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
	    pipe_config->cpu_transcoder == TRANSCODER_EDP)
		pipe_config->pch_pfit.force_thru =
			pipe_config->pch_pfit.enabled ||
			pipe_config->crc_enabled;

3864
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3865
		pipe_config->lane_lat_optim_mask =
3866
			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
3867

3868 3869
	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);

3870
	return 0;
P
Paulo Zanoni 已提交
3871 3872
}

3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917
static bool mode_equal(const struct drm_display_mode *mode1,
		       const struct drm_display_mode *mode2)
{
	return drm_mode_match(mode1, mode2,
			      DRM_MODE_MATCH_TIMINGS |
			      DRM_MODE_MATCH_FLAGS |
			      DRM_MODE_MATCH_3D_FLAGS) &&
		mode1->clock == mode2->clock; /* we want an exact match */
}

static bool m_n_equal(const struct intel_link_m_n *m_n_1,
		      const struct intel_link_m_n *m_n_2)
{
	return m_n_1->tu == m_n_2->tu &&
		m_n_1->gmch_m == m_n_2->gmch_m &&
		m_n_1->gmch_n == m_n_2->gmch_n &&
		m_n_1->link_m == m_n_2->link_m &&
		m_n_1->link_n == m_n_2->link_n;
}

static bool crtcs_port_sync_compatible(const struct intel_crtc_state *crtc_state1,
				       const struct intel_crtc_state *crtc_state2)
{
	return crtc_state1->hw.active && crtc_state2->hw.active &&
		crtc_state1->output_types == crtc_state2->output_types &&
		crtc_state1->output_format == crtc_state2->output_format &&
		crtc_state1->lane_count == crtc_state2->lane_count &&
		crtc_state1->port_clock == crtc_state2->port_clock &&
		mode_equal(&crtc_state1->hw.adjusted_mode,
			   &crtc_state2->hw.adjusted_mode) &&
		m_n_equal(&crtc_state1->dp_m_n, &crtc_state2->dp_m_n);
}

static u8
intel_ddi_port_sync_transcoders(const struct intel_crtc_state *ref_crtc_state,
				int tile_group_id)
{
	struct drm_connector *connector;
	const struct drm_connector_state *conn_state;
	struct drm_i915_private *dev_priv = to_i915(ref_crtc_state->uapi.crtc->dev);
	struct intel_atomic_state *state =
		to_intel_atomic_state(ref_crtc_state->uapi.state);
	u8 transcoders = 0;
	int i;

3918 3919 3920 3921
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
3922
	if (DISPLAY_VER(dev_priv) < 9)
3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953
		return 0;

	if (!intel_crtc_has_type(ref_crtc_state, INTEL_OUTPUT_DP))
		return 0;

	for_each_new_connector_in_state(&state->base, connector, conn_state, i) {
		struct intel_crtc *crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *crtc_state;

		if (!crtc)
			continue;

		if (!connector->has_tile ||
		    connector->tile_group->id !=
		    tile_group_id)
			continue;
		crtc_state = intel_atomic_get_new_crtc_state(state,
							     crtc);
		if (!crtcs_port_sync_compatible(ref_crtc_state,
						crtc_state))
			continue;
		transcoders |= BIT(crtc_state->cpu_transcoder);
	}

	return transcoders;
}

static int intel_ddi_compute_config_late(struct intel_encoder *encoder,
					 struct intel_crtc_state *crtc_state,
					 struct drm_connector_state *conn_state)
{
3954
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3955 3956 3957
	struct drm_connector *connector = conn_state->connector;
	u8 port_sync_transcoders = 0;

3958 3959 3960
	drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] [CRTC:%d:%s]",
		    encoder->base.base.id, encoder->base.name,
		    crtc_state->uapi.crtc->base.id, crtc_state->uapi.crtc->name);
3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983

	if (connector->has_tile)
		port_sync_transcoders = intel_ddi_port_sync_transcoders(crtc_state,
									connector->tile_group->id);

	/*
	 * EDP Transcoders cannot be ensalved
	 * make them a master always when present
	 */
	if (port_sync_transcoders & BIT(TRANSCODER_EDP))
		crtc_state->master_transcoder = TRANSCODER_EDP;
	else
		crtc_state->master_transcoder = ffs(port_sync_transcoders) - 1;

	if (crtc_state->master_transcoder == crtc_state->cpu_transcoder) {
		crtc_state->master_transcoder = INVALID_TRANSCODER;
		crtc_state->sync_mode_slaves_mask =
			port_sync_transcoders & ~BIT(crtc_state->cpu_transcoder);
	}

	return 0;
}

3984 3985
static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
{
3986
	struct drm_i915_private *i915 = to_i915(encoder->dev);
3987
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
3988 3989

	intel_dp_encoder_flush_work(encoder);
3990
	intel_display_power_flush_work(i915);
3991 3992

	drm_encoder_cleanup(encoder);
3993 3994
	if (dig_port)
		kfree(dig_port->hdcp_port_data.streams);
3995 3996 3997
	kfree(dig_port);
}

3998 3999 4000 4001 4002 4003 4004 4005 4006
static void intel_ddi_encoder_reset(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(encoder));

	intel_dp->reset_link_params = true;

	intel_pps_encoder_reset(intel_dp);
}

P
Paulo Zanoni 已提交
4007
static const struct drm_encoder_funcs intel_ddi_funcs = {
4008
	.reset = intel_ddi_encoder_reset,
4009
	.destroy = intel_ddi_encoder_destroy,
P
Paulo Zanoni 已提交
4010 4011
};

4012
static struct intel_connector *
4013
intel_ddi_init_dp_connector(struct intel_digital_port *dig_port)
4014
{
4015
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4016
	struct intel_connector *connector;
4017
	enum port port = dig_port->base.port;
4018

4019
	connector = intel_connector_alloc();
4020 4021 4022
	if (!connector)
		return NULL;

4023 4024 4025 4026
	dig_port->dp.output_reg = DDI_BUF_CTL(port);
	dig_port->dp.prepare_link_retrain = intel_ddi_prepare_link_retrain;
	dig_port->dp.set_link_train = intel_ddi_set_link_train;
	dig_port->dp.set_idle_link_train = intel_ddi_set_idle_link_train;
4027

4028 4029 4030
	if (IS_DG2(dev_priv))
		dig_port->dp.set_signal_levels = dg2_set_signal_levels;
	else if (DISPLAY_VER(dev_priv) >= 12)
4031
		dig_port->dp.set_signal_levels = tgl_set_signal_levels;
4032
	else if (DISPLAY_VER(dev_priv) >= 11)
4033
		dig_port->dp.set_signal_levels = icl_set_signal_levels;
4034
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
4035
		dig_port->dp.set_signal_levels = bxt_set_signal_levels;
4036
	else
4037
		dig_port->dp.set_signal_levels = hsw_set_signal_levels;
4038

4039 4040
	dig_port->dp.voltage_max = intel_ddi_dp_voltage_max;
	dig_port->dp.preemph_max = intel_ddi_dp_preemph_max;
4041

4042
	if (!intel_dp_init_connector(dig_port, connector)) {
4043 4044 4045 4046 4047 4048 4049
		kfree(connector);
		return NULL;
	}

	return connector;
}

4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068
static int modeset_pipe(struct drm_crtc *crtc,
			struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_atomic_state *state;
	struct drm_crtc_state *crtc_state;
	int ret;

	state = drm_atomic_state_alloc(crtc->dev);
	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ctx;

	crtc_state = drm_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(crtc_state)) {
		ret = PTR_ERR(crtc_state);
		goto out;
	}

4069
	crtc_state->connectors_changed = true;
4070 4071

	ret = drm_atomic_commit(state);
4072
out:
4073 4074 4075 4076 4077 4078 4079 4080 4081
	drm_atomic_state_put(state);

	return ret;
}

static int intel_hdmi_reset_link(struct intel_encoder *encoder,
				 struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4082
	struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111
	struct intel_connector *connector = hdmi->attached_connector;
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	u8 config;
	int ret;

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

4112 4113
	drm_WARN_ON(&dev_priv->drm,
		    !intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));
4114

4115
	if (!crtc_state->hw.active)
4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127
		return 0;

	if (!crtc_state->hdmi_high_tmds_clock_ratio &&
	    !crtc_state->hdmi_scrambling)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
	if (ret < 0) {
4128 4129
		drm_err(&dev_priv->drm, "Failed to read TMDS config: %d\n",
			ret);
4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150
		return 0;
	}

	if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
	    crtc_state->hdmi_high_tmds_clock_ratio &&
	    !!(config & SCDC_SCRAMBLING_ENABLE) ==
	    crtc_state->hdmi_scrambling)
		return 0;

	/*
	 * HDMI 2.0 says that one should not send scrambled data
	 * prior to configuring the sink scrambling, and that
	 * TMDS clock/data transmission should be suspended when
	 * changing the TMDS clock rate in the sink. So let's
	 * just do a full modeset here, even though some sinks
	 * would be perfectly happy if were to just reconfigure
	 * the SCDC settings on the fly.
	 */
	return modeset_pipe(&crtc->base, ctx);
}

4151 4152
static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder *encoder,
4153
		  struct intel_connector *connector)
4154
{
4155
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4156
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4157
	struct intel_dp *intel_dp = &dig_port->dp;
4158 4159
	enum phy phy = intel_port_to_phy(i915, encoder->port);
	bool is_tc = intel_phy_is_tc(i915, phy);
4160
	struct drm_modeset_acquire_ctx ctx;
4161
	enum intel_hotplug_state state;
4162 4163
	int ret;

4164 4165 4166 4167 4168 4169 4170
	if (intel_dp->compliance.test_active &&
	    intel_dp->compliance.test_type == DP_TEST_LINK_PHY_TEST_PATTERN) {
		intel_dp_phy_test(encoder);
		/* just do the PHY test and nothing else */
		return INTEL_HOTPLUG_UNCHANGED;
	}

4171
	state = intel_encoder_hotplug(encoder, connector);
4172 4173 4174 4175

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
4176 4177 4178 4179
		if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
			ret = intel_hdmi_reset_link(encoder, &ctx);
		else
			ret = intel_dp_retrain_link(encoder, &ctx);
4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
4191 4192
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
4193

4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208
	/*
	 * Unpowered type-c dongles can take some time to boot and be
	 * responsible, so here giving some time to those dongles to power up
	 * and then retrying the probe.
	 *
	 * On many platforms the HDMI live state signal is known to be
	 * unreliable, so we can't use it to detect if a sink is connected or
	 * not. Instead we detect if it's connected based on whether we can
	 * read the EDID or not. That in turn has a problem during disconnect,
	 * since the HPD interrupt may be raised before the DDC lines get
	 * disconnected (due to how the required length of DDC vs. HPD
	 * connector pins are specified) and so we'll still be able to get a
	 * valid EDID. To solve this schedule another detection cycle if this
	 * time around we didn't detect any change in the sink's connection
	 * status.
4209 4210 4211 4212 4213 4214
	 *
	 * Type-c connectors which get their HPD signal deasserted then
	 * reasserted, without unplugging/replugging the sink from the
	 * connector, introduce a delay until the AUX channel communication
	 * becomes functional. Retry the detection for 5 seconds on type-c
	 * connectors to account for this delay.
4215
	 */
4216 4217
	if (state == INTEL_HOTPLUG_UNCHANGED &&
	    connector->hotplug_retries < (is_tc ? 5 : 1) &&
4218 4219 4220
	    !dig_port->dp.is_mst)
		state = INTEL_HOTPLUG_RETRY;

4221
	return state;
4222 4223
}

4224 4225 4226
static bool lpt_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4227
	u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
4228 4229 4230 4231 4232 4233 4234

	return intel_de_read(dev_priv, SDEISR) & bit;
}

static bool hsw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4235
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4236

4237
	return intel_de_read(dev_priv, DEISR) & bit;
4238 4239 4240 4241 4242
}

static bool bdw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4243
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4244 4245 4246 4247

	return intel_de_read(dev_priv, GEN8_DE_PORT_ISR) & bit;
}

4248
static struct intel_connector *
4249
intel_ddi_init_hdmi_connector(struct intel_digital_port *dig_port)
4250 4251
{
	struct intel_connector *connector;
4252
	enum port port = dig_port->base.port;
4253

4254
	connector = intel_connector_alloc();
4255 4256 4257
	if (!connector)
		return NULL;

4258 4259
	dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(dig_port, connector);
4260 4261 4262 4263

	return connector;
}

4264
static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dig_port)
4265
{
4266
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4267

4268
	if (dig_port->base.port != PORT_A)
4269 4270
		return false;

4271
	if (dig_port->saved_port_bits & DDI_A_4_LANES)
4272 4273 4274 4275 4276
		return false;

	/* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
	 *                     supported configuration
	 */
4277
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
4278 4279 4280 4281 4282
		return true;

	return false;
}

4283
static int
4284
intel_ddi_max_lanes(struct intel_digital_port *dig_port)
4285
{
4286 4287
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;
4288 4289
	int max_lanes = 4;

4290
	if (DISPLAY_VER(dev_priv) >= 11)
4291 4292 4293
		return max_lanes;

	if (port == PORT_A || port == PORT_E) {
4294
		if (intel_de_read(dev_priv, DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305
			max_lanes = port == PORT_A ? 4 : 0;
		else
			/* Both A and E share 2 lanes */
			max_lanes = 2;
	}

	/*
	 * Some BIOS might fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit set when needed
	 * so we use the proper lane count for our calculations.
	 */
4306
	if (intel_ddi_a_force_4_lanes(dig_port)) {
4307 4308
		drm_dbg_kms(&dev_priv->drm,
			    "Forcing DDI_A_4_LANES for port A\n");
4309
		dig_port->saved_port_bits |= DDI_A_4_LANES;
4310 4311 4312 4313 4314 4315
		max_lanes = 4;
	}

	return max_lanes;
}

M
Matt Roper 已提交
4316 4317 4318
static bool hti_uses_phy(struct drm_i915_private *i915, enum phy phy)
{
	return i915->hti_state & HDPORT_ENABLED &&
4319
	       i915->hti_state & HDPORT_DDI_USED(phy);
M
Matt Roper 已提交
4320 4321
}

4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332
static enum hpd_pin xelpd_hpd_pin(struct drm_i915_private *dev_priv,
				  enum port port)
{
	if (port >= PORT_D_XELPD)
		return HPD_PORT_D + port - PORT_D_XELPD;
	else if (port >= PORT_TC1)
		return HPD_PORT_TC1 + port - PORT_TC1;
	else
		return HPD_PORT_A + port - PORT_A;
}

4333 4334 4335
static enum hpd_pin dg1_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
4336 4337
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
4338 4339 4340 4341
	else
		return HPD_PORT_A + port - PORT_A;
}

4342 4343 4344
static enum hpd_pin tgl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
4345 4346
	if (port >= PORT_TC1)
		return HPD_PORT_TC1 + port - PORT_TC1;
4347 4348 4349 4350 4351 4352 4353 4354 4355 4356
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin rkl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return tgl_hpd_pin(dev_priv, port);

4357 4358
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin icl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port >= PORT_C)
		return HPD_PORT_TC1 + port - PORT_C;
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin ehl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_D)
		return HPD_PORT_A;

	if (HAS_PCH_MCC(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

4384 4385 4386 4387 4388 4389 4390 4391
static enum hpd_pin skl_hpd_pin(struct drm_i915_private *dev_priv, enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

4392 4393
static bool intel_ddi_is_tc(struct drm_i915_private *i915, enum port port)
{
4394
	if (DISPLAY_VER(i915) >= 12)
4395
		return port >= PORT_TC1;
4396
	else if (DISPLAY_VER(i915) >= 11)
4397 4398 4399 4400 4401
		return port >= PORT_C;
	else
		return false;
}

4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431
static void intel_ddi_encoder_suspend(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	intel_dp_encoder_suspend(encoder);

	if (!intel_phy_is_tc(i915, phy))
		return;

	intel_tc_port_disconnect_phy(dig_port);
}

static void intel_ddi_encoder_shutdown(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	intel_dp_encoder_shutdown(encoder);

	if (!intel_phy_is_tc(i915, phy))
		return;

	intel_tc_port_disconnect_phy(dig_port);
}

4432 4433 4434
#define port_tc_name(port) ((port) - PORT_TC1 + '1')
#define tc_port_name(tc_port) ((tc_port) - TC_PORT_1 + '1')

4435
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
4436
{
4437
	struct intel_digital_port *dig_port;
4438
	struct intel_encoder *encoder;
4439
	const struct intel_bios_encoder_data *devdata;
4440
	bool init_hdmi, init_dp;
4441
	enum phy phy = intel_port_to_phy(dev_priv, port);
4442

M
Matt Roper 已提交
4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454
	/*
	 * On platforms with HTI (aka HDPORT), if it's enabled at boot it may
	 * have taken over some of the PHYs and made them unavailable to the
	 * driver.  In that case we should skip initializing the corresponding
	 * outputs.
	 */
	if (hti_uses_phy(dev_priv, phy)) {
		drm_dbg_kms(&dev_priv->drm, "PORT %c / PHY %c reserved by HTI\n",
			    port_name(port), phy_name(phy));
		return;
	}

4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465
	devdata = intel_bios_encoder_data_lookup(dev_priv, port);
	if (!devdata) {
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not present\n",
			    port_name(port));
		return;
	}

	init_hdmi = intel_bios_encoder_supports_dvi(devdata) ||
		intel_bios_encoder_supports_hdmi(devdata);
	init_dp = intel_bios_encoder_supports_dp(devdata);
4466 4467 4468 4469 4470 4471 4472 4473 4474

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_hdmi = false;
4475 4476
		drm_dbg_kms(&dev_priv->drm, "VBT says port %c has lspcon\n",
			    port_name(port));
4477 4478
	}

4479
	if (!init_dp && !init_hdmi) {
4480 4481 4482
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
			    port_name(port));
4483
		return;
4484
	}
P
Paulo Zanoni 已提交
4485

4486 4487
	dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
	if (!dig_port)
P
Paulo Zanoni 已提交
4488 4489
		return;

4490
	encoder = &dig_port->base;
4491
	encoder->devdata = devdata;
P
Paulo Zanoni 已提交
4492

4493 4494 4495 4496 4497 4498 4499
	if (DISPLAY_VER(dev_priv) >= 13 && port >= PORT_D_XELPD) {
		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c/PHY %c",
				 port_name(port - PORT_D_XELPD + PORT_D),
				 phy_name(phy));
	} else if (DISPLAY_VER(dev_priv) >= 12) {
4500 4501 4502 4503 4504 4505
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %s%c/PHY %s%c",
				 port >= PORT_TC1 ? "TC" : "",
4506
				 port >= PORT_TC1 ? port_tc_name(port) : port_name(port),
4507
				 tc_port != TC_PORT_NONE ? "TC" : "",
4508
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
4509
	} else if (DISPLAY_VER(dev_priv) >= 11) {
4510 4511 4512 4513 4514 4515 4516 4517
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c%s/PHY %s%c",
				 port_name(port),
				 port >= PORT_C ? " (TC)" : "",
				 tc_port != TC_PORT_NONE ? "TC" : "",
4518
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
4519 4520 4521 4522 4523
	} else {
		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c/PHY %c", port_name(port),  phy_name(phy));
	}
P
Paulo Zanoni 已提交
4524

4525 4526 4527
	mutex_init(&dig_port->hdcp_mutex);
	dig_port->num_hdcp_streams = 0;

4528 4529 4530
	encoder->hotplug = intel_ddi_hotplug;
	encoder->compute_output_type = intel_ddi_compute_output_type;
	encoder->compute_config = intel_ddi_compute_config;
4531
	encoder->compute_config_late = intel_ddi_compute_config_late;
4532 4533 4534
	encoder->enable = intel_enable_ddi;
	encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
	encoder->pre_enable = intel_ddi_pre_enable;
4535
	encoder->pre_disable = intel_pre_disable_ddi;
4536 4537 4538 4539
	encoder->disable = intel_disable_ddi;
	encoder->post_disable = intel_ddi_post_disable;
	encoder->update_pipe = intel_ddi_update_pipe;
	encoder->get_hw_state = intel_ddi_get_hw_state;
4540
	encoder->sync_state = intel_ddi_sync_state;
4541
	encoder->initial_fastset_check = intel_ddi_initial_fastset_check;
4542 4543
	encoder->suspend = intel_ddi_encoder_suspend;
	encoder->shutdown = intel_ddi_encoder_shutdown;
4544 4545 4546 4547 4548 4549 4550
	encoder->get_power_domains = intel_ddi_get_power_domains;

	encoder->type = INTEL_OUTPUT_DDI;
	encoder->power_domain = intel_port_to_power_domain(port);
	encoder->port = port;
	encoder->cloneable = 0;
	encoder->pipe_mask = ~0;
4551

4552
	if (IS_DG2(dev_priv)) {
4553 4554
		encoder->enable_clock = intel_mpllb_enable;
		encoder->disable_clock = intel_mpllb_disable;
4555 4556
		encoder->get_config = dg2_ddi_get_config;
	} else if (IS_ALDERLAKE_S(dev_priv)) {
4557 4558
		encoder->enable_clock = adls_ddi_enable_clock;
		encoder->disable_clock = adls_ddi_disable_clock;
4559
		encoder->is_clock_enabled = adls_ddi_is_clock_enabled;
4560
		encoder->get_config = adls_ddi_get_config;
4561 4562 4563
	} else if (IS_ROCKETLAKE(dev_priv)) {
		encoder->enable_clock = rkl_ddi_enable_clock;
		encoder->disable_clock = rkl_ddi_disable_clock;
4564
		encoder->is_clock_enabled = rkl_ddi_is_clock_enabled;
4565
		encoder->get_config = rkl_ddi_get_config;
4566
	} else if (IS_DG1(dev_priv)) {
4567 4568
		encoder->enable_clock = dg1_ddi_enable_clock;
		encoder->disable_clock = dg1_ddi_disable_clock;
4569
		encoder->is_clock_enabled = dg1_ddi_is_clock_enabled;
4570
		encoder->get_config = dg1_ddi_get_config;
4571 4572 4573 4574
	} else if (IS_JSL_EHL(dev_priv)) {
		if (intel_ddi_is_tc(dev_priv, port)) {
			encoder->enable_clock = jsl_ddi_tc_enable_clock;
			encoder->disable_clock = jsl_ddi_tc_disable_clock;
4575
			encoder->is_clock_enabled = jsl_ddi_tc_is_clock_enabled;
4576
			encoder->get_config = icl_ddi_combo_get_config;
4577 4578 4579
		} else {
			encoder->enable_clock = icl_ddi_combo_enable_clock;
			encoder->disable_clock = icl_ddi_combo_disable_clock;
4580
			encoder->is_clock_enabled = icl_ddi_combo_is_clock_enabled;
4581
			encoder->get_config = icl_ddi_combo_get_config;
4582
		}
4583
	} else if (DISPLAY_VER(dev_priv) >= 11) {
4584 4585 4586
		if (intel_ddi_is_tc(dev_priv, port)) {
			encoder->enable_clock = icl_ddi_tc_enable_clock;
			encoder->disable_clock = icl_ddi_tc_disable_clock;
4587
			encoder->is_clock_enabled = icl_ddi_tc_is_clock_enabled;
4588
			encoder->get_config = icl_ddi_tc_get_config;
4589 4590 4591
		} else {
			encoder->enable_clock = icl_ddi_combo_enable_clock;
			encoder->disable_clock = icl_ddi_combo_disable_clock;
4592
			encoder->is_clock_enabled = icl_ddi_combo_is_clock_enabled;
4593
			encoder->get_config = icl_ddi_combo_get_config;
4594
		}
4595
	} else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
4596 4597
		/* BXT/GLK have fixed PLL->port mapping */
		encoder->get_config = bxt_ddi_get_config;
4598
	} else if (DISPLAY_VER(dev_priv) == 9) {
4599 4600
		encoder->enable_clock = skl_ddi_enable_clock;
		encoder->disable_clock = skl_ddi_disable_clock;
4601
		encoder->is_clock_enabled = skl_ddi_is_clock_enabled;
4602
		encoder->get_config = skl_ddi_get_config;
4603
	} else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv)) {
4604 4605
		encoder->enable_clock = hsw_ddi_enable_clock;
		encoder->disable_clock = hsw_ddi_disable_clock;
4606
		encoder->is_clock_enabled = hsw_ddi_is_clock_enabled;
4607
		encoder->get_config = hsw_ddi_get_config;
4608 4609
	}

4610 4611
	intel_ddi_buf_trans_init(encoder);

4612 4613 4614
	if (DISPLAY_VER(dev_priv) >= 13)
		encoder->hpd_pin = xelpd_hpd_pin(dev_priv, port);
	else if (IS_DG1(dev_priv))
4615 4616
		encoder->hpd_pin = dg1_hpd_pin(dev_priv, port);
	else if (IS_ROCKETLAKE(dev_priv))
4617
		encoder->hpd_pin = rkl_hpd_pin(dev_priv, port);
4618
	else if (DISPLAY_VER(dev_priv) >= 12)
4619
		encoder->hpd_pin = tgl_hpd_pin(dev_priv, port);
4620
	else if (IS_JSL_EHL(dev_priv))
4621
		encoder->hpd_pin = ehl_hpd_pin(dev_priv, port);
4622
	else if (DISPLAY_VER(dev_priv) == 11)
4623
		encoder->hpd_pin = icl_hpd_pin(dev_priv, port);
4624
	else if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
4625
		encoder->hpd_pin = skl_hpd_pin(dev_priv, port);
4626 4627
	else
		encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
P
Paulo Zanoni 已提交
4628

4629
	if (DISPLAY_VER(dev_priv) >= 11)
4630 4631 4632
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& DDI_BUF_PORT_REVERSAL;
4633
	else
4634 4635 4636
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& (DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
4637

4638 4639 4640
	if (intel_bios_is_lane_reversal_needed(dev_priv, port))
		dig_port->saved_port_bits |= DDI_BUF_PORT_REVERSAL;

4641 4642 4643
	dig_port->dp.output_reg = INVALID_MMIO_REG;
	dig_port->max_lanes = intel_ddi_max_lanes(dig_port);
	dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
P
Paulo Zanoni 已提交
4644

4645
	if (intel_phy_is_tc(dev_priv, phy)) {
4646
		bool is_legacy =
4647 4648
			!intel_bios_encoder_supports_typec_usb(devdata) &&
			!intel_bios_encoder_supports_tbt(devdata);
4649

4650
		intel_tc_port_init(dig_port, is_legacy);
4651

4652 4653
		encoder->update_prepare = intel_ddi_update_prepare;
		encoder->update_complete = intel_ddi_update_complete;
4654
	}
4655

4656
	drm_WARN_ON(&dev_priv->drm, port > PORT_I);
4657
	dig_port->ddi_io_power_domain = POWER_DOMAIN_PORT_DDI_A_IO +
4658
					      port - PORT_A;
4659

4660
	if (init_dp) {
4661
		if (!intel_ddi_init_dp_connector(dig_port))
4662
			goto err;
4663

4664
		dig_port->hpd_pulse = intel_dp_hpd_pulse;
4665

4666 4667
		/* Splitter enable for eDP MSO is limited to certain pipes. */
		if (dig_port->dp.mso_link_count) {
4668
			encoder->pipe_mask = BIT(PIPE_A);
4669 4670 4671
			if (IS_ALDERLAKE_P(dev_priv))
				encoder->pipe_mask |= BIT(PIPE_B);
		}
4672
	}
4673

4674 4675
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
4676
	if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
4677
		if (!intel_ddi_init_hdmi_connector(dig_port))
4678
			goto err;
4679
	}
4680

4681
	if (DISPLAY_VER(dev_priv) >= 11) {
4682
		if (intel_phy_is_tc(dev_priv, phy))
4683
			dig_port->connected = intel_tc_port_connected;
4684
		else
4685
			dig_port->connected = lpt_digital_port_connected;
4686
	} else if (DISPLAY_VER(dev_priv) >= 8) {
4687 4688
		if (port == PORT_A || IS_GEMINILAKE(dev_priv) ||
		    IS_BROXTON(dev_priv))
4689
			dig_port->connected = bdw_digital_port_connected;
4690
		else
4691
			dig_port->connected = lpt_digital_port_connected;
4692
	} else {
4693
		if (port == PORT_A)
4694
			dig_port->connected = hsw_digital_port_connected;
4695
		else
4696
			dig_port->connected = lpt_digital_port_connected;
4697 4698
	}

4699
	intel_infoframe_init(dig_port);
4700

4701 4702 4703
	return;

err:
4704
	drm_encoder_cleanup(&encoder->base);
4705
	kfree(dig_port);
P
Paulo Zanoni 已提交
4706
}