intel_ddi.c 144.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

28
#include <drm/drm_scdc_helper.h>
29

30
#include "i915_drv.h"
31
#include "intel_audio.h"
32
#include "intel_combo_phy.h"
33
#include "intel_connector.h"
34
#include "intel_ddi.h"
35
#include "intel_display_types.h"
36
#include "intel_dp.h"
37
#include "intel_dp_mst.h"
38
#include "intel_dp_link_training.h"
39
#include "intel_dpio_phy.h"
40
#include "intel_dsi.h"
41
#include "intel_fifo_underrun.h"
42
#include "intel_gmbus.h"
43
#include "intel_hdcp.h"
44
#include "intel_hdmi.h"
45
#include "intel_hotplug.h"
46
#include "intel_lspcon.h"
47
#include "intel_panel.h"
48
#include "intel_psr.h"
49
#include "intel_sprite.h"
50
#include "intel_tc.h"
51
#include "intel_vdsc.h"
52

53 54 55
struct ddi_buf_trans {
	u32 trans1;	/* balance leg enable, de-emph level */
	u32 trans2;	/* vref sel, vswing */
56
	u8 i_boost;	/* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
57 58
};

59 60 61 62 63 64 65 66 67 68 69 70 71
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

72 73 74 75
/* HDMI/DVI modes ignore everything but the last 2 items. So we share
 * them for both DP and FDI transports, allowing those ports to
 * automatically adapt to HDMI connections as well
 */
76
static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
77 78 79 80 81 82 83 84 85
	{ 0x00FFFFFF, 0x0006000E, 0x0 },
	{ 0x00D75FFF, 0x0005000A, 0x0 },
	{ 0x00C30FFF, 0x00040006, 0x0 },
	{ 0x80AAAFFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x0005000A, 0x0 },
	{ 0x00D75FFF, 0x000C0004, 0x0 },
	{ 0x80C30FFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x00040006, 0x0 },
	{ 0x80D75FFF, 0x000B0000, 0x0 },
86 87
};

88
static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
89 90 91 92 93 94 95 96 97
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000F000A, 0x0 },
	{ 0x00C30FFF, 0x00060006, 0x0 },
	{ 0x00AAAFFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x000F000A, 0x0 },
	{ 0x00D75FFF, 0x00160004, 0x0 },
	{ 0x00C30FFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x00060006, 0x0 },
	{ 0x00D75FFF, 0x001E0000, 0x0 },
98 99
};

100 101
static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV d	db	*/
102 103 104 105 106 107 108 109 110 111 112 113
	{ 0x00FFFFFF, 0x0006000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00E79FFF, 0x000E000C, 0x0 },/* 1:	400	500	2	*/
	{ 0x00D75FFF, 0x0005000A, 0x0 },/* 2:	400	600	3.5	*/
	{ 0x00FFFFFF, 0x0005000A, 0x0 },/* 3:	600	600	0	*/
	{ 0x00E79FFF, 0x001D0007, 0x0 },/* 4:	600	750	2	*/
	{ 0x00D75FFF, 0x000C0004, 0x0 },/* 5:	600	900	3.5	*/
	{ 0x00FFFFFF, 0x00040006, 0x0 },/* 6:	800	800	0	*/
	{ 0x80E79FFF, 0x00030002, 0x0 },/* 7:	800	1000	2	*/
	{ 0x00FFFFFF, 0x00140005, 0x0 },/* 8:	850	850	0	*/
	{ 0x00FFFFFF, 0x000C0004, 0x0 },/* 9:	900	900	0	*/
	{ 0x00FFFFFF, 0x001C0003, 0x0 },/* 10:	950	950	0	*/
	{ 0x80FFFFFF, 0x00030002, 0x0 },/* 11:	1000	1000	0	*/
114 115
};

116
static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
117 118 119 120 121 122 123 124 125
	{ 0x00FFFFFF, 0x00000012, 0x0 },
	{ 0x00EBAFFF, 0x00020011, 0x0 },
	{ 0x00C71FFF, 0x0006000F, 0x0 },
	{ 0x00AAAFFF, 0x000E000A, 0x0 },
	{ 0x00FFFFFF, 0x00020011, 0x0 },
	{ 0x00DB6FFF, 0x0005000F, 0x0 },
	{ 0x00BEEFFF, 0x000A000C, 0x0 },
	{ 0x00FFFFFF, 0x0005000F, 0x0 },
	{ 0x00DB6FFF, 0x000A000C, 0x0 },
126 127
};

128
static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
129 130 131 132 133 134 135 136 137
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000E000A, 0x0 },
	{ 0x00BEFFFF, 0x00140006, 0x0 },
	{ 0x80B2CFFF, 0x001B0002, 0x0 },
	{ 0x00FFFFFF, 0x000E000A, 0x0 },
	{ 0x00DB6FFF, 0x00160005, 0x0 },
	{ 0x80C71FFF, 0x001A0002, 0x0 },
	{ 0x00F7DFFF, 0x00180004, 0x0 },
	{ 0x80D75FFF, 0x001B0002, 0x0 },
138 139
};

140
static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
141 142 143 144 145 146 147 148 149
	{ 0x00FFFFFF, 0x0001000E, 0x0 },
	{ 0x00D75FFF, 0x0004000A, 0x0 },
	{ 0x00C30FFF, 0x00070006, 0x0 },
	{ 0x00AAAFFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x0004000A, 0x0 },
	{ 0x00D75FFF, 0x00090004, 0x0 },
	{ 0x00C30FFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x00070006, 0x0 },
	{ 0x00D75FFF, 0x000C0000, 0x0 },
150 151
};

152 153
static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV df	db	*/
154 155 156 157 158 159 160 161 162 163
	{ 0x00FFFFFF, 0x0007000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00D75FFF, 0x000E000A, 0x0 },/* 1:	400	600	3.5	*/
	{ 0x00BEFFFF, 0x00140006, 0x0 },/* 2:	400	800	6	*/
	{ 0x00FFFFFF, 0x0009000D, 0x0 },/* 3:	450	450	0	*/
	{ 0x00FFFFFF, 0x000E000A, 0x0 },/* 4:	600	600	0	*/
	{ 0x00D7FFFF, 0x00140006, 0x0 },/* 5:	600	800	2.5	*/
	{ 0x80CB2FFF, 0x001B0002, 0x0 },/* 6:	600	1000	4.5	*/
	{ 0x00FFFFFF, 0x00140006, 0x0 },/* 7:	800	800	0	*/
	{ 0x80E79FFF, 0x001B0002, 0x0 },/* 8:	800	1000	2	*/
	{ 0x80FFFFFF, 0x001B0002, 0x0 },/* 9:	1000	1000	0	*/
164 165
};

166
/* Skylake H and S */
167
static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
168 169 170
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
171
	{ 0x80009010, 0x000000C0, 0x1 },
172 173
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
174
	{ 0x80007011, 0x000000C0, 0x1 },
175
	{ 0x00002016, 0x000000DF, 0x0 },
176
	{ 0x80005012, 0x000000C0, 0x1 },
177 178
};

179 180
/* Skylake U */
static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
181
	{ 0x0000201B, 0x000000A2, 0x0 },
182
	{ 0x00005012, 0x00000088, 0x0 },
183
	{ 0x80007011, 0x000000CD, 0x1 },
184
	{ 0x80009010, 0x000000C0, 0x1 },
185
	{ 0x0000201B, 0x0000009D, 0x0 },
186 187
	{ 0x80005012, 0x000000C0, 0x1 },
	{ 0x80007011, 0x000000C0, 0x1 },
188
	{ 0x00002016, 0x00000088, 0x0 },
189
	{ 0x80005012, 0x000000C0, 0x1 },
190 191
};

192 193
/* Skylake Y */
static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
194 195
	{ 0x00000018, 0x000000A2, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
196
	{ 0x80007011, 0x000000CD, 0x3 },
197
	{ 0x80009010, 0x000000C0, 0x3 },
198
	{ 0x00000018, 0x0000009D, 0x0 },
199 200
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
201
	{ 0x00000018, 0x00000088, 0x0 },
202
	{ 0x80005012, 0x000000C0, 0x3 },
203 204
};

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
/* Kabylake H and S */
static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x80009010, 0x000000C0, 0x1 },
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000C0, 0x1 },
	{ 0x00002016, 0x00000097, 0x0 },
	{ 0x80005012, 0x000000C0, 0x1 },
};

/* Kabylake U */
static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
	{ 0x0000201B, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x80009010, 0x000000C0, 0x3 },
	{ 0x0000201B, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00002016, 0x0000004F, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

/* Kabylake Y */
static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
	{ 0x00001017, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x8000800F, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000004C, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

244
/*
245
 * Skylake/Kabylake H and S
246 247
 * eDP 1.4 low vswing translation parameters
 */
248
static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
249 250 251 252 253 254 255 256 257 258 259 260 261
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00000018, 0x000000AB, 0x0 },
	{ 0x00007013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
};

/*
262
 * Skylake/Kabylake U
263 264 265 266 267 268 269 270 271 272 273 274 275
 * eDP 1.4 low vswing translation parameters
 */
static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00002016, 0x000000AB, 0x0 },
	{ 0x00005013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
276 277
};

278
/*
279
 * Skylake/Kabylake Y
280 281
 * eDP 1.4 low vswing translation parameters
 */
282
static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
283 284 285 286 287 288 289 290 291 292 293
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000AB, 0x0 },
	{ 0x00007011, 0x000000A4, 0x0 },
	{ 0x00009010, 0x000000DF, 0x0 },
	{ 0x00000018, 0x000000AA, 0x0 },
	{ 0x00006013, 0x000000A4, 0x0 },
	{ 0x00007011, 0x0000009D, 0x0 },
	{ 0x00000018, 0x000000A0, 0x0 },
	{ 0x00006012, 0x000000DF, 0x0 },
	{ 0x00000018, 0x0000008A, 0x0 },
};
294

295
/* Skylake/Kabylake U, H and S */
296
static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
297 298 299 300 301 302
	{ 0x00000018, 0x000000AC, 0x0 },
	{ 0x00005012, 0x0000009D, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00000018, 0x00000098, 0x0 },
	{ 0x00004013, 0x00000088, 0x0 },
303
	{ 0x80006012, 0x000000CD, 0x1 },
304
	{ 0x00000018, 0x000000DF, 0x0 },
305 306 307
	{ 0x80003015, 0x000000CD, 0x1 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x1 },
	{ 0x80000018, 0x000000C0, 0x1 },
308 309
};

310
/* Skylake/Kabylake Y */
311
static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
312 313
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00005012, 0x000000DF, 0x0 },
314
	{ 0x80007011, 0x000000CB, 0x3 },
315 316 317
	{ 0x00000018, 0x000000A4, 0x0 },
	{ 0x00000018, 0x0000009D, 0x0 },
	{ 0x00004013, 0x00000080, 0x0 },
318
	{ 0x80006013, 0x000000C0, 0x3 },
319
	{ 0x00000018, 0x0000008A, 0x0 },
320 321 322
	{ 0x80003015, 0x000000C0, 0x3 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x3 },
	{ 0x80000018, 0x000000C0, 0x3 },
323 324
};

325
struct bxt_ddi_buf_trans {
326 327 328 329
	u8 margin;	/* swing value */
	u8 scale;	/* scale value */
	u8 enable;	/* scale enable */
	u8 deemphasis;
330 331 332 333
};

static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
					/* Idx	NT mV diff	db  */
334 335 336 337 338 339 340 341 342 343
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 78,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 104, 0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 154, 0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 116, 0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 154, 0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 154, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
344 345
};

346 347
static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
					/* Idx	NT mV diff	db  */
348 349 350 351 352 353 354 355 356 357
	{ 26, 0, 0, 128, },	/* 0:	200		0   */
	{ 38, 0, 0, 112, },	/* 1:	200		1.5 */
	{ 48, 0, 0, 96,  },	/* 2:	200		4   */
	{ 54, 0, 0, 69,  },	/* 3:	200		6   */
	{ 32, 0, 0, 128, },	/* 4:	250		0   */
	{ 48, 0, 0, 104, },	/* 5:	250		1.5 */
	{ 54, 0, 0, 85,  },	/* 6:	250		4   */
	{ 43, 0, 0, 128, },	/* 7:	300		0   */
	{ 54, 0, 0, 101, },	/* 8:	300		1.5 */
	{ 48, 0, 0, 128, },	/* 9:	300		0   */
358 359
};

360 361 362 363 364
/* BSpec has 2 recommended values - entries 0 and 8.
 * Using the entry with higher vswing.
 */
static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
					/* Idx	NT mV diff	db  */
365 366 367 368 369 370 371 372 373 374
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 52,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 52,  0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 42,  0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 77,  0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 77,  0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 102, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
375 376
};

377
struct cnl_ddi_buf_trans {
378 379 380 381 382
	u8 dw2_swing_sel;
	u8 dw7_n_scalar;
	u8 dw4_cursor_coeff;
	u8 dw4_post_cursor_2;
	u8 dw4_post_cursor_1;
383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
};

/* Voltage Swing Programming for VccIO 0.85V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x66, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x66, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x70, 0x3C, 0x00, 0x03 },	/* 460   600      2.3   */
	{ 0xC, 0x75, 0x3C, 0x00, 0x03 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5C, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x69, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x76, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5E, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x69, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0xB, 0x79, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7D, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x76, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7D, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x61, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x61, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x68, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xC, 0x6E, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x4, 0x7F, 0x3A, 0x00, 0x05 },	/* 460   600      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0x6, 0x7F, 0x2C, 0x00, 0x13 },	/* 400   1050     8.4   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 550   1050     5.6   */
	{ 0x5, 0x76, 0x3E, 0x00, 0x01 },	/* 850   900      0.5   */
	{ 0x6, 0x7F, 0x36, 0x00, 0x09 },	/* 750   1050     2.9   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5B, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7C, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x70, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7C, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5E, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x5E, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x64, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xE, 0x6A, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

517 518 519 520 521 522 523 524 525 526 527 528 529
/* icl_combo_phy_ddi_translations */
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
530 531
};

532 533 534 535 536 537 538 539 540 541 542 543
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0x0, 0x7F, 0x3F, 0x00, 0x00 },	/* 200   200      0.0   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 200   250      1.9   */
	{ 0x1, 0x7F, 0x33, 0x00, 0x0C },	/* 200   300      3.5   */
	{ 0x9, 0x7F, 0x31, 0x00, 0x0E },	/* 200   350      4.9   */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },	/* 250   250      0.0   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 250   300      1.6   */
	{ 0x9, 0x7F, 0x35, 0x00, 0x0A },	/* 250   350      2.9   */
	{ 0x1, 0x7F, 0x3F, 0x00, 0x00 },	/* 300   300      0.0   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 300   350      1.3   */
	{ 0x9, 0x7F, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
544 545
};

546 547 548 549 550 551 552 553 554 555 556 557
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr3[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
558 559
};

560 561 562 563 564 565 566 567 568
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_hdmi[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   ALS */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
569 570
};

571 572 573 574 575 576 577 578 579 580 581 582 583 584
static const struct cnl_ddi_buf_trans ehl_combo_phy_ddi_translations_hbr2_hbr3[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x33, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x47, 0x36, 0x00, 0x09 },	/* 350   500      3.1   */
	{ 0xC, 0x64, 0x30, 0x00, 0x0F },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2C, 0x00, 0x13 },	/* 350   900      8.2   */
	{ 0xA, 0x46, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x64, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xC, 0x61, 0x3F, 0x00, 0x00 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
struct icl_mg_phy_ddi_buf_trans {
	u32 cri_txdeemph_override_5_0;
	u32 cri_txdeemph_override_11_6;
	u32 cri_txdeemph_override_17_12;
};

static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations[] = {
				/* Voltage swing  pre-emphasis */
	{ 0x0, 0x1B, 0x00 },	/* 0              0   */
	{ 0x0, 0x23, 0x08 },	/* 0              1   */
	{ 0x0, 0x2D, 0x12 },	/* 0              2   */
	{ 0x0, 0x00, 0x00 },	/* 0              3   */
	{ 0x0, 0x23, 0x00 },	/* 1              0   */
	{ 0x0, 0x2B, 0x09 },	/* 1              1   */
	{ 0x0, 0x2E, 0x11 },	/* 1              2   */
	{ 0x0, 0x2F, 0x00 },	/* 2              0   */
	{ 0x0, 0x33, 0x0C },	/* 2              1   */
	{ 0x0, 0x00, 0x00 },	/* 3              0   */
};

605 606 607 608 609 610
struct tgl_dkl_phy_ddi_buf_trans {
	u32 dkl_vswing_control;
	u32 dkl_preshoot_control;
	u32 dkl_de_emphasis_control;
};

611
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_dp_ddi_trans[] = {
612 613 614 615 616 617 618 619 620 621 622 623 624
				/* VS	pre-emp	Non-trans mV	Pre-emph dB */
	{ 0x7, 0x0, 0x00 },	/* 0	0	400mV		0 dB */
	{ 0x5, 0x0, 0x03 },	/* 0	1	400mV		3.5 dB */
	{ 0x2, 0x0, 0x0b },	/* 0	2	400mV		6 dB */
	{ 0x0, 0x0, 0x19 },	/* 0	3	400mV		9.5 dB */
	{ 0x5, 0x0, 0x00 },	/* 1	0	600mV		0 dB */
	{ 0x2, 0x0, 0x03 },	/* 1	1	600mV		3.5 dB */
	{ 0x0, 0x0, 0x14 },	/* 1	2	600mV		6 dB */
	{ 0x2, 0x0, 0x00 },	/* 2	0	800mV		0 dB */
	{ 0x0, 0x0, 0x0B },	/* 2	1	800mV		3.5 dB */
	{ 0x0, 0x0, 0x00 },	/* 3	0	1200mV		0 dB HDMI default */
};

625 626 627 628 629 630 631 632 633 634 635 636 637 638
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_hdmi_ddi_trans[] = {
				/* HDMI Preset	VS	Pre-emph */
	{ 0x7, 0x0, 0x0 },	/* 1		400mV	0dB */
	{ 0x6, 0x0, 0x0 },	/* 2		500mV	0dB */
	{ 0x4, 0x0, 0x0 },	/* 3		650mV	0dB */
	{ 0x2, 0x0, 0x0 },	/* 4		800mV	0dB */
	{ 0x0, 0x0, 0x0 },	/* 5		1000mV	0dB */
	{ 0x0, 0x0, 0x5 },	/* 6		Full	-1.5 dB */
	{ 0x0, 0x0, 0x6 },	/* 7		Full	-1.8 dB */
	{ 0x0, 0x0, 0x7 },	/* 8		Full	-2 dB */
	{ 0x0, 0x0, 0x8 },	/* 9		Full	-2.5 dB */
	{ 0x0, 0x0, 0xA },	/* 10		Full	-3 dB */
};

639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x32, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7D, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x63, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x47, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x63, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x61, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7B, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

667 668 669 670 671 672 673 674 675 676 677 678
static const struct ddi_buf_trans *
bdw_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
		return bdw_ddi_translations_edp;
	} else {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return bdw_ddi_translations_dp;
	}
}

679
static const struct ddi_buf_trans *
680
skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
681
{
682
	if (IS_SKL_ULX(dev_priv)) {
683
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
684
		return skl_y_ddi_translations_dp;
685
	} else if (IS_SKL_ULT(dev_priv)) {
686
		*n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
687
		return skl_u_ddi_translations_dp;
688 689
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
690
		return skl_ddi_translations_dp;
691 692 693
	}
}

694 695 696
static const struct ddi_buf_trans *
kbl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
697
	if (IS_KBL_ULX(dev_priv) || IS_CFL_ULX(dev_priv)) {
698 699
		*n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
		return kbl_y_ddi_translations_dp;
700
	} else if (IS_KBL_ULT(dev_priv) || IS_CFL_ULT(dev_priv)) {
701 702 703 704 705 706 707 708
		*n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
		return kbl_u_ddi_translations_dp;
	} else {
		*n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
		return kbl_ddi_translations_dp;
	}
}

709
static const struct ddi_buf_trans *
710
skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
711
{
712
	if (dev_priv->vbt.edp.low_vswing) {
713 714
		if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv) ||
		    IS_CFL_ULX(dev_priv)) {
715
			*n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
716
			return skl_y_ddi_translations_edp;
717 718
		} else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv) ||
			   IS_CFL_ULT(dev_priv)) {
719
			*n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
720
			return skl_u_ddi_translations_edp;
721 722
		} else {
			*n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
723
			return skl_ddi_translations_edp;
724 725
		}
	}
726

727
	if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
728 729 730
		return kbl_get_buf_trans_dp(dev_priv, n_entries);
	else
		return skl_get_buf_trans_dp(dev_priv, n_entries);
731 732 733
}

static const struct ddi_buf_trans *
734
skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
735
{
736 737
	if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv) ||
	    IS_CFL_ULX(dev_priv)) {
738
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
739
		return skl_y_ddi_translations_hdmi;
740 741
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
742
		return skl_ddi_translations_hdmi;
743 744 745
	}
}

746 747 748 749 750 751 752 753 754
static int skl_buf_trans_num_entries(enum port port, int n_entries)
{
	/* Only DDIA and DDIE can select the 10th register with DP */
	if (port == PORT_A || port == PORT_E)
		return min(n_entries, 10);
	else
		return min(n_entries, 9);
}

755 756
static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_dp(struct drm_i915_private *dev_priv,
757
			   enum port port, int *n_entries)
758 759
{
	if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) {
760 761 762 763
		const struct ddi_buf_trans *ddi_translations =
			kbl_get_buf_trans_dp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
764
	} else if (IS_SKYLAKE(dev_priv)) {
765 766 767 768
		const struct ddi_buf_trans *ddi_translations =
			skl_get_buf_trans_dp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
769 770 771 772 773 774 775 776 777 778 779 780 781 782
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return  bdw_ddi_translations_dp;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_edp(struct drm_i915_private *dev_priv,
783
			    enum port port, int *n_entries)
784 785
{
	if (IS_GEN9_BC(dev_priv)) {
786 787 788 789
		const struct ddi_buf_trans *ddi_translations =
			skl_get_buf_trans_edp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816
	} else if (IS_BROADWELL(dev_priv)) {
		return bdw_get_buf_trans_edp(dev_priv, n_entries);
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
			    int *n_entries)
{
	if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_fdi);
		return bdw_ddi_translations_fdi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
		return hsw_ddi_translations_fdi;
	}

	*n_entries = 0;
	return NULL;
}

817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_hdmi(struct drm_i915_private *dev_priv,
			     int *n_entries)
{
	if (IS_GEN9_BC(dev_priv)) {
		return skl_get_buf_trans_hdmi(dev_priv, n_entries);
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
		return bdw_ddi_translations_hdmi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
		return hsw_ddi_translations_hdmi;
	}

	*n_entries = 0;
	return NULL;
}

835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859
static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
	return bxt_ddi_translations_dp;
}

static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
		return bxt_ddi_translations_edp;
	}

	return bxt_get_buf_trans_dp(dev_priv, n_entries);
}

static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
	return bxt_ddi_translations_hdmi;
}

860 861 862
static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
{
863
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
864 865 866 867 868 869 870 871 872 873

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V);
		return cnl_ddi_translations_hdmi_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V);
		return cnl_ddi_translations_hdmi_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V);
		return cnl_ddi_translations_hdmi_1_05V;
874 875
	} else {
		*n_entries = 1; /* shut up gcc */
876
		MISSING_CASE(voltage);
877
	}
878 879 880 881 882 883
	return NULL;
}

static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
884
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
885 886 887 888 889 890 891 892 893 894

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V);
		return cnl_ddi_translations_dp_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V);
		return cnl_ddi_translations_dp_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V);
		return cnl_ddi_translations_dp_1_05V;
895 896
	} else {
		*n_entries = 1; /* shut up gcc */
897
		MISSING_CASE(voltage);
898
	}
899 900 901 902 903 904
	return NULL;
}

static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
905
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
906 907 908 909 910 911 912 913 914 915 916

	if (dev_priv->vbt.edp.low_vswing) {
		if (voltage == VOLTAGE_INFO_0_85V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V);
			return cnl_ddi_translations_edp_0_85V;
		} else if (voltage == VOLTAGE_INFO_0_95V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V);
			return cnl_ddi_translations_edp_0_95V;
		} else if (voltage == VOLTAGE_INFO_1_05V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V);
			return cnl_ddi_translations_edp_1_05V;
917 918
		} else {
			*n_entries = 1; /* shut up gcc */
919
			MISSING_CASE(voltage);
920
		}
921 922 923 924 925 926
		return NULL;
	} else {
		return cnl_get_buf_trans_dp(dev_priv, n_entries);
	}
}

927
static const struct cnl_ddi_buf_trans *
928 929
icl_get_combo_buf_trans(struct drm_i915_private *dev_priv, int type, int rate,
			int *n_entries)
930
{
931 932 933 934 935 936 937 938 939
	if (type == INTEL_OUTPUT_HDMI) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
		return icl_combo_phy_ddi_translations_hdmi;
	} else if (rate > 540000 && type == INTEL_OUTPUT_EDP) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr3);
		return icl_combo_phy_ddi_translations_edp_hbr3;
	} else if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
		return icl_combo_phy_ddi_translations_edp_hbr2;
940
	}
941 942 943

	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_dp_hbr2);
	return icl_combo_phy_ddi_translations_dp_hbr2;
944 945
}

946 947 948 949 950 951 952 953 954 955 956 957
static const struct cnl_ddi_buf_trans *
ehl_get_combo_buf_trans(struct drm_i915_private *dev_priv, int type, int rate,
			int *n_entries)
{
	if (type == INTEL_OUTPUT_DP && rate > 270000) {
		*n_entries = ARRAY_SIZE(ehl_combo_phy_ddi_translations_hbr2_hbr3);
		return ehl_combo_phy_ddi_translations_hbr2_hbr3;
	}

	return icl_get_combo_buf_trans(dev_priv, type, rate, n_entries);
}

958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
static const struct cnl_ddi_buf_trans *
tgl_get_combo_buf_trans(struct drm_i915_private *dev_priv, int type, int rate,
			int *n_entries)
{
	if (type != INTEL_OUTPUT_DP) {
		return icl_get_combo_buf_trans(dev_priv, type, rate, n_entries);
	} else if (rate > 270000) {
		*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr2);
		return tgl_combo_phy_ddi_translations_dp_hbr2;
	}

	*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr);
	return tgl_combo_phy_ddi_translations_dp_hbr;
}

973
static int intel_ddi_hdmi_level(struct intel_encoder *encoder)
974
{
975
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
976
	int n_entries, level, default_entry;
977
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
978

979 980
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
981
			tgl_get_combo_buf_trans(dev_priv, INTEL_OUTPUT_HDMI,
982 983
						0, &n_entries);
		else
984
			n_entries = ARRAY_SIZE(tgl_dkl_phy_hdmi_ddi_trans);
985 986
		default_entry = n_entries - 1;
	} else if (INTEL_GEN(dev_priv) == 11) {
987
		if (intel_phy_is_combo(dev_priv, phy))
988
			icl_get_combo_buf_trans(dev_priv, INTEL_OUTPUT_HDMI,
989
						0, &n_entries);
990 991 992 993
		else
			n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations);
		default_entry = n_entries - 1;
	} else if (IS_CANNONLAKE(dev_priv)) {
994 995
		cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = n_entries - 1;
996
	} else if (IS_GEN9_LP(dev_priv)) {
997 998
		bxt_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = n_entries - 1;
999
	} else if (IS_GEN9_BC(dev_priv)) {
1000 1001
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 8;
1002
	} else if (IS_BROADWELL(dev_priv)) {
1003 1004
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 7;
1005
	} else if (IS_HASWELL(dev_priv)) {
1006 1007
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 6;
1008
	} else {
1009
		drm_WARN(&dev_priv->drm, 1, "ddi translation table missing\n");
1010
		return 0;
1011 1012
	}

1013
	if (drm_WARN_ON_ONCE(&dev_priv->drm, n_entries == 0))
1014
		return 0;
1015

1016 1017
	level = intel_bios_hdmi_level_shift(encoder);
	if (level < 0)
1018 1019
		level = default_entry;

1020
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1021
		level = n_entries - 1;
1022

1023
	return level;
1024 1025
}

1026 1027
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
1028 1029
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
1030
 */
1031 1032
static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
					 const struct intel_crtc_state *crtc_state)
1033
{
1034
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1035
	u32 iboost_bit = 0;
1036
	int i, n_entries;
1037
	enum port port = encoder->port;
1038
	const struct ddi_buf_trans *ddi_translations;
1039

1040 1041 1042 1043
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
		ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
							       &n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
1044
		ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port,
1045
							       &n_entries);
1046
	else
1047
		ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port,
1048
							      &n_entries);
1049

1050
	/* If we're boosting the current, set bit 31 of trans1 */
1051
	if (IS_GEN9_BC(dev_priv) && intel_bios_dp_boost_level(encoder))
1052
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1053

1054
	for (i = 0; i < n_entries; i++) {
1055 1056 1057 1058
		intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, i),
			       ddi_translations[i].trans1 | iboost_bit);
		intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, i),
			       ddi_translations[i].trans2);
1059
	}
1060 1061 1062 1063 1064 1065 1066
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
1067
static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
1068
					   int level)
1069 1070 1071
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
1072
	int n_entries;
1073
	enum port port = encoder->port;
1074
	const struct ddi_buf_trans *ddi_translations;
1075

1076
	ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
1077

1078
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
1079
		return;
1080
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1081
		level = n_entries - 1;
1082

1083
	/* If we're boosting the current, set bit 31 of trans1 */
1084
	if (IS_GEN9_BC(dev_priv) && intel_bios_hdmi_boost_level(encoder))
1085
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1086

1087
	/* Entry 9 is for HDMI: */
1088 1089 1090 1091
	intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, 9),
		       ddi_translations[level].trans1 | iboost_bit);
	intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, 9),
		       ddi_translations[level].trans2);
1092 1093
}

1094 1095 1096
static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
				    enum port port)
{
1097
	i915_reg_t reg = DDI_BUF_CTL(port);
1098 1099
	int i;

1100
	for (i = 0; i < 16; i++) {
1101
		udelay(1);
1102
		if (intel_de_read(dev_priv, reg) & DDI_BUF_IS_IDLE)
1103 1104
			return;
	}
1105 1106
	drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c idle bit\n",
		port_name(port));
1107
}
1108

1109
static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
1110
{
1111
	switch (pll->info->id) {
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
1125
		MISSING_CASE(pll->info->id);
1126 1127 1128 1129
		return PORT_CLK_SEL_NONE;
	}
}

1130
static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
1131
				  const struct intel_crtc_state *crtc_state)
1132
{
1133 1134
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	int clock = crtc_state->port_clock;
1135 1136 1137 1138
	const enum intel_dpll_id id = pll->info->id;

	switch (id) {
	default:
1139 1140 1141 1142
		/*
		 * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
		 * here, so do warn if this get passed in
		 */
1143 1144
		MISSING_CASE(id);
		return DDI_CLK_SEL_NONE;
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
	case DPLL_ID_ICL_TBTPLL:
		switch (clock) {
		case 162000:
			return DDI_CLK_SEL_TBT_162;
		case 270000:
			return DDI_CLK_SEL_TBT_270;
		case 540000:
			return DDI_CLK_SEL_TBT_540;
		case 810000:
			return DDI_CLK_SEL_TBT_810;
		default:
			MISSING_CASE(clock);
1157
			return DDI_CLK_SEL_NONE;
1158
		}
1159 1160 1161 1162
	case DPLL_ID_ICL_MGPLL1:
	case DPLL_ID_ICL_MGPLL2:
	case DPLL_ID_ICL_MGPLL3:
	case DPLL_ID_ICL_MGPLL4:
1163 1164
	case DPLL_ID_TGL_MGPLL5:
	case DPLL_ID_TGL_MGPLL6:
1165 1166 1167 1168
		return DDI_CLK_SEL_MG;
	}
}

1169 1170 1171 1172 1173 1174 1175 1176 1177
/* Starting with Haswell, different DDI ports can work in FDI mode for
 * connection to the PCH-located connectors. For this, it is necessary to train
 * both the DDI port and PCH receiver for the desired DDI buffer settings.
 *
 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
 * please note that when FDI mode is active on DDI E, it shares 2 lines with
 * DDI A (which is used for eDP)
 */

1178
void hsw_fdi_link_train(struct intel_encoder *encoder,
1179
			const struct intel_crtc_state *crtc_state)
1180
{
1181 1182
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1183
	u32 temp, i, rx_ctl_val, ddi_pll_sel;
1184

1185
	intel_prepare_dp_ddi_buffers(encoder, crtc_state);
1186

1187 1188 1189 1190
	/* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
	 * mode set "sequence for CRT port" document:
	 * - TP1 to TP2 time with the default value
	 * - FDI delay to 90h
1191 1192
	 *
	 * WaFDIAutoLinkSetTimingOverrride:hsw
1193
	 */
1194 1195
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A),
		       FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2) | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
1196 1197

	/* Enable the PCH Receiver FDI PLL */
1198
	rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
1199
		     FDI_RX_PLL_ENABLE |
1200
		     FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
1201 1202
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
	intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1203 1204 1205 1206
	udelay(220);

	/* Switch from Rawclk to PCDclk */
	rx_ctl_val |= FDI_PCDCLK;
1207
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
1208 1209

	/* Configure Port Clock Select */
1210
	ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll);
1211
	intel_de_write(dev_priv, PORT_CLK_SEL(PORT_E), ddi_pll_sel);
1212
	drm_WARN_ON(&dev_priv->drm, ddi_pll_sel != PORT_CLK_SEL_SPLL);
1213 1214 1215

	/* Start the training iterating through available voltages and emphasis,
	 * testing each value twice. */
1216
	for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
1217
		/* Configure DP_TP_CTL with auto-training */
1218 1219
		intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
			       DP_TP_CTL_FDI_AUTOTRAIN | DP_TP_CTL_ENHANCED_FRAME_ENABLE | DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_ENABLE);
1220

1221 1222 1223 1224
		/* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
		 * DDI E does not support port reversal, the functionality is
		 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
		 * port reversal bit */
1225 1226 1227
		intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E),
			       DDI_BUF_CTL_ENABLE | ((crtc_state->fdi_lanes - 1) << 1) | DDI_BUF_TRANS_SELECT(i / 2));
		intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1228 1229 1230

		udelay(600);

1231
		/* Program PCH FDI Receiver TU */
1232
		intel_de_write(dev_priv, FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
1233 1234 1235

		/* Enable PCH FDI Receiver with auto-training */
		rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
1236 1237
		intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
		intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1238 1239 1240 1241 1242

		/* Wait for FDI receiver lane calibration */
		udelay(30);

		/* Unset FDI_RX_MISC pwrdn lanes */
1243
		temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1244
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1245 1246
		intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
		intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1247 1248 1249

		/* Wait for FDI auto training time */
		udelay(5);
1250

1251
		temp = intel_de_read(dev_priv, DP_TP_STATUS(PORT_E));
1252
		if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
1253 1254
			drm_dbg_kms(&dev_priv->drm,
				    "FDI link training done on step %d\n", i);
1255 1256
			break;
		}
1257

1258 1259 1260 1261 1262
		/*
		 * Leave things enabled even if we failed to train FDI.
		 * Results in less fireworks from the state checker.
		 */
		if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
1263
			drm_err(&dev_priv->drm, "FDI link training failed!\n");
1264
			break;
1265
		}
1266

1267
		rx_ctl_val &= ~FDI_RX_ENABLE;
1268 1269
		intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
		intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1270

1271
		temp = intel_de_read(dev_priv, DDI_BUF_CTL(PORT_E));
1272
		temp &= ~DDI_BUF_CTL_ENABLE;
1273 1274
		intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E), temp);
		intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1275

1276
		/* Disable DP_TP_CTL and FDI_RX_CTL and retry */
1277
		temp = intel_de_read(dev_priv, DP_TP_CTL(PORT_E));
1278 1279
		temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1280 1281
		intel_de_write(dev_priv, DP_TP_CTL(PORT_E), temp);
		intel_de_posting_read(dev_priv, DP_TP_CTL(PORT_E));
1282 1283

		intel_wait_ddi_buf_idle(dev_priv, PORT_E);
1284 1285

		/* Reset FDI_RX_MISC pwrdn lanes */
1286
		temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1287 1288
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
		temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1289 1290
		intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
		intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1291 1292
	}

1293
	/* Enable normal pixel sending for FDI */
1294 1295
	intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
		       DP_TP_CTL_FDI_AUTOTRAIN | DP_TP_CTL_LINK_TRAIN_NORMAL | DP_TP_CTL_ENHANCED_FRAME_ENABLE | DP_TP_CTL_ENABLE);
1296
}
1297

1298
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
1299
{
1300
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1301
	struct intel_digital_port *intel_dig_port =
1302
		enc_to_dig_port(encoder);
1303 1304

	intel_dp->DP = intel_dig_port->saved_port_bits |
1305
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
1306
	intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
1307 1308
}

1309
static struct intel_encoder *
1310
intel_ddi_get_crtc_encoder(struct intel_crtc *crtc)
1311
{
1312
	struct drm_device *dev = crtc->base.dev;
1313
	struct intel_encoder *encoder, *ret = NULL;
1314 1315
	int num_encoders = 0;

1316 1317
	for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
		ret = encoder;
1318 1319 1320 1321
		num_encoders++;
	}

	if (num_encoders != 1)
1322 1323 1324
		drm_WARN(dev, 1, "%d encoders on crtc for pipe %c\n",
			 num_encoders,
			 pipe_name(crtc->pipe));
1325 1326 1327 1328 1329

	BUG_ON(ret == NULL);
	return ret;
}

1330 1331 1332
static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
				 enum port port)
{
1333
	u32 val = intel_de_read(dev_priv, DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;
1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351

	switch (val) {
	case DDI_CLK_SEL_NONE:
		return 0;
	case DDI_CLK_SEL_TBT_162:
		return 162000;
	case DDI_CLK_SEL_TBT_270:
		return 270000;
	case DDI_CLK_SEL_TBT_540:
		return 540000;
	case DDI_CLK_SEL_TBT_810:
		return 810000;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

1352 1353 1354 1355 1356 1357 1358
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
1359
	else if (intel_crtc_has_dp_encoder(pipe_config))
1360 1361
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
1362 1363
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp > 24)
		dotclock = pipe_config->port_clock * 24 / pipe_config->pipe_bpp;
1364 1365 1366
	else
		dotclock = pipe_config->port_clock;

1367 1368
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 &&
	    !intel_crtc_has_dp_encoder(pipe_config))
1369 1370
		dotclock *= 2;

1371 1372 1373
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

1374
	pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
1375
}
1376

1377 1378
static void intel_ddi_clock_get(struct intel_encoder *encoder,
				struct intel_crtc_state *pipe_config)
1379
{
1380
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1381
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1382

1383
	if (intel_phy_is_tc(dev_priv, phy) &&
1384 1385 1386 1387 1388
	    intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll) ==
	    DPLL_ID_ICL_TBTPLL)
		pipe_config->port_clock = icl_calc_tbt_pll_link(dev_priv,
								encoder->port);
	else
1389 1390
		pipe_config->port_clock =
			intel_dpll_get_freq(dev_priv, pipe_config->shared_dpll);
1391 1392

	ddi_dotclock_get(pipe_config);
1393 1394
}

1395 1396
void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
			  const struct drm_connector_state *conn_state)
1397
{
1398
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1399
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1400
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1401
	u32 temp;
1402

1403 1404
	if (!intel_crtc_has_dp_encoder(crtc_state))
		return;
J
Jani Nikula 已提交
1405

1406
	drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder));
1407

1408
	temp = DP_MSA_MISC_SYNC_CLOCK;
1409

1410 1411
	switch (crtc_state->pipe_bpp) {
	case 18:
1412
		temp |= DP_MSA_MISC_6_BPC;
1413 1414
		break;
	case 24:
1415
		temp |= DP_MSA_MISC_8_BPC;
1416 1417
		break;
	case 30:
1418
		temp |= DP_MSA_MISC_10_BPC;
1419 1420
		break;
	case 36:
1421
		temp |= DP_MSA_MISC_12_BPC;
1422 1423 1424 1425
		break;
	default:
		MISSING_CASE(crtc_state->pipe_bpp);
		break;
1426
	}
1427

1428
	/* nonsense combination */
1429 1430
	drm_WARN_ON(&dev_priv->drm, crtc_state->limited_color_range &&
		    crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);
1431 1432

	if (crtc_state->limited_color_range)
1433
		temp |= DP_MSA_MISC_COLOR_CEA_RGB;
1434

1435 1436 1437
	/*
	 * As per DP 1.2 spec section 2.3.4.3 while sending
	 * YCBCR 444 signals we should program MSA MISC1/0 fields with
1438
	 * colorspace information.
1439 1440
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
1441
		temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
1442

1443 1444 1445
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut] while sending
1446 1447
	 * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
	 * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
1448
	 */
1449
	if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
1450
		temp |= DP_MSA_MISC_COLOR_VSC_SDP;
1451

1452
	intel_de_write(dev_priv, TRANS_MSA_MISC(cpu_transcoder), temp);
1453 1454
}

1455 1456 1457 1458 1459 1460 1461 1462
/*
 * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
 *
 * Only intended to be used by intel_ddi_enable_transcoder_func() and
 * intel_ddi_config_transcoder_func().
 */
static u32
intel_ddi_transcoder_func_reg_val_get(const struct intel_crtc_state *crtc_state)
1463
{
1464
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1465
	struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
1466 1467
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
1468
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1469
	enum port port = encoder->port;
1470
	u32 temp;
1471

1472 1473
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
1474 1475 1476 1477
	if (INTEL_GEN(dev_priv) >= 12)
		temp |= TGL_TRANS_DDI_SELECT_PORT(port);
	else
		temp |= TRANS_DDI_SELECT_PORT(port);
1478

1479
	switch (crtc_state->pipe_bpp) {
1480
	case 18:
1481
		temp |= TRANS_DDI_BPC_6;
1482 1483
		break;
	case 24:
1484
		temp |= TRANS_DDI_BPC_8;
1485 1486
		break;
	case 30:
1487
		temp |= TRANS_DDI_BPC_10;
1488 1489
		break;
	case 36:
1490
		temp |= TRANS_DDI_BPC_12;
1491 1492
		break;
	default:
1493
		BUG();
1494
	}
1495

1496
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
1497
		temp |= TRANS_DDI_PVSYNC;
1498
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
1499
		temp |= TRANS_DDI_PHSYNC;
1500

1501 1502 1503
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
1504 1505 1506 1507
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
1508
			if (crtc_state->pch_pfit.force_thru)
1509 1510 1511
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

1525
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
1526
		if (crtc_state->has_hdmi_sink)
1527
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
1528
		else
1529
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
1530 1531

		if (crtc_state->hdmi_scrambling)
1532
			temp |= TRANS_DDI_HDMI_SCRAMBLING;
S
Shashank Sharma 已提交
1533 1534
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
1535
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
1536
		temp |= TRANS_DDI_MODE_SELECT_FDI;
1537
		temp |= (crtc_state->fdi_lanes - 1) << 1;
1538
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
1539
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
1540
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1541

1542 1543 1544 1545
		if (INTEL_GEN(dev_priv) >= 12) {
			enum transcoder master;

			master = crtc_state->mst_master_transcoder;
1546 1547
			drm_WARN_ON(&dev_priv->drm,
				    master == INVALID_TRANSCODER);
1548 1549
			temp |= TRANS_DDI_MST_TRANSPORT_SELECT(master);
		}
1550
	} else {
1551 1552
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1553 1554
	}

1555 1556 1557 1558 1559
	return temp;
}

void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state)
{
1560
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1561 1562
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
	u32 ctl;

	if (INTEL_GEN(dev_priv) >= 11) {
		enum transcoder master_transcoder = crtc_state->master_transcoder;
		u32 ctl2 = 0;

		if (master_transcoder != INVALID_TRANSCODER) {
			u8 master_select;

			if (master_transcoder == TRANSCODER_EDP)
				master_select = 0;
			else
				master_select = master_transcoder + 1;
1576

1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587
			ctl2 |= PORT_SYNC_MODE_ENABLE |
				(PORT_SYNC_MODE_MASTER_SELECT(master_select) &
				 PORT_SYNC_MODE_MASTER_SELECT_MASK) <<
				PORT_SYNC_MODE_MASTER_SELECT_SHIFT;
		}

		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), ctl2);
	}

	ctl = intel_ddi_transcoder_func_reg_val_get(crtc_state);
1588
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
1589 1590
		ctl |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
1591 1592 1593 1594 1595 1596 1597 1598 1599
}

/*
 * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
 * bit.
 */
static void
intel_ddi_config_transcoder_func(const struct intel_crtc_state *crtc_state)
{
1600
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1601 1602
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1603
	u32 ctl;
1604

1605 1606 1607
	ctl = intel_ddi_transcoder_func_reg_val_get(crtc_state);
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
1608
}
1609

1610
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
1611
{
1612
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1613 1614
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1615
	u32 ctl;
1616

1617 1618 1619 1620 1621 1622
	if (INTEL_GEN(dev_priv) >= 11)
		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), 0);

	ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
1623

1624
	if (INTEL_GEN(dev_priv) >= 12) {
1625
		if (!intel_dp_mst_is_master_trans(crtc_state)) {
1626
			ctl &= ~(TGL_TRANS_DDI_PORT_MASK |
1627 1628
				 TRANS_DDI_MODE_SELECT_MASK);
		}
1629
	} else {
1630
		ctl &= ~(TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK);
1631
	}
1632
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
1633 1634 1635

	if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
	    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
1636 1637
		drm_dbg_kms(&dev_priv->drm,
			    "Quirk Increase DDI disabled time\n");
1638 1639 1640
		/* Quirk time at 100ms for reliable operation */
		msleep(100);
	}
1641 1642
}

S
Sean Paul 已提交
1643 1644 1645 1646 1647
int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
				     bool enable)
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
1648
	intel_wakeref_t wakeref;
S
Sean Paul 已提交
1649 1650
	enum pipe pipe = 0;
	int ret = 0;
1651
	u32 tmp;
S
Sean Paul 已提交
1652

1653 1654
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     intel_encoder->power_domain);
1655
	if (drm_WARN_ON(dev, !wakeref))
S
Sean Paul 已提交
1656 1657
		return -ENXIO;

1658 1659
	if (drm_WARN_ON(dev,
			!intel_encoder->get_hw_state(intel_encoder, &pipe))) {
S
Sean Paul 已提交
1660 1661 1662 1663
		ret = -EIO;
		goto out;
	}

1664
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(pipe));
S
Sean Paul 已提交
1665 1666 1667 1668
	if (enable)
		tmp |= TRANS_DDI_HDCP_SIGNALLING;
	else
		tmp &= ~TRANS_DDI_HDCP_SIGNALLING;
1669
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe), tmp);
S
Sean Paul 已提交
1670
out:
1671
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
S
Sean Paul 已提交
1672 1673 1674
	return ret;
}

1675 1676 1677
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
1678
	struct drm_i915_private *dev_priv = to_i915(dev);
1679
	struct intel_encoder *encoder = intel_attached_encoder(intel_connector);
1680
	int type = intel_connector->base.connector_type;
1681
	enum port port = encoder->port;
1682
	enum transcoder cpu_transcoder;
1683 1684
	intel_wakeref_t wakeref;
	enum pipe pipe = 0;
1685
	u32 tmp;
1686
	bool ret;
1687

1688 1689 1690
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
1691 1692
		return false;

1693
	if (!encoder->get_hw_state(encoder, &pipe)) {
1694 1695 1696
		ret = false;
		goto out;
	}
1697

1698
	if (HAS_TRANSCODER_EDP(dev_priv) && port == PORT_A)
1699 1700
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
1701
		cpu_transcoder = (enum transcoder) pipe;
1702

1703
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
1704 1705 1706 1707

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
1708 1709
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
1710 1711

	case TRANS_DDI_MODE_SELECT_DP_SST:
1712 1713 1714 1715
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

1716 1717 1718
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
1719 1720
		ret = false;
		break;
1721 1722

	case TRANS_DDI_MODE_SELECT_FDI:
1723 1724
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
1725 1726

	default:
1727 1728
		ret = false;
		break;
1729
	}
1730 1731

out:
1732
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
1733 1734

	return ret;
1735 1736
}

1737 1738
static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
					u8 *pipe_mask, bool *is_dp_mst)
1739 1740
{
	struct drm_device *dev = encoder->base.dev;
1741
	struct drm_i915_private *dev_priv = to_i915(dev);
1742
	enum port port = encoder->port;
1743
	intel_wakeref_t wakeref;
1744
	enum pipe p;
1745
	u32 tmp;
1746 1747 1748 1749
	u8 mst_pipe_mask;

	*pipe_mask = 0;
	*is_dp_mst = false;
1750

1751 1752 1753
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
1754
		return;
1755

1756
	tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
1757
	if (!(tmp & DDI_BUF_CTL_ENABLE))
1758
		goto out;
1759

1760
	if (HAS_TRANSCODER_EDP(dev_priv) && port == PORT_A) {
1761 1762
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
1763

1764
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1765 1766 1767
		default:
			MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
			/* fallthrough */
1768 1769
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
1770
			*pipe_mask = BIT(PIPE_A);
1771 1772
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
1773
			*pipe_mask = BIT(PIPE_B);
1774 1775
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
1776
			*pipe_mask = BIT(PIPE_C);
1777 1778 1779
			break;
		}

1780 1781
		goto out;
	}
1782

1783
	mst_pipe_mask = 0;
1784
	for_each_pipe(dev_priv, p) {
1785
		enum transcoder cpu_transcoder = (enum transcoder)p;
1786
		unsigned int port_mask, ddi_select;
1787 1788 1789 1790 1791 1792
		intel_wakeref_t trans_wakeref;

		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   POWER_DOMAIN_TRANSCODER(cpu_transcoder));
		if (!trans_wakeref)
			continue;
1793 1794 1795 1796 1797 1798 1799 1800

		if (INTEL_GEN(dev_priv) >= 12) {
			port_mask = TGL_TRANS_DDI_PORT_MASK;
			ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
		} else {
			port_mask = TRANS_DDI_PORT_MASK;
			ddi_select = TRANS_DDI_SELECT_PORT(port);
		}
1801

1802 1803
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(cpu_transcoder));
1804 1805
		intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
					trans_wakeref);
1806

1807
		if ((tmp & port_mask) != ddi_select)
1808
			continue;
1809

1810 1811 1812
		if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
		    TRANS_DDI_MODE_SELECT_DP_MST)
			mst_pipe_mask |= BIT(p);
1813

1814
		*pipe_mask |= BIT(p);
1815 1816
	}

1817
	if (!*pipe_mask)
1818 1819 1820
		drm_dbg_kms(&dev_priv->drm,
			    "No pipe for [ENCODER:%d:%s] found\n",
			    encoder->base.base.id, encoder->base.name);
1821 1822

	if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
1823 1824 1825 1826
		drm_dbg_kms(&dev_priv->drm,
			    "Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask);
1827 1828 1829 1830
		*pipe_mask = BIT(ffs(*pipe_mask) - 1);
	}

	if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
1831 1832 1833 1834
		drm_dbg_kms(&dev_priv->drm,
			    "Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask, mst_pipe_mask);
1835 1836
	else
		*is_dp_mst = mst_pipe_mask;
1837

1838
out:
1839
	if (*pipe_mask && IS_GEN9_LP(dev_priv)) {
1840
		tmp = intel_de_read(dev_priv, BXT_PHY_CTL(port));
1841 1842
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
1843
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
1844 1845 1846
			drm_err(&dev_priv->drm,
				"[ENCODER:%d:%s] enabled but PHY powered down? (PHY_CTL %08x)\n",
				encoder->base.base.id, encoder->base.name, tmp);
1847 1848
	}

1849
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
1850
}
1851

1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	u8 pipe_mask;
	bool is_mst;

	intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);

	if (is_mst || !pipe_mask)
		return false;

	*pipe = ffs(pipe_mask) - 1;

	return true;
1866 1867
}

1868
static inline enum intel_display_power_domain
I
Imre Deak 已提交
1869
intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
1870
{
1871
	/* CNL+ HW requires corresponding AUX IOs to be powered up for PSR with
1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882
	 * DC states enabled at the same time, while for driver initiated AUX
	 * transfers we need the same AUX IOs to be powered but with DC states
	 * disabled. Accordingly use the AUX power domain here which leaves DC
	 * states enabled.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
1883
	return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
1884
					      intel_aux_power_domain(dig_port);
1885 1886
}

1887 1888
static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
					struct intel_crtc_state *crtc_state)
1889
{
1890
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1891
	struct intel_digital_port *dig_port;
1892
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1893

1894 1895
	/*
	 * TODO: Add support for MST encoders. Atm, the following should never
1896 1897
	 * happen since fake-MST encoders don't set their get_power_domains()
	 * hook.
1898
	 */
1899 1900
	if (drm_WARN_ON(&dev_priv->drm,
			intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
1901
		return;
1902

1903
	dig_port = enc_to_dig_port(encoder);
1904
	intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);
1905

1906 1907 1908 1909 1910
	/*
	 * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
	 * ports.
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) ||
1911
	    intel_phy_is_tc(dev_priv, phy))
1912 1913
		intel_display_power_get(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port));
1914

1915 1916 1917
	/*
	 * VDSC power is needed when DSC is enabled
	 */
1918
	if (crtc_state->dsc.compression_enable)
1919 1920
		intel_display_power_get(dev_priv,
					intel_dsc_power_domain(crtc_state));
1921 1922
}

1923
void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state)
1924
{
1925
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1926
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1927
	struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
1928
	enum port port = encoder->port;
1929
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1930

1931 1932
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
1933 1934 1935
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_PORT(port));
1936
		else
1937 1938 1939
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_PORT(port));
1940
	}
1941 1942
}

1943
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
1944
{
1945
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
1946
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1947

1948 1949
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
1950 1951 1952
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_DISABLED);
1953
		else
1954 1955 1956
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_DISABLED);
1957
	}
1958 1959
}

1960
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
1961
				enum port port, u8 iboost)
1962
{
1963 1964
	u32 tmp;

1965
	tmp = intel_de_read(dev_priv, DISPIO_CR_TX_BMU_CR0);
1966 1967 1968 1969 1970
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
1971
	intel_de_write(dev_priv, DISPIO_CR_TX_BMU_CR0, tmp);
1972 1973
}

1974 1975
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
			       int level, enum intel_output_type type)
1976
{
1977
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
1978 1979
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
1980
	u8 iboost;
1981

1982
	if (type == INTEL_OUTPUT_HDMI)
1983
		iboost = intel_bios_hdmi_boost_level(encoder);
1984
	else
1985
		iboost = intel_bios_dp_boost_level(encoder);
1986

1987 1988 1989 1990 1991 1992 1993
	if (iboost == 0) {
		const struct ddi_buf_trans *ddi_translations;
		int n_entries;

		if (type == INTEL_OUTPUT_HDMI)
			ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		else if (type == INTEL_OUTPUT_EDP)
1994
			ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries);
1995
		else
1996
			ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries);
1997

1998
		if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
1999
			return;
2000
		if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2001 2002
			level = n_entries - 1;

2003
		iboost = ddi_translations[level].i_boost;
2004 2005 2006 2007
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
2008
		drm_err(&dev_priv->drm, "Invalid I_boost value %u\n", iboost);
2009 2010 2011
		return;
	}

2012
	_skl_ddi_set_iboost(dev_priv, port, iboost);
2013

2014 2015
	if (port == PORT_A && intel_dig_port->max_lanes == 4)
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
2016 2017
}

2018 2019
static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int level, enum intel_output_type type)
2020
{
2021
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2022
	const struct bxt_ddi_buf_trans *ddi_translations;
2023
	enum port port = encoder->port;
2024
	int n_entries;
2025 2026 2027 2028 2029 2030 2031

	if (type == INTEL_OUTPUT_HDMI)
		ddi_translations = bxt_get_buf_trans_hdmi(dev_priv, &n_entries);
	else if (type == INTEL_OUTPUT_EDP)
		ddi_translations = bxt_get_buf_trans_edp(dev_priv, &n_entries);
	else
		ddi_translations = bxt_get_buf_trans_dp(dev_priv, &n_entries);
2032

2033
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2034
		return;
2035
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2036 2037
		level = n_entries - 1;

2038 2039 2040 2041 2042
	bxt_ddi_phy_set_signal_level(dev_priv, port,
				     ddi_translations[level].margin,
				     ddi_translations[level].scale,
				     ddi_translations[level].enable,
				     ddi_translations[level].deemphasis);
2043 2044
}

2045 2046 2047
u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2048
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2049
	enum port port = encoder->port;
2050
	enum phy phy = intel_port_to_phy(dev_priv, port);
2051 2052
	int n_entries;

2053 2054
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
2055
			tgl_get_combo_buf_trans(dev_priv, encoder->type,
2056 2057
						intel_dp->link_rate, &n_entries);
		else
2058
			n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans);
2059
	} else if (INTEL_GEN(dev_priv) == 11) {
2060 2061 2062 2063
		if (IS_ELKHARTLAKE(dev_priv))
			ehl_get_combo_buf_trans(dev_priv, encoder->type,
						intel_dp->link_rate, &n_entries);
		else if (intel_phy_is_combo(dev_priv, phy))
2064
			icl_get_combo_buf_trans(dev_priv, encoder->type,
2065
						intel_dp->link_rate, &n_entries);
2066 2067 2068
		else
			n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations);
	} else if (IS_CANNONLAKE(dev_priv)) {
R
Rodrigo Vivi 已提交
2069 2070 2071 2072
		if (encoder->type == INTEL_OUTPUT_EDP)
			cnl_get_buf_trans_edp(dev_priv, &n_entries);
		else
			cnl_get_buf_trans_dp(dev_priv, &n_entries);
2073 2074 2075 2076 2077
	} else if (IS_GEN9_LP(dev_priv)) {
		if (encoder->type == INTEL_OUTPUT_EDP)
			bxt_get_buf_trans_edp(dev_priv, &n_entries);
		else
			bxt_get_buf_trans_dp(dev_priv, &n_entries);
R
Rodrigo Vivi 已提交
2078 2079
	} else {
		if (encoder->type == INTEL_OUTPUT_EDP)
2080
			intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries);
R
Rodrigo Vivi 已提交
2081
		else
2082
			intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries);
R
Rodrigo Vivi 已提交
2083
	}
2084

2085
	if (drm_WARN_ON(&dev_priv->drm, n_entries < 1))
2086
		n_entries = 1;
2087 2088
	if (drm_WARN_ON(&dev_priv->drm,
			n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
2089 2090 2091 2092 2093 2094
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114
/*
 * We assume that the full set of pre-emphasis values can be
 * used on all DDI platforms. Should that change we need to
 * rethink this code.
 */
u8 intel_ddi_dp_pre_emphasis_max(struct intel_encoder *encoder, u8 voltage_swing)
{
	switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
		return DP_TRAIN_PRE_EMPH_LEVEL_3;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		return DP_TRAIN_PRE_EMPH_LEVEL_2;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
		return DP_TRAIN_PRE_EMPH_LEVEL_1;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
	default:
		return DP_TRAIN_PRE_EMPH_LEVEL_0;
	}
}

2115 2116
static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
				   int level, enum intel_output_type type)
2117
{
2118 2119
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	const struct cnl_ddi_buf_trans *ddi_translations;
2120
	enum port port = encoder->port;
2121 2122
	int n_entries, ln;
	u32 val;
2123

2124
	if (type == INTEL_OUTPUT_HDMI)
2125
		ddi_translations = cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
2126
	else if (type == INTEL_OUTPUT_EDP)
2127
		ddi_translations = cnl_get_buf_trans_edp(dev_priv, &n_entries);
2128 2129
	else
		ddi_translations = cnl_get_buf_trans_dp(dev_priv, &n_entries);
2130

2131
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2132
		return;
2133
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2134 2135 2136
		level = n_entries - 1;

	/* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
2137
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2138
	val &= ~SCALING_MODE_SEL_MASK;
2139
	val |= SCALING_MODE_SEL(2);
2140
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2141 2142

	/* Program PORT_TX_DW2 */
2143
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW2_LN0(port));
2144 2145
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2146 2147 2148 2149
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
	/* Rcomp scalar is fixed as 0x98 for every table entry */
	val |= RCOMP_SCALAR(0x98);
2150
	intel_de_write(dev_priv, CNL_PORT_TX_DW2_GRP(port), val);
2151

2152
	/* Program PORT_TX_DW4 */
2153 2154
	/* We cannot write to GRP. It would overrite individual loadgen */
	for (ln = 0; ln < 4; ln++) {
2155
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2156 2157
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2158 2159 2160
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2161
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2162 2163
	}

2164
	/* Program PORT_TX_DW5 */
2165
	/* All DW5 values are fixed for every table entry */
2166
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2167
	val &= ~RTERM_SELECT_MASK;
2168 2169
	val |= RTERM_SELECT(6);
	val |= TAP3_DISABLE;
2170
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2171

2172
	/* Program PORT_TX_DW7 */
2173
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW7_LN0(port));
2174
	val &= ~N_SCALAR_MASK;
2175
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2176
	intel_de_write(dev_priv, CNL_PORT_TX_DW7_GRP(port), val);
2177 2178
}

2179 2180
static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int level, enum intel_output_type type)
2181
{
2182
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2183
	enum port port = encoder->port;
2184
	int width, rate, ln;
2185
	u32 val;
2186

2187
	if (type == INTEL_OUTPUT_HDMI) {
2188
		width = 4;
2189
		rate = 0; /* Rate is always < than 6GHz for HDMI */
2190
	} else {
2191
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2192 2193 2194

		width = intel_dp->lane_count;
		rate = intel_dp->link_rate;
2195
	}
2196 2197 2198 2199 2200 2201

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
2202
	val = intel_de_read(dev_priv, CNL_PORT_PCS_DW1_LN0(port));
2203
	if (type != INTEL_OUTPUT_HDMI)
2204 2205 2206
		val |= COMMON_KEEPER_EN;
	else
		val &= ~COMMON_KEEPER_EN;
2207
	intel_de_write(dev_priv, CNL_PORT_PCS_DW1_GRP(port), val);
2208 2209 2210

	/* 2. Program loadgen select */
	/*
2211 2212 2213 2214
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
2215
	 */
2216
	for (ln = 0; ln <= 3; ln++) {
2217
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2218 2219
		val &= ~LOADGEN_SELECT;

2220 2221
		if ((rate <= 600000 && width == 4 && ln >= 1)  ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
2222 2223
			val |= LOADGEN_SELECT;
		}
2224
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2225
	}
2226 2227

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2228
	val = intel_de_read(dev_priv, CNL_PORT_CL1CM_DW5);
2229
	val |= SUS_CLOCK_CONFIG;
2230
	intel_de_write(dev_priv, CNL_PORT_CL1CM_DW5, val);
2231 2232

	/* 4. Clear training enable to change swing values */
2233
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2234
	val &= ~TX_TRAINING_EN;
2235
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2236 2237

	/* 5. Program swing and de-emphasis */
2238
	cnl_ddi_vswing_program(encoder, level, type);
2239 2240

	/* 6. Set training enable to trigger update */
2241
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2242
	val |= TX_TRAINING_EN;
2243
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2244 2245
}

2246
static void icl_ddi_combo_vswing_program(struct drm_i915_private *dev_priv,
2247
					u32 level, enum phy phy, int type,
2248
					int rate)
2249
{
2250
	const struct cnl_ddi_buf_trans *ddi_translations = NULL;
2251 2252 2253
	u32 n_entries, val;
	int ln;

2254 2255 2256
	if (INTEL_GEN(dev_priv) >= 12)
		ddi_translations = tgl_get_combo_buf_trans(dev_priv, type, rate,
							   &n_entries);
2257 2258 2259
	else if (IS_ELKHARTLAKE(dev_priv))
		ddi_translations = ehl_get_combo_buf_trans(dev_priv, type, rate,
							   &n_entries);
2260 2261 2262
	else
		ddi_translations = icl_get_combo_buf_trans(dev_priv, type, rate,
							   &n_entries);
2263 2264 2265 2266
	if (!ddi_translations)
		return;

	if (level >= n_entries) {
2267 2268 2269
		drm_dbg_kms(&dev_priv->drm,
			    "DDI translation not found for level %d. Using %d instead.",
			    level, n_entries - 1);
2270 2271 2272
		level = n_entries - 1;
	}

2273
	/* Set PORT_TX_DW5 */
2274
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2275 2276 2277
	val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
		  TAP2_DISABLE | TAP3_DISABLE);
	val |= SCALING_MODE_SEL(0x2);
2278
	val |= RTERM_SELECT(0x6);
2279
	val |= TAP3_DISABLE;
2280
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2281 2282

	/* Program PORT_TX_DW2 */
2283
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
2284 2285
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2286 2287
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
2288
	/* Program Rcomp scalar for every table entry */
2289
	val |= RCOMP_SCALAR(0x98);
2290
	intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), val);
2291 2292 2293 2294

	/* Program PORT_TX_DW4 */
	/* We cannot write to GRP. It would overwrite individual loadgen. */
	for (ln = 0; ln <= 3; ln++) {
2295
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2296 2297
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2298 2299 2300
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2301
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2302
	}
2303 2304

	/* Program PORT_TX_DW7 */
2305
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW7_LN0(phy));
2306 2307
	val &= ~N_SCALAR_MASK;
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2308
	intel_de_write(dev_priv, ICL_PORT_TX_DW7_GRP(phy), val);
2309 2310 2311 2312 2313 2314 2315
}

static void icl_combo_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
					      u32 level,
					      enum intel_output_type type)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2316
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2317 2318 2319 2320 2321 2322 2323 2324 2325
	int width = 0;
	int rate = 0;
	u32 val;
	int ln = 0;

	if (type == INTEL_OUTPUT_HDMI) {
		width = 4;
		/* Rate is always < than 6GHz for HDMI */
	} else {
2326
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2327 2328 2329 2330 2331 2332 2333 2334 2335 2336

		width = intel_dp->lane_count;
		rate = intel_dp->link_rate;
	}

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
2337
	val = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy));
2338 2339 2340 2341
	if (type == INTEL_OUTPUT_HDMI)
		val &= ~COMMON_KEEPER_EN;
	else
		val |= COMMON_KEEPER_EN;
2342
	intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), val);
2343 2344 2345 2346 2347 2348 2349 2350 2351

	/* 2. Program loadgen select */
	/*
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
	 */
	for (ln = 0; ln <= 3; ln++) {
2352
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2353 2354 2355 2356 2357 2358
		val &= ~LOADGEN_SELECT;

		if ((rate <= 600000 && width == 4 && ln >= 1) ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
			val |= LOADGEN_SELECT;
		}
2359
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2360 2361 2362
	}

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2363
	val = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy));
2364
	val |= SUS_CLOCK_CONFIG;
2365
	intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), val);
2366 2367

	/* 4. Clear training enable to change swing values */
2368
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2369
	val &= ~TX_TRAINING_EN;
2370
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2371 2372

	/* 5. Program swing and de-emphasis */
2373
	icl_ddi_combo_vswing_program(dev_priv, level, phy, type, rate);
2374 2375

	/* 6. Set training enable to trigger update */
2376
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2377
	val |= TX_TRAINING_EN;
2378
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2379 2380
}

2381 2382 2383 2384 2385
static void icl_mg_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
					   int link_clock,
					   u32 level)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2386
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
2387 2388 2389 2390 2391 2392 2393 2394
	const struct icl_mg_phy_ddi_buf_trans *ddi_translations;
	u32 n_entries, val;
	int ln;

	n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations);
	ddi_translations = icl_mg_phy_ddi_translations;
	/* The table does not have values for level 3 and level 9. */
	if (level >= n_entries || level == 3 || level == 9) {
2395 2396 2397
		drm_dbg_kms(&dev_priv->drm,
			    "DDI translation not found for level %d. Using %d instead.",
			    level, n_entries - 2);
2398 2399 2400 2401 2402
		level = n_entries - 2;
	}

	/* Set MG_TX_LINK_PARAMS cri_use_fs32 to 0. */
	for (ln = 0; ln < 2; ln++) {
2403
		val = intel_de_read(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port));
2404
		val &= ~CRI_USE_FS32;
2405
		intel_de_write(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port), val);
2406

2407
		val = intel_de_read(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port));
2408
		val &= ~CRI_USE_FS32;
2409
		intel_de_write(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port), val);
2410 2411 2412 2413
	}

	/* Program MG_TX_SWINGCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2414
		val = intel_de_read(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port));
2415 2416 2417
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2418
		intel_de_write(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port), val);
2419

2420
		val = intel_de_read(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port));
2421 2422 2423
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2424
		intel_de_write(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port), val);
2425 2426 2427 2428
	}

	/* Program MG_TX_DRVCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2429
		val = intel_de_read(dev_priv, MG_TX1_DRVCTRL(ln, tc_port));
2430 2431 2432 2433 2434 2435 2436
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2437
		intel_de_write(dev_priv, MG_TX1_DRVCTRL(ln, tc_port), val);
2438

2439
		val = intel_de_read(dev_priv, MG_TX2_DRVCTRL(ln, tc_port));
2440 2441 2442 2443 2444 2445 2446
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2447
		intel_de_write(dev_priv, MG_TX2_DRVCTRL(ln, tc_port), val);
2448 2449 2450 2451 2452 2453 2454 2455 2456 2457

		/* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
	}

	/*
	 * Program MG_CLKHUB<LN, port being used> with value from frequency table
	 * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
	 * values from table for which TX1 and TX2 enabled.
	 */
	for (ln = 0; ln < 2; ln++) {
2458
		val = intel_de_read(dev_priv, MG_CLKHUB(ln, tc_port));
2459 2460 2461 2462
		if (link_clock < 300000)
			val |= CFG_LOW_RATE_LKREN_EN;
		else
			val &= ~CFG_LOW_RATE_LKREN_EN;
2463
		intel_de_write(dev_priv, MG_CLKHUB(ln, tc_port), val);
2464 2465 2466 2467
	}

	/* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
	for (ln = 0; ln < 2; ln++) {
2468
		val = intel_de_read(dev_priv, MG_TX1_DCC(ln, tc_port));
2469 2470 2471 2472 2473 2474 2475
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
		if (link_clock <= 500000) {
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2476
		intel_de_write(dev_priv, MG_TX1_DCC(ln, tc_port), val);
2477

2478
		val = intel_de_read(dev_priv, MG_TX2_DCC(ln, tc_port));
2479 2480 2481 2482 2483 2484 2485
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
		if (link_clock <= 500000) {
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2486
		intel_de_write(dev_priv, MG_TX2_DCC(ln, tc_port), val);
2487 2488 2489 2490
	}

	/* Program MG_TX_PISO_READLOAD with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2491 2492
		val = intel_de_read(dev_priv,
				    MG_TX1_PISO_READLOAD(ln, tc_port));
2493
		val |= CRI_CALCINIT;
2494 2495
		intel_de_write(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port),
			       val);
2496

2497 2498
		val = intel_de_read(dev_priv,
				    MG_TX2_PISO_READLOAD(ln, tc_port));
2499
		val |= CRI_CALCINIT;
2500 2501
		intel_de_write(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port),
			       val);
2502 2503 2504 2505 2506 2507
	}
}

static void icl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int link_clock,
				    u32 level,
2508 2509
				    enum intel_output_type type)
{
2510
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2511
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2512

2513
	if (intel_phy_is_combo(dev_priv, phy))
2514 2515
		icl_combo_phy_ddi_vswing_sequence(encoder, level, type);
	else
2516
		icl_mg_phy_ddi_vswing_sequence(encoder, link_clock, level);
2517 2518
}

2519 2520 2521 2522 2523 2524 2525 2526 2527
static void
tgl_dkl_phy_ddi_vswing_sequence(struct intel_encoder *encoder, int link_clock,
				u32 level)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
	const struct tgl_dkl_phy_ddi_buf_trans *ddi_translations;
	u32 n_entries, val, ln, dpcnt_mask, dpcnt_val;

2528 2529 2530 2531 2532 2533 2534
	if (encoder->type == INTEL_OUTPUT_HDMI) {
		n_entries = ARRAY_SIZE(tgl_dkl_phy_hdmi_ddi_trans);
		ddi_translations = tgl_dkl_phy_hdmi_ddi_trans;
	} else {
		n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans);
		ddi_translations = tgl_dkl_phy_dp_ddi_trans;
	}
2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546

	if (level >= n_entries)
		level = n_entries - 1;

	dpcnt_mask = (DKL_TX_PRESHOOT_COEFF_MASK |
		      DKL_TX_DE_EMPAHSIS_COEFF_MASK |
		      DKL_TX_VSWING_CONTROL_MASK);
	dpcnt_val = DKL_TX_VSWING_CONTROL(ddi_translations[level].dkl_vswing_control);
	dpcnt_val |= DKL_TX_DE_EMPHASIS_COEFF(ddi_translations[level].dkl_de_emphasis_control);
	dpcnt_val |= DKL_TX_PRESHOOT_COEFF(ddi_translations[level].dkl_preshoot_control);

	for (ln = 0; ln < 2; ln++) {
2547 2548
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, ln));
2549

2550
		intel_de_write(dev_priv, DKL_TX_PMD_LANE_SUS(tc_port), 0);
2551

2552
		/* All the registers are RMW */
2553
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL0(tc_port));
2554 2555
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
2556
		intel_de_write(dev_priv, DKL_TX_DPCNTL0(tc_port), val);
2557

2558
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL1(tc_port));
2559 2560
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
2561
		intel_de_write(dev_priv, DKL_TX_DPCNTL1(tc_port), val);
2562

2563
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL2(tc_port));
2564
		val &= ~DKL_TX_DP20BITMODE;
2565
		intel_de_write(dev_priv, DKL_TX_DPCNTL2(tc_port), val);
2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582
	}
}

static void tgl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int link_clock,
				    u32 level,
				    enum intel_output_type type)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);

	if (intel_phy_is_combo(dev_priv, phy))
		icl_combo_phy_ddi_vswing_sequence(encoder, level, type);
	else
		tgl_dkl_phy_ddi_vswing_sequence(encoder, link_clock, level);
}

2583
static u32 translate_signal_level(int signal_levels)
2584
{
2585
	int i;
2586

2587 2588 2589
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
2590 2591
	}

2592 2593 2594 2595
	WARN(1, "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
	     signal_levels);

	return 0;
2596 2597
}

2598
static u32 intel_ddi_dp_level(struct intel_dp *intel_dp)
2599
{
2600
	u8 train_set = intel_dp->train_set[0];
2601 2602 2603 2604 2605 2606
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);

	return translate_signal_level(signal_levels);
}

2607
u32 bxt_signal_levels(struct intel_dp *intel_dp)
2608 2609
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2610
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
2611
	struct intel_encoder *encoder = &dport->base;
2612
	int level = intel_ddi_dp_level(intel_dp);
2613

2614 2615 2616 2617
	if (INTEL_GEN(dev_priv) >= 12)
		tgl_ddi_vswing_sequence(encoder, intel_dp->link_rate,
					level, encoder->type);
	else if (INTEL_GEN(dev_priv) >= 11)
2618 2619
		icl_ddi_vswing_sequence(encoder, intel_dp->link_rate,
					level, encoder->type);
2620
	else if (IS_CANNONLAKE(dev_priv))
2621
		cnl_ddi_vswing_sequence(encoder, level, encoder->type);
2622
	else
2623
		bxt_ddi_vswing_sequence(encoder, level, encoder->type);
2624 2625 2626 2627

	return 0;
}

2628
u32 ddi_signal_levels(struct intel_dp *intel_dp)
2629 2630 2631 2632
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
	struct intel_encoder *encoder = &dport->base;
2633
	int level = intel_ddi_dp_level(intel_dp);
2634

2635
	if (IS_GEN9_BC(dev_priv))
2636
		skl_ddi_set_iboost(encoder, level, encoder->type);
2637

2638 2639 2640
	return DDI_BUF_TRANS_SELECT(level);
}

2641
static inline
2642
u32 icl_dpclka_cfgcr0_clk_off(struct drm_i915_private *dev_priv,
2643
			      enum phy phy)
2644
{
2645 2646 2647 2648 2649
	if (intel_phy_is_combo(dev_priv, phy)) {
		return ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
	} else if (intel_phy_is_tc(dev_priv, phy)) {
		enum tc_port tc_port = intel_port_to_tc(dev_priv,
							(enum port)phy);
2650 2651 2652 2653 2654 2655 2656

		return ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port);
	}

	return 0;
}

2657 2658
static void icl_map_plls_to_ports(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
2659
{
2660
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2661
	struct intel_shared_dpll *pll = crtc_state->shared_dpll;
2662
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2663
	u32 val;
2664

2665
	mutex_lock(&dev_priv->dpll.lock);
2666

2667
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
2668 2669
	drm_WARN_ON(&dev_priv->drm,
		    (val & icl_dpclka_cfgcr0_clk_off(dev_priv, phy)) == 0);
2670

2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683
	if (intel_phy_is_combo(dev_priv, phy)) {
		/*
		 * Even though this register references DDIs, note that we
		 * want to pass the PHY rather than the port (DDI).  For
		 * ICL, port=phy in all cases so it doesn't matter, but for
		 * EHL the bspec notes the following:
		 *
		 *   "DDID clock tied to DDIA clock, so DPCLKA_CFGCR0 DDIA
		 *   Clock Select chooses the PLL for both DDIA and DDID and
		 *   drives port A in all cases."
		 */
		val &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
		val |= ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
2684 2685
		intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
		intel_de_posting_read(dev_priv, ICL_DPCLKA_CFGCR0);
2686
	}
2687

2688
	val &= ~icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
2689
	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
2690

2691
	mutex_unlock(&dev_priv->dpll.lock);
2692 2693
}

2694
static void icl_unmap_plls_to_ports(struct intel_encoder *encoder)
2695
{
2696
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2697
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2698
	u32 val;
2699

2700
	mutex_lock(&dev_priv->dpll.lock);
2701

2702
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
2703
	val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
2704
	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
2705

2706
	mutex_unlock(&dev_priv->dpll.lock);
2707 2708
}

2709 2710 2711 2712 2713 2714
static void icl_sanitize_port_clk_off(struct drm_i915_private *dev_priv,
				      u32 port_mask, bool ddi_clk_needed)
{
	enum port port;
	u32 val;

2715
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
2716 2717
	for_each_port_masked(port, port_mask) {
		enum phy phy = intel_port_to_phy(dev_priv, port);
2718 2719
		bool ddi_clk_off = val & icl_dpclka_cfgcr0_clk_off(dev_priv,
								   phy);
2720

2721
		if (ddi_clk_needed == !ddi_clk_off)
2722 2723 2724 2725 2726 2727
			continue;

		/*
		 * Punt on the case now where clock is gated, but it would
		 * be needed by the port. Something else is really broken then.
		 */
2728
		if (drm_WARN_ON(&dev_priv->drm, ddi_clk_needed))
2729 2730
			continue;

2731 2732 2733
		drm_notice(&dev_priv->drm,
			   "PHY %c is disabled/in DSI mode with an ungated DDI clock, gate it\n",
			   phy_name(phy));
2734
		val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
2735
		intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
2736 2737 2738
	}
}

2739 2740 2741
void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2742 2743
	u32 port_mask;
	bool ddi_clk_needed;
2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760

	/*
	 * In case of DP MST, we sanitize the primary encoder only, not the
	 * virtual ones.
	 */
	if (encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
		u8 pipe_mask;
		bool is_mst;

		intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
		/*
		 * In the unlikely case that BIOS enables DP in MST mode, just
		 * warn since our MST HW readout is incomplete.
		 */
2761
		if (drm_WARN_ON(&dev_priv->drm, is_mst))
2762 2763
			return;
	}
2764

2765 2766
	port_mask = BIT(encoder->port);
	ddi_clk_needed = encoder->base.crtc;
2767

2768 2769
	if (encoder->type == INTEL_OUTPUT_DSI) {
		struct intel_encoder *other_encoder;
2770

2771 2772 2773 2774 2775 2776 2777 2778 2779
		port_mask = intel_dsi_encoder_ports(encoder);
		/*
		 * Sanity check that we haven't incorrectly registered another
		 * encoder using any of the ports of this DSI encoder.
		 */
		for_each_intel_encoder(&dev_priv->drm, other_encoder) {
			if (other_encoder == encoder)
				continue;

2780 2781
			if (drm_WARN_ON(&dev_priv->drm,
					port_mask & BIT(other_encoder->port)))
2782 2783 2784
				return;
		}
		/*
2785 2786
		 * For DSI we keep the ddi clocks gated
		 * except during enable/disable sequence.
2787
		 */
2788
		ddi_clk_needed = false;
2789 2790
	}

2791
	icl_sanitize_port_clk_off(dev_priv, port_mask, ddi_clk_needed);
2792 2793
}

2794
static void intel_ddi_clk_select(struct intel_encoder *encoder,
2795
				 const struct intel_crtc_state *crtc_state)
2796
{
2797
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2798
	enum port port = encoder->port;
2799
	enum phy phy = intel_port_to_phy(dev_priv, port);
2800
	u32 val;
2801
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
2802

2803
	if (drm_WARN_ON(&dev_priv->drm, !pll))
2804 2805
		return;

2806
	mutex_lock(&dev_priv->dpll.lock);
2807

2808
	if (INTEL_GEN(dev_priv) >= 11) {
2809
		if (!intel_phy_is_combo(dev_priv, phy))
2810 2811
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       icl_pll_to_ddi_clk_sel(encoder, crtc_state));
2812 2813 2814 2815 2816
		else if (IS_ELKHARTLAKE(dev_priv) && port >= PORT_C)
			/*
			 * MG does not exist but the programming is required
			 * to ungate DDIC and DDID
			 */
2817 2818
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       DDI_CLK_SEL_MG);
2819
	} else if (IS_CANNONLAKE(dev_priv)) {
R
Rodrigo Vivi 已提交
2820
		/* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */
2821
		val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
2822
		val &= ~DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
2823
		val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, port);
2824
		intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
2825

R
Rodrigo Vivi 已提交
2826 2827 2828 2829 2830
		/*
		 * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI.
		 * This step and the step before must be done with separate
		 * register writes.
		 */
2831
		val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
R
Rodrigo Vivi 已提交
2832
		val &= ~DPCLKA_CFGCR0_DDI_CLK_OFF(port);
2833
		intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
R
Rodrigo Vivi 已提交
2834
	} else if (IS_GEN9_BC(dev_priv)) {
2835
		/* DDI -> PLL mapping  */
2836
		val = intel_de_read(dev_priv, DPLL_CTRL2);
2837 2838

		val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
2839
			 DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
2840
		val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
2841 2842
			DPLL_CTRL2_DDI_SEL_OVERRIDE(port));

2843
		intel_de_write(dev_priv, DPLL_CTRL2, val);
2844

2845
	} else if (INTEL_GEN(dev_priv) < 9) {
2846 2847
		intel_de_write(dev_priv, PORT_CLK_SEL(port),
			       hsw_pll_to_ddi_pll_sel(pll));
2848
	}
2849

2850
	mutex_unlock(&dev_priv->dpll.lock);
2851 2852
}

2853 2854 2855
static void intel_ddi_clk_disable(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2856
	enum port port = encoder->port;
2857
	enum phy phy = intel_port_to_phy(dev_priv, port);
2858

2859
	if (INTEL_GEN(dev_priv) >= 11) {
2860 2861
		if (!intel_phy_is_combo(dev_priv, phy) ||
		    (IS_ELKHARTLAKE(dev_priv) && port >= PORT_C))
2862 2863
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       DDI_CLK_SEL_NONE);
2864
	} else if (IS_CANNONLAKE(dev_priv)) {
2865 2866
		intel_de_write(dev_priv, DPCLKA_CFGCR0,
			       intel_de_read(dev_priv, DPCLKA_CFGCR0) | DPCLKA_CFGCR0_DDI_CLK_OFF(port));
2867
	} else if (IS_GEN9_BC(dev_priv)) {
2868 2869
		intel_de_write(dev_priv, DPLL_CTRL2,
			       intel_de_read(dev_priv, DPLL_CTRL2) | DPLL_CTRL2_DDI_CLK_OFF(port));
2870
	} else if (INTEL_GEN(dev_priv) < 9) {
2871 2872
		intel_de_write(dev_priv, PORT_CLK_SEL(port),
			       PORT_CLK_SEL_NONE);
2873
	}
2874 2875
}

2876 2877 2878
static void
icl_program_mg_dp_mode(struct intel_digital_port *intel_dig_port,
		       const struct intel_crtc_state *crtc_state)
2879 2880
{
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2881
	enum tc_port tc_port = intel_port_to_tc(dev_priv, intel_dig_port->base.port);
2882 2883
	u32 ln0, ln1, pin_assignment;
	u8 width;
2884

2885
	if (intel_dig_port->tc_mode == TC_PORT_TBT_ALT)
2886 2887
		return;

2888
	if (INTEL_GEN(dev_priv) >= 12) {
2889 2890 2891 2892 2893 2894
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		ln0 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		ln1 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
2895
	} else {
2896 2897
		ln0 = intel_de_read(dev_priv, MG_DP_MODE(0, tc_port));
		ln1 = intel_de_read(dev_priv, MG_DP_MODE(1, tc_port));
2898
	}
2899

2900 2901
	ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X1_MODE);
	ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2902

2903 2904 2905
	/* DPPATC */
	pin_assignment = intel_tc_port_get_pin_assignment_mask(intel_dig_port);
	width = crtc_state->lane_count;
2906

2907 2908
	switch (pin_assignment) {
	case 0x0:
2909 2910
		drm_WARN_ON(&dev_priv->drm,
			    intel_dig_port->tc_mode != TC_PORT_LEGACY);
2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932
		if (width == 1) {
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x1:
		if (width == 4) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x2:
		if (width == 2) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x3:
	case 0x5:
		if (width == 1) {
2933 2934
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
2935 2936 2937
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
2938 2939
		}
		break;
2940 2941 2942 2943 2944 2945 2946 2947 2948
	case 0x4:
	case 0x6:
		if (width == 1) {
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
2949 2950
		break;
	default:
2951
		MISSING_CASE(pin_assignment);
2952 2953
	}

2954
	if (INTEL_GEN(dev_priv) >= 12) {
2955 2956 2957 2958 2959 2960
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln0);
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln1);
2961
	} else {
2962 2963
		intel_de_write(dev_priv, MG_DP_MODE(0, tc_port), ln0);
		intel_de_write(dev_priv, MG_DP_MODE(1, tc_port), ln1);
2964
	}
2965 2966
}

2967 2968 2969
static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
{
2970 2971
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

2972 2973 2974 2975
	if (!crtc_state->fec_enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
2976 2977
		drm_dbg_kms(&i915->drm,
			    "Failed to set FEC_READY in the sink\n");
2978 2979
}

2980 2981 2982 2983
static void intel_ddi_enable_fec(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2984
	struct intel_dp *intel_dp;
2985 2986 2987 2988 2989
	u32 val;

	if (!crtc_state->fec_enable)
		return;

2990
	intel_dp = enc_to_intel_dp(encoder);
2991
	val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
2992
	val |= DP_TP_CTL_FEC_ENABLE;
2993
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
2994

2995
	if (intel_de_wait_for_set(dev_priv, intel_dp->regs.dp_tp_status,
2996
				  DP_TP_STATUS_FEC_ENABLE_LIVE, 1))
2997 2998
		drm_err(&dev_priv->drm,
			"Timed out waiting for FEC Enable Status\n");
2999 3000
}

A
Anusha Srivatsa 已提交
3001 3002 3003 3004
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
					const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3005
	struct intel_dp *intel_dp;
A
Anusha Srivatsa 已提交
3006 3007 3008 3009 3010
	u32 val;

	if (!crtc_state->fec_enable)
		return;

3011
	intel_dp = enc_to_intel_dp(encoder);
3012
	val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
A
Anusha Srivatsa 已提交
3013
	val &= ~DP_TP_CTL_FEC_ENABLE;
3014 3015
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
	intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
A
Anusha Srivatsa 已提交
3016 3017
}

3018 3019 3020 3021
static void tgl_ddi_pre_enable_dp(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
3022
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3023 3024
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3025
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3026 3027
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
	int level = intel_ddi_dp_level(intel_dp);
3028
	enum transcoder transcoder = crtc_state->cpu_transcoder;
3029 3030 3031 3032

	intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
				 crtc_state->lane_count, is_mst);

3033 3034 3035
	intel_dp->regs.dp_tp_ctl = TGL_DP_TP_CTL(transcoder);
	intel_dp->regs.dp_tp_status = TGL_DP_TP_STATUS(transcoder);

3036 3037 3038 3039 3040 3041
	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */
3042

3043
	/* 2. Enable Panel Power if PPS is required */
3044 3045 3046
	intel_edp_panel_on(intel_dp);

	/*
3047 3048 3049 3050
	 * 3. For non-TBT Type-C ports, set FIA lane count
	 * (DFLEXDPSP.DPX4TXLATC)
	 *
	 * This was done before tgl_ddi_pre_enable_dp by
3051
	 * hsw_crtc_enable()->intel_encoders_pre_pll_enable().
3052 3053
	 */

3054 3055 3056 3057
	/*
	 * 4. Enable the port PLL.
	 *
	 * The PLL enabling itself was already done before this function by
3058
	 * hsw_crtc_enable()->intel_enable_shared_dpll().  We need only
3059 3060
	 * configure the PLL to port mapping here.
	 */
3061 3062
	intel_ddi_clk_select(encoder, crtc_state);

3063
	/* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
3064 3065 3066 3067 3068
	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);

3069
	/* 6. Program DP_MODE */
3070
	icl_program_mg_dp_mode(dig_port, crtc_state);
3071 3072

	/*
3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084
	 * 7. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 7.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
3085 3086 3087
	 */
	intel_ddi_enable_pipe_clock(crtc_state);

3088 3089 3090 3091
	/*
	 * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
3092 3093
	intel_ddi_config_transcoder_func(crtc_state);

3094 3095 3096 3097 3098 3099 3100 3101 3102
	/*
	 * 7.c Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 7.e Configure voltage swing and related IO settings */
3103
	tgl_ddi_vswing_sequence(encoder, crtc_state->port_clock, level,
3104 3105
				encoder->type);

3106 3107 3108 3109
	/*
	 * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
	 * the used lanes of the DDI.
	 */
3110 3111 3112 3113 3114 3115 3116 3117 3118
	if (intel_phy_is_combo(dev_priv, phy)) {
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
					       crtc_state->lane_count,
					       lane_reversal);
	}

3119 3120 3121 3122 3123 3124 3125 3126
	/*
	 * 7.g Configure and enable DDI_BUF_CTL
	 * 7.h Wait for DDI_BUF_CTL DDI Idle Status = 0b (Not Idle), timeout
	 *     after 500 us.
	 *
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138
	intel_ddi_init_dp_buf_reg(encoder);

	if (!is_mst)
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);

	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3139 3140 3141 3142 3143 3144 3145 3146

	/*
	 * 7.i Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
3147 3148
	intel_dp_start_link_train(intel_dp);

3149
	/* 7.k Set DP_TP_CTL link training to Normal */
3150 3151
	if (!is_trans_port_sync_mode(crtc_state))
		intel_dp_stop_link_train(intel_dp);
3152

3153
	/* 7.l Configure and enable FEC if needed */
3154 3155 3156 3157 3158 3159 3160
	intel_ddi_enable_fec(encoder, crtc_state);
	intel_dsc_enable(encoder, crtc_state);
}

static void hsw_ddi_pre_enable_dp(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
3161
{
3162
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3163
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3164
	enum port port = encoder->port;
3165
	enum phy phy = intel_port_to_phy(dev_priv, port);
3166
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3167
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
3168
	int level = intel_ddi_dp_level(intel_dp);
3169

3170
	if (INTEL_GEN(dev_priv) < 11)
3171 3172
		drm_WARN_ON(&dev_priv->drm,
			    is_mst && (port == PORT_A || port == PORT_E));
3173
	else
3174
		drm_WARN_ON(&dev_priv->drm, is_mst && port == PORT_A);
3175

3176 3177
	intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
				 crtc_state->lane_count, is_mst);
3178

3179 3180 3181
	intel_dp->regs.dp_tp_ctl = DP_TP_CTL(port);
	intel_dp->regs.dp_tp_status = DP_TP_STATUS(port);

3182
	intel_edp_panel_on(intel_dp);
3183

3184
	intel_ddi_clk_select(encoder, crtc_state);
3185

3186
	if (!intel_phy_is_tc(dev_priv, phy) ||
3187 3188 3189
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);
3190

3191
	icl_program_mg_dp_mode(dig_port, crtc_state);
P
Paulo Zanoni 已提交
3192

3193
	if (INTEL_GEN(dev_priv) >= 11)
3194 3195
		icl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, encoder->type);
3196
	else if (IS_CANNONLAKE(dev_priv))
3197
		cnl_ddi_vswing_sequence(encoder, level, encoder->type);
3198
	else if (IS_GEN9_LP(dev_priv))
3199
		bxt_ddi_vswing_sequence(encoder, level, encoder->type);
3200
	else
3201
		intel_prepare_dp_ddi_buffers(encoder, crtc_state);
3202

3203
	if (intel_phy_is_combo(dev_priv, phy)) {
3204 3205 3206
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

3207
		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
3208 3209 3210 3211
					       crtc_state->lane_count,
					       lane_reversal);
	}

3212
	intel_ddi_init_dp_buf_reg(encoder);
3213 3214
	if (!is_mst)
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
3215 3216
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
					      true);
3217
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3218
	intel_dp_start_link_train(intel_dp);
3219 3220
	if ((port != PORT_A || INTEL_GEN(dev_priv) >= 9) &&
	    !is_trans_port_sync_mode(crtc_state))
3221
		intel_dp_stop_link_train(intel_dp);
3222

3223 3224
	intel_ddi_enable_fec(encoder, crtc_state);

3225 3226
	if (!is_mst)
		intel_ddi_enable_pipe_clock(crtc_state);
3227 3228

	intel_dsc_enable(encoder, crtc_state);
3229
}
3230

3231 3232 3233 3234 3235 3236 3237 3238 3239 3240
static void intel_ddi_pre_enable_dp(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (INTEL_GEN(dev_priv) >= 12)
		tgl_ddi_pre_enable_dp(encoder, crtc_state, conn_state);
	else
		hsw_ddi_pre_enable_dp(encoder, crtc_state, conn_state);
3241

3242 3243 3244
	/* MST will call a setting of MSA after an allocating of Virtual Channel
	 * from MST encoder pre_enable callback.
	 */
3245
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3246
		intel_ddi_set_dp_msa(crtc_state, conn_state);
3247

3248 3249
		intel_dp_set_m_n(crtc_state, M1_N1);
	}
3250 3251
}

3252
static void intel_ddi_pre_enable_hdmi(struct intel_encoder *encoder,
3253
				      const struct intel_crtc_state *crtc_state,
3254
				      const struct drm_connector_state *conn_state)
3255
{
3256
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3257
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
3258
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3259
	int level = intel_ddi_hdmi_level(encoder);
3260
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3261

3262
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
3263
	intel_ddi_clk_select(encoder, crtc_state);
3264 3265 3266

	intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);

3267
	icl_program_mg_dp_mode(dig_port, crtc_state);
3268

3269 3270 3271 3272
	if (INTEL_GEN(dev_priv) >= 12)
		tgl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, INTEL_OUTPUT_HDMI);
	else if (INTEL_GEN(dev_priv) == 11)
3273 3274
		icl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, INTEL_OUTPUT_HDMI);
3275
	else if (IS_CANNONLAKE(dev_priv))
3276
		cnl_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
3277
	else if (IS_GEN9_LP(dev_priv))
3278
		bxt_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
3279
	else
3280
		intel_prepare_hdmi_ddi_buffers(encoder, level);
3281 3282

	if (IS_GEN9_BC(dev_priv))
3283
		skl_ddi_set_iboost(encoder, level, INTEL_OUTPUT_HDMI);
3284

3285 3286
	intel_ddi_enable_pipe_clock(crtc_state);

3287
	intel_dig_port->set_infoframes(encoder,
3288
				       crtc_state->has_infoframe,
3289
				       crtc_state, conn_state);
3290
}
3291

3292
static void intel_ddi_pre_enable(struct intel_encoder *encoder,
3293
				 const struct intel_crtc_state *crtc_state,
3294
				 const struct drm_connector_state *conn_state)
3295
{
3296
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3297 3298
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
3299

3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312
	/*
	 * When called from DP MST code:
	 * - conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - crtc_state will be the state of the first stream to
	 *   be activated on this port, and it may not be the same
	 *   stream that will be deactivated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
	 */

3313
	drm_WARN_ON(&dev_priv->drm, crtc_state->has_pch_encoder);
3314

3315 3316 3317
	if (INTEL_GEN(dev_priv) >= 11)
		icl_map_plls_to_ports(encoder, crtc_state);

3318 3319
	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

3320
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
3321
		intel_ddi_pre_enable_hdmi(encoder, crtc_state, conn_state);
3322 3323
	} else {
		struct intel_lspcon *lspcon =
3324
				enc_to_intel_lspcon(encoder);
3325

3326
		intel_ddi_pre_enable_dp(encoder, crtc_state, conn_state);
3327 3328
		if (lspcon->active) {
			struct intel_digital_port *dig_port =
3329
					enc_to_dig_port(encoder);
3330 3331 3332 3333 3334 3335

			dig_port->set_infoframes(encoder,
						 crtc_state->has_infoframe,
						 crtc_state, conn_state);
		}
	}
3336 3337
}

A
Anusha Srivatsa 已提交
3338 3339
static void intel_disable_ddi_buf(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
3340 3341
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3342
	enum port port = encoder->port;
3343 3344 3345
	bool wait = false;
	u32 val;

3346
	val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3347 3348
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
3349
		intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
3350 3351 3352
		wait = true;
	}

3353
	if (intel_crtc_has_dp_encoder(crtc_state)) {
3354
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3355

3356
		val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3357 3358
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
3359
		intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
3360
	}
3361

A
Anusha Srivatsa 已提交
3362 3363 3364
	/* Disable FEC in DP Sink */
	intel_ddi_disable_fec_state(encoder, crtc_state);

3365 3366 3367 3368
	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

3369 3370 3371
static void intel_ddi_post_disable_dp(struct intel_encoder *encoder,
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
3372
{
3373
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3374
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3375
	struct intel_dp *intel_dp = &dig_port->dp;
3376 3377
	bool is_mst = intel_crtc_has_type(old_crtc_state,
					  INTEL_OUTPUT_DP_MST);
3378
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3379

3380 3381 3382 3383 3384 3385
	/*
	 * Power down sink before disabling the port, otherwise we end
	 * up getting interrupts from the sink on detecting link loss.
	 */
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);

3386 3387 3388 3389 3390
	if (INTEL_GEN(dev_priv) >= 12) {
		if (is_mst) {
			enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
			u32 val;

3391 3392
			val = intel_de_read(dev_priv,
					    TRANS_DDI_FUNC_CTL(cpu_transcoder));
3393 3394
			val &= ~(TGL_TRANS_DDI_PORT_MASK |
				 TRANS_DDI_MODE_SELECT_MASK);
3395 3396 3397
			intel_de_write(dev_priv,
				       TRANS_DDI_FUNC_CTL(cpu_transcoder),
				       val);
3398 3399 3400 3401 3402
		}
	} else {
		if (!is_mst)
			intel_ddi_disable_pipe_clock(old_crtc_state);
	}
3403

A
Anusha Srivatsa 已提交
3404
	intel_disable_ddi_buf(encoder, old_crtc_state);
3405

3406 3407 3408 3409 3410 3411 3412 3413
	/*
	 * From TGL spec: "If single stream or multi-stream master transcoder:
	 * Configure Transcoder Clock select to direct no clock to the
	 * transcoder"
	 */
	if (INTEL_GEN(dev_priv) >= 12)
		intel_ddi_disable_pipe_clock(old_crtc_state);

3414 3415
	intel_edp_panel_vdd_on(intel_dp);
	intel_edp_panel_off(intel_dp);
3416

3417
	if (!intel_phy_is_tc(dev_priv, phy) ||
3418 3419 3420
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_put_unchecked(dev_priv,
						  dig_port->ddi_io_power_domain);
3421

3422 3423
	intel_ddi_clk_disable(encoder);
}
3424

3425 3426 3427 3428 3429
static void intel_ddi_post_disable_hdmi(struct intel_encoder *encoder,
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3430
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3431
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
3432

3433
	dig_port->set_infoframes(encoder, false,
3434 3435
				 old_crtc_state, old_conn_state);

3436 3437
	intel_ddi_disable_pipe_clock(old_crtc_state);

A
Anusha Srivatsa 已提交
3438
	intel_disable_ddi_buf(encoder, old_crtc_state);
3439

3440 3441
	intel_display_power_put_unchecked(dev_priv,
					  dig_port->ddi_io_power_domain);
3442

3443 3444 3445 3446 3447 3448 3449 3450 3451
	intel_ddi_clk_disable(encoder);

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

static void intel_ddi_post_disable(struct intel_encoder *encoder,
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3452
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3453
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3454 3455
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
3456

3457 3458
	if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST)) {
		intel_crtc_vblank_off(old_crtc_state);
3459

3460
		intel_disable_pipe(old_crtc_state);
3461

3462
		intel_ddi_disable_transcoder_func(old_crtc_state);
3463

3464
		intel_dsc_disable(old_crtc_state);
3465

3466 3467 3468 3469 3470
		if (INTEL_GEN(dev_priv) >= 9)
			skl_scaler_disable(old_crtc_state);
		else
			ilk_pfit_disable(old_crtc_state);
	}
3471

3472
	/*
3473 3474 3475 3476 3477 3478 3479 3480 3481 3482
	 * When called from DP MST code:
	 * - old_conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - old_crtc_state will be the state of the last stream to
	 *   be deactivated on this port, and it may not be the same
	 *   stream that was activated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
3483
	 */
3484 3485

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3486 3487 3488 3489 3490
		intel_ddi_post_disable_hdmi(encoder,
					    old_crtc_state, old_conn_state);
	else
		intel_ddi_post_disable_dp(encoder,
					  old_crtc_state, old_conn_state);
3491 3492 3493

	if (INTEL_GEN(dev_priv) >= 11)
		icl_unmap_plls_to_ports(encoder);
3494 3495 3496 3497 3498 3499 3500

	if (intel_crtc_has_dp_encoder(old_crtc_state) || is_tc_port)
		intel_display_power_put_unchecked(dev_priv,
						  intel_ddi_main_link_aux_domain(dig_port));

	if (is_tc_port)
		intel_tc_port_put_link(dig_port);
3501 3502
}

3503
void intel_ddi_fdi_post_disable(struct intel_encoder *encoder,
3504 3505
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3506
{
3507
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3508
	u32 val;
3509 3510 3511 3512 3513 3514 3515

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
3516
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3517
	val &= ~FDI_RX_ENABLE;
3518
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3519

A
Anusha Srivatsa 已提交
3520
	intel_disable_ddi_buf(encoder, old_crtc_state);
3521
	intel_ddi_clk_disable(encoder);
3522

3523
	val = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
3524 3525
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
3526
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), val);
3527

3528
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3529
	val &= ~FDI_PCDCLK;
3530
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3531

3532
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3533
	val &= ~FDI_RX_PLL_ENABLE;
3534
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3535 3536
}

3537 3538 3539
static void intel_enable_ddi_dp(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
3540
{
3541
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3542
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3543
	enum port port = encoder->port;
3544

3545 3546
	if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
		intel_dp_stop_link_train(intel_dp);
3547

3548 3549
	intel_edp_backlight_on(crtc_state, conn_state);
	intel_psr_enable(intel_dp, crtc_state);
3550
	intel_dp_vsc_enable(intel_dp, crtc_state, conn_state);
3551
	intel_dp_hdr_metadata_enable(intel_dp, crtc_state, conn_state);
3552
	intel_edp_drrs_enable(intel_dp, crtc_state);
3553

3554 3555 3556 3557
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

3558 3559 3560 3561
static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
			       enum port port)
{
3562 3563 3564 3565 3566 3567
	static const enum transcoder trans[] = {
		[PORT_A] = TRANSCODER_EDP,
		[PORT_B] = TRANSCODER_A,
		[PORT_C] = TRANSCODER_B,
		[PORT_D] = TRANSCODER_C,
		[PORT_E] = TRANSCODER_A,
3568 3569
	};

3570
	drm_WARN_ON(&dev_priv->drm, INTEL_GEN(dev_priv) < 9);
3571

3572
	if (drm_WARN_ON(&dev_priv->drm, port < PORT_A || port > PORT_E))
3573 3574
		port = PORT_A;

3575
	return CHICKEN_TRANS(trans[port]);
3576 3577
}

3578 3579 3580 3581 3582
static void intel_enable_ddi_hdmi(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3583
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3584
	struct drm_connector *connector = conn_state->connector;
3585
	enum port port = encoder->port;
3586

3587 3588 3589
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       crtc_state->hdmi_high_tmds_clock_ratio,
					       crtc_state->hdmi_scrambling))
3590 3591 3592
		drm_dbg_kms(&dev_priv->drm,
			    "[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3593

3594 3595 3596 3597 3598 3599 3600 3601
	/* Display WA #1143: skl,kbl,cfl */
	if (IS_GEN9_BC(dev_priv)) {
		/*
		 * For some reason these chicken bits have been
		 * stuffed into a transcoder register, event though
		 * the bits affect a specific DDI port rather than
		 * a specific transcoder.
		 */
3602
		i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
3603 3604
		u32 val;

3605
		val = intel_de_read(dev_priv, reg);
3606 3607 3608 3609 3610 3611 3612 3613

		if (port == PORT_E)
			val |= DDIE_TRAINING_OVERRIDE_ENABLE |
				DDIE_TRAINING_OVERRIDE_VALUE;
		else
			val |= DDI_TRAINING_OVERRIDE_ENABLE |
				DDI_TRAINING_OVERRIDE_VALUE;

3614 3615
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
3616 3617 3618 3619 3620 3621 3622 3623 3624 3625

		udelay(1);

		if (port == PORT_E)
			val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
				 DDIE_TRAINING_OVERRIDE_VALUE);
		else
			val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
				 DDI_TRAINING_OVERRIDE_VALUE);

3626
		intel_de_write(dev_priv, reg, val);
3627 3628
	}

3629 3630 3631 3632
	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
	 */
3633 3634
	intel_de_write(dev_priv, DDI_BUF_CTL(port),
		       dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
3635

3636 3637 3638 3639 3640 3641 3642 3643
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

static void intel_enable_ddi(struct intel_encoder *encoder,
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
3644 3645 3646 3647 3648 3649
	WARN_ON(crtc_state->has_pch_encoder);

	intel_enable_pipe(crtc_state);

	intel_crtc_vblank_on(crtc_state);

3650 3651 3652 3653
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		intel_enable_ddi_hdmi(encoder, crtc_state, conn_state);
	else
		intel_enable_ddi_dp(encoder, crtc_state, conn_state);
3654 3655 3656 3657

	/* Enable hdcp if it's desired */
	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
3658
		intel_hdcp_enable(to_intel_connector(conn_state->connector),
3659
				  crtc_state->cpu_transcoder,
3660
				  (u8)conn_state->hdcp_content_type);
3661 3662
}

3663 3664 3665
static void intel_disable_ddi_dp(struct intel_encoder *encoder,
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
3666
{
3667
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3668

3669 3670
	intel_dp->link_trained = false;

3671
	if (old_crtc_state->has_audio)
3672 3673
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3674

3675 3676 3677
	intel_edp_drrs_disable(intel_dp, old_crtc_state);
	intel_psr_disable(intel_dp, old_crtc_state);
	intel_edp_backlight_off(old_conn_state);
3678 3679 3680
	/* Disable the decompression in DP Sink */
	intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
					      false);
3681
}
S
Shashank Sharma 已提交
3682

3683 3684 3685 3686
static void intel_disable_ddi_hdmi(struct intel_encoder *encoder,
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3687
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3688 3689
	struct drm_connector *connector = old_conn_state->connector;

3690
	if (old_crtc_state->has_audio)
3691 3692
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3693

3694 3695
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       false, false))
3696 3697 3698
		drm_dbg_kms(&i915->drm,
			    "[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3699 3700 3701 3702 3703 3704
}

static void intel_disable_ddi(struct intel_encoder *encoder,
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
3705 3706
	intel_hdcp_disable(to_intel_connector(old_conn_state->connector));

3707 3708 3709 3710
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
		intel_disable_ddi_hdmi(encoder, old_crtc_state, old_conn_state);
	else
		intel_disable_ddi_dp(encoder, old_crtc_state, old_conn_state);
3711
}
P
Paulo Zanoni 已提交
3712

3713 3714 3715 3716
static void intel_ddi_update_pipe_dp(struct intel_encoder *encoder,
				     const struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
3717
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3718

3719
	intel_ddi_set_dp_msa(crtc_state, conn_state);
3720

3721
	intel_psr_update(intel_dp, crtc_state);
3722
	intel_edp_drrs_enable(intel_dp, crtc_state);
3723 3724

	intel_panel_update_backlight(encoder, crtc_state, conn_state);
3725 3726 3727 3728 3729 3730
}

static void intel_ddi_update_pipe(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
3731

3732 3733
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		intel_ddi_update_pipe_dp(encoder, crtc_state, conn_state);
3734

3735
	intel_hdcp_update_pipe(encoder, crtc_state, conn_state);
3736 3737
}

3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748
static void
intel_ddi_update_prepare(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
			 struct intel_crtc *crtc)
{
	struct intel_crtc_state *crtc_state =
		crtc ? intel_atomic_get_new_crtc_state(state, crtc) : NULL;
	int required_lanes = crtc_state ? crtc_state->lane_count : 1;

	WARN_ON(crtc && crtc->active);

3749 3750
	intel_tc_port_get_link(enc_to_dig_port(encoder),
		               required_lanes);
3751
	if (crtc_state && crtc_state->hw.active)
3752 3753 3754 3755 3756 3757 3758 3759
		intel_update_active_dpll(state, crtc, encoder);
}

static void
intel_ddi_update_complete(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
			  struct intel_crtc *crtc)
{
3760
	intel_tc_port_put_link(enc_to_dig_port(encoder));
3761 3762
}

I
Imre Deak 已提交
3763 3764 3765 3766
static void
intel_ddi_pre_pll_enable(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
3767
{
I
Imre Deak 已提交
3768
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3769
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3770 3771
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
I
Imre Deak 已提交
3772

3773 3774 3775 3776
	if (is_tc_port)
		intel_tc_port_get_link(dig_port, crtc_state->lane_count);

	if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port)
I
Imre Deak 已提交
3777 3778 3779
		intel_display_power_get(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port));

3780 3781 3782 3783 3784 3785 3786
	if (is_tc_port && dig_port->tc_mode != TC_PORT_TBT_ALT)
		/*
		 * Program the lane count for static/dynamic connections on
		 * Type-C ports.  Skip this step for TBT.
		 */
		intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
	else if (IS_GEN9_LP(dev_priv))
I
Imre Deak 已提交
3787 3788 3789 3790
		bxt_ddi_phy_set_lane_optim_mask(encoder,
						crtc_state->lane_lat_optim_mask);
}

3791
static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
3792
{
3793 3794 3795
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3796
	enum port port = intel_dig_port->base.port;
3797
	u32 dp_tp_ctl, ddi_buf_ctl;
3798
	bool wait = false;
3799

3800
	dp_tp_ctl = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3801 3802

	if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
3803
		ddi_buf_ctl = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3804
		if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
3805 3806
			intel_de_write(dev_priv, DDI_BUF_CTL(port),
				       ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
3807 3808 3809
			wait = true;
		}

3810 3811
		dp_tp_ctl &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		dp_tp_ctl |= DP_TP_CTL_LINK_TRAIN_PAT1;
3812 3813
		intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, dp_tp_ctl);
		intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3814 3815 3816 3817 3818

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

3819 3820
	dp_tp_ctl = DP_TP_CTL_ENABLE |
		    DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
3821
	if (intel_dp->link_mst)
3822
		dp_tp_ctl |= DP_TP_CTL_MODE_MST;
3823
	else {
3824
		dp_tp_ctl |= DP_TP_CTL_MODE_SST;
3825
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3826
			dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
3827
	}
3828 3829
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, dp_tp_ctl);
	intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3830 3831

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
3832 3833
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
3834 3835 3836

	udelay(600);
}
P
Paulo Zanoni 已提交
3837

3838 3839
static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
3840
{
3841 3842
	if (cpu_transcoder == TRANSCODER_EDP)
		return false;
3843

3844 3845 3846
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO))
		return false;

3847
	return intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD) &
3848
		AUDIO_OUTPUT_ENABLE(cpu_transcoder);
3849 3850
}

3851 3852 3853
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state)
{
3854 3855 3856
	if (INTEL_GEN(dev_priv) >= 12 && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
	else if (IS_ELKHARTLAKE(dev_priv) && crtc_state->port_clock > 594000)
3857 3858
		crtc_state->min_voltage_level = 3;
	else if (INTEL_GEN(dev_priv) >= 11 && crtc_state->port_clock > 594000)
3859
		crtc_state->min_voltage_level = 1;
3860 3861
	else if (IS_CANNONLAKE(dev_priv) && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
3862 3863
}

3864
void intel_ddi_get_config(struct intel_encoder *encoder,
3865
			  struct intel_crtc_state *pipe_config)
3866
{
3867
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3868
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc);
3869
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
3870 3871
	u32 temp, flags = 0;

J
Jani Nikula 已提交
3872
	/* XXX: DSI transcoder paranoia */
3873
	if (drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder)))
J
Jani Nikula 已提交
3874 3875
		return;

3876 3877
	intel_dsc_get_config(encoder, pipe_config);

3878
	temp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3879 3880 3881 3882 3883 3884 3885 3886 3887
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

3888
	pipe_config->hw.adjusted_mode.flags |= flags;
3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
3906 3907 3908

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
3909
		pipe_config->has_hdmi_sink = true;
3910

3911 3912 3913 3914
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

		if (pipe_config->infoframes.enable)
3915
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
3916

3917
		if (temp & TRANS_DDI_HDMI_SCRAMBLING)
S
Shashank Sharma 已提交
3918 3919 3920
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
3921
		/* fall through */
3922
	case TRANS_DDI_MODE_SELECT_DVI:
3923
		pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
3924 3925
		pipe_config->lane_count = 4;
		break;
3926
	case TRANS_DDI_MODE_SELECT_FDI:
3927
		pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
3928 3929
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
3930 3931 3932 3933 3934 3935 3936
		if (encoder->type == INTEL_OUTPUT_EDP)
			pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
		else
			pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
		intel_dp_get_m_n(intel_crtc, pipe_config);
3937 3938 3939 3940 3941 3942 3943 3944 3945 3946

		if (INTEL_GEN(dev_priv) >= 11) {
			i915_reg_t dp_tp_ctl;

			if (IS_GEN(dev_priv, 11))
				dp_tp_ctl = DP_TP_CTL(encoder->port);
			else
				dp_tp_ctl = TGL_DP_TP_CTL(pipe_config->cpu_transcoder);

			pipe_config->fec_enable =
3947
				intel_de_read(dev_priv, dp_tp_ctl) & DP_TP_CTL_FEC_ENABLE;
3948

3949 3950 3951 3952
			drm_dbg_kms(&dev_priv->drm,
				    "[ENCODER:%d:%s] Fec status: %u\n",
				    encoder->base.base.id, encoder->base.name,
				    pipe_config->fec_enable);
3953 3954
		}

3955
		break;
3956
	case TRANS_DDI_MODE_SELECT_DP_MST:
3957
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
3958 3959
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
3960 3961 3962 3963 3964

		if (INTEL_GEN(dev_priv) >= 12)
			pipe_config->mst_master_transcoder =
					REG_FIELD_GET(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, temp);

3965 3966 3967 3968 3969
		intel_dp_get_m_n(intel_crtc, pipe_config);
		break;
	default:
		break;
	}
3970

3971
	pipe_config->has_audio =
3972
		intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
3973

3974 3975
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
3989 3990 3991
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
3992
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
3993
	}
3994

3995
	intel_ddi_clock_get(encoder, pipe_config);
3996

3997
	if (IS_GEN9_LP(dev_priv))
3998 3999
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
4000 4001

	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013

	intel_hdmi_read_gcp_infoframe(encoder, pipe_config);

	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_AVI,
			     &pipe_config->infoframes.avi);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_SPD,
			     &pipe_config->infoframes.spd);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_VENDOR,
			     &pipe_config->infoframes.hdmi);
4014 4015 4016
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_DRM,
			     &pipe_config->infoframes.drm);
4017 4018
}

4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036
static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder *encoder,
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
{
	switch (conn_state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		return INTEL_OUTPUT_HDMI;
	case DRM_MODE_CONNECTOR_eDP:
		return INTEL_OUTPUT_EDP;
	case DRM_MODE_CONNECTOR_DisplayPort:
		return INTEL_OUTPUT_DP;
	default:
		MISSING_CASE(conn_state->connector->connector_type);
		return INTEL_OUTPUT_UNUSED;
	}
}

4037 4038 4039
static int intel_ddi_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
4040
{
4041
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
4042
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4043
	enum port port = encoder->port;
4044
	int ret;
P
Paulo Zanoni 已提交
4045

4046
	if (HAS_TRANSCODER_EDP(dev_priv) && port == PORT_A)
4047 4048
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

4049
	if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
4050
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
4051
	} else {
4052
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
4053 4054
	}

4055 4056
	if (ret)
		return ret;
4057

4058 4059 4060 4061 4062 4063
	if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
	    pipe_config->cpu_transcoder == TRANSCODER_EDP)
		pipe_config->pch_pfit.force_thru =
			pipe_config->pch_pfit.enabled ||
			pipe_config->crc_enabled;

4064
	if (IS_GEN9_LP(dev_priv))
4065
		pipe_config->lane_lat_optim_mask =
4066
			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
4067

4068 4069
	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);

4070
	return 0;
P
Paulo Zanoni 已提交
4071 4072
}

4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149
static bool mode_equal(const struct drm_display_mode *mode1,
		       const struct drm_display_mode *mode2)
{
	return drm_mode_match(mode1, mode2,
			      DRM_MODE_MATCH_TIMINGS |
			      DRM_MODE_MATCH_FLAGS |
			      DRM_MODE_MATCH_3D_FLAGS) &&
		mode1->clock == mode2->clock; /* we want an exact match */
}

static bool m_n_equal(const struct intel_link_m_n *m_n_1,
		      const struct intel_link_m_n *m_n_2)
{
	return m_n_1->tu == m_n_2->tu &&
		m_n_1->gmch_m == m_n_2->gmch_m &&
		m_n_1->gmch_n == m_n_2->gmch_n &&
		m_n_1->link_m == m_n_2->link_m &&
		m_n_1->link_n == m_n_2->link_n;
}

static bool crtcs_port_sync_compatible(const struct intel_crtc_state *crtc_state1,
				       const struct intel_crtc_state *crtc_state2)
{
	return crtc_state1->hw.active && crtc_state2->hw.active &&
		crtc_state1->output_types == crtc_state2->output_types &&
		crtc_state1->output_format == crtc_state2->output_format &&
		crtc_state1->lane_count == crtc_state2->lane_count &&
		crtc_state1->port_clock == crtc_state2->port_clock &&
		mode_equal(&crtc_state1->hw.adjusted_mode,
			   &crtc_state2->hw.adjusted_mode) &&
		m_n_equal(&crtc_state1->dp_m_n, &crtc_state2->dp_m_n);
}

static u8
intel_ddi_port_sync_transcoders(const struct intel_crtc_state *ref_crtc_state,
				int tile_group_id)
{
	struct drm_connector *connector;
	const struct drm_connector_state *conn_state;
	struct drm_i915_private *dev_priv = to_i915(ref_crtc_state->uapi.crtc->dev);
	struct intel_atomic_state *state =
		to_intel_atomic_state(ref_crtc_state->uapi.state);
	u8 transcoders = 0;
	int i;

	if (INTEL_GEN(dev_priv) < 11)
		return 0;

	if (!intel_crtc_has_type(ref_crtc_state, INTEL_OUTPUT_DP))
		return 0;

	for_each_new_connector_in_state(&state->base, connector, conn_state, i) {
		struct intel_crtc *crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *crtc_state;

		if (!crtc)
			continue;

		if (!connector->has_tile ||
		    connector->tile_group->id !=
		    tile_group_id)
			continue;
		crtc_state = intel_atomic_get_new_crtc_state(state,
							     crtc);
		if (!crtcs_port_sync_compatible(ref_crtc_state,
						crtc_state))
			continue;
		transcoders |= BIT(crtc_state->cpu_transcoder);
	}

	return transcoders;
}

static int intel_ddi_compute_config_late(struct intel_encoder *encoder,
					 struct intel_crtc_state *crtc_state,
					 struct drm_connector_state *conn_state)
{
4150
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4151 4152 4153
	struct drm_connector *connector = conn_state->connector;
	u8 port_sync_transcoders = 0;

4154 4155 4156
	drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] [CRTC:%d:%s]",
		    encoder->base.base.id, encoder->base.name,
		    crtc_state->uapi.crtc->base.id, crtc_state->uapi.crtc->name);
4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179

	if (connector->has_tile)
		port_sync_transcoders = intel_ddi_port_sync_transcoders(crtc_state,
									connector->tile_group->id);

	/*
	 * EDP Transcoders cannot be ensalved
	 * make them a master always when present
	 */
	if (port_sync_transcoders & BIT(TRANSCODER_EDP))
		crtc_state->master_transcoder = TRANSCODER_EDP;
	else
		crtc_state->master_transcoder = ffs(port_sync_transcoders) - 1;

	if (crtc_state->master_transcoder == crtc_state->cpu_transcoder) {
		crtc_state->master_transcoder = INVALID_TRANSCODER;
		crtc_state->sync_mode_slaves_mask =
			port_sync_transcoders & ~BIT(crtc_state->cpu_transcoder);
	}

	return 0;
}

4180 4181
static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
{
4182
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
4183 4184 4185 4186 4187 4188 4189

	intel_dp_encoder_flush_work(encoder);

	drm_encoder_cleanup(encoder);
	kfree(dig_port);
}

P
Paulo Zanoni 已提交
4190
static const struct drm_encoder_funcs intel_ddi_funcs = {
4191
	.reset = intel_dp_encoder_reset,
4192
	.destroy = intel_ddi_encoder_destroy,
P
Paulo Zanoni 已提交
4193 4194
};

4195 4196 4197 4198
static struct intel_connector *
intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
{
	struct intel_connector *connector;
4199
	enum port port = intel_dig_port->base.port;
4200

4201
	connector = intel_connector_alloc();
4202 4203 4204 4205
	if (!connector)
		return NULL;

	intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
4206 4207 4208
	intel_dig_port->dp.prepare_link_retrain =
		intel_ddi_prepare_link_retrain;

4209 4210 4211 4212 4213 4214 4215 4216
	if (!intel_dp_init_connector(intel_dig_port, connector)) {
		kfree(connector);
		return NULL;
	}

	return connector;
}

4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235
static int modeset_pipe(struct drm_crtc *crtc,
			struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_atomic_state *state;
	struct drm_crtc_state *crtc_state;
	int ret;

	state = drm_atomic_state_alloc(crtc->dev);
	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ctx;

	crtc_state = drm_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(crtc_state)) {
		ret = PTR_ERR(crtc_state);
		goto out;
	}

4236
	crtc_state->connectors_changed = true;
4237 4238

	ret = drm_atomic_commit(state);
4239
out:
4240 4241 4242 4243 4244 4245 4246 4247 4248
	drm_atomic_state_put(state);

	return ret;
}

static int intel_hdmi_reset_link(struct intel_encoder *encoder,
				 struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4249
	struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278
	struct intel_connector *connector = hdmi->attached_connector;
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	u8 config;
	int ret;

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

4279 4280
	drm_WARN_ON(&dev_priv->drm,
		    !intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));
4281

4282
	if (!crtc_state->hw.active)
4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294
		return 0;

	if (!crtc_state->hdmi_high_tmds_clock_ratio &&
	    !crtc_state->hdmi_scrambling)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
	if (ret < 0) {
4295 4296
		drm_err(&dev_priv->drm, "Failed to read TMDS config: %d\n",
			ret);
4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317
		return 0;
	}

	if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
	    crtc_state->hdmi_high_tmds_clock_ratio &&
	    !!(config & SCDC_SCRAMBLING_ENABLE) ==
	    crtc_state->hdmi_scrambling)
		return 0;

	/*
	 * HDMI 2.0 says that one should not send scrambled data
	 * prior to configuring the sink scrambling, and that
	 * TMDS clock/data transmission should be suspended when
	 * changing the TMDS clock rate in the sink. So let's
	 * just do a full modeset here, even though some sinks
	 * would be perfectly happy if were to just reconfigure
	 * the SCDC settings on the fly.
	 */
	return modeset_pipe(&crtc->base, ctx);
}

4318 4319 4320 4321
static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder *encoder,
		  struct intel_connector *connector,
		  bool irq_received)
4322
{
4323
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4324
	struct drm_modeset_acquire_ctx ctx;
4325
	enum intel_hotplug_state state;
4326 4327
	int ret;

4328
	state = intel_encoder_hotplug(encoder, connector, irq_received);
4329 4330 4331 4332

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
4333 4334 4335 4336
		if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
			ret = intel_hdmi_reset_link(encoder, &ctx);
		else
			ret = intel_dp_retrain_link(encoder, &ctx);
4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
4348 4349
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
4350

4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370
	/*
	 * Unpowered type-c dongles can take some time to boot and be
	 * responsible, so here giving some time to those dongles to power up
	 * and then retrying the probe.
	 *
	 * On many platforms the HDMI live state signal is known to be
	 * unreliable, so we can't use it to detect if a sink is connected or
	 * not. Instead we detect if it's connected based on whether we can
	 * read the EDID or not. That in turn has a problem during disconnect,
	 * since the HPD interrupt may be raised before the DDC lines get
	 * disconnected (due to how the required length of DDC vs. HPD
	 * connector pins are specified) and so we'll still be able to get a
	 * valid EDID. To solve this schedule another detection cycle if this
	 * time around we didn't detect any change in the sink's connection
	 * status.
	 */
	if (state == INTEL_HOTPLUG_UNCHANGED && irq_received &&
	    !dig_port->dp.is_mst)
		state = INTEL_HOTPLUG_RETRY;

4371
	return state;
4372 4373
}

4374 4375 4376 4377
static struct intel_connector *
intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
{
	struct intel_connector *connector;
4378
	enum port port = intel_dig_port->base.port;
4379

4380
	connector = intel_connector_alloc();
4381 4382 4383 4384 4385 4386 4387 4388 4389
	if (!connector)
		return NULL;

	intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(intel_dig_port, connector);

	return connector;
}

4390 4391 4392 4393
static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dport)
{
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);

4394
	if (dport->base.port != PORT_A)
4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417
		return false;

	if (dport->saved_port_bits & DDI_A_4_LANES)
		return false;

	/* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
	 *                     supported configuration
	 */
	if (IS_GEN9_LP(dev_priv))
		return true;

	/* Cannonlake: Most of SKUs don't support DDI_E, and the only
	 *             one who does also have a full A/E split called
	 *             DDI_F what makes DDI_E useless. However for this
	 *             case let's trust VBT info.
	 */
	if (IS_CANNONLAKE(dev_priv) &&
	    !intel_bios_is_port_present(dev_priv, PORT_E))
		return true;

	return false;
}

4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428
static int
intel_ddi_max_lanes(struct intel_digital_port *intel_dport)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dport->base.base.dev);
	enum port port = intel_dport->base.port;
	int max_lanes = 4;

	if (INTEL_GEN(dev_priv) >= 11)
		return max_lanes;

	if (port == PORT_A || port == PORT_E) {
4429
		if (intel_de_read(dev_priv, DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441
			max_lanes = port == PORT_A ? 4 : 0;
		else
			/* Both A and E share 2 lanes */
			max_lanes = 2;
	}

	/*
	 * Some BIOS might fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit set when needed
	 * so we use the proper lane count for our calculations.
	 */
	if (intel_ddi_a_force_4_lanes(intel_dport)) {
4442 4443
		drm_dbg_kms(&dev_priv->drm,
			    "Forcing DDI_A_4_LANES for port A\n");
4444 4445 4446 4447 4448 4449 4450
		intel_dport->saved_port_bits |= DDI_A_4_LANES;
		max_lanes = 4;
	}

	return max_lanes;
}

4451
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
4452 4453
{
	struct intel_digital_port *intel_dig_port;
4454
	struct intel_encoder *encoder;
4455
	bool init_hdmi, init_dp, init_lspcon = false;
4456
	enum phy phy = intel_port_to_phy(dev_priv, port);
4457

4458 4459 4460
	init_hdmi = intel_bios_port_supports_dvi(dev_priv, port) ||
		intel_bios_port_supports_hdmi(dev_priv, port);
	init_dp = intel_bios_port_supports_dp(dev_priv, port);
4461 4462 4463 4464 4465 4466 4467 4468 4469 4470

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_lspcon = true;
		init_hdmi = false;
4471 4472
		drm_dbg_kms(&dev_priv->drm, "VBT says port %c has lspcon\n",
			    port_name(port));
4473 4474
	}

4475
	if (!init_dp && !init_hdmi) {
4476 4477 4478
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
			    port_name(port));
4479
		return;
4480
	}
P
Paulo Zanoni 已提交
4481

4482
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
P
Paulo Zanoni 已提交
4483 4484 4485
	if (!intel_dig_port)
		return;

4486
	encoder = &intel_dig_port->base;
P
Paulo Zanoni 已提交
4487

4488
	drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
4489
			 DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
P
Paulo Zanoni 已提交
4490

4491 4492 4493
	encoder->hotplug = intel_ddi_hotplug;
	encoder->compute_output_type = intel_ddi_compute_output_type;
	encoder->compute_config = intel_ddi_compute_config;
4494
	encoder->compute_config_late = intel_ddi_compute_config_late;
4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510
	encoder->enable = intel_enable_ddi;
	encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
	encoder->pre_enable = intel_ddi_pre_enable;
	encoder->disable = intel_disable_ddi;
	encoder->post_disable = intel_ddi_post_disable;
	encoder->update_pipe = intel_ddi_update_pipe;
	encoder->get_hw_state = intel_ddi_get_hw_state;
	encoder->get_config = intel_ddi_get_config;
	encoder->suspend = intel_dp_encoder_suspend;
	encoder->get_power_domains = intel_ddi_get_power_domains;

	encoder->type = INTEL_OUTPUT_DDI;
	encoder->power_domain = intel_port_to_power_domain(port);
	encoder->port = port;
	encoder->cloneable = 0;
	encoder->pipe_mask = ~0;
P
Paulo Zanoni 已提交
4511

4512
	if (INTEL_GEN(dev_priv) >= 11)
4513 4514
		intel_dig_port->saved_port_bits = intel_de_read(dev_priv,
								DDI_BUF_CTL(port)) &
4515 4516
			DDI_BUF_PORT_REVERSAL;
	else
4517 4518
		intel_dig_port->saved_port_bits = intel_de_read(dev_priv,
								DDI_BUF_CTL(port)) &
4519
			(DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
4520

4521 4522
	intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
	intel_dig_port->max_lanes = intel_ddi_max_lanes(intel_dig_port);
4523
	intel_dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
P
Paulo Zanoni 已提交
4524

4525
	if (intel_phy_is_tc(dev_priv, phy)) {
4526 4527 4528
		bool is_legacy =
			!intel_bios_port_supports_typec_usb(dev_priv, port) &&
			!intel_bios_port_supports_tbt(dev_priv, port);
4529 4530

		intel_tc_port_init(intel_dig_port, is_legacy);
4531

4532 4533
		encoder->update_prepare = intel_ddi_update_prepare;
		encoder->update_complete = intel_ddi_update_complete;
4534
	}
4535

4536
	drm_WARN_ON(&dev_priv->drm, port > PORT_I);
4537 4538
	intel_dig_port->ddi_io_power_domain = POWER_DOMAIN_PORT_DDI_A_IO +
					      port - PORT_A;
4539

4540 4541 4542
	if (init_dp) {
		if (!intel_ddi_init_dp_connector(intel_dig_port))
			goto err;
4543

4544 4545
		intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
	}
4546

4547 4548
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
4549
	if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
4550 4551
		if (!intel_ddi_init_hdmi_connector(intel_dig_port))
			goto err;
4552
	}
4553

4554 4555 4556
	if (init_lspcon) {
		if (lspcon_init(intel_dig_port))
			/* TODO: handle hdmi info frame part */
4557 4558 4559
			drm_dbg_kms(&dev_priv->drm,
				    "LSPCON init success on port %c\n",
				    port_name(port));
4560 4561 4562 4563 4564
		else
			/*
			 * LSPCON init faied, but DP init was success, so
			 * lets try to drive as DP++ port.
			 */
4565 4566
			drm_err(&dev_priv->drm,
				"LSPCON init failed on port %c\n",
4567 4568 4569
				port_name(port));
	}

4570
	intel_infoframe_init(intel_dig_port);
4571

4572 4573 4574
	return;

err:
4575
	drm_encoder_cleanup(&encoder->base);
4576
	kfree(intel_dig_port);
P
Paulo Zanoni 已提交
4577
}