intel_ddi.c 152.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

28
#include <drm/drm_scdc_helper.h>
29

30
#include "i915_drv.h"
31
#include "intel_audio.h"
32
#include "intel_combo_phy.h"
33
#include "intel_connector.h"
34
#include "intel_ddi.h"
35
#include "intel_display_types.h"
36
#include "intel_dp.h"
37
#include "intel_dp_mst.h"
38
#include "intel_dp_link_training.h"
39
#include "intel_dpio_phy.h"
40
#include "intel_dsi.h"
41
#include "intel_fifo_underrun.h"
42
#include "intel_gmbus.h"
43
#include "intel_hdcp.h"
44
#include "intel_hdmi.h"
45
#include "intel_hotplug.h"
46
#include "intel_lspcon.h"
47
#include "intel_panel.h"
48
#include "intel_psr.h"
49
#include "intel_sprite.h"
50
#include "intel_tc.h"
51
#include "intel_vdsc.h"
52

53 54 55
struct ddi_buf_trans {
	u32 trans1;	/* balance leg enable, de-emph level */
	u32 trans2;	/* vref sel, vswing */
56
	u8 i_boost;	/* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
57 58
};

59 60 61 62 63 64 65 66 67 68 69 70 71
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

72 73 74 75
/* HDMI/DVI modes ignore everything but the last 2 items. So we share
 * them for both DP and FDI transports, allowing those ports to
 * automatically adapt to HDMI connections as well
 */
76
static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
77 78 79 80 81 82 83 84 85
	{ 0x00FFFFFF, 0x0006000E, 0x0 },
	{ 0x00D75FFF, 0x0005000A, 0x0 },
	{ 0x00C30FFF, 0x00040006, 0x0 },
	{ 0x80AAAFFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x0005000A, 0x0 },
	{ 0x00D75FFF, 0x000C0004, 0x0 },
	{ 0x80C30FFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x00040006, 0x0 },
	{ 0x80D75FFF, 0x000B0000, 0x0 },
86 87
};

88
static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
89 90 91 92 93 94 95 96 97
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000F000A, 0x0 },
	{ 0x00C30FFF, 0x00060006, 0x0 },
	{ 0x00AAAFFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x000F000A, 0x0 },
	{ 0x00D75FFF, 0x00160004, 0x0 },
	{ 0x00C30FFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x00060006, 0x0 },
	{ 0x00D75FFF, 0x001E0000, 0x0 },
98 99
};

100 101
static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV d	db	*/
102 103 104 105 106 107 108 109 110 111 112 113
	{ 0x00FFFFFF, 0x0006000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00E79FFF, 0x000E000C, 0x0 },/* 1:	400	500	2	*/
	{ 0x00D75FFF, 0x0005000A, 0x0 },/* 2:	400	600	3.5	*/
	{ 0x00FFFFFF, 0x0005000A, 0x0 },/* 3:	600	600	0	*/
	{ 0x00E79FFF, 0x001D0007, 0x0 },/* 4:	600	750	2	*/
	{ 0x00D75FFF, 0x000C0004, 0x0 },/* 5:	600	900	3.5	*/
	{ 0x00FFFFFF, 0x00040006, 0x0 },/* 6:	800	800	0	*/
	{ 0x80E79FFF, 0x00030002, 0x0 },/* 7:	800	1000	2	*/
	{ 0x00FFFFFF, 0x00140005, 0x0 },/* 8:	850	850	0	*/
	{ 0x00FFFFFF, 0x000C0004, 0x0 },/* 9:	900	900	0	*/
	{ 0x00FFFFFF, 0x001C0003, 0x0 },/* 10:	950	950	0	*/
	{ 0x80FFFFFF, 0x00030002, 0x0 },/* 11:	1000	1000	0	*/
114 115
};

116
static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
117 118 119 120 121 122 123 124 125
	{ 0x00FFFFFF, 0x00000012, 0x0 },
	{ 0x00EBAFFF, 0x00020011, 0x0 },
	{ 0x00C71FFF, 0x0006000F, 0x0 },
	{ 0x00AAAFFF, 0x000E000A, 0x0 },
	{ 0x00FFFFFF, 0x00020011, 0x0 },
	{ 0x00DB6FFF, 0x0005000F, 0x0 },
	{ 0x00BEEFFF, 0x000A000C, 0x0 },
	{ 0x00FFFFFF, 0x0005000F, 0x0 },
	{ 0x00DB6FFF, 0x000A000C, 0x0 },
126 127
};

128
static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
129 130 131 132 133 134 135 136 137
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000E000A, 0x0 },
	{ 0x00BEFFFF, 0x00140006, 0x0 },
	{ 0x80B2CFFF, 0x001B0002, 0x0 },
	{ 0x00FFFFFF, 0x000E000A, 0x0 },
	{ 0x00DB6FFF, 0x00160005, 0x0 },
	{ 0x80C71FFF, 0x001A0002, 0x0 },
	{ 0x00F7DFFF, 0x00180004, 0x0 },
	{ 0x80D75FFF, 0x001B0002, 0x0 },
138 139
};

140
static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
141 142 143 144 145 146 147 148 149
	{ 0x00FFFFFF, 0x0001000E, 0x0 },
	{ 0x00D75FFF, 0x0004000A, 0x0 },
	{ 0x00C30FFF, 0x00070006, 0x0 },
	{ 0x00AAAFFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x0004000A, 0x0 },
	{ 0x00D75FFF, 0x00090004, 0x0 },
	{ 0x00C30FFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x00070006, 0x0 },
	{ 0x00D75FFF, 0x000C0000, 0x0 },
150 151
};

152 153
static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV df	db	*/
154 155 156 157 158 159 160 161 162 163
	{ 0x00FFFFFF, 0x0007000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00D75FFF, 0x000E000A, 0x0 },/* 1:	400	600	3.5	*/
	{ 0x00BEFFFF, 0x00140006, 0x0 },/* 2:	400	800	6	*/
	{ 0x00FFFFFF, 0x0009000D, 0x0 },/* 3:	450	450	0	*/
	{ 0x00FFFFFF, 0x000E000A, 0x0 },/* 4:	600	600	0	*/
	{ 0x00D7FFFF, 0x00140006, 0x0 },/* 5:	600	800	2.5	*/
	{ 0x80CB2FFF, 0x001B0002, 0x0 },/* 6:	600	1000	4.5	*/
	{ 0x00FFFFFF, 0x00140006, 0x0 },/* 7:	800	800	0	*/
	{ 0x80E79FFF, 0x001B0002, 0x0 },/* 8:	800	1000	2	*/
	{ 0x80FFFFFF, 0x001B0002, 0x0 },/* 9:	1000	1000	0	*/
164 165
};

166
/* Skylake H and S */
167
static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
168 169 170
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
171
	{ 0x80009010, 0x000000C0, 0x1 },
172 173
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
174
	{ 0x80007011, 0x000000C0, 0x1 },
175
	{ 0x00002016, 0x000000DF, 0x0 },
176
	{ 0x80005012, 0x000000C0, 0x1 },
177 178
};

179 180
/* Skylake U */
static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
181
	{ 0x0000201B, 0x000000A2, 0x0 },
182
	{ 0x00005012, 0x00000088, 0x0 },
183
	{ 0x80007011, 0x000000CD, 0x1 },
184
	{ 0x80009010, 0x000000C0, 0x1 },
185
	{ 0x0000201B, 0x0000009D, 0x0 },
186 187
	{ 0x80005012, 0x000000C0, 0x1 },
	{ 0x80007011, 0x000000C0, 0x1 },
188
	{ 0x00002016, 0x00000088, 0x0 },
189
	{ 0x80005012, 0x000000C0, 0x1 },
190 191
};

192 193
/* Skylake Y */
static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
194 195
	{ 0x00000018, 0x000000A2, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
196
	{ 0x80007011, 0x000000CD, 0x3 },
197
	{ 0x80009010, 0x000000C0, 0x3 },
198
	{ 0x00000018, 0x0000009D, 0x0 },
199 200
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
201
	{ 0x00000018, 0x00000088, 0x0 },
202
	{ 0x80005012, 0x000000C0, 0x3 },
203 204
};

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
/* Kabylake H and S */
static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x80009010, 0x000000C0, 0x1 },
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000C0, 0x1 },
	{ 0x00002016, 0x00000097, 0x0 },
	{ 0x80005012, 0x000000C0, 0x1 },
};

/* Kabylake U */
static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
	{ 0x0000201B, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x80009010, 0x000000C0, 0x3 },
	{ 0x0000201B, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00002016, 0x0000004F, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

/* Kabylake Y */
static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
	{ 0x00001017, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x8000800F, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000004C, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

244
/*
245
 * Skylake/Kabylake H and S
246 247
 * eDP 1.4 low vswing translation parameters
 */
248
static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
249 250 251 252 253 254 255 256 257 258 259 260 261
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00000018, 0x000000AB, 0x0 },
	{ 0x00007013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
};

/*
262
 * Skylake/Kabylake U
263 264 265 266 267 268 269 270 271 272 273 274 275
 * eDP 1.4 low vswing translation parameters
 */
static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00002016, 0x000000AB, 0x0 },
	{ 0x00005013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
276 277
};

278
/*
279
 * Skylake/Kabylake Y
280 281
 * eDP 1.4 low vswing translation parameters
 */
282
static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
283 284 285 286 287 288 289 290 291 292 293
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000AB, 0x0 },
	{ 0x00007011, 0x000000A4, 0x0 },
	{ 0x00009010, 0x000000DF, 0x0 },
	{ 0x00000018, 0x000000AA, 0x0 },
	{ 0x00006013, 0x000000A4, 0x0 },
	{ 0x00007011, 0x0000009D, 0x0 },
	{ 0x00000018, 0x000000A0, 0x0 },
	{ 0x00006012, 0x000000DF, 0x0 },
	{ 0x00000018, 0x0000008A, 0x0 },
};
294

295
/* Skylake/Kabylake U, H and S */
296
static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
297 298 299 300 301 302
	{ 0x00000018, 0x000000AC, 0x0 },
	{ 0x00005012, 0x0000009D, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00000018, 0x00000098, 0x0 },
	{ 0x00004013, 0x00000088, 0x0 },
303
	{ 0x80006012, 0x000000CD, 0x1 },
304
	{ 0x00000018, 0x000000DF, 0x0 },
305 306 307
	{ 0x80003015, 0x000000CD, 0x1 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x1 },
	{ 0x80000018, 0x000000C0, 0x1 },
308 309
};

310
/* Skylake/Kabylake Y */
311
static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
312 313
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00005012, 0x000000DF, 0x0 },
314
	{ 0x80007011, 0x000000CB, 0x3 },
315 316 317
	{ 0x00000018, 0x000000A4, 0x0 },
	{ 0x00000018, 0x0000009D, 0x0 },
	{ 0x00004013, 0x00000080, 0x0 },
318
	{ 0x80006013, 0x000000C0, 0x3 },
319
	{ 0x00000018, 0x0000008A, 0x0 },
320 321 322
	{ 0x80003015, 0x000000C0, 0x3 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x3 },
	{ 0x80000018, 0x000000C0, 0x3 },
323 324
};

325
struct bxt_ddi_buf_trans {
326 327 328 329
	u8 margin;	/* swing value */
	u8 scale;	/* scale value */
	u8 enable;	/* scale enable */
	u8 deemphasis;
330 331 332 333
};

static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
					/* Idx	NT mV diff	db  */
334 335 336 337 338 339 340 341 342 343
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 78,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 104, 0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 154, 0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 116, 0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 154, 0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 154, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
344 345
};

346 347
static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
					/* Idx	NT mV diff	db  */
348 349 350 351 352 353 354 355 356 357
	{ 26, 0, 0, 128, },	/* 0:	200		0   */
	{ 38, 0, 0, 112, },	/* 1:	200		1.5 */
	{ 48, 0, 0, 96,  },	/* 2:	200		4   */
	{ 54, 0, 0, 69,  },	/* 3:	200		6   */
	{ 32, 0, 0, 128, },	/* 4:	250		0   */
	{ 48, 0, 0, 104, },	/* 5:	250		1.5 */
	{ 54, 0, 0, 85,  },	/* 6:	250		4   */
	{ 43, 0, 0, 128, },	/* 7:	300		0   */
	{ 54, 0, 0, 101, },	/* 8:	300		1.5 */
	{ 48, 0, 0, 128, },	/* 9:	300		0   */
358 359
};

360 361 362 363 364
/* BSpec has 2 recommended values - entries 0 and 8.
 * Using the entry with higher vswing.
 */
static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
					/* Idx	NT mV diff	db  */
365 366 367 368 369 370 371 372 373 374
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 52,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 52,  0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 42,  0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 77,  0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 77,  0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 102, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
375 376
};

377
struct cnl_ddi_buf_trans {
378 379 380 381 382
	u8 dw2_swing_sel;
	u8 dw7_n_scalar;
	u8 dw4_cursor_coeff;
	u8 dw4_post_cursor_2;
	u8 dw4_post_cursor_1;
383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
};

/* Voltage Swing Programming for VccIO 0.85V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x66, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x66, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x70, 0x3C, 0x00, 0x03 },	/* 460   600      2.3   */
	{ 0xC, 0x75, 0x3C, 0x00, 0x03 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5C, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x69, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x76, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5E, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x69, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0xB, 0x79, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7D, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x76, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7D, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x61, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x61, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x68, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xC, 0x6E, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x4, 0x7F, 0x3A, 0x00, 0x05 },	/* 460   600      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0x6, 0x7F, 0x2C, 0x00, 0x13 },	/* 400   1050     8.4   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 550   1050     5.6   */
	{ 0x5, 0x76, 0x3E, 0x00, 0x01 },	/* 850   900      0.5   */
	{ 0x6, 0x7F, 0x36, 0x00, 0x09 },	/* 750   1050     2.9   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5B, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7C, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x70, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7C, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5E, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x5E, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x64, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xE, 0x6A, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

517 518 519 520 521 522 523 524 525 526 527 528 529
/* icl_combo_phy_ddi_translations */
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
530 531
};

532 533 534 535 536 537 538 539 540 541 542 543
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0x0, 0x7F, 0x3F, 0x00, 0x00 },	/* 200   200      0.0   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 200   250      1.9   */
	{ 0x1, 0x7F, 0x33, 0x00, 0x0C },	/* 200   300      3.5   */
	{ 0x9, 0x7F, 0x31, 0x00, 0x0E },	/* 200   350      4.9   */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },	/* 250   250      0.0   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 250   300      1.6   */
	{ 0x9, 0x7F, 0x35, 0x00, 0x0A },	/* 250   350      2.9   */
	{ 0x1, 0x7F, 0x3F, 0x00, 0x00 },	/* 300   300      0.0   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 300   350      1.3   */
	{ 0x9, 0x7F, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
544 545
};

546 547 548 549 550 551 552 553 554 555 556 557
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr3[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
558 559
};

560 561 562 563 564 565 566 567 568
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_hdmi[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   ALS */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
569 570
};

571
static const struct cnl_ddi_buf_trans ehl_combo_phy_ddi_translations_dp[] = {
572 573 574 575 576 577 578 579 580 581 582 583 584
						/* NT mV Trans mV db    */
	{ 0xA, 0x33, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x47, 0x36, 0x00, 0x09 },	/* 350   500      3.1   */
	{ 0xC, 0x64, 0x30, 0x00, 0x0F },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2C, 0x00, 0x13 },	/* 350   900      8.2   */
	{ 0xA, 0x46, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x64, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xC, 0x61, 0x3F, 0x00, 0x00 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

585 586
struct icl_mg_phy_ddi_buf_trans {
	u32 cri_txdeemph_override_11_6;
587
	u32 cri_txdeemph_override_5_0;
588 589 590
	u32 cri_txdeemph_override_17_12;
};

591 592 593 594 595 596 597 598 599 600 601 602 603 604 605
static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_rbr_hbr[] = {
				/* Voltage swing  pre-emphasis */
	{ 0x18, 0x00, 0x00 },	/* 0              0   */
	{ 0x1D, 0x00, 0x05 },	/* 0              1   */
	{ 0x24, 0x00, 0x0C },	/* 0              2   */
	{ 0x2B, 0x00, 0x14 },	/* 0              3   */
	{ 0x21, 0x00, 0x00 },	/* 1              0   */
	{ 0x2B, 0x00, 0x08 },	/* 1              1   */
	{ 0x30, 0x00, 0x0F },	/* 1              2   */
	{ 0x31, 0x00, 0x03 },	/* 2              0   */
	{ 0x34, 0x00, 0x0B },	/* 2              1   */
	{ 0x3F, 0x00, 0x00 },	/* 3              0   */
};

static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_hbr2_hbr3[] = {
606
				/* Voltage swing  pre-emphasis */
607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630
	{ 0x18, 0x00, 0x00 },	/* 0              0   */
	{ 0x1D, 0x00, 0x05 },	/* 0              1   */
	{ 0x24, 0x00, 0x0C },	/* 0              2   */
	{ 0x2B, 0x00, 0x14 },	/* 0              3   */
	{ 0x26, 0x00, 0x00 },	/* 1              0   */
	{ 0x2C, 0x00, 0x07 },	/* 1              1   */
	{ 0x33, 0x00, 0x0C },	/* 1              2   */
	{ 0x2E, 0x00, 0x00 },	/* 2              0   */
	{ 0x36, 0x00, 0x09 },	/* 2              1   */
	{ 0x3F, 0x00, 0x00 },	/* 3              0   */
};

static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_hdmi[] = {
				/* HDMI Preset	VS	Pre-emph */
	{ 0x1A, 0x0, 0x0 },	/* 1		400mV	0dB */
	{ 0x20, 0x0, 0x0 },	/* 2		500mV	0dB */
	{ 0x29, 0x0, 0x0 },	/* 3		650mV	0dB */
	{ 0x32, 0x0, 0x0 },	/* 4		800mV	0dB */
	{ 0x3F, 0x0, 0x0 },	/* 5		1000mV	0dB */
	{ 0x3A, 0x0, 0x5 },	/* 6		Full	-1.5 dB */
	{ 0x39, 0x0, 0x6 },	/* 7		Full	-1.8 dB */
	{ 0x38, 0x0, 0x7 },	/* 8		Full	-2 dB */
	{ 0x37, 0x0, 0x8 },	/* 9		Full	-2.5 dB */
	{ 0x36, 0x0, 0x9 },	/* 10		Full	-3 dB */
631 632
};

633 634 635 636 637 638
struct tgl_dkl_phy_ddi_buf_trans {
	u32 dkl_vswing_control;
	u32 dkl_preshoot_control;
	u32 dkl_de_emphasis_control;
};

639
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_dp_ddi_trans[] = {
640 641 642 643 644 645 646 647 648 649 650 651 652
				/* VS	pre-emp	Non-trans mV	Pre-emph dB */
	{ 0x7, 0x0, 0x00 },	/* 0	0	400mV		0 dB */
	{ 0x5, 0x0, 0x03 },	/* 0	1	400mV		3.5 dB */
	{ 0x2, 0x0, 0x0b },	/* 0	2	400mV		6 dB */
	{ 0x0, 0x0, 0x19 },	/* 0	3	400mV		9.5 dB */
	{ 0x5, 0x0, 0x00 },	/* 1	0	600mV		0 dB */
	{ 0x2, 0x0, 0x03 },	/* 1	1	600mV		3.5 dB */
	{ 0x0, 0x0, 0x14 },	/* 1	2	600mV		6 dB */
	{ 0x2, 0x0, 0x00 },	/* 2	0	800mV		0 dB */
	{ 0x0, 0x0, 0x0B },	/* 2	1	800mV		3.5 dB */
	{ 0x0, 0x0, 0x00 },	/* 3	0	1200mV		0 dB HDMI default */
};

653 654 655 656 657 658 659 660 661 662 663 664 665 666
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_hdmi_ddi_trans[] = {
				/* HDMI Preset	VS	Pre-emph */
	{ 0x7, 0x0, 0x0 },	/* 1		400mV	0dB */
	{ 0x6, 0x0, 0x0 },	/* 2		500mV	0dB */
	{ 0x4, 0x0, 0x0 },	/* 3		650mV	0dB */
	{ 0x2, 0x0, 0x0 },	/* 4		800mV	0dB */
	{ 0x0, 0x0, 0x0 },	/* 5		1000mV	0dB */
	{ 0x0, 0x0, 0x5 },	/* 6		Full	-1.5 dB */
	{ 0x0, 0x0, 0x6 },	/* 7		Full	-1.8 dB */
	{ 0x0, 0x0, 0x7 },	/* 8		Full	-2 dB */
	{ 0x0, 0x0, 0x8 },	/* 9		Full	-2.5 dB */
	{ 0x0, 0x0, 0xA },	/* 10		Full	-3 dB */
};

667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694
static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x32, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7D, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x63, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x47, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x63, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x61, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7B, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

695 696 697 698 699 700 701 702 703 704 705 706
static const struct ddi_buf_trans *
bdw_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
		return bdw_ddi_translations_edp;
	} else {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return bdw_ddi_translations_dp;
	}
}

707
static const struct ddi_buf_trans *
708
skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
709
{
710
	if (IS_SKL_ULX(dev_priv)) {
711
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
712
		return skl_y_ddi_translations_dp;
713
	} else if (IS_SKL_ULT(dev_priv)) {
714
		*n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
715
		return skl_u_ddi_translations_dp;
716 717
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
718
		return skl_ddi_translations_dp;
719 720 721
	}
}

722 723 724
static const struct ddi_buf_trans *
kbl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
725
	if (IS_KBL_ULX(dev_priv) || IS_CFL_ULX(dev_priv)) {
726 727
		*n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
		return kbl_y_ddi_translations_dp;
728
	} else if (IS_KBL_ULT(dev_priv) || IS_CFL_ULT(dev_priv)) {
729 730 731 732 733 734 735 736
		*n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
		return kbl_u_ddi_translations_dp;
	} else {
		*n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
		return kbl_ddi_translations_dp;
	}
}

737
static const struct ddi_buf_trans *
738
skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
739
{
740
	if (dev_priv->vbt.edp.low_vswing) {
741 742
		if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv) ||
		    IS_CFL_ULX(dev_priv)) {
743
			*n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
744
			return skl_y_ddi_translations_edp;
745 746
		} else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv) ||
			   IS_CFL_ULT(dev_priv)) {
747
			*n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
748
			return skl_u_ddi_translations_edp;
749 750
		} else {
			*n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
751
			return skl_ddi_translations_edp;
752 753
		}
	}
754

755
	if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
756 757 758
		return kbl_get_buf_trans_dp(dev_priv, n_entries);
	else
		return skl_get_buf_trans_dp(dev_priv, n_entries);
759 760 761
}

static const struct ddi_buf_trans *
762
skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
763
{
764 765
	if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv) ||
	    IS_CFL_ULX(dev_priv)) {
766
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
767
		return skl_y_ddi_translations_hdmi;
768 769
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
770
		return skl_ddi_translations_hdmi;
771 772 773
	}
}

774 775 776 777 778 779 780 781 782
static int skl_buf_trans_num_entries(enum port port, int n_entries)
{
	/* Only DDIA and DDIE can select the 10th register with DP */
	if (port == PORT_A || port == PORT_E)
		return min(n_entries, 10);
	else
		return min(n_entries, 9);
}

783 784
static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_dp(struct drm_i915_private *dev_priv,
785
			   enum port port, int *n_entries)
786 787
{
	if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) {
788 789 790 791
		const struct ddi_buf_trans *ddi_translations =
			kbl_get_buf_trans_dp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
792
	} else if (IS_SKYLAKE(dev_priv)) {
793 794 795 796
		const struct ddi_buf_trans *ddi_translations =
			skl_get_buf_trans_dp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
797 798 799 800 801 802 803 804 805 806 807 808 809 810
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return  bdw_ddi_translations_dp;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_edp(struct drm_i915_private *dev_priv,
811
			    enum port port, int *n_entries)
812 813
{
	if (IS_GEN9_BC(dev_priv)) {
814 815 816 817
		const struct ddi_buf_trans *ddi_translations =
			skl_get_buf_trans_edp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844
	} else if (IS_BROADWELL(dev_priv)) {
		return bdw_get_buf_trans_edp(dev_priv, n_entries);
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
			    int *n_entries)
{
	if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_fdi);
		return bdw_ddi_translations_fdi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
		return hsw_ddi_translations_fdi;
	}

	*n_entries = 0;
	return NULL;
}

845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862
static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_hdmi(struct drm_i915_private *dev_priv,
			     int *n_entries)
{
	if (IS_GEN9_BC(dev_priv)) {
		return skl_get_buf_trans_hdmi(dev_priv, n_entries);
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
		return bdw_ddi_translations_hdmi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
		return hsw_ddi_translations_hdmi;
	}

	*n_entries = 0;
	return NULL;
}

863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887
static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
	return bxt_ddi_translations_dp;
}

static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
		return bxt_ddi_translations_edp;
	}

	return bxt_get_buf_trans_dp(dev_priv, n_entries);
}

static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
	return bxt_ddi_translations_hdmi;
}

888 889 890
static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
{
891
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
892 893 894 895 896 897 898 899 900 901

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V);
		return cnl_ddi_translations_hdmi_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V);
		return cnl_ddi_translations_hdmi_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V);
		return cnl_ddi_translations_hdmi_1_05V;
902 903
	} else {
		*n_entries = 1; /* shut up gcc */
904
		MISSING_CASE(voltage);
905
	}
906 907 908 909 910 911
	return NULL;
}

static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
912
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
913 914 915 916 917 918 919 920 921 922

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V);
		return cnl_ddi_translations_dp_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V);
		return cnl_ddi_translations_dp_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V);
		return cnl_ddi_translations_dp_1_05V;
923 924
	} else {
		*n_entries = 1; /* shut up gcc */
925
		MISSING_CASE(voltage);
926
	}
927 928 929 930 931 932
	return NULL;
}

static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
933
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
934 935 936 937 938 939 940 941 942 943 944

	if (dev_priv->vbt.edp.low_vswing) {
		if (voltage == VOLTAGE_INFO_0_85V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V);
			return cnl_ddi_translations_edp_0_85V;
		} else if (voltage == VOLTAGE_INFO_0_95V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V);
			return cnl_ddi_translations_edp_0_95V;
		} else if (voltage == VOLTAGE_INFO_1_05V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V);
			return cnl_ddi_translations_edp_1_05V;
945 946
		} else {
			*n_entries = 1; /* shut up gcc */
947
			MISSING_CASE(voltage);
948
		}
949 950 951 952 953 954
		return NULL;
	} else {
		return cnl_get_buf_trans_dp(dev_priv, n_entries);
	}
}

955
static const struct cnl_ddi_buf_trans *
956 957
icl_get_combo_buf_trans(struct drm_i915_private *dev_priv, int type, int rate,
			int *n_entries)
958
{
959 960 961 962 963 964 965 966 967
	if (type == INTEL_OUTPUT_HDMI) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
		return icl_combo_phy_ddi_translations_hdmi;
	} else if (rate > 540000 && type == INTEL_OUTPUT_EDP) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr3);
		return icl_combo_phy_ddi_translations_edp_hbr3;
	} else if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
		return icl_combo_phy_ddi_translations_edp_hbr2;
968
	}
969 970 971

	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_dp_hbr2);
	return icl_combo_phy_ddi_translations_dp_hbr2;
972 973
}

974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989
static const struct icl_mg_phy_ddi_buf_trans *
icl_get_mg_buf_trans(struct drm_i915_private *dev_priv, int type, int rate,
		     int *n_entries)
{
	if (type == INTEL_OUTPUT_HDMI) {
		*n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_hdmi);
		return icl_mg_phy_ddi_translations_hdmi;
	} else if (rate > 270000) {
		*n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_hbr2_hbr3);
		return icl_mg_phy_ddi_translations_hbr2_hbr3;
	}

	*n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_rbr_hbr);
	return icl_mg_phy_ddi_translations_rbr_hbr;
}

990 991 992 993
static const struct cnl_ddi_buf_trans *
ehl_get_combo_buf_trans(struct drm_i915_private *dev_priv, int type, int rate,
			int *n_entries)
{
994 995 996
	if (type != INTEL_OUTPUT_HDMI && type != INTEL_OUTPUT_EDP) {
		*n_entries = ARRAY_SIZE(ehl_combo_phy_ddi_translations_dp);
		return ehl_combo_phy_ddi_translations_dp;
997 998 999 1000 1001
	}

	return icl_get_combo_buf_trans(dev_priv, type, rate, n_entries);
}

1002 1003 1004 1005
static const struct cnl_ddi_buf_trans *
tgl_get_combo_buf_trans(struct drm_i915_private *dev_priv, int type, int rate,
			int *n_entries)
{
1006
	if (type == INTEL_OUTPUT_HDMI || type == INTEL_OUTPUT_EDP) {
1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
		return icl_get_combo_buf_trans(dev_priv, type, rate, n_entries);
	} else if (rate > 270000) {
		*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr2);
		return tgl_combo_phy_ddi_translations_dp_hbr2;
	}

	*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr);
	return tgl_combo_phy_ddi_translations_dp_hbr;
}

1017
static int intel_ddi_hdmi_level(struct intel_encoder *encoder)
1018
{
1019
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1020
	int n_entries, level, default_entry;
1021
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1022

1023 1024
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
1025
			tgl_get_combo_buf_trans(dev_priv, INTEL_OUTPUT_HDMI,
1026 1027
						0, &n_entries);
		else
1028
			n_entries = ARRAY_SIZE(tgl_dkl_phy_hdmi_ddi_trans);
1029 1030
		default_entry = n_entries - 1;
	} else if (INTEL_GEN(dev_priv) == 11) {
1031
		if (intel_phy_is_combo(dev_priv, phy))
1032
			icl_get_combo_buf_trans(dev_priv, INTEL_OUTPUT_HDMI,
1033
						0, &n_entries);
1034
		else
1035 1036
			icl_get_mg_buf_trans(dev_priv, INTEL_OUTPUT_HDMI, 0,
					     &n_entries);
1037 1038
		default_entry = n_entries - 1;
	} else if (IS_CANNONLAKE(dev_priv)) {
1039 1040
		cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = n_entries - 1;
1041
	} else if (IS_GEN9_LP(dev_priv)) {
1042 1043
		bxt_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = n_entries - 1;
1044
	} else if (IS_GEN9_BC(dev_priv)) {
1045 1046
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 8;
1047
	} else if (IS_BROADWELL(dev_priv)) {
1048 1049
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 7;
1050
	} else if (IS_HASWELL(dev_priv)) {
1051 1052
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 6;
1053
	} else {
1054
		drm_WARN(&dev_priv->drm, 1, "ddi translation table missing\n");
1055
		return 0;
1056 1057
	}

1058
	if (drm_WARN_ON_ONCE(&dev_priv->drm, n_entries == 0))
1059
		return 0;
1060

1061 1062
	level = intel_bios_hdmi_level_shift(encoder);
	if (level < 0)
1063 1064
		level = default_entry;

1065
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1066
		level = n_entries - 1;
1067

1068
	return level;
1069 1070
}

1071 1072
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
1073 1074
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
1075
 */
1076 1077
static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
					 const struct intel_crtc_state *crtc_state)
1078
{
1079
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1080
	u32 iboost_bit = 0;
1081
	int i, n_entries;
1082
	enum port port = encoder->port;
1083
	const struct ddi_buf_trans *ddi_translations;
1084

1085 1086 1087 1088
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
		ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
							       &n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
1089
		ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port,
1090
							       &n_entries);
1091
	else
1092
		ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port,
1093
							      &n_entries);
1094

1095
	/* If we're boosting the current, set bit 31 of trans1 */
1096
	if (IS_GEN9_BC(dev_priv) && intel_bios_dp_boost_level(encoder))
1097
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1098

1099
	for (i = 0; i < n_entries; i++) {
1100 1101 1102 1103
		intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, i),
			       ddi_translations[i].trans1 | iboost_bit);
		intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, i),
			       ddi_translations[i].trans2);
1104
	}
1105 1106 1107 1108 1109 1110 1111
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
1112
static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
1113
					   int level)
1114 1115 1116
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
1117
	int n_entries;
1118
	enum port port = encoder->port;
1119
	const struct ddi_buf_trans *ddi_translations;
1120

1121
	ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
1122

1123
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
1124
		return;
1125
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1126
		level = n_entries - 1;
1127

1128
	/* If we're boosting the current, set bit 31 of trans1 */
1129
	if (IS_GEN9_BC(dev_priv) && intel_bios_hdmi_boost_level(encoder))
1130
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1131

1132
	/* Entry 9 is for HDMI: */
1133 1134 1135 1136
	intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, 9),
		       ddi_translations[level].trans1 | iboost_bit);
	intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, 9),
		       ddi_translations[level].trans2);
1137 1138
}

1139 1140 1141
static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
				    enum port port)
{
1142
	i915_reg_t reg = DDI_BUF_CTL(port);
1143 1144
	int i;

1145
	for (i = 0; i < 16; i++) {
1146
		udelay(1);
1147
		if (intel_de_read(dev_priv, reg) & DDI_BUF_IS_IDLE)
1148 1149
			return;
	}
1150 1151
	drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c idle bit\n",
		port_name(port));
1152
}
1153

1154
static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
1155
{
1156
	switch (pll->info->id) {
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
1170
		MISSING_CASE(pll->info->id);
1171 1172 1173 1174
		return PORT_CLK_SEL_NONE;
	}
}

1175
static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
1176
				  const struct intel_crtc_state *crtc_state)
1177
{
1178 1179
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	int clock = crtc_state->port_clock;
1180 1181 1182 1183
	const enum intel_dpll_id id = pll->info->id;

	switch (id) {
	default:
1184 1185 1186 1187
		/*
		 * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
		 * here, so do warn if this get passed in
		 */
1188 1189
		MISSING_CASE(id);
		return DDI_CLK_SEL_NONE;
1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
	case DPLL_ID_ICL_TBTPLL:
		switch (clock) {
		case 162000:
			return DDI_CLK_SEL_TBT_162;
		case 270000:
			return DDI_CLK_SEL_TBT_270;
		case 540000:
			return DDI_CLK_SEL_TBT_540;
		case 810000:
			return DDI_CLK_SEL_TBT_810;
		default:
			MISSING_CASE(clock);
1202
			return DDI_CLK_SEL_NONE;
1203
		}
1204 1205 1206 1207
	case DPLL_ID_ICL_MGPLL1:
	case DPLL_ID_ICL_MGPLL2:
	case DPLL_ID_ICL_MGPLL3:
	case DPLL_ID_ICL_MGPLL4:
1208 1209
	case DPLL_ID_TGL_MGPLL5:
	case DPLL_ID_TGL_MGPLL6:
1210 1211 1212 1213
		return DDI_CLK_SEL_MG;
	}
}

1214 1215 1216 1217 1218 1219 1220 1221 1222
/* Starting with Haswell, different DDI ports can work in FDI mode for
 * connection to the PCH-located connectors. For this, it is necessary to train
 * both the DDI port and PCH receiver for the desired DDI buffer settings.
 *
 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
 * please note that when FDI mode is active on DDI E, it shares 2 lines with
 * DDI A (which is used for eDP)
 */

1223
void hsw_fdi_link_train(struct intel_encoder *encoder,
1224
			const struct intel_crtc_state *crtc_state)
1225
{
1226 1227
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1228
	u32 temp, i, rx_ctl_val, ddi_pll_sel;
1229

1230
	intel_prepare_dp_ddi_buffers(encoder, crtc_state);
1231

1232 1233 1234 1235
	/* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
	 * mode set "sequence for CRT port" document:
	 * - TP1 to TP2 time with the default value
	 * - FDI delay to 90h
1236 1237
	 *
	 * WaFDIAutoLinkSetTimingOverrride:hsw
1238
	 */
1239 1240
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A),
		       FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2) | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
1241 1242

	/* Enable the PCH Receiver FDI PLL */
1243
	rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
1244
		     FDI_RX_PLL_ENABLE |
1245
		     FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
1246 1247
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
	intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1248 1249 1250 1251
	udelay(220);

	/* Switch from Rawclk to PCDclk */
	rx_ctl_val |= FDI_PCDCLK;
1252
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
1253 1254

	/* Configure Port Clock Select */
1255
	ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll);
1256
	intel_de_write(dev_priv, PORT_CLK_SEL(PORT_E), ddi_pll_sel);
1257
	drm_WARN_ON(&dev_priv->drm, ddi_pll_sel != PORT_CLK_SEL_SPLL);
1258 1259 1260

	/* Start the training iterating through available voltages and emphasis,
	 * testing each value twice. */
1261
	for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
1262
		/* Configure DP_TP_CTL with auto-training */
1263 1264
		intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
			       DP_TP_CTL_FDI_AUTOTRAIN | DP_TP_CTL_ENHANCED_FRAME_ENABLE | DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_ENABLE);
1265

1266 1267 1268 1269
		/* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
		 * DDI E does not support port reversal, the functionality is
		 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
		 * port reversal bit */
1270 1271 1272
		intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E),
			       DDI_BUF_CTL_ENABLE | ((crtc_state->fdi_lanes - 1) << 1) | DDI_BUF_TRANS_SELECT(i / 2));
		intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1273 1274 1275

		udelay(600);

1276
		/* Program PCH FDI Receiver TU */
1277
		intel_de_write(dev_priv, FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
1278 1279 1280

		/* Enable PCH FDI Receiver with auto-training */
		rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
1281 1282
		intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
		intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1283 1284 1285 1286 1287

		/* Wait for FDI receiver lane calibration */
		udelay(30);

		/* Unset FDI_RX_MISC pwrdn lanes */
1288
		temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1289
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1290 1291
		intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
		intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1292 1293 1294

		/* Wait for FDI auto training time */
		udelay(5);
1295

1296
		temp = intel_de_read(dev_priv, DP_TP_STATUS(PORT_E));
1297
		if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
1298 1299
			drm_dbg_kms(&dev_priv->drm,
				    "FDI link training done on step %d\n", i);
1300 1301
			break;
		}
1302

1303 1304 1305 1306 1307
		/*
		 * Leave things enabled even if we failed to train FDI.
		 * Results in less fireworks from the state checker.
		 */
		if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
1308
			drm_err(&dev_priv->drm, "FDI link training failed!\n");
1309
			break;
1310
		}
1311

1312
		rx_ctl_val &= ~FDI_RX_ENABLE;
1313 1314
		intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
		intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1315

1316
		temp = intel_de_read(dev_priv, DDI_BUF_CTL(PORT_E));
1317
		temp &= ~DDI_BUF_CTL_ENABLE;
1318 1319
		intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E), temp);
		intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1320

1321
		/* Disable DP_TP_CTL and FDI_RX_CTL and retry */
1322
		temp = intel_de_read(dev_priv, DP_TP_CTL(PORT_E));
1323 1324
		temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1325 1326
		intel_de_write(dev_priv, DP_TP_CTL(PORT_E), temp);
		intel_de_posting_read(dev_priv, DP_TP_CTL(PORT_E));
1327 1328

		intel_wait_ddi_buf_idle(dev_priv, PORT_E);
1329 1330

		/* Reset FDI_RX_MISC pwrdn lanes */
1331
		temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1332 1333
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
		temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1334 1335
		intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
		intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1336 1337
	}

1338
	/* Enable normal pixel sending for FDI */
1339 1340
	intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
		       DP_TP_CTL_FDI_AUTOTRAIN | DP_TP_CTL_LINK_TRAIN_NORMAL | DP_TP_CTL_ENHANCED_FRAME_ENABLE | DP_TP_CTL_ENABLE);
1341
}
1342

1343
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
1344
{
1345
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1346
	struct intel_digital_port *intel_dig_port =
1347
		enc_to_dig_port(encoder);
1348 1349

	intel_dp->DP = intel_dig_port->saved_port_bits |
1350
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
1351
	intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
1352 1353
}

1354 1355 1356
static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
				 enum port port)
{
1357
	u32 val = intel_de_read(dev_priv, DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375

	switch (val) {
	case DDI_CLK_SEL_NONE:
		return 0;
	case DDI_CLK_SEL_TBT_162:
		return 162000;
	case DDI_CLK_SEL_TBT_270:
		return 270000;
	case DDI_CLK_SEL_TBT_540:
		return 540000;
	case DDI_CLK_SEL_TBT_810:
		return 810000;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

1376 1377 1378 1379 1380 1381 1382
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
1383
	else if (intel_crtc_has_dp_encoder(pipe_config))
1384 1385
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
1386 1387
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp > 24)
		dotclock = pipe_config->port_clock * 24 / pipe_config->pipe_bpp;
1388 1389 1390
	else
		dotclock = pipe_config->port_clock;

1391 1392
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 &&
	    !intel_crtc_has_dp_encoder(pipe_config))
1393 1394
		dotclock *= 2;

1395 1396 1397
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

1398
	pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
1399
}
1400

1401 1402
static void intel_ddi_clock_get(struct intel_encoder *encoder,
				struct intel_crtc_state *pipe_config)
1403
{
1404
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1405
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1406

1407
	if (intel_phy_is_tc(dev_priv, phy) &&
1408 1409 1410 1411 1412
	    intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll) ==
	    DPLL_ID_ICL_TBTPLL)
		pipe_config->port_clock = icl_calc_tbt_pll_link(dev_priv,
								encoder->port);
	else
1413 1414
		pipe_config->port_clock =
			intel_dpll_get_freq(dev_priv, pipe_config->shared_dpll);
1415 1416

	ddi_dotclock_get(pipe_config);
1417 1418
}

1419 1420
void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
			  const struct drm_connector_state *conn_state)
1421
{
1422
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1423
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1424
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1425
	u32 temp;
1426

1427 1428
	if (!intel_crtc_has_dp_encoder(crtc_state))
		return;
J
Jani Nikula 已提交
1429

1430
	drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder));
1431

1432
	temp = DP_MSA_MISC_SYNC_CLOCK;
1433

1434 1435
	switch (crtc_state->pipe_bpp) {
	case 18:
1436
		temp |= DP_MSA_MISC_6_BPC;
1437 1438
		break;
	case 24:
1439
		temp |= DP_MSA_MISC_8_BPC;
1440 1441
		break;
	case 30:
1442
		temp |= DP_MSA_MISC_10_BPC;
1443 1444
		break;
	case 36:
1445
		temp |= DP_MSA_MISC_12_BPC;
1446 1447 1448 1449
		break;
	default:
		MISSING_CASE(crtc_state->pipe_bpp);
		break;
1450
	}
1451

1452
	/* nonsense combination */
1453 1454
	drm_WARN_ON(&dev_priv->drm, crtc_state->limited_color_range &&
		    crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);
1455 1456

	if (crtc_state->limited_color_range)
1457
		temp |= DP_MSA_MISC_COLOR_CEA_RGB;
1458

1459 1460 1461
	/*
	 * As per DP 1.2 spec section 2.3.4.3 while sending
	 * YCBCR 444 signals we should program MSA MISC1/0 fields with
1462
	 * colorspace information.
1463 1464
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
1465
		temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
1466

1467 1468 1469
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut] while sending
1470 1471
	 * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
	 * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
1472
	 */
1473
	if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
1474
		temp |= DP_MSA_MISC_COLOR_VSC_SDP;
1475

1476
	intel_de_write(dev_priv, TRANS_MSA_MISC(cpu_transcoder), temp);
1477 1478
}

1479 1480 1481 1482 1483 1484 1485 1486
static u32 bdw_trans_port_sync_master_select(enum transcoder master_transcoder)
{
	if (master_transcoder == TRANSCODER_EDP)
		return 0;
	else
		return master_transcoder + 1;
}

1487 1488 1489 1490 1491 1492 1493
/*
 * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
 *
 * Only intended to be used by intel_ddi_enable_transcoder_func() and
 * intel_ddi_config_transcoder_func().
 */
static u32
1494 1495
intel_ddi_transcoder_func_reg_val_get(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
1496
{
1497
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1498 1499
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
1500
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1501
	enum port port = encoder->port;
1502
	u32 temp;
1503

1504 1505
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
1506 1507 1508 1509
	if (INTEL_GEN(dev_priv) >= 12)
		temp |= TGL_TRANS_DDI_SELECT_PORT(port);
	else
		temp |= TRANS_DDI_SELECT_PORT(port);
1510

1511
	switch (crtc_state->pipe_bpp) {
1512
	case 18:
1513
		temp |= TRANS_DDI_BPC_6;
1514 1515
		break;
	case 24:
1516
		temp |= TRANS_DDI_BPC_8;
1517 1518
		break;
	case 30:
1519
		temp |= TRANS_DDI_BPC_10;
1520 1521
		break;
	case 36:
1522
		temp |= TRANS_DDI_BPC_12;
1523 1524
		break;
	default:
1525
		BUG();
1526
	}
1527

1528
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
1529
		temp |= TRANS_DDI_PVSYNC;
1530
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
1531
		temp |= TRANS_DDI_PHSYNC;
1532

1533 1534 1535
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
1536 1537 1538 1539
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
1540
			if (crtc_state->pch_pfit.force_thru)
1541 1542 1543
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

1557
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
1558
		if (crtc_state->has_hdmi_sink)
1559
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
1560
		else
1561
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
1562 1563

		if (crtc_state->hdmi_scrambling)
1564
			temp |= TRANS_DDI_HDMI_SCRAMBLING;
S
Shashank Sharma 已提交
1565 1566
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
1567
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
1568
		temp |= TRANS_DDI_MODE_SELECT_FDI;
1569
		temp |= (crtc_state->fdi_lanes - 1) << 1;
1570
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
1571
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
1572
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1573

1574 1575 1576 1577
		if (INTEL_GEN(dev_priv) >= 12) {
			enum transcoder master;

			master = crtc_state->mst_master_transcoder;
1578 1579
			drm_WARN_ON(&dev_priv->drm,
				    master == INVALID_TRANSCODER);
1580 1581
			temp |= TRANS_DDI_MST_TRANSPORT_SELECT(master);
		}
1582
	} else {
1583 1584
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1585 1586
	}

1587 1588 1589 1590 1591 1592 1593 1594 1595
	if (IS_GEN_RANGE(dev_priv, 8, 10) &&
	    crtc_state->master_transcoder != INVALID_TRANSCODER) {
		u8 master_select =
			bdw_trans_port_sync_master_select(crtc_state->master_transcoder);

		temp |= TRANS_DDI_PORT_SYNC_ENABLE |
			TRANS_DDI_PORT_SYNC_MASTER_SELECT(master_select);
	}

1596 1597 1598
	return temp;
}

1599 1600
void intel_ddi_enable_transcoder_func(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
1601
{
1602
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1603 1604
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1605 1606 1607 1608 1609 1610 1611
	u32 ctl;

	if (INTEL_GEN(dev_priv) >= 11) {
		enum transcoder master_transcoder = crtc_state->master_transcoder;
		u32 ctl2 = 0;

		if (master_transcoder != INVALID_TRANSCODER) {
1612 1613
			u8 master_select =
				bdw_trans_port_sync_master_select(master_transcoder);
1614

1615
			ctl2 |= PORT_SYNC_MODE_ENABLE |
1616
				PORT_SYNC_MODE_MASTER_SELECT(master_select);
1617 1618 1619 1620 1621 1622
		}

		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), ctl2);
	}

1623
	ctl = intel_ddi_transcoder_func_reg_val_get(encoder, crtc_state);
1624
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
1625 1626
		ctl |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
1627 1628 1629 1630 1631 1632 1633
}

/*
 * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
 * bit.
 */
static void
1634 1635
intel_ddi_config_transcoder_func(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
1636
{
1637
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1638 1639
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1640
	u32 ctl;
1641

1642
	ctl = intel_ddi_transcoder_func_reg_val_get(encoder, crtc_state);
1643 1644
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
1645
}
1646

1647
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
1648
{
1649
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1650 1651
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1652
	u32 ctl;
1653

1654 1655 1656 1657 1658
	if (INTEL_GEN(dev_priv) >= 11)
		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), 0);

	ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
1659

1660
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
1661

1662 1663 1664 1665
	if (IS_GEN_RANGE(dev_priv, 8, 10))
		ctl &= ~(TRANS_DDI_PORT_SYNC_ENABLE |
			 TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK);

1666
	if (INTEL_GEN(dev_priv) >= 12) {
1667
		if (!intel_dp_mst_is_master_trans(crtc_state)) {
1668
			ctl &= ~(TGL_TRANS_DDI_PORT_MASK |
1669 1670
				 TRANS_DDI_MODE_SELECT_MASK);
		}
1671
	} else {
1672
		ctl &= ~(TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK);
1673
	}
1674

1675
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
1676 1677 1678

	if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
	    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
1679 1680
		drm_dbg_kms(&dev_priv->drm,
			    "Quirk Increase DDI disabled time\n");
1681 1682 1683
		/* Quirk time at 100ms for reliable operation */
		msleep(100);
	}
1684 1685
}

S
Sean Paul 已提交
1686 1687 1688 1689 1690
int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
				     bool enable)
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
1691
	intel_wakeref_t wakeref;
S
Sean Paul 已提交
1692 1693
	enum pipe pipe = 0;
	int ret = 0;
1694
	u32 tmp;
S
Sean Paul 已提交
1695

1696 1697
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     intel_encoder->power_domain);
1698
	if (drm_WARN_ON(dev, !wakeref))
S
Sean Paul 已提交
1699 1700
		return -ENXIO;

1701 1702
	if (drm_WARN_ON(dev,
			!intel_encoder->get_hw_state(intel_encoder, &pipe))) {
S
Sean Paul 已提交
1703 1704 1705 1706
		ret = -EIO;
		goto out;
	}

1707
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(pipe));
S
Sean Paul 已提交
1708 1709 1710 1711
	if (enable)
		tmp |= TRANS_DDI_HDCP_SIGNALLING;
	else
		tmp &= ~TRANS_DDI_HDCP_SIGNALLING;
1712
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe), tmp);
S
Sean Paul 已提交
1713
out:
1714
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
S
Sean Paul 已提交
1715 1716 1717
	return ret;
}

1718 1719 1720
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
1721
	struct drm_i915_private *dev_priv = to_i915(dev);
1722
	struct intel_encoder *encoder = intel_attached_encoder(intel_connector);
1723
	int type = intel_connector->base.connector_type;
1724
	enum port port = encoder->port;
1725
	enum transcoder cpu_transcoder;
1726 1727
	intel_wakeref_t wakeref;
	enum pipe pipe = 0;
1728
	u32 tmp;
1729
	bool ret;
1730

1731 1732 1733
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
1734 1735
		return false;

1736
	if (!encoder->get_hw_state(encoder, &pipe)) {
1737 1738 1739
		ret = false;
		goto out;
	}
1740

1741
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
1742 1743
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
1744
		cpu_transcoder = (enum transcoder) pipe;
1745

1746
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
1747 1748 1749 1750

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
1751 1752
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
1753 1754

	case TRANS_DDI_MODE_SELECT_DP_SST:
1755 1756 1757 1758
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

1759 1760 1761
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
1762 1763
		ret = false;
		break;
1764 1765

	case TRANS_DDI_MODE_SELECT_FDI:
1766 1767
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
1768 1769

	default:
1770 1771
		ret = false;
		break;
1772
	}
1773 1774

out:
1775
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
1776 1777

	return ret;
1778 1779
}

1780 1781
static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
					u8 *pipe_mask, bool *is_dp_mst)
1782 1783
{
	struct drm_device *dev = encoder->base.dev;
1784
	struct drm_i915_private *dev_priv = to_i915(dev);
1785
	enum port port = encoder->port;
1786
	intel_wakeref_t wakeref;
1787
	enum pipe p;
1788
	u32 tmp;
1789 1790 1791 1792
	u8 mst_pipe_mask;

	*pipe_mask = 0;
	*is_dp_mst = false;
1793

1794 1795 1796
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
1797
		return;
1798

1799
	tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
1800
	if (!(tmp & DDI_BUF_CTL_ENABLE))
1801
		goto out;
1802

1803
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A) {
1804 1805
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
1806

1807
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1808 1809 1810
		default:
			MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
			/* fallthrough */
1811 1812
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
1813
			*pipe_mask = BIT(PIPE_A);
1814 1815
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
1816
			*pipe_mask = BIT(PIPE_B);
1817 1818
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
1819
			*pipe_mask = BIT(PIPE_C);
1820 1821 1822
			break;
		}

1823 1824
		goto out;
	}
1825

1826
	mst_pipe_mask = 0;
1827
	for_each_pipe(dev_priv, p) {
1828
		enum transcoder cpu_transcoder = (enum transcoder)p;
1829
		unsigned int port_mask, ddi_select;
1830 1831 1832 1833 1834 1835
		intel_wakeref_t trans_wakeref;

		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   POWER_DOMAIN_TRANSCODER(cpu_transcoder));
		if (!trans_wakeref)
			continue;
1836 1837 1838 1839 1840 1841 1842 1843

		if (INTEL_GEN(dev_priv) >= 12) {
			port_mask = TGL_TRANS_DDI_PORT_MASK;
			ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
		} else {
			port_mask = TRANS_DDI_PORT_MASK;
			ddi_select = TRANS_DDI_SELECT_PORT(port);
		}
1844

1845 1846
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(cpu_transcoder));
1847 1848
		intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
					trans_wakeref);
1849

1850
		if ((tmp & port_mask) != ddi_select)
1851
			continue;
1852

1853 1854 1855
		if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
		    TRANS_DDI_MODE_SELECT_DP_MST)
			mst_pipe_mask |= BIT(p);
1856

1857
		*pipe_mask |= BIT(p);
1858 1859
	}

1860
	if (!*pipe_mask)
1861 1862 1863
		drm_dbg_kms(&dev_priv->drm,
			    "No pipe for [ENCODER:%d:%s] found\n",
			    encoder->base.base.id, encoder->base.name);
1864 1865

	if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
1866 1867 1868 1869
		drm_dbg_kms(&dev_priv->drm,
			    "Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask);
1870 1871 1872 1873
		*pipe_mask = BIT(ffs(*pipe_mask) - 1);
	}

	if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
1874 1875 1876 1877
		drm_dbg_kms(&dev_priv->drm,
			    "Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask, mst_pipe_mask);
1878 1879
	else
		*is_dp_mst = mst_pipe_mask;
1880

1881
out:
1882
	if (*pipe_mask && IS_GEN9_LP(dev_priv)) {
1883
		tmp = intel_de_read(dev_priv, BXT_PHY_CTL(port));
1884 1885
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
1886
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
1887 1888 1889
			drm_err(&dev_priv->drm,
				"[ENCODER:%d:%s] enabled but PHY powered down? (PHY_CTL %08x)\n",
				encoder->base.base.id, encoder->base.name, tmp);
1890 1891
	}

1892
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
1893
}
1894

1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	u8 pipe_mask;
	bool is_mst;

	intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);

	if (is_mst || !pipe_mask)
		return false;

	*pipe = ffs(pipe_mask) - 1;

	return true;
1909 1910
}

1911
static enum intel_display_power_domain
I
Imre Deak 已提交
1912
intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
1913
{
1914
	/* CNL+ HW requires corresponding AUX IOs to be powered up for PSR with
1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925
	 * DC states enabled at the same time, while for driver initiated AUX
	 * transfers we need the same AUX IOs to be powered but with DC states
	 * disabled. Accordingly use the AUX power domain here which leaves DC
	 * states enabled.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
1926
	return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
1927
					      intel_aux_power_domain(dig_port);
1928 1929
}

1930 1931
static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
					struct intel_crtc_state *crtc_state)
1932
{
1933
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1934
	struct intel_digital_port *dig_port;
1935
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1936

1937 1938
	/*
	 * TODO: Add support for MST encoders. Atm, the following should never
1939 1940
	 * happen since fake-MST encoders don't set their get_power_domains()
	 * hook.
1941
	 */
1942 1943
	if (drm_WARN_ON(&dev_priv->drm,
			intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
1944
		return;
1945

1946
	dig_port = enc_to_dig_port(encoder);
1947 1948 1949 1950 1951

	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);
1952

1953 1954 1955 1956 1957
	/*
	 * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
	 * ports.
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) ||
1958
	    intel_phy_is_tc(dev_priv, phy))
1959 1960
		intel_display_power_get(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port));
1961

1962 1963 1964
	/*
	 * VDSC power is needed when DSC is enabled
	 */
1965
	if (crtc_state->dsc.compression_enable)
1966 1967
		intel_display_power_get(dev_priv,
					intel_dsc_power_domain(crtc_state));
1968 1969
}

1970 1971
void intel_ddi_enable_pipe_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
1972
{
1973
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1974
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1975
	enum port port = encoder->port;
1976
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1977

1978 1979
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
1980 1981 1982
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_PORT(port));
1983
		else
1984 1985 1986
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_PORT(port));
1987
	}
1988 1989
}

1990
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
1991
{
1992
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
1993
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1994

1995 1996
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
1997 1998 1999
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_DISABLED);
2000
		else
2001 2002 2003
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_DISABLED);
2004
	}
2005 2006
}

2007
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
2008
				enum port port, u8 iboost)
2009
{
2010 2011
	u32 tmp;

2012
	tmp = intel_de_read(dev_priv, DISPIO_CR_TX_BMU_CR0);
2013 2014 2015 2016 2017
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
2018
	intel_de_write(dev_priv, DISPIO_CR_TX_BMU_CR0, tmp);
2019 2020
}

2021 2022
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
			       int level, enum intel_output_type type)
2023
{
2024
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
2025 2026
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
2027
	u8 iboost;
2028

2029
	if (type == INTEL_OUTPUT_HDMI)
2030
		iboost = intel_bios_hdmi_boost_level(encoder);
2031
	else
2032
		iboost = intel_bios_dp_boost_level(encoder);
2033

2034 2035 2036 2037 2038 2039 2040
	if (iboost == 0) {
		const struct ddi_buf_trans *ddi_translations;
		int n_entries;

		if (type == INTEL_OUTPUT_HDMI)
			ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		else if (type == INTEL_OUTPUT_EDP)
2041
			ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries);
2042
		else
2043
			ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries);
2044

2045
		if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2046
			return;
2047
		if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2048 2049
			level = n_entries - 1;

2050
		iboost = ddi_translations[level].i_boost;
2051 2052 2053 2054
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
2055
		drm_err(&dev_priv->drm, "Invalid I_boost value %u\n", iboost);
2056 2057 2058
		return;
	}

2059
	_skl_ddi_set_iboost(dev_priv, port, iboost);
2060

2061 2062
	if (port == PORT_A && intel_dig_port->max_lanes == 4)
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
2063 2064
}

2065 2066
static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int level, enum intel_output_type type)
2067
{
2068
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2069
	const struct bxt_ddi_buf_trans *ddi_translations;
2070
	enum port port = encoder->port;
2071
	int n_entries;
2072 2073 2074 2075 2076 2077 2078

	if (type == INTEL_OUTPUT_HDMI)
		ddi_translations = bxt_get_buf_trans_hdmi(dev_priv, &n_entries);
	else if (type == INTEL_OUTPUT_EDP)
		ddi_translations = bxt_get_buf_trans_edp(dev_priv, &n_entries);
	else
		ddi_translations = bxt_get_buf_trans_dp(dev_priv, &n_entries);
2079

2080
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2081
		return;
2082
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2083 2084
		level = n_entries - 1;

2085 2086 2087 2088 2089
	bxt_ddi_phy_set_signal_level(dev_priv, port,
				     ddi_translations[level].margin,
				     ddi_translations[level].scale,
				     ddi_translations[level].enable,
				     ddi_translations[level].deemphasis);
2090 2091
}

2092 2093 2094
u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2095
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2096
	enum port port = encoder->port;
2097
	enum phy phy = intel_port_to_phy(dev_priv, port);
2098 2099
	int n_entries;

2100 2101
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
2102
			tgl_get_combo_buf_trans(dev_priv, encoder->type,
2103 2104
						intel_dp->link_rate, &n_entries);
		else
2105
			n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans);
2106
	} else if (INTEL_GEN(dev_priv) == 11) {
2107 2108 2109 2110
		if (IS_ELKHARTLAKE(dev_priv))
			ehl_get_combo_buf_trans(dev_priv, encoder->type,
						intel_dp->link_rate, &n_entries);
		else if (intel_phy_is_combo(dev_priv, phy))
2111
			icl_get_combo_buf_trans(dev_priv, encoder->type,
2112
						intel_dp->link_rate, &n_entries);
2113
		else
2114 2115
			icl_get_mg_buf_trans(dev_priv, encoder->type,
					     intel_dp->link_rate, &n_entries);
2116
	} else if (IS_CANNONLAKE(dev_priv)) {
R
Rodrigo Vivi 已提交
2117 2118 2119 2120
		if (encoder->type == INTEL_OUTPUT_EDP)
			cnl_get_buf_trans_edp(dev_priv, &n_entries);
		else
			cnl_get_buf_trans_dp(dev_priv, &n_entries);
2121 2122 2123 2124 2125
	} else if (IS_GEN9_LP(dev_priv)) {
		if (encoder->type == INTEL_OUTPUT_EDP)
			bxt_get_buf_trans_edp(dev_priv, &n_entries);
		else
			bxt_get_buf_trans_dp(dev_priv, &n_entries);
R
Rodrigo Vivi 已提交
2126 2127
	} else {
		if (encoder->type == INTEL_OUTPUT_EDP)
2128
			intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries);
R
Rodrigo Vivi 已提交
2129
		else
2130
			intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries);
R
Rodrigo Vivi 已提交
2131
	}
2132

2133
	if (drm_WARN_ON(&dev_priv->drm, n_entries < 1))
2134
		n_entries = 1;
2135 2136
	if (drm_WARN_ON(&dev_priv->drm,
			n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
2137 2138 2139 2140 2141 2142
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162
/*
 * We assume that the full set of pre-emphasis values can be
 * used on all DDI platforms. Should that change we need to
 * rethink this code.
 */
u8 intel_ddi_dp_pre_emphasis_max(struct intel_encoder *encoder, u8 voltage_swing)
{
	switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
		return DP_TRAIN_PRE_EMPH_LEVEL_3;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		return DP_TRAIN_PRE_EMPH_LEVEL_2;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
		return DP_TRAIN_PRE_EMPH_LEVEL_1;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
	default:
		return DP_TRAIN_PRE_EMPH_LEVEL_0;
	}
}

2163 2164
static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
				   int level, enum intel_output_type type)
2165
{
2166 2167
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	const struct cnl_ddi_buf_trans *ddi_translations;
2168
	enum port port = encoder->port;
2169 2170
	int n_entries, ln;
	u32 val;
2171

2172
	if (type == INTEL_OUTPUT_HDMI)
2173
		ddi_translations = cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
2174
	else if (type == INTEL_OUTPUT_EDP)
2175
		ddi_translations = cnl_get_buf_trans_edp(dev_priv, &n_entries);
2176 2177
	else
		ddi_translations = cnl_get_buf_trans_dp(dev_priv, &n_entries);
2178

2179
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2180
		return;
2181
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2182 2183 2184
		level = n_entries - 1;

	/* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
2185
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2186
	val &= ~SCALING_MODE_SEL_MASK;
2187
	val |= SCALING_MODE_SEL(2);
2188
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2189 2190

	/* Program PORT_TX_DW2 */
2191
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW2_LN0(port));
2192 2193
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2194 2195 2196 2197
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
	/* Rcomp scalar is fixed as 0x98 for every table entry */
	val |= RCOMP_SCALAR(0x98);
2198
	intel_de_write(dev_priv, CNL_PORT_TX_DW2_GRP(port), val);
2199

2200
	/* Program PORT_TX_DW4 */
2201 2202
	/* We cannot write to GRP. It would overrite individual loadgen */
	for (ln = 0; ln < 4; ln++) {
2203
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2204 2205
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2206 2207 2208
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2209
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2210 2211
	}

2212
	/* Program PORT_TX_DW5 */
2213
	/* All DW5 values are fixed for every table entry */
2214
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2215
	val &= ~RTERM_SELECT_MASK;
2216 2217
	val |= RTERM_SELECT(6);
	val |= TAP3_DISABLE;
2218
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2219

2220
	/* Program PORT_TX_DW7 */
2221
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW7_LN0(port));
2222
	val &= ~N_SCALAR_MASK;
2223
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2224
	intel_de_write(dev_priv, CNL_PORT_TX_DW7_GRP(port), val);
2225 2226
}

2227 2228
static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int level, enum intel_output_type type)
2229
{
2230
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2231
	enum port port = encoder->port;
2232
	int width, rate, ln;
2233
	u32 val;
2234

2235
	if (type == INTEL_OUTPUT_HDMI) {
2236
		width = 4;
2237
		rate = 0; /* Rate is always < than 6GHz for HDMI */
2238
	} else {
2239
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2240 2241 2242

		width = intel_dp->lane_count;
		rate = intel_dp->link_rate;
2243
	}
2244 2245 2246 2247 2248 2249

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
2250
	val = intel_de_read(dev_priv, CNL_PORT_PCS_DW1_LN0(port));
2251
	if (type != INTEL_OUTPUT_HDMI)
2252 2253 2254
		val |= COMMON_KEEPER_EN;
	else
		val &= ~COMMON_KEEPER_EN;
2255
	intel_de_write(dev_priv, CNL_PORT_PCS_DW1_GRP(port), val);
2256 2257 2258

	/* 2. Program loadgen select */
	/*
2259 2260 2261 2262
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
2263
	 */
2264
	for (ln = 0; ln <= 3; ln++) {
2265
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2266 2267
		val &= ~LOADGEN_SELECT;

2268 2269
		if ((rate <= 600000 && width == 4 && ln >= 1)  ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
2270 2271
			val |= LOADGEN_SELECT;
		}
2272
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2273
	}
2274 2275

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2276
	val = intel_de_read(dev_priv, CNL_PORT_CL1CM_DW5);
2277
	val |= SUS_CLOCK_CONFIG;
2278
	intel_de_write(dev_priv, CNL_PORT_CL1CM_DW5, val);
2279 2280

	/* 4. Clear training enable to change swing values */
2281
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2282
	val &= ~TX_TRAINING_EN;
2283
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2284 2285

	/* 5. Program swing and de-emphasis */
2286
	cnl_ddi_vswing_program(encoder, level, type);
2287 2288

	/* 6. Set training enable to trigger update */
2289
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2290
	val |= TX_TRAINING_EN;
2291
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2292 2293
}

2294
static void icl_ddi_combo_vswing_program(struct drm_i915_private *dev_priv,
2295
					u32 level, enum phy phy, int type,
2296
					int rate)
2297
{
2298
	const struct cnl_ddi_buf_trans *ddi_translations = NULL;
2299 2300 2301
	u32 n_entries, val;
	int ln;

2302 2303 2304
	if (INTEL_GEN(dev_priv) >= 12)
		ddi_translations = tgl_get_combo_buf_trans(dev_priv, type, rate,
							   &n_entries);
2305 2306 2307
	else if (IS_ELKHARTLAKE(dev_priv))
		ddi_translations = ehl_get_combo_buf_trans(dev_priv, type, rate,
							   &n_entries);
2308 2309 2310
	else
		ddi_translations = icl_get_combo_buf_trans(dev_priv, type, rate,
							   &n_entries);
2311 2312 2313 2314
	if (!ddi_translations)
		return;

	if (level >= n_entries) {
2315 2316 2317
		drm_dbg_kms(&dev_priv->drm,
			    "DDI translation not found for level %d. Using %d instead.",
			    level, n_entries - 1);
2318 2319 2320
		level = n_entries - 1;
	}

2321
	/* Set PORT_TX_DW5 */
2322
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2323 2324 2325
	val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
		  TAP2_DISABLE | TAP3_DISABLE);
	val |= SCALING_MODE_SEL(0x2);
2326
	val |= RTERM_SELECT(0x6);
2327
	val |= TAP3_DISABLE;
2328
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2329 2330

	/* Program PORT_TX_DW2 */
2331
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
2332 2333
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2334 2335
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
2336
	/* Program Rcomp scalar for every table entry */
2337
	val |= RCOMP_SCALAR(0x98);
2338
	intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), val);
2339 2340 2341 2342

	/* Program PORT_TX_DW4 */
	/* We cannot write to GRP. It would overwrite individual loadgen. */
	for (ln = 0; ln <= 3; ln++) {
2343
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2344 2345
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2346 2347 2348
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2349
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2350
	}
2351 2352

	/* Program PORT_TX_DW7 */
2353
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW7_LN0(phy));
2354 2355
	val &= ~N_SCALAR_MASK;
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2356
	intel_de_write(dev_priv, ICL_PORT_TX_DW7_GRP(phy), val);
2357 2358 2359 2360 2361 2362 2363
}

static void icl_combo_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
					      u32 level,
					      enum intel_output_type type)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2364
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2365 2366 2367 2368 2369 2370 2371 2372 2373
	int width = 0;
	int rate = 0;
	u32 val;
	int ln = 0;

	if (type == INTEL_OUTPUT_HDMI) {
		width = 4;
		/* Rate is always < than 6GHz for HDMI */
	} else {
2374
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2375 2376 2377 2378 2379 2380 2381 2382 2383 2384

		width = intel_dp->lane_count;
		rate = intel_dp->link_rate;
	}

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
2385
	val = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy));
2386 2387 2388 2389
	if (type == INTEL_OUTPUT_HDMI)
		val &= ~COMMON_KEEPER_EN;
	else
		val |= COMMON_KEEPER_EN;
2390
	intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), val);
2391 2392 2393 2394 2395 2396 2397 2398 2399

	/* 2. Program loadgen select */
	/*
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
	 */
	for (ln = 0; ln <= 3; ln++) {
2400
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2401 2402 2403 2404 2405 2406
		val &= ~LOADGEN_SELECT;

		if ((rate <= 600000 && width == 4 && ln >= 1) ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
			val |= LOADGEN_SELECT;
		}
2407
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2408 2409 2410
	}

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2411
	val = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy));
2412
	val |= SUS_CLOCK_CONFIG;
2413
	intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), val);
2414 2415

	/* 4. Clear training enable to change swing values */
2416
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2417
	val &= ~TX_TRAINING_EN;
2418
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2419 2420

	/* 5. Program swing and de-emphasis */
2421
	icl_ddi_combo_vswing_program(dev_priv, level, phy, type, rate);
2422 2423

	/* 6. Set training enable to trigger update */
2424
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2425
	val |= TX_TRAINING_EN;
2426
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2427 2428
}

2429
static void icl_mg_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
2430 2431
					   int link_clock, u32 level,
					   enum intel_output_type type)
2432 2433
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2434
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
2435 2436
	const struct icl_mg_phy_ddi_buf_trans *ddi_translations;
	u32 n_entries, val;
2437 2438 2439 2440 2441 2442 2443
	int ln, rate = 0;

	if (type != INTEL_OUTPUT_HDMI) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		rate = intel_dp->link_rate;
	}
2444

2445 2446
	ddi_translations = icl_get_mg_buf_trans(dev_priv, type, rate,
						&n_entries);
2447 2448
	/* The table does not have values for level 3 and level 9. */
	if (level >= n_entries || level == 3 || level == 9) {
2449 2450 2451
		drm_dbg_kms(&dev_priv->drm,
			    "DDI translation not found for level %d. Using %d instead.",
			    level, n_entries - 2);
2452 2453 2454 2455 2456
		level = n_entries - 2;
	}

	/* Set MG_TX_LINK_PARAMS cri_use_fs32 to 0. */
	for (ln = 0; ln < 2; ln++) {
2457
		val = intel_de_read(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port));
2458
		val &= ~CRI_USE_FS32;
2459
		intel_de_write(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port), val);
2460

2461
		val = intel_de_read(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port));
2462
		val &= ~CRI_USE_FS32;
2463
		intel_de_write(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port), val);
2464 2465 2466 2467
	}

	/* Program MG_TX_SWINGCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2468
		val = intel_de_read(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port));
2469 2470 2471
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2472
		intel_de_write(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port), val);
2473

2474
		val = intel_de_read(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port));
2475 2476 2477
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2478
		intel_de_write(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port), val);
2479 2480 2481 2482
	}

	/* Program MG_TX_DRVCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2483
		val = intel_de_read(dev_priv, MG_TX1_DRVCTRL(ln, tc_port));
2484 2485 2486 2487 2488 2489 2490
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2491
		intel_de_write(dev_priv, MG_TX1_DRVCTRL(ln, tc_port), val);
2492

2493
		val = intel_de_read(dev_priv, MG_TX2_DRVCTRL(ln, tc_port));
2494 2495 2496 2497 2498 2499 2500
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2501
		intel_de_write(dev_priv, MG_TX2_DRVCTRL(ln, tc_port), val);
2502 2503 2504 2505 2506 2507 2508 2509 2510 2511

		/* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
	}

	/*
	 * Program MG_CLKHUB<LN, port being used> with value from frequency table
	 * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
	 * values from table for which TX1 and TX2 enabled.
	 */
	for (ln = 0; ln < 2; ln++) {
2512
		val = intel_de_read(dev_priv, MG_CLKHUB(ln, tc_port));
2513 2514 2515 2516
		if (link_clock < 300000)
			val |= CFG_LOW_RATE_LKREN_EN;
		else
			val &= ~CFG_LOW_RATE_LKREN_EN;
2517
		intel_de_write(dev_priv, MG_CLKHUB(ln, tc_port), val);
2518 2519 2520 2521
	}

	/* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
	for (ln = 0; ln < 2; ln++) {
2522
		val = intel_de_read(dev_priv, MG_TX1_DCC(ln, tc_port));
2523 2524 2525 2526 2527 2528 2529
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
		if (link_clock <= 500000) {
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2530
		intel_de_write(dev_priv, MG_TX1_DCC(ln, tc_port), val);
2531

2532
		val = intel_de_read(dev_priv, MG_TX2_DCC(ln, tc_port));
2533 2534 2535 2536 2537 2538 2539
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
		if (link_clock <= 500000) {
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2540
		intel_de_write(dev_priv, MG_TX2_DCC(ln, tc_port), val);
2541 2542 2543 2544
	}

	/* Program MG_TX_PISO_READLOAD with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2545 2546
		val = intel_de_read(dev_priv,
				    MG_TX1_PISO_READLOAD(ln, tc_port));
2547
		val |= CRI_CALCINIT;
2548 2549
		intel_de_write(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port),
			       val);
2550

2551 2552
		val = intel_de_read(dev_priv,
				    MG_TX2_PISO_READLOAD(ln, tc_port));
2553
		val |= CRI_CALCINIT;
2554 2555
		intel_de_write(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port),
			       val);
2556 2557 2558 2559 2560 2561
	}
}

static void icl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int link_clock,
				    u32 level,
2562 2563
				    enum intel_output_type type)
{
2564
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2565
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2566

2567
	if (intel_phy_is_combo(dev_priv, phy))
2568 2569
		icl_combo_phy_ddi_vswing_sequence(encoder, level, type);
	else
2570 2571
		icl_mg_phy_ddi_vswing_sequence(encoder, link_clock, level,
					       type);
2572 2573
}

2574 2575 2576 2577 2578 2579 2580 2581 2582
static void
tgl_dkl_phy_ddi_vswing_sequence(struct intel_encoder *encoder, int link_clock,
				u32 level)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
	const struct tgl_dkl_phy_ddi_buf_trans *ddi_translations;
	u32 n_entries, val, ln, dpcnt_mask, dpcnt_val;

2583 2584 2585 2586 2587 2588 2589
	if (encoder->type == INTEL_OUTPUT_HDMI) {
		n_entries = ARRAY_SIZE(tgl_dkl_phy_hdmi_ddi_trans);
		ddi_translations = tgl_dkl_phy_hdmi_ddi_trans;
	} else {
		n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans);
		ddi_translations = tgl_dkl_phy_dp_ddi_trans;
	}
2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601

	if (level >= n_entries)
		level = n_entries - 1;

	dpcnt_mask = (DKL_TX_PRESHOOT_COEFF_MASK |
		      DKL_TX_DE_EMPAHSIS_COEFF_MASK |
		      DKL_TX_VSWING_CONTROL_MASK);
	dpcnt_val = DKL_TX_VSWING_CONTROL(ddi_translations[level].dkl_vswing_control);
	dpcnt_val |= DKL_TX_DE_EMPHASIS_COEFF(ddi_translations[level].dkl_de_emphasis_control);
	dpcnt_val |= DKL_TX_PRESHOOT_COEFF(ddi_translations[level].dkl_preshoot_control);

	for (ln = 0; ln < 2; ln++) {
2602 2603
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, ln));
2604

2605
		intel_de_write(dev_priv, DKL_TX_PMD_LANE_SUS(tc_port), 0);
2606

2607
		/* All the registers are RMW */
2608
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL0(tc_port));
2609 2610
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
2611
		intel_de_write(dev_priv, DKL_TX_DPCNTL0(tc_port), val);
2612

2613
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL1(tc_port));
2614 2615
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
2616
		intel_de_write(dev_priv, DKL_TX_DPCNTL1(tc_port), val);
2617

2618
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL2(tc_port));
2619
		val &= ~DKL_TX_DP20BITMODE;
2620
		intel_de_write(dev_priv, DKL_TX_DPCNTL2(tc_port), val);
2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637
	}
}

static void tgl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int link_clock,
				    u32 level,
				    enum intel_output_type type)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);

	if (intel_phy_is_combo(dev_priv, phy))
		icl_combo_phy_ddi_vswing_sequence(encoder, level, type);
	else
		tgl_dkl_phy_ddi_vswing_sequence(encoder, link_clock, level);
}

2638
static u32 translate_signal_level(struct intel_dp *intel_dp, int signal_levels)
2639
{
2640
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2641
	int i;
2642

2643 2644 2645
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
2646 2647
	}

2648 2649 2650
	drm_WARN(&i915->drm, 1,
		 "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
		 signal_levels);
2651 2652

	return 0;
2653 2654
}

2655
static u32 intel_ddi_dp_level(struct intel_dp *intel_dp)
2656
{
2657
	u8 train_set = intel_dp->train_set[0];
2658 2659 2660
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);

2661
	return translate_signal_level(intel_dp, signal_levels);
2662 2663
}

2664
u32 bxt_signal_levels(struct intel_dp *intel_dp)
2665 2666
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2667
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
2668
	struct intel_encoder *encoder = &dport->base;
2669
	int level = intel_ddi_dp_level(intel_dp);
2670

2671 2672 2673 2674
	if (INTEL_GEN(dev_priv) >= 12)
		tgl_ddi_vswing_sequence(encoder, intel_dp->link_rate,
					level, encoder->type);
	else if (INTEL_GEN(dev_priv) >= 11)
2675 2676
		icl_ddi_vswing_sequence(encoder, intel_dp->link_rate,
					level, encoder->type);
2677
	else if (IS_CANNONLAKE(dev_priv))
2678
		cnl_ddi_vswing_sequence(encoder, level, encoder->type);
2679
	else
2680
		bxt_ddi_vswing_sequence(encoder, level, encoder->type);
2681 2682 2683 2684

	return 0;
}

2685
u32 ddi_signal_levels(struct intel_dp *intel_dp)
2686 2687 2688 2689
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
	struct intel_encoder *encoder = &dport->base;
2690
	int level = intel_ddi_dp_level(intel_dp);
2691

2692
	if (IS_GEN9_BC(dev_priv))
2693
		skl_ddi_set_iboost(encoder, level, encoder->type);
2694

2695 2696 2697
	return DDI_BUF_TRANS_SELECT(level);
}

2698 2699
static u32 icl_dpclka_cfgcr0_clk_off(struct drm_i915_private *dev_priv,
				     enum phy phy)
2700
{
2701 2702 2703 2704 2705
	if (intel_phy_is_combo(dev_priv, phy)) {
		return ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
	} else if (intel_phy_is_tc(dev_priv, phy)) {
		enum tc_port tc_port = intel_port_to_tc(dev_priv,
							(enum port)phy);
2706 2707 2708 2709 2710 2711 2712

		return ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port);
	}

	return 0;
}

2713 2714
static void icl_map_plls_to_ports(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
2715
{
2716
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2717
	struct intel_shared_dpll *pll = crtc_state->shared_dpll;
2718
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2719
	u32 val;
2720

2721
	mutex_lock(&dev_priv->dpll.lock);
2722

2723
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
2724 2725
	drm_WARN_ON(&dev_priv->drm,
		    (val & icl_dpclka_cfgcr0_clk_off(dev_priv, phy)) == 0);
2726

2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739
	if (intel_phy_is_combo(dev_priv, phy)) {
		/*
		 * Even though this register references DDIs, note that we
		 * want to pass the PHY rather than the port (DDI).  For
		 * ICL, port=phy in all cases so it doesn't matter, but for
		 * EHL the bspec notes the following:
		 *
		 *   "DDID clock tied to DDIA clock, so DPCLKA_CFGCR0 DDIA
		 *   Clock Select chooses the PLL for both DDIA and DDID and
		 *   drives port A in all cases."
		 */
		val &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
		val |= ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
2740 2741
		intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
		intel_de_posting_read(dev_priv, ICL_DPCLKA_CFGCR0);
2742
	}
2743

2744
	val &= ~icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
2745
	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
2746

2747
	mutex_unlock(&dev_priv->dpll.lock);
2748 2749
}

2750
static void icl_unmap_plls_to_ports(struct intel_encoder *encoder)
2751
{
2752
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2753
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2754
	u32 val;
2755

2756
	mutex_lock(&dev_priv->dpll.lock);
2757

2758
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
2759
	val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
2760
	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
2761

2762
	mutex_unlock(&dev_priv->dpll.lock);
2763 2764
}

2765 2766 2767 2768 2769 2770
static void icl_sanitize_port_clk_off(struct drm_i915_private *dev_priv,
				      u32 port_mask, bool ddi_clk_needed)
{
	enum port port;
	u32 val;

2771
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
2772 2773
	for_each_port_masked(port, port_mask) {
		enum phy phy = intel_port_to_phy(dev_priv, port);
2774 2775
		bool ddi_clk_off = val & icl_dpclka_cfgcr0_clk_off(dev_priv,
								   phy);
2776

2777
		if (ddi_clk_needed == !ddi_clk_off)
2778 2779 2780 2781 2782 2783
			continue;

		/*
		 * Punt on the case now where clock is gated, but it would
		 * be needed by the port. Something else is really broken then.
		 */
2784
		if (drm_WARN_ON(&dev_priv->drm, ddi_clk_needed))
2785 2786
			continue;

2787 2788 2789
		drm_notice(&dev_priv->drm,
			   "PHY %c is disabled/in DSI mode with an ungated DDI clock, gate it\n",
			   phy_name(phy));
2790
		val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
2791
		intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
2792 2793 2794
	}
}

2795 2796 2797
void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2798 2799
	u32 port_mask;
	bool ddi_clk_needed;
2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816

	/*
	 * In case of DP MST, we sanitize the primary encoder only, not the
	 * virtual ones.
	 */
	if (encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
		u8 pipe_mask;
		bool is_mst;

		intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
		/*
		 * In the unlikely case that BIOS enables DP in MST mode, just
		 * warn since our MST HW readout is incomplete.
		 */
2817
		if (drm_WARN_ON(&dev_priv->drm, is_mst))
2818 2819
			return;
	}
2820

2821 2822
	port_mask = BIT(encoder->port);
	ddi_clk_needed = encoder->base.crtc;
2823

2824 2825
	if (encoder->type == INTEL_OUTPUT_DSI) {
		struct intel_encoder *other_encoder;
2826

2827 2828 2829 2830 2831 2832 2833 2834 2835
		port_mask = intel_dsi_encoder_ports(encoder);
		/*
		 * Sanity check that we haven't incorrectly registered another
		 * encoder using any of the ports of this DSI encoder.
		 */
		for_each_intel_encoder(&dev_priv->drm, other_encoder) {
			if (other_encoder == encoder)
				continue;

2836 2837
			if (drm_WARN_ON(&dev_priv->drm,
					port_mask & BIT(other_encoder->port)))
2838 2839 2840
				return;
		}
		/*
2841 2842
		 * For DSI we keep the ddi clocks gated
		 * except during enable/disable sequence.
2843
		 */
2844
		ddi_clk_needed = false;
2845 2846
	}

2847
	icl_sanitize_port_clk_off(dev_priv, port_mask, ddi_clk_needed);
2848 2849
}

2850
static void intel_ddi_clk_select(struct intel_encoder *encoder,
2851
				 const struct intel_crtc_state *crtc_state)
2852
{
2853
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2854
	enum port port = encoder->port;
2855
	enum phy phy = intel_port_to_phy(dev_priv, port);
2856
	u32 val;
2857
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
2858

2859
	if (drm_WARN_ON(&dev_priv->drm, !pll))
2860 2861
		return;

2862
	mutex_lock(&dev_priv->dpll.lock);
2863

2864
	if (INTEL_GEN(dev_priv) >= 11) {
2865
		if (!intel_phy_is_combo(dev_priv, phy))
2866 2867
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       icl_pll_to_ddi_clk_sel(encoder, crtc_state));
2868 2869 2870 2871 2872
		else if (IS_ELKHARTLAKE(dev_priv) && port >= PORT_C)
			/*
			 * MG does not exist but the programming is required
			 * to ungate DDIC and DDID
			 */
2873 2874
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       DDI_CLK_SEL_MG);
2875
	} else if (IS_CANNONLAKE(dev_priv)) {
R
Rodrigo Vivi 已提交
2876
		/* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */
2877
		val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
2878
		val &= ~DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
2879
		val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, port);
2880
		intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
2881

R
Rodrigo Vivi 已提交
2882 2883 2884 2885 2886
		/*
		 * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI.
		 * This step and the step before must be done with separate
		 * register writes.
		 */
2887
		val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
R
Rodrigo Vivi 已提交
2888
		val &= ~DPCLKA_CFGCR0_DDI_CLK_OFF(port);
2889
		intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
R
Rodrigo Vivi 已提交
2890
	} else if (IS_GEN9_BC(dev_priv)) {
2891
		/* DDI -> PLL mapping  */
2892
		val = intel_de_read(dev_priv, DPLL_CTRL2);
2893 2894

		val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
2895
			 DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
2896
		val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
2897 2898
			DPLL_CTRL2_DDI_SEL_OVERRIDE(port));

2899
		intel_de_write(dev_priv, DPLL_CTRL2, val);
2900

2901
	} else if (INTEL_GEN(dev_priv) < 9) {
2902 2903
		intel_de_write(dev_priv, PORT_CLK_SEL(port),
			       hsw_pll_to_ddi_pll_sel(pll));
2904
	}
2905

2906
	mutex_unlock(&dev_priv->dpll.lock);
2907 2908
}

2909 2910 2911
static void intel_ddi_clk_disable(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2912
	enum port port = encoder->port;
2913
	enum phy phy = intel_port_to_phy(dev_priv, port);
2914

2915
	if (INTEL_GEN(dev_priv) >= 11) {
2916 2917
		if (!intel_phy_is_combo(dev_priv, phy) ||
		    (IS_ELKHARTLAKE(dev_priv) && port >= PORT_C))
2918 2919
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       DDI_CLK_SEL_NONE);
2920
	} else if (IS_CANNONLAKE(dev_priv)) {
2921 2922
		intel_de_write(dev_priv, DPCLKA_CFGCR0,
			       intel_de_read(dev_priv, DPCLKA_CFGCR0) | DPCLKA_CFGCR0_DDI_CLK_OFF(port));
2923
	} else if (IS_GEN9_BC(dev_priv)) {
2924 2925
		intel_de_write(dev_priv, DPLL_CTRL2,
			       intel_de_read(dev_priv, DPLL_CTRL2) | DPLL_CTRL2_DDI_CLK_OFF(port));
2926
	} else if (INTEL_GEN(dev_priv) < 9) {
2927 2928
		intel_de_write(dev_priv, PORT_CLK_SEL(port),
			       PORT_CLK_SEL_NONE);
2929
	}
2930 2931
}

2932 2933 2934
static void
icl_program_mg_dp_mode(struct intel_digital_port *intel_dig_port,
		       const struct intel_crtc_state *crtc_state)
2935 2936
{
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2937
	enum tc_port tc_port = intel_port_to_tc(dev_priv, intel_dig_port->base.port);
2938 2939
	u32 ln0, ln1, pin_assignment;
	u8 width;
2940

2941
	if (intel_dig_port->tc_mode == TC_PORT_TBT_ALT)
2942 2943
		return;

2944
	if (INTEL_GEN(dev_priv) >= 12) {
2945 2946 2947 2948 2949 2950
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		ln0 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		ln1 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
2951
	} else {
2952 2953
		ln0 = intel_de_read(dev_priv, MG_DP_MODE(0, tc_port));
		ln1 = intel_de_read(dev_priv, MG_DP_MODE(1, tc_port));
2954
	}
2955

2956 2957
	ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X1_MODE);
	ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2958

2959 2960 2961
	/* DPPATC */
	pin_assignment = intel_tc_port_get_pin_assignment_mask(intel_dig_port);
	width = crtc_state->lane_count;
2962

2963 2964
	switch (pin_assignment) {
	case 0x0:
2965 2966
		drm_WARN_ON(&dev_priv->drm,
			    intel_dig_port->tc_mode != TC_PORT_LEGACY);
2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988
		if (width == 1) {
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x1:
		if (width == 4) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x2:
		if (width == 2) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x3:
	case 0x5:
		if (width == 1) {
2989 2990
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
2991 2992 2993
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
2994 2995
		}
		break;
2996 2997 2998 2999 3000 3001 3002 3003 3004
	case 0x4:
	case 0x6:
		if (width == 1) {
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
3005 3006
		break;
	default:
3007
		MISSING_CASE(pin_assignment);
3008 3009
	}

3010
	if (INTEL_GEN(dev_priv) >= 12) {
3011 3012 3013 3014 3015 3016
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln0);
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln1);
3017
	} else {
3018 3019
		intel_de_write(dev_priv, MG_DP_MODE(0, tc_port), ln0);
		intel_de_write(dev_priv, MG_DP_MODE(1, tc_port), ln1);
3020
	}
3021 3022
}

3023 3024 3025
static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
{
3026 3027
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

3028 3029 3030 3031
	if (!crtc_state->fec_enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
3032 3033
		drm_dbg_kms(&i915->drm,
			    "Failed to set FEC_READY in the sink\n");
3034 3035
}

3036 3037 3038 3039
static void intel_ddi_enable_fec(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3040
	struct intel_dp *intel_dp;
3041 3042 3043 3044 3045
	u32 val;

	if (!crtc_state->fec_enable)
		return;

3046
	intel_dp = enc_to_intel_dp(encoder);
3047
	val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3048
	val |= DP_TP_CTL_FEC_ENABLE;
3049
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
3050

3051
	if (intel_de_wait_for_set(dev_priv, intel_dp->regs.dp_tp_status,
3052
				  DP_TP_STATUS_FEC_ENABLE_LIVE, 1))
3053 3054
		drm_err(&dev_priv->drm,
			"Timed out waiting for FEC Enable Status\n");
3055 3056
}

A
Anusha Srivatsa 已提交
3057 3058 3059 3060
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
					const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3061
	struct intel_dp *intel_dp;
A
Anusha Srivatsa 已提交
3062 3063 3064 3065 3066
	u32 val;

	if (!crtc_state->fec_enable)
		return;

3067
	intel_dp = enc_to_intel_dp(encoder);
3068
	val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
A
Anusha Srivatsa 已提交
3069
	val &= ~DP_TP_CTL_FEC_ENABLE;
3070 3071
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
	intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
A
Anusha Srivatsa 已提交
3072 3073
}

3074 3075
static void tgl_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3076 3077 3078
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
3079
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3080 3081
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3082
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3083 3084
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
	int level = intel_ddi_dp_level(intel_dp);
3085
	enum transcoder transcoder = crtc_state->cpu_transcoder;
3086 3087 3088 3089

	intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
				 crtc_state->lane_count, is_mst);

3090 3091 3092
	intel_dp->regs.dp_tp_ctl = TGL_DP_TP_CTL(transcoder);
	intel_dp->regs.dp_tp_status = TGL_DP_TP_STATUS(transcoder);

3093 3094 3095 3096 3097 3098
	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */
3099

3100
	/* 2. Enable Panel Power if PPS is required */
3101 3102 3103
	intel_edp_panel_on(intel_dp);

	/*
3104 3105 3106 3107
	 * 3. For non-TBT Type-C ports, set FIA lane count
	 * (DFLEXDPSP.DPX4TXLATC)
	 *
	 * This was done before tgl_ddi_pre_enable_dp by
3108
	 * hsw_crtc_enable()->intel_encoders_pre_pll_enable().
3109 3110
	 */

3111 3112 3113 3114
	/*
	 * 4. Enable the port PLL.
	 *
	 * The PLL enabling itself was already done before this function by
3115
	 * hsw_crtc_enable()->intel_enable_shared_dpll().  We need only
3116 3117
	 * configure the PLL to port mapping here.
	 */
3118 3119
	intel_ddi_clk_select(encoder, crtc_state);

3120
	/* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
3121 3122 3123 3124 3125
	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);

3126
	/* 6. Program DP_MODE */
3127
	icl_program_mg_dp_mode(dig_port, crtc_state);
3128 3129

	/*
3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141
	 * 7. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 7.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
3142
	 */
3143
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
3144

3145 3146 3147 3148
	/*
	 * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
3149
	intel_ddi_config_transcoder_func(encoder, crtc_state);
3150

3151 3152 3153 3154 3155 3156 3157 3158 3159
	/*
	 * 7.c Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 7.e Configure voltage swing and related IO settings */
3160
	tgl_ddi_vswing_sequence(encoder, crtc_state->port_clock, level,
3161 3162
				encoder->type);

3163 3164 3165 3166
	/*
	 * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
	 * the used lanes of the DDI.
	 */
3167 3168 3169 3170 3171 3172 3173 3174 3175
	if (intel_phy_is_combo(dev_priv, phy)) {
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
					       crtc_state->lane_count,
					       lane_reversal);
	}

3176 3177 3178 3179 3180 3181 3182 3183
	/*
	 * 7.g Configure and enable DDI_BUF_CTL
	 * 7.h Wait for DDI_BUF_CTL DDI Idle Status = 0b (Not Idle), timeout
	 *     after 500 us.
	 *
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195
	intel_ddi_init_dp_buf_reg(encoder);

	if (!is_mst)
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);

	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3196 3197 3198 3199 3200 3201 3202 3203

	/*
	 * 7.i Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
3204 3205
	intel_dp_start_link_train(intel_dp);

3206
	/* 7.k Set DP_TP_CTL link training to Normal */
3207 3208
	if (!is_trans_port_sync_mode(crtc_state))
		intel_dp_stop_link_train(intel_dp);
3209

3210
	/* 7.l Configure and enable FEC if needed */
3211 3212 3213 3214
	intel_ddi_enable_fec(encoder, crtc_state);
	intel_dsc_enable(encoder, crtc_state);
}

3215 3216
static void hsw_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3217 3218
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
3219
{
3220
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3221
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3222
	enum port port = encoder->port;
3223
	enum phy phy = intel_port_to_phy(dev_priv, port);
3224
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3225
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
3226
	int level = intel_ddi_dp_level(intel_dp);
3227

3228
	if (INTEL_GEN(dev_priv) < 11)
3229 3230
		drm_WARN_ON(&dev_priv->drm,
			    is_mst && (port == PORT_A || port == PORT_E));
3231
	else
3232
		drm_WARN_ON(&dev_priv->drm, is_mst && port == PORT_A);
3233

3234 3235
	intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
				 crtc_state->lane_count, is_mst);
3236 3237

	intel_edp_panel_on(intel_dp);
3238

3239
	intel_ddi_clk_select(encoder, crtc_state);
3240

3241
	if (!intel_phy_is_tc(dev_priv, phy) ||
3242 3243 3244
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);
3245

3246
	icl_program_mg_dp_mode(dig_port, crtc_state);
P
Paulo Zanoni 已提交
3247

3248
	if (INTEL_GEN(dev_priv) >= 11)
3249 3250
		icl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, encoder->type);
3251
	else if (IS_CANNONLAKE(dev_priv))
3252
		cnl_ddi_vswing_sequence(encoder, level, encoder->type);
3253
	else if (IS_GEN9_LP(dev_priv))
3254
		bxt_ddi_vswing_sequence(encoder, level, encoder->type);
3255
	else
3256
		intel_prepare_dp_ddi_buffers(encoder, crtc_state);
3257

3258
	if (intel_phy_is_combo(dev_priv, phy)) {
3259 3260 3261
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

3262
		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
3263 3264 3265 3266
					       crtc_state->lane_count,
					       lane_reversal);
	}

3267
	intel_ddi_init_dp_buf_reg(encoder);
3268 3269
	if (!is_mst)
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
3270 3271
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
					      true);
3272
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3273
	intel_dp_start_link_train(intel_dp);
3274 3275
	if ((port != PORT_A || INTEL_GEN(dev_priv) >= 9) &&
	    !is_trans_port_sync_mode(crtc_state))
3276
		intel_dp_stop_link_train(intel_dp);
3277

3278 3279
	intel_ddi_enable_fec(encoder, crtc_state);

3280
	if (!is_mst)
3281
		intel_ddi_enable_pipe_clock(encoder, crtc_state);
3282 3283

	intel_dsc_enable(encoder, crtc_state);
3284
}
3285

3286 3287
static void intel_ddi_pre_enable_dp(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
3288 3289 3290 3291 3292 3293
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (INTEL_GEN(dev_priv) >= 12)
3294
		tgl_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
3295
	else
3296
		hsw_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
3297

3298 3299 3300
	/* MST will call a setting of MSA after an allocating of Virtual Channel
	 * from MST encoder pre_enable callback.
	 */
3301
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3302
		intel_ddi_set_dp_msa(crtc_state, conn_state);
3303

3304 3305
		intel_dp_set_m_n(crtc_state, M1_N1);
	}
3306 3307
}

3308 3309
static void intel_ddi_pre_enable_hdmi(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
3310
				      const struct intel_crtc_state *crtc_state,
3311
				      const struct drm_connector_state *conn_state)
3312
{
3313
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3314
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
3315
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3316
	int level = intel_ddi_hdmi_level(encoder);
3317
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3318

3319
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
3320
	intel_ddi_clk_select(encoder, crtc_state);
3321 3322 3323

	intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);

3324
	icl_program_mg_dp_mode(dig_port, crtc_state);
3325

3326 3327 3328 3329
	if (INTEL_GEN(dev_priv) >= 12)
		tgl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, INTEL_OUTPUT_HDMI);
	else if (INTEL_GEN(dev_priv) == 11)
3330 3331
		icl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, INTEL_OUTPUT_HDMI);
3332
	else if (IS_CANNONLAKE(dev_priv))
3333
		cnl_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
3334
	else if (IS_GEN9_LP(dev_priv))
3335
		bxt_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
3336
	else
3337
		intel_prepare_hdmi_ddi_buffers(encoder, level);
3338 3339

	if (IS_GEN9_BC(dev_priv))
3340
		skl_ddi_set_iboost(encoder, level, INTEL_OUTPUT_HDMI);
3341

3342
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
3343

3344
	intel_dig_port->set_infoframes(encoder,
3345
				       crtc_state->has_infoframe,
3346
				       crtc_state, conn_state);
3347
}
3348

3349 3350
static void intel_ddi_pre_enable(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
3351
				 const struct intel_crtc_state *crtc_state,
3352
				 const struct drm_connector_state *conn_state)
3353
{
3354
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3355 3356
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
3357

3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370
	/*
	 * When called from DP MST code:
	 * - conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - crtc_state will be the state of the first stream to
	 *   be activated on this port, and it may not be the same
	 *   stream that will be deactivated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
	 */

3371
	drm_WARN_ON(&dev_priv->drm, crtc_state->has_pch_encoder);
3372

3373 3374 3375
	if (INTEL_GEN(dev_priv) >= 11)
		icl_map_plls_to_ports(encoder, crtc_state);

3376 3377
	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

3378
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
3379 3380
		intel_ddi_pre_enable_hdmi(state, encoder, crtc_state,
					  conn_state);
3381 3382
	} else {
		struct intel_lspcon *lspcon =
3383
				enc_to_intel_lspcon(encoder);
3384

3385 3386
		intel_ddi_pre_enable_dp(state, encoder, crtc_state,
					conn_state);
3387 3388
		if (lspcon->active) {
			struct intel_digital_port *dig_port =
3389
					enc_to_dig_port(encoder);
3390 3391 3392 3393 3394 3395

			dig_port->set_infoframes(encoder,
						 crtc_state->has_infoframe,
						 crtc_state, conn_state);
		}
	}
3396 3397
}

A
Anusha Srivatsa 已提交
3398 3399
static void intel_disable_ddi_buf(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
3400 3401
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3402
	enum port port = encoder->port;
3403 3404 3405
	bool wait = false;
	u32 val;

3406
	val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3407 3408
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
3409
		intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
3410 3411 3412
		wait = true;
	}

3413
	if (intel_crtc_has_dp_encoder(crtc_state)) {
3414
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3415

3416
		val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3417 3418
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
3419
		intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
3420
	}
3421

A
Anusha Srivatsa 已提交
3422 3423 3424
	/* Disable FEC in DP Sink */
	intel_ddi_disable_fec_state(encoder, crtc_state);

3425 3426 3427 3428
	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

3429 3430
static void intel_ddi_post_disable_dp(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
3431 3432
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
3433
{
3434
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3435
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3436
	struct intel_dp *intel_dp = &dig_port->dp;
3437 3438
	bool is_mst = intel_crtc_has_type(old_crtc_state,
					  INTEL_OUTPUT_DP_MST);
3439
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3440

3441 3442 3443 3444 3445 3446
	/*
	 * Power down sink before disabling the port, otherwise we end
	 * up getting interrupts from the sink on detecting link loss.
	 */
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);

3447 3448 3449 3450 3451
	if (INTEL_GEN(dev_priv) >= 12) {
		if (is_mst) {
			enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
			u32 val;

3452 3453
			val = intel_de_read(dev_priv,
					    TRANS_DDI_FUNC_CTL(cpu_transcoder));
3454 3455
			val &= ~(TGL_TRANS_DDI_PORT_MASK |
				 TRANS_DDI_MODE_SELECT_MASK);
3456 3457 3458
			intel_de_write(dev_priv,
				       TRANS_DDI_FUNC_CTL(cpu_transcoder),
				       val);
3459 3460 3461 3462 3463
		}
	} else {
		if (!is_mst)
			intel_ddi_disable_pipe_clock(old_crtc_state);
	}
3464

A
Anusha Srivatsa 已提交
3465
	intel_disable_ddi_buf(encoder, old_crtc_state);
3466

3467 3468 3469 3470 3471 3472 3473 3474
	/*
	 * From TGL spec: "If single stream or multi-stream master transcoder:
	 * Configure Transcoder Clock select to direct no clock to the
	 * transcoder"
	 */
	if (INTEL_GEN(dev_priv) >= 12)
		intel_ddi_disable_pipe_clock(old_crtc_state);

3475 3476
	intel_edp_panel_vdd_on(intel_dp);
	intel_edp_panel_off(intel_dp);
3477

3478
	if (!intel_phy_is_tc(dev_priv, phy) ||
3479 3480 3481
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_put_unchecked(dev_priv,
						  dig_port->ddi_io_power_domain);
3482

3483 3484
	intel_ddi_clk_disable(encoder);
}
3485

3486 3487
static void intel_ddi_post_disable_hdmi(struct intel_atomic_state *state,
					struct intel_encoder *encoder,
3488 3489 3490 3491
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3492
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3493
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
3494

3495
	dig_port->set_infoframes(encoder, false,
3496 3497
				 old_crtc_state, old_conn_state);

3498 3499
	intel_ddi_disable_pipe_clock(old_crtc_state);

A
Anusha Srivatsa 已提交
3500
	intel_disable_ddi_buf(encoder, old_crtc_state);
3501

3502 3503
	intel_display_power_put_unchecked(dev_priv,
					  dig_port->ddi_io_power_domain);
3504

3505 3506 3507 3508 3509
	intel_ddi_clk_disable(encoder);

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

3510 3511
static void intel_ddi_post_disable(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
3512 3513 3514
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3515
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3516
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3517 3518
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
3519

3520 3521
	if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST)) {
		intel_crtc_vblank_off(old_crtc_state);
3522

3523
		intel_disable_pipe(old_crtc_state);
3524

3525
		intel_ddi_disable_transcoder_func(old_crtc_state);
3526

3527
		intel_dsc_disable(old_crtc_state);
3528

3529 3530 3531 3532 3533
		if (INTEL_GEN(dev_priv) >= 9)
			skl_scaler_disable(old_crtc_state);
		else
			ilk_pfit_disable(old_crtc_state);
	}
3534

3535
	/*
3536 3537 3538 3539 3540 3541 3542 3543 3544 3545
	 * When called from DP MST code:
	 * - old_conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - old_crtc_state will be the state of the last stream to
	 *   be deactivated on this port, and it may not be the same
	 *   stream that was activated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
3546
	 */
3547 3548

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3549 3550
		intel_ddi_post_disable_hdmi(state, encoder, old_crtc_state,
					    old_conn_state);
3551
	else
3552 3553
		intel_ddi_post_disable_dp(state, encoder, old_crtc_state,
					  old_conn_state);
3554 3555 3556

	if (INTEL_GEN(dev_priv) >= 11)
		icl_unmap_plls_to_ports(encoder);
3557 3558 3559 3560 3561 3562 3563

	if (intel_crtc_has_dp_encoder(old_crtc_state) || is_tc_port)
		intel_display_power_put_unchecked(dev_priv,
						  intel_ddi_main_link_aux_domain(dig_port));

	if (is_tc_port)
		intel_tc_port_put_link(dig_port);
3564 3565
}

3566 3567
void intel_ddi_fdi_post_disable(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3568 3569
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3570
{
3571
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3572
	u32 val;
3573 3574 3575 3576 3577 3578 3579

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
3580
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3581
	val &= ~FDI_RX_ENABLE;
3582
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3583

A
Anusha Srivatsa 已提交
3584
	intel_disable_ddi_buf(encoder, old_crtc_state);
3585
	intel_ddi_clk_disable(encoder);
3586

3587
	val = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
3588 3589
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
3590
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), val);
3591

3592
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3593
	val &= ~FDI_PCDCLK;
3594
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3595

3596
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3597
	val &= ~FDI_RX_PLL_ENABLE;
3598
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3599 3600
}

3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635
static void trans_port_sync_stop_link_train(struct intel_atomic_state *state,
					    struct intel_encoder *encoder,
					    const struct intel_crtc_state *crtc_state)
{
	const struct drm_connector_state *conn_state;
	struct drm_connector *conn;
	int i;

	if (!crtc_state->sync_mode_slaves_mask)
		return;

	for_each_new_connector_in_state(&state->base, conn, conn_state, i) {
		struct intel_encoder *slave_encoder =
			to_intel_encoder(conn_state->best_encoder);
		struct intel_crtc *slave_crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *slave_crtc_state;

		if (!slave_crtc)
			continue;

		slave_crtc_state =
			intel_atomic_get_new_crtc_state(state, slave_crtc);

		if (slave_crtc_state->master_transcoder !=
		    crtc_state->cpu_transcoder)
			continue;

		intel_dp_stop_link_train(enc_to_intel_dp(slave_encoder));
	}

	usleep_range(200, 400);

	intel_dp_stop_link_train(enc_to_intel_dp(encoder));
}

3636 3637
static void intel_enable_ddi_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3638 3639
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
3640
{
3641
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3642
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3643
	enum port port = encoder->port;
3644

3645 3646
	if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
		intel_dp_stop_link_train(intel_dp);
3647

3648 3649
	intel_edp_backlight_on(crtc_state, conn_state);
	intel_psr_enable(intel_dp, crtc_state);
3650
	intel_dp_vsc_enable(intel_dp, crtc_state, conn_state);
3651
	intel_dp_hdr_metadata_enable(intel_dp, crtc_state, conn_state);
3652
	intel_edp_drrs_enable(intel_dp, crtc_state);
3653

3654 3655
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
3656 3657

	trans_port_sync_stop_link_train(state, encoder, crtc_state);
3658 3659
}

3660 3661 3662 3663
static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
			       enum port port)
{
3664 3665 3666 3667 3668 3669
	static const enum transcoder trans[] = {
		[PORT_A] = TRANSCODER_EDP,
		[PORT_B] = TRANSCODER_A,
		[PORT_C] = TRANSCODER_B,
		[PORT_D] = TRANSCODER_C,
		[PORT_E] = TRANSCODER_A,
3670 3671
	};

3672
	drm_WARN_ON(&dev_priv->drm, INTEL_GEN(dev_priv) < 9);
3673

3674
	if (drm_WARN_ON(&dev_priv->drm, port < PORT_A || port > PORT_E))
3675 3676
		port = PORT_A;

3677
	return CHICKEN_TRANS(trans[port]);
3678 3679
}

3680 3681
static void intel_enable_ddi_hdmi(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3682 3683 3684 3685
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3686
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3687
	struct drm_connector *connector = conn_state->connector;
3688
	enum port port = encoder->port;
3689

3690 3691 3692
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       crtc_state->hdmi_high_tmds_clock_ratio,
					       crtc_state->hdmi_scrambling))
3693 3694 3695
		drm_dbg_kms(&dev_priv->drm,
			    "[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3696

3697 3698 3699 3700 3701 3702 3703 3704
	/* Display WA #1143: skl,kbl,cfl */
	if (IS_GEN9_BC(dev_priv)) {
		/*
		 * For some reason these chicken bits have been
		 * stuffed into a transcoder register, event though
		 * the bits affect a specific DDI port rather than
		 * a specific transcoder.
		 */
3705
		i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
3706 3707
		u32 val;

3708
		val = intel_de_read(dev_priv, reg);
3709 3710 3711 3712 3713 3714 3715 3716

		if (port == PORT_E)
			val |= DDIE_TRAINING_OVERRIDE_ENABLE |
				DDIE_TRAINING_OVERRIDE_VALUE;
		else
			val |= DDI_TRAINING_OVERRIDE_ENABLE |
				DDI_TRAINING_OVERRIDE_VALUE;

3717 3718
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
3719 3720 3721 3722 3723 3724 3725 3726 3727 3728

		udelay(1);

		if (port == PORT_E)
			val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
				 DDIE_TRAINING_OVERRIDE_VALUE);
		else
			val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
				 DDI_TRAINING_OVERRIDE_VALUE);

3729
		intel_de_write(dev_priv, reg, val);
3730 3731
	}

3732 3733 3734 3735
	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
	 */
3736 3737
	intel_de_write(dev_priv, DDI_BUF_CTL(port),
		       dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
3738

3739 3740 3741 3742
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

3743 3744
static void intel_enable_ddi(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
3745 3746 3747
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
3748
	drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder);
3749

3750
	intel_ddi_enable_transcoder_func(encoder, crtc_state);
3751

3752 3753 3754 3755
	intel_enable_pipe(crtc_state);

	intel_crtc_vblank_on(crtc_state);

3756
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
3757
		intel_enable_ddi_hdmi(state, encoder, crtc_state, conn_state);
3758
	else
3759
		intel_enable_ddi_dp(state, encoder, crtc_state, conn_state);
3760 3761 3762 3763

	/* Enable hdcp if it's desired */
	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
3764
		intel_hdcp_enable(to_intel_connector(conn_state->connector),
3765
				  crtc_state->cpu_transcoder,
3766
				  (u8)conn_state->hdcp_content_type);
3767 3768
}

3769 3770
static void intel_disable_ddi_dp(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
3771 3772
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
3773
{
3774
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3775

3776 3777
	intel_dp->link_trained = false;

3778
	if (old_crtc_state->has_audio)
3779 3780
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3781

3782 3783 3784
	intel_edp_drrs_disable(intel_dp, old_crtc_state);
	intel_psr_disable(intel_dp, old_crtc_state);
	intel_edp_backlight_off(old_conn_state);
3785 3786 3787
	/* Disable the decompression in DP Sink */
	intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
					      false);
3788
}
S
Shashank Sharma 已提交
3789

3790 3791
static void intel_disable_ddi_hdmi(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
3792 3793 3794
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3795
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3796 3797
	struct drm_connector *connector = old_conn_state->connector;

3798
	if (old_crtc_state->has_audio)
3799 3800
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3801

3802 3803
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       false, false))
3804 3805 3806
		drm_dbg_kms(&i915->drm,
			    "[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3807 3808
}

3809 3810
static void intel_disable_ddi(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
3811 3812 3813
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
3814 3815
	intel_hdcp_disable(to_intel_connector(old_conn_state->connector));

3816
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3817 3818
		intel_disable_ddi_hdmi(state, encoder, old_crtc_state,
				       old_conn_state);
3819
	else
3820 3821
		intel_disable_ddi_dp(state, encoder, old_crtc_state,
				     old_conn_state);
3822
}
P
Paulo Zanoni 已提交
3823

3824 3825
static void intel_ddi_update_pipe_dp(struct intel_atomic_state *state,
				     struct intel_encoder *encoder,
3826 3827 3828
				     const struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
3829
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3830

3831
	intel_ddi_set_dp_msa(crtc_state, conn_state);
3832

3833
	intel_psr_update(intel_dp, crtc_state);
3834
	intel_edp_drrs_enable(intel_dp, crtc_state);
3835

3836
	intel_panel_update_backlight(state, encoder, crtc_state, conn_state);
3837 3838
}

3839 3840
static void intel_ddi_update_pipe(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3841 3842 3843
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
3844

3845
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
3846 3847
		intel_ddi_update_pipe_dp(state, encoder, crtc_state,
					 conn_state);
3848

3849
	intel_hdcp_update_pipe(state, encoder, crtc_state, conn_state);
3850 3851
}

3852 3853 3854 3855 3856 3857 3858 3859 3860
static void
intel_ddi_update_prepare(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
			 struct intel_crtc *crtc)
{
	struct intel_crtc_state *crtc_state =
		crtc ? intel_atomic_get_new_crtc_state(state, crtc) : NULL;
	int required_lanes = crtc_state ? crtc_state->lane_count : 1;

3861
	drm_WARN_ON(state->base.dev, crtc && crtc->active);
3862

3863 3864
	intel_tc_port_get_link(enc_to_dig_port(encoder),
		               required_lanes);
3865
	if (crtc_state && crtc_state->hw.active)
3866 3867 3868 3869 3870 3871 3872 3873
		intel_update_active_dpll(state, crtc, encoder);
}

static void
intel_ddi_update_complete(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
			  struct intel_crtc *crtc)
{
3874
	intel_tc_port_put_link(enc_to_dig_port(encoder));
3875 3876
}

I
Imre Deak 已提交
3877
static void
3878 3879
intel_ddi_pre_pll_enable(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
I
Imre Deak 已提交
3880 3881
			 const struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
3882
{
I
Imre Deak 已提交
3883
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3884
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3885 3886
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
I
Imre Deak 已提交
3887

3888 3889 3890 3891
	if (is_tc_port)
		intel_tc_port_get_link(dig_port, crtc_state->lane_count);

	if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port)
I
Imre Deak 已提交
3892 3893 3894
		intel_display_power_get(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port));

3895 3896 3897 3898 3899 3900 3901
	if (is_tc_port && dig_port->tc_mode != TC_PORT_TBT_ALT)
		/*
		 * Program the lane count for static/dynamic connections on
		 * Type-C ports.  Skip this step for TBT.
		 */
		intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
	else if (IS_GEN9_LP(dev_priv))
I
Imre Deak 已提交
3902 3903 3904 3905
		bxt_ddi_phy_set_lane_optim_mask(encoder,
						crtc_state->lane_lat_optim_mask);
}

3906
static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
3907
{
3908 3909 3910
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3911
	enum port port = intel_dig_port->base.port;
3912
	u32 dp_tp_ctl, ddi_buf_ctl;
3913
	bool wait = false;
3914

3915
	dp_tp_ctl = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3916 3917

	if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
3918
		ddi_buf_ctl = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3919
		if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
3920 3921
			intel_de_write(dev_priv, DDI_BUF_CTL(port),
				       ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
3922 3923 3924
			wait = true;
		}

3925 3926
		dp_tp_ctl &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		dp_tp_ctl |= DP_TP_CTL_LINK_TRAIN_PAT1;
3927 3928
		intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, dp_tp_ctl);
		intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3929 3930 3931 3932 3933

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

3934 3935
	dp_tp_ctl = DP_TP_CTL_ENABLE |
		    DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
3936
	if (intel_dp->link_mst)
3937
		dp_tp_ctl |= DP_TP_CTL_MODE_MST;
3938
	else {
3939
		dp_tp_ctl |= DP_TP_CTL_MODE_SST;
3940
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3941
			dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
3942
	}
3943 3944
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, dp_tp_ctl);
	intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3945 3946

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
3947 3948
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
3949 3950 3951

	udelay(600);
}
P
Paulo Zanoni 已提交
3952

3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992
static void intel_ddi_set_link_train(struct intel_dp *intel_dp,
				     u8 dp_train_pat)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_pat_mask = drm_dp_training_pattern_mask(intel_dp->dpcd);
	enum port port = dp_to_dig_port(intel_dp)->base.port;
	u32 temp;

	temp = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);

	if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
		temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
	else
		temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

	temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	switch (dp_train_pat & train_pat_mask) {
	case DP_TRAINING_PATTERN_DISABLE:
		temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
		break;
	case DP_TRAINING_PATTERN_1:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		break;
	case DP_TRAINING_PATTERN_2:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
		break;
	case DP_TRAINING_PATTERN_3:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
		break;
	case DP_TRAINING_PATTERN_4:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT4;
		break;
	}

	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, temp);

	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
}

3993 3994
static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
3995
{
3996 3997
	if (cpu_transcoder == TRANSCODER_EDP)
		return false;
3998

3999 4000 4001
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO))
		return false;

4002
	return intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD) &
4003
		AUDIO_OUTPUT_ENABLE(cpu_transcoder);
4004 4005
}

4006 4007 4008
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state)
{
4009 4010 4011
	if (INTEL_GEN(dev_priv) >= 12 && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
	else if (IS_ELKHARTLAKE(dev_priv) && crtc_state->port_clock > 594000)
4012 4013
		crtc_state->min_voltage_level = 3;
	else if (INTEL_GEN(dev_priv) >= 11 && crtc_state->port_clock > 594000)
4014
		crtc_state->min_voltage_level = 1;
4015 4016
	else if (IS_CANNONLAKE(dev_priv) && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
4017 4018
}

4019 4020
static enum transcoder bdw_transcoder_master_readout(struct drm_i915_private *dev_priv,
						     enum transcoder cpu_transcoder)
4021
{
4022 4023 4024 4025
	u32 master_select;

	if (INTEL_GEN(dev_priv) >= 11) {
		u32 ctl2 = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL2(cpu_transcoder));
4026

4027 4028
		if ((ctl2 & PORT_SYNC_MODE_ENABLE) == 0)
			return INVALID_TRANSCODER;
4029

4030 4031 4032
		master_select = REG_FIELD_GET(PORT_SYNC_MODE_MASTER_SELECT_MASK, ctl2);
	} else {
		u32 ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
4033

4034 4035 4036 4037 4038
		if ((ctl & TRANS_DDI_PORT_SYNC_ENABLE) == 0)
			return INVALID_TRANSCODER;

		master_select = REG_FIELD_GET(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, ctl);
	}
4039 4040 4041 4042 4043 4044 4045

	if (master_select == 0)
		return TRANSCODER_EDP;
	else
		return master_select - 1;
}

4046
static void bdw_get_trans_port_sync_config(struct intel_crtc_state *crtc_state)
4047 4048 4049 4050 4051 4052 4053
{
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
	u32 transcoders = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
	enum transcoder cpu_transcoder;

	crtc_state->master_transcoder =
4054
		bdw_transcoder_master_readout(dev_priv, crtc_state->cpu_transcoder);
4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066

	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
		enum intel_display_power_domain power_domain;
		intel_wakeref_t trans_wakeref;

		power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   power_domain);

		if (!trans_wakeref)
			continue;

4067
		if (bdw_transcoder_master_readout(dev_priv, cpu_transcoder) ==
4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078
		    crtc_state->cpu_transcoder)
			crtc_state->sync_mode_slaves_mask |= BIT(cpu_transcoder);

		intel_display_power_put(dev_priv, power_domain, trans_wakeref);
	}

	drm_WARN_ON(&dev_priv->drm,
		    crtc_state->master_transcoder != INVALID_TRANSCODER &&
		    crtc_state->sync_mode_slaves_mask);
}

4079
void intel_ddi_get_config(struct intel_encoder *encoder,
4080
			  struct intel_crtc_state *pipe_config)
4081
{
4082
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4083
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc);
4084
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4085
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4086 4087
	u32 temp, flags = 0;

J
Jani Nikula 已提交
4088
	/* XXX: DSI transcoder paranoia */
4089
	if (drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder)))
J
Jani Nikula 已提交
4090 4091
		return;

4092 4093 4094 4095 4096
	if (INTEL_GEN(dev_priv) >= 12) {
		intel_dp->regs.dp_tp_ctl = TGL_DP_TP_CTL(cpu_transcoder);
		intel_dp->regs.dp_tp_status = TGL_DP_TP_STATUS(cpu_transcoder);
	}

4097 4098
	intel_dsc_get_config(encoder, pipe_config);

4099
	temp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
4100 4101 4102 4103 4104 4105 4106 4107 4108
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

4109
	pipe_config->hw.adjusted_mode.flags |= flags;
4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
4127 4128 4129

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
4130
		pipe_config->has_hdmi_sink = true;
4131

4132 4133 4134 4135
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

		if (pipe_config->infoframes.enable)
4136
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
4137

4138
		if (temp & TRANS_DDI_HDMI_SCRAMBLING)
S
Shashank Sharma 已提交
4139 4140 4141
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
4142
		/* fall through */
4143
	case TRANS_DDI_MODE_SELECT_DVI:
4144
		pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
4145 4146
		pipe_config->lane_count = 4;
		break;
4147
	case TRANS_DDI_MODE_SELECT_FDI:
4148
		pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
4149 4150
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
4151 4152 4153 4154 4155 4156 4157
		if (encoder->type == INTEL_OUTPUT_EDP)
			pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
		else
			pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
		intel_dp_get_m_n(intel_crtc, pipe_config);
4158 4159 4160 4161 4162 4163 4164 4165 4166 4167

		if (INTEL_GEN(dev_priv) >= 11) {
			i915_reg_t dp_tp_ctl;

			if (IS_GEN(dev_priv, 11))
				dp_tp_ctl = DP_TP_CTL(encoder->port);
			else
				dp_tp_ctl = TGL_DP_TP_CTL(pipe_config->cpu_transcoder);

			pipe_config->fec_enable =
4168
				intel_de_read(dev_priv, dp_tp_ctl) & DP_TP_CTL_FEC_ENABLE;
4169

4170 4171 4172 4173
			drm_dbg_kms(&dev_priv->drm,
				    "[ENCODER:%d:%s] Fec status: %u\n",
				    encoder->base.base.id, encoder->base.name,
				    pipe_config->fec_enable);
4174 4175
		}

4176
		break;
4177
	case TRANS_DDI_MODE_SELECT_DP_MST:
4178
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
4179 4180
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
4181 4182 4183 4184 4185

		if (INTEL_GEN(dev_priv) >= 12)
			pipe_config->mst_master_transcoder =
					REG_FIELD_GET(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, temp);

4186 4187 4188 4189 4190
		intel_dp_get_m_n(intel_crtc, pipe_config);
		break;
	default:
		break;
	}
4191

4192
	pipe_config->has_audio =
4193
		intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
4194

4195 4196
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
4210 4211 4212
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
4213
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
4214
	}
4215

4216
	intel_ddi_clock_get(encoder, pipe_config);
4217

4218
	if (IS_GEN9_LP(dev_priv))
4219 4220
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
4221 4222

	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234

	intel_hdmi_read_gcp_infoframe(encoder, pipe_config);

	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_AVI,
			     &pipe_config->infoframes.avi);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_SPD,
			     &pipe_config->infoframes.spd);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_VENDOR,
			     &pipe_config->infoframes.hdmi);
4235 4236 4237
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_DRM,
			     &pipe_config->infoframes.drm);
4238

4239 4240
	if (INTEL_GEN(dev_priv) >= 8)
		bdw_get_trans_port_sync_config(pipe_config);
4241 4242
}

4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260
static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder *encoder,
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
{
	switch (conn_state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		return INTEL_OUTPUT_HDMI;
	case DRM_MODE_CONNECTOR_eDP:
		return INTEL_OUTPUT_EDP;
	case DRM_MODE_CONNECTOR_DisplayPort:
		return INTEL_OUTPUT_DP;
	default:
		MISSING_CASE(conn_state->connector->connector_type);
		return INTEL_OUTPUT_UNUSED;
	}
}

4261 4262 4263
static int intel_ddi_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
4264
{
4265
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
4266
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4267
	enum port port = encoder->port;
4268
	int ret;
P
Paulo Zanoni 已提交
4269

4270
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
4271 4272
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

4273
	if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
4274
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
4275
	} else {
4276
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
4277 4278
	}

4279 4280
	if (ret)
		return ret;
4281

4282 4283 4284 4285 4286 4287
	if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
	    pipe_config->cpu_transcoder == TRANSCODER_EDP)
		pipe_config->pch_pfit.force_thru =
			pipe_config->pch_pfit.enabled ||
			pipe_config->crc_enabled;

4288
	if (IS_GEN9_LP(dev_priv))
4289
		pipe_config->lane_lat_optim_mask =
4290
			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
4291

4292 4293
	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);

4294
	return 0;
P
Paulo Zanoni 已提交
4295 4296
}

4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341
static bool mode_equal(const struct drm_display_mode *mode1,
		       const struct drm_display_mode *mode2)
{
	return drm_mode_match(mode1, mode2,
			      DRM_MODE_MATCH_TIMINGS |
			      DRM_MODE_MATCH_FLAGS |
			      DRM_MODE_MATCH_3D_FLAGS) &&
		mode1->clock == mode2->clock; /* we want an exact match */
}

static bool m_n_equal(const struct intel_link_m_n *m_n_1,
		      const struct intel_link_m_n *m_n_2)
{
	return m_n_1->tu == m_n_2->tu &&
		m_n_1->gmch_m == m_n_2->gmch_m &&
		m_n_1->gmch_n == m_n_2->gmch_n &&
		m_n_1->link_m == m_n_2->link_m &&
		m_n_1->link_n == m_n_2->link_n;
}

static bool crtcs_port_sync_compatible(const struct intel_crtc_state *crtc_state1,
				       const struct intel_crtc_state *crtc_state2)
{
	return crtc_state1->hw.active && crtc_state2->hw.active &&
		crtc_state1->output_types == crtc_state2->output_types &&
		crtc_state1->output_format == crtc_state2->output_format &&
		crtc_state1->lane_count == crtc_state2->lane_count &&
		crtc_state1->port_clock == crtc_state2->port_clock &&
		mode_equal(&crtc_state1->hw.adjusted_mode,
			   &crtc_state2->hw.adjusted_mode) &&
		m_n_equal(&crtc_state1->dp_m_n, &crtc_state2->dp_m_n);
}

static u8
intel_ddi_port_sync_transcoders(const struct intel_crtc_state *ref_crtc_state,
				int tile_group_id)
{
	struct drm_connector *connector;
	const struct drm_connector_state *conn_state;
	struct drm_i915_private *dev_priv = to_i915(ref_crtc_state->uapi.crtc->dev);
	struct intel_atomic_state *state =
		to_intel_atomic_state(ref_crtc_state->uapi.state);
	u8 transcoders = 0;
	int i;

4342 4343 4344 4345 4346
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
	if (INTEL_GEN(dev_priv) < 9)
4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377
		return 0;

	if (!intel_crtc_has_type(ref_crtc_state, INTEL_OUTPUT_DP))
		return 0;

	for_each_new_connector_in_state(&state->base, connector, conn_state, i) {
		struct intel_crtc *crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *crtc_state;

		if (!crtc)
			continue;

		if (!connector->has_tile ||
		    connector->tile_group->id !=
		    tile_group_id)
			continue;
		crtc_state = intel_atomic_get_new_crtc_state(state,
							     crtc);
		if (!crtcs_port_sync_compatible(ref_crtc_state,
						crtc_state))
			continue;
		transcoders |= BIT(crtc_state->cpu_transcoder);
	}

	return transcoders;
}

static int intel_ddi_compute_config_late(struct intel_encoder *encoder,
					 struct intel_crtc_state *crtc_state,
					 struct drm_connector_state *conn_state)
{
4378
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4379 4380 4381
	struct drm_connector *connector = conn_state->connector;
	u8 port_sync_transcoders = 0;

4382 4383 4384
	drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] [CRTC:%d:%s]",
		    encoder->base.base.id, encoder->base.name,
		    crtc_state->uapi.crtc->base.id, crtc_state->uapi.crtc->name);
4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407

	if (connector->has_tile)
		port_sync_transcoders = intel_ddi_port_sync_transcoders(crtc_state,
									connector->tile_group->id);

	/*
	 * EDP Transcoders cannot be ensalved
	 * make them a master always when present
	 */
	if (port_sync_transcoders & BIT(TRANSCODER_EDP))
		crtc_state->master_transcoder = TRANSCODER_EDP;
	else
		crtc_state->master_transcoder = ffs(port_sync_transcoders) - 1;

	if (crtc_state->master_transcoder == crtc_state->cpu_transcoder) {
		crtc_state->master_transcoder = INVALID_TRANSCODER;
		crtc_state->sync_mode_slaves_mask =
			port_sync_transcoders & ~BIT(crtc_state->cpu_transcoder);
	}

	return 0;
}

4408 4409
static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
{
4410
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
4411 4412 4413 4414 4415 4416 4417

	intel_dp_encoder_flush_work(encoder);

	drm_encoder_cleanup(encoder);
	kfree(dig_port);
}

P
Paulo Zanoni 已提交
4418
static const struct drm_encoder_funcs intel_ddi_funcs = {
4419
	.reset = intel_dp_encoder_reset,
4420
	.destroy = intel_ddi_encoder_destroy,
P
Paulo Zanoni 已提交
4421 4422
};

4423 4424 4425
static struct intel_connector *
intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
{
4426
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
4427
	struct intel_connector *connector;
4428
	enum port port = intel_dig_port->base.port;
4429

4430
	connector = intel_connector_alloc();
4431 4432 4433 4434
	if (!connector)
		return NULL;

	intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
4435 4436
	intel_dig_port->dp.prepare_link_retrain =
		intel_ddi_prepare_link_retrain;
4437 4438
	intel_dig_port->dp.set_link_train = intel_ddi_set_link_train;

4439 4440 4441 4442
	if (INTEL_GEN(dev_priv) < 12) {
		intel_dig_port->dp.regs.dp_tp_ctl = DP_TP_CTL(port);
		intel_dig_port->dp.regs.dp_tp_status = DP_TP_STATUS(port);
	}
4443

4444 4445 4446 4447 4448 4449 4450 4451
	if (!intel_dp_init_connector(intel_dig_port, connector)) {
		kfree(connector);
		return NULL;
	}

	return connector;
}

4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470
static int modeset_pipe(struct drm_crtc *crtc,
			struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_atomic_state *state;
	struct drm_crtc_state *crtc_state;
	int ret;

	state = drm_atomic_state_alloc(crtc->dev);
	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ctx;

	crtc_state = drm_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(crtc_state)) {
		ret = PTR_ERR(crtc_state);
		goto out;
	}

4471
	crtc_state->connectors_changed = true;
4472 4473

	ret = drm_atomic_commit(state);
4474
out:
4475 4476 4477 4478 4479 4480 4481 4482 4483
	drm_atomic_state_put(state);

	return ret;
}

static int intel_hdmi_reset_link(struct intel_encoder *encoder,
				 struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4484
	struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513
	struct intel_connector *connector = hdmi->attached_connector;
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	u8 config;
	int ret;

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

4514 4515
	drm_WARN_ON(&dev_priv->drm,
		    !intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));
4516

4517
	if (!crtc_state->hw.active)
4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529
		return 0;

	if (!crtc_state->hdmi_high_tmds_clock_ratio &&
	    !crtc_state->hdmi_scrambling)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
	if (ret < 0) {
4530 4531
		drm_err(&dev_priv->drm, "Failed to read TMDS config: %d\n",
			ret);
4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552
		return 0;
	}

	if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
	    crtc_state->hdmi_high_tmds_clock_ratio &&
	    !!(config & SCDC_SCRAMBLING_ENABLE) ==
	    crtc_state->hdmi_scrambling)
		return 0;

	/*
	 * HDMI 2.0 says that one should not send scrambled data
	 * prior to configuring the sink scrambling, and that
	 * TMDS clock/data transmission should be suspended when
	 * changing the TMDS clock rate in the sink. So let's
	 * just do a full modeset here, even though some sinks
	 * would be perfectly happy if were to just reconfigure
	 * the SCDC settings on the fly.
	 */
	return modeset_pipe(&crtc->base, ctx);
}

4553 4554
static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder *encoder,
4555
		  struct intel_connector *connector)
4556
{
4557
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4558
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4559 4560
	enum phy phy = intel_port_to_phy(i915, encoder->port);
	bool is_tc = intel_phy_is_tc(i915, phy);
4561
	struct drm_modeset_acquire_ctx ctx;
4562
	enum intel_hotplug_state state;
4563 4564
	int ret;

4565
	state = intel_encoder_hotplug(encoder, connector);
4566 4567 4568 4569

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
4570 4571 4572 4573
		if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
			ret = intel_hdmi_reset_link(encoder, &ctx);
		else
			ret = intel_dp_retrain_link(encoder, &ctx);
4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
4585 4586
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
4587

4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602
	/*
	 * Unpowered type-c dongles can take some time to boot and be
	 * responsible, so here giving some time to those dongles to power up
	 * and then retrying the probe.
	 *
	 * On many platforms the HDMI live state signal is known to be
	 * unreliable, so we can't use it to detect if a sink is connected or
	 * not. Instead we detect if it's connected based on whether we can
	 * read the EDID or not. That in turn has a problem during disconnect,
	 * since the HPD interrupt may be raised before the DDC lines get
	 * disconnected (due to how the required length of DDC vs. HPD
	 * connector pins are specified) and so we'll still be able to get a
	 * valid EDID. To solve this schedule another detection cycle if this
	 * time around we didn't detect any change in the sink's connection
	 * status.
4603 4604 4605 4606 4607 4608
	 *
	 * Type-c connectors which get their HPD signal deasserted then
	 * reasserted, without unplugging/replugging the sink from the
	 * connector, introduce a delay until the AUX channel communication
	 * becomes functional. Retry the detection for 5 seconds on type-c
	 * connectors to account for this delay.
4609
	 */
4610 4611
	if (state == INTEL_HOTPLUG_UNCHANGED &&
	    connector->hotplug_retries < (is_tc ? 5 : 1) &&
4612 4613 4614
	    !dig_port->dp.is_mst)
		state = INTEL_HOTPLUG_RETRY;

4615
	return state;
4616 4617
}

4618 4619 4620 4621
static struct intel_connector *
intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
{
	struct intel_connector *connector;
4622
	enum port port = intel_dig_port->base.port;
4623

4624
	connector = intel_connector_alloc();
4625 4626 4627 4628 4629 4630 4631 4632 4633
	if (!connector)
		return NULL;

	intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(intel_dig_port, connector);

	return connector;
}

4634 4635 4636 4637
static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dport)
{
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);

4638
	if (dport->base.port != PORT_A)
4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661
		return false;

	if (dport->saved_port_bits & DDI_A_4_LANES)
		return false;

	/* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
	 *                     supported configuration
	 */
	if (IS_GEN9_LP(dev_priv))
		return true;

	/* Cannonlake: Most of SKUs don't support DDI_E, and the only
	 *             one who does also have a full A/E split called
	 *             DDI_F what makes DDI_E useless. However for this
	 *             case let's trust VBT info.
	 */
	if (IS_CANNONLAKE(dev_priv) &&
	    !intel_bios_is_port_present(dev_priv, PORT_E))
		return true;

	return false;
}

4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672
static int
intel_ddi_max_lanes(struct intel_digital_port *intel_dport)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dport->base.base.dev);
	enum port port = intel_dport->base.port;
	int max_lanes = 4;

	if (INTEL_GEN(dev_priv) >= 11)
		return max_lanes;

	if (port == PORT_A || port == PORT_E) {
4673
		if (intel_de_read(dev_priv, DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685
			max_lanes = port == PORT_A ? 4 : 0;
		else
			/* Both A and E share 2 lanes */
			max_lanes = 2;
	}

	/*
	 * Some BIOS might fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit set when needed
	 * so we use the proper lane count for our calculations.
	 */
	if (intel_ddi_a_force_4_lanes(intel_dport)) {
4686 4687
		drm_dbg_kms(&dev_priv->drm,
			    "Forcing DDI_A_4_LANES for port A\n");
4688 4689 4690 4691 4692 4693 4694
		intel_dport->saved_port_bits |= DDI_A_4_LANES;
		max_lanes = 4;
	}

	return max_lanes;
}

4695
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
4696 4697
{
	struct intel_digital_port *intel_dig_port;
4698
	struct intel_encoder *encoder;
4699
	bool init_hdmi, init_dp, init_lspcon = false;
4700
	enum phy phy = intel_port_to_phy(dev_priv, port);
4701

4702 4703 4704
	init_hdmi = intel_bios_port_supports_dvi(dev_priv, port) ||
		intel_bios_port_supports_hdmi(dev_priv, port);
	init_dp = intel_bios_port_supports_dp(dev_priv, port);
4705 4706 4707 4708 4709 4710 4711 4712 4713 4714

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_lspcon = true;
		init_hdmi = false;
4715 4716
		drm_dbg_kms(&dev_priv->drm, "VBT says port %c has lspcon\n",
			    port_name(port));
4717 4718
	}

4719
	if (!init_dp && !init_hdmi) {
4720 4721 4722
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
			    port_name(port));
4723
		return;
4724
	}
P
Paulo Zanoni 已提交
4725

4726
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
P
Paulo Zanoni 已提交
4727 4728 4729
	if (!intel_dig_port)
		return;

4730
	encoder = &intel_dig_port->base;
P
Paulo Zanoni 已提交
4731

4732
	drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
4733
			 DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
P
Paulo Zanoni 已提交
4734

4735 4736 4737
	encoder->hotplug = intel_ddi_hotplug;
	encoder->compute_output_type = intel_ddi_compute_output_type;
	encoder->compute_config = intel_ddi_compute_config;
4738
	encoder->compute_config_late = intel_ddi_compute_config_late;
4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754
	encoder->enable = intel_enable_ddi;
	encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
	encoder->pre_enable = intel_ddi_pre_enable;
	encoder->disable = intel_disable_ddi;
	encoder->post_disable = intel_ddi_post_disable;
	encoder->update_pipe = intel_ddi_update_pipe;
	encoder->get_hw_state = intel_ddi_get_hw_state;
	encoder->get_config = intel_ddi_get_config;
	encoder->suspend = intel_dp_encoder_suspend;
	encoder->get_power_domains = intel_ddi_get_power_domains;

	encoder->type = INTEL_OUTPUT_DDI;
	encoder->power_domain = intel_port_to_power_domain(port);
	encoder->port = port;
	encoder->cloneable = 0;
	encoder->pipe_mask = ~0;
P
Paulo Zanoni 已提交
4755

4756
	if (INTEL_GEN(dev_priv) >= 11)
4757 4758
		intel_dig_port->saved_port_bits = intel_de_read(dev_priv,
								DDI_BUF_CTL(port)) &
4759 4760
			DDI_BUF_PORT_REVERSAL;
	else
4761 4762
		intel_dig_port->saved_port_bits = intel_de_read(dev_priv,
								DDI_BUF_CTL(port)) &
4763
			(DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
4764

4765 4766
	intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
	intel_dig_port->max_lanes = intel_ddi_max_lanes(intel_dig_port);
4767
	intel_dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
P
Paulo Zanoni 已提交
4768

4769
	if (intel_phy_is_tc(dev_priv, phy)) {
4770 4771 4772
		bool is_legacy =
			!intel_bios_port_supports_typec_usb(dev_priv, port) &&
			!intel_bios_port_supports_tbt(dev_priv, port);
4773 4774

		intel_tc_port_init(intel_dig_port, is_legacy);
4775

4776 4777
		encoder->update_prepare = intel_ddi_update_prepare;
		encoder->update_complete = intel_ddi_update_complete;
4778
	}
4779

4780
	drm_WARN_ON(&dev_priv->drm, port > PORT_I);
4781 4782
	intel_dig_port->ddi_io_power_domain = POWER_DOMAIN_PORT_DDI_A_IO +
					      port - PORT_A;
4783

4784 4785 4786
	if (init_dp) {
		if (!intel_ddi_init_dp_connector(intel_dig_port))
			goto err;
4787

4788 4789
		intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
	}
4790

4791 4792
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
4793
	if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
4794 4795
		if (!intel_ddi_init_hdmi_connector(intel_dig_port))
			goto err;
4796
	}
4797

4798 4799 4800
	if (init_lspcon) {
		if (lspcon_init(intel_dig_port))
			/* TODO: handle hdmi info frame part */
4801 4802 4803
			drm_dbg_kms(&dev_priv->drm,
				    "LSPCON init success on port %c\n",
				    port_name(port));
4804 4805 4806 4807 4808
		else
			/*
			 * LSPCON init faied, but DP init was success, so
			 * lets try to drive as DP++ port.
			 */
4809 4810
			drm_err(&dev_priv->drm,
				"LSPCON init failed on port %c\n",
4811 4812 4813
				port_name(port));
	}

4814
	intel_infoframe_init(intel_dig_port);
4815

4816 4817 4818
	return;

err:
4819
	drm_encoder_cleanup(&encoder->base);
4820
	kfree(intel_dig_port);
P
Paulo Zanoni 已提交
4821
}