intel_ddi.c 180.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

28
#include <drm/drm_scdc_helper.h>
29

30
#include "i915_drv.h"
31
#include "i915_trace.h"
32
#include "intel_audio.h"
33
#include "intel_combo_phy.h"
34
#include "intel_connector.h"
35
#include "intel_ddi.h"
36
#include "intel_display_types.h"
37
#include "intel_dp.h"
38
#include "intel_dp_mst.h"
39
#include "intel_dp_link_training.h"
40
#include "intel_dpio_phy.h"
41
#include "intel_dsi.h"
42
#include "intel_fifo_underrun.h"
43
#include "intel_gmbus.h"
44
#include "intel_hdcp.h"
45
#include "intel_hdmi.h"
46
#include "intel_hotplug.h"
47
#include "intel_lspcon.h"
48
#include "intel_panel.h"
49
#include "intel_pps.h"
50
#include "intel_psr.h"
51
#include "intel_sprite.h"
52
#include "intel_tc.h"
53
#include "intel_vdsc.h"
54
#include "intel_vrr.h"
55

56 57 58
struct ddi_buf_trans {
	u32 trans1;	/* balance leg enable, de-emph level */
	u32 trans2;	/* vref sel, vswing */
59
	u8 i_boost;	/* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
60 61
};

62 63 64 65 66 67 68 69 70 71 72 73 74
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

75 76 77 78
/* HDMI/DVI modes ignore everything but the last 2 items. So we share
 * them for both DP and FDI transports, allowing those ports to
 * automatically adapt to HDMI connections as well
 */
79
static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
80 81 82 83 84 85 86 87 88
	{ 0x00FFFFFF, 0x0006000E, 0x0 },
	{ 0x00D75FFF, 0x0005000A, 0x0 },
	{ 0x00C30FFF, 0x00040006, 0x0 },
	{ 0x80AAAFFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x0005000A, 0x0 },
	{ 0x00D75FFF, 0x000C0004, 0x0 },
	{ 0x80C30FFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x00040006, 0x0 },
	{ 0x80D75FFF, 0x000B0000, 0x0 },
89 90
};

91
static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
92 93 94 95 96 97 98 99 100
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000F000A, 0x0 },
	{ 0x00C30FFF, 0x00060006, 0x0 },
	{ 0x00AAAFFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x000F000A, 0x0 },
	{ 0x00D75FFF, 0x00160004, 0x0 },
	{ 0x00C30FFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x00060006, 0x0 },
	{ 0x00D75FFF, 0x001E0000, 0x0 },
101 102
};

103 104
static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV d	db	*/
105 106 107 108 109 110 111 112 113 114 115 116
	{ 0x00FFFFFF, 0x0006000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00E79FFF, 0x000E000C, 0x0 },/* 1:	400	500	2	*/
	{ 0x00D75FFF, 0x0005000A, 0x0 },/* 2:	400	600	3.5	*/
	{ 0x00FFFFFF, 0x0005000A, 0x0 },/* 3:	600	600	0	*/
	{ 0x00E79FFF, 0x001D0007, 0x0 },/* 4:	600	750	2	*/
	{ 0x00D75FFF, 0x000C0004, 0x0 },/* 5:	600	900	3.5	*/
	{ 0x00FFFFFF, 0x00040006, 0x0 },/* 6:	800	800	0	*/
	{ 0x80E79FFF, 0x00030002, 0x0 },/* 7:	800	1000	2	*/
	{ 0x00FFFFFF, 0x00140005, 0x0 },/* 8:	850	850	0	*/
	{ 0x00FFFFFF, 0x000C0004, 0x0 },/* 9:	900	900	0	*/
	{ 0x00FFFFFF, 0x001C0003, 0x0 },/* 10:	950	950	0	*/
	{ 0x80FFFFFF, 0x00030002, 0x0 },/* 11:	1000	1000	0	*/
117 118
};

119
static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
120 121 122 123 124 125 126 127 128
	{ 0x00FFFFFF, 0x00000012, 0x0 },
	{ 0x00EBAFFF, 0x00020011, 0x0 },
	{ 0x00C71FFF, 0x0006000F, 0x0 },
	{ 0x00AAAFFF, 0x000E000A, 0x0 },
	{ 0x00FFFFFF, 0x00020011, 0x0 },
	{ 0x00DB6FFF, 0x0005000F, 0x0 },
	{ 0x00BEEFFF, 0x000A000C, 0x0 },
	{ 0x00FFFFFF, 0x0005000F, 0x0 },
	{ 0x00DB6FFF, 0x000A000C, 0x0 },
129 130
};

131
static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
132 133 134 135 136 137 138 139 140
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000E000A, 0x0 },
	{ 0x00BEFFFF, 0x00140006, 0x0 },
	{ 0x80B2CFFF, 0x001B0002, 0x0 },
	{ 0x00FFFFFF, 0x000E000A, 0x0 },
	{ 0x00DB6FFF, 0x00160005, 0x0 },
	{ 0x80C71FFF, 0x001A0002, 0x0 },
	{ 0x00F7DFFF, 0x00180004, 0x0 },
	{ 0x80D75FFF, 0x001B0002, 0x0 },
141 142
};

143
static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
144 145 146 147 148 149 150 151 152
	{ 0x00FFFFFF, 0x0001000E, 0x0 },
	{ 0x00D75FFF, 0x0004000A, 0x0 },
	{ 0x00C30FFF, 0x00070006, 0x0 },
	{ 0x00AAAFFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x0004000A, 0x0 },
	{ 0x00D75FFF, 0x00090004, 0x0 },
	{ 0x00C30FFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x00070006, 0x0 },
	{ 0x00D75FFF, 0x000C0000, 0x0 },
153 154
};

155 156
static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV df	db	*/
157 158 159 160 161 162 163 164 165 166
	{ 0x00FFFFFF, 0x0007000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00D75FFF, 0x000E000A, 0x0 },/* 1:	400	600	3.5	*/
	{ 0x00BEFFFF, 0x00140006, 0x0 },/* 2:	400	800	6	*/
	{ 0x00FFFFFF, 0x0009000D, 0x0 },/* 3:	450	450	0	*/
	{ 0x00FFFFFF, 0x000E000A, 0x0 },/* 4:	600	600	0	*/
	{ 0x00D7FFFF, 0x00140006, 0x0 },/* 5:	600	800	2.5	*/
	{ 0x80CB2FFF, 0x001B0002, 0x0 },/* 6:	600	1000	4.5	*/
	{ 0x00FFFFFF, 0x00140006, 0x0 },/* 7:	800	800	0	*/
	{ 0x80E79FFF, 0x001B0002, 0x0 },/* 8:	800	1000	2	*/
	{ 0x80FFFFFF, 0x001B0002, 0x0 },/* 9:	1000	1000	0	*/
167 168
};

169
/* Skylake H and S */
170
static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
171 172 173
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
174
	{ 0x80009010, 0x000000C0, 0x1 },
175 176
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
177
	{ 0x80007011, 0x000000C0, 0x1 },
178
	{ 0x00002016, 0x000000DF, 0x0 },
179
	{ 0x80005012, 0x000000C0, 0x1 },
180 181
};

182 183
/* Skylake U */
static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
184
	{ 0x0000201B, 0x000000A2, 0x0 },
185
	{ 0x00005012, 0x00000088, 0x0 },
186
	{ 0x80007011, 0x000000CD, 0x1 },
187
	{ 0x80009010, 0x000000C0, 0x1 },
188
	{ 0x0000201B, 0x0000009D, 0x0 },
189 190
	{ 0x80005012, 0x000000C0, 0x1 },
	{ 0x80007011, 0x000000C0, 0x1 },
191
	{ 0x00002016, 0x00000088, 0x0 },
192
	{ 0x80005012, 0x000000C0, 0x1 },
193 194
};

195 196
/* Skylake Y */
static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
197 198
	{ 0x00000018, 0x000000A2, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
199
	{ 0x80007011, 0x000000CD, 0x3 },
200
	{ 0x80009010, 0x000000C0, 0x3 },
201
	{ 0x00000018, 0x0000009D, 0x0 },
202 203
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
204
	{ 0x00000018, 0x00000088, 0x0 },
205
	{ 0x80005012, 0x000000C0, 0x3 },
206 207
};

208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
/* Kabylake H and S */
static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x80009010, 0x000000C0, 0x1 },
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000C0, 0x1 },
	{ 0x00002016, 0x00000097, 0x0 },
	{ 0x80005012, 0x000000C0, 0x1 },
};

/* Kabylake U */
static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
	{ 0x0000201B, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x80009010, 0x000000C0, 0x3 },
	{ 0x0000201B, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00002016, 0x0000004F, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

/* Kabylake Y */
static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
	{ 0x00001017, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x8000800F, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000004C, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

247
/*
248
 * Skylake/Kabylake H and S
249 250
 * eDP 1.4 low vswing translation parameters
 */
251
static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
252 253 254 255 256 257 258 259 260 261 262 263 264
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00000018, 0x000000AB, 0x0 },
	{ 0x00007013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
};

/*
265
 * Skylake/Kabylake U
266 267 268 269 270 271 272 273 274 275 276 277 278
 * eDP 1.4 low vswing translation parameters
 */
static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00002016, 0x000000AB, 0x0 },
	{ 0x00005013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
279 280
};

281
/*
282
 * Skylake/Kabylake Y
283 284
 * eDP 1.4 low vswing translation parameters
 */
285
static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
286 287 288 289 290 291 292 293 294 295 296
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000AB, 0x0 },
	{ 0x00007011, 0x000000A4, 0x0 },
	{ 0x00009010, 0x000000DF, 0x0 },
	{ 0x00000018, 0x000000AA, 0x0 },
	{ 0x00006013, 0x000000A4, 0x0 },
	{ 0x00007011, 0x0000009D, 0x0 },
	{ 0x00000018, 0x000000A0, 0x0 },
	{ 0x00006012, 0x000000DF, 0x0 },
	{ 0x00000018, 0x0000008A, 0x0 },
};
297

298
/* Skylake/Kabylake U, H and S */
299
static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
300 301 302 303 304 305
	{ 0x00000018, 0x000000AC, 0x0 },
	{ 0x00005012, 0x0000009D, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00000018, 0x00000098, 0x0 },
	{ 0x00004013, 0x00000088, 0x0 },
306
	{ 0x80006012, 0x000000CD, 0x1 },
307
	{ 0x00000018, 0x000000DF, 0x0 },
308 309 310
	{ 0x80003015, 0x000000CD, 0x1 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x1 },
	{ 0x80000018, 0x000000C0, 0x1 },
311 312
};

313
/* Skylake/Kabylake Y */
314
static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
315 316
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00005012, 0x000000DF, 0x0 },
317
	{ 0x80007011, 0x000000CB, 0x3 },
318 319 320
	{ 0x00000018, 0x000000A4, 0x0 },
	{ 0x00000018, 0x0000009D, 0x0 },
	{ 0x00004013, 0x00000080, 0x0 },
321
	{ 0x80006013, 0x000000C0, 0x3 },
322
	{ 0x00000018, 0x0000008A, 0x0 },
323 324 325
	{ 0x80003015, 0x000000C0, 0x3 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x3 },
	{ 0x80000018, 0x000000C0, 0x3 },
326 327
};

328
struct bxt_ddi_buf_trans {
329 330 331 332
	u8 margin;	/* swing value */
	u8 scale;	/* scale value */
	u8 enable;	/* scale enable */
	u8 deemphasis;
333 334 335 336
};

static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
					/* Idx	NT mV diff	db  */
337 338 339 340 341 342 343 344 345 346
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 78,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 104, 0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 154, 0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 116, 0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 154, 0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 154, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
347 348
};

349 350
static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
					/* Idx	NT mV diff	db  */
351 352 353 354 355 356 357 358 359 360
	{ 26, 0, 0, 128, },	/* 0:	200		0   */
	{ 38, 0, 0, 112, },	/* 1:	200		1.5 */
	{ 48, 0, 0, 96,  },	/* 2:	200		4   */
	{ 54, 0, 0, 69,  },	/* 3:	200		6   */
	{ 32, 0, 0, 128, },	/* 4:	250		0   */
	{ 48, 0, 0, 104, },	/* 5:	250		1.5 */
	{ 54, 0, 0, 85,  },	/* 6:	250		4   */
	{ 43, 0, 0, 128, },	/* 7:	300		0   */
	{ 54, 0, 0, 101, },	/* 8:	300		1.5 */
	{ 48, 0, 0, 128, },	/* 9:	300		0   */
361 362
};

363 364 365 366 367
/* BSpec has 2 recommended values - entries 0 and 8.
 * Using the entry with higher vswing.
 */
static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
					/* Idx	NT mV diff	db  */
368 369 370 371 372 373 374 375 376 377
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 52,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 52,  0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 42,  0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 77,  0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 77,  0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 102, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
378 379
};

380
struct cnl_ddi_buf_trans {
381 382 383 384 385
	u8 dw2_swing_sel;
	u8 dw7_n_scalar;
	u8 dw4_cursor_coeff;
	u8 dw4_post_cursor_2;
	u8 dw4_post_cursor_1;
386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519
};

/* Voltage Swing Programming for VccIO 0.85V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x66, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x66, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x70, 0x3C, 0x00, 0x03 },	/* 460   600      2.3   */
	{ 0xC, 0x75, 0x3C, 0x00, 0x03 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5C, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x69, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x76, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5E, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x69, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0xB, 0x79, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7D, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x76, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7D, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x61, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x61, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x68, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xC, 0x6E, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x4, 0x7F, 0x3A, 0x00, 0x05 },	/* 460   600      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0x6, 0x7F, 0x2C, 0x00, 0x13 },	/* 400   1050     8.4   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 550   1050     5.6   */
	{ 0x5, 0x76, 0x3E, 0x00, 0x01 },	/* 850   900      0.5   */
	{ 0x6, 0x7F, 0x36, 0x00, 0x09 },	/* 750   1050     2.9   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5B, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7C, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x70, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7C, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5E, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x5E, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x64, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xE, 0x6A, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

520 521 522 523 524 525 526 527 528 529 530 531 532
/* icl_combo_phy_ddi_translations */
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
533 534
};

535 536 537 538 539 540 541 542 543 544 545 546
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0x0, 0x7F, 0x3F, 0x00, 0x00 },	/* 200   200      0.0   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 200   250      1.9   */
	{ 0x1, 0x7F, 0x33, 0x00, 0x0C },	/* 200   300      3.5   */
	{ 0x9, 0x7F, 0x31, 0x00, 0x0E },	/* 200   350      4.9   */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },	/* 250   250      0.0   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 250   300      1.6   */
	{ 0x9, 0x7F, 0x35, 0x00, 0x0A },	/* 250   350      2.9   */
	{ 0x1, 0x7F, 0x3F, 0x00, 0x00 },	/* 300   300      0.0   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 300   350      1.3   */
	{ 0x9, 0x7F, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
547 548
};

549 550 551 552 553 554 555 556 557 558 559 560
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr3[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
561 562
};

563 564 565 566 567 568 569 570 571
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_hdmi[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   ALS */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
572 573
};

574
static const struct cnl_ddi_buf_trans ehl_combo_phy_ddi_translations_dp[] = {
575 576 577
						/* NT mV Trans mV db    */
	{ 0xA, 0x33, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x47, 0x36, 0x00, 0x09 },	/* 350   500      3.1   */
578 579
	{ 0xC, 0x64, 0x34, 0x00, 0x0B },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 350   900      8.2   */
580
	{ 0xA, 0x46, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
581 582
	{ 0xC, 0x64, 0x38, 0x00, 0x07 },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x32, 0x00, 0x0D },	/* 500   900      5.1   */
583
	{ 0xC, 0x61, 0x3F, 0x00, 0x00 },	/* 650   700      0.6   */
584
	{ 0x6, 0x7F, 0x38, 0x00, 0x07 },	/* 600   900      3.5   */
585 586 587
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615
static const struct cnl_ddi_buf_trans jsl_combo_phy_ddi_translations_edp_hbr[] = {
						/* NT mV Trans mV db    */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },        /* 200   200      0.0   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },        /* 200   250      1.9   */
	{ 0x1, 0x7F, 0x33, 0x00, 0x0C },        /* 200   300      3.5   */
	{ 0xA, 0x35, 0x36, 0x00, 0x09 },        /* 200   350      4.9   */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },        /* 250   250      0.0   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },        /* 250   300      1.6   */
	{ 0xA, 0x35, 0x35, 0x00, 0x0A },        /* 250   350      2.9   */
	{ 0x1, 0x7F, 0x3F, 0x00, 0x00 },        /* 300   300      0.0   */
	{ 0xA, 0x35, 0x38, 0x00, 0x07 },        /* 300   350      1.3   */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },        /* 350   350      0.0   */
};

static const struct cnl_ddi_buf_trans jsl_combo_phy_ddi_translations_edp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },        /* 200   200      0.0   */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },        /* 200   250      1.9   */
	{ 0x1, 0x7F, 0x3D, 0x00, 0x02 },        /* 200   300      3.5   */
	{ 0xA, 0x35, 0x38, 0x00, 0x07 },        /* 200   350      4.9   */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },        /* 250   250      0.0   */
	{ 0x1, 0x7F, 0x3F, 0x00, 0x00 },        /* 250   300      1.6   */
	{ 0xA, 0x35, 0x3A, 0x00, 0x05 },        /* 250   350      2.9   */
	{ 0x1, 0x7F, 0x3F, 0x00, 0x00 },        /* 300   300      0.0   */
	{ 0xA, 0x35, 0x38, 0x00, 0x07 },        /* 300   350      1.3   */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },        /* 350   350      0.0   */
};

616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643
static const struct cnl_ddi_buf_trans dg1_combo_phy_ddi_translations_dp_rbr_hbr[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x32, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x48, 0x35, 0x00, 0x0A },	/* 350   500      3.1   */
	{ 0xC, 0x63, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2C, 0x00, 0x13 },	/* 350   900      8.2   */
	{ 0xA, 0x43, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x60, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xC, 0x60, 0x3F, 0x00, 0x00 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

static const struct cnl_ddi_buf_trans dg1_combo_phy_ddi_translations_dp_hbr2_hbr3[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x32, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x48, 0x35, 0x00, 0x0A },	/* 350   500      3.1   */
	{ 0xC, 0x63, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2C, 0x00, 0x13 },	/* 350   900      8.2   */
	{ 0xA, 0x43, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x60, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xC, 0x58, 0x3F, 0x00, 0x00 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

644 645
struct icl_mg_phy_ddi_buf_trans {
	u32 cri_txdeemph_override_11_6;
646
	u32 cri_txdeemph_override_5_0;
647 648 649
	u32 cri_txdeemph_override_17_12;
};

650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_rbr_hbr[] = {
				/* Voltage swing  pre-emphasis */
	{ 0x18, 0x00, 0x00 },	/* 0              0   */
	{ 0x1D, 0x00, 0x05 },	/* 0              1   */
	{ 0x24, 0x00, 0x0C },	/* 0              2   */
	{ 0x2B, 0x00, 0x14 },	/* 0              3   */
	{ 0x21, 0x00, 0x00 },	/* 1              0   */
	{ 0x2B, 0x00, 0x08 },	/* 1              1   */
	{ 0x30, 0x00, 0x0F },	/* 1              2   */
	{ 0x31, 0x00, 0x03 },	/* 2              0   */
	{ 0x34, 0x00, 0x0B },	/* 2              1   */
	{ 0x3F, 0x00, 0x00 },	/* 3              0   */
};

static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_hbr2_hbr3[] = {
665
				/* Voltage swing  pre-emphasis */
666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689
	{ 0x18, 0x00, 0x00 },	/* 0              0   */
	{ 0x1D, 0x00, 0x05 },	/* 0              1   */
	{ 0x24, 0x00, 0x0C },	/* 0              2   */
	{ 0x2B, 0x00, 0x14 },	/* 0              3   */
	{ 0x26, 0x00, 0x00 },	/* 1              0   */
	{ 0x2C, 0x00, 0x07 },	/* 1              1   */
	{ 0x33, 0x00, 0x0C },	/* 1              2   */
	{ 0x2E, 0x00, 0x00 },	/* 2              0   */
	{ 0x36, 0x00, 0x09 },	/* 2              1   */
	{ 0x3F, 0x00, 0x00 },	/* 3              0   */
};

static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_hdmi[] = {
				/* HDMI Preset	VS	Pre-emph */
	{ 0x1A, 0x0, 0x0 },	/* 1		400mV	0dB */
	{ 0x20, 0x0, 0x0 },	/* 2		500mV	0dB */
	{ 0x29, 0x0, 0x0 },	/* 3		650mV	0dB */
	{ 0x32, 0x0, 0x0 },	/* 4		800mV	0dB */
	{ 0x3F, 0x0, 0x0 },	/* 5		1000mV	0dB */
	{ 0x3A, 0x0, 0x5 },	/* 6		Full	-1.5 dB */
	{ 0x39, 0x0, 0x6 },	/* 7		Full	-1.8 dB */
	{ 0x38, 0x0, 0x7 },	/* 8		Full	-2 dB */
	{ 0x37, 0x0, 0x8 },	/* 9		Full	-2.5 dB */
	{ 0x36, 0x0, 0x9 },	/* 10		Full	-3 dB */
690 691
};

692 693 694 695 696 697
struct tgl_dkl_phy_ddi_buf_trans {
	u32 dkl_vswing_control;
	u32 dkl_preshoot_control;
	u32 dkl_de_emphasis_control;
};

698
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_dp_ddi_trans[] = {
699 700
				/* VS	pre-emp	Non-trans mV	Pre-emph dB */
	{ 0x7, 0x0, 0x00 },	/* 0	0	400mV		0 dB */
701 702
	{ 0x5, 0x0, 0x05 },	/* 0	1	400mV		3.5 dB */
	{ 0x2, 0x0, 0x0B },	/* 0	2	400mV		6 dB */
703 704 705 706 707 708 709 710 711 712 713 714 715 716
	{ 0x0, 0x0, 0x18 },	/* 0	3	400mV		9.5 dB */
	{ 0x5, 0x0, 0x00 },	/* 1	0	600mV		0 dB */
	{ 0x2, 0x0, 0x08 },	/* 1	1	600mV		3.5 dB */
	{ 0x0, 0x0, 0x14 },	/* 1	2	600mV		6 dB */
	{ 0x2, 0x0, 0x00 },	/* 2	0	800mV		0 dB */
	{ 0x0, 0x0, 0x0B },	/* 2	1	800mV		3.5 dB */
	{ 0x0, 0x0, 0x00 },	/* 3	0	1200mV		0 dB HDMI default */
};

static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_dp_ddi_trans_hbr2[] = {
				/* VS	pre-emp	Non-trans mV	Pre-emph dB */
	{ 0x7, 0x0, 0x00 },	/* 0	0	400mV		0 dB */
	{ 0x5, 0x0, 0x05 },	/* 0	1	400mV		3.5 dB */
	{ 0x2, 0x0, 0x0B },	/* 0	2	400mV		6 dB */
717 718
	{ 0x0, 0x0, 0x19 },	/* 0	3	400mV		9.5 dB */
	{ 0x5, 0x0, 0x00 },	/* 1	0	600mV		0 dB */
719
	{ 0x2, 0x0, 0x08 },	/* 1	1	600mV		3.5 dB */
720 721 722 723 724 725
	{ 0x0, 0x0, 0x14 },	/* 1	2	600mV		6 dB */
	{ 0x2, 0x0, 0x00 },	/* 2	0	800mV		0 dB */
	{ 0x0, 0x0, 0x0B },	/* 2	1	800mV		3.5 dB */
	{ 0x0, 0x0, 0x00 },	/* 3	0	1200mV		0 dB HDMI default */
};

726 727 728 729 730 731 732 733 734 735 736 737 738 739
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_hdmi_ddi_trans[] = {
				/* HDMI Preset	VS	Pre-emph */
	{ 0x7, 0x0, 0x0 },	/* 1		400mV	0dB */
	{ 0x6, 0x0, 0x0 },	/* 2		500mV	0dB */
	{ 0x4, 0x0, 0x0 },	/* 3		650mV	0dB */
	{ 0x2, 0x0, 0x0 },	/* 4		800mV	0dB */
	{ 0x0, 0x0, 0x0 },	/* 5		1000mV	0dB */
	{ 0x0, 0x0, 0x5 },	/* 6		Full	-1.5 dB */
	{ 0x0, 0x0, 0x6 },	/* 7		Full	-1.8 dB */
	{ 0x0, 0x0, 0x7 },	/* 8		Full	-2 dB */
	{ 0x0, 0x0, 0x8 },	/* 9		Full	-2.5 dB */
	{ 0x0, 0x0, 0xA },	/* 10		Full	-3 dB */
};

740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767
static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x32, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7D, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x63, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x47, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x63, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x61, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7B, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

768 769 770 771 772 773 774 775 776 777 778 779 780 781
static const struct cnl_ddi_buf_trans tgl_uy_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x36, 0x00, 0x09 },	/* 350   500      3.1   */
	{ 0xC, 0x60, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0xC, 0x7F, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xC, 0x47, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x6F, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7D, 0x32, 0x00, 0x0D },	/* 500   900      5.1   */
	{ 0x6, 0x60, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798
/*
 * Cloned the HOBL entry to comply with the voltage and pre-emphasis entries
 * that DisplayPort specification requires
 */
static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_edp_hbr2_hobl[] = {
						/* VS	pre-emp	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 0	0	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 0	1	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 0	2	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 0	3	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1	0	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1	1	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1	2	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 2	0	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 2	1	*/
};

799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826
static const struct cnl_ddi_buf_trans rkl_combo_phy_ddi_translations_dp_hbr[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x2F, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x63, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7D, 0x2A, 0x00, 0x15 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6E, 0x3E, 0x00, 0x01 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

static const struct cnl_ddi_buf_trans rkl_combo_phy_ddi_translations_dp_hbr2_hbr3[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x50, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xC, 0x61, 0x33, 0x00, 0x0C },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2E, 0x00, 0x11 },	/* 350   900      8.2   */
	{ 0xA, 0x47, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x5F, 0x38, 0x00, 0x07 },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x5F, 0x3F, 0x00, 0x00 },	/* 650   700      0.6   */
	{ 0x6, 0x7E, 0x36, 0x00, 0x09 },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

827 828 829 830 831
static bool is_hobl_buf_trans(const struct cnl_ddi_buf_trans *table)
{
	return table == tgl_combo_phy_ddi_translations_edp_hbr2_hobl;
}

832
static const struct ddi_buf_trans *
833
bdw_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
834
{
835 836
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

837 838 839 840 841 842 843 844 845
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
		return bdw_ddi_translations_edp;
	} else {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return bdw_ddi_translations_dp;
	}
}

846
static const struct ddi_buf_trans *
847
skl_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
848
{
849 850
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

851
	if (IS_SKL_ULX(dev_priv)) {
852
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
853
		return skl_y_ddi_translations_dp;
854
	} else if (IS_SKL_ULT(dev_priv)) {
855
		*n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
856
		return skl_u_ddi_translations_dp;
857 858
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
859
		return skl_ddi_translations_dp;
860 861 862
	}
}

863
static const struct ddi_buf_trans *
864
kbl_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
865
{
866 867
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

868 869 870
	if (IS_KBL_ULX(dev_priv) ||
	    IS_CFL_ULX(dev_priv) ||
	    IS_CML_ULX(dev_priv)) {
871 872
		*n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
		return kbl_y_ddi_translations_dp;
873 874 875
	} else if (IS_KBL_ULT(dev_priv) ||
		   IS_CFL_ULT(dev_priv) ||
		   IS_CML_ULT(dev_priv)) {
876 877 878 879 880 881 882 883
		*n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
		return kbl_u_ddi_translations_dp;
	} else {
		*n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
		return kbl_ddi_translations_dp;
	}
}

884
static const struct ddi_buf_trans *
885
skl_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
886
{
887 888
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

889
	if (dev_priv->vbt.edp.low_vswing) {
890 891 892 893
		if (IS_SKL_ULX(dev_priv) ||
		    IS_KBL_ULX(dev_priv) ||
		    IS_CFL_ULX(dev_priv) ||
		    IS_CML_ULX(dev_priv)) {
894
			*n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
895
			return skl_y_ddi_translations_edp;
896 897 898 899
		} else if (IS_SKL_ULT(dev_priv) ||
			   IS_KBL_ULT(dev_priv) ||
			   IS_CFL_ULT(dev_priv) ||
			   IS_CML_ULT(dev_priv)) {
900
			*n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
901
			return skl_u_ddi_translations_edp;
902 903
		} else {
			*n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
904
			return skl_ddi_translations_edp;
905 906
		}
	}
907

908 909 910
	if (IS_KABYLAKE(dev_priv) ||
	    IS_COFFEELAKE(dev_priv) ||
	    IS_COMETLAKE(dev_priv))
911
		return kbl_get_buf_trans_dp(encoder, n_entries);
912
	else
913
		return skl_get_buf_trans_dp(encoder, n_entries);
914 915 916
}

static const struct ddi_buf_trans *
917
skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
918
{
919 920 921 922
	if (IS_SKL_ULX(dev_priv) ||
	    IS_KBL_ULX(dev_priv) ||
	    IS_CFL_ULX(dev_priv) ||
	    IS_CML_ULX(dev_priv)) {
923
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
924
		return skl_y_ddi_translations_hdmi;
925 926
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
927
		return skl_ddi_translations_hdmi;
928 929 930
	}
}

931 932 933 934 935 936 937 938 939
static int skl_buf_trans_num_entries(enum port port, int n_entries)
{
	/* Only DDIA and DDIE can select the 10th register with DP */
	if (port == PORT_A || port == PORT_E)
		return min(n_entries, 10);
	else
		return min(n_entries, 9);
}

940
static const struct ddi_buf_trans *
941
intel_ddi_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
942
{
943 944
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

945 946 947
	if (IS_KABYLAKE(dev_priv) ||
	    IS_COFFEELAKE(dev_priv) ||
	    IS_COMETLAKE(dev_priv)) {
948
		const struct ddi_buf_trans *ddi_translations =
949
			kbl_get_buf_trans_dp(encoder, n_entries);
950
		*n_entries = skl_buf_trans_num_entries(encoder->port, *n_entries);
951
		return ddi_translations;
952
	} else if (IS_SKYLAKE(dev_priv)) {
953
		const struct ddi_buf_trans *ddi_translations =
954
			skl_get_buf_trans_dp(encoder, n_entries);
955
		*n_entries = skl_buf_trans_num_entries(encoder->port, *n_entries);
956
		return ddi_translations;
957 958 959 960 961 962 963 964 965 966 967 968 969
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return  bdw_ddi_translations_dp;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
970
intel_ddi_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
971
{
972 973
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

974
	if (IS_GEN9_BC(dev_priv)) {
975
		const struct ddi_buf_trans *ddi_translations =
976
			skl_get_buf_trans_edp(encoder, n_entries);
977
		*n_entries = skl_buf_trans_num_entries(encoder->port, *n_entries);
978
		return ddi_translations;
979
	} else if (IS_BROADWELL(dev_priv)) {
980
		return bdw_get_buf_trans_edp(encoder, n_entries);
981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
			    int *n_entries)
{
	if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_fdi);
		return bdw_ddi_translations_fdi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
		return hsw_ddi_translations_fdi;
	}

	*n_entries = 0;
	return NULL;
}

1006
static const struct ddi_buf_trans *
1007
intel_ddi_get_buf_trans_hdmi(struct intel_encoder *encoder,
1008 1009
			     int *n_entries)
{
1010 1011
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
	if (IS_GEN9_BC(dev_priv)) {
		return skl_get_buf_trans_hdmi(dev_priv, n_entries);
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
		return bdw_ddi_translations_hdmi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
		return hsw_ddi_translations_hdmi;
	}

	*n_entries = 0;
	return NULL;
}

1026
static const struct bxt_ddi_buf_trans *
1027
bxt_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
1028 1029 1030 1031 1032 1033
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
	return bxt_ddi_translations_dp;
}

static const struct bxt_ddi_buf_trans *
1034
bxt_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
1035
{
1036 1037
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

1038 1039 1040 1041 1042
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
		return bxt_ddi_translations_edp;
	}

1043
	return bxt_get_buf_trans_dp(encoder, n_entries);
1044 1045 1046
}

static const struct bxt_ddi_buf_trans *
1047
bxt_get_buf_trans_hdmi(struct intel_encoder *encoder, int *n_entries)
1048 1049 1050 1051 1052
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
	return bxt_ddi_translations_hdmi;
}

1053
static const struct cnl_ddi_buf_trans *
1054
cnl_get_buf_trans_hdmi(struct intel_encoder *encoder, int *n_entries)
1055
{
1056
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1057
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
1058 1059 1060 1061 1062 1063 1064 1065 1066 1067

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V);
		return cnl_ddi_translations_hdmi_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V);
		return cnl_ddi_translations_hdmi_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V);
		return cnl_ddi_translations_hdmi_1_05V;
1068 1069
	} else {
		*n_entries = 1; /* shut up gcc */
1070
		MISSING_CASE(voltage);
1071
	}
1072 1073 1074 1075
	return NULL;
}

static const struct cnl_ddi_buf_trans *
1076
cnl_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
1077
{
1078
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1079
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
1080 1081 1082 1083 1084 1085 1086 1087 1088 1089

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V);
		return cnl_ddi_translations_dp_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V);
		return cnl_ddi_translations_dp_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V);
		return cnl_ddi_translations_dp_1_05V;
1090 1091
	} else {
		*n_entries = 1; /* shut up gcc */
1092
		MISSING_CASE(voltage);
1093
	}
1094 1095 1096 1097
	return NULL;
}

static const struct cnl_ddi_buf_trans *
1098
cnl_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
1099
{
1100
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1101
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112

	if (dev_priv->vbt.edp.low_vswing) {
		if (voltage == VOLTAGE_INFO_0_85V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V);
			return cnl_ddi_translations_edp_0_85V;
		} else if (voltage == VOLTAGE_INFO_0_95V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V);
			return cnl_ddi_translations_edp_0_95V;
		} else if (voltage == VOLTAGE_INFO_1_05V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V);
			return cnl_ddi_translations_edp_1_05V;
1113 1114
		} else {
			*n_entries = 1; /* shut up gcc */
1115
			MISSING_CASE(voltage);
1116
		}
1117 1118
		return NULL;
	} else {
1119
		return cnl_get_buf_trans_dp(encoder, n_entries);
1120 1121 1122
	}
}

1123
static const struct cnl_ddi_buf_trans *
1124 1125
icl_get_combo_buf_trans_hdmi(struct intel_encoder *encoder,
			     const struct intel_crtc_state *crtc_state,
1126 1127 1128 1129 1130 1131 1132
			     int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
	return icl_combo_phy_ddi_translations_hdmi;
}

static const struct cnl_ddi_buf_trans *
1133 1134
icl_get_combo_buf_trans_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
1135 1136 1137 1138 1139 1140 1141
			   int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_dp_hbr2);
	return icl_combo_phy_ddi_translations_dp_hbr2;
}

static const struct cnl_ddi_buf_trans *
1142 1143
icl_get_combo_buf_trans_edp(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
1144
			    int *n_entries)
1145
{
1146 1147
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

1148
	if (crtc_state->port_clock > 540000) {
1149 1150
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr3);
		return icl_combo_phy_ddi_translations_edp_hbr3;
1151
	} else if (dev_priv->vbt.edp.low_vswing) {
1152 1153
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
		return icl_combo_phy_ddi_translations_edp_hbr2;
1154 1155 1156 1157 1158 1159
	} else if (IS_DG1(dev_priv) && crtc_state->port_clock > 270000) {
		*n_entries = ARRAY_SIZE(dg1_combo_phy_ddi_translations_dp_hbr2_hbr3);
		return dg1_combo_phy_ddi_translations_dp_hbr2_hbr3;
	} else if (IS_DG1(dev_priv)) {
		*n_entries = ARRAY_SIZE(dg1_combo_phy_ddi_translations_dp_rbr_hbr);
		return dg1_combo_phy_ddi_translations_dp_rbr_hbr;
1160
	}
1161

1162
	return icl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
1163 1164 1165
}

static const struct cnl_ddi_buf_trans *
1166 1167
icl_get_combo_buf_trans(struct intel_encoder *encoder,
			const struct intel_crtc_state *crtc_state,
1168 1169
			int *n_entries)
{
1170 1171 1172 1173
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		return icl_get_combo_buf_trans_hdmi(encoder, crtc_state, n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
		return icl_get_combo_buf_trans_edp(encoder, crtc_state, n_entries);
1174
	else
1175
		return icl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
1176 1177
}

1178
static const struct icl_mg_phy_ddi_buf_trans *
1179 1180
icl_get_mg_buf_trans_hdmi(struct intel_encoder *encoder,
			  const struct intel_crtc_state *crtc_state,
1181 1182 1183 1184 1185 1186 1187
			  int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_hdmi);
	return icl_mg_phy_ddi_translations_hdmi;
}

static const struct icl_mg_phy_ddi_buf_trans *
1188 1189
icl_get_mg_buf_trans_dp(struct intel_encoder *encoder,
			const struct intel_crtc_state *crtc_state,
1190
			int *n_entries)
1191
{
1192
	if (crtc_state->port_clock > 270000) {
1193 1194
		*n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_hbr2_hbr3);
		return icl_mg_phy_ddi_translations_hbr2_hbr3;
1195 1196 1197
	} else {
		*n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_rbr_hbr);
		return icl_mg_phy_ddi_translations_rbr_hbr;
1198
	}
1199
}
1200

1201
static const struct icl_mg_phy_ddi_buf_trans *
1202 1203
icl_get_mg_buf_trans(struct intel_encoder *encoder,
		     const struct intel_crtc_state *crtc_state,
1204 1205
		     int *n_entries)
{
1206 1207
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		return icl_get_mg_buf_trans_hdmi(encoder, crtc_state, n_entries);
1208
	else
1209
		return icl_get_mg_buf_trans_dp(encoder, crtc_state, n_entries);
1210 1211
}

1212
static const struct cnl_ddi_buf_trans *
1213 1214
ehl_get_combo_buf_trans_hdmi(struct intel_encoder *encoder,
			     const struct intel_crtc_state *crtc_state,
1215 1216 1217 1218 1219 1220 1221
			     int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
	return icl_combo_phy_ddi_translations_hdmi;
}

static const struct cnl_ddi_buf_trans *
1222 1223
ehl_get_combo_buf_trans_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
1224 1225 1226 1227 1228 1229 1230
			   int *n_entries)
{
	*n_entries = ARRAY_SIZE(ehl_combo_phy_ddi_translations_dp);
	return ehl_combo_phy_ddi_translations_dp;
}

static const struct cnl_ddi_buf_trans *
1231 1232
ehl_get_combo_buf_trans_edp(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
1233
			    int *n_entries)
1234
{
1235 1236
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

1237
	if (dev_priv->vbt.edp.low_vswing) {
1238 1239
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
		return icl_combo_phy_ddi_translations_edp_hbr2;
1240
	}
1241

1242
	return ehl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
1243 1244 1245
}

static const struct cnl_ddi_buf_trans *
1246 1247
ehl_get_combo_buf_trans(struct intel_encoder *encoder,
			const struct intel_crtc_state *crtc_state,
1248 1249
			int *n_entries)
{
1250 1251 1252 1253
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		return ehl_get_combo_buf_trans_hdmi(encoder, crtc_state, n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
		return ehl_get_combo_buf_trans_edp(encoder, crtc_state, n_entries);
1254
	else
1255
		return ehl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
1256 1257
}

1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
static const struct cnl_ddi_buf_trans *
jsl_get_combo_buf_trans_hdmi(struct intel_encoder *encoder,
			     const struct intel_crtc_state *crtc_state,
			     int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
	return icl_combo_phy_ddi_translations_hdmi;
}

static const struct cnl_ddi_buf_trans *
jsl_get_combo_buf_trans_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
			   int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_dp_hbr2);
	return icl_combo_phy_ddi_translations_dp_hbr2;
}

static const struct cnl_ddi_buf_trans *
jsl_get_combo_buf_trans_edp(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
			    int *n_entries)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (dev_priv->vbt.edp.low_vswing) {
		if (crtc_state->port_clock > 270000) {
			*n_entries = ARRAY_SIZE(jsl_combo_phy_ddi_translations_edp_hbr2);
			return jsl_combo_phy_ddi_translations_edp_hbr2;
		} else {
			*n_entries = ARRAY_SIZE(jsl_combo_phy_ddi_translations_edp_hbr);
			return jsl_combo_phy_ddi_translations_edp_hbr;
		}
	}

	return jsl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
}

static const struct cnl_ddi_buf_trans *
jsl_get_combo_buf_trans(struct intel_encoder *encoder,
			const struct intel_crtc_state *crtc_state,
			int *n_entries)
{
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		return jsl_get_combo_buf_trans_hdmi(encoder, crtc_state, n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
		return jsl_get_combo_buf_trans_edp(encoder, crtc_state, n_entries);
	else
		return jsl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
}

1309
static const struct cnl_ddi_buf_trans *
1310 1311
tgl_get_combo_buf_trans_hdmi(struct intel_encoder *encoder,
			     const struct intel_crtc_state *crtc_state,
1312
			     int *n_entries)
1313
{
1314 1315 1316
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
	return icl_combo_phy_ddi_translations_hdmi;
}
1317

1318
static const struct cnl_ddi_buf_trans *
1319 1320
tgl_get_combo_buf_trans_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
1321 1322 1323
			   int *n_entries)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1324

1325
	if (crtc_state->port_clock > 270000) {
1326 1327 1328 1329
		if (IS_ROCKETLAKE(dev_priv)) {
			*n_entries = ARRAY_SIZE(rkl_combo_phy_ddi_translations_dp_hbr2_hbr3);
			return rkl_combo_phy_ddi_translations_dp_hbr2_hbr3;
		} else if (IS_TGL_U(dev_priv) || IS_TGL_Y(dev_priv)) {
1330 1331 1332
			*n_entries = ARRAY_SIZE(tgl_uy_combo_phy_ddi_translations_dp_hbr2);
			return tgl_uy_combo_phy_ddi_translations_dp_hbr2;
		} else {
1333 1334
			*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr2);
			return tgl_combo_phy_ddi_translations_dp_hbr2;
1335
		}
1336
	} else {
1337 1338 1339 1340 1341 1342 1343
		if (IS_ROCKETLAKE(dev_priv)) {
			*n_entries = ARRAY_SIZE(rkl_combo_phy_ddi_translations_dp_hbr);
			return rkl_combo_phy_ddi_translations_dp_hbr;
		} else {
			*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr);
			return tgl_combo_phy_ddi_translations_dp_hbr;
		}
1344 1345 1346
	}
}

1347
static const struct cnl_ddi_buf_trans *
1348 1349
tgl_get_combo_buf_trans_edp(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
1350 1351 1352 1353 1354
			    int *n_entries)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

1355
	if (crtc_state->port_clock > 540000) {
1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr3);
		return icl_combo_phy_ddi_translations_edp_hbr3;
	} else if (dev_priv->vbt.edp.hobl && !intel_dp->hobl_failed) {
		*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_edp_hbr2_hobl);
		return tgl_combo_phy_ddi_translations_edp_hbr2_hobl;
	} else if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
		return icl_combo_phy_ddi_translations_edp_hbr2;
	}

1366
	return tgl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
1367 1368 1369
}

static const struct cnl_ddi_buf_trans *
1370 1371
tgl_get_combo_buf_trans(struct intel_encoder *encoder,
			const struct intel_crtc_state *crtc_state,
1372 1373
			int *n_entries)
{
1374 1375 1376 1377
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		return tgl_get_combo_buf_trans_hdmi(encoder, crtc_state, n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
		return tgl_get_combo_buf_trans_edp(encoder, crtc_state, n_entries);
1378
	else
1379
		return tgl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
1380 1381
}

1382
static const struct tgl_dkl_phy_ddi_buf_trans *
1383 1384
tgl_get_dkl_buf_trans_hdmi(struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
1385 1386 1387 1388 1389 1390 1391
			   int *n_entries)
{
	*n_entries = ARRAY_SIZE(tgl_dkl_phy_hdmi_ddi_trans);
	return tgl_dkl_phy_hdmi_ddi_trans;
}

static const struct tgl_dkl_phy_ddi_buf_trans *
1392 1393
tgl_get_dkl_buf_trans_dp(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state,
1394
			 int *n_entries)
1395
{
1396
	if (crtc_state->port_clock > 270000) {
1397 1398
		*n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans_hbr2);
		return tgl_dkl_phy_dp_ddi_trans_hbr2;
1399 1400 1401
	} else {
		*n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans);
		return tgl_dkl_phy_dp_ddi_trans;
1402
	}
1403
}
1404

1405
static const struct tgl_dkl_phy_ddi_buf_trans *
1406 1407
tgl_get_dkl_buf_trans(struct intel_encoder *encoder,
		      const struct intel_crtc_state *crtc_state,
1408 1409
		      int *n_entries)
{
1410 1411
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		return tgl_get_dkl_buf_trans_hdmi(encoder, crtc_state, n_entries);
1412
	else
1413
		return tgl_get_dkl_buf_trans_dp(encoder, crtc_state, n_entries);
1414 1415
}

1416 1417
static int intel_ddi_hdmi_level(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state)
1418
{
1419
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1420
	int n_entries, level, default_entry;
1421
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1422

1423 1424
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
1425
			tgl_get_combo_buf_trans_hdmi(encoder, crtc_state, &n_entries);
1426
		else
1427
			tgl_get_dkl_buf_trans_hdmi(encoder, crtc_state, &n_entries);
1428 1429
		default_entry = n_entries - 1;
	} else if (INTEL_GEN(dev_priv) == 11) {
1430
		if (intel_phy_is_combo(dev_priv, phy))
1431
			icl_get_combo_buf_trans_hdmi(encoder, crtc_state, &n_entries);
1432
		else
1433
			icl_get_mg_buf_trans_hdmi(encoder, crtc_state, &n_entries);
1434 1435
		default_entry = n_entries - 1;
	} else if (IS_CANNONLAKE(dev_priv)) {
1436
		cnl_get_buf_trans_hdmi(encoder, &n_entries);
1437
		default_entry = n_entries - 1;
1438
	} else if (IS_GEN9_LP(dev_priv)) {
1439
		bxt_get_buf_trans_hdmi(encoder, &n_entries);
1440
		default_entry = n_entries - 1;
1441
	} else if (IS_GEN9_BC(dev_priv)) {
1442
		intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1443
		default_entry = 8;
1444
	} else if (IS_BROADWELL(dev_priv)) {
1445
		intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1446
		default_entry = 7;
1447
	} else if (IS_HASWELL(dev_priv)) {
1448
		intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1449
		default_entry = 6;
1450
	} else {
1451
		drm_WARN(&dev_priv->drm, 1, "ddi translation table missing\n");
1452
		return 0;
1453 1454
	}

1455
	if (drm_WARN_ON_ONCE(&dev_priv->drm, n_entries == 0))
1456
		return 0;
1457

1458 1459
	level = intel_bios_hdmi_level_shift(encoder);
	if (level < 0)
1460 1461
		level = default_entry;

1462
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1463
		level = n_entries - 1;
1464

1465
	return level;
1466 1467
}

1468 1469
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
1470 1471
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
1472
 */
1473 1474
static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
					 const struct intel_crtc_state *crtc_state)
1475
{
1476
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1477
	u32 iboost_bit = 0;
1478
	int i, n_entries;
1479
	enum port port = encoder->port;
1480
	const struct ddi_buf_trans *ddi_translations;
1481

1482 1483 1484 1485
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
		ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
							       &n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
1486
		ddi_translations = intel_ddi_get_buf_trans_edp(encoder,
1487
							       &n_entries);
1488
	else
1489
		ddi_translations = intel_ddi_get_buf_trans_dp(encoder,
1490
							      &n_entries);
1491

1492
	/* If we're boosting the current, set bit 31 of trans1 */
1493
	if (IS_GEN9_BC(dev_priv) && intel_bios_dp_boost_level(encoder))
1494
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1495

1496
	for (i = 0; i < n_entries; i++) {
1497 1498 1499 1500
		intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, i),
			       ddi_translations[i].trans1 | iboost_bit);
		intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, i),
			       ddi_translations[i].trans2);
1501
	}
1502 1503 1504 1505 1506 1507 1508
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
1509
static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
1510
					   int level)
1511 1512 1513
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
1514
	int n_entries;
1515
	enum port port = encoder->port;
1516
	const struct ddi_buf_trans *ddi_translations;
1517

1518
	ddi_translations = intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1519

1520
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
1521
		return;
1522
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1523
		level = n_entries - 1;
1524

1525
	/* If we're boosting the current, set bit 31 of trans1 */
1526
	if (IS_GEN9_BC(dev_priv) && intel_bios_hdmi_boost_level(encoder))
1527
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1528

1529
	/* Entry 9 is for HDMI: */
1530 1531 1532 1533
	intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, 9),
		       ddi_translations[level].trans1 | iboost_bit);
	intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, 9),
		       ddi_translations[level].trans2);
1534 1535
}

1536 1537 1538
static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
				    enum port port)
{
1539 1540 1541
	if (IS_BROXTON(dev_priv)) {
		udelay(16);
		return;
1542
	}
1543 1544 1545 1546 1547

	if (wait_for_us((intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			 DDI_BUF_IS_IDLE), 8))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get idle\n",
			port_name(port));
1548
}
1549

1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564
static void intel_wait_ddi_buf_active(struct drm_i915_private *dev_priv,
				      enum port port)
{
	/* Wait > 518 usecs for DDI_BUF_CTL to be non idle */
	if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
		usleep_range(518, 1000);
		return;
	}

	if (wait_for_us(!(intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			  DDI_BUF_IS_IDLE), 500))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get active\n",
			port_name(port));
}

1565
static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
1566
{
1567
	switch (pll->info->id) {
1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
1581
		MISSING_CASE(pll->info->id);
1582 1583 1584 1585
		return PORT_CLK_SEL_NONE;
	}
}

1586
static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
1587
				  const struct intel_crtc_state *crtc_state)
1588
{
1589 1590
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	int clock = crtc_state->port_clock;
1591 1592 1593 1594
	const enum intel_dpll_id id = pll->info->id;

	switch (id) {
	default:
1595 1596 1597 1598
		/*
		 * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
		 * here, so do warn if this get passed in
		 */
1599 1600
		MISSING_CASE(id);
		return DDI_CLK_SEL_NONE;
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
	case DPLL_ID_ICL_TBTPLL:
		switch (clock) {
		case 162000:
			return DDI_CLK_SEL_TBT_162;
		case 270000:
			return DDI_CLK_SEL_TBT_270;
		case 540000:
			return DDI_CLK_SEL_TBT_540;
		case 810000:
			return DDI_CLK_SEL_TBT_810;
		default:
			MISSING_CASE(clock);
1613
			return DDI_CLK_SEL_NONE;
1614
		}
1615 1616 1617 1618
	case DPLL_ID_ICL_MGPLL1:
	case DPLL_ID_ICL_MGPLL2:
	case DPLL_ID_ICL_MGPLL3:
	case DPLL_ID_ICL_MGPLL4:
1619 1620
	case DPLL_ID_TGL_MGPLL5:
	case DPLL_ID_TGL_MGPLL6:
1621 1622 1623 1624
		return DDI_CLK_SEL_MG;
	}
}

1625 1626 1627 1628 1629 1630 1631 1632 1633
/* Starting with Haswell, different DDI ports can work in FDI mode for
 * connection to the PCH-located connectors. For this, it is necessary to train
 * both the DDI port and PCH receiver for the desired DDI buffer settings.
 *
 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
 * please note that when FDI mode is active on DDI E, it shares 2 lines with
 * DDI A (which is used for eDP)
 */

1634
void hsw_fdi_link_train(struct intel_encoder *encoder,
1635
			const struct intel_crtc_state *crtc_state)
1636
{
1637 1638
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1639
	u32 temp, i, rx_ctl_val, ddi_pll_sel;
1640

1641
	intel_prepare_dp_ddi_buffers(encoder, crtc_state);
1642

1643 1644 1645 1646
	/* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
	 * mode set "sequence for CRT port" document:
	 * - TP1 to TP2 time with the default value
	 * - FDI delay to 90h
1647 1648
	 *
	 * WaFDIAutoLinkSetTimingOverrride:hsw
1649
	 */
1650 1651
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A),
		       FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2) | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
1652 1653

	/* Enable the PCH Receiver FDI PLL */
1654
	rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
1655
		     FDI_RX_PLL_ENABLE |
1656
		     FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
1657 1658
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
	intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1659 1660 1661 1662
	udelay(220);

	/* Switch from Rawclk to PCDclk */
	rx_ctl_val |= FDI_PCDCLK;
1663
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
1664 1665

	/* Configure Port Clock Select */
1666
	ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll);
1667
	intel_de_write(dev_priv, PORT_CLK_SEL(PORT_E), ddi_pll_sel);
1668
	drm_WARN_ON(&dev_priv->drm, ddi_pll_sel != PORT_CLK_SEL_SPLL);
1669 1670 1671

	/* Start the training iterating through available voltages and emphasis,
	 * testing each value twice. */
1672
	for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
1673
		/* Configure DP_TP_CTL with auto-training */
1674
		intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
1675 1676 1677 1678
			       DP_TP_CTL_FDI_AUTOTRAIN |
			       DP_TP_CTL_ENHANCED_FRAME_ENABLE |
			       DP_TP_CTL_LINK_TRAIN_PAT1 |
			       DP_TP_CTL_ENABLE);
1679

1680 1681 1682 1683
		/* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
		 * DDI E does not support port reversal, the functionality is
		 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
		 * port reversal bit */
1684 1685 1686
		intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E),
			       DDI_BUF_CTL_ENABLE | ((crtc_state->fdi_lanes - 1) << 1) | DDI_BUF_TRANS_SELECT(i / 2));
		intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1687 1688 1689

		udelay(600);

1690
		/* Program PCH FDI Receiver TU */
1691
		intel_de_write(dev_priv, FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
1692 1693 1694

		/* Enable PCH FDI Receiver with auto-training */
		rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
1695 1696
		intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
		intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1697 1698 1699 1700 1701

		/* Wait for FDI receiver lane calibration */
		udelay(30);

		/* Unset FDI_RX_MISC pwrdn lanes */
1702
		temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1703
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1704 1705
		intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
		intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1706 1707 1708

		/* Wait for FDI auto training time */
		udelay(5);
1709

1710
		temp = intel_de_read(dev_priv, DP_TP_STATUS(PORT_E));
1711
		if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
1712 1713
			drm_dbg_kms(&dev_priv->drm,
				    "FDI link training done on step %d\n", i);
1714 1715
			break;
		}
1716

1717 1718 1719 1720 1721
		/*
		 * Leave things enabled even if we failed to train FDI.
		 * Results in less fireworks from the state checker.
		 */
		if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
1722
			drm_err(&dev_priv->drm, "FDI link training failed!\n");
1723
			break;
1724
		}
1725

1726
		rx_ctl_val &= ~FDI_RX_ENABLE;
1727 1728
		intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
		intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1729

1730
		temp = intel_de_read(dev_priv, DDI_BUF_CTL(PORT_E));
1731
		temp &= ~DDI_BUF_CTL_ENABLE;
1732 1733
		intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E), temp);
		intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1734

1735
		/* Disable DP_TP_CTL and FDI_RX_CTL and retry */
1736
		temp = intel_de_read(dev_priv, DP_TP_CTL(PORT_E));
1737 1738
		temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1739 1740
		intel_de_write(dev_priv, DP_TP_CTL(PORT_E), temp);
		intel_de_posting_read(dev_priv, DP_TP_CTL(PORT_E));
1741 1742

		intel_wait_ddi_buf_idle(dev_priv, PORT_E);
1743 1744

		/* Reset FDI_RX_MISC pwrdn lanes */
1745
		temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1746 1747
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
		temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1748 1749
		intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
		intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1750 1751
	}

1752
	/* Enable normal pixel sending for FDI */
1753
	intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
1754 1755 1756 1757
		       DP_TP_CTL_FDI_AUTOTRAIN |
		       DP_TP_CTL_LINK_TRAIN_NORMAL |
		       DP_TP_CTL_ENHANCED_FRAME_ENABLE |
		       DP_TP_CTL_ENABLE);
1758
}
1759

1760 1761
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
1762
{
1763
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1764
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
1765

1766
	intel_dp->DP = dig_port->saved_port_bits |
1767
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
1768
	intel_dp->DP |= DDI_PORT_WIDTH(crtc_state->lane_count);
1769 1770
}

1771 1772 1773
static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
				 enum port port)
{
1774
	u32 val = intel_de_read(dev_priv, DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;
1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792

	switch (val) {
	case DDI_CLK_SEL_NONE:
		return 0;
	case DDI_CLK_SEL_TBT_162:
		return 162000;
	case DDI_CLK_SEL_TBT_270:
		return 270000;
	case DDI_CLK_SEL_TBT_540:
		return 540000;
	case DDI_CLK_SEL_TBT_810:
		return 810000;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

1793 1794 1795 1796 1797 1798 1799
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
1800
	else if (intel_crtc_has_dp_encoder(pipe_config))
1801 1802
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
1803 1804
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp > 24)
		dotclock = pipe_config->port_clock * 24 / pipe_config->pipe_bpp;
1805 1806 1807
	else
		dotclock = pipe_config->port_clock;

1808 1809
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 &&
	    !intel_crtc_has_dp_encoder(pipe_config))
1810 1811
		dotclock *= 2;

1812 1813 1814
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

1815
	pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
1816
}
1817

1818 1819
static void intel_ddi_clock_get(struct intel_encoder *encoder,
				struct intel_crtc_state *pipe_config)
1820
{
1821
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1822
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1823

1824
	if (intel_phy_is_tc(dev_priv, phy) &&
1825 1826 1827 1828 1829
	    intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll) ==
	    DPLL_ID_ICL_TBTPLL)
		pipe_config->port_clock = icl_calc_tbt_pll_link(dev_priv,
								encoder->port);
	else
1830
		pipe_config->port_clock =
1831 1832
			intel_dpll_get_freq(dev_priv, pipe_config->shared_dpll,
					    &pipe_config->dpll_hw_state);
1833 1834

	ddi_dotclock_get(pipe_config);
1835 1836
}

1837 1838
void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
			  const struct drm_connector_state *conn_state)
1839
{
1840
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1841
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1842
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1843
	u32 temp;
1844

1845 1846
	if (!intel_crtc_has_dp_encoder(crtc_state))
		return;
J
Jani Nikula 已提交
1847

1848
	drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder));
1849

1850
	temp = DP_MSA_MISC_SYNC_CLOCK;
1851

1852 1853
	switch (crtc_state->pipe_bpp) {
	case 18:
1854
		temp |= DP_MSA_MISC_6_BPC;
1855 1856
		break;
	case 24:
1857
		temp |= DP_MSA_MISC_8_BPC;
1858 1859
		break;
	case 30:
1860
		temp |= DP_MSA_MISC_10_BPC;
1861 1862
		break;
	case 36:
1863
		temp |= DP_MSA_MISC_12_BPC;
1864 1865 1866 1867
		break;
	default:
		MISSING_CASE(crtc_state->pipe_bpp);
		break;
1868
	}
1869

1870
	/* nonsense combination */
1871 1872
	drm_WARN_ON(&dev_priv->drm, crtc_state->limited_color_range &&
		    crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);
1873 1874

	if (crtc_state->limited_color_range)
1875
		temp |= DP_MSA_MISC_COLOR_CEA_RGB;
1876

1877 1878 1879
	/*
	 * As per DP 1.2 spec section 2.3.4.3 while sending
	 * YCBCR 444 signals we should program MSA MISC1/0 fields with
1880
	 * colorspace information.
1881 1882
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
1883
		temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
1884

1885 1886 1887
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut] while sending
1888 1889
	 * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
	 * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
1890
	 */
1891
	if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
1892
		temp |= DP_MSA_MISC_COLOR_VSC_SDP;
1893

1894
	intel_de_write(dev_priv, TRANS_MSA_MISC(cpu_transcoder), temp);
1895 1896
}

1897 1898 1899 1900 1901 1902 1903 1904
static u32 bdw_trans_port_sync_master_select(enum transcoder master_transcoder)
{
	if (master_transcoder == TRANSCODER_EDP)
		return 0;
	else
		return master_transcoder + 1;
}

1905 1906 1907 1908 1909 1910 1911
/*
 * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
 *
 * Only intended to be used by intel_ddi_enable_transcoder_func() and
 * intel_ddi_config_transcoder_func().
 */
static u32
1912 1913
intel_ddi_transcoder_func_reg_val_get(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
1914
{
1915
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1916 1917
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
1918
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1919
	enum port port = encoder->port;
1920
	u32 temp;
1921

1922 1923
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
1924 1925 1926 1927
	if (INTEL_GEN(dev_priv) >= 12)
		temp |= TGL_TRANS_DDI_SELECT_PORT(port);
	else
		temp |= TRANS_DDI_SELECT_PORT(port);
1928

1929
	switch (crtc_state->pipe_bpp) {
1930
	case 18:
1931
		temp |= TRANS_DDI_BPC_6;
1932 1933
		break;
	case 24:
1934
		temp |= TRANS_DDI_BPC_8;
1935 1936
		break;
	case 30:
1937
		temp |= TRANS_DDI_BPC_10;
1938 1939
		break;
	case 36:
1940
		temp |= TRANS_DDI_BPC_12;
1941 1942
		break;
	default:
1943
		BUG();
1944
	}
1945

1946
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
1947
		temp |= TRANS_DDI_PVSYNC;
1948
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
1949
		temp |= TRANS_DDI_PHSYNC;
1950

1951 1952 1953
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
1954 1955 1956 1957
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
1958
			if (crtc_state->pch_pfit.force_thru)
1959 1960 1961
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

1975
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
1976
		if (crtc_state->has_hdmi_sink)
1977
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
1978
		else
1979
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
1980 1981

		if (crtc_state->hdmi_scrambling)
1982
			temp |= TRANS_DDI_HDMI_SCRAMBLING;
S
Shashank Sharma 已提交
1983 1984
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
1985
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
1986
		temp |= TRANS_DDI_MODE_SELECT_FDI;
1987
		temp |= (crtc_state->fdi_lanes - 1) << 1;
1988
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
1989
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
1990
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1991

1992 1993 1994 1995
		if (INTEL_GEN(dev_priv) >= 12) {
			enum transcoder master;

			master = crtc_state->mst_master_transcoder;
1996 1997
			drm_WARN_ON(&dev_priv->drm,
				    master == INVALID_TRANSCODER);
1998 1999
			temp |= TRANS_DDI_MST_TRANSPORT_SELECT(master);
		}
2000
	} else {
2001 2002
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
2003 2004
	}

2005 2006 2007 2008 2009 2010 2011 2012 2013
	if (IS_GEN_RANGE(dev_priv, 8, 10) &&
	    crtc_state->master_transcoder != INVALID_TRANSCODER) {
		u8 master_select =
			bdw_trans_port_sync_master_select(crtc_state->master_transcoder);

		temp |= TRANS_DDI_PORT_SYNC_ENABLE |
			TRANS_DDI_PORT_SYNC_MASTER_SELECT(master_select);
	}

2014 2015 2016
	return temp;
}

2017 2018
void intel_ddi_enable_transcoder_func(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
2019
{
2020
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2021 2022
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2023 2024 2025 2026 2027 2028

	if (INTEL_GEN(dev_priv) >= 11) {
		enum transcoder master_transcoder = crtc_state->master_transcoder;
		u32 ctl2 = 0;

		if (master_transcoder != INVALID_TRANSCODER) {
2029 2030
			u8 master_select =
				bdw_trans_port_sync_master_select(master_transcoder);
2031

2032
			ctl2 |= PORT_SYNC_MODE_ENABLE |
2033
				PORT_SYNC_MODE_MASTER_SELECT(master_select);
2034 2035 2036 2037 2038 2039
		}

		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), ctl2);
	}

2040 2041 2042
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder),
		       intel_ddi_transcoder_func_reg_val_get(encoder,
							     crtc_state));
2043 2044 2045 2046 2047 2048 2049
}

/*
 * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
 * bit.
 */
static void
2050 2051
intel_ddi_config_transcoder_func(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
2052
{
2053
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2054 2055
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2056
	u32 ctl;
2057

2058
	ctl = intel_ddi_transcoder_func_reg_val_get(encoder, crtc_state);
2059 2060
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
2061
}
2062

2063
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
2064
{
2065
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2066 2067
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2068
	u32 ctl;
2069

2070 2071 2072 2073 2074
	if (INTEL_GEN(dev_priv) >= 11)
		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), 0);

	ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
2075

2076 2077
	drm_WARN_ON(crtc->base.dev, ctl & TRANS_DDI_HDCP_SIGNALLING);

2078
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
2079

2080 2081 2082 2083
	if (IS_GEN_RANGE(dev_priv, 8, 10))
		ctl &= ~(TRANS_DDI_PORT_SYNC_ENABLE |
			 TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK);

2084
	if (INTEL_GEN(dev_priv) >= 12) {
2085
		if (!intel_dp_mst_is_master_trans(crtc_state)) {
2086
			ctl &= ~(TGL_TRANS_DDI_PORT_MASK |
2087 2088
				 TRANS_DDI_MODE_SELECT_MASK);
		}
2089
	} else {
2090
		ctl &= ~(TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK);
2091
	}
2092

2093
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
2094 2095 2096

	if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
	    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
2097 2098
		drm_dbg_kms(&dev_priv->drm,
			    "Quirk Increase DDI disabled time\n");
2099 2100 2101
		/* Quirk time at 100ms for reliable operation */
		msleep(100);
	}
2102 2103
}

2104 2105 2106
int intel_ddi_toggle_hdcp_bits(struct intel_encoder *intel_encoder,
			       enum transcoder cpu_transcoder,
			       bool enable, u32 hdcp_mask)
S
Sean Paul 已提交
2107 2108 2109
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
2110
	intel_wakeref_t wakeref;
S
Sean Paul 已提交
2111
	int ret = 0;
2112
	u32 tmp;
S
Sean Paul 已提交
2113

2114 2115
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     intel_encoder->power_domain);
2116
	if (drm_WARN_ON(dev, !wakeref))
S
Sean Paul 已提交
2117 2118
		return -ENXIO;

2119
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
S
Sean Paul 已提交
2120
	if (enable)
2121
		tmp |= hdcp_mask;
S
Sean Paul 已提交
2122
	else
2123
		tmp &= ~hdcp_mask;
2124
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), tmp);
2125
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
S
Sean Paul 已提交
2126 2127 2128
	return ret;
}

2129 2130 2131
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
2132
	struct drm_i915_private *dev_priv = to_i915(dev);
2133
	struct intel_encoder *encoder = intel_attached_encoder(intel_connector);
2134
	int type = intel_connector->base.connector_type;
2135
	enum port port = encoder->port;
2136
	enum transcoder cpu_transcoder;
2137 2138
	intel_wakeref_t wakeref;
	enum pipe pipe = 0;
2139
	u32 tmp;
2140
	bool ret;
2141

2142 2143 2144
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
2145 2146
		return false;

2147
	if (!encoder->get_hw_state(encoder, &pipe)) {
2148 2149 2150
		ret = false;
		goto out;
	}
2151

2152
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
2153 2154
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
2155
		cpu_transcoder = (enum transcoder) pipe;
2156

2157
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
2158 2159 2160 2161

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
2162 2163
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
2164 2165

	case TRANS_DDI_MODE_SELECT_DP_SST:
2166 2167 2168 2169
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

2170 2171 2172
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
2173 2174
		ret = false;
		break;
2175 2176

	case TRANS_DDI_MODE_SELECT_FDI:
2177 2178
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
2179 2180

	default:
2181 2182
		ret = false;
		break;
2183
	}
2184 2185

out:
2186
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
2187 2188

	return ret;
2189 2190
}

2191 2192
static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
					u8 *pipe_mask, bool *is_dp_mst)
2193 2194
{
	struct drm_device *dev = encoder->base.dev;
2195
	struct drm_i915_private *dev_priv = to_i915(dev);
2196
	enum port port = encoder->port;
2197
	intel_wakeref_t wakeref;
2198
	enum pipe p;
2199
	u32 tmp;
2200 2201 2202 2203
	u8 mst_pipe_mask;

	*pipe_mask = 0;
	*is_dp_mst = false;
2204

2205 2206 2207
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
2208
		return;
2209

2210
	tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
2211
	if (!(tmp & DDI_BUF_CTL_ENABLE))
2212
		goto out;
2213

2214
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A) {
2215 2216
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
2217

2218
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
2219 2220
		default:
			MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
2221
			fallthrough;
2222 2223
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
2224
			*pipe_mask = BIT(PIPE_A);
2225 2226
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
2227
			*pipe_mask = BIT(PIPE_B);
2228 2229
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
2230
			*pipe_mask = BIT(PIPE_C);
2231 2232 2233
			break;
		}

2234 2235
		goto out;
	}
2236

2237
	mst_pipe_mask = 0;
2238
	for_each_pipe(dev_priv, p) {
2239
		enum transcoder cpu_transcoder = (enum transcoder)p;
2240
		unsigned int port_mask, ddi_select;
2241 2242 2243 2244 2245 2246
		intel_wakeref_t trans_wakeref;

		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   POWER_DOMAIN_TRANSCODER(cpu_transcoder));
		if (!trans_wakeref)
			continue;
2247 2248 2249 2250 2251 2252 2253 2254

		if (INTEL_GEN(dev_priv) >= 12) {
			port_mask = TGL_TRANS_DDI_PORT_MASK;
			ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
		} else {
			port_mask = TRANS_DDI_PORT_MASK;
			ddi_select = TRANS_DDI_SELECT_PORT(port);
		}
2255

2256 2257
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(cpu_transcoder));
2258 2259
		intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
					trans_wakeref);
2260

2261
		if ((tmp & port_mask) != ddi_select)
2262
			continue;
2263

2264 2265 2266
		if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
		    TRANS_DDI_MODE_SELECT_DP_MST)
			mst_pipe_mask |= BIT(p);
2267

2268
		*pipe_mask |= BIT(p);
2269 2270
	}

2271
	if (!*pipe_mask)
2272 2273 2274
		drm_dbg_kms(&dev_priv->drm,
			    "No pipe for [ENCODER:%d:%s] found\n",
			    encoder->base.base.id, encoder->base.name);
2275 2276

	if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
2277 2278 2279 2280
		drm_dbg_kms(&dev_priv->drm,
			    "Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask);
2281 2282 2283 2284
		*pipe_mask = BIT(ffs(*pipe_mask) - 1);
	}

	if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
2285 2286 2287 2288
		drm_dbg_kms(&dev_priv->drm,
			    "Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask, mst_pipe_mask);
2289 2290
	else
		*is_dp_mst = mst_pipe_mask;
2291

2292
out:
2293
	if (*pipe_mask && IS_GEN9_LP(dev_priv)) {
2294
		tmp = intel_de_read(dev_priv, BXT_PHY_CTL(port));
2295 2296
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
2297
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
2298 2299 2300
			drm_err(&dev_priv->drm,
				"[ENCODER:%d:%s] enabled but PHY powered down? (PHY_CTL %08x)\n",
				encoder->base.base.id, encoder->base.name, tmp);
2301 2302
	}

2303
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
2304
}
2305

2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	u8 pipe_mask;
	bool is_mst;

	intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);

	if (is_mst || !pipe_mask)
		return false;

	*pipe = ffs(pipe_mask) - 1;

	return true;
2320 2321
}

2322
static enum intel_display_power_domain
I
Imre Deak 已提交
2323
intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
2324
{
2325
	/* CNL+ HW requires corresponding AUX IOs to be powered up for PSR with
2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
	 * DC states enabled at the same time, while for driver initiated AUX
	 * transfers we need the same AUX IOs to be powered but with DC states
	 * disabled. Accordingly use the AUX power domain here which leaves DC
	 * states enabled.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
2337
	return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
2338
					      intel_aux_power_domain(dig_port);
2339 2340
}

2341 2342
static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
					struct intel_crtc_state *crtc_state)
2343
{
2344
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2345
	struct intel_digital_port *dig_port;
2346
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2347

2348 2349
	/*
	 * TODO: Add support for MST encoders. Atm, the following should never
2350 2351
	 * happen since fake-MST encoders don't set their get_power_domains()
	 * hook.
2352
	 */
2353 2354
	if (drm_WARN_ON(&dev_priv->drm,
			intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
2355
		return;
2356

2357
	dig_port = enc_to_dig_port(encoder);
2358 2359

	if (!intel_phy_is_tc(dev_priv, phy) ||
2360 2361 2362 2363 2364
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
2365

2366 2367 2368 2369 2370
	/*
	 * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
	 * ports.
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) ||
2371 2372 2373 2374 2375 2376
	    intel_phy_is_tc(dev_priv, phy)) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
2377 2378
}

2379 2380
void intel_ddi_enable_pipe_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
2381
{
2382
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2383
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2384
	enum port port = encoder->port;
2385
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2386

2387 2388
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
2389 2390 2391
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_PORT(port));
2392
		else
2393 2394 2395
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_PORT(port));
2396
	}
2397 2398
}

2399
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
2400
{
2401
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
2402
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2403

2404 2405
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
2406 2407 2408
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_DISABLED);
2409
		else
2410 2411 2412
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_DISABLED);
2413
	}
2414 2415
}

2416
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
2417
				enum port port, u8 iboost)
2418
{
2419 2420
	u32 tmp;

2421
	tmp = intel_de_read(dev_priv, DISPIO_CR_TX_BMU_CR0);
2422 2423 2424 2425 2426
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
2427
	intel_de_write(dev_priv, DISPIO_CR_TX_BMU_CR0, tmp);
2428 2429
}

2430
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
2431 2432
			       const struct intel_crtc_state *crtc_state,
			       int level)
2433
{
2434
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2435
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2436
	u8 iboost;
2437

2438
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2439
		iboost = intel_bios_hdmi_boost_level(encoder);
2440
	else
2441
		iboost = intel_bios_dp_boost_level(encoder);
2442

2443 2444 2445 2446
	if (iboost == 0) {
		const struct ddi_buf_trans *ddi_translations;
		int n_entries;

2447
		if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2448
			ddi_translations = intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
2449 2450
		else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
			ddi_translations = intel_ddi_get_buf_trans_edp(encoder, &n_entries);
2451
		else
2452
			ddi_translations = intel_ddi_get_buf_trans_dp(encoder, &n_entries);
2453

2454
		if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2455
			return;
2456
		if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2457 2458
			level = n_entries - 1;

2459
		iboost = ddi_translations[level].i_boost;
2460 2461 2462 2463
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
2464
		drm_err(&dev_priv->drm, "Invalid I_boost value %u\n", iboost);
2465 2466 2467
		return;
	}

2468
	_skl_ddi_set_iboost(dev_priv, encoder->port, iboost);
2469

2470
	if (encoder->port == PORT_A && dig_port->max_lanes == 4)
2471
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
2472 2473
}

2474
static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
2475 2476
				    const struct intel_crtc_state *crtc_state,
				    int level)
2477
{
2478
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2479
	const struct bxt_ddi_buf_trans *ddi_translations;
2480
	enum port port = encoder->port;
2481
	int n_entries;
2482

2483
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2484
		ddi_translations = bxt_get_buf_trans_hdmi(encoder, &n_entries);
2485
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
2486
		ddi_translations = bxt_get_buf_trans_edp(encoder, &n_entries);
2487
	else
2488
		ddi_translations = bxt_get_buf_trans_dp(encoder, &n_entries);
2489

2490
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2491
		return;
2492
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2493 2494
		level = n_entries - 1;

2495 2496 2497 2498 2499
	bxt_ddi_phy_set_signal_level(dev_priv, port,
				     ddi_translations[level].margin,
				     ddi_translations[level].scale,
				     ddi_translations[level].enable,
				     ddi_translations[level].deemphasis);
2500 2501
}

2502 2503
static u8 intel_ddi_dp_voltage_max(struct intel_dp *intel_dp,
				   const struct intel_crtc_state *crtc_state)
2504
{
2505
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2506
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2507
	enum port port = encoder->port;
2508
	enum phy phy = intel_port_to_phy(dev_priv, port);
2509 2510
	int n_entries;

2511 2512
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
2513
			tgl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
2514
		else
2515
			tgl_get_dkl_buf_trans(encoder, crtc_state, &n_entries);
2516
	} else if (INTEL_GEN(dev_priv) == 11) {
2517 2518 2519
		if (IS_PLATFORM(dev_priv, INTEL_JASPERLAKE))
			jsl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
		else if (IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
2520
			ehl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
2521
		else if (intel_phy_is_combo(dev_priv, phy))
2522
			icl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
2523
		else
2524
			icl_get_mg_buf_trans(encoder, crtc_state, &n_entries);
2525
	} else if (IS_CANNONLAKE(dev_priv)) {
2526
		if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
2527
			cnl_get_buf_trans_edp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
2528
		else
2529
			cnl_get_buf_trans_dp(encoder, &n_entries);
2530
	} else if (IS_GEN9_LP(dev_priv)) {
2531
		if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
2532
			bxt_get_buf_trans_edp(encoder, &n_entries);
2533
		else
2534
			bxt_get_buf_trans_dp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
2535
	} else {
2536
		if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
2537
			intel_ddi_get_buf_trans_edp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
2538
		else
2539
			intel_ddi_get_buf_trans_dp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
2540
	}
2541

2542
	if (drm_WARN_ON(&dev_priv->drm, n_entries < 1))
2543
		n_entries = 1;
2544 2545
	if (drm_WARN_ON(&dev_priv->drm,
			n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
2546 2547 2548 2549 2550 2551
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

2552 2553 2554 2555 2556
/*
 * We assume that the full set of pre-emphasis values can be
 * used on all DDI platforms. Should that change we need to
 * rethink this code.
 */
2557
static u8 intel_ddi_dp_preemph_max(struct intel_dp *intel_dp)
2558
{
2559
	return DP_TRAIN_PRE_EMPH_LEVEL_3;
2560 2561
}

2562
static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
2563 2564
				   const struct intel_crtc_state *crtc_state,
				   int level)
2565
{
2566 2567
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	const struct cnl_ddi_buf_trans *ddi_translations;
2568
	enum port port = encoder->port;
2569 2570
	int n_entries, ln;
	u32 val;
2571

2572
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2573
		ddi_translations = cnl_get_buf_trans_hdmi(encoder, &n_entries);
2574
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
2575
		ddi_translations = cnl_get_buf_trans_edp(encoder, &n_entries);
2576
	else
2577
		ddi_translations = cnl_get_buf_trans_dp(encoder, &n_entries);
2578

2579
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2580
		return;
2581
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2582 2583 2584
		level = n_entries - 1;

	/* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
2585
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2586
	val &= ~SCALING_MODE_SEL_MASK;
2587
	val |= SCALING_MODE_SEL(2);
2588
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2589 2590

	/* Program PORT_TX_DW2 */
2591
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW2_LN0(port));
2592 2593
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2594 2595 2596 2597
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
	/* Rcomp scalar is fixed as 0x98 for every table entry */
	val |= RCOMP_SCALAR(0x98);
2598
	intel_de_write(dev_priv, CNL_PORT_TX_DW2_GRP(port), val);
2599

2600
	/* Program PORT_TX_DW4 */
2601 2602
	/* We cannot write to GRP. It would overrite individual loadgen */
	for (ln = 0; ln < 4; ln++) {
2603
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2604 2605
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2606 2607 2608
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2609
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2610 2611
	}

2612
	/* Program PORT_TX_DW5 */
2613
	/* All DW5 values are fixed for every table entry */
2614
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2615
	val &= ~RTERM_SELECT_MASK;
2616 2617
	val |= RTERM_SELECT(6);
	val |= TAP3_DISABLE;
2618
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2619

2620
	/* Program PORT_TX_DW7 */
2621
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW7_LN0(port));
2622
	val &= ~N_SCALAR_MASK;
2623
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2624
	intel_de_write(dev_priv, CNL_PORT_TX_DW7_GRP(port), val);
2625 2626
}

2627
static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
2628 2629
				    const struct intel_crtc_state *crtc_state,
				    int level)
2630
{
2631
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2632
	enum port port = encoder->port;
2633
	int width, rate, ln;
2634
	u32 val;
2635

2636 2637
	width = crtc_state->lane_count;
	rate = crtc_state->port_clock;
2638 2639 2640 2641 2642 2643

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
2644
	val = intel_de_read(dev_priv, CNL_PORT_PCS_DW1_LN0(port));
2645
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2646
		val &= ~COMMON_KEEPER_EN;
2647 2648
	else
		val |= COMMON_KEEPER_EN;
2649
	intel_de_write(dev_priv, CNL_PORT_PCS_DW1_GRP(port), val);
2650 2651 2652

	/* 2. Program loadgen select */
	/*
2653 2654 2655 2656
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
2657
	 */
2658
	for (ln = 0; ln <= 3; ln++) {
2659
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2660 2661
		val &= ~LOADGEN_SELECT;

2662 2663
		if ((rate <= 600000 && width == 4 && ln >= 1)  ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
2664 2665
			val |= LOADGEN_SELECT;
		}
2666
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2667
	}
2668 2669

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2670
	val = intel_de_read(dev_priv, CNL_PORT_CL1CM_DW5);
2671
	val |= SUS_CLOCK_CONFIG;
2672
	intel_de_write(dev_priv, CNL_PORT_CL1CM_DW5, val);
2673 2674

	/* 4. Clear training enable to change swing values */
2675
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2676
	val &= ~TX_TRAINING_EN;
2677
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2678 2679

	/* 5. Program swing and de-emphasis */
2680
	cnl_ddi_vswing_program(encoder, crtc_state, level);
2681 2682

	/* 6. Set training enable to trigger update */
2683
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2684
	val |= TX_TRAINING_EN;
2685
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2686 2687
}

2688
static void icl_ddi_combo_vswing_program(struct intel_encoder *encoder,
2689 2690
					 const struct intel_crtc_state *crtc_state,
					 int level)
2691
{
2692
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2693
	const struct cnl_ddi_buf_trans *ddi_translations;
2694
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2695 2696
	int n_entries, ln;
	u32 val;
2697

2698
	if (INTEL_GEN(dev_priv) >= 12)
2699
		ddi_translations = tgl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
2700 2701 2702
	else if (IS_PLATFORM(dev_priv, INTEL_JASPERLAKE))
		ddi_translations = jsl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
	else if (IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
2703
		ddi_translations = ehl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
2704
	else
2705
		ddi_translations = icl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
2706

2707 2708 2709
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2710 2711
		level = n_entries - 1;

2712
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP)) {
2713 2714 2715 2716 2717 2718 2719 2720
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		val = EDP4K2K_MODE_OVRD_EN | EDP4K2K_MODE_OVRD_OPTIMIZED;
		intel_dp->hobl_active = is_hobl_buf_trans(ddi_translations);
		intel_de_rmw(dev_priv, ICL_PORT_CL_DW10(phy), val,
			     intel_dp->hobl_active ? val : 0);
	}

2721
	/* Set PORT_TX_DW5 */
2722
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2723 2724 2725
	val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
		  TAP2_DISABLE | TAP3_DISABLE);
	val |= SCALING_MODE_SEL(0x2);
2726
	val |= RTERM_SELECT(0x6);
2727
	val |= TAP3_DISABLE;
2728
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2729 2730

	/* Program PORT_TX_DW2 */
2731
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
2732 2733
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2734 2735
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
2736
	/* Program Rcomp scalar for every table entry */
2737
	val |= RCOMP_SCALAR(0x98);
2738
	intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), val);
2739 2740 2741 2742

	/* Program PORT_TX_DW4 */
	/* We cannot write to GRP. It would overwrite individual loadgen. */
	for (ln = 0; ln <= 3; ln++) {
2743
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2744 2745
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2746 2747 2748
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2749
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2750
	}
2751 2752

	/* Program PORT_TX_DW7 */
2753
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW7_LN0(phy));
2754 2755
	val &= ~N_SCALAR_MASK;
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2756
	intel_de_write(dev_priv, ICL_PORT_TX_DW7_GRP(phy), val);
2757 2758 2759
}

static void icl_combo_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
2760 2761
					      const struct intel_crtc_state *crtc_state,
					      int level)
2762 2763
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2764
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2765
	int width, rate, ln;
2766 2767
	u32 val;

2768 2769
	width = crtc_state->lane_count;
	rate = crtc_state->port_clock;
2770 2771 2772 2773 2774 2775

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
2776
	val = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy));
2777
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2778 2779 2780
		val &= ~COMMON_KEEPER_EN;
	else
		val |= COMMON_KEEPER_EN;
2781
	intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), val);
2782 2783 2784 2785 2786 2787 2788 2789 2790

	/* 2. Program loadgen select */
	/*
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
	 */
	for (ln = 0; ln <= 3; ln++) {
2791
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2792 2793 2794 2795 2796 2797
		val &= ~LOADGEN_SELECT;

		if ((rate <= 600000 && width == 4 && ln >= 1) ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
			val |= LOADGEN_SELECT;
		}
2798
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2799 2800 2801
	}

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2802
	val = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy));
2803
	val |= SUS_CLOCK_CONFIG;
2804
	intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), val);
2805 2806

	/* 4. Clear training enable to change swing values */
2807
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2808
	val &= ~TX_TRAINING_EN;
2809
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2810 2811

	/* 5. Program swing and de-emphasis */
2812
	icl_ddi_combo_vswing_program(encoder, crtc_state, level);
2813 2814

	/* 6. Set training enable to trigger update */
2815
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2816
	val |= TX_TRAINING_EN;
2817
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2818 2819
}

2820
static void icl_mg_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
2821 2822
					   const struct intel_crtc_state *crtc_state,
					   int level)
2823 2824
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2825
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
2826
	const struct icl_mg_phy_ddi_buf_trans *ddi_translations;
2827 2828
	int n_entries, ln;
	u32 val;
2829

2830
	ddi_translations = icl_get_mg_buf_trans(encoder, crtc_state, &n_entries);
2831 2832 2833 2834

	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2835
		level = n_entries - 1;
2836 2837 2838

	/* Set MG_TX_LINK_PARAMS cri_use_fs32 to 0. */
	for (ln = 0; ln < 2; ln++) {
2839
		val = intel_de_read(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port));
2840
		val &= ~CRI_USE_FS32;
2841
		intel_de_write(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port), val);
2842

2843
		val = intel_de_read(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port));
2844
		val &= ~CRI_USE_FS32;
2845
		intel_de_write(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port), val);
2846 2847 2848 2849
	}

	/* Program MG_TX_SWINGCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2850
		val = intel_de_read(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port));
2851 2852 2853
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2854
		intel_de_write(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port), val);
2855

2856
		val = intel_de_read(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port));
2857 2858 2859
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2860
		intel_de_write(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port), val);
2861 2862 2863 2864
	}

	/* Program MG_TX_DRVCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2865
		val = intel_de_read(dev_priv, MG_TX1_DRVCTRL(ln, tc_port));
2866 2867 2868 2869 2870 2871 2872
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2873
		intel_de_write(dev_priv, MG_TX1_DRVCTRL(ln, tc_port), val);
2874

2875
		val = intel_de_read(dev_priv, MG_TX2_DRVCTRL(ln, tc_port));
2876 2877 2878 2879 2880 2881 2882
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2883
		intel_de_write(dev_priv, MG_TX2_DRVCTRL(ln, tc_port), val);
2884 2885 2886 2887 2888 2889 2890 2891 2892 2893

		/* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
	}

	/*
	 * Program MG_CLKHUB<LN, port being used> with value from frequency table
	 * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
	 * values from table for which TX1 and TX2 enabled.
	 */
	for (ln = 0; ln < 2; ln++) {
2894
		val = intel_de_read(dev_priv, MG_CLKHUB(ln, tc_port));
2895
		if (crtc_state->port_clock < 300000)
2896 2897 2898
			val |= CFG_LOW_RATE_LKREN_EN;
		else
			val &= ~CFG_LOW_RATE_LKREN_EN;
2899
		intel_de_write(dev_priv, MG_CLKHUB(ln, tc_port), val);
2900 2901 2902 2903
	}

	/* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
	for (ln = 0; ln < 2; ln++) {
2904
		val = intel_de_read(dev_priv, MG_TX1_DCC(ln, tc_port));
2905
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
2906
		if (crtc_state->port_clock <= 500000) {
2907 2908 2909 2910 2911
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2912
		intel_de_write(dev_priv, MG_TX1_DCC(ln, tc_port), val);
2913

2914
		val = intel_de_read(dev_priv, MG_TX2_DCC(ln, tc_port));
2915
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
2916
		if (crtc_state->port_clock <= 500000) {
2917 2918 2919 2920 2921
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2922
		intel_de_write(dev_priv, MG_TX2_DCC(ln, tc_port), val);
2923 2924 2925 2926
	}

	/* Program MG_TX_PISO_READLOAD with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2927 2928
		val = intel_de_read(dev_priv,
				    MG_TX1_PISO_READLOAD(ln, tc_port));
2929
		val |= CRI_CALCINIT;
2930 2931
		intel_de_write(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port),
			       val);
2932

2933 2934
		val = intel_de_read(dev_priv,
				    MG_TX2_PISO_READLOAD(ln, tc_port));
2935
		val |= CRI_CALCINIT;
2936 2937
		intel_de_write(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port),
			       val);
2938 2939 2940 2941
	}
}

static void icl_ddi_vswing_sequence(struct intel_encoder *encoder,
2942 2943
				    const struct intel_crtc_state *crtc_state,
				    int level)
2944
{
2945
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2946
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2947

2948
	if (intel_phy_is_combo(dev_priv, phy))
2949
		icl_combo_phy_ddi_vswing_sequence(encoder, crtc_state, level);
2950
	else
2951
		icl_mg_phy_ddi_vswing_sequence(encoder, crtc_state, level);
2952 2953
}

2954
static void
2955 2956 2957
tgl_dkl_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
				int level)
2958 2959 2960 2961
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
	const struct tgl_dkl_phy_ddi_buf_trans *ddi_translations;
2962 2963
	u32 val, dpcnt_mask, dpcnt_val;
	int n_entries, ln;
2964

2965
	ddi_translations = tgl_get_dkl_buf_trans(encoder, crtc_state, &n_entries);
2966

2967 2968 2969
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2970 2971 2972 2973 2974 2975 2976 2977 2978 2979
		level = n_entries - 1;

	dpcnt_mask = (DKL_TX_PRESHOOT_COEFF_MASK |
		      DKL_TX_DE_EMPAHSIS_COEFF_MASK |
		      DKL_TX_VSWING_CONTROL_MASK);
	dpcnt_val = DKL_TX_VSWING_CONTROL(ddi_translations[level].dkl_vswing_control);
	dpcnt_val |= DKL_TX_DE_EMPHASIS_COEFF(ddi_translations[level].dkl_de_emphasis_control);
	dpcnt_val |= DKL_TX_PRESHOOT_COEFF(ddi_translations[level].dkl_preshoot_control);

	for (ln = 0; ln < 2; ln++) {
2980 2981
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, ln));
2982

2983
		intel_de_write(dev_priv, DKL_TX_PMD_LANE_SUS(tc_port), 0);
2984

2985
		/* All the registers are RMW */
2986
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL0(tc_port));
2987 2988
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
2989
		intel_de_write(dev_priv, DKL_TX_DPCNTL0(tc_port), val);
2990

2991
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL1(tc_port));
2992 2993
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
2994
		intel_de_write(dev_priv, DKL_TX_DPCNTL1(tc_port), val);
2995

2996
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL2(tc_port));
2997
		val &= ~DKL_TX_DP20BITMODE;
2998
		intel_de_write(dev_priv, DKL_TX_DPCNTL2(tc_port), val);
2999 3000 3001 3002
	}
}

static void tgl_ddi_vswing_sequence(struct intel_encoder *encoder,
3003 3004
				    const struct intel_crtc_state *crtc_state,
				    int level)
3005 3006 3007 3008 3009
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);

	if (intel_phy_is_combo(dev_priv, phy))
3010
		icl_combo_phy_ddi_vswing_sequence(encoder, crtc_state, level);
3011
	else
3012
		tgl_dkl_phy_ddi_vswing_sequence(encoder, crtc_state, level);
3013 3014
}

3015 3016
static int translate_signal_level(struct intel_dp *intel_dp,
				  u8 signal_levels)
3017
{
3018
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3019
	int i;
3020

3021 3022 3023
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
3024 3025
	}

3026 3027 3028
	drm_WARN(&i915->drm, 1,
		 "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
		 signal_levels);
3029 3030

	return 0;
3031 3032
}

3033
static int intel_ddi_dp_level(struct intel_dp *intel_dp)
3034
{
3035
	u8 train_set = intel_dp->train_set[0];
3036 3037
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);
3038

3039
	return translate_signal_level(intel_dp, signal_levels);
3040 3041
}

3042
static void
3043 3044
tgl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
3045
{
3046
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3047
	int level = intel_ddi_dp_level(intel_dp);
3048

3049
	tgl_ddi_vswing_sequence(encoder, crtc_state, level);
3050
}
3051

3052
static void
3053 3054
icl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
3055 3056 3057 3058
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

3059
	icl_ddi_vswing_sequence(encoder, crtc_state, level);
3060 3061
}

3062
static void
3063 3064
cnl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
3065
{
3066
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3067
	int level = intel_ddi_dp_level(intel_dp);
3068

3069
	cnl_ddi_vswing_sequence(encoder, crtc_state, level);
3070 3071 3072
}

static void
3073 3074
bxt_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
3075 3076 3077 3078
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

3079
	bxt_ddi_vswing_sequence(encoder, crtc_state, level);
3080 3081 3082
}

static void
3083 3084
hsw_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int level = intel_ddi_dp_level(intel_dp);
	enum port port = encoder->port;
	u32 signal_levels;

	signal_levels = DDI_BUF_TRANS_SELECT(level);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~DDI_BUF_EMP_MASK;
	intel_dp->DP |= signal_levels;

3100
	if (IS_GEN9_BC(dev_priv))
3101
		skl_ddi_set_iboost(encoder, crtc_state, level);
3102

3103 3104
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
3105 3106
}

3107 3108
static u32 icl_dpclka_cfgcr0_clk_off(struct drm_i915_private *dev_priv,
				     enum phy phy)
3109
{
3110 3111 3112
	if (IS_ROCKETLAKE(dev_priv)) {
		return RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
	} else if (intel_phy_is_combo(dev_priv, phy)) {
3113 3114 3115 3116
		return ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
	} else if (intel_phy_is_tc(dev_priv, phy)) {
		enum tc_port tc_port = intel_port_to_tc(dev_priv,
							(enum port)phy);
3117 3118 3119 3120 3121 3122 3123

		return ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port);
	}

	return 0;
}

3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157
static void dg1_map_plls_to_ports(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	u32 val;

	/*
	 * If we fail this, something went very wrong: first 2 PLLs should be
	 * used by first 2 phys and last 2 PLLs by last phys
	 */
	if (drm_WARN_ON(&dev_priv->drm,
			(pll->info->id < DPLL_ID_DG1_DPLL2 && phy >= PHY_C) ||
			(pll->info->id >= DPLL_ID_DG1_DPLL2 && phy < PHY_C)))
		return;

	mutex_lock(&dev_priv->dpll.lock);

	val = intel_de_read(dev_priv, DG1_DPCLKA_CFGCR0(phy));
	drm_WARN_ON(&dev_priv->drm,
		    (val & DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy)) == 0);

	val &= ~DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
	val |= DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
	intel_de_write(dev_priv, DG1_DPCLKA_CFGCR0(phy), val);
	intel_de_posting_read(dev_priv, DG1_DPCLKA_CFGCR0(phy));

	val &= ~DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
	intel_de_write(dev_priv, DG1_DPCLKA_CFGCR0(phy), val);

	mutex_unlock(&dev_priv->dpll.lock);
}

3158 3159
static void icl_map_plls_to_ports(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
3160
{
3161
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3162
	struct intel_shared_dpll *pll = crtc_state->shared_dpll;
3163
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3164
	u32 val;
3165

3166
	mutex_lock(&dev_priv->dpll.lock);
3167

3168
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
3169 3170
	drm_WARN_ON(&dev_priv->drm,
		    (val & icl_dpclka_cfgcr0_clk_off(dev_priv, phy)) == 0);
3171

3172
	if (intel_phy_is_combo(dev_priv, phy)) {
3173 3174 3175 3176 3177 3178 3179 3180 3181 3182
		u32 mask, sel;

		if (IS_ROCKETLAKE(dev_priv)) {
			mask = RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
			sel = RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
		} else {
			mask = ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
			sel = ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
		}

3183 3184 3185 3186 3187 3188 3189 3190 3191 3192
		/*
		 * Even though this register references DDIs, note that we
		 * want to pass the PHY rather than the port (DDI).  For
		 * ICL, port=phy in all cases so it doesn't matter, but for
		 * EHL the bspec notes the following:
		 *
		 *   "DDID clock tied to DDIA clock, so DPCLKA_CFGCR0 DDIA
		 *   Clock Select chooses the PLL for both DDIA and DDID and
		 *   drives port A in all cases."
		 */
3193 3194
		val &= ~mask;
		val |= sel;
3195 3196
		intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
		intel_de_posting_read(dev_priv, ICL_DPCLKA_CFGCR0);
3197
	}
3198

3199
	val &= ~icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
3200
	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
3201

3202
	mutex_unlock(&dev_priv->dpll.lock);
3203 3204
}

3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217
static void dg1_unmap_plls_to_ports(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);

	mutex_lock(&dev_priv->dpll.lock);

	intel_de_rmw(dev_priv, DG1_DPCLKA_CFGCR0(phy), 0,
		     DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));

	mutex_unlock(&dev_priv->dpll.lock);
}

3218
static void icl_unmap_plls_to_ports(struct intel_encoder *encoder)
3219
{
3220
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3221
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3222
	u32 val;
3223

3224
	mutex_lock(&dev_priv->dpll.lock);
3225

3226
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
3227
	val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
3228
	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
3229

3230
	mutex_unlock(&dev_priv->dpll.lock);
3231 3232
}

3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263
static void dg1_sanitize_port_clk_off(struct drm_i915_private *dev_priv,
				      u32 port_mask, bool ddi_clk_needed)
{
	enum port port;
	u32 val;

	for_each_port_masked(port, port_mask) {
		enum phy phy = intel_port_to_phy(dev_priv, port);
		bool ddi_clk_off;

		val = intel_de_read(dev_priv, DG1_DPCLKA_CFGCR0(phy));
		ddi_clk_off = val & DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);

		if (ddi_clk_needed == !ddi_clk_off)
			continue;

		/*
		 * Punt on the case now where clock is gated, but it would
		 * be needed by the port. Something else is really broken then.
		 */
		if (drm_WARN_ON(&dev_priv->drm, ddi_clk_needed))
			continue;

		drm_notice(&dev_priv->drm,
			   "PHY %c is disabled with an ungated DDI clock, gate it\n",
			   phy_name(phy));
		val |= DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
		intel_de_write(dev_priv, DG1_DPCLKA_CFGCR0(phy), val);
	}
}

3264 3265 3266 3267 3268 3269
static void icl_sanitize_port_clk_off(struct drm_i915_private *dev_priv,
				      u32 port_mask, bool ddi_clk_needed)
{
	enum port port;
	u32 val;

3270
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
3271 3272
	for_each_port_masked(port, port_mask) {
		enum phy phy = intel_port_to_phy(dev_priv, port);
3273 3274
		bool ddi_clk_off = val & icl_dpclka_cfgcr0_clk_off(dev_priv,
								   phy);
3275

3276
		if (ddi_clk_needed == !ddi_clk_off)
3277 3278 3279 3280 3281 3282
			continue;

		/*
		 * Punt on the case now where clock is gated, but it would
		 * be needed by the port. Something else is really broken then.
		 */
3283
		if (drm_WARN_ON(&dev_priv->drm, ddi_clk_needed))
3284 3285
			continue;

3286 3287 3288
		drm_notice(&dev_priv->drm,
			   "PHY %c is disabled/in DSI mode with an ungated DDI clock, gate it\n",
			   phy_name(phy));
3289
		val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
3290
		intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
3291 3292 3293
	}
}

3294 3295 3296
void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3297 3298
	u32 port_mask;
	bool ddi_clk_needed;
3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315

	/*
	 * In case of DP MST, we sanitize the primary encoder only, not the
	 * virtual ones.
	 */
	if (encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
		u8 pipe_mask;
		bool is_mst;

		intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
		/*
		 * In the unlikely case that BIOS enables DP in MST mode, just
		 * warn since our MST HW readout is incomplete.
		 */
3316
		if (drm_WARN_ON(&dev_priv->drm, is_mst))
3317 3318
			return;
	}
3319

3320 3321
	port_mask = BIT(encoder->port);
	ddi_clk_needed = encoder->base.crtc;
3322

3323 3324
	if (encoder->type == INTEL_OUTPUT_DSI) {
		struct intel_encoder *other_encoder;
3325

3326 3327 3328 3329 3330 3331 3332 3333 3334
		port_mask = intel_dsi_encoder_ports(encoder);
		/*
		 * Sanity check that we haven't incorrectly registered another
		 * encoder using any of the ports of this DSI encoder.
		 */
		for_each_intel_encoder(&dev_priv->drm, other_encoder) {
			if (other_encoder == encoder)
				continue;

3335 3336
			if (drm_WARN_ON(&dev_priv->drm,
					port_mask & BIT(other_encoder->port)))
3337 3338 3339
				return;
		}
		/*
3340 3341
		 * For DSI we keep the ddi clocks gated
		 * except during enable/disable sequence.
3342
		 */
3343
		ddi_clk_needed = false;
3344 3345
	}

3346 3347 3348 3349
	if (IS_DG1(dev_priv))
		dg1_sanitize_port_clk_off(dev_priv, port_mask, ddi_clk_needed);
	else
		icl_sanitize_port_clk_off(dev_priv, port_mask, ddi_clk_needed);
3350 3351
}

3352
static void intel_ddi_clk_select(struct intel_encoder *encoder,
3353
				 const struct intel_crtc_state *crtc_state)
3354
{
3355
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3356
	enum port port = encoder->port;
3357
	enum phy phy = intel_port_to_phy(dev_priv, port);
3358
	u32 val;
3359
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
3360

3361
	if (drm_WARN_ON(&dev_priv->drm, !pll))
3362 3363
		return;

3364
	mutex_lock(&dev_priv->dpll.lock);
3365

3366
	if (INTEL_GEN(dev_priv) >= 11) {
3367
		if (!intel_phy_is_combo(dev_priv, phy))
3368 3369
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       icl_pll_to_ddi_clk_sel(encoder, crtc_state));
3370
		else if (IS_JSL_EHL(dev_priv) && port >= PORT_C)
3371 3372 3373 3374
			/*
			 * MG does not exist but the programming is required
			 * to ungate DDIC and DDID
			 */
3375 3376
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       DDI_CLK_SEL_MG);
3377
	} else if (IS_CANNONLAKE(dev_priv)) {
R
Rodrigo Vivi 已提交
3378
		/* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */
3379
		val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
3380
		val &= ~DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
3381
		val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, port);
3382
		intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
3383

R
Rodrigo Vivi 已提交
3384 3385 3386 3387 3388
		/*
		 * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI.
		 * This step and the step before must be done with separate
		 * register writes.
		 */
3389
		val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
R
Rodrigo Vivi 已提交
3390
		val &= ~DPCLKA_CFGCR0_DDI_CLK_OFF(port);
3391
		intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
R
Rodrigo Vivi 已提交
3392
	} else if (IS_GEN9_BC(dev_priv)) {
3393
		/* DDI -> PLL mapping  */
3394
		val = intel_de_read(dev_priv, DPLL_CTRL2);
3395 3396

		val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
3397
			 DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
3398
		val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
3399 3400
			DPLL_CTRL2_DDI_SEL_OVERRIDE(port));

3401
		intel_de_write(dev_priv, DPLL_CTRL2, val);
3402

3403
	} else if (INTEL_GEN(dev_priv) < 9) {
3404 3405
		intel_de_write(dev_priv, PORT_CLK_SEL(port),
			       hsw_pll_to_ddi_pll_sel(pll));
3406
	}
3407

3408
	mutex_unlock(&dev_priv->dpll.lock);
3409 3410
}

3411 3412 3413
static void intel_ddi_clk_disable(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3414
	enum port port = encoder->port;
3415
	enum phy phy = intel_port_to_phy(dev_priv, port);
3416

3417
	if (INTEL_GEN(dev_priv) >= 11) {
3418
		if (!intel_phy_is_combo(dev_priv, phy) ||
3419
		    (IS_JSL_EHL(dev_priv) && port >= PORT_C))
3420 3421
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       DDI_CLK_SEL_NONE);
3422
	} else if (IS_CANNONLAKE(dev_priv)) {
3423 3424
		intel_de_write(dev_priv, DPCLKA_CFGCR0,
			       intel_de_read(dev_priv, DPCLKA_CFGCR0) | DPCLKA_CFGCR0_DDI_CLK_OFF(port));
3425
	} else if (IS_GEN9_BC(dev_priv)) {
3426 3427
		intel_de_write(dev_priv, DPLL_CTRL2,
			       intel_de_read(dev_priv, DPLL_CTRL2) | DPLL_CTRL2_DDI_CLK_OFF(port));
3428
	} else if (INTEL_GEN(dev_priv) < 9) {
3429 3430
		intel_de_write(dev_priv, PORT_CLK_SEL(port),
			       PORT_CLK_SEL_NONE);
3431
	}
3432 3433
}

3434
static void
3435
icl_program_mg_dp_mode(struct intel_digital_port *dig_port,
3436
		       const struct intel_crtc_state *crtc_state)
3437
{
3438 3439
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, dig_port->base.port);
3440 3441
	u32 ln0, ln1, pin_assignment;
	u8 width;
3442

3443
	if (dig_port->tc_mode == TC_PORT_TBT_ALT)
3444 3445
		return;

3446
	if (INTEL_GEN(dev_priv) >= 12) {
3447 3448 3449 3450 3451 3452
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		ln0 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		ln1 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
3453
	} else {
3454 3455
		ln0 = intel_de_read(dev_priv, MG_DP_MODE(0, tc_port));
		ln1 = intel_de_read(dev_priv, MG_DP_MODE(1, tc_port));
3456
	}
3457

3458
	ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
3459
	ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
3460

3461
	/* DPPATC */
3462
	pin_assignment = intel_tc_port_get_pin_assignment_mask(dig_port);
3463
	width = crtc_state->lane_count;
3464

3465 3466
	switch (pin_assignment) {
	case 0x0:
3467
		drm_WARN_ON(&dev_priv->drm,
3468
			    dig_port->tc_mode != TC_PORT_LEGACY);
3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490
		if (width == 1) {
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x1:
		if (width == 4) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x2:
		if (width == 2) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x3:
	case 0x5:
		if (width == 1) {
3491 3492
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
3493 3494 3495
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
3496 3497
		}
		break;
3498 3499 3500 3501 3502 3503 3504 3505 3506
	case 0x4:
	case 0x6:
		if (width == 1) {
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
3507 3508
		break;
	default:
3509
		MISSING_CASE(pin_assignment);
3510 3511
	}

3512
	if (INTEL_GEN(dev_priv) >= 12) {
3513 3514 3515 3516 3517 3518
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln0);
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln1);
3519
	} else {
3520 3521
		intel_de_write(dev_priv, MG_DP_MODE(0, tc_port), ln0);
		intel_de_write(dev_priv, MG_DP_MODE(1, tc_port), ln1);
3522
	}
3523 3524
}

3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555
static enum transcoder
tgl_dp_tp_transcoder(const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
		return crtc_state->mst_master_transcoder;
	else
		return crtc_state->cpu_transcoder;
}

i915_reg_t dp_tp_ctl_reg(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (INTEL_GEN(dev_priv) >= 12)
		return TGL_DP_TP_CTL(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_CTL(encoder->port);
}

i915_reg_t dp_tp_status_reg(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (INTEL_GEN(dev_priv) >= 12)
		return TGL_DP_TP_STATUS(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_STATUS(encoder->port);
}

3556 3557 3558
static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
{
3559 3560
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

3561 3562 3563 3564
	if (!crtc_state->fec_enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
3565 3566
		drm_dbg_kms(&i915->drm,
			    "Failed to set FEC_READY in the sink\n");
3567 3568
}

3569 3570 3571 3572
static void intel_ddi_enable_fec(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3573
	struct intel_dp *intel_dp;
3574 3575 3576 3577 3578
	u32 val;

	if (!crtc_state->fec_enable)
		return;

3579
	intel_dp = enc_to_intel_dp(encoder);
3580
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3581
	val |= DP_TP_CTL_FEC_ENABLE;
3582
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
3583 3584
}

A
Anusha Srivatsa 已提交
3585 3586 3587 3588
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
					const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3589
	struct intel_dp *intel_dp;
A
Anusha Srivatsa 已提交
3590 3591 3592 3593 3594
	u32 val;

	if (!crtc_state->fec_enable)
		return;

3595
	intel_dp = enc_to_intel_dp(encoder);
3596
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
3597
	val &= ~DP_TP_CTL_FEC_ENABLE;
3598 3599
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
3600 3601
}

3602 3603
static void tgl_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3604 3605 3606
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
3607
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3608 3609
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3610
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3611 3612 3613
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
	int level = intel_ddi_dp_level(intel_dp);

3614 3615 3616
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
3617

3618 3619 3620 3621 3622 3623
	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */
3624

3625
	/* 2. Enable Panel Power if PPS is required */
3626
	intel_pps_on(intel_dp);
3627 3628

	/*
3629 3630 3631 3632
	 * 3. For non-TBT Type-C ports, set FIA lane count
	 * (DFLEXDPSP.DPX4TXLATC)
	 *
	 * This was done before tgl_ddi_pre_enable_dp by
3633
	 * hsw_crtc_enable()->intel_encoders_pre_pll_enable().
3634 3635
	 */

3636 3637 3638 3639
	/*
	 * 4. Enable the port PLL.
	 *
	 * The PLL enabling itself was already done before this function by
3640
	 * hsw_crtc_enable()->intel_enable_shared_dpll().  We need only
3641 3642
	 * configure the PLL to port mapping here.
	 */
3643 3644
	intel_ddi_clk_select(encoder, crtc_state);

3645
	/* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
3646
	if (!intel_phy_is_tc(dev_priv, phy) ||
3647 3648 3649 3650 3651
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
3652

3653
	/* 6. Program DP_MODE */
3654
	icl_program_mg_dp_mode(dig_port, crtc_state);
3655 3656

	/*
3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668
	 * 7. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 7.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
3669
	 */
3670
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
3671

3672 3673 3674 3675
	/*
	 * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
3676
	intel_ddi_config_transcoder_func(encoder, crtc_state);
3677

3678 3679 3680 3681 3682 3683 3684 3685 3686
	/*
	 * 7.c Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 7.e Configure voltage swing and related IO settings */
3687
	tgl_ddi_vswing_sequence(encoder, crtc_state, level);
3688

3689 3690 3691 3692
	/*
	 * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
	 * the used lanes of the DDI.
	 */
3693 3694 3695 3696 3697 3698 3699 3700 3701
	if (intel_phy_is_combo(dev_priv, phy)) {
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
					       crtc_state->lane_count,
					       lane_reversal);
	}

3702 3703 3704 3705 3706 3707 3708 3709
	/*
	 * 7.g Configure and enable DDI_BUF_CTL
	 * 7.h Wait for DDI_BUF_CTL DDI Idle Status = 0b (Not Idle), timeout
	 *     after 500 us.
	 *
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
3710
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);
3711 3712

	if (!is_mst)
3713
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
3714

3715
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
3716 3717 3718 3719 3720 3721 3722
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3723

3724
	intel_dp_check_frl_training(intel_dp);
3725
	intel_dp_pcon_dsc_configure(intel_dp, crtc_state);
3726

3727 3728 3729 3730 3731 3732 3733
	/*
	 * 7.i Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
3734
	intel_dp_start_link_train(intel_dp, crtc_state);
3735

3736
	/* 7.k Set DP_TP_CTL link training to Normal */
3737
	if (!is_trans_port_sync_mode(crtc_state))
3738
		intel_dp_stop_link_train(intel_dp, crtc_state);
3739

3740
	/* 7.l Configure and enable FEC if needed */
3741
	intel_ddi_enable_fec(encoder, crtc_state);
3742 3743
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
3744 3745
}

3746 3747
static void hsw_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3748 3749
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
3750
{
3751
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3752
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3753
	enum port port = encoder->port;
3754
	enum phy phy = intel_port_to_phy(dev_priv, port);
3755
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3756
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
3757
	int level = intel_ddi_dp_level(intel_dp);
3758

3759
	if (INTEL_GEN(dev_priv) < 11)
3760 3761
		drm_WARN_ON(&dev_priv->drm,
			    is_mst && (port == PORT_A || port == PORT_E));
3762
	else
3763
		drm_WARN_ON(&dev_priv->drm, is_mst && port == PORT_A);
3764

3765 3766 3767
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
3768

3769
	intel_pps_on(intel_dp);
3770

3771
	intel_ddi_clk_select(encoder, crtc_state);
3772

3773
	if (!intel_phy_is_tc(dev_priv, phy) ||
3774 3775 3776 3777 3778
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
3779

3780
	icl_program_mg_dp_mode(dig_port, crtc_state);
P
Paulo Zanoni 已提交
3781

3782
	if (INTEL_GEN(dev_priv) >= 11)
3783
		icl_ddi_vswing_sequence(encoder, crtc_state, level);
3784
	else if (IS_CANNONLAKE(dev_priv))
3785
		cnl_ddi_vswing_sequence(encoder, crtc_state, level);
3786
	else if (IS_GEN9_LP(dev_priv))
3787
		bxt_ddi_vswing_sequence(encoder, crtc_state, level);
3788
	else
3789
		intel_prepare_dp_ddi_buffers(encoder, crtc_state);
3790

3791
	if (intel_phy_is_combo(dev_priv, phy)) {
3792 3793 3794
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

3795
		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
3796 3797 3798 3799
					       crtc_state->lane_count,
					       lane_reversal);
	}

3800
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);
3801
	if (!is_mst)
3802
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
3803
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
3804 3805
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
					      true);
3806
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3807
	intel_dp_start_link_train(intel_dp, crtc_state);
3808 3809
	if ((port != PORT_A || INTEL_GEN(dev_priv) >= 9) &&
	    !is_trans_port_sync_mode(crtc_state))
3810
		intel_dp_stop_link_train(intel_dp, crtc_state);
3811

3812 3813
	intel_ddi_enable_fec(encoder, crtc_state);

3814
	if (!is_mst)
3815
		intel_ddi_enable_pipe_clock(encoder, crtc_state);
3816

3817 3818
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
3819
}
3820

3821 3822
static void intel_ddi_pre_enable_dp(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
3823 3824 3825 3826 3827 3828
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (INTEL_GEN(dev_priv) >= 12)
3829
		tgl_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
3830
	else
3831
		hsw_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
3832

3833 3834 3835
	/* MST will call a setting of MSA after an allocating of Virtual Channel
	 * from MST encoder pre_enable callback.
	 */
3836
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3837
		intel_ddi_set_dp_msa(crtc_state, conn_state);
3838

3839 3840
		intel_dp_set_m_n(crtc_state, M1_N1);
	}
3841 3842
}

3843 3844
static void intel_ddi_pre_enable_hdmi(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
3845
				      const struct intel_crtc_state *crtc_state,
3846
				      const struct drm_connector_state *conn_state)
3847
{
3848 3849
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
3850
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3851
	int level = intel_ddi_hdmi_level(encoder, crtc_state);
3852

3853
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
3854
	intel_ddi_clk_select(encoder, crtc_state);
3855

3856 3857 3858
	drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
	dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
							   dig_port->ddi_io_power_domain);
3859

3860
	icl_program_mg_dp_mode(dig_port, crtc_state);
3861

3862
	if (INTEL_GEN(dev_priv) >= 12)
3863
		tgl_ddi_vswing_sequence(encoder, crtc_state, level);
3864
	else if (INTEL_GEN(dev_priv) == 11)
3865
		icl_ddi_vswing_sequence(encoder, crtc_state, level);
3866
	else if (IS_CANNONLAKE(dev_priv))
3867
		cnl_ddi_vswing_sequence(encoder, crtc_state, level);
3868
	else if (IS_GEN9_LP(dev_priv))
3869
		bxt_ddi_vswing_sequence(encoder, crtc_state, level);
3870
	else
3871
		intel_prepare_hdmi_ddi_buffers(encoder, level);
3872 3873

	if (IS_GEN9_BC(dev_priv))
3874
		skl_ddi_set_iboost(encoder, crtc_state, level);
3875

3876
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
3877

3878 3879 3880
	dig_port->set_infoframes(encoder,
				 crtc_state->has_infoframe,
				 crtc_state, conn_state);
3881
}
3882

3883 3884
static void intel_ddi_pre_enable(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
3885
				 const struct intel_crtc_state *crtc_state,
3886
				 const struct drm_connector_state *conn_state)
3887
{
3888
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3889 3890
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
3891

3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904
	/*
	 * When called from DP MST code:
	 * - conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - crtc_state will be the state of the first stream to
	 *   be activated on this port, and it may not be the same
	 *   stream that will be deactivated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
	 */

3905
	drm_WARN_ON(&dev_priv->drm, crtc_state->has_pch_encoder);
3906

3907 3908 3909
	if (IS_DG1(dev_priv))
		dg1_map_plls_to_ports(encoder, crtc_state);
	else if (INTEL_GEN(dev_priv) >= 11)
3910 3911
		icl_map_plls_to_ports(encoder, crtc_state);

3912 3913
	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

3914
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
3915 3916
		intel_ddi_pre_enable_hdmi(state, encoder, crtc_state,
					  conn_state);
3917
	} else {
3918
		struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3919

3920 3921
		intel_ddi_pre_enable_dp(state, encoder, crtc_state,
					conn_state);
3922

3923 3924 3925
		/* FIXME precompute everything properly */
		/* FIXME how do we turn infoframes off again? */
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
3926 3927 3928 3929
			dig_port->set_infoframes(encoder,
						 crtc_state->has_infoframe,
						 crtc_state, conn_state);
	}
3930 3931
}

A
Anusha Srivatsa 已提交
3932 3933
static void intel_disable_ddi_buf(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
3934 3935
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3936
	enum port port = encoder->port;
3937 3938 3939
	bool wait = false;
	u32 val;

3940
	val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3941 3942
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
3943
		intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
3944 3945 3946
		wait = true;
	}

3947
	if (intel_crtc_has_dp_encoder(crtc_state)) {
3948
		val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3949 3950
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
3951
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
3952
	}
3953

A
Anusha Srivatsa 已提交
3954 3955 3956
	/* Disable FEC in DP Sink */
	intel_ddi_disable_fec_state(encoder, crtc_state);

3957 3958 3959 3960
	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

3961 3962
static void intel_ddi_post_disable_dp(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
3963 3964
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
3965
{
3966
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3967
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3968
	struct intel_dp *intel_dp = &dig_port->dp;
3969 3970
	bool is_mst = intel_crtc_has_type(old_crtc_state,
					  INTEL_OUTPUT_DP_MST);
3971
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3972

3973 3974 3975
	if (!is_mst)
		intel_dp_set_infoframes(encoder, false,
					old_crtc_state, old_conn_state);
3976

3977 3978 3979 3980
	/*
	 * Power down sink before disabling the port, otherwise we end
	 * up getting interrupts from the sink on detecting link loss.
	 */
3981
	intel_dp_set_power(intel_dp, DP_SET_POWER_D3);
3982

3983 3984 3985 3986 3987
	if (INTEL_GEN(dev_priv) >= 12) {
		if (is_mst) {
			enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
			u32 val;

3988 3989
			val = intel_de_read(dev_priv,
					    TRANS_DDI_FUNC_CTL(cpu_transcoder));
3990 3991
			val &= ~(TGL_TRANS_DDI_PORT_MASK |
				 TRANS_DDI_MODE_SELECT_MASK);
3992 3993 3994
			intel_de_write(dev_priv,
				       TRANS_DDI_FUNC_CTL(cpu_transcoder),
				       val);
3995 3996 3997 3998 3999
		}
	} else {
		if (!is_mst)
			intel_ddi_disable_pipe_clock(old_crtc_state);
	}
4000

A
Anusha Srivatsa 已提交
4001
	intel_disable_ddi_buf(encoder, old_crtc_state);
4002

4003 4004 4005 4006 4007 4008 4009 4010
	/*
	 * From TGL spec: "If single stream or multi-stream master transcoder:
	 * Configure Transcoder Clock select to direct no clock to the
	 * transcoder"
	 */
	if (INTEL_GEN(dev_priv) >= 12)
		intel_ddi_disable_pipe_clock(old_crtc_state);

4011 4012
	intel_pps_vdd_on(intel_dp);
	intel_pps_off(intel_dp);
4013

4014
	if (!intel_phy_is_tc(dev_priv, phy) ||
4015
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
4016 4017 4018
		intel_display_power_put(dev_priv,
					dig_port->ddi_io_power_domain,
					fetch_and_zero(&dig_port->ddi_io_wakeref));
4019

4020 4021
	intel_ddi_clk_disable(encoder);
}
4022

4023 4024
static void intel_ddi_post_disable_hdmi(struct intel_atomic_state *state,
					struct intel_encoder *encoder,
4025 4026 4027 4028
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4029
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4030
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
4031

4032
	dig_port->set_infoframes(encoder, false,
4033 4034
				 old_crtc_state, old_conn_state);

4035 4036
	intel_ddi_disable_pipe_clock(old_crtc_state);

A
Anusha Srivatsa 已提交
4037
	intel_disable_ddi_buf(encoder, old_crtc_state);
4038

4039 4040 4041
	intel_display_power_put(dev_priv,
				dig_port->ddi_io_power_domain,
				fetch_and_zero(&dig_port->ddi_io_wakeref));
4042

4043 4044 4045 4046 4047
	intel_ddi_clk_disable(encoder);

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

4048 4049
static void intel_ddi_post_disable(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
4050 4051 4052
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
4053
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4054
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4055 4056
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
4057

4058 4059
	if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST)) {
		intel_crtc_vblank_off(old_crtc_state);
4060

4061
		intel_disable_pipe(old_crtc_state);
4062

4063 4064
		intel_vrr_disable(old_crtc_state);

4065
		intel_ddi_disable_transcoder_func(old_crtc_state);
4066

4067
		intel_dsc_disable(old_crtc_state);
4068

4069 4070 4071 4072 4073
		if (INTEL_GEN(dev_priv) >= 9)
			skl_scaler_disable(old_crtc_state);
		else
			ilk_pfit_disable(old_crtc_state);
	}
4074

4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089
	if (old_crtc_state->bigjoiner_linked_crtc) {
		struct intel_atomic_state *state =
			to_intel_atomic_state(old_crtc_state->uapi.state);
		struct intel_crtc *slave =
			old_crtc_state->bigjoiner_linked_crtc;
		const struct intel_crtc_state *old_slave_crtc_state =
			intel_atomic_get_old_crtc_state(state, slave);

		intel_crtc_vblank_off(old_slave_crtc_state);
		trace_intel_pipe_disable(slave);

		intel_dsc_disable(old_slave_crtc_state);
		skl_scaler_disable(old_slave_crtc_state);
	}

4090
	/*
4091 4092 4093 4094 4095 4096 4097 4098 4099 4100
	 * When called from DP MST code:
	 * - old_conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - old_crtc_state will be the state of the last stream to
	 *   be deactivated on this port, and it may not be the same
	 *   stream that was activated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
4101
	 */
4102 4103

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
4104 4105
		intel_ddi_post_disable_hdmi(state, encoder, old_crtc_state,
					    old_conn_state);
4106
	else
4107 4108
		intel_ddi_post_disable_dp(state, encoder, old_crtc_state,
					  old_conn_state);
4109

4110 4111 4112
	if (IS_DG1(dev_priv))
		dg1_unmap_plls_to_ports(encoder);
	else if (INTEL_GEN(dev_priv) >= 11)
4113
		icl_unmap_plls_to_ports(encoder);
4114 4115

	if (intel_crtc_has_dp_encoder(old_crtc_state) || is_tc_port)
4116 4117 4118
		intel_display_power_put(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port),
					fetch_and_zero(&dig_port->aux_wakeref));
4119 4120 4121

	if (is_tc_port)
		intel_tc_port_put_link(dig_port);
4122 4123
}

4124 4125
void intel_ddi_fdi_post_disable(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
4126 4127
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
4128
{
4129
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4130
	u32 val;
4131 4132 4133 4134 4135 4136 4137

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
4138
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
4139
	val &= ~FDI_RX_ENABLE;
4140
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
4141

A
Anusha Srivatsa 已提交
4142
	intel_disable_ddi_buf(encoder, old_crtc_state);
4143
	intel_ddi_clk_disable(encoder);
4144

4145
	val = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
4146 4147
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
4148
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), val);
4149

4150
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
4151
	val &= ~FDI_PCDCLK;
4152
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
4153

4154
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
4155
	val &= ~FDI_RX_PLL_ENABLE;
4156
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
4157 4158
}

4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185
static void trans_port_sync_stop_link_train(struct intel_atomic_state *state,
					    struct intel_encoder *encoder,
					    const struct intel_crtc_state *crtc_state)
{
	const struct drm_connector_state *conn_state;
	struct drm_connector *conn;
	int i;

	if (!crtc_state->sync_mode_slaves_mask)
		return;

	for_each_new_connector_in_state(&state->base, conn, conn_state, i) {
		struct intel_encoder *slave_encoder =
			to_intel_encoder(conn_state->best_encoder);
		struct intel_crtc *slave_crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *slave_crtc_state;

		if (!slave_crtc)
			continue;

		slave_crtc_state =
			intel_atomic_get_new_crtc_state(state, slave_crtc);

		if (slave_crtc_state->master_transcoder !=
		    crtc_state->cpu_transcoder)
			continue;

4186 4187
		intel_dp_stop_link_train(enc_to_intel_dp(slave_encoder),
					 slave_crtc_state);
4188 4189 4190 4191
	}

	usleep_range(200, 400);

4192 4193
	intel_dp_stop_link_train(enc_to_intel_dp(encoder),
				 crtc_state);
4194 4195
}

4196 4197
static void intel_enable_ddi_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
4198 4199
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
4200
{
4201
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4202
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4203
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4204
	enum port port = encoder->port;
4205

4206
	if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
4207
		intel_dp_stop_link_train(intel_dp, crtc_state);
4208

4209
	intel_edp_backlight_on(crtc_state, conn_state);
4210
	intel_psr_enable(intel_dp, crtc_state, conn_state);
4211 4212 4213 4214

	if (!dig_port->lspcon.active || dig_port->dp.has_hdmi_sink)
		intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);

4215
	intel_edp_drrs_enable(intel_dp, crtc_state);
4216

4217 4218
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
4219 4220

	trans_port_sync_stop_link_train(state, encoder, crtc_state);
4221 4222
}

4223 4224 4225 4226
static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
			       enum port port)
{
4227 4228 4229 4230 4231 4232
	static const enum transcoder trans[] = {
		[PORT_A] = TRANSCODER_EDP,
		[PORT_B] = TRANSCODER_A,
		[PORT_C] = TRANSCODER_B,
		[PORT_D] = TRANSCODER_C,
		[PORT_E] = TRANSCODER_A,
4233 4234
	};

4235
	drm_WARN_ON(&dev_priv->drm, INTEL_GEN(dev_priv) < 9);
4236

4237
	if (drm_WARN_ON(&dev_priv->drm, port < PORT_A || port > PORT_E))
4238 4239
		port = PORT_A;

4240
	return CHICKEN_TRANS(trans[port]);
4241 4242
}

4243 4244
static void intel_enable_ddi_hdmi(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
4245 4246 4247 4248
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4249
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4250
	struct drm_connector *connector = conn_state->connector;
4251
	enum port port = encoder->port;
4252

4253 4254 4255
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       crtc_state->hdmi_high_tmds_clock_ratio,
					       crtc_state->hdmi_scrambling))
4256 4257 4258
		drm_dbg_kms(&dev_priv->drm,
			    "[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
4259

4260 4261 4262 4263 4264 4265 4266 4267
	/* Display WA #1143: skl,kbl,cfl */
	if (IS_GEN9_BC(dev_priv)) {
		/*
		 * For some reason these chicken bits have been
		 * stuffed into a transcoder register, event though
		 * the bits affect a specific DDI port rather than
		 * a specific transcoder.
		 */
4268
		i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
4269 4270
		u32 val;

4271
		val = intel_de_read(dev_priv, reg);
4272 4273 4274 4275 4276 4277 4278 4279

		if (port == PORT_E)
			val |= DDIE_TRAINING_OVERRIDE_ENABLE |
				DDIE_TRAINING_OVERRIDE_VALUE;
		else
			val |= DDI_TRAINING_OVERRIDE_ENABLE |
				DDI_TRAINING_OVERRIDE_VALUE;

4280 4281
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
4282 4283 4284 4285 4286 4287 4288 4289 4290 4291

		udelay(1);

		if (port == PORT_E)
			val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
				 DDIE_TRAINING_OVERRIDE_VALUE);
		else
			val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
				 DDI_TRAINING_OVERRIDE_VALUE);

4292
		intel_de_write(dev_priv, reg, val);
4293 4294
	}

4295 4296 4297 4298
	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
	 */
4299 4300
	intel_de_write(dev_priv, DDI_BUF_CTL(port),
		       dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
4301

4302 4303 4304 4305
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

4306 4307
static void intel_enable_ddi(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
4308 4309 4310
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
4311
	drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder);
4312

4313 4314
	if (!crtc_state->bigjoiner_slave)
		intel_ddi_enable_transcoder_func(encoder, crtc_state);
4315

4316 4317
	intel_vrr_enable(encoder, crtc_state);

4318 4319 4320 4321
	intel_enable_pipe(crtc_state);

	intel_crtc_vblank_on(crtc_state);

4322
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4323
		intel_enable_ddi_hdmi(state, encoder, crtc_state, conn_state);
4324
	else
4325
		intel_enable_ddi_dp(state, encoder, crtc_state, conn_state);
4326 4327 4328 4329

	/* Enable hdcp if it's desired */
	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
4330
		intel_hdcp_enable(to_intel_connector(conn_state->connector),
4331
				  crtc_state,
4332
				  (u8)conn_state->hdcp_content_type);
4333 4334
}

4335 4336
static void intel_disable_ddi_dp(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
4337 4338
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
4339
{
4340
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4341

4342 4343
	intel_dp->link_trained = false;

4344
	if (old_crtc_state->has_audio)
4345 4346
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
4347

4348 4349 4350
	intel_edp_drrs_disable(intel_dp, old_crtc_state);
	intel_psr_disable(intel_dp, old_crtc_state);
	intel_edp_backlight_off(old_conn_state);
4351 4352 4353
	/* Disable the decompression in DP Sink */
	intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
					      false);
4354
}
S
Shashank Sharma 已提交
4355

4356 4357
static void intel_disable_ddi_hdmi(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
4358 4359 4360
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
4361
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4362 4363
	struct drm_connector *connector = old_conn_state->connector;

4364
	if (old_crtc_state->has_audio)
4365 4366
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
4367

4368 4369
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       false, false))
4370 4371 4372
		drm_dbg_kms(&i915->drm,
			    "[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
4373 4374
}

4375 4376
static void intel_disable_ddi(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
4377 4378 4379
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
4380 4381
	intel_hdcp_disable(to_intel_connector(old_conn_state->connector));

4382
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
4383 4384
		intel_disable_ddi_hdmi(state, encoder, old_crtc_state,
				       old_conn_state);
4385
	else
4386 4387
		intel_disable_ddi_dp(state, encoder, old_crtc_state,
				     old_conn_state);
4388
}
P
Paulo Zanoni 已提交
4389

4390 4391
static void intel_ddi_update_pipe_dp(struct intel_atomic_state *state,
				     struct intel_encoder *encoder,
4392 4393 4394
				     const struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
4395
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4396

4397
	intel_ddi_set_dp_msa(crtc_state, conn_state);
4398

4399
	intel_psr_update(intel_dp, crtc_state, conn_state);
4400
	intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
4401
	intel_edp_drrs_update(intel_dp, crtc_state);
4402

4403
	intel_panel_update_backlight(state, encoder, crtc_state, conn_state);
4404 4405
}

4406 4407 4408 4409
void intel_ddi_update_pipe(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
			   const struct drm_connector_state *conn_state)
4410
{
4411

4412 4413
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
	    !intel_encoder_is_mst(encoder))
4414 4415
		intel_ddi_update_pipe_dp(state, encoder, crtc_state,
					 conn_state);
4416

4417
	intel_hdcp_update_pipe(state, encoder, crtc_state, conn_state);
4418 4419
}

4420 4421 4422 4423 4424 4425 4426 4427 4428
static void
intel_ddi_update_prepare(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
			 struct intel_crtc *crtc)
{
	struct intel_crtc_state *crtc_state =
		crtc ? intel_atomic_get_new_crtc_state(state, crtc) : NULL;
	int required_lanes = crtc_state ? crtc_state->lane_count : 1;

4429
	drm_WARN_ON(state->base.dev, crtc && crtc->active);
4430

4431 4432
	intel_tc_port_get_link(enc_to_dig_port(encoder),
		               required_lanes);
4433
	if (crtc_state && crtc_state->hw.active)
4434 4435 4436 4437 4438 4439 4440 4441
		intel_update_active_dpll(state, crtc, encoder);
}

static void
intel_ddi_update_complete(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
			  struct intel_crtc *crtc)
{
4442
	intel_tc_port_put_link(enc_to_dig_port(encoder));
4443 4444
}

I
Imre Deak 已提交
4445
static void
4446 4447
intel_ddi_pre_pll_enable(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
I
Imre Deak 已提交
4448 4449
			 const struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
4450
{
I
Imre Deak 已提交
4451
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4452
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4453 4454
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
I
Imre Deak 已提交
4455

4456 4457 4458
	if (is_tc_port)
		intel_tc_port_get_link(dig_port, crtc_state->lane_count);

4459 4460 4461 4462 4463 4464
	if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
I
Imre Deak 已提交
4465

4466 4467 4468 4469 4470 4471 4472
	if (is_tc_port && dig_port->tc_mode != TC_PORT_TBT_ALT)
		/*
		 * Program the lane count for static/dynamic connections on
		 * Type-C ports.  Skip this step for TBT.
		 */
		intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
	else if (IS_GEN9_LP(dev_priv))
I
Imre Deak 已提交
4473 4474 4475 4476
		bxt_ddi_phy_set_lane_optim_mask(encoder,
						crtc_state->lane_lat_optim_mask);
}

4477 4478
static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state)
4479
{
4480 4481 4482
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
4483
	u32 dp_tp_ctl, ddi_buf_ctl;
4484
	bool wait = false;
4485

4486
	dp_tp_ctl = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
4487 4488

	if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
4489
		ddi_buf_ctl = intel_de_read(dev_priv, DDI_BUF_CTL(port));
4490
		if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
4491 4492
			intel_de_write(dev_priv, DDI_BUF_CTL(port),
				       ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
4493 4494 4495
			wait = true;
		}

4496 4497
		dp_tp_ctl &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		dp_tp_ctl |= DP_TP_CTL_LINK_TRAIN_PAT1;
4498 4499
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
		intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
4500 4501 4502 4503 4504

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

4505
	dp_tp_ctl = DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_PAT1;
4506
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
4507
		dp_tp_ctl |= DP_TP_CTL_MODE_MST;
4508
	} else {
4509
		dp_tp_ctl |= DP_TP_CTL_MODE_SST;
4510
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
4511
			dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
4512
	}
4513 4514
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
4515 4516

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
4517 4518
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
4519

4520
	intel_wait_ddi_buf_active(dev_priv, port);
4521
}
P
Paulo Zanoni 已提交
4522

4523
static void intel_ddi_set_link_train(struct intel_dp *intel_dp,
4524
				     const struct intel_crtc_state *crtc_state,
4525 4526
				     u8 dp_train_pat)
{
4527 4528
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4529 4530
	u32 temp;

4531
	temp = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
4532 4533

	temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
4534
	switch (intel_dp_training_pattern_symbol(dp_train_pat)) {
4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551
	case DP_TRAINING_PATTERN_DISABLE:
		temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
		break;
	case DP_TRAINING_PATTERN_1:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		break;
	case DP_TRAINING_PATTERN_2:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
		break;
	case DP_TRAINING_PATTERN_3:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
		break;
	case DP_TRAINING_PATTERN_4:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT4;
		break;
	}

4552
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), temp);
4553 4554
}

4555 4556
static void intel_ddi_set_idle_link_train(struct intel_dp *intel_dp,
					  const struct intel_crtc_state *crtc_state)
4557 4558 4559 4560 4561 4562
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 val;

4563
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
4564 4565
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
4566
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577

	/*
	 * Until TGL on PORT_A we can have only eDP in SST mode. There the only
	 * reason we need to set idle transmission mode is to work around a HW
	 * issue where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A && INTEL_GEN(dev_priv) < 12)
		return;

4578 4579
	if (intel_de_wait_for_set(dev_priv,
				  dp_tp_status_reg(encoder, crtc_state),
4580 4581 4582 4583 4584
				  DP_TP_STATUS_IDLE_DONE, 1))
		drm_err(&dev_priv->drm,
			"Timed out waiting for DP idle patterns\n");
}

4585 4586
static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
4587
{
4588 4589
	if (cpu_transcoder == TRANSCODER_EDP)
		return false;
4590

4591 4592 4593
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO))
		return false;

4594
	return intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD) &
4595
		AUDIO_OUTPUT_ENABLE(cpu_transcoder);
4596 4597
}

4598 4599 4600
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state)
{
4601 4602
	if (INTEL_GEN(dev_priv) >= 12 && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
4603
	else if (IS_JSL_EHL(dev_priv) && crtc_state->port_clock > 594000)
4604 4605
		crtc_state->min_voltage_level = 3;
	else if (INTEL_GEN(dev_priv) >= 11 && crtc_state->port_clock > 594000)
4606
		crtc_state->min_voltage_level = 1;
4607 4608
	else if (IS_CANNONLAKE(dev_priv) && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
4609 4610
}

4611 4612
static enum transcoder bdw_transcoder_master_readout(struct drm_i915_private *dev_priv,
						     enum transcoder cpu_transcoder)
4613
{
4614 4615 4616 4617
	u32 master_select;

	if (INTEL_GEN(dev_priv) >= 11) {
		u32 ctl2 = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL2(cpu_transcoder));
4618

4619 4620
		if ((ctl2 & PORT_SYNC_MODE_ENABLE) == 0)
			return INVALID_TRANSCODER;
4621

4622 4623 4624
		master_select = REG_FIELD_GET(PORT_SYNC_MODE_MASTER_SELECT_MASK, ctl2);
	} else {
		u32 ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
4625

4626 4627 4628 4629 4630
		if ((ctl & TRANS_DDI_PORT_SYNC_ENABLE) == 0)
			return INVALID_TRANSCODER;

		master_select = REG_FIELD_GET(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, ctl);
	}
4631 4632 4633 4634 4635 4636 4637

	if (master_select == 0)
		return TRANSCODER_EDP;
	else
		return master_select - 1;
}

4638
static void bdw_get_trans_port_sync_config(struct intel_crtc_state *crtc_state)
4639 4640 4641 4642 4643 4644 4645
{
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
	u32 transcoders = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
	enum transcoder cpu_transcoder;

	crtc_state->master_transcoder =
4646
		bdw_transcoder_master_readout(dev_priv, crtc_state->cpu_transcoder);
4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658

	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
		enum intel_display_power_domain power_domain;
		intel_wakeref_t trans_wakeref;

		power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   power_domain);

		if (!trans_wakeref)
			continue;

4659
		if (bdw_transcoder_master_readout(dev_priv, cpu_transcoder) ==
4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670
		    crtc_state->cpu_transcoder)
			crtc_state->sync_mode_slaves_mask |= BIT(cpu_transcoder);

		intel_display_power_put(dev_priv, power_domain, trans_wakeref);
	}

	drm_WARN_ON(&dev_priv->drm,
		    crtc_state->master_transcoder != INVALID_TRANSCODER &&
		    crtc_state->sync_mode_slaves_mask);
}

4671 4672
static void intel_ddi_read_func_ctl(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config)
4673
{
4674
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4675
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc);
4676
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4677
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4678 4679
	u32 temp, flags = 0;

4680
	temp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
4681 4682 4683 4684 4685 4686 4687 4688 4689
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

4690
	pipe_config->hw.adjusted_mode.flags |= flags;
4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
4708 4709 4710

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
4711
		pipe_config->has_hdmi_sink = true;
4712

4713 4714 4715 4716
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

		if (pipe_config->infoframes.enable)
4717
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
4718

4719
		if (temp & TRANS_DDI_HDMI_SCRAMBLING)
S
Shashank Sharma 已提交
4720 4721 4722
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
4723
		fallthrough;
4724
	case TRANS_DDI_MODE_SELECT_DVI:
4725
		pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
4726 4727
		pipe_config->lane_count = 4;
		break;
4728
	case TRANS_DDI_MODE_SELECT_FDI:
4729
		pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
4730 4731
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
4732 4733 4734 4735 4736 4737 4738
		if (encoder->type == INTEL_OUTPUT_EDP)
			pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
		else
			pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
		intel_dp_get_m_n(intel_crtc, pipe_config);
4739 4740

		if (INTEL_GEN(dev_priv) >= 11) {
4741
			i915_reg_t dp_tp_ctl = dp_tp_ctl_reg(encoder, pipe_config);
4742 4743

			pipe_config->fec_enable =
4744
				intel_de_read(dev_priv, dp_tp_ctl) & DP_TP_CTL_FEC_ENABLE;
4745

4746 4747 4748 4749
			drm_dbg_kms(&dev_priv->drm,
				    "[ENCODER:%d:%s] Fec status: %u\n",
				    encoder->base.base.id, encoder->base.name,
				    pipe_config->fec_enable);
4750 4751
		}

4752 4753 4754 4755 4756 4757
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
			pipe_config->infoframes.enable |=
				intel_lspcon_infoframes_enabled(encoder, pipe_config);
		else
			pipe_config->infoframes.enable |=
				intel_hdmi_infoframes_enabled(encoder, pipe_config);
4758
		break;
4759
	case TRANS_DDI_MODE_SELECT_DP_MST:
4760
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
4761 4762
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
4763 4764 4765 4766 4767

		if (INTEL_GEN(dev_priv) >= 12)
			pipe_config->mst_master_transcoder =
					REG_FIELD_GET(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, temp);

4768
		intel_dp_get_m_n(intel_crtc, pipe_config);
4769 4770 4771

		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);
4772 4773 4774 4775
		break;
	default:
		break;
	}
4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799
}

void intel_ddi_get_config(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;

	/* XXX: DSI transcoder paranoia */
	if (drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder)))
		return;

	if (pipe_config->bigjoiner_slave) {
		/* read out pipe settings from master */
		enum transcoder save = pipe_config->cpu_transcoder;

		/* Our own transcoder needs to be disabled when reading it in intel_ddi_read_func_ctl() */
		WARN_ON(pipe_config->output_types);
		pipe_config->cpu_transcoder = (enum transcoder)pipe_config->bigjoiner_linked_crtc->pipe;
		intel_ddi_read_func_ctl(encoder, pipe_config);
		pipe_config->cpu_transcoder = save;
	} else {
		intel_ddi_read_func_ctl(encoder, pipe_config);
	}
4800

4801
	pipe_config->has_audio =
4802
		intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
4803

4804 4805
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
4819 4820 4821
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
4822
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
4823
	}
4824

4825 4826
	if (!pipe_config->bigjoiner_slave)
		intel_ddi_clock_get(encoder, pipe_config);
4827

4828
	if (IS_GEN9_LP(dev_priv))
4829 4830
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
4831 4832

	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844

	intel_hdmi_read_gcp_infoframe(encoder, pipe_config);

	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_AVI,
			     &pipe_config->infoframes.avi);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_SPD,
			     &pipe_config->infoframes.spd);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_VENDOR,
			     &pipe_config->infoframes.hdmi);
4845 4846 4847
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_DRM,
			     &pipe_config->infoframes.drm);
4848

4849 4850
	if (INTEL_GEN(dev_priv) >= 8)
		bdw_get_trans_port_sync_config(pipe_config);
4851 4852

	intel_read_dp_sdp(encoder, pipe_config, HDMI_PACKET_TYPE_GAMUT_METADATA);
4853
	intel_read_dp_sdp(encoder, pipe_config, DP_SDP_VSC);
4854 4855
}

4856 4857 4858 4859 4860 4861 4862
static void intel_ddi_sync_state(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		intel_dp_sync_state(encoder, crtc_state);
}

4863 4864 4865 4866 4867 4868 4869 4870 4871
static bool intel_ddi_initial_fastset_check(struct intel_encoder *encoder,
					    struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		return intel_dp_initial_fastset_check(encoder, crtc_state);

	return true;
}

4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889
static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder *encoder,
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
{
	switch (conn_state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		return INTEL_OUTPUT_HDMI;
	case DRM_MODE_CONNECTOR_eDP:
		return INTEL_OUTPUT_EDP;
	case DRM_MODE_CONNECTOR_DisplayPort:
		return INTEL_OUTPUT_DP;
	default:
		MISSING_CASE(conn_state->connector->connector_type);
		return INTEL_OUTPUT_UNUSED;
	}
}

4890 4891 4892
static int intel_ddi_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
4893
{
4894
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
4895
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4896
	enum port port = encoder->port;
4897
	int ret;
P
Paulo Zanoni 已提交
4898

4899
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
4900 4901
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

4902
	if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
4903
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
4904
	} else {
4905
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
4906 4907
	}

4908 4909
	if (ret)
		return ret;
4910

4911 4912 4913 4914 4915 4916
	if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
	    pipe_config->cpu_transcoder == TRANSCODER_EDP)
		pipe_config->pch_pfit.force_thru =
			pipe_config->pch_pfit.enabled ||
			pipe_config->crc_enabled;

4917
	if (IS_GEN9_LP(dev_priv))
4918
		pipe_config->lane_lat_optim_mask =
4919
			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
4920

4921 4922
	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);

4923
	return 0;
P
Paulo Zanoni 已提交
4924 4925
}

4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970
static bool mode_equal(const struct drm_display_mode *mode1,
		       const struct drm_display_mode *mode2)
{
	return drm_mode_match(mode1, mode2,
			      DRM_MODE_MATCH_TIMINGS |
			      DRM_MODE_MATCH_FLAGS |
			      DRM_MODE_MATCH_3D_FLAGS) &&
		mode1->clock == mode2->clock; /* we want an exact match */
}

static bool m_n_equal(const struct intel_link_m_n *m_n_1,
		      const struct intel_link_m_n *m_n_2)
{
	return m_n_1->tu == m_n_2->tu &&
		m_n_1->gmch_m == m_n_2->gmch_m &&
		m_n_1->gmch_n == m_n_2->gmch_n &&
		m_n_1->link_m == m_n_2->link_m &&
		m_n_1->link_n == m_n_2->link_n;
}

static bool crtcs_port_sync_compatible(const struct intel_crtc_state *crtc_state1,
				       const struct intel_crtc_state *crtc_state2)
{
	return crtc_state1->hw.active && crtc_state2->hw.active &&
		crtc_state1->output_types == crtc_state2->output_types &&
		crtc_state1->output_format == crtc_state2->output_format &&
		crtc_state1->lane_count == crtc_state2->lane_count &&
		crtc_state1->port_clock == crtc_state2->port_clock &&
		mode_equal(&crtc_state1->hw.adjusted_mode,
			   &crtc_state2->hw.adjusted_mode) &&
		m_n_equal(&crtc_state1->dp_m_n, &crtc_state2->dp_m_n);
}

static u8
intel_ddi_port_sync_transcoders(const struct intel_crtc_state *ref_crtc_state,
				int tile_group_id)
{
	struct drm_connector *connector;
	const struct drm_connector_state *conn_state;
	struct drm_i915_private *dev_priv = to_i915(ref_crtc_state->uapi.crtc->dev);
	struct intel_atomic_state *state =
		to_intel_atomic_state(ref_crtc_state->uapi.state);
	u8 transcoders = 0;
	int i;

4971 4972 4973 4974 4975
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
	if (INTEL_GEN(dev_priv) < 9)
4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006
		return 0;

	if (!intel_crtc_has_type(ref_crtc_state, INTEL_OUTPUT_DP))
		return 0;

	for_each_new_connector_in_state(&state->base, connector, conn_state, i) {
		struct intel_crtc *crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *crtc_state;

		if (!crtc)
			continue;

		if (!connector->has_tile ||
		    connector->tile_group->id !=
		    tile_group_id)
			continue;
		crtc_state = intel_atomic_get_new_crtc_state(state,
							     crtc);
		if (!crtcs_port_sync_compatible(ref_crtc_state,
						crtc_state))
			continue;
		transcoders |= BIT(crtc_state->cpu_transcoder);
	}

	return transcoders;
}

static int intel_ddi_compute_config_late(struct intel_encoder *encoder,
					 struct intel_crtc_state *crtc_state,
					 struct drm_connector_state *conn_state)
{
5007
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
5008 5009 5010
	struct drm_connector *connector = conn_state->connector;
	u8 port_sync_transcoders = 0;

5011 5012 5013
	drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] [CRTC:%d:%s]",
		    encoder->base.base.id, encoder->base.name,
		    crtc_state->uapi.crtc->base.id, crtc_state->uapi.crtc->name);
5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036

	if (connector->has_tile)
		port_sync_transcoders = intel_ddi_port_sync_transcoders(crtc_state,
									connector->tile_group->id);

	/*
	 * EDP Transcoders cannot be ensalved
	 * make them a master always when present
	 */
	if (port_sync_transcoders & BIT(TRANSCODER_EDP))
		crtc_state->master_transcoder = TRANSCODER_EDP;
	else
		crtc_state->master_transcoder = ffs(port_sync_transcoders) - 1;

	if (crtc_state->master_transcoder == crtc_state->cpu_transcoder) {
		crtc_state->master_transcoder = INVALID_TRANSCODER;
		crtc_state->sync_mode_slaves_mask =
			port_sync_transcoders & ~BIT(crtc_state->cpu_transcoder);
	}

	return 0;
}

5037 5038
static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
{
5039
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
5040 5041 5042 5043

	intel_dp_encoder_flush_work(encoder);

	drm_encoder_cleanup(encoder);
5044 5045
	if (dig_port)
		kfree(dig_port->hdcp_port_data.streams);
5046 5047 5048
	kfree(dig_port);
}

P
Paulo Zanoni 已提交
5049
static const struct drm_encoder_funcs intel_ddi_funcs = {
5050
	.reset = intel_dp_encoder_reset,
5051
	.destroy = intel_ddi_encoder_destroy,
P
Paulo Zanoni 已提交
5052 5053
};

5054
static struct intel_connector *
5055
intel_ddi_init_dp_connector(struct intel_digital_port *dig_port)
5056
{
5057
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
5058
	struct intel_connector *connector;
5059
	enum port port = dig_port->base.port;
5060

5061
	connector = intel_connector_alloc();
5062 5063 5064
	if (!connector)
		return NULL;

5065 5066 5067 5068
	dig_port->dp.output_reg = DDI_BUF_CTL(port);
	dig_port->dp.prepare_link_retrain = intel_ddi_prepare_link_retrain;
	dig_port->dp.set_link_train = intel_ddi_set_link_train;
	dig_port->dp.set_idle_link_train = intel_ddi_set_idle_link_train;
5069

5070
	if (INTEL_GEN(dev_priv) >= 12)
5071
		dig_port->dp.set_signal_levels = tgl_set_signal_levels;
5072
	else if (INTEL_GEN(dev_priv) >= 11)
5073
		dig_port->dp.set_signal_levels = icl_set_signal_levels;
5074
	else if (IS_CANNONLAKE(dev_priv))
5075
		dig_port->dp.set_signal_levels = cnl_set_signal_levels;
5076
	else if (IS_GEN9_LP(dev_priv))
5077
		dig_port->dp.set_signal_levels = bxt_set_signal_levels;
5078
	else
5079
		dig_port->dp.set_signal_levels = hsw_set_signal_levels;
5080

5081 5082
	dig_port->dp.voltage_max = intel_ddi_dp_voltage_max;
	dig_port->dp.preemph_max = intel_ddi_dp_preemph_max;
5083

5084
	if (!intel_dp_init_connector(dig_port, connector)) {
5085 5086 5087 5088 5089 5090 5091
		kfree(connector);
		return NULL;
	}

	return connector;
}

5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110
static int modeset_pipe(struct drm_crtc *crtc,
			struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_atomic_state *state;
	struct drm_crtc_state *crtc_state;
	int ret;

	state = drm_atomic_state_alloc(crtc->dev);
	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ctx;

	crtc_state = drm_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(crtc_state)) {
		ret = PTR_ERR(crtc_state);
		goto out;
	}

5111
	crtc_state->connectors_changed = true;
5112 5113

	ret = drm_atomic_commit(state);
5114
out:
5115 5116 5117 5118 5119 5120 5121 5122 5123
	drm_atomic_state_put(state);

	return ret;
}

static int intel_hdmi_reset_link(struct intel_encoder *encoder,
				 struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5124
	struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153
	struct intel_connector *connector = hdmi->attached_connector;
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	u8 config;
	int ret;

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

5154 5155
	drm_WARN_ON(&dev_priv->drm,
		    !intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));
5156

5157
	if (!crtc_state->hw.active)
5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169
		return 0;

	if (!crtc_state->hdmi_high_tmds_clock_ratio &&
	    !crtc_state->hdmi_scrambling)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
	if (ret < 0) {
5170 5171
		drm_err(&dev_priv->drm, "Failed to read TMDS config: %d\n",
			ret);
5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192
		return 0;
	}

	if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
	    crtc_state->hdmi_high_tmds_clock_ratio &&
	    !!(config & SCDC_SCRAMBLING_ENABLE) ==
	    crtc_state->hdmi_scrambling)
		return 0;

	/*
	 * HDMI 2.0 says that one should not send scrambled data
	 * prior to configuring the sink scrambling, and that
	 * TMDS clock/data transmission should be suspended when
	 * changing the TMDS clock rate in the sink. So let's
	 * just do a full modeset here, even though some sinks
	 * would be perfectly happy if were to just reconfigure
	 * the SCDC settings on the fly.
	 */
	return modeset_pipe(&crtc->base, ctx);
}

5193 5194
static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder *encoder,
5195
		  struct intel_connector *connector)
5196
{
5197
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
5198
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
5199
	struct intel_dp *intel_dp = &dig_port->dp;
5200 5201
	enum phy phy = intel_port_to_phy(i915, encoder->port);
	bool is_tc = intel_phy_is_tc(i915, phy);
5202
	struct drm_modeset_acquire_ctx ctx;
5203
	enum intel_hotplug_state state;
5204 5205
	int ret;

5206 5207 5208 5209 5210 5211 5212
	if (intel_dp->compliance.test_active &&
	    intel_dp->compliance.test_type == DP_TEST_LINK_PHY_TEST_PATTERN) {
		intel_dp_phy_test(encoder);
		/* just do the PHY test and nothing else */
		return INTEL_HOTPLUG_UNCHANGED;
	}

5213
	state = intel_encoder_hotplug(encoder, connector);
5214 5215 5216 5217

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
5218 5219 5220 5221
		if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
			ret = intel_hdmi_reset_link(encoder, &ctx);
		else
			ret = intel_dp_retrain_link(encoder, &ctx);
5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
5233 5234
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
5235

5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250
	/*
	 * Unpowered type-c dongles can take some time to boot and be
	 * responsible, so here giving some time to those dongles to power up
	 * and then retrying the probe.
	 *
	 * On many platforms the HDMI live state signal is known to be
	 * unreliable, so we can't use it to detect if a sink is connected or
	 * not. Instead we detect if it's connected based on whether we can
	 * read the EDID or not. That in turn has a problem during disconnect,
	 * since the HPD interrupt may be raised before the DDC lines get
	 * disconnected (due to how the required length of DDC vs. HPD
	 * connector pins are specified) and so we'll still be able to get a
	 * valid EDID. To solve this schedule another detection cycle if this
	 * time around we didn't detect any change in the sink's connection
	 * status.
5251 5252 5253 5254 5255 5256
	 *
	 * Type-c connectors which get their HPD signal deasserted then
	 * reasserted, without unplugging/replugging the sink from the
	 * connector, introduce a delay until the AUX channel communication
	 * becomes functional. Retry the detection for 5 seconds on type-c
	 * connectors to account for this delay.
5257
	 */
5258 5259
	if (state == INTEL_HOTPLUG_UNCHANGED &&
	    connector->hotplug_retries < (is_tc ? 5 : 1) &&
5260 5261 5262
	    !dig_port->dp.is_mst)
		state = INTEL_HOTPLUG_RETRY;

5263
	return state;
5264 5265
}

5266 5267 5268
static bool lpt_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5269
	u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
5270 5271 5272 5273 5274 5275 5276

	return intel_de_read(dev_priv, SDEISR) & bit;
}

static bool hsw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5277
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
5278

5279
	return intel_de_read(dev_priv, DEISR) & bit;
5280 5281 5282 5283 5284
}

static bool bdw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5285
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
5286 5287 5288 5289

	return intel_de_read(dev_priv, GEN8_DE_PORT_ISR) & bit;
}

5290
static struct intel_connector *
5291
intel_ddi_init_hdmi_connector(struct intel_digital_port *dig_port)
5292 5293
{
	struct intel_connector *connector;
5294
	enum port port = dig_port->base.port;
5295

5296
	connector = intel_connector_alloc();
5297 5298 5299
	if (!connector)
		return NULL;

5300 5301
	dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(dig_port, connector);
5302 5303 5304 5305

	return connector;
}

5306
static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dig_port)
5307
{
5308
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
5309

5310
	if (dig_port->base.port != PORT_A)
5311 5312
		return false;

5313
	if (dig_port->saved_port_bits & DDI_A_4_LANES)
5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333
		return false;

	/* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
	 *                     supported configuration
	 */
	if (IS_GEN9_LP(dev_priv))
		return true;

	/* Cannonlake: Most of SKUs don't support DDI_E, and the only
	 *             one who does also have a full A/E split called
	 *             DDI_F what makes DDI_E useless. However for this
	 *             case let's trust VBT info.
	 */
	if (IS_CANNONLAKE(dev_priv) &&
	    !intel_bios_is_port_present(dev_priv, PORT_E))
		return true;

	return false;
}

5334
static int
5335
intel_ddi_max_lanes(struct intel_digital_port *dig_port)
5336
{
5337 5338
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;
5339 5340 5341 5342 5343 5344
	int max_lanes = 4;

	if (INTEL_GEN(dev_priv) >= 11)
		return max_lanes;

	if (port == PORT_A || port == PORT_E) {
5345
		if (intel_de_read(dev_priv, DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356
			max_lanes = port == PORT_A ? 4 : 0;
		else
			/* Both A and E share 2 lanes */
			max_lanes = 2;
	}

	/*
	 * Some BIOS might fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit set when needed
	 * so we use the proper lane count for our calculations.
	 */
5357
	if (intel_ddi_a_force_4_lanes(dig_port)) {
5358 5359
		drm_dbg_kms(&dev_priv->drm,
			    "Forcing DDI_A_4_LANES for port A\n");
5360
		dig_port->saved_port_bits |= DDI_A_4_LANES;
5361 5362 5363 5364 5365 5366
		max_lanes = 4;
	}

	return max_lanes;
}

M
Matt Roper 已提交
5367 5368 5369
static bool hti_uses_phy(struct drm_i915_private *i915, enum phy phy)
{
	return i915->hti_state & HDPORT_ENABLED &&
5370
	       i915->hti_state & HDPORT_DDI_USED(phy);
M
Matt Roper 已提交
5371 5372
}

5373 5374 5375
static enum hpd_pin dg1_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
5376 5377
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
5378 5379 5380 5381
	else
		return HPD_PORT_A + port - PORT_A;
}

5382 5383 5384
static enum hpd_pin tgl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
5385 5386
	if (port >= PORT_TC1)
		return HPD_PORT_TC1 + port - PORT_TC1;
5387 5388 5389 5390 5391 5392 5393 5394 5395 5396
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin rkl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return tgl_hpd_pin(dev_priv, port);

5397 5398
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin icl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port >= PORT_C)
		return HPD_PORT_TC1 + port - PORT_C;
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin ehl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_D)
		return HPD_PORT_A;

	if (HAS_PCH_MCC(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin cnl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_F)
		return HPD_PORT_E;

	return HPD_PORT_A + port - PORT_A;
}

5433 5434 5435
#define port_tc_name(port) ((port) - PORT_TC1 + '1')
#define tc_port_name(tc_port) ((tc_port) - TC_PORT_1 + '1')

5436
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
5437
{
5438
	struct intel_digital_port *dig_port;
5439
	struct intel_encoder *encoder;
5440
	bool init_hdmi, init_dp;
5441
	enum phy phy = intel_port_to_phy(dev_priv, port);
5442

M
Matt Roper 已提交
5443 5444 5445 5446 5447 5448 5449 5450 5451 5452 5453 5454
	/*
	 * On platforms with HTI (aka HDPORT), if it's enabled at boot it may
	 * have taken over some of the PHYs and made them unavailable to the
	 * driver.  In that case we should skip initializing the corresponding
	 * outputs.
	 */
	if (hti_uses_phy(dev_priv, phy)) {
		drm_dbg_kms(&dev_priv->drm, "PORT %c / PHY %c reserved by HTI\n",
			    port_name(port), phy_name(phy));
		return;
	}

5455 5456 5457
	init_hdmi = intel_bios_port_supports_dvi(dev_priv, port) ||
		intel_bios_port_supports_hdmi(dev_priv, port);
	init_dp = intel_bios_port_supports_dp(dev_priv, port);
5458 5459 5460 5461 5462 5463 5464 5465 5466

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_hdmi = false;
5467 5468
		drm_dbg_kms(&dev_priv->drm, "VBT says port %c has lspcon\n",
			    port_name(port));
5469 5470
	}

5471
	if (!init_dp && !init_hdmi) {
5472 5473 5474
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
			    port_name(port));
5475
		return;
5476
	}
P
Paulo Zanoni 已提交
5477

5478 5479
	dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
	if (!dig_port)
P
Paulo Zanoni 已提交
5480 5481
		return;

5482
	encoder = &dig_port->base;
P
Paulo Zanoni 已提交
5483

5484 5485 5486 5487 5488 5489 5490
	if (INTEL_GEN(dev_priv) >= 12) {
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %s%c/PHY %s%c",
				 port >= PORT_TC1 ? "TC" : "",
5491
				 port >= PORT_TC1 ? port_tc_name(port) : port_name(port),
5492
				 tc_port != TC_PORT_NONE ? "TC" : "",
5493
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
5494 5495 5496 5497 5498 5499 5500 5501 5502
	} else if (INTEL_GEN(dev_priv) >= 11) {
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c%s/PHY %s%c",
				 port_name(port),
				 port >= PORT_C ? " (TC)" : "",
				 tc_port != TC_PORT_NONE ? "TC" : "",
5503
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
5504 5505 5506 5507 5508
	} else {
		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c/PHY %c", port_name(port),  phy_name(phy));
	}
P
Paulo Zanoni 已提交
5509

5510 5511 5512
	mutex_init(&dig_port->hdcp_mutex);
	dig_port->num_hdcp_streams = 0;

5513 5514 5515
	encoder->hotplug = intel_ddi_hotplug;
	encoder->compute_output_type = intel_ddi_compute_output_type;
	encoder->compute_config = intel_ddi_compute_config;
5516
	encoder->compute_config_late = intel_ddi_compute_config_late;
5517 5518 5519 5520 5521 5522 5523 5524
	encoder->enable = intel_enable_ddi;
	encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
	encoder->pre_enable = intel_ddi_pre_enable;
	encoder->disable = intel_disable_ddi;
	encoder->post_disable = intel_ddi_post_disable;
	encoder->update_pipe = intel_ddi_update_pipe;
	encoder->get_hw_state = intel_ddi_get_hw_state;
	encoder->get_config = intel_ddi_get_config;
5525
	encoder->sync_state = intel_ddi_sync_state;
5526
	encoder->initial_fastset_check = intel_ddi_initial_fastset_check;
5527
	encoder->suspend = intel_dp_encoder_suspend;
5528
	encoder->shutdown = intel_dp_encoder_shutdown;
5529 5530 5531 5532 5533 5534 5535
	encoder->get_power_domains = intel_ddi_get_power_domains;

	encoder->type = INTEL_OUTPUT_DDI;
	encoder->power_domain = intel_port_to_power_domain(port);
	encoder->port = port;
	encoder->cloneable = 0;
	encoder->pipe_mask = ~0;
5536

5537 5538 5539
	if (IS_DG1(dev_priv))
		encoder->hpd_pin = dg1_hpd_pin(dev_priv, port);
	else if (IS_ROCKETLAKE(dev_priv))
5540 5541 5542
		encoder->hpd_pin = rkl_hpd_pin(dev_priv, port);
	else if (INTEL_GEN(dev_priv) >= 12)
		encoder->hpd_pin = tgl_hpd_pin(dev_priv, port);
5543
	else if (IS_JSL_EHL(dev_priv))
5544 5545 5546 5547 5548 5549 5550
		encoder->hpd_pin = ehl_hpd_pin(dev_priv, port);
	else if (IS_GEN(dev_priv, 11))
		encoder->hpd_pin = icl_hpd_pin(dev_priv, port);
	else if (IS_GEN(dev_priv, 10))
		encoder->hpd_pin = cnl_hpd_pin(dev_priv, port);
	else
		encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
P
Paulo Zanoni 已提交
5551

5552
	if (INTEL_GEN(dev_priv) >= 11)
5553 5554 5555
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& DDI_BUF_PORT_REVERSAL;
5556
	else
5557 5558 5559
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& (DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
5560

5561 5562 5563
	dig_port->dp.output_reg = INVALID_MMIO_REG;
	dig_port->max_lanes = intel_ddi_max_lanes(dig_port);
	dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
P
Paulo Zanoni 已提交
5564

5565
	if (intel_phy_is_tc(dev_priv, phy)) {
5566 5567 5568
		bool is_legacy =
			!intel_bios_port_supports_typec_usb(dev_priv, port) &&
			!intel_bios_port_supports_tbt(dev_priv, port);
5569

5570
		intel_tc_port_init(dig_port, is_legacy);
5571

5572 5573
		encoder->update_prepare = intel_ddi_update_prepare;
		encoder->update_complete = intel_ddi_update_complete;
5574
	}
5575

5576
	drm_WARN_ON(&dev_priv->drm, port > PORT_I);
5577
	dig_port->ddi_io_power_domain = POWER_DOMAIN_PORT_DDI_A_IO +
5578
					      port - PORT_A;
5579

5580
	if (init_dp) {
5581
		if (!intel_ddi_init_dp_connector(dig_port))
5582
			goto err;
5583

5584
		dig_port->hpd_pulse = intel_dp_hpd_pulse;
5585
	}
5586

5587 5588
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
5589
	if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
5590
		if (!intel_ddi_init_hdmi_connector(dig_port))
5591
			goto err;
5592
	}
5593

5594 5595
	if (INTEL_GEN(dev_priv) >= 11) {
		if (intel_phy_is_tc(dev_priv, phy))
5596
			dig_port->connected = intel_tc_port_connected;
5597
		else
5598
			dig_port->connected = lpt_digital_port_connected;
5599 5600
	} else if (INTEL_GEN(dev_priv) >= 8) {
		if (port == PORT_A || IS_GEN9_LP(dev_priv))
5601
			dig_port->connected = bdw_digital_port_connected;
5602
		else
5603
			dig_port->connected = lpt_digital_port_connected;
5604
	} else {
5605
		if (port == PORT_A)
5606
			dig_port->connected = hsw_digital_port_connected;
5607
		else
5608
			dig_port->connected = lpt_digital_port_connected;
5609 5610
	}

5611
	intel_infoframe_init(dig_port);
5612

5613 5614 5615
	return;

err:
5616
	drm_encoder_cleanup(&encoder->base);
5617
	kfree(dig_port);
P
Paulo Zanoni 已提交
5618
}