intel_ddi.c 144.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

28
#include <drm/drm_scdc_helper.h>
29

30
#include "i915_drv.h"
31
#include "intel_audio.h"
32
#include "intel_combo_phy.h"
33
#include "intel_connector.h"
34
#include "intel_crtc.h"
35
#include "intel_ddi.h"
36
#include "intel_ddi_buf_trans.h"
37
#include "intel_de.h"
38
#include "intel_display_types.h"
39
#include "intel_dp.h"
40
#include "intel_dp_link_training.h"
41
#include "intel_dp_mst.h"
42
#include "intel_dpio_phy.h"
43
#include "intel_dsi.h"
44
#include "intel_fdi.h"
45
#include "intel_fifo_underrun.h"
46
#include "intel_gmbus.h"
47
#include "intel_hdcp.h"
48
#include "intel_hdmi.h"
49
#include "intel_hotplug.h"
50
#include "intel_lspcon.h"
51
#include "intel_panel.h"
52
#include "intel_pps.h"
53
#include "intel_psr.h"
54
#include "intel_sprite.h"
55
#include "intel_tc.h"
56
#include "intel_vdsc.h"
57
#include "intel_vrr.h"
58
#include "skl_scaler.h"
59
#include "skl_universal_plane.h"
60

61 62 63 64 65 66 67 68 69 70 71 72 73
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

74 75
static int intel_ddi_hdmi_level(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state)
76
{
77
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
78
	int n_entries, level, default_entry;
79

80 81
	n_entries = intel_ddi_hdmi_num_entries(encoder, crtc_state, &default_entry);
	if (n_entries == 0)
82
		return 0;
83 84
	level = intel_bios_hdmi_level_shift(encoder);
	if (level < 0)
85 86
		level = default_entry;

87
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
88
		level = n_entries - 1;
89

90
	return level;
91 92
}

93 94
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
95 96
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
97
 */
98 99
void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
100
{
101
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
102
	u32 iboost_bit = 0;
103
	int i, n_entries;
104
	enum port port = encoder->port;
105
	const struct ddi_buf_trans *ddi_translations;
106

107 108 109 110
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
		ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
							       &n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
111
		ddi_translations = intel_ddi_get_buf_trans_edp(encoder,
112
							       &n_entries);
113
	else
114
		ddi_translations = intel_ddi_get_buf_trans_dp(encoder,
115
							      &n_entries);
116

117
	/* If we're boosting the current, set bit 31 of trans1 */
118
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv) &&
119
	    intel_bios_encoder_dp_boost_level(encoder->devdata))
120
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
121

122
	for (i = 0; i < n_entries; i++) {
123 124 125 126
		intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, i),
			       ddi_translations[i].trans1 | iboost_bit);
		intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, i),
			       ddi_translations[i].trans2);
127
	}
128 129 130 131 132 133 134
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
135
static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
136
					   int level)
137 138 139
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
140
	int n_entries;
141
	enum port port = encoder->port;
142
	const struct ddi_buf_trans *ddi_translations;
143

144
	ddi_translations = intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
145

146
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
147
		return;
148
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
149
		level = n_entries - 1;
150

151
	/* If we're boosting the current, set bit 31 of trans1 */
152
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv) &&
153
	    intel_bios_encoder_hdmi_boost_level(encoder->devdata))
154
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
155

156
	/* Entry 9 is for HDMI: */
157 158 159 160
	intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, 9),
		       ddi_translations[level].trans1 | iboost_bit);
	intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, 9),
		       ddi_translations[level].trans2);
161 162
}

163 164
void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
			     enum port port)
165
{
166 167 168
	if (IS_BROXTON(dev_priv)) {
		udelay(16);
		return;
169
	}
170 171 172 173 174

	if (wait_for_us((intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			 DDI_BUF_IS_IDLE), 8))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get idle\n",
			port_name(port));
175
}
176

177 178 179 180
static void intel_wait_ddi_buf_active(struct drm_i915_private *dev_priv,
				      enum port port)
{
	/* Wait > 518 usecs for DDI_BUF_CTL to be non idle */
181
	if (DISPLAY_VER(dev_priv) < 10) {
182 183 184 185 186 187 188 189 190 191
		usleep_range(518, 1000);
		return;
	}

	if (wait_for_us(!(intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			  DDI_BUF_IS_IDLE), 500))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get active\n",
			port_name(port));
}

192
static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
193
{
194
	switch (pll->info->id) {
195 196 197 198 199 200 201 202 203 204 205 206 207
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
208
		MISSING_CASE(pll->info->id);
209 210 211 212
		return PORT_CLK_SEL_NONE;
	}
}

213
static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
214
				  const struct intel_crtc_state *crtc_state)
215
{
216 217
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	int clock = crtc_state->port_clock;
218 219 220 221
	const enum intel_dpll_id id = pll->info->id;

	switch (id) {
	default:
222 223 224 225
		/*
		 * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
		 * here, so do warn if this get passed in
		 */
226 227
		MISSING_CASE(id);
		return DDI_CLK_SEL_NONE;
228 229 230 231 232 233 234 235 236 237 238 239
	case DPLL_ID_ICL_TBTPLL:
		switch (clock) {
		case 162000:
			return DDI_CLK_SEL_TBT_162;
		case 270000:
			return DDI_CLK_SEL_TBT_270;
		case 540000:
			return DDI_CLK_SEL_TBT_540;
		case 810000:
			return DDI_CLK_SEL_TBT_810;
		default:
			MISSING_CASE(clock);
240
			return DDI_CLK_SEL_NONE;
241
		}
242 243 244 245
	case DPLL_ID_ICL_MGPLL1:
	case DPLL_ID_ICL_MGPLL2:
	case DPLL_ID_ICL_MGPLL3:
	case DPLL_ID_ICL_MGPLL4:
246 247
	case DPLL_ID_TGL_MGPLL5:
	case DPLL_ID_TGL_MGPLL6:
248 249 250 251
		return DDI_CLK_SEL_MG;
	}
}

252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276
static u32 ddi_buf_phy_link_rate(int port_clock)
{
	switch (port_clock) {
	case 162000:
		return DDI_BUF_PHY_LINK_RATE(0);
	case 216000:
		return DDI_BUF_PHY_LINK_RATE(4);
	case 243000:
		return DDI_BUF_PHY_LINK_RATE(5);
	case 270000:
		return DDI_BUF_PHY_LINK_RATE(1);
	case 324000:
		return DDI_BUF_PHY_LINK_RATE(6);
	case 432000:
		return DDI_BUF_PHY_LINK_RATE(7);
	case 540000:
		return DDI_BUF_PHY_LINK_RATE(2);
	case 810000:
		return DDI_BUF_PHY_LINK_RATE(3);
	default:
		MISSING_CASE(port_clock);
		return DDI_BUF_PHY_LINK_RATE(0);
	}
}

277 278
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
279
{
280
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
281
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
282
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
283
	enum phy phy = intel_port_to_phy(i915, encoder->port);
284

285
	intel_dp->DP = dig_port->saved_port_bits |
286
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
287
	intel_dp->DP |= DDI_PORT_WIDTH(crtc_state->lane_count);
288

289 290 291 292 293
	if (IS_ALDERLAKE_P(i915) && intel_phy_is_tc(i915, phy)) {
		intel_dp->DP |= ddi_buf_phy_link_rate(crtc_state->port_clock);
		if (dig_port->tc_mode != TC_PORT_TBT_ALT)
			intel_dp->DP |= DDI_BUF_CTL_TC_PHY_OWNERSHIP;
	}
294 295
}

296 297 298
static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
				 enum port port)
{
299
	u32 val = intel_de_read(dev_priv, DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;
300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317

	switch (val) {
	case DDI_CLK_SEL_NONE:
		return 0;
	case DDI_CLK_SEL_TBT_162:
		return 162000;
	case DDI_CLK_SEL_TBT_270:
		return 270000;
	case DDI_CLK_SEL_TBT_540:
		return 540000;
	case DDI_CLK_SEL_TBT_810:
		return 810000;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

318 319 320 321 322 323 324
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
325
	else if (intel_crtc_has_dp_encoder(pipe_config))
326 327
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
328 329
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp > 24)
		dotclock = pipe_config->port_clock * 24 / pipe_config->pipe_bpp;
330 331 332
	else
		dotclock = pipe_config->port_clock;

333 334
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 &&
	    !intel_crtc_has_dp_encoder(pipe_config))
335 336
		dotclock *= 2;

337 338 339
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

340
	pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
341
}
342

343 344
void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
			  const struct drm_connector_state *conn_state)
345
{
346
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
347
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
348
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
349
	u32 temp;
350

351 352
	if (!intel_crtc_has_dp_encoder(crtc_state))
		return;
J
Jani Nikula 已提交
353

354
	drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder));
355

356
	temp = DP_MSA_MISC_SYNC_CLOCK;
357

358 359
	switch (crtc_state->pipe_bpp) {
	case 18:
360
		temp |= DP_MSA_MISC_6_BPC;
361 362
		break;
	case 24:
363
		temp |= DP_MSA_MISC_8_BPC;
364 365
		break;
	case 30:
366
		temp |= DP_MSA_MISC_10_BPC;
367 368
		break;
	case 36:
369
		temp |= DP_MSA_MISC_12_BPC;
370 371 372 373
		break;
	default:
		MISSING_CASE(crtc_state->pipe_bpp);
		break;
374
	}
375

376
	/* nonsense combination */
377 378
	drm_WARN_ON(&dev_priv->drm, crtc_state->limited_color_range &&
		    crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);
379 380

	if (crtc_state->limited_color_range)
381
		temp |= DP_MSA_MISC_COLOR_CEA_RGB;
382

383 384 385
	/*
	 * As per DP 1.2 spec section 2.3.4.3 while sending
	 * YCBCR 444 signals we should program MSA MISC1/0 fields with
386
	 * colorspace information.
387 388
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
389
		temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
390

391 392 393
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut] while sending
394 395
	 * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
	 * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
396
	 */
397
	if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
398
		temp |= DP_MSA_MISC_COLOR_VSC_SDP;
399

400
	intel_de_write(dev_priv, TRANS_MSA_MISC(cpu_transcoder), temp);
401 402
}

403 404 405 406 407 408 409 410
static u32 bdw_trans_port_sync_master_select(enum transcoder master_transcoder)
{
	if (master_transcoder == TRANSCODER_EDP)
		return 0;
	else
		return master_transcoder + 1;
}

411 412 413 414 415 416 417
/*
 * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
 *
 * Only intended to be used by intel_ddi_enable_transcoder_func() and
 * intel_ddi_config_transcoder_func().
 */
static u32
418 419
intel_ddi_transcoder_func_reg_val_get(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
420
{
421
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
422 423
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
424
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
425
	enum port port = encoder->port;
426
	u32 temp;
427

428 429
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
430
	if (DISPLAY_VER(dev_priv) >= 12)
431 432 433
		temp |= TGL_TRANS_DDI_SELECT_PORT(port);
	else
		temp |= TRANS_DDI_SELECT_PORT(port);
434

435
	switch (crtc_state->pipe_bpp) {
436
	case 18:
437
		temp |= TRANS_DDI_BPC_6;
438 439
		break;
	case 24:
440
		temp |= TRANS_DDI_BPC_8;
441 442
		break;
	case 30:
443
		temp |= TRANS_DDI_BPC_10;
444 445
		break;
	case 36:
446
		temp |= TRANS_DDI_BPC_12;
447 448
		break;
	default:
449
		BUG();
450
	}
451

452
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
453
		temp |= TRANS_DDI_PVSYNC;
454
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
455
		temp |= TRANS_DDI_PHSYNC;
456

457 458 459
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
460 461 462 463
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
464
			if (crtc_state->pch_pfit.force_thru)
465 466 467
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
468 469 470 471 472 473 474 475 476 477 478 479 480
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

481
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
482
		if (crtc_state->has_hdmi_sink)
483
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
484
		else
485
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
486 487

		if (crtc_state->hdmi_scrambling)
488
			temp |= TRANS_DDI_HDMI_SCRAMBLING;
S
Shashank Sharma 已提交
489 490
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
491
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
492
		temp |= TRANS_DDI_MODE_SELECT_FDI;
493
		temp |= (crtc_state->fdi_lanes - 1) << 1;
494
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
495
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
496
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
497

498
		if (DISPLAY_VER(dev_priv) >= 12) {
499 500 501
			enum transcoder master;

			master = crtc_state->mst_master_transcoder;
502 503
			drm_WARN_ON(&dev_priv->drm,
				    master == INVALID_TRANSCODER);
504 505
			temp |= TRANS_DDI_MST_TRANSPORT_SELECT(master);
		}
506
	} else {
507 508
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
509 510
	}

511
	if (IS_DISPLAY_VER(dev_priv, 8, 10) &&
512 513 514 515 516 517 518 519
	    crtc_state->master_transcoder != INVALID_TRANSCODER) {
		u8 master_select =
			bdw_trans_port_sync_master_select(crtc_state->master_transcoder);

		temp |= TRANS_DDI_PORT_SYNC_ENABLE |
			TRANS_DDI_PORT_SYNC_MASTER_SELECT(master_select);
	}

520 521 522
	return temp;
}

523 524
void intel_ddi_enable_transcoder_func(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
525
{
526
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
527 528
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
529

530
	if (DISPLAY_VER(dev_priv) >= 11) {
531 532 533 534
		enum transcoder master_transcoder = crtc_state->master_transcoder;
		u32 ctl2 = 0;

		if (master_transcoder != INVALID_TRANSCODER) {
535 536
			u8 master_select =
				bdw_trans_port_sync_master_select(master_transcoder);
537

538
			ctl2 |= PORT_SYNC_MODE_ENABLE |
539
				PORT_SYNC_MODE_MASTER_SELECT(master_select);
540 541 542 543 544 545
		}

		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), ctl2);
	}

546 547 548
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder),
		       intel_ddi_transcoder_func_reg_val_get(encoder,
							     crtc_state));
549 550 551 552 553 554 555
}

/*
 * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
 * bit.
 */
static void
556 557
intel_ddi_config_transcoder_func(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
558
{
559
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
560 561
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
562
	u32 ctl;
563

564
	ctl = intel_ddi_transcoder_func_reg_val_get(encoder, crtc_state);
565 566
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
567
}
568

569
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
570
{
571
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
572 573
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
574
	u32 ctl;
575

576
	if (DISPLAY_VER(dev_priv) >= 11)
577 578 579 580
		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), 0);

	ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
581

582 583
	drm_WARN_ON(crtc->base.dev, ctl & TRANS_DDI_HDCP_SIGNALLING);

584
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
585

586
	if (IS_DISPLAY_VER(dev_priv, 8, 10))
587 588 589
		ctl &= ~(TRANS_DDI_PORT_SYNC_ENABLE |
			 TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK);

590
	if (DISPLAY_VER(dev_priv) >= 12) {
591
		if (!intel_dp_mst_is_master_trans(crtc_state)) {
592
			ctl &= ~(TGL_TRANS_DDI_PORT_MASK |
593 594
				 TRANS_DDI_MODE_SELECT_MASK);
		}
595
	} else {
596
		ctl &= ~(TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK);
597
	}
598

599
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
600 601 602

	if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
	    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
603 604
		drm_dbg_kms(&dev_priv->drm,
			    "Quirk Increase DDI disabled time\n");
605 606 607
		/* Quirk time at 100ms for reliable operation */
		msleep(100);
	}
608 609
}

610 611 612
int intel_ddi_toggle_hdcp_bits(struct intel_encoder *intel_encoder,
			       enum transcoder cpu_transcoder,
			       bool enable, u32 hdcp_mask)
S
Sean Paul 已提交
613 614 615
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
616
	intel_wakeref_t wakeref;
S
Sean Paul 已提交
617
	int ret = 0;
618
	u32 tmp;
S
Sean Paul 已提交
619

620 621
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     intel_encoder->power_domain);
622
	if (drm_WARN_ON(dev, !wakeref))
S
Sean Paul 已提交
623 624
		return -ENXIO;

625
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
S
Sean Paul 已提交
626
	if (enable)
627
		tmp |= hdcp_mask;
S
Sean Paul 已提交
628
	else
629
		tmp &= ~hdcp_mask;
630
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), tmp);
631
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
S
Sean Paul 已提交
632 633 634
	return ret;
}

635 636 637
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
638
	struct drm_i915_private *dev_priv = to_i915(dev);
639
	struct intel_encoder *encoder = intel_attached_encoder(intel_connector);
640
	int type = intel_connector->base.connector_type;
641
	enum port port = encoder->port;
642
	enum transcoder cpu_transcoder;
643 644
	intel_wakeref_t wakeref;
	enum pipe pipe = 0;
645
	u32 tmp;
646
	bool ret;
647

648 649 650
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
651 652
		return false;

653
	if (!encoder->get_hw_state(encoder, &pipe)) {
654 655 656
		ret = false;
		goto out;
	}
657

658
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
659 660
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
661
		cpu_transcoder = (enum transcoder) pipe;
662

663
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
664 665 666 667

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
668 669
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
670 671

	case TRANS_DDI_MODE_SELECT_DP_SST:
672 673 674 675
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

676 677 678
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
679 680
		ret = false;
		break;
681 682

	case TRANS_DDI_MODE_SELECT_FDI:
683 684
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
685 686

	default:
687 688
		ret = false;
		break;
689
	}
690 691

out:
692
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
693 694

	return ret;
695 696
}

697 698
static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
					u8 *pipe_mask, bool *is_dp_mst)
699 700
{
	struct drm_device *dev = encoder->base.dev;
701
	struct drm_i915_private *dev_priv = to_i915(dev);
702
	enum port port = encoder->port;
703
	intel_wakeref_t wakeref;
704
	enum pipe p;
705
	u32 tmp;
706 707 708 709
	u8 mst_pipe_mask;

	*pipe_mask = 0;
	*is_dp_mst = false;
710

711 712 713
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
714
		return;
715

716
	tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
717
	if (!(tmp & DDI_BUF_CTL_ENABLE))
718
		goto out;
719

720
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A) {
721 722
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
723

724
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
725 726
		default:
			MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
727
			fallthrough;
728 729
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
730
			*pipe_mask = BIT(PIPE_A);
731 732
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
733
			*pipe_mask = BIT(PIPE_B);
734 735
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
736
			*pipe_mask = BIT(PIPE_C);
737 738 739
			break;
		}

740 741
		goto out;
	}
742

743
	mst_pipe_mask = 0;
744
	for_each_pipe(dev_priv, p) {
745
		enum transcoder cpu_transcoder = (enum transcoder)p;
746
		unsigned int port_mask, ddi_select;
747 748 749 750 751 752
		intel_wakeref_t trans_wakeref;

		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   POWER_DOMAIN_TRANSCODER(cpu_transcoder));
		if (!trans_wakeref)
			continue;
753

754
		if (DISPLAY_VER(dev_priv) >= 12) {
755 756 757 758 759 760
			port_mask = TGL_TRANS_DDI_PORT_MASK;
			ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
		} else {
			port_mask = TRANS_DDI_PORT_MASK;
			ddi_select = TRANS_DDI_SELECT_PORT(port);
		}
761

762 763
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(cpu_transcoder));
764 765
		intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
					trans_wakeref);
766

767
		if ((tmp & port_mask) != ddi_select)
768
			continue;
769

770 771 772
		if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
		    TRANS_DDI_MODE_SELECT_DP_MST)
			mst_pipe_mask |= BIT(p);
773

774
		*pipe_mask |= BIT(p);
775 776
	}

777
	if (!*pipe_mask)
778 779 780
		drm_dbg_kms(&dev_priv->drm,
			    "No pipe for [ENCODER:%d:%s] found\n",
			    encoder->base.base.id, encoder->base.name);
781 782

	if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
783 784 785 786
		drm_dbg_kms(&dev_priv->drm,
			    "Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask);
787 788 789 790
		*pipe_mask = BIT(ffs(*pipe_mask) - 1);
	}

	if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
791 792 793 794
		drm_dbg_kms(&dev_priv->drm,
			    "Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask, mst_pipe_mask);
795 796
	else
		*is_dp_mst = mst_pipe_mask;
797

798
out:
799
	if (*pipe_mask && (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))) {
800
		tmp = intel_de_read(dev_priv, BXT_PHY_CTL(port));
801 802
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
803
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
804 805 806
			drm_err(&dev_priv->drm,
				"[ENCODER:%d:%s] enabled but PHY powered down? (PHY_CTL %08x)\n",
				encoder->base.base.id, encoder->base.name, tmp);
807 808
	}

809
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
810
}
811

812 813 814 815 816 817 818 819 820 821 822 823 824 825
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	u8 pipe_mask;
	bool is_mst;

	intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);

	if (is_mst || !pipe_mask)
		return false;

	*pipe = ffs(pipe_mask) - 1;

	return true;
826 827
}

828
static enum intel_display_power_domain
I
Imre Deak 已提交
829
intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
830
{
831
	/* CNL+ HW requires corresponding AUX IOs to be powered up for PSR with
832 833 834 835 836 837 838 839 840 841 842
	 * DC states enabled at the same time, while for driver initiated AUX
	 * transfers we need the same AUX IOs to be powered but with DC states
	 * disabled. Accordingly use the AUX power domain here which leaves DC
	 * states enabled.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
843
	return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
844
					      intel_aux_power_domain(dig_port);
845 846
}

847 848
static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
					struct intel_crtc_state *crtc_state)
849
{
850
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
851
	struct intel_digital_port *dig_port;
852
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
853

854 855
	/*
	 * TODO: Add support for MST encoders. Atm, the following should never
856 857
	 * happen since fake-MST encoders don't set their get_power_domains()
	 * hook.
858
	 */
859 860
	if (drm_WARN_ON(&dev_priv->drm,
			intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
861
		return;
862

863
	dig_port = enc_to_dig_port(encoder);
864 865

	if (!intel_phy_is_tc(dev_priv, phy) ||
866 867 868 869 870
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
871

872 873 874 875 876
	/*
	 * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
	 * ports.
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) ||
877 878 879 880 881 882
	    intel_phy_is_tc(dev_priv, phy)) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
883 884
}

885 886
void intel_ddi_enable_pipe_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
887
{
888
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
889
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
890
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
891 892
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	u32 val;
893

894
	if (cpu_transcoder != TRANSCODER_EDP) {
895 896 897 898
		if (DISPLAY_VER(dev_priv) >= 13)
			val = TGL_TRANS_CLK_SEL_PORT(phy);
		else if (DISPLAY_VER(dev_priv) >= 12)
			val = TGL_TRANS_CLK_SEL_PORT(encoder->port);
899
		else
900 901 902
			val = TRANS_CLK_SEL_PORT(encoder->port);

		intel_de_write(dev_priv, TRANS_CLK_SEL(cpu_transcoder), val);
903
	}
904 905
}

906
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
907
{
908
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
909
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
910

911
	if (cpu_transcoder != TRANSCODER_EDP) {
912
		if (DISPLAY_VER(dev_priv) >= 12)
913 914 915
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_DISABLED);
916
		else
917 918 919
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_DISABLED);
920
	}
921 922
}

923
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
924
				enum port port, u8 iboost)
925
{
926 927
	u32 tmp;

928
	tmp = intel_de_read(dev_priv, DISPIO_CR_TX_BMU_CR0);
929 930 931 932 933
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
934
	intel_de_write(dev_priv, DISPIO_CR_TX_BMU_CR0, tmp);
935 936
}

937
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
938 939
			       const struct intel_crtc_state *crtc_state,
			       int level)
940
{
941
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
942
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
943
	u8 iboost;
944

945
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
946
		iboost = intel_bios_encoder_hdmi_boost_level(encoder->devdata);
947
	else
948
		iboost = intel_bios_encoder_dp_boost_level(encoder->devdata);
949

950 951 952 953
	if (iboost == 0) {
		const struct ddi_buf_trans *ddi_translations;
		int n_entries;

954
		if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
955
			ddi_translations = intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
956 957
		else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
			ddi_translations = intel_ddi_get_buf_trans_edp(encoder, &n_entries);
958
		else
959
			ddi_translations = intel_ddi_get_buf_trans_dp(encoder, &n_entries);
960

961
		if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
962
			return;
963
		if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
964 965
			level = n_entries - 1;

966
		iboost = ddi_translations[level].i_boost;
967 968 969 970
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
971
		drm_err(&dev_priv->drm, "Invalid I_boost value %u\n", iboost);
972 973 974
		return;
	}

975
	_skl_ddi_set_iboost(dev_priv, encoder->port, iboost);
976

977
	if (encoder->port == PORT_A && dig_port->max_lanes == 4)
978
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
979 980
}

981
static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
982 983
				    const struct intel_crtc_state *crtc_state,
				    int level)
984
{
985
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
986
	const struct bxt_ddi_buf_trans *ddi_translations;
987
	enum port port = encoder->port;
988
	int n_entries;
989

990
	ddi_translations = bxt_get_buf_trans(encoder, crtc_state, &n_entries);
991
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
992
		return;
993
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
994 995
		level = n_entries - 1;

996 997 998 999 1000
	bxt_ddi_phy_set_signal_level(dev_priv, port,
				     ddi_translations[level].margin,
				     ddi_translations[level].scale,
				     ddi_translations[level].enable,
				     ddi_translations[level].deemphasis);
1001 1002
}

1003 1004
static u8 intel_ddi_dp_voltage_max(struct intel_dp *intel_dp,
				   const struct intel_crtc_state *crtc_state)
1005
{
1006
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1007
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1008
	enum port port = encoder->port;
1009
	enum phy phy = intel_port_to_phy(dev_priv, port);
1010 1011
	int n_entries;

1012
	if (DISPLAY_VER(dev_priv) >= 12) {
1013
		if (intel_phy_is_combo(dev_priv, phy))
1014
			tgl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
1015 1016
		else if (IS_ALDERLAKE_P(dev_priv))
			adlp_get_dkl_buf_trans(encoder, crtc_state, &n_entries);
1017
		else
1018
			tgl_get_dkl_buf_trans(encoder, crtc_state, &n_entries);
1019
	} else if (DISPLAY_VER(dev_priv) == 11) {
1020 1021 1022
		if (IS_PLATFORM(dev_priv, INTEL_JASPERLAKE))
			jsl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
		else if (IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
1023
			ehl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
1024
		else if (intel_phy_is_combo(dev_priv, phy))
1025
			icl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
1026
		else
1027
			icl_get_mg_buf_trans(encoder, crtc_state, &n_entries);
1028
	} else if (IS_CANNONLAKE(dev_priv)) {
1029
		cnl_get_buf_trans(encoder, crtc_state, &n_entries);
1030
	} else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
1031
		bxt_get_buf_trans(encoder, crtc_state, &n_entries);
R
Rodrigo Vivi 已提交
1032
	} else {
1033
		if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
1034
			intel_ddi_get_buf_trans_edp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
1035
		else
1036
			intel_ddi_get_buf_trans_dp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
1037
	}
1038

1039
	if (drm_WARN_ON(&dev_priv->drm, n_entries < 1))
1040
		n_entries = 1;
1041 1042
	if (drm_WARN_ON(&dev_priv->drm,
			n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
1043 1044 1045 1046 1047 1048
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

1049 1050 1051 1052 1053
/*
 * We assume that the full set of pre-emphasis values can be
 * used on all DDI platforms. Should that change we need to
 * rethink this code.
 */
1054
static u8 intel_ddi_dp_preemph_max(struct intel_dp *intel_dp)
1055
{
1056
	return DP_TRAIN_PRE_EMPH_LEVEL_3;
1057 1058
}

1059
static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
1060 1061
				   const struct intel_crtc_state *crtc_state,
				   int level)
1062
{
1063 1064
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	const struct cnl_ddi_buf_trans *ddi_translations;
1065
	enum port port = encoder->port;
1066 1067
	int n_entries, ln;
	u32 val;
1068

1069
	ddi_translations = cnl_get_buf_trans(encoder, crtc_state, &n_entries);
1070

1071
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
1072
		return;
1073
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1074 1075 1076
		level = n_entries - 1;

	/* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
1077
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1078
	val &= ~SCALING_MODE_SEL_MASK;
1079
	val |= SCALING_MODE_SEL(2);
1080
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1081 1082

	/* Program PORT_TX_DW2 */
1083
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW2_LN0(port));
1084 1085
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
1086 1087 1088 1089
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
	/* Rcomp scalar is fixed as 0x98 for every table entry */
	val |= RCOMP_SCALAR(0x98);
1090
	intel_de_write(dev_priv, CNL_PORT_TX_DW2_GRP(port), val);
1091

1092
	/* Program PORT_TX_DW4 */
1093 1094
	/* We cannot write to GRP. It would overrite individual loadgen */
	for (ln = 0; ln < 4; ln++) {
1095
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
1096 1097
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
1098 1099 1100
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
1101
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
1102 1103
	}

1104
	/* Program PORT_TX_DW5 */
1105
	/* All DW5 values are fixed for every table entry */
1106
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1107
	val &= ~RTERM_SELECT_MASK;
1108 1109
	val |= RTERM_SELECT(6);
	val |= TAP3_DISABLE;
1110
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1111

1112
	/* Program PORT_TX_DW7 */
1113
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW7_LN0(port));
1114
	val &= ~N_SCALAR_MASK;
1115
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
1116
	intel_de_write(dev_priv, CNL_PORT_TX_DW7_GRP(port), val);
1117 1118
}

1119
static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
1120 1121
				    const struct intel_crtc_state *crtc_state,
				    int level)
1122
{
1123
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1124
	enum port port = encoder->port;
1125
	int width, rate, ln;
1126
	u32 val;
1127

1128 1129
	width = crtc_state->lane_count;
	rate = crtc_state->port_clock;
1130 1131 1132 1133 1134 1135

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
1136
	val = intel_de_read(dev_priv, CNL_PORT_PCS_DW1_LN0(port));
1137
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
1138
		val &= ~COMMON_KEEPER_EN;
1139 1140
	else
		val |= COMMON_KEEPER_EN;
1141
	intel_de_write(dev_priv, CNL_PORT_PCS_DW1_GRP(port), val);
1142 1143 1144

	/* 2. Program loadgen select */
	/*
1145 1146 1147 1148
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
1149
	 */
1150
	for (ln = 0; ln <= 3; ln++) {
1151
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
1152 1153
		val &= ~LOADGEN_SELECT;

1154 1155
		if ((rate <= 600000 && width == 4 && ln >= 1)  ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
1156 1157
			val |= LOADGEN_SELECT;
		}
1158
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
1159
	}
1160 1161

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
1162
	val = intel_de_read(dev_priv, CNL_PORT_CL1CM_DW5);
1163
	val |= SUS_CLOCK_CONFIG;
1164
	intel_de_write(dev_priv, CNL_PORT_CL1CM_DW5, val);
1165 1166

	/* 4. Clear training enable to change swing values */
1167
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1168
	val &= ~TX_TRAINING_EN;
1169
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1170 1171

	/* 5. Program swing and de-emphasis */
1172
	cnl_ddi_vswing_program(encoder, crtc_state, level);
1173 1174

	/* 6. Set training enable to trigger update */
1175
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1176
	val |= TX_TRAINING_EN;
1177
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1178 1179
}

1180
static void icl_ddi_combo_vswing_program(struct intel_encoder *encoder,
1181 1182
					 const struct intel_crtc_state *crtc_state,
					 int level)
1183
{
1184
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1185
	const struct cnl_ddi_buf_trans *ddi_translations;
1186
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1187 1188
	int n_entries, ln;
	u32 val;
1189

1190
	if (DISPLAY_VER(dev_priv) >= 12)
1191
		ddi_translations = tgl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
1192 1193 1194
	else if (IS_PLATFORM(dev_priv, INTEL_JASPERLAKE))
		ddi_translations = jsl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
	else if (IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
1195
		ddi_translations = ehl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
1196
	else
1197
		ddi_translations = icl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
1198

1199 1200 1201
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1202 1203
		level = n_entries - 1;

1204
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP)) {
1205 1206 1207 1208 1209 1210 1211 1212
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		val = EDP4K2K_MODE_OVRD_EN | EDP4K2K_MODE_OVRD_OPTIMIZED;
		intel_dp->hobl_active = is_hobl_buf_trans(ddi_translations);
		intel_de_rmw(dev_priv, ICL_PORT_CL_DW10(phy), val,
			     intel_dp->hobl_active ? val : 0);
	}

1213
	/* Set PORT_TX_DW5 */
1214
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1215 1216 1217
	val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
		  TAP2_DISABLE | TAP3_DISABLE);
	val |= SCALING_MODE_SEL(0x2);
1218
	val |= RTERM_SELECT(0x6);
1219
	val |= TAP3_DISABLE;
1220
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1221 1222

	/* Program PORT_TX_DW2 */
1223
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
1224 1225
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
1226 1227
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
1228
	/* Program Rcomp scalar for every table entry */
1229
	val |= RCOMP_SCALAR(0x98);
1230
	intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), val);
1231 1232 1233 1234

	/* Program PORT_TX_DW4 */
	/* We cannot write to GRP. It would overwrite individual loadgen. */
	for (ln = 0; ln <= 3; ln++) {
1235
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
1236 1237
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
1238 1239 1240
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
1241
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
1242
	}
1243 1244

	/* Program PORT_TX_DW7 */
1245
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW7_LN0(phy));
1246 1247
	val &= ~N_SCALAR_MASK;
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
1248
	intel_de_write(dev_priv, ICL_PORT_TX_DW7_GRP(phy), val);
1249 1250 1251
}

static void icl_combo_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
1252 1253
					      const struct intel_crtc_state *crtc_state,
					      int level)
1254 1255
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1256
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1257
	int width, rate, ln;
1258 1259
	u32 val;

1260 1261
	width = crtc_state->lane_count;
	rate = crtc_state->port_clock;
1262 1263 1264 1265 1266 1267

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
1268
	val = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy));
1269
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
1270 1271 1272
		val &= ~COMMON_KEEPER_EN;
	else
		val |= COMMON_KEEPER_EN;
1273
	intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), val);
1274 1275 1276 1277 1278 1279 1280 1281 1282

	/* 2. Program loadgen select */
	/*
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
	 */
	for (ln = 0; ln <= 3; ln++) {
1283
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
1284 1285 1286 1287 1288 1289
		val &= ~LOADGEN_SELECT;

		if ((rate <= 600000 && width == 4 && ln >= 1) ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
			val |= LOADGEN_SELECT;
		}
1290
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
1291 1292 1293
	}

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
1294
	val = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy));
1295
	val |= SUS_CLOCK_CONFIG;
1296
	intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), val);
1297 1298

	/* 4. Clear training enable to change swing values */
1299
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1300
	val &= ~TX_TRAINING_EN;
1301
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1302 1303

	/* 5. Program swing and de-emphasis */
1304
	icl_ddi_combo_vswing_program(encoder, crtc_state, level);
1305 1306

	/* 6. Set training enable to trigger update */
1307
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1308
	val |= TX_TRAINING_EN;
1309
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1310 1311
}

1312
static void icl_mg_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
1313 1314
					   const struct intel_crtc_state *crtc_state,
					   int level)
1315 1316
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1317
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
1318
	const struct icl_mg_phy_ddi_buf_trans *ddi_translations;
1319 1320
	int n_entries, ln;
	u32 val;
1321

1322 1323 1324
	if (enc_to_dig_port(encoder)->tc_mode == TC_PORT_TBT_ALT)
		return;

1325
	ddi_translations = icl_get_mg_buf_trans(encoder, crtc_state, &n_entries);
1326 1327 1328 1329

	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1330
		level = n_entries - 1;
1331 1332 1333

	/* Set MG_TX_LINK_PARAMS cri_use_fs32 to 0. */
	for (ln = 0; ln < 2; ln++) {
1334
		val = intel_de_read(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port));
1335
		val &= ~CRI_USE_FS32;
1336
		intel_de_write(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port), val);
1337

1338
		val = intel_de_read(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port));
1339
		val &= ~CRI_USE_FS32;
1340
		intel_de_write(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port), val);
1341 1342 1343 1344
	}

	/* Program MG_TX_SWINGCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1345
		val = intel_de_read(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port));
1346 1347 1348
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
1349
		intel_de_write(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port), val);
1350

1351
		val = intel_de_read(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port));
1352 1353 1354
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
1355
		intel_de_write(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port), val);
1356 1357 1358 1359
	}

	/* Program MG_TX_DRVCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1360
		val = intel_de_read(dev_priv, MG_TX1_DRVCTRL(ln, tc_port));
1361 1362 1363 1364 1365 1366 1367
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
1368
		intel_de_write(dev_priv, MG_TX1_DRVCTRL(ln, tc_port), val);
1369

1370
		val = intel_de_read(dev_priv, MG_TX2_DRVCTRL(ln, tc_port));
1371 1372 1373 1374 1375 1376 1377
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
1378
		intel_de_write(dev_priv, MG_TX2_DRVCTRL(ln, tc_port), val);
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388

		/* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
	}

	/*
	 * Program MG_CLKHUB<LN, port being used> with value from frequency table
	 * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
	 * values from table for which TX1 and TX2 enabled.
	 */
	for (ln = 0; ln < 2; ln++) {
1389
		val = intel_de_read(dev_priv, MG_CLKHUB(ln, tc_port));
1390
		if (crtc_state->port_clock < 300000)
1391 1392 1393
			val |= CFG_LOW_RATE_LKREN_EN;
		else
			val &= ~CFG_LOW_RATE_LKREN_EN;
1394
		intel_de_write(dev_priv, MG_CLKHUB(ln, tc_port), val);
1395 1396 1397 1398
	}

	/* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
	for (ln = 0; ln < 2; ln++) {
1399
		val = intel_de_read(dev_priv, MG_TX1_DCC(ln, tc_port));
1400
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
1401
		if (crtc_state->port_clock <= 500000) {
1402 1403 1404 1405 1406
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
1407
		intel_de_write(dev_priv, MG_TX1_DCC(ln, tc_port), val);
1408

1409
		val = intel_de_read(dev_priv, MG_TX2_DCC(ln, tc_port));
1410
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
1411
		if (crtc_state->port_clock <= 500000) {
1412 1413 1414 1415 1416
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
1417
		intel_de_write(dev_priv, MG_TX2_DCC(ln, tc_port), val);
1418 1419 1420 1421
	}

	/* Program MG_TX_PISO_READLOAD with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1422 1423
		val = intel_de_read(dev_priv,
				    MG_TX1_PISO_READLOAD(ln, tc_port));
1424
		val |= CRI_CALCINIT;
1425 1426
		intel_de_write(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port),
			       val);
1427

1428 1429
		val = intel_de_read(dev_priv,
				    MG_TX2_PISO_READLOAD(ln, tc_port));
1430
		val |= CRI_CALCINIT;
1431 1432
		intel_de_write(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port),
			       val);
1433 1434 1435 1436
	}
}

static void icl_ddi_vswing_sequence(struct intel_encoder *encoder,
1437 1438
				    const struct intel_crtc_state *crtc_state,
				    int level)
1439
{
1440
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1441
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1442

1443
	if (intel_phy_is_combo(dev_priv, phy))
1444
		icl_combo_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1445
	else
1446
		icl_mg_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1447 1448
}

1449
static void
1450 1451 1452
tgl_dkl_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
				int level)
1453 1454 1455 1456
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
	const struct tgl_dkl_phy_ddi_buf_trans *ddi_translations;
1457 1458
	u32 val, dpcnt_mask, dpcnt_val;
	int n_entries, ln;
1459

1460 1461 1462
	if (enc_to_dig_port(encoder)->tc_mode == TC_PORT_TBT_ALT)
		return;

1463 1464 1465 1466
	if (IS_ALDERLAKE_P(dev_priv))
		ddi_translations = adlp_get_dkl_buf_trans(encoder, crtc_state, &n_entries);
	else
		ddi_translations = tgl_get_dkl_buf_trans(encoder, crtc_state, &n_entries);
1467

1468 1469 1470
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480
		level = n_entries - 1;

	dpcnt_mask = (DKL_TX_PRESHOOT_COEFF_MASK |
		      DKL_TX_DE_EMPAHSIS_COEFF_MASK |
		      DKL_TX_VSWING_CONTROL_MASK);
	dpcnt_val = DKL_TX_VSWING_CONTROL(ddi_translations[level].dkl_vswing_control);
	dpcnt_val |= DKL_TX_DE_EMPHASIS_COEFF(ddi_translations[level].dkl_de_emphasis_control);
	dpcnt_val |= DKL_TX_PRESHOOT_COEFF(ddi_translations[level].dkl_preshoot_control);

	for (ln = 0; ln < 2; ln++) {
1481 1482
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, ln));
1483

1484
		intel_de_write(dev_priv, DKL_TX_PMD_LANE_SUS(tc_port), 0);
1485

1486
		/* All the registers are RMW */
1487
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL0(tc_port));
1488 1489
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
1490
		intel_de_write(dev_priv, DKL_TX_DPCNTL0(tc_port), val);
1491

1492
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL1(tc_port));
1493 1494
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
1495
		intel_de_write(dev_priv, DKL_TX_DPCNTL1(tc_port), val);
1496

1497
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL2(tc_port));
1498
		val &= ~DKL_TX_DP20BITMODE;
1499
		intel_de_write(dev_priv, DKL_TX_DPCNTL2(tc_port), val);
1500 1501 1502 1503 1504 1505 1506 1507

		if ((intel_crtc_has_dp_encoder(crtc_state) &&
		     crtc_state->port_clock == 162000) ||
		    (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
		     crtc_state->port_clock == 594000))
			val |= DKL_TX_LOADGEN_SHARING_PMD_DISABLE;
		else
			val &= ~DKL_TX_LOADGEN_SHARING_PMD_DISABLE;
1508 1509 1510 1511
	}
}

static void tgl_ddi_vswing_sequence(struct intel_encoder *encoder,
1512 1513
				    const struct intel_crtc_state *crtc_state,
				    int level)
1514 1515 1516 1517 1518
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);

	if (intel_phy_is_combo(dev_priv, phy))
1519
		icl_combo_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1520
	else
1521
		tgl_dkl_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1522 1523
}

1524 1525
static int translate_signal_level(struct intel_dp *intel_dp,
				  u8 signal_levels)
1526
{
1527
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1528
	int i;
1529

1530 1531 1532
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
1533 1534
	}

1535 1536 1537
	drm_WARN(&i915->drm, 1,
		 "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
		 signal_levels);
1538 1539

	return 0;
1540 1541
}

1542
static int intel_ddi_dp_level(struct intel_dp *intel_dp)
1543
{
1544
	u8 train_set = intel_dp->train_set[0];
1545 1546
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);
1547

1548
	return translate_signal_level(intel_dp, signal_levels);
1549 1550
}

1551
static void
1552 1553
tgl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1554
{
1555
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1556
	int level = intel_ddi_dp_level(intel_dp);
1557

1558
	tgl_ddi_vswing_sequence(encoder, crtc_state, level);
1559
}
1560

1561
static void
1562 1563
icl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1564 1565 1566 1567
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

1568
	icl_ddi_vswing_sequence(encoder, crtc_state, level);
1569 1570
}

1571
static void
1572 1573
cnl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1574
{
1575
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1576
	int level = intel_ddi_dp_level(intel_dp);
1577

1578
	cnl_ddi_vswing_sequence(encoder, crtc_state, level);
1579 1580 1581
}

static void
1582 1583
bxt_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1584 1585 1586 1587
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

1588
	bxt_ddi_vswing_sequence(encoder, crtc_state, level);
1589 1590 1591
}

static void
1592 1593
hsw_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int level = intel_ddi_dp_level(intel_dp);
	enum port port = encoder->port;
	u32 signal_levels;

	signal_levels = DDI_BUF_TRANS_SELECT(level);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~DDI_BUF_EMP_MASK;
	intel_dp->DP |= signal_levels;

1609
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
1610
		skl_ddi_set_iboost(encoder, crtc_state, level);
1611

1612 1613
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
1614 1615
}

1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
static void _cnl_ddi_enable_clock(struct drm_i915_private *i915, i915_reg_t reg,
				  u32 clk_sel_mask, u32 clk_sel, u32 clk_off)
{
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, reg, clk_sel_mask, clk_sel);

	/*
	 * "This step and the step before must be
	 *  done with separate register writes."
	 */
	intel_de_rmw(i915, reg, clk_off, 0);

	mutex_unlock(&i915->dpll.lock);
}

static void _cnl_ddi_disable_clock(struct drm_i915_private *i915, i915_reg_t reg,
				   u32 clk_off)
{
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, reg, 0, clk_off);

	mutex_unlock(&i915->dpll.lock);
}

1642 1643 1644 1645 1646 1647
static bool _cnl_ddi_is_clock_enabled(struct drm_i915_private *i915, i915_reg_t reg,
				      u32 clk_off)
{
	return !(intel_de_read(i915, reg) & clk_off);
}

1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658
static struct intel_shared_dpll *
_cnl_ddi_get_pll(struct drm_i915_private *i915, i915_reg_t reg,
		 u32 clk_sel_mask, u32 clk_sel_shift)
{
	enum intel_dpll_id id;

	id = (intel_de_read(i915, reg) & clk_sel_mask) >> clk_sel_shift;

	return intel_get_shared_dpll_by_id(i915, id);
}

1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683
static void adls_ddi_enable_clock(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	_cnl_ddi_enable_clock(i915, ADLS_DPCLKA_CFGCR(phy),
			      ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy),
			      pll->info->id << ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

static void adls_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	_cnl_ddi_disable_clock(i915, ADLS_DPCLKA_CFGCR(phy),
			       ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1684 1685 1686 1687 1688 1689 1690 1691 1692
static bool adls_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, ADLS_DPCLKA_CFGCR(phy),
					 ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1693 1694 1695 1696 1697 1698 1699 1700 1701 1702
static struct intel_shared_dpll *adls_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_get_pll(i915, ADLS_DPCLKA_CFGCR(phy),
				ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy),
				ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy));
}

1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727
static void rkl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	_cnl_ddi_enable_clock(i915, ICL_DPCLKA_CFGCR0,
			      RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

static void rkl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	_cnl_ddi_disable_clock(i915, ICL_DPCLKA_CFGCR0,
			       RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1728 1729 1730 1731 1732 1733 1734 1735 1736
static bool rkl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, ICL_DPCLKA_CFGCR0,
					 RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
static struct intel_shared_dpll *rkl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_get_pll(i915, ICL_DPCLKA_CFGCR0,
				RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
				RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
}

1747 1748
static void dg1_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
1749
{
1750
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1751
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1752
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1753

1754
	if (drm_WARN_ON(&i915->drm, !pll))
1755 1756
		return;

1757 1758 1759 1760
	/*
	 * If we fail this, something went very wrong: first 2 PLLs should be
	 * used by first 2 phys and last 2 PLLs by last phys
	 */
1761
	if (drm_WARN_ON(&i915->drm,
1762 1763 1764 1765
			(pll->info->id < DPLL_ID_DG1_DPLL2 && phy >= PHY_C) ||
			(pll->info->id >= DPLL_ID_DG1_DPLL2 && phy < PHY_C)))
		return;

1766
	_cnl_ddi_enable_clock(i915, DG1_DPCLKA_CFGCR0(phy),
1767 1768 1769
			      DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1770 1771
}

1772 1773
static void dg1_ddi_disable_clock(struct intel_encoder *encoder)
{
1774 1775
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1776

1777
	_cnl_ddi_disable_clock(i915, DG1_DPCLKA_CFGCR0(phy),
1778
			       DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1779 1780
}

1781 1782 1783 1784 1785 1786 1787 1788 1789
static bool dg1_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, DG1_DPCLKA_CFGCR0(phy),
					 DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1790 1791 1792 1793 1794 1795 1796 1797 1798 1799
static struct intel_shared_dpll *dg1_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_get_pll(i915, DG1_DPCLKA_CFGCR0(phy),
				DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
				DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
}

1800 1801
static void icl_ddi_combo_enable_clock(struct intel_encoder *encoder,
				       const struct intel_crtc_state *crtc_state)
1802
{
1803
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1804
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1805
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1806

1807
	if (drm_WARN_ON(&i915->drm, !pll))
1808 1809
		return;

1810
	_cnl_ddi_enable_clock(i915, ICL_DPCLKA_CFGCR0,
1811 1812 1813
			      ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1814 1815
}

1816
static void icl_ddi_combo_disable_clock(struct intel_encoder *encoder)
1817
{
1818 1819
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1820

1821
	_cnl_ddi_disable_clock(i915, ICL_DPCLKA_CFGCR0,
1822
			       ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1823 1824
}

1825 1826 1827 1828 1829 1830 1831 1832 1833
static bool icl_ddi_combo_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, ICL_DPCLKA_CFGCR0,
					 ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
struct intel_shared_dpll *icl_ddi_combo_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_get_pll(i915, ICL_DPCLKA_CFGCR0,
				ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
				ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
}

1844 1845
static void jsl_ddi_tc_enable_clock(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state)
1846
{
1847 1848
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1849
	enum port port = encoder->port;
1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	/*
	 * "For DDIC and DDID, program DDI_CLK_SEL to map the MG clock to the port.
	 *  MG does not exist, but the programming is required to ungate DDIC and DDID."
	 */
	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_MG);

	icl_ddi_combo_enable_clock(encoder, crtc_state);
}

static void jsl_ddi_tc_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	icl_ddi_combo_disable_clock(encoder);

	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
}

1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886
static bool jsl_ddi_tc_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	if ((tmp & DDI_CLK_SEL_MASK) == DDI_CLK_SEL_NONE)
		return false;

	return icl_ddi_combo_is_clock_enabled(encoder);
}

1887 1888 1889 1890
static void icl_ddi_tc_enable_clock(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1891
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1892 1893
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
1894

1895
	if (drm_WARN_ON(&i915->drm, !pll))
1896 1897
		return;

1898 1899
	intel_de_write(i915, DDI_CLK_SEL(port),
		       icl_pll_to_ddi_clk_sel(encoder, crtc_state));
1900

1901
	mutex_lock(&i915->dpll.lock);
1902

1903 1904 1905 1906
	intel_de_rmw(i915, ICL_DPCLKA_CFGCR0,
		     ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port), 0);

	mutex_unlock(&i915->dpll.lock);
1907 1908
}

1909
static void icl_ddi_tc_disable_clock(struct intel_encoder *encoder)
1910
{
1911 1912
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
1913
	enum port port = encoder->port;
1914

1915 1916 1917 1918 1919 1920 1921 1922
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, ICL_DPCLKA_CFGCR0,
		     0, ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port));

	mutex_unlock(&i915->dpll.lock);

	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
1923 1924
}

1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941
static bool icl_ddi_tc_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	if ((tmp & DDI_CLK_SEL_MASK) == DDI_CLK_SEL_NONE)
		return false;

	tmp = intel_de_read(i915, ICL_DPCLKA_CFGCR0);

	return !(tmp & ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port));
}

1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971
static struct intel_shared_dpll *icl_ddi_tc_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	switch (tmp & DDI_CLK_SEL_MASK) {
	case DDI_CLK_SEL_TBT_162:
	case DDI_CLK_SEL_TBT_270:
	case DDI_CLK_SEL_TBT_540:
	case DDI_CLK_SEL_TBT_810:
		id = DPLL_ID_ICL_TBTPLL;
		break;
	case DDI_CLK_SEL_MG:
		id = icl_tc_port_to_pll_id(tc_port);
		break;
	default:
		MISSING_CASE(tmp);
		fallthrough;
	case DDI_CLK_SEL_NONE:
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

1972 1973 1974 1975 1976 1977 1978 1979 1980 1981
static void cnl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

1982 1983 1984 1985
	_cnl_ddi_enable_clock(i915, DPCLKA_CFGCR0,
			      DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port),
			      DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, port),
			      DPCLKA_CFGCR0_DDI_CLK_OFF(port));
1986 1987 1988 1989 1990 1991 1992
}

static void cnl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

1993 1994
	_cnl_ddi_disable_clock(i915, DPCLKA_CFGCR0,
			       DPCLKA_CFGCR0_DDI_CLK_OFF(port));
1995 1996
}

1997 1998 1999 2000 2001 2002 2003 2004 2005
static bool cnl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	return _cnl_ddi_is_clock_enabled(i915, DPCLKA_CFGCR0,
					 DPCLKA_CFGCR0_DDI_CLK_OFF(port));
}

2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038
static struct intel_shared_dpll *cnl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	return _cnl_ddi_get_pll(i915, DPCLKA_CFGCR0,
				DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port),
				DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port));
}

static struct intel_shared_dpll *bxt_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum intel_dpll_id id;

	switch (encoder->port) {
	case PORT_A:
		id = DPLL_ID_SKL_DPLL0;
		break;
	case PORT_B:
		id = DPLL_ID_SKL_DPLL1;
		break;
	case PORT_C:
		id = DPLL_ID_SKL_DPLL2;
		break;
	default:
		MISSING_CASE(encoder->port);
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050
static void skl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	mutex_lock(&i915->dpll.lock);

2051 2052 2053 2054 2055
	intel_de_rmw(i915, DPLL_CTRL2,
		     DPLL_CTRL2_DDI_CLK_OFF(port) |
		     DPLL_CTRL2_DDI_CLK_SEL_MASK(port),
		     DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
		     DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
2056 2057 2058 2059 2060 2061 2062 2063 2064

	mutex_unlock(&i915->dpll.lock);
}

static void skl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

2065 2066
	mutex_lock(&i915->dpll.lock);

2067 2068
	intel_de_rmw(i915, DPLL_CTRL2,
		     0, DPLL_CTRL2_DDI_CLK_OFF(port));
2069 2070

	mutex_unlock(&i915->dpll.lock);
2071 2072
}

2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084
static bool skl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	/*
	 * FIXME Not sure if the override affects both
	 * the PLL selection and the CLK_OFF bit.
	 */
	return !(intel_de_read(i915, DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_OFF(port));
}

2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106
static struct intel_shared_dpll *skl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, DPLL_CTRL2);

	/*
	 * FIXME Not sure if the override affects both
	 * the PLL selection and the CLK_OFF bit.
	 */
	if ((tmp & DPLL_CTRL2_DDI_SEL_OVERRIDE(port)) == 0)
		return NULL;

	id = (tmp & DPLL_CTRL2_DDI_CLK_SEL_MASK(port)) >>
		DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port);

	return intel_get_shared_dpll_by_id(i915, id);
}

2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127
void hsw_ddi_enable_clock(struct intel_encoder *encoder,
			  const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	intel_de_write(i915, PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
}

void hsw_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	intel_de_write(i915, PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
}

2128 2129 2130 2131 2132 2133 2134 2135
bool hsw_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	return intel_de_read(i915, PORT_CLK_SEL(port)) != PORT_CLK_SEL_NONE;
}

2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173
static struct intel_shared_dpll *hsw_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, PORT_CLK_SEL(port));

	switch (tmp & PORT_CLK_SEL_MASK) {
	case PORT_CLK_SEL_WRPLL1:
		id = DPLL_ID_WRPLL1;
		break;
	case PORT_CLK_SEL_WRPLL2:
		id = DPLL_ID_WRPLL2;
		break;
	case PORT_CLK_SEL_SPLL:
		id = DPLL_ID_SPLL;
		break;
	case PORT_CLK_SEL_LCPLL_810:
		id = DPLL_ID_LCPLL_810;
		break;
	case PORT_CLK_SEL_LCPLL_1350:
		id = DPLL_ID_LCPLL_1350;
		break;
	case PORT_CLK_SEL_LCPLL_2700:
		id = DPLL_ID_LCPLL_2700;
		break;
	default:
		MISSING_CASE(tmp);
		fallthrough;
	case PORT_CLK_SEL_NONE:
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186
void intel_ddi_enable_clock(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state)
{
	if (encoder->enable_clock)
		encoder->enable_clock(encoder, crtc_state);
}

static void intel_ddi_disable_clock(struct intel_encoder *encoder)
{
	if (encoder->disable_clock)
		encoder->disable_clock(encoder);
}

2187
void intel_ddi_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
2188
{
2189
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
	u32 port_mask;
	bool ddi_clk_needed;

	/*
	 * In case of DP MST, we sanitize the primary encoder only, not the
	 * virtual ones.
	 */
	if (encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
		u8 pipe_mask;
		bool is_mst;

		intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
		/*
		 * In the unlikely case that BIOS enables DP in MST mode, just
		 * warn since our MST HW readout is incomplete.
		 */
2209
		if (drm_WARN_ON(&i915->drm, is_mst))
2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223
			return;
	}

	port_mask = BIT(encoder->port);
	ddi_clk_needed = encoder->base.crtc;

	if (encoder->type == INTEL_OUTPUT_DSI) {
		struct intel_encoder *other_encoder;

		port_mask = intel_dsi_encoder_ports(encoder);
		/*
		 * Sanity check that we haven't incorrectly registered another
		 * encoder using any of the ports of this DSI encoder.
		 */
2224
		for_each_intel_encoder(&i915->drm, other_encoder) {
2225 2226 2227
			if (other_encoder == encoder)
				continue;

2228
			if (drm_WARN_ON(&i915->drm,
2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
					port_mask & BIT(other_encoder->port)))
				return;
		}
		/*
		 * For DSI we keep the ddi clocks gated
		 * except during enable/disable sequence.
		 */
		ddi_clk_needed = false;
	}

2239 2240 2241 2242 2243 2244 2245 2246 2247
	if (ddi_clk_needed || !encoder->disable_clock ||
	    !encoder->is_clock_enabled(encoder))
		return;

	drm_notice(&i915->drm,
		   "[ENCODER:%d:%s] is disabled/in DSI mode with an ungated DDI clock, gate it\n",
		   encoder->base.base.id, encoder->base.name);

	encoder->disable_clock(encoder);
2248 2249
}

2250
static void
2251
icl_program_mg_dp_mode(struct intel_digital_port *dig_port,
2252
		       const struct intel_crtc_state *crtc_state)
2253
{
2254 2255
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, dig_port->base.port);
2256
	enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
2257 2258
	u32 ln0, ln1, pin_assignment;
	u8 width;
2259

2260 2261
	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode == TC_PORT_TBT_ALT)
2262 2263
		return;

2264
	if (DISPLAY_VER(dev_priv) >= 12) {
2265 2266 2267 2268 2269 2270
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		ln0 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		ln1 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
2271
	} else {
2272 2273
		ln0 = intel_de_read(dev_priv, MG_DP_MODE(0, tc_port));
		ln1 = intel_de_read(dev_priv, MG_DP_MODE(1, tc_port));
2274
	}
2275

2276
	ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2277
	ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2278

2279
	/* DPPATC */
2280
	pin_assignment = intel_tc_port_get_pin_assignment_mask(dig_port);
2281
	width = crtc_state->lane_count;
2282

2283 2284
	switch (pin_assignment) {
	case 0x0:
2285
		drm_WARN_ON(&dev_priv->drm,
2286
			    dig_port->tc_mode != TC_PORT_LEGACY);
2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308
		if (width == 1) {
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x1:
		if (width == 4) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x2:
		if (width == 2) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x3:
	case 0x5:
		if (width == 1) {
2309 2310
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
2311 2312 2313
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
2314 2315
		}
		break;
2316 2317 2318 2319 2320 2321 2322 2323 2324
	case 0x4:
	case 0x6:
		if (width == 1) {
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
2325 2326
		break;
	default:
2327
		MISSING_CASE(pin_assignment);
2328 2329
	}

2330
	if (DISPLAY_VER(dev_priv) >= 12) {
2331 2332 2333 2334 2335 2336
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln0);
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln1);
2337
	} else {
2338 2339
		intel_de_write(dev_priv, MG_DP_MODE(0, tc_port), ln0);
		intel_de_write(dev_priv, MG_DP_MODE(1, tc_port), ln1);
2340
	}
2341 2342
}

2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
static enum transcoder
tgl_dp_tp_transcoder(const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
		return crtc_state->mst_master_transcoder;
	else
		return crtc_state->cpu_transcoder;
}

i915_reg_t dp_tp_ctl_reg(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2357
	if (DISPLAY_VER(dev_priv) >= 12)
2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
		return TGL_DP_TP_CTL(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_CTL(encoder->port);
}

i915_reg_t dp_tp_status_reg(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2368
	if (DISPLAY_VER(dev_priv) >= 12)
2369 2370 2371 2372 2373
		return TGL_DP_TP_STATUS(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_STATUS(encoder->port);
}

2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385
static void intel_dp_sink_set_msa_timing_par_ignore_state(struct intel_dp *intel_dp,
							  const struct intel_crtc_state *crtc_state,
							  bool enable)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	if (!crtc_state->vrr.enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_DOWNSPREAD_CTRL,
			       enable ? DP_MSA_TIMING_PAR_IGNORE_EN : 0) <= 0)
		drm_dbg_kms(&i915->drm,
V
Ville Syrjälä 已提交
2386 2387
			    "Failed to %s MSA_TIMING_PAR_IGNORE in the sink\n",
			    enabledisable(enable));
2388 2389
}

2390 2391 2392
static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
{
2393 2394
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

2395 2396 2397 2398
	if (!crtc_state->fec_enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
2399 2400
		drm_dbg_kms(&i915->drm,
			    "Failed to set FEC_READY in the sink\n");
2401 2402
}

2403 2404 2405 2406
static void intel_ddi_enable_fec(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2407
	struct intel_dp *intel_dp;
2408 2409 2410 2411 2412
	u32 val;

	if (!crtc_state->fec_enable)
		return;

2413
	intel_dp = enc_to_intel_dp(encoder);
2414
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
2415
	val |= DP_TP_CTL_FEC_ENABLE;
2416
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
2417 2418
}

A
Anusha Srivatsa 已提交
2419 2420 2421 2422
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
					const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2423
	struct intel_dp *intel_dp;
A
Anusha Srivatsa 已提交
2424 2425 2426 2427 2428
	u32 val;

	if (!crtc_state->fec_enable)
		return;

2429
	intel_dp = enc_to_intel_dp(encoder);
2430
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
2431
	val &= ~DP_TP_CTL_FEC_ENABLE;
2432 2433
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
2434 2435
}

2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452
static void intel_ddi_power_up_lanes(struct intel_encoder *encoder,
				     const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (intel_phy_is_combo(i915, phy)) {
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

		intel_combo_phy_power_up_lanes(i915, phy, false,
					       crtc_state->lane_count,
					       lane_reversal);
	}
}

2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491
static void intel_ddi_mso_get_config(struct intel_encoder *encoder,
				     struct intel_crtc_state *pipe_config)
{
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	u32 dss1;

	if (!HAS_MSO(i915))
		return;

	dss1 = intel_de_read(i915, ICL_PIPE_DSS_CTL1(pipe));

	pipe_config->splitter.enable = dss1 & SPLITTER_ENABLE;
	if (!pipe_config->splitter.enable)
		return;

	/* Splitter enable is supported for pipe A only. */
	if (drm_WARN_ON(&i915->drm, pipe != PIPE_A)) {
		pipe_config->splitter.enable = false;
		return;
	}

	switch (dss1 & SPLITTER_CONFIGURATION_MASK) {
	default:
		drm_WARN(&i915->drm, true,
			 "Invalid splitter configuration, dss1=0x%08x\n", dss1);
		fallthrough;
	case SPLITTER_CONFIGURATION_2_SEGMENT:
		pipe_config->splitter.link_count = 2;
		break;
	case SPLITTER_CONFIGURATION_4_SEGMENT:
		pipe_config->splitter.link_count = 4;
		break;
	}

	pipe_config->splitter.pixel_overlap = REG_FIELD_GET(OVERLAP_PIXELS_MASK, dss1);
}

2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
static void intel_ddi_mso_configure(const struct intel_crtc_state *crtc_state)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	u32 dss1 = 0;

	if (!HAS_MSO(i915))
		return;

	if (crtc_state->splitter.enable) {
		/* Splitter enable is supported for pipe A only. */
		if (drm_WARN_ON(&i915->drm, pipe != PIPE_A))
			return;

		dss1 |= SPLITTER_ENABLE;
		dss1 |= OVERLAP_PIXELS(crtc_state->splitter.pixel_overlap);
		if (crtc_state->splitter.link_count == 2)
			dss1 |= SPLITTER_CONFIGURATION_2_SEGMENT;
		else
			dss1 |= SPLITTER_CONFIGURATION_4_SEGMENT;
	}

	intel_de_rmw(i915, ICL_PIPE_DSS_CTL1(pipe),
		     SPLITTER_ENABLE | SPLITTER_CONFIGURATION_MASK |
		     OVERLAP_PIXELS_MASK, dss1);
}

2520 2521
static void tgl_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
2522 2523 2524
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
2525
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2526 2527
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2528
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2529 2530 2531
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
	int level = intel_ddi_dp_level(intel_dp);

2532 2533 2534
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
2535

2536 2537 2538 2539 2540 2541
	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */
2542

2543
	/* 2. Enable Panel Power if PPS is required */
2544
	intel_pps_on(intel_dp);
2545 2546

	/*
2547 2548 2549 2550
	 * 3. For non-TBT Type-C ports, set FIA lane count
	 * (DFLEXDPSP.DPX4TXLATC)
	 *
	 * This was done before tgl_ddi_pre_enable_dp by
2551
	 * hsw_crtc_enable()->intel_encoders_pre_pll_enable().
2552 2553
	 */

2554 2555 2556 2557
	/*
	 * 4. Enable the port PLL.
	 *
	 * The PLL enabling itself was already done before this function by
2558
	 * hsw_crtc_enable()->intel_enable_shared_dpll().  We need only
2559 2560
	 * configure the PLL to port mapping here.
	 */
2561
	intel_ddi_enable_clock(encoder, crtc_state);
2562

2563
	/* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
2564
	if (!intel_phy_is_tc(dev_priv, phy) ||
2565 2566 2567 2568 2569
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
2570

2571
	/* 6. Program DP_MODE */
2572
	icl_program_mg_dp_mode(dig_port, crtc_state);
2573 2574

	/*
2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586
	 * 7. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 7.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
2587
	 */
2588
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
2589

2590 2591 2592 2593
	/*
	 * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
2594
	intel_ddi_config_transcoder_func(encoder, crtc_state);
2595

2596 2597 2598 2599 2600 2601 2602 2603 2604
	/*
	 * 7.c Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 7.e Configure voltage swing and related IO settings */
2605
	tgl_ddi_vswing_sequence(encoder, crtc_state, level);
2606

2607 2608 2609 2610
	/*
	 * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
	 * the used lanes of the DDI.
	 */
2611
	intel_ddi_power_up_lanes(encoder, crtc_state);
2612

2613 2614 2615 2616 2617
	/*
	 * 7.g Program CoG/MSO configuration bits in DSS_CTL1 if selected.
	 */
	intel_ddi_mso_configure(crtc_state);

2618 2619 2620 2621 2622 2623 2624 2625
	/*
	 * 7.g Configure and enable DDI_BUF_CTL
	 * 7.h Wait for DDI_BUF_CTL DDI Idle Status = 0b (Not Idle), timeout
	 *     after 500 us.
	 *
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
2626
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);
2627 2628

	if (!is_mst)
2629
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2630

2631
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2632 2633 2634 2635 2636 2637 2638
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
2639

2640
	intel_dp_check_frl_training(intel_dp);
2641
	intel_dp_pcon_dsc_configure(intel_dp, crtc_state);
2642

2643 2644 2645 2646 2647 2648 2649
	/*
	 * 7.i Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
2650
	intel_dp_start_link_train(intel_dp, crtc_state);
2651

2652
	/* 7.k Set DP_TP_CTL link training to Normal */
2653
	if (!is_trans_port_sync_mode(crtc_state))
2654
		intel_dp_stop_link_train(intel_dp, crtc_state);
2655

2656
	/* 7.l Configure and enable FEC if needed */
2657
	intel_ddi_enable_fec(encoder, crtc_state);
2658 2659
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
2660 2661
}

2662 2663
static void hsw_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
2664 2665
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
2666
{
2667
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2668
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2669
	enum port port = encoder->port;
2670
	enum phy phy = intel_port_to_phy(dev_priv, port);
2671
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2672
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
2673
	int level = intel_ddi_dp_level(intel_dp);
2674

2675
	if (DISPLAY_VER(dev_priv) < 11)
2676 2677
		drm_WARN_ON(&dev_priv->drm,
			    is_mst && (port == PORT_A || port == PORT_E));
2678
	else
2679
		drm_WARN_ON(&dev_priv->drm, is_mst && port == PORT_A);
2680

2681 2682 2683
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
2684

2685
	intel_pps_on(intel_dp);
2686

2687
	intel_ddi_enable_clock(encoder, crtc_state);
2688

2689
	if (!intel_phy_is_tc(dev_priv, phy) ||
2690 2691 2692 2693 2694
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
2695

2696
	icl_program_mg_dp_mode(dig_port, crtc_state);
P
Paulo Zanoni 已提交
2697

2698
	if (DISPLAY_VER(dev_priv) >= 11)
2699
		icl_ddi_vswing_sequence(encoder, crtc_state, level);
2700
	else if (IS_CANNONLAKE(dev_priv))
2701
		cnl_ddi_vswing_sequence(encoder, crtc_state, level);
2702
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
2703
		bxt_ddi_vswing_sequence(encoder, crtc_state, level);
2704
	else
2705
		intel_prepare_dp_ddi_buffers(encoder, crtc_state);
2706

2707
	intel_ddi_power_up_lanes(encoder, crtc_state);
2708

2709
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);
2710
	if (!is_mst)
2711
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2712
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2713 2714
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
					      true);
2715
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
2716
	intel_dp_start_link_train(intel_dp, crtc_state);
2717
	if ((port != PORT_A || DISPLAY_VER(dev_priv) >= 9) &&
2718
	    !is_trans_port_sync_mode(crtc_state))
2719
		intel_dp_stop_link_train(intel_dp, crtc_state);
2720

2721 2722
	intel_ddi_enable_fec(encoder, crtc_state);

2723
	if (!is_mst)
2724
		intel_ddi_enable_pipe_clock(encoder, crtc_state);
2725

2726 2727
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
2728
}
2729

2730 2731
static void intel_ddi_pre_enable_dp(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
2732 2733 2734 2735 2736
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2737
	if (DISPLAY_VER(dev_priv) >= 12)
2738
		tgl_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
2739
	else
2740
		hsw_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
2741

2742 2743 2744
	/* MST will call a setting of MSA after an allocating of Virtual Channel
	 * from MST encoder pre_enable callback.
	 */
2745
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
2746
		intel_ddi_set_dp_msa(crtc_state, conn_state);
2747

2748 2749
		intel_dp_set_m_n(crtc_state, M1_N1);
	}
2750 2751
}

2752 2753
static void intel_ddi_pre_enable_hdmi(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
2754
				      const struct intel_crtc_state *crtc_state,
2755
				      const struct drm_connector_state *conn_state)
2756
{
2757 2758
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2759
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2760

2761
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
2762
	intel_ddi_enable_clock(encoder, crtc_state);
2763

2764 2765 2766
	drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
	dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
							   dig_port->ddi_io_power_domain);
2767

2768
	icl_program_mg_dp_mode(dig_port, crtc_state);
2769

2770
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
2771

2772 2773 2774
	dig_port->set_infoframes(encoder,
				 crtc_state->has_infoframe,
				 crtc_state, conn_state);
2775
}
2776

2777 2778
static void intel_ddi_pre_enable(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
2779
				 const struct intel_crtc_state *crtc_state,
2780
				 const struct drm_connector_state *conn_state)
2781
{
2782
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2783 2784
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
2785

2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798
	/*
	 * When called from DP MST code:
	 * - conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - crtc_state will be the state of the first stream to
	 *   be activated on this port, and it may not be the same
	 *   stream that will be deactivated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
	 */

2799
	drm_WARN_ON(&dev_priv->drm, crtc_state->has_pch_encoder);
2800 2801 2802

	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

2803
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
2804 2805
		intel_ddi_pre_enable_hdmi(state, encoder, crtc_state,
					  conn_state);
2806
	} else {
2807
		struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2808

2809 2810
		intel_ddi_pre_enable_dp(state, encoder, crtc_state,
					conn_state);
2811

2812
		/* FIXME precompute everything properly */
2813
		/* FIXME how do we turn infoframes off again? */
2814
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
2815 2816 2817 2818
			dig_port->set_infoframes(encoder,
						 crtc_state->has_infoframe,
						 crtc_state, conn_state);
	}
2819 2820
}

A
Anusha Srivatsa 已提交
2821 2822
static void intel_disable_ddi_buf(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
2823 2824
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2825
	enum port port = encoder->port;
2826 2827 2828
	bool wait = false;
	u32 val;

2829
	val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
2830 2831
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
2832
		intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
2833 2834 2835
		wait = true;
	}

2836
	if (intel_crtc_has_dp_encoder(crtc_state)) {
2837
		val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
2838 2839
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2840
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
2841
	}
2842

A
Anusha Srivatsa 已提交
2843 2844 2845
	/* Disable FEC in DP Sink */
	intel_ddi_disable_fec_state(encoder, crtc_state);

2846 2847 2848 2849
	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

2850 2851
static void intel_ddi_post_disable_dp(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
2852 2853
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
2854
{
2855
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2856
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2857
	struct intel_dp *intel_dp = &dig_port->dp;
2858 2859
	bool is_mst = intel_crtc_has_type(old_crtc_state,
					  INTEL_OUTPUT_DP_MST);
2860
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2861

2862 2863 2864
	if (!is_mst)
		intel_dp_set_infoframes(encoder, false,
					old_crtc_state, old_conn_state);
2865

2866 2867 2868 2869
	/*
	 * Power down sink before disabling the port, otherwise we end
	 * up getting interrupts from the sink on detecting link loss.
	 */
2870
	intel_dp_set_power(intel_dp, DP_SET_POWER_D3);
2871

2872
	if (DISPLAY_VER(dev_priv) >= 12) {
2873 2874 2875 2876
		if (is_mst) {
			enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
			u32 val;

2877 2878
			val = intel_de_read(dev_priv,
					    TRANS_DDI_FUNC_CTL(cpu_transcoder));
2879 2880
			val &= ~(TGL_TRANS_DDI_PORT_MASK |
				 TRANS_DDI_MODE_SELECT_MASK);
2881 2882 2883
			intel_de_write(dev_priv,
				       TRANS_DDI_FUNC_CTL(cpu_transcoder),
				       val);
2884 2885 2886 2887 2888
		}
	} else {
		if (!is_mst)
			intel_ddi_disable_pipe_clock(old_crtc_state);
	}
2889

A
Anusha Srivatsa 已提交
2890
	intel_disable_ddi_buf(encoder, old_crtc_state);
2891

2892 2893 2894 2895 2896
	/*
	 * From TGL spec: "If single stream or multi-stream master transcoder:
	 * Configure Transcoder Clock select to direct no clock to the
	 * transcoder"
	 */
2897
	if (DISPLAY_VER(dev_priv) >= 12)
2898 2899
		intel_ddi_disable_pipe_clock(old_crtc_state);

2900 2901
	intel_pps_vdd_on(intel_dp);
	intel_pps_off(intel_dp);
2902

2903
	if (!intel_phy_is_tc(dev_priv, phy) ||
2904
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
2905 2906 2907
		intel_display_power_put(dev_priv,
					dig_port->ddi_io_power_domain,
					fetch_and_zero(&dig_port->ddi_io_wakeref));
2908

2909
	intel_ddi_disable_clock(encoder);
2910
}
2911

2912 2913
static void intel_ddi_post_disable_hdmi(struct intel_atomic_state *state,
					struct intel_encoder *encoder,
2914 2915 2916 2917
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2918
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2919
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2920

2921
	dig_port->set_infoframes(encoder, false,
2922 2923
				 old_crtc_state, old_conn_state);

2924 2925
	intel_ddi_disable_pipe_clock(old_crtc_state);

A
Anusha Srivatsa 已提交
2926
	intel_disable_ddi_buf(encoder, old_crtc_state);
2927

2928 2929 2930
	intel_display_power_put(dev_priv,
				dig_port->ddi_io_power_domain,
				fetch_and_zero(&dig_port->ddi_io_wakeref));
2931

2932
	intel_ddi_disable_clock(encoder);
2933 2934 2935 2936

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

2937 2938
static void intel_ddi_post_disable(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
2939 2940 2941
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
2942
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2943
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2944 2945
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
2946

2947 2948
	if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST)) {
		intel_crtc_vblank_off(old_crtc_state);
2949

2950
		intel_disable_pipe(old_crtc_state);
2951

2952 2953
		intel_vrr_disable(old_crtc_state);

2954
		intel_ddi_disable_transcoder_func(old_crtc_state);
2955

2956
		intel_dsc_disable(old_crtc_state);
2957

2958
		if (DISPLAY_VER(dev_priv) >= 9)
2959 2960 2961 2962
			skl_scaler_disable(old_crtc_state);
		else
			ilk_pfit_disable(old_crtc_state);
	}
2963

2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977
	if (old_crtc_state->bigjoiner_linked_crtc) {
		struct intel_atomic_state *state =
			to_intel_atomic_state(old_crtc_state->uapi.state);
		struct intel_crtc *slave =
			old_crtc_state->bigjoiner_linked_crtc;
		const struct intel_crtc_state *old_slave_crtc_state =
			intel_atomic_get_old_crtc_state(state, slave);

		intel_crtc_vblank_off(old_slave_crtc_state);

		intel_dsc_disable(old_slave_crtc_state);
		skl_scaler_disable(old_slave_crtc_state);
	}

2978
	/*
2979 2980 2981 2982 2983 2984 2985 2986 2987 2988
	 * When called from DP MST code:
	 * - old_conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - old_crtc_state will be the state of the last stream to
	 *   be deactivated on this port, and it may not be the same
	 *   stream that was activated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
2989
	 */
2990 2991

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
2992 2993
		intel_ddi_post_disable_hdmi(state, encoder, old_crtc_state,
					    old_conn_state);
2994
	else
2995 2996
		intel_ddi_post_disable_dp(state, encoder, old_crtc_state,
					  old_conn_state);
2997

2998
	if (intel_crtc_has_dp_encoder(old_crtc_state) || is_tc_port)
2999 3000 3001
		intel_display_power_put(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port),
					fetch_and_zero(&dig_port->aux_wakeref));
3002 3003 3004

	if (is_tc_port)
		intel_tc_port_put_link(dig_port);
3005 3006
}

3007 3008
void intel_ddi_fdi_post_disable(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3009 3010
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3011
{
3012
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3013
	u32 val;
3014 3015 3016 3017 3018 3019 3020

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
3021
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3022
	val &= ~FDI_RX_ENABLE;
3023
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3024

A
Anusha Srivatsa 已提交
3025
	intel_disable_ddi_buf(encoder, old_crtc_state);
3026
	intel_ddi_disable_clock(encoder);
3027

3028
	val = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
3029 3030
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
3031
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), val);
3032

3033
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3034
	val &= ~FDI_PCDCLK;
3035
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3036

3037
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3038
	val &= ~FDI_RX_PLL_ENABLE;
3039
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3040 3041
}

3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068
static void trans_port_sync_stop_link_train(struct intel_atomic_state *state,
					    struct intel_encoder *encoder,
					    const struct intel_crtc_state *crtc_state)
{
	const struct drm_connector_state *conn_state;
	struct drm_connector *conn;
	int i;

	if (!crtc_state->sync_mode_slaves_mask)
		return;

	for_each_new_connector_in_state(&state->base, conn, conn_state, i) {
		struct intel_encoder *slave_encoder =
			to_intel_encoder(conn_state->best_encoder);
		struct intel_crtc *slave_crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *slave_crtc_state;

		if (!slave_crtc)
			continue;

		slave_crtc_state =
			intel_atomic_get_new_crtc_state(state, slave_crtc);

		if (slave_crtc_state->master_transcoder !=
		    crtc_state->cpu_transcoder)
			continue;

3069 3070
		intel_dp_stop_link_train(enc_to_intel_dp(slave_encoder),
					 slave_crtc_state);
3071 3072 3073 3074
	}

	usleep_range(200, 400);

3075 3076
	intel_dp_stop_link_train(enc_to_intel_dp(encoder),
				 crtc_state);
3077 3078
}

3079 3080
static void intel_enable_ddi_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3081 3082
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
3083
{
3084
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3085
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3086
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3087
	enum port port = encoder->port;
3088

3089
	if (port == PORT_A && DISPLAY_VER(dev_priv) < 9)
3090
		intel_dp_stop_link_train(intel_dp, crtc_state);
3091

3092
	intel_edp_backlight_on(crtc_state, conn_state);
3093
	intel_psr_enable(intel_dp, crtc_state, conn_state);
3094 3095 3096 3097

	if (!dig_port->lspcon.active || dig_port->dp.has_hdmi_sink)
		intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);

3098
	intel_edp_drrs_enable(intel_dp, crtc_state);
3099

3100 3101
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
3102 3103

	trans_port_sync_stop_link_train(state, encoder, crtc_state);
3104 3105
}

3106 3107 3108 3109
static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
			       enum port port)
{
3110 3111 3112 3113 3114 3115
	static const enum transcoder trans[] = {
		[PORT_A] = TRANSCODER_EDP,
		[PORT_B] = TRANSCODER_A,
		[PORT_C] = TRANSCODER_B,
		[PORT_D] = TRANSCODER_C,
		[PORT_E] = TRANSCODER_A,
3116 3117
	};

3118
	drm_WARN_ON(&dev_priv->drm, DISPLAY_VER(dev_priv) < 9);
3119

3120
	if (drm_WARN_ON(&dev_priv->drm, port < PORT_A || port > PORT_E))
3121 3122
		port = PORT_A;

3123
	return CHICKEN_TRANS(trans[port]);
3124 3125
}

3126 3127
static void intel_enable_ddi_hdmi(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3128 3129 3130 3131
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3132
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3133
	struct drm_connector *connector = conn_state->connector;
3134
	int level = intel_ddi_hdmi_level(encoder, crtc_state);
3135
	enum port port = encoder->port;
3136

3137 3138 3139
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       crtc_state->hdmi_high_tmds_clock_ratio,
					       crtc_state->hdmi_scrambling))
3140 3141 3142
		drm_dbg_kms(&dev_priv->drm,
			    "[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3143

3144
	if (DISPLAY_VER(dev_priv) >= 12)
3145
		tgl_ddi_vswing_sequence(encoder, crtc_state, level);
3146
	else if (DISPLAY_VER(dev_priv) == 11)
3147 3148 3149
		icl_ddi_vswing_sequence(encoder, crtc_state, level);
	else if (IS_CANNONLAKE(dev_priv))
		cnl_ddi_vswing_sequence(encoder, crtc_state, level);
3150
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3151 3152 3153 3154
		bxt_ddi_vswing_sequence(encoder, crtc_state, level);
	else
		intel_prepare_hdmi_ddi_buffers(encoder, level);

3155
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
3156 3157
		skl_ddi_set_iboost(encoder, crtc_state, level);

3158
	/* Display WA #1143: skl,kbl,cfl */
3159
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv)) {
3160 3161 3162 3163 3164 3165
		/*
		 * For some reason these chicken bits have been
		 * stuffed into a transcoder register, event though
		 * the bits affect a specific DDI port rather than
		 * a specific transcoder.
		 */
3166
		i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
3167 3168
		u32 val;

3169
		val = intel_de_read(dev_priv, reg);
3170 3171 3172 3173 3174 3175 3176 3177

		if (port == PORT_E)
			val |= DDIE_TRAINING_OVERRIDE_ENABLE |
				DDIE_TRAINING_OVERRIDE_VALUE;
		else
			val |= DDI_TRAINING_OVERRIDE_ENABLE |
				DDI_TRAINING_OVERRIDE_VALUE;

3178 3179
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
3180 3181 3182 3183 3184 3185 3186 3187 3188 3189

		udelay(1);

		if (port == PORT_E)
			val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
				 DDIE_TRAINING_OVERRIDE_VALUE);
		else
			val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
				 DDI_TRAINING_OVERRIDE_VALUE);

3190
		intel_de_write(dev_priv, reg, val);
3191 3192
	}

3193 3194
	intel_ddi_power_up_lanes(encoder, crtc_state);

3195 3196 3197
	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
3198 3199 3200
	 *
	 * On ADL_P the PHY link rate and lane count must be programmed but
	 * these are both 0 for HDMI.
3201
	 */
3202 3203
	intel_de_write(dev_priv, DDI_BUF_CTL(port),
		       dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
3204

3205 3206 3207 3208
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

3209 3210
static void intel_enable_ddi(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
3211 3212 3213
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
3214
	drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder);
3215

3216 3217
	if (!crtc_state->bigjoiner_slave)
		intel_ddi_enable_transcoder_func(encoder, crtc_state);
3218

3219 3220
	intel_vrr_enable(encoder, crtc_state);

3221 3222 3223 3224
	intel_enable_pipe(crtc_state);

	intel_crtc_vblank_on(crtc_state);

3225
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
3226
		intel_enable_ddi_hdmi(state, encoder, crtc_state, conn_state);
3227
	else
3228
		intel_enable_ddi_dp(state, encoder, crtc_state, conn_state);
3229 3230 3231 3232

	/* Enable hdcp if it's desired */
	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
3233
		intel_hdcp_enable(to_intel_connector(conn_state->connector),
3234
				  crtc_state,
3235
				  (u8)conn_state->hdcp_content_type);
3236 3237
}

3238 3239
static void intel_disable_ddi_dp(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
3240 3241
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
3242
{
3243
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3244

3245 3246
	intel_dp->link_trained = false;

3247
	if (old_crtc_state->has_audio)
3248 3249
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3250

3251 3252 3253
	intel_edp_drrs_disable(intel_dp, old_crtc_state);
	intel_psr_disable(intel_dp, old_crtc_state);
	intel_edp_backlight_off(old_conn_state);
3254 3255 3256
	/* Disable the decompression in DP Sink */
	intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
					      false);
3257 3258 3259
	/* Disable Ignore_MSA bit in DP Sink */
	intel_dp_sink_set_msa_timing_par_ignore_state(intel_dp, old_crtc_state,
						      false);
3260
}
S
Shashank Sharma 已提交
3261

3262 3263
static void intel_disable_ddi_hdmi(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
3264 3265 3266
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3267
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3268 3269
	struct drm_connector *connector = old_conn_state->connector;

3270
	if (old_crtc_state->has_audio)
3271 3272
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3273

3274 3275
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       false, false))
3276 3277 3278
		drm_dbg_kms(&i915->drm,
			    "[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3279 3280
}

3281 3282
static void intel_disable_ddi(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
3283 3284 3285
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
3286 3287
	intel_hdcp_disable(to_intel_connector(old_conn_state->connector));

3288
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3289 3290
		intel_disable_ddi_hdmi(state, encoder, old_crtc_state,
				       old_conn_state);
3291
	else
3292 3293
		intel_disable_ddi_dp(state, encoder, old_crtc_state,
				     old_conn_state);
3294
}
P
Paulo Zanoni 已提交
3295

3296 3297
static void intel_ddi_update_pipe_dp(struct intel_atomic_state *state,
				     struct intel_encoder *encoder,
3298 3299 3300
				     const struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
3301
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3302

3303
	intel_ddi_set_dp_msa(crtc_state, conn_state);
3304

3305
	intel_psr_update(intel_dp, crtc_state, conn_state);
3306
	intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
3307
	intel_edp_drrs_update(intel_dp, crtc_state);
3308

3309
	intel_panel_update_backlight(state, encoder, crtc_state, conn_state);
3310 3311
}

3312 3313 3314 3315
void intel_ddi_update_pipe(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
			   const struct drm_connector_state *conn_state)
3316
{
3317

3318 3319
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
	    !intel_encoder_is_mst(encoder))
3320 3321
		intel_ddi_update_pipe_dp(state, encoder, crtc_state,
					 conn_state);
3322

3323
	intel_hdcp_update_pipe(state, encoder, crtc_state, conn_state);
3324 3325
}

3326 3327 3328 3329 3330 3331 3332 3333 3334
static void
intel_ddi_update_prepare(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
			 struct intel_crtc *crtc)
{
	struct intel_crtc_state *crtc_state =
		crtc ? intel_atomic_get_new_crtc_state(state, crtc) : NULL;
	int required_lanes = crtc_state ? crtc_state->lane_count : 1;

3335
	drm_WARN_ON(state->base.dev, crtc && crtc->active);
3336

3337 3338
	intel_tc_port_get_link(enc_to_dig_port(encoder),
		               required_lanes);
3339
	if (crtc_state && crtc_state->hw.active)
3340 3341 3342 3343 3344 3345 3346 3347
		intel_update_active_dpll(state, crtc, encoder);
}

static void
intel_ddi_update_complete(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
			  struct intel_crtc *crtc)
{
3348
	intel_tc_port_put_link(enc_to_dig_port(encoder));
3349 3350
}

I
Imre Deak 已提交
3351
static void
3352 3353
intel_ddi_pre_pll_enable(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
I
Imre Deak 已提交
3354 3355
			 const struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
3356
{
I
Imre Deak 已提交
3357
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3358
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3359 3360
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
I
Imre Deak 已提交
3361

3362 3363 3364
	if (is_tc_port)
		intel_tc_port_get_link(dig_port, crtc_state->lane_count);

3365 3366 3367 3368 3369 3370
	if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
I
Imre Deak 已提交
3371

3372 3373 3374 3375 3376 3377
	if (is_tc_port && dig_port->tc_mode != TC_PORT_TBT_ALT)
		/*
		 * Program the lane count for static/dynamic connections on
		 * Type-C ports.  Skip this step for TBT.
		 */
		intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
3378
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
I
Imre Deak 已提交
3379 3380 3381 3382
		bxt_ddi_phy_set_lane_optim_mask(encoder,
						crtc_state->lane_lat_optim_mask);
}

3383 3384
static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state)
3385
{
3386 3387 3388
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
3389
	u32 dp_tp_ctl, ddi_buf_ctl;
3390
	bool wait = false;
3391

3392
	dp_tp_ctl = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3393 3394

	if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
3395
		ddi_buf_ctl = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3396
		if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
3397 3398
			intel_de_write(dev_priv, DDI_BUF_CTL(port),
				       ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
3399 3400 3401
			wait = true;
		}

3402 3403
		dp_tp_ctl &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		dp_tp_ctl |= DP_TP_CTL_LINK_TRAIN_PAT1;
3404 3405
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
		intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3406 3407 3408 3409 3410

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

3411
	dp_tp_ctl = DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_PAT1;
3412
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3413
		dp_tp_ctl |= DP_TP_CTL_MODE_MST;
3414
	} else {
3415
		dp_tp_ctl |= DP_TP_CTL_MODE_SST;
3416
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3417
			dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
3418
	}
3419 3420
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3421 3422

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
3423 3424
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
3425

3426
	intel_wait_ddi_buf_active(dev_priv, port);
3427
}
P
Paulo Zanoni 已提交
3428

3429
static void intel_ddi_set_link_train(struct intel_dp *intel_dp,
3430
				     const struct intel_crtc_state *crtc_state,
3431 3432
				     u8 dp_train_pat)
{
3433 3434
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3435 3436
	u32 temp;

3437
	temp = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3438 3439

	temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3440
	switch (intel_dp_training_pattern_symbol(dp_train_pat)) {
3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457
	case DP_TRAINING_PATTERN_DISABLE:
		temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
		break;
	case DP_TRAINING_PATTERN_1:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		break;
	case DP_TRAINING_PATTERN_2:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
		break;
	case DP_TRAINING_PATTERN_3:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
		break;
	case DP_TRAINING_PATTERN_4:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT4;
		break;
	}

3458
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), temp);
3459 3460
}

3461 3462
static void intel_ddi_set_idle_link_train(struct intel_dp *intel_dp,
					  const struct intel_crtc_state *crtc_state)
3463 3464 3465 3466 3467 3468
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 val;

3469
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3470 3471
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3472
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
3473 3474 3475 3476 3477 3478 3479 3480

	/*
	 * Until TGL on PORT_A we can have only eDP in SST mode. There the only
	 * reason we need to set idle transmission mode is to work around a HW
	 * issue where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
3481
	if (port == PORT_A && DISPLAY_VER(dev_priv) < 12)
3482 3483
		return;

3484 3485
	if (intel_de_wait_for_set(dev_priv,
				  dp_tp_status_reg(encoder, crtc_state),
3486 3487 3488 3489 3490
				  DP_TP_STATUS_IDLE_DONE, 1))
		drm_err(&dev_priv->drm,
			"Timed out waiting for DP idle patterns\n");
}

3491 3492
static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
3493
{
3494 3495
	if (cpu_transcoder == TRANSCODER_EDP)
		return false;
3496

3497 3498 3499
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO))
		return false;

3500
	return intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD) &
3501
		AUDIO_OUTPUT_ENABLE(cpu_transcoder);
3502 3503
}

3504 3505 3506
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state)
{
3507
	if (DISPLAY_VER(dev_priv) >= 12 && crtc_state->port_clock > 594000)
3508
		crtc_state->min_voltage_level = 2;
3509
	else if (IS_JSL_EHL(dev_priv) && crtc_state->port_clock > 594000)
3510
		crtc_state->min_voltage_level = 3;
3511
	else if (DISPLAY_VER(dev_priv) >= 11 && crtc_state->port_clock > 594000)
3512
		crtc_state->min_voltage_level = 1;
3513 3514
	else if (IS_CANNONLAKE(dev_priv) && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
3515 3516
}

3517 3518
static enum transcoder bdw_transcoder_master_readout(struct drm_i915_private *dev_priv,
						     enum transcoder cpu_transcoder)
3519
{
3520 3521
	u32 master_select;

3522
	if (DISPLAY_VER(dev_priv) >= 11) {
3523
		u32 ctl2 = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL2(cpu_transcoder));
3524

3525 3526
		if ((ctl2 & PORT_SYNC_MODE_ENABLE) == 0)
			return INVALID_TRANSCODER;
3527

3528 3529 3530
		master_select = REG_FIELD_GET(PORT_SYNC_MODE_MASTER_SELECT_MASK, ctl2);
	} else {
		u32 ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3531

3532 3533 3534 3535 3536
		if ((ctl & TRANS_DDI_PORT_SYNC_ENABLE) == 0)
			return INVALID_TRANSCODER;

		master_select = REG_FIELD_GET(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, ctl);
	}
3537 3538 3539 3540 3541 3542 3543

	if (master_select == 0)
		return TRANSCODER_EDP;
	else
		return master_select - 1;
}

3544
static void bdw_get_trans_port_sync_config(struct intel_crtc_state *crtc_state)
3545 3546 3547 3548 3549 3550 3551
{
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
	u32 transcoders = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
	enum transcoder cpu_transcoder;

	crtc_state->master_transcoder =
3552
		bdw_transcoder_master_readout(dev_priv, crtc_state->cpu_transcoder);
3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564

	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
		enum intel_display_power_domain power_domain;
		intel_wakeref_t trans_wakeref;

		power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   power_domain);

		if (!trans_wakeref)
			continue;

3565
		if (bdw_transcoder_master_readout(dev_priv, cpu_transcoder) ==
3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576
		    crtc_state->cpu_transcoder)
			crtc_state->sync_mode_slaves_mask |= BIT(cpu_transcoder);

		intel_display_power_put(dev_priv, power_domain, trans_wakeref);
	}

	drm_WARN_ON(&dev_priv->drm,
		    crtc_state->master_transcoder != INVALID_TRANSCODER &&
		    crtc_state->sync_mode_slaves_mask);
}

3577 3578
static void intel_ddi_read_func_ctl(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config)
3579
{
3580
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3581
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc);
3582
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
3583
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3584 3585
	u32 temp, flags = 0;

3586
	temp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3587 3588 3589 3590 3591 3592 3593 3594 3595
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

3596
	pipe_config->hw.adjusted_mode.flags |= flags;
3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
3614 3615 3616

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
3617
		pipe_config->has_hdmi_sink = true;
3618

3619 3620 3621 3622
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

		if (pipe_config->infoframes.enable)
3623
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
3624

3625
		if (temp & TRANS_DDI_HDMI_SCRAMBLING)
S
Shashank Sharma 已提交
3626 3627 3628
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
3629
		fallthrough;
3630
	case TRANS_DDI_MODE_SELECT_DVI:
3631
		pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
3632 3633
		pipe_config->lane_count = 4;
		break;
3634
	case TRANS_DDI_MODE_SELECT_FDI:
3635
		pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
3636 3637
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
3638 3639 3640 3641 3642 3643 3644
		if (encoder->type == INTEL_OUTPUT_EDP)
			pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
		else
			pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
		intel_dp_get_m_n(intel_crtc, pipe_config);
3645

3646
		if (DISPLAY_VER(dev_priv) >= 11) {
3647
			i915_reg_t dp_tp_ctl = dp_tp_ctl_reg(encoder, pipe_config);
3648 3649

			pipe_config->fec_enable =
3650
				intel_de_read(dev_priv, dp_tp_ctl) & DP_TP_CTL_FEC_ENABLE;
3651

3652 3653 3654 3655
			drm_dbg_kms(&dev_priv->drm,
				    "[ENCODER:%d:%s] Fec status: %u\n",
				    encoder->base.base.id, encoder->base.name,
				    pipe_config->fec_enable);
3656 3657
		}

3658 3659 3660 3661 3662 3663
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
			pipe_config->infoframes.enable |=
				intel_lspcon_infoframes_enabled(encoder, pipe_config);
		else
			pipe_config->infoframes.enable |=
				intel_hdmi_infoframes_enabled(encoder, pipe_config);
3664
		break;
3665
	case TRANS_DDI_MODE_SELECT_DP_MST:
3666
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
3667 3668
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
3669

3670
		if (DISPLAY_VER(dev_priv) >= 12)
3671 3672 3673
			pipe_config->mst_master_transcoder =
					REG_FIELD_GET(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, temp);

3674
		intel_dp_get_m_n(intel_crtc, pipe_config);
3675 3676 3677

		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);
3678 3679 3680 3681
		break;
	default:
		break;
	}
3682 3683
}

3684 3685
static void intel_ddi_get_config(struct intel_encoder *encoder,
				 struct intel_crtc_state *pipe_config)
3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;

	/* XXX: DSI transcoder paranoia */
	if (drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder)))
		return;

	if (pipe_config->bigjoiner_slave) {
		/* read out pipe settings from master */
		enum transcoder save = pipe_config->cpu_transcoder;

		/* Our own transcoder needs to be disabled when reading it in intel_ddi_read_func_ctl() */
		WARN_ON(pipe_config->output_types);
		pipe_config->cpu_transcoder = (enum transcoder)pipe_config->bigjoiner_linked_crtc->pipe;
		intel_ddi_read_func_ctl(encoder, pipe_config);
		pipe_config->cpu_transcoder = save;
	} else {
		intel_ddi_read_func_ctl(encoder, pipe_config);
	}
3706

3707 3708
	intel_ddi_mso_get_config(encoder, pipe_config);

3709
	pipe_config->has_audio =
3710
		intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
3711

3712 3713
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
3727 3728 3729
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
3730
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
3731
	}
3732

3733
	if (!pipe_config->bigjoiner_slave)
3734
		ddi_dotclock_get(pipe_config);
3735

3736
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3737 3738
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
3739 3740

	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752

	intel_hdmi_read_gcp_infoframe(encoder, pipe_config);

	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_AVI,
			     &pipe_config->infoframes.avi);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_SPD,
			     &pipe_config->infoframes.spd);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_VENDOR,
			     &pipe_config->infoframes.hdmi);
3753 3754 3755
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_DRM,
			     &pipe_config->infoframes.drm);
3756

3757
	if (DISPLAY_VER(dev_priv) >= 8)
3758
		bdw_get_trans_port_sync_config(pipe_config);
3759 3760

	intel_read_dp_sdp(encoder, pipe_config, HDMI_PACKET_TYPE_GAMUT_METADATA);
3761
	intel_read_dp_sdp(encoder, pipe_config, DP_SDP_VSC);
3762 3763

	intel_psr_get_config(encoder, pipe_config);
3764 3765
}

3766 3767 3768 3769 3770 3771 3772 3773 3774
void intel_ddi_get_clock(struct intel_encoder *encoder,
			 struct intel_crtc_state *crtc_state,
			 struct intel_shared_dpll *pll)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum icl_port_dpll_id port_dpll_id = ICL_PORT_DPLL_DEFAULT;
	struct icl_port_dpll *port_dpll = &crtc_state->icl_port_dplls[port_dpll_id];
	bool pll_active;

3775 3776 3777
	if (drm_WARN_ON(&i915->drm, !pll))
		return;

3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815
	port_dpll->pll = pll;
	pll_active = intel_dpll_get_hw_state(i915, pll, &port_dpll->hw_state);
	drm_WARN_ON(&i915->drm, !pll_active);

	icl_set_active_port_dpll(crtc_state, port_dpll_id);

	crtc_state->port_clock = intel_dpll_get_freq(i915, crtc_state->shared_dpll,
						     &crtc_state->dpll_hw_state);
}

static void adls_ddi_get_config(struct intel_encoder *encoder,
				struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, adls_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void rkl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, rkl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void dg1_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, dg1_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void icl_ddi_combo_get_config(struct intel_encoder *encoder,
				     struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, icl_ddi_combo_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

3816 3817 3818
static void icl_ddi_tc_get_clock(struct intel_encoder *encoder,
				 struct intel_crtc_state *crtc_state,
				 struct intel_shared_dpll *pll)
3819 3820 3821 3822 3823 3824
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum icl_port_dpll_id port_dpll_id;
	struct icl_port_dpll *port_dpll;
	bool pll_active;

3825 3826
	if (drm_WARN_ON(&i915->drm, !pll))
		return;
3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845

	if (intel_get_shared_dpll_id(i915, pll) == DPLL_ID_ICL_TBTPLL)
		port_dpll_id = ICL_PORT_DPLL_DEFAULT;
	else
		port_dpll_id = ICL_PORT_DPLL_MG_PHY;

	port_dpll = &crtc_state->icl_port_dplls[port_dpll_id];

	port_dpll->pll = pll;
	pll_active = intel_dpll_get_hw_state(i915, pll, &port_dpll->hw_state);
	drm_WARN_ON(&i915->drm, !pll_active);

	icl_set_active_port_dpll(crtc_state, port_dpll_id);

	if (intel_get_shared_dpll_id(i915, crtc_state->shared_dpll) == DPLL_ID_ICL_TBTPLL)
		crtc_state->port_clock = icl_calc_tbt_pll_link(i915, encoder->port);
	else
		crtc_state->port_clock = intel_dpll_get_freq(i915, crtc_state->shared_dpll,
							     &crtc_state->dpll_hw_state);
3846
}
3847

3848 3849 3850 3851
static void icl_ddi_tc_get_config(struct intel_encoder *encoder,
				  struct intel_crtc_state *crtc_state)
{
	icl_ddi_tc_get_clock(encoder, crtc_state, icl_ddi_tc_get_pll(encoder));
3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882
	intel_ddi_get_config(encoder, crtc_state);
}

static void cnl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, cnl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void bxt_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, bxt_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void skl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, skl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

void hsw_ddi_get_config(struct intel_encoder *encoder,
			struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, hsw_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

3883 3884 3885 3886 3887 3888 3889
static void intel_ddi_sync_state(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		intel_dp_sync_state(encoder, crtc_state);
}

3890 3891 3892 3893 3894 3895 3896 3897 3898
static bool intel_ddi_initial_fastset_check(struct intel_encoder *encoder,
					    struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		return intel_dp_initial_fastset_check(encoder, crtc_state);

	return true;
}

3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916
static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder *encoder,
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
{
	switch (conn_state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		return INTEL_OUTPUT_HDMI;
	case DRM_MODE_CONNECTOR_eDP:
		return INTEL_OUTPUT_EDP;
	case DRM_MODE_CONNECTOR_DisplayPort:
		return INTEL_OUTPUT_DP;
	default:
		MISSING_CASE(conn_state->connector->connector_type);
		return INTEL_OUTPUT_UNUSED;
	}
}

3917 3918 3919
static int intel_ddi_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
3920
{
3921
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3922
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3923
	enum port port = encoder->port;
3924
	int ret;
P
Paulo Zanoni 已提交
3925

3926
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
3927 3928
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

3929
	if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
3930
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
3931
	} else {
3932
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
3933 3934
	}

3935 3936
	if (ret)
		return ret;
3937

3938 3939 3940 3941 3942 3943
	if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
	    pipe_config->cpu_transcoder == TRANSCODER_EDP)
		pipe_config->pch_pfit.force_thru =
			pipe_config->pch_pfit.enabled ||
			pipe_config->crc_enabled;

3944
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3945
		pipe_config->lane_lat_optim_mask =
3946
			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
3947

3948 3949
	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);

3950
	return 0;
P
Paulo Zanoni 已提交
3951 3952
}

3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997
static bool mode_equal(const struct drm_display_mode *mode1,
		       const struct drm_display_mode *mode2)
{
	return drm_mode_match(mode1, mode2,
			      DRM_MODE_MATCH_TIMINGS |
			      DRM_MODE_MATCH_FLAGS |
			      DRM_MODE_MATCH_3D_FLAGS) &&
		mode1->clock == mode2->clock; /* we want an exact match */
}

static bool m_n_equal(const struct intel_link_m_n *m_n_1,
		      const struct intel_link_m_n *m_n_2)
{
	return m_n_1->tu == m_n_2->tu &&
		m_n_1->gmch_m == m_n_2->gmch_m &&
		m_n_1->gmch_n == m_n_2->gmch_n &&
		m_n_1->link_m == m_n_2->link_m &&
		m_n_1->link_n == m_n_2->link_n;
}

static bool crtcs_port_sync_compatible(const struct intel_crtc_state *crtc_state1,
				       const struct intel_crtc_state *crtc_state2)
{
	return crtc_state1->hw.active && crtc_state2->hw.active &&
		crtc_state1->output_types == crtc_state2->output_types &&
		crtc_state1->output_format == crtc_state2->output_format &&
		crtc_state1->lane_count == crtc_state2->lane_count &&
		crtc_state1->port_clock == crtc_state2->port_clock &&
		mode_equal(&crtc_state1->hw.adjusted_mode,
			   &crtc_state2->hw.adjusted_mode) &&
		m_n_equal(&crtc_state1->dp_m_n, &crtc_state2->dp_m_n);
}

static u8
intel_ddi_port_sync_transcoders(const struct intel_crtc_state *ref_crtc_state,
				int tile_group_id)
{
	struct drm_connector *connector;
	const struct drm_connector_state *conn_state;
	struct drm_i915_private *dev_priv = to_i915(ref_crtc_state->uapi.crtc->dev);
	struct intel_atomic_state *state =
		to_intel_atomic_state(ref_crtc_state->uapi.state);
	u8 transcoders = 0;
	int i;

3998 3999 4000 4001
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
4002
	if (DISPLAY_VER(dev_priv) < 9)
4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033
		return 0;

	if (!intel_crtc_has_type(ref_crtc_state, INTEL_OUTPUT_DP))
		return 0;

	for_each_new_connector_in_state(&state->base, connector, conn_state, i) {
		struct intel_crtc *crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *crtc_state;

		if (!crtc)
			continue;

		if (!connector->has_tile ||
		    connector->tile_group->id !=
		    tile_group_id)
			continue;
		crtc_state = intel_atomic_get_new_crtc_state(state,
							     crtc);
		if (!crtcs_port_sync_compatible(ref_crtc_state,
						crtc_state))
			continue;
		transcoders |= BIT(crtc_state->cpu_transcoder);
	}

	return transcoders;
}

static int intel_ddi_compute_config_late(struct intel_encoder *encoder,
					 struct intel_crtc_state *crtc_state,
					 struct drm_connector_state *conn_state)
{
4034
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4035 4036 4037
	struct drm_connector *connector = conn_state->connector;
	u8 port_sync_transcoders = 0;

4038 4039 4040
	drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] [CRTC:%d:%s]",
		    encoder->base.base.id, encoder->base.name,
		    crtc_state->uapi.crtc->base.id, crtc_state->uapi.crtc->name);
4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063

	if (connector->has_tile)
		port_sync_transcoders = intel_ddi_port_sync_transcoders(crtc_state,
									connector->tile_group->id);

	/*
	 * EDP Transcoders cannot be ensalved
	 * make them a master always when present
	 */
	if (port_sync_transcoders & BIT(TRANSCODER_EDP))
		crtc_state->master_transcoder = TRANSCODER_EDP;
	else
		crtc_state->master_transcoder = ffs(port_sync_transcoders) - 1;

	if (crtc_state->master_transcoder == crtc_state->cpu_transcoder) {
		crtc_state->master_transcoder = INVALID_TRANSCODER;
		crtc_state->sync_mode_slaves_mask =
			port_sync_transcoders & ~BIT(crtc_state->cpu_transcoder);
	}

	return 0;
}

4064 4065
static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
{
4066
	struct drm_i915_private *i915 = to_i915(encoder->dev);
4067
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
4068 4069

	intel_dp_encoder_flush_work(encoder);
4070
	intel_display_power_flush_work(i915);
4071 4072

	drm_encoder_cleanup(encoder);
4073 4074
	if (dig_port)
		kfree(dig_port->hdcp_port_data.streams);
4075 4076 4077
	kfree(dig_port);
}

4078 4079 4080 4081 4082 4083 4084 4085 4086
static void intel_ddi_encoder_reset(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(encoder));

	intel_dp->reset_link_params = true;

	intel_pps_encoder_reset(intel_dp);
}

P
Paulo Zanoni 已提交
4087
static const struct drm_encoder_funcs intel_ddi_funcs = {
4088
	.reset = intel_ddi_encoder_reset,
4089
	.destroy = intel_ddi_encoder_destroy,
P
Paulo Zanoni 已提交
4090 4091
};

4092
static struct intel_connector *
4093
intel_ddi_init_dp_connector(struct intel_digital_port *dig_port)
4094
{
4095
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4096
	struct intel_connector *connector;
4097
	enum port port = dig_port->base.port;
4098

4099
	connector = intel_connector_alloc();
4100 4101 4102
	if (!connector)
		return NULL;

4103 4104 4105 4106
	dig_port->dp.output_reg = DDI_BUF_CTL(port);
	dig_port->dp.prepare_link_retrain = intel_ddi_prepare_link_retrain;
	dig_port->dp.set_link_train = intel_ddi_set_link_train;
	dig_port->dp.set_idle_link_train = intel_ddi_set_idle_link_train;
4107

4108
	if (DISPLAY_VER(dev_priv) >= 12)
4109
		dig_port->dp.set_signal_levels = tgl_set_signal_levels;
4110
	else if (DISPLAY_VER(dev_priv) >= 11)
4111
		dig_port->dp.set_signal_levels = icl_set_signal_levels;
4112
	else if (IS_CANNONLAKE(dev_priv))
4113
		dig_port->dp.set_signal_levels = cnl_set_signal_levels;
4114
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
4115
		dig_port->dp.set_signal_levels = bxt_set_signal_levels;
4116
	else
4117
		dig_port->dp.set_signal_levels = hsw_set_signal_levels;
4118

4119 4120
	dig_port->dp.voltage_max = intel_ddi_dp_voltage_max;
	dig_port->dp.preemph_max = intel_ddi_dp_preemph_max;
4121

4122
	if (!intel_dp_init_connector(dig_port, connector)) {
4123 4124 4125 4126 4127 4128 4129
		kfree(connector);
		return NULL;
	}

	return connector;
}

4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148
static int modeset_pipe(struct drm_crtc *crtc,
			struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_atomic_state *state;
	struct drm_crtc_state *crtc_state;
	int ret;

	state = drm_atomic_state_alloc(crtc->dev);
	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ctx;

	crtc_state = drm_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(crtc_state)) {
		ret = PTR_ERR(crtc_state);
		goto out;
	}

4149
	crtc_state->connectors_changed = true;
4150 4151

	ret = drm_atomic_commit(state);
4152
out:
4153 4154 4155 4156 4157 4158 4159 4160 4161
	drm_atomic_state_put(state);

	return ret;
}

static int intel_hdmi_reset_link(struct intel_encoder *encoder,
				 struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4162
	struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191
	struct intel_connector *connector = hdmi->attached_connector;
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	u8 config;
	int ret;

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

4192 4193
	drm_WARN_ON(&dev_priv->drm,
		    !intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));
4194

4195
	if (!crtc_state->hw.active)
4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207
		return 0;

	if (!crtc_state->hdmi_high_tmds_clock_ratio &&
	    !crtc_state->hdmi_scrambling)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
	if (ret < 0) {
4208 4209
		drm_err(&dev_priv->drm, "Failed to read TMDS config: %d\n",
			ret);
4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230
		return 0;
	}

	if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
	    crtc_state->hdmi_high_tmds_clock_ratio &&
	    !!(config & SCDC_SCRAMBLING_ENABLE) ==
	    crtc_state->hdmi_scrambling)
		return 0;

	/*
	 * HDMI 2.0 says that one should not send scrambled data
	 * prior to configuring the sink scrambling, and that
	 * TMDS clock/data transmission should be suspended when
	 * changing the TMDS clock rate in the sink. So let's
	 * just do a full modeset here, even though some sinks
	 * would be perfectly happy if were to just reconfigure
	 * the SCDC settings on the fly.
	 */
	return modeset_pipe(&crtc->base, ctx);
}

4231 4232
static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder *encoder,
4233
		  struct intel_connector *connector)
4234
{
4235
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4236
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4237
	struct intel_dp *intel_dp = &dig_port->dp;
4238 4239
	enum phy phy = intel_port_to_phy(i915, encoder->port);
	bool is_tc = intel_phy_is_tc(i915, phy);
4240
	struct drm_modeset_acquire_ctx ctx;
4241
	enum intel_hotplug_state state;
4242 4243
	int ret;

4244 4245 4246 4247 4248 4249 4250
	if (intel_dp->compliance.test_active &&
	    intel_dp->compliance.test_type == DP_TEST_LINK_PHY_TEST_PATTERN) {
		intel_dp_phy_test(encoder);
		/* just do the PHY test and nothing else */
		return INTEL_HOTPLUG_UNCHANGED;
	}

4251
	state = intel_encoder_hotplug(encoder, connector);
4252 4253 4254 4255

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
4256 4257 4258 4259
		if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
			ret = intel_hdmi_reset_link(encoder, &ctx);
		else
			ret = intel_dp_retrain_link(encoder, &ctx);
4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
4271 4272
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
4273

4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288
	/*
	 * Unpowered type-c dongles can take some time to boot and be
	 * responsible, so here giving some time to those dongles to power up
	 * and then retrying the probe.
	 *
	 * On many platforms the HDMI live state signal is known to be
	 * unreliable, so we can't use it to detect if a sink is connected or
	 * not. Instead we detect if it's connected based on whether we can
	 * read the EDID or not. That in turn has a problem during disconnect,
	 * since the HPD interrupt may be raised before the DDC lines get
	 * disconnected (due to how the required length of DDC vs. HPD
	 * connector pins are specified) and so we'll still be able to get a
	 * valid EDID. To solve this schedule another detection cycle if this
	 * time around we didn't detect any change in the sink's connection
	 * status.
4289 4290 4291 4292 4293 4294
	 *
	 * Type-c connectors which get their HPD signal deasserted then
	 * reasserted, without unplugging/replugging the sink from the
	 * connector, introduce a delay until the AUX channel communication
	 * becomes functional. Retry the detection for 5 seconds on type-c
	 * connectors to account for this delay.
4295
	 */
4296 4297
	if (state == INTEL_HOTPLUG_UNCHANGED &&
	    connector->hotplug_retries < (is_tc ? 5 : 1) &&
4298 4299 4300
	    !dig_port->dp.is_mst)
		state = INTEL_HOTPLUG_RETRY;

4301
	return state;
4302 4303
}

4304 4305 4306
static bool lpt_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4307
	u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
4308 4309 4310 4311 4312 4313 4314

	return intel_de_read(dev_priv, SDEISR) & bit;
}

static bool hsw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4315
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4316

4317
	return intel_de_read(dev_priv, DEISR) & bit;
4318 4319 4320 4321 4322
}

static bool bdw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4323
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4324 4325 4326 4327

	return intel_de_read(dev_priv, GEN8_DE_PORT_ISR) & bit;
}

4328
static struct intel_connector *
4329
intel_ddi_init_hdmi_connector(struct intel_digital_port *dig_port)
4330 4331
{
	struct intel_connector *connector;
4332
	enum port port = dig_port->base.port;
4333

4334
	connector = intel_connector_alloc();
4335 4336 4337
	if (!connector)
		return NULL;

4338 4339
	dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(dig_port, connector);
4340 4341 4342 4343

	return connector;
}

4344
static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dig_port)
4345
{
4346
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4347

4348
	if (dig_port->base.port != PORT_A)
4349 4350
		return false;

4351
	if (dig_port->saved_port_bits & DDI_A_4_LANES)
4352 4353 4354 4355 4356
		return false;

	/* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
	 *                     supported configuration
	 */
4357
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371
		return true;

	/* Cannonlake: Most of SKUs don't support DDI_E, and the only
	 *             one who does also have a full A/E split called
	 *             DDI_F what makes DDI_E useless. However for this
	 *             case let's trust VBT info.
	 */
	if (IS_CANNONLAKE(dev_priv) &&
	    !intel_bios_is_port_present(dev_priv, PORT_E))
		return true;

	return false;
}

4372
static int
4373
intel_ddi_max_lanes(struct intel_digital_port *dig_port)
4374
{
4375 4376
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;
4377 4378
	int max_lanes = 4;

4379
	if (DISPLAY_VER(dev_priv) >= 11)
4380 4381 4382
		return max_lanes;

	if (port == PORT_A || port == PORT_E) {
4383
		if (intel_de_read(dev_priv, DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394
			max_lanes = port == PORT_A ? 4 : 0;
		else
			/* Both A and E share 2 lanes */
			max_lanes = 2;
	}

	/*
	 * Some BIOS might fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit set when needed
	 * so we use the proper lane count for our calculations.
	 */
4395
	if (intel_ddi_a_force_4_lanes(dig_port)) {
4396 4397
		drm_dbg_kms(&dev_priv->drm,
			    "Forcing DDI_A_4_LANES for port A\n");
4398
		dig_port->saved_port_bits |= DDI_A_4_LANES;
4399 4400 4401 4402 4403 4404
		max_lanes = 4;
	}

	return max_lanes;
}

M
Matt Roper 已提交
4405 4406 4407
static bool hti_uses_phy(struct drm_i915_private *i915, enum phy phy)
{
	return i915->hti_state & HDPORT_ENABLED &&
4408
	       i915->hti_state & HDPORT_DDI_USED(phy);
M
Matt Roper 已提交
4409 4410
}

4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421
static enum hpd_pin xelpd_hpd_pin(struct drm_i915_private *dev_priv,
				  enum port port)
{
	if (port >= PORT_D_XELPD)
		return HPD_PORT_D + port - PORT_D_XELPD;
	else if (port >= PORT_TC1)
		return HPD_PORT_TC1 + port - PORT_TC1;
	else
		return HPD_PORT_A + port - PORT_A;
}

4422 4423 4424
static enum hpd_pin dg1_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
4425 4426
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
4427 4428 4429 4430
	else
		return HPD_PORT_A + port - PORT_A;
}

4431 4432 4433
static enum hpd_pin tgl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
4434 4435
	if (port >= PORT_TC1)
		return HPD_PORT_TC1 + port - PORT_TC1;
4436 4437 4438 4439 4440 4441 4442 4443 4444 4445
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin rkl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return tgl_hpd_pin(dev_priv, port);

4446 4447
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin icl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port >= PORT_C)
		return HPD_PORT_TC1 + port - PORT_C;
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin ehl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_D)
		return HPD_PORT_A;

	if (HAS_PCH_MCC(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin cnl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_F)
		return HPD_PORT_E;

	return HPD_PORT_A + port - PORT_A;
}

4482 4483 4484 4485 4486 4487 4488 4489
static enum hpd_pin skl_hpd_pin(struct drm_i915_private *dev_priv, enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

4490 4491
static bool intel_ddi_is_tc(struct drm_i915_private *i915, enum port port)
{
4492
	if (DISPLAY_VER(i915) >= 12)
4493
		return port >= PORT_TC1;
4494
	else if (DISPLAY_VER(i915) >= 11)
4495 4496 4497 4498 4499
		return port >= PORT_C;
	else
		return false;
}

4500 4501 4502
#define port_tc_name(port) ((port) - PORT_TC1 + '1')
#define tc_port_name(tc_port) ((tc_port) - TC_PORT_1 + '1')

4503
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
4504
{
4505
	struct intel_digital_port *dig_port;
4506
	struct intel_encoder *encoder;
4507
	const struct intel_bios_encoder_data *devdata;
4508
	bool init_hdmi, init_dp;
4509
	enum phy phy = intel_port_to_phy(dev_priv, port);
4510

M
Matt Roper 已提交
4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522
	/*
	 * On platforms with HTI (aka HDPORT), if it's enabled at boot it may
	 * have taken over some of the PHYs and made them unavailable to the
	 * driver.  In that case we should skip initializing the corresponding
	 * outputs.
	 */
	if (hti_uses_phy(dev_priv, phy)) {
		drm_dbg_kms(&dev_priv->drm, "PORT %c / PHY %c reserved by HTI\n",
			    port_name(port), phy_name(phy));
		return;
	}

4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533
	devdata = intel_bios_encoder_data_lookup(dev_priv, port);
	if (!devdata) {
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not present\n",
			    port_name(port));
		return;
	}

	init_hdmi = intel_bios_encoder_supports_dvi(devdata) ||
		intel_bios_encoder_supports_hdmi(devdata);
	init_dp = intel_bios_encoder_supports_dp(devdata);
4534 4535 4536 4537 4538 4539 4540 4541 4542

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_hdmi = false;
4543 4544
		drm_dbg_kms(&dev_priv->drm, "VBT says port %c has lspcon\n",
			    port_name(port));
4545 4546
	}

4547
	if (!init_dp && !init_hdmi) {
4548 4549 4550
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
			    port_name(port));
4551
		return;
4552
	}
P
Paulo Zanoni 已提交
4553

4554 4555
	dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
	if (!dig_port)
P
Paulo Zanoni 已提交
4556 4557
		return;

4558
	encoder = &dig_port->base;
4559
	encoder->devdata = devdata;
P
Paulo Zanoni 已提交
4560

4561 4562 4563 4564 4565 4566 4567
	if (DISPLAY_VER(dev_priv) >= 13 && port >= PORT_D_XELPD) {
		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c/PHY %c",
				 port_name(port - PORT_D_XELPD + PORT_D),
				 phy_name(phy));
	} else if (DISPLAY_VER(dev_priv) >= 12) {
4568 4569 4570 4571 4572 4573
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %s%c/PHY %s%c",
				 port >= PORT_TC1 ? "TC" : "",
4574
				 port >= PORT_TC1 ? port_tc_name(port) : port_name(port),
4575
				 tc_port != TC_PORT_NONE ? "TC" : "",
4576
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
4577
	} else if (DISPLAY_VER(dev_priv) >= 11) {
4578 4579 4580 4581 4582 4583 4584 4585
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c%s/PHY %s%c",
				 port_name(port),
				 port >= PORT_C ? " (TC)" : "",
				 tc_port != TC_PORT_NONE ? "TC" : "",
4586
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
4587 4588 4589 4590 4591
	} else {
		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c/PHY %c", port_name(port),  phy_name(phy));
	}
P
Paulo Zanoni 已提交
4592

4593 4594 4595
	mutex_init(&dig_port->hdcp_mutex);
	dig_port->num_hdcp_streams = 0;

4596 4597 4598
	encoder->hotplug = intel_ddi_hotplug;
	encoder->compute_output_type = intel_ddi_compute_output_type;
	encoder->compute_config = intel_ddi_compute_config;
4599
	encoder->compute_config_late = intel_ddi_compute_config_late;
4600 4601 4602 4603 4604 4605 4606
	encoder->enable = intel_enable_ddi;
	encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
	encoder->pre_enable = intel_ddi_pre_enable;
	encoder->disable = intel_disable_ddi;
	encoder->post_disable = intel_ddi_post_disable;
	encoder->update_pipe = intel_ddi_update_pipe;
	encoder->get_hw_state = intel_ddi_get_hw_state;
4607
	encoder->sync_state = intel_ddi_sync_state;
4608
	encoder->initial_fastset_check = intel_ddi_initial_fastset_check;
4609
	encoder->suspend = intel_dp_encoder_suspend;
4610
	encoder->shutdown = intel_dp_encoder_shutdown;
4611 4612 4613 4614 4615 4616 4617
	encoder->get_power_domains = intel_ddi_get_power_domains;

	encoder->type = INTEL_OUTPUT_DDI;
	encoder->power_domain = intel_port_to_power_domain(port);
	encoder->port = port;
	encoder->cloneable = 0;
	encoder->pipe_mask = ~0;
4618

4619 4620 4621
	if (IS_ALDERLAKE_S(dev_priv)) {
		encoder->enable_clock = adls_ddi_enable_clock;
		encoder->disable_clock = adls_ddi_disable_clock;
4622
		encoder->is_clock_enabled = adls_ddi_is_clock_enabled;
4623
		encoder->get_config = adls_ddi_get_config;
4624 4625 4626
	} else if (IS_ROCKETLAKE(dev_priv)) {
		encoder->enable_clock = rkl_ddi_enable_clock;
		encoder->disable_clock = rkl_ddi_disable_clock;
4627
		encoder->is_clock_enabled = rkl_ddi_is_clock_enabled;
4628
		encoder->get_config = rkl_ddi_get_config;
4629
	} else if (IS_DG1(dev_priv)) {
4630 4631
		encoder->enable_clock = dg1_ddi_enable_clock;
		encoder->disable_clock = dg1_ddi_disable_clock;
4632
		encoder->is_clock_enabled = dg1_ddi_is_clock_enabled;
4633
		encoder->get_config = dg1_ddi_get_config;
4634 4635 4636 4637
	} else if (IS_JSL_EHL(dev_priv)) {
		if (intel_ddi_is_tc(dev_priv, port)) {
			encoder->enable_clock = jsl_ddi_tc_enable_clock;
			encoder->disable_clock = jsl_ddi_tc_disable_clock;
4638
			encoder->is_clock_enabled = jsl_ddi_tc_is_clock_enabled;
4639
			encoder->get_config = icl_ddi_combo_get_config;
4640 4641 4642
		} else {
			encoder->enable_clock = icl_ddi_combo_enable_clock;
			encoder->disable_clock = icl_ddi_combo_disable_clock;
4643
			encoder->is_clock_enabled = icl_ddi_combo_is_clock_enabled;
4644
			encoder->get_config = icl_ddi_combo_get_config;
4645
		}
4646
	} else if (DISPLAY_VER(dev_priv) >= 11) {
4647 4648 4649
		if (intel_ddi_is_tc(dev_priv, port)) {
			encoder->enable_clock = icl_ddi_tc_enable_clock;
			encoder->disable_clock = icl_ddi_tc_disable_clock;
4650
			encoder->is_clock_enabled = icl_ddi_tc_is_clock_enabled;
4651
			encoder->get_config = icl_ddi_tc_get_config;
4652 4653 4654
		} else {
			encoder->enable_clock = icl_ddi_combo_enable_clock;
			encoder->disable_clock = icl_ddi_combo_disable_clock;
4655
			encoder->is_clock_enabled = icl_ddi_combo_is_clock_enabled;
4656
			encoder->get_config = icl_ddi_combo_get_config;
4657
		}
4658
	} else if (IS_CANNONLAKE(dev_priv)) {
4659 4660
		encoder->enable_clock = cnl_ddi_enable_clock;
		encoder->disable_clock = cnl_ddi_disable_clock;
4661
		encoder->is_clock_enabled = cnl_ddi_is_clock_enabled;
4662
		encoder->get_config = cnl_ddi_get_config;
4663
	} else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
4664 4665
		/* BXT/GLK have fixed PLL->port mapping */
		encoder->get_config = bxt_ddi_get_config;
4666
	} else if (DISPLAY_VER(dev_priv) == 9) {
4667 4668
		encoder->enable_clock = skl_ddi_enable_clock;
		encoder->disable_clock = skl_ddi_disable_clock;
4669
		encoder->is_clock_enabled = skl_ddi_is_clock_enabled;
4670
		encoder->get_config = skl_ddi_get_config;
4671
	} else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv)) {
4672 4673
		encoder->enable_clock = hsw_ddi_enable_clock;
		encoder->disable_clock = hsw_ddi_disable_clock;
4674
		encoder->is_clock_enabled = hsw_ddi_is_clock_enabled;
4675
		encoder->get_config = hsw_ddi_get_config;
4676 4677
	}

4678 4679 4680
	if (DISPLAY_VER(dev_priv) >= 13)
		encoder->hpd_pin = xelpd_hpd_pin(dev_priv, port);
	else if (IS_DG1(dev_priv))
4681 4682
		encoder->hpd_pin = dg1_hpd_pin(dev_priv, port);
	else if (IS_ROCKETLAKE(dev_priv))
4683
		encoder->hpd_pin = rkl_hpd_pin(dev_priv, port);
4684
	else if (DISPLAY_VER(dev_priv) >= 12)
4685
		encoder->hpd_pin = tgl_hpd_pin(dev_priv, port);
4686
	else if (IS_JSL_EHL(dev_priv))
4687
		encoder->hpd_pin = ehl_hpd_pin(dev_priv, port);
4688
	else if (DISPLAY_VER(dev_priv) == 11)
4689
		encoder->hpd_pin = icl_hpd_pin(dev_priv, port);
4690
	else if (IS_CANNONLAKE(dev_priv))
4691
		encoder->hpd_pin = cnl_hpd_pin(dev_priv, port);
4692
	else if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
4693
		encoder->hpd_pin = skl_hpd_pin(dev_priv, port);
4694 4695
	else
		encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
P
Paulo Zanoni 已提交
4696

4697
	if (DISPLAY_VER(dev_priv) >= 11)
4698 4699 4700
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& DDI_BUF_PORT_REVERSAL;
4701
	else
4702 4703 4704
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& (DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
4705

4706 4707 4708
	if (intel_bios_is_lane_reversal_needed(dev_priv, port))
		dig_port->saved_port_bits |= DDI_BUF_PORT_REVERSAL;

4709 4710 4711
	dig_port->dp.output_reg = INVALID_MMIO_REG;
	dig_port->max_lanes = intel_ddi_max_lanes(dig_port);
	dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
P
Paulo Zanoni 已提交
4712

4713
	if (intel_phy_is_tc(dev_priv, phy)) {
4714
		bool is_legacy =
4715 4716
			!intel_bios_encoder_supports_typec_usb(devdata) &&
			!intel_bios_encoder_supports_tbt(devdata);
4717

4718
		intel_tc_port_init(dig_port, is_legacy);
4719

4720 4721
		encoder->update_prepare = intel_ddi_update_prepare;
		encoder->update_complete = intel_ddi_update_complete;
4722
	}
4723

4724
	drm_WARN_ON(&dev_priv->drm, port > PORT_I);
4725
	dig_port->ddi_io_power_domain = POWER_DOMAIN_PORT_DDI_A_IO +
4726
					      port - PORT_A;
4727

4728
	if (init_dp) {
4729
		if (!intel_ddi_init_dp_connector(dig_port))
4730
			goto err;
4731

4732
		dig_port->hpd_pulse = intel_dp_hpd_pulse;
4733

4734 4735
		/* Splitter enable for eDP MSO is limited to certain pipes. */
		if (dig_port->dp.mso_link_count) {
4736
			encoder->pipe_mask = BIT(PIPE_A);
4737 4738 4739
			if (IS_ALDERLAKE_P(dev_priv))
				encoder->pipe_mask |= BIT(PIPE_B);
		}
4740
	}
4741

4742 4743
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
4744
	if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
4745
		if (!intel_ddi_init_hdmi_connector(dig_port))
4746
			goto err;
4747
	}
4748

4749
	if (DISPLAY_VER(dev_priv) >= 11) {
4750
		if (intel_phy_is_tc(dev_priv, phy))
4751
			dig_port->connected = intel_tc_port_connected;
4752
		else
4753
			dig_port->connected = lpt_digital_port_connected;
4754
	} else if (DISPLAY_VER(dev_priv) >= 8) {
4755 4756
		if (port == PORT_A || IS_GEMINILAKE(dev_priv) ||
		    IS_BROXTON(dev_priv))
4757
			dig_port->connected = bdw_digital_port_connected;
4758
		else
4759
			dig_port->connected = lpt_digital_port_connected;
4760
	} else {
4761
		if (port == PORT_A)
4762
			dig_port->connected = hsw_digital_port_connected;
4763
		else
4764
			dig_port->connected = lpt_digital_port_connected;
4765 4766
	}

4767
	intel_infoframe_init(dig_port);
4768

4769 4770 4771
	return;

err:
4772
	drm_encoder_cleanup(&encoder->base);
4773
	kfree(dig_port);
P
Paulo Zanoni 已提交
4774
}