intel_ddi.c 144.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

28
#include <drm/drm_scdc_helper.h>
29

30
#include "i915_drv.h"
31
#include "intel_audio.h"
32
#include "intel_combo_phy.h"
33
#include "intel_connector.h"
34
#include "intel_ddi.h"
35
#include "intel_display_types.h"
36
#include "intel_dp.h"
37
#include "intel_dp_mst.h"
38
#include "intel_dp_link_training.h"
39
#include "intel_dpio_phy.h"
40
#include "intel_dsi.h"
41
#include "intel_fifo_underrun.h"
42
#include "intel_gmbus.h"
43
#include "intel_hdcp.h"
44
#include "intel_hdmi.h"
45
#include "intel_hotplug.h"
46
#include "intel_lspcon.h"
47
#include "intel_panel.h"
48
#include "intel_psr.h"
49
#include "intel_sprite.h"
50
#include "intel_tc.h"
51
#include "intel_vdsc.h"
52

53 54 55
struct ddi_buf_trans {
	u32 trans1;	/* balance leg enable, de-emph level */
	u32 trans2;	/* vref sel, vswing */
56
	u8 i_boost;	/* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
57 58
};

59 60 61 62 63 64 65 66 67 68 69 70 71
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

72 73 74 75
/* HDMI/DVI modes ignore everything but the last 2 items. So we share
 * them for both DP and FDI transports, allowing those ports to
 * automatically adapt to HDMI connections as well
 */
76
static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
77 78 79 80 81 82 83 84 85
	{ 0x00FFFFFF, 0x0006000E, 0x0 },
	{ 0x00D75FFF, 0x0005000A, 0x0 },
	{ 0x00C30FFF, 0x00040006, 0x0 },
	{ 0x80AAAFFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x0005000A, 0x0 },
	{ 0x00D75FFF, 0x000C0004, 0x0 },
	{ 0x80C30FFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x00040006, 0x0 },
	{ 0x80D75FFF, 0x000B0000, 0x0 },
86 87
};

88
static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
89 90 91 92 93 94 95 96 97
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000F000A, 0x0 },
	{ 0x00C30FFF, 0x00060006, 0x0 },
	{ 0x00AAAFFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x000F000A, 0x0 },
	{ 0x00D75FFF, 0x00160004, 0x0 },
	{ 0x00C30FFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x00060006, 0x0 },
	{ 0x00D75FFF, 0x001E0000, 0x0 },
98 99
};

100 101
static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV d	db	*/
102 103 104 105 106 107 108 109 110 111 112 113
	{ 0x00FFFFFF, 0x0006000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00E79FFF, 0x000E000C, 0x0 },/* 1:	400	500	2	*/
	{ 0x00D75FFF, 0x0005000A, 0x0 },/* 2:	400	600	3.5	*/
	{ 0x00FFFFFF, 0x0005000A, 0x0 },/* 3:	600	600	0	*/
	{ 0x00E79FFF, 0x001D0007, 0x0 },/* 4:	600	750	2	*/
	{ 0x00D75FFF, 0x000C0004, 0x0 },/* 5:	600	900	3.5	*/
	{ 0x00FFFFFF, 0x00040006, 0x0 },/* 6:	800	800	0	*/
	{ 0x80E79FFF, 0x00030002, 0x0 },/* 7:	800	1000	2	*/
	{ 0x00FFFFFF, 0x00140005, 0x0 },/* 8:	850	850	0	*/
	{ 0x00FFFFFF, 0x000C0004, 0x0 },/* 9:	900	900	0	*/
	{ 0x00FFFFFF, 0x001C0003, 0x0 },/* 10:	950	950	0	*/
	{ 0x80FFFFFF, 0x00030002, 0x0 },/* 11:	1000	1000	0	*/
114 115
};

116
static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
117 118 119 120 121 122 123 124 125
	{ 0x00FFFFFF, 0x00000012, 0x0 },
	{ 0x00EBAFFF, 0x00020011, 0x0 },
	{ 0x00C71FFF, 0x0006000F, 0x0 },
	{ 0x00AAAFFF, 0x000E000A, 0x0 },
	{ 0x00FFFFFF, 0x00020011, 0x0 },
	{ 0x00DB6FFF, 0x0005000F, 0x0 },
	{ 0x00BEEFFF, 0x000A000C, 0x0 },
	{ 0x00FFFFFF, 0x0005000F, 0x0 },
	{ 0x00DB6FFF, 0x000A000C, 0x0 },
126 127
};

128
static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
129 130 131 132 133 134 135 136 137
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000E000A, 0x0 },
	{ 0x00BEFFFF, 0x00140006, 0x0 },
	{ 0x80B2CFFF, 0x001B0002, 0x0 },
	{ 0x00FFFFFF, 0x000E000A, 0x0 },
	{ 0x00DB6FFF, 0x00160005, 0x0 },
	{ 0x80C71FFF, 0x001A0002, 0x0 },
	{ 0x00F7DFFF, 0x00180004, 0x0 },
	{ 0x80D75FFF, 0x001B0002, 0x0 },
138 139
};

140
static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
141 142 143 144 145 146 147 148 149
	{ 0x00FFFFFF, 0x0001000E, 0x0 },
	{ 0x00D75FFF, 0x0004000A, 0x0 },
	{ 0x00C30FFF, 0x00070006, 0x0 },
	{ 0x00AAAFFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x0004000A, 0x0 },
	{ 0x00D75FFF, 0x00090004, 0x0 },
	{ 0x00C30FFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x00070006, 0x0 },
	{ 0x00D75FFF, 0x000C0000, 0x0 },
150 151
};

152 153
static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV df	db	*/
154 155 156 157 158 159 160 161 162 163
	{ 0x00FFFFFF, 0x0007000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00D75FFF, 0x000E000A, 0x0 },/* 1:	400	600	3.5	*/
	{ 0x00BEFFFF, 0x00140006, 0x0 },/* 2:	400	800	6	*/
	{ 0x00FFFFFF, 0x0009000D, 0x0 },/* 3:	450	450	0	*/
	{ 0x00FFFFFF, 0x000E000A, 0x0 },/* 4:	600	600	0	*/
	{ 0x00D7FFFF, 0x00140006, 0x0 },/* 5:	600	800	2.5	*/
	{ 0x80CB2FFF, 0x001B0002, 0x0 },/* 6:	600	1000	4.5	*/
	{ 0x00FFFFFF, 0x00140006, 0x0 },/* 7:	800	800	0	*/
	{ 0x80E79FFF, 0x001B0002, 0x0 },/* 8:	800	1000	2	*/
	{ 0x80FFFFFF, 0x001B0002, 0x0 },/* 9:	1000	1000	0	*/
164 165
};

166
/* Skylake H and S */
167
static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
168 169 170
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
171
	{ 0x80009010, 0x000000C0, 0x1 },
172 173
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
174
	{ 0x80007011, 0x000000C0, 0x1 },
175
	{ 0x00002016, 0x000000DF, 0x0 },
176
	{ 0x80005012, 0x000000C0, 0x1 },
177 178
};

179 180
/* Skylake U */
static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
181
	{ 0x0000201B, 0x000000A2, 0x0 },
182
	{ 0x00005012, 0x00000088, 0x0 },
183
	{ 0x80007011, 0x000000CD, 0x1 },
184
	{ 0x80009010, 0x000000C0, 0x1 },
185
	{ 0x0000201B, 0x0000009D, 0x0 },
186 187
	{ 0x80005012, 0x000000C0, 0x1 },
	{ 0x80007011, 0x000000C0, 0x1 },
188
	{ 0x00002016, 0x00000088, 0x0 },
189
	{ 0x80005012, 0x000000C0, 0x1 },
190 191
};

192 193
/* Skylake Y */
static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
194 195
	{ 0x00000018, 0x000000A2, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
196
	{ 0x80007011, 0x000000CD, 0x3 },
197
	{ 0x80009010, 0x000000C0, 0x3 },
198
	{ 0x00000018, 0x0000009D, 0x0 },
199 200
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
201
	{ 0x00000018, 0x00000088, 0x0 },
202
	{ 0x80005012, 0x000000C0, 0x3 },
203 204
};

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
/* Kabylake H and S */
static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x80009010, 0x000000C0, 0x1 },
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000C0, 0x1 },
	{ 0x00002016, 0x00000097, 0x0 },
	{ 0x80005012, 0x000000C0, 0x1 },
};

/* Kabylake U */
static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
	{ 0x0000201B, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x80009010, 0x000000C0, 0x3 },
	{ 0x0000201B, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00002016, 0x0000004F, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

/* Kabylake Y */
static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
	{ 0x00001017, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x8000800F, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000004C, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

244
/*
245
 * Skylake/Kabylake H and S
246 247
 * eDP 1.4 low vswing translation parameters
 */
248
static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
249 250 251 252 253 254 255 256 257 258 259 260 261
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00000018, 0x000000AB, 0x0 },
	{ 0x00007013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
};

/*
262
 * Skylake/Kabylake U
263 264 265 266 267 268 269 270 271 272 273 274 275
 * eDP 1.4 low vswing translation parameters
 */
static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00002016, 0x000000AB, 0x0 },
	{ 0x00005013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
276 277
};

278
/*
279
 * Skylake/Kabylake Y
280 281
 * eDP 1.4 low vswing translation parameters
 */
282
static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
283 284 285 286 287 288 289 290 291 292 293
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000AB, 0x0 },
	{ 0x00007011, 0x000000A4, 0x0 },
	{ 0x00009010, 0x000000DF, 0x0 },
	{ 0x00000018, 0x000000AA, 0x0 },
	{ 0x00006013, 0x000000A4, 0x0 },
	{ 0x00007011, 0x0000009D, 0x0 },
	{ 0x00000018, 0x000000A0, 0x0 },
	{ 0x00006012, 0x000000DF, 0x0 },
	{ 0x00000018, 0x0000008A, 0x0 },
};
294

295
/* Skylake/Kabylake U, H and S */
296
static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
297 298 299 300 301 302
	{ 0x00000018, 0x000000AC, 0x0 },
	{ 0x00005012, 0x0000009D, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00000018, 0x00000098, 0x0 },
	{ 0x00004013, 0x00000088, 0x0 },
303
	{ 0x80006012, 0x000000CD, 0x1 },
304
	{ 0x00000018, 0x000000DF, 0x0 },
305 306 307
	{ 0x80003015, 0x000000CD, 0x1 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x1 },
	{ 0x80000018, 0x000000C0, 0x1 },
308 309
};

310
/* Skylake/Kabylake Y */
311
static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
312 313
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00005012, 0x000000DF, 0x0 },
314
	{ 0x80007011, 0x000000CB, 0x3 },
315 316 317
	{ 0x00000018, 0x000000A4, 0x0 },
	{ 0x00000018, 0x0000009D, 0x0 },
	{ 0x00004013, 0x00000080, 0x0 },
318
	{ 0x80006013, 0x000000C0, 0x3 },
319
	{ 0x00000018, 0x0000008A, 0x0 },
320 321 322
	{ 0x80003015, 0x000000C0, 0x3 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x3 },
	{ 0x80000018, 0x000000C0, 0x3 },
323 324
};

325
struct bxt_ddi_buf_trans {
326 327 328 329
	u8 margin;	/* swing value */
	u8 scale;	/* scale value */
	u8 enable;	/* scale enable */
	u8 deemphasis;
330 331 332 333
};

static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
					/* Idx	NT mV diff	db  */
334 335 336 337 338 339 340 341 342 343
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 78,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 104, 0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 154, 0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 116, 0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 154, 0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 154, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
344 345
};

346 347
static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
					/* Idx	NT mV diff	db  */
348 349 350 351 352 353 354 355 356 357
	{ 26, 0, 0, 128, },	/* 0:	200		0   */
	{ 38, 0, 0, 112, },	/* 1:	200		1.5 */
	{ 48, 0, 0, 96,  },	/* 2:	200		4   */
	{ 54, 0, 0, 69,  },	/* 3:	200		6   */
	{ 32, 0, 0, 128, },	/* 4:	250		0   */
	{ 48, 0, 0, 104, },	/* 5:	250		1.5 */
	{ 54, 0, 0, 85,  },	/* 6:	250		4   */
	{ 43, 0, 0, 128, },	/* 7:	300		0   */
	{ 54, 0, 0, 101, },	/* 8:	300		1.5 */
	{ 48, 0, 0, 128, },	/* 9:	300		0   */
358 359
};

360 361 362 363 364
/* BSpec has 2 recommended values - entries 0 and 8.
 * Using the entry with higher vswing.
 */
static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
					/* Idx	NT mV diff	db  */
365 366 367 368 369 370 371 372 373 374
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 52,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 52,  0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 42,  0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 77,  0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 77,  0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 102, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
375 376
};

377
struct cnl_ddi_buf_trans {
378 379 380 381 382
	u8 dw2_swing_sel;
	u8 dw7_n_scalar;
	u8 dw4_cursor_coeff;
	u8 dw4_post_cursor_2;
	u8 dw4_post_cursor_1;
383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
};

/* Voltage Swing Programming for VccIO 0.85V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x66, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x66, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x70, 0x3C, 0x00, 0x03 },	/* 460   600      2.3   */
	{ 0xC, 0x75, 0x3C, 0x00, 0x03 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5C, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x69, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x76, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5E, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x69, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0xB, 0x79, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7D, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x76, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7D, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x61, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x61, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x68, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xC, 0x6E, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x4, 0x7F, 0x3A, 0x00, 0x05 },	/* 460   600      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0x6, 0x7F, 0x2C, 0x00, 0x13 },	/* 400   1050     8.4   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 550   1050     5.6   */
	{ 0x5, 0x76, 0x3E, 0x00, 0x01 },	/* 850   900      0.5   */
	{ 0x6, 0x7F, 0x36, 0x00, 0x09 },	/* 750   1050     2.9   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5B, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7C, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x70, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7C, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5E, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x5E, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x64, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xE, 0x6A, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

517 518 519 520 521 522 523 524 525 526 527 528 529
/* icl_combo_phy_ddi_translations */
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
530 531
};

532 533 534 535 536 537 538 539 540 541 542 543
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0x0, 0x7F, 0x3F, 0x00, 0x00 },	/* 200   200      0.0   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 200   250      1.9   */
	{ 0x1, 0x7F, 0x33, 0x00, 0x0C },	/* 200   300      3.5   */
	{ 0x9, 0x7F, 0x31, 0x00, 0x0E },	/* 200   350      4.9   */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },	/* 250   250      0.0   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 250   300      1.6   */
	{ 0x9, 0x7F, 0x35, 0x00, 0x0A },	/* 250   350      2.9   */
	{ 0x1, 0x7F, 0x3F, 0x00, 0x00 },	/* 300   300      0.0   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 300   350      1.3   */
	{ 0x9, 0x7F, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
544 545
};

546 547 548 549 550 551 552 553 554 555 556 557
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr3[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
558 559
};

560 561 562 563 564 565 566 567 568
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_hdmi[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   ALS */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
569 570
};

571 572 573 574 575 576 577 578 579 580 581 582 583 584
static const struct cnl_ddi_buf_trans ehl_combo_phy_ddi_translations_hbr2_hbr3[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x33, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x47, 0x36, 0x00, 0x09 },	/* 350   500      3.1   */
	{ 0xC, 0x64, 0x30, 0x00, 0x0F },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2C, 0x00, 0x13 },	/* 350   900      8.2   */
	{ 0xA, 0x46, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x64, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xC, 0x61, 0x3F, 0x00, 0x00 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
struct icl_mg_phy_ddi_buf_trans {
	u32 cri_txdeemph_override_5_0;
	u32 cri_txdeemph_override_11_6;
	u32 cri_txdeemph_override_17_12;
};

static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations[] = {
				/* Voltage swing  pre-emphasis */
	{ 0x0, 0x1B, 0x00 },	/* 0              0   */
	{ 0x0, 0x23, 0x08 },	/* 0              1   */
	{ 0x0, 0x2D, 0x12 },	/* 0              2   */
	{ 0x0, 0x00, 0x00 },	/* 0              3   */
	{ 0x0, 0x23, 0x00 },	/* 1              0   */
	{ 0x0, 0x2B, 0x09 },	/* 1              1   */
	{ 0x0, 0x2E, 0x11 },	/* 1              2   */
	{ 0x0, 0x2F, 0x00 },	/* 2              0   */
	{ 0x0, 0x33, 0x0C },	/* 2              1   */
	{ 0x0, 0x00, 0x00 },	/* 3              0   */
};

605 606 607 608 609 610
struct tgl_dkl_phy_ddi_buf_trans {
	u32 dkl_vswing_control;
	u32 dkl_preshoot_control;
	u32 dkl_de_emphasis_control;
};

611
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_dp_ddi_trans[] = {
612 613 614 615 616 617 618 619 620 621 622 623 624
				/* VS	pre-emp	Non-trans mV	Pre-emph dB */
	{ 0x7, 0x0, 0x00 },	/* 0	0	400mV		0 dB */
	{ 0x5, 0x0, 0x03 },	/* 0	1	400mV		3.5 dB */
	{ 0x2, 0x0, 0x0b },	/* 0	2	400mV		6 dB */
	{ 0x0, 0x0, 0x19 },	/* 0	3	400mV		9.5 dB */
	{ 0x5, 0x0, 0x00 },	/* 1	0	600mV		0 dB */
	{ 0x2, 0x0, 0x03 },	/* 1	1	600mV		3.5 dB */
	{ 0x0, 0x0, 0x14 },	/* 1	2	600mV		6 dB */
	{ 0x2, 0x0, 0x00 },	/* 2	0	800mV		0 dB */
	{ 0x0, 0x0, 0x0B },	/* 2	1	800mV		3.5 dB */
	{ 0x0, 0x0, 0x00 },	/* 3	0	1200mV		0 dB HDMI default */
};

625 626 627 628 629 630 631 632 633 634 635 636 637 638
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_hdmi_ddi_trans[] = {
				/* HDMI Preset	VS	Pre-emph */
	{ 0x7, 0x0, 0x0 },	/* 1		400mV	0dB */
	{ 0x6, 0x0, 0x0 },	/* 2		500mV	0dB */
	{ 0x4, 0x0, 0x0 },	/* 3		650mV	0dB */
	{ 0x2, 0x0, 0x0 },	/* 4		800mV	0dB */
	{ 0x0, 0x0, 0x0 },	/* 5		1000mV	0dB */
	{ 0x0, 0x0, 0x5 },	/* 6		Full	-1.5 dB */
	{ 0x0, 0x0, 0x6 },	/* 7		Full	-1.8 dB */
	{ 0x0, 0x0, 0x7 },	/* 8		Full	-2 dB */
	{ 0x0, 0x0, 0x8 },	/* 9		Full	-2.5 dB */
	{ 0x0, 0x0, 0xA },	/* 10		Full	-3 dB */
};

639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x32, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7D, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x63, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x47, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x63, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x61, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7B, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

667 668 669 670 671 672 673 674 675 676 677 678
static const struct ddi_buf_trans *
bdw_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
		return bdw_ddi_translations_edp;
	} else {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return bdw_ddi_translations_dp;
	}
}

679
static const struct ddi_buf_trans *
680
skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
681
{
682
	if (IS_SKL_ULX(dev_priv)) {
683
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
684
		return skl_y_ddi_translations_dp;
685
	} else if (IS_SKL_ULT(dev_priv)) {
686
		*n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
687
		return skl_u_ddi_translations_dp;
688 689
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
690
		return skl_ddi_translations_dp;
691 692 693
	}
}

694 695 696
static const struct ddi_buf_trans *
kbl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
697
	if (IS_KBL_ULX(dev_priv) || IS_CFL_ULX(dev_priv)) {
698 699
		*n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
		return kbl_y_ddi_translations_dp;
700
	} else if (IS_KBL_ULT(dev_priv) || IS_CFL_ULT(dev_priv)) {
701 702 703 704 705 706 707 708
		*n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
		return kbl_u_ddi_translations_dp;
	} else {
		*n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
		return kbl_ddi_translations_dp;
	}
}

709
static const struct ddi_buf_trans *
710
skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
711
{
712
	if (dev_priv->vbt.edp.low_vswing) {
713 714
		if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv) ||
		    IS_CFL_ULX(dev_priv)) {
715
			*n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
716
			return skl_y_ddi_translations_edp;
717 718
		} else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv) ||
			   IS_CFL_ULT(dev_priv)) {
719
			*n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
720
			return skl_u_ddi_translations_edp;
721 722
		} else {
			*n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
723
			return skl_ddi_translations_edp;
724 725
		}
	}
726

727
	if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
728 729 730
		return kbl_get_buf_trans_dp(dev_priv, n_entries);
	else
		return skl_get_buf_trans_dp(dev_priv, n_entries);
731 732 733
}

static const struct ddi_buf_trans *
734
skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
735
{
736 737
	if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv) ||
	    IS_CFL_ULX(dev_priv)) {
738
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
739
		return skl_y_ddi_translations_hdmi;
740 741
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
742
		return skl_ddi_translations_hdmi;
743 744 745
	}
}

746 747 748 749 750 751 752 753 754
static int skl_buf_trans_num_entries(enum port port, int n_entries)
{
	/* Only DDIA and DDIE can select the 10th register with DP */
	if (port == PORT_A || port == PORT_E)
		return min(n_entries, 10);
	else
		return min(n_entries, 9);
}

755 756
static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_dp(struct drm_i915_private *dev_priv,
757
			   enum port port, int *n_entries)
758 759
{
	if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) {
760 761 762 763
		const struct ddi_buf_trans *ddi_translations =
			kbl_get_buf_trans_dp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
764
	} else if (IS_SKYLAKE(dev_priv)) {
765 766 767 768
		const struct ddi_buf_trans *ddi_translations =
			skl_get_buf_trans_dp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
769 770 771 772 773 774 775 776 777 778 779 780 781 782
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return  bdw_ddi_translations_dp;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_edp(struct drm_i915_private *dev_priv,
783
			    enum port port, int *n_entries)
784 785
{
	if (IS_GEN9_BC(dev_priv)) {
786 787 788 789
		const struct ddi_buf_trans *ddi_translations =
			skl_get_buf_trans_edp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816
	} else if (IS_BROADWELL(dev_priv)) {
		return bdw_get_buf_trans_edp(dev_priv, n_entries);
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
			    int *n_entries)
{
	if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_fdi);
		return bdw_ddi_translations_fdi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
		return hsw_ddi_translations_fdi;
	}

	*n_entries = 0;
	return NULL;
}

817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_hdmi(struct drm_i915_private *dev_priv,
			     int *n_entries)
{
	if (IS_GEN9_BC(dev_priv)) {
		return skl_get_buf_trans_hdmi(dev_priv, n_entries);
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
		return bdw_ddi_translations_hdmi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
		return hsw_ddi_translations_hdmi;
	}

	*n_entries = 0;
	return NULL;
}

835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859
static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
	return bxt_ddi_translations_dp;
}

static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
		return bxt_ddi_translations_edp;
	}

	return bxt_get_buf_trans_dp(dev_priv, n_entries);
}

static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
	return bxt_ddi_translations_hdmi;
}

860 861 862
static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
{
863
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
864 865 866 867 868 869 870 871 872 873

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V);
		return cnl_ddi_translations_hdmi_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V);
		return cnl_ddi_translations_hdmi_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V);
		return cnl_ddi_translations_hdmi_1_05V;
874 875
	} else {
		*n_entries = 1; /* shut up gcc */
876
		MISSING_CASE(voltage);
877
	}
878 879 880 881 882 883
	return NULL;
}

static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
884
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
885 886 887 888 889 890 891 892 893 894

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V);
		return cnl_ddi_translations_dp_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V);
		return cnl_ddi_translations_dp_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V);
		return cnl_ddi_translations_dp_1_05V;
895 896
	} else {
		*n_entries = 1; /* shut up gcc */
897
		MISSING_CASE(voltage);
898
	}
899 900 901 902 903 904
	return NULL;
}

static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
905
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
906 907 908 909 910 911 912 913 914 915 916

	if (dev_priv->vbt.edp.low_vswing) {
		if (voltage == VOLTAGE_INFO_0_85V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V);
			return cnl_ddi_translations_edp_0_85V;
		} else if (voltage == VOLTAGE_INFO_0_95V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V);
			return cnl_ddi_translations_edp_0_95V;
		} else if (voltage == VOLTAGE_INFO_1_05V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V);
			return cnl_ddi_translations_edp_1_05V;
917 918
		} else {
			*n_entries = 1; /* shut up gcc */
919
			MISSING_CASE(voltage);
920
		}
921 922 923 924 925 926
		return NULL;
	} else {
		return cnl_get_buf_trans_dp(dev_priv, n_entries);
	}
}

927
static const struct cnl_ddi_buf_trans *
928 929
icl_get_combo_buf_trans(struct drm_i915_private *dev_priv, int type, int rate,
			int *n_entries)
930
{
931 932 933 934 935 936 937 938 939
	if (type == INTEL_OUTPUT_HDMI) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
		return icl_combo_phy_ddi_translations_hdmi;
	} else if (rate > 540000 && type == INTEL_OUTPUT_EDP) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr3);
		return icl_combo_phy_ddi_translations_edp_hbr3;
	} else if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
		return icl_combo_phy_ddi_translations_edp_hbr2;
940
	}
941 942 943

	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_dp_hbr2);
	return icl_combo_phy_ddi_translations_dp_hbr2;
944 945
}

946 947 948 949 950 951 952 953 954 955 956 957
static const struct cnl_ddi_buf_trans *
ehl_get_combo_buf_trans(struct drm_i915_private *dev_priv, int type, int rate,
			int *n_entries)
{
	if (type == INTEL_OUTPUT_DP && rate > 270000) {
		*n_entries = ARRAY_SIZE(ehl_combo_phy_ddi_translations_hbr2_hbr3);
		return ehl_combo_phy_ddi_translations_hbr2_hbr3;
	}

	return icl_get_combo_buf_trans(dev_priv, type, rate, n_entries);
}

958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
static const struct cnl_ddi_buf_trans *
tgl_get_combo_buf_trans(struct drm_i915_private *dev_priv, int type, int rate,
			int *n_entries)
{
	if (type != INTEL_OUTPUT_DP) {
		return icl_get_combo_buf_trans(dev_priv, type, rate, n_entries);
	} else if (rate > 270000) {
		*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr2);
		return tgl_combo_phy_ddi_translations_dp_hbr2;
	}

	*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr);
	return tgl_combo_phy_ddi_translations_dp_hbr;
}

973
static int intel_ddi_hdmi_level(struct intel_encoder *encoder)
974
{
975
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
976
	int n_entries, level, default_entry;
977
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
978

979 980
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
981
			tgl_get_combo_buf_trans(dev_priv, INTEL_OUTPUT_HDMI,
982 983
						0, &n_entries);
		else
984
			n_entries = ARRAY_SIZE(tgl_dkl_phy_hdmi_ddi_trans);
985 986
		default_entry = n_entries - 1;
	} else if (INTEL_GEN(dev_priv) == 11) {
987
		if (intel_phy_is_combo(dev_priv, phy))
988
			icl_get_combo_buf_trans(dev_priv, INTEL_OUTPUT_HDMI,
989
						0, &n_entries);
990 991 992 993
		else
			n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations);
		default_entry = n_entries - 1;
	} else if (IS_CANNONLAKE(dev_priv)) {
994 995
		cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = n_entries - 1;
996
	} else if (IS_GEN9_LP(dev_priv)) {
997 998
		bxt_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = n_entries - 1;
999
	} else if (IS_GEN9_BC(dev_priv)) {
1000 1001
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 8;
1002
	} else if (IS_BROADWELL(dev_priv)) {
1003 1004
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 7;
1005
	} else if (IS_HASWELL(dev_priv)) {
1006 1007
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 6;
1008
	} else {
1009
		drm_WARN(&dev_priv->drm, 1, "ddi translation table missing\n");
1010
		return 0;
1011 1012
	}

1013
	if (drm_WARN_ON_ONCE(&dev_priv->drm, n_entries == 0))
1014
		return 0;
1015

1016 1017
	level = intel_bios_hdmi_level_shift(encoder);
	if (level < 0)
1018 1019
		level = default_entry;

1020
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1021
		level = n_entries - 1;
1022

1023
	return level;
1024 1025
}

1026 1027
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
1028 1029
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
1030
 */
1031 1032
static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
					 const struct intel_crtc_state *crtc_state)
1033
{
1034
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1035
	u32 iboost_bit = 0;
1036
	int i, n_entries;
1037
	enum port port = encoder->port;
1038
	const struct ddi_buf_trans *ddi_translations;
1039

1040 1041 1042 1043
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
		ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
							       &n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
1044
		ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port,
1045
							       &n_entries);
1046
	else
1047
		ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port,
1048
							      &n_entries);
1049

1050
	/* If we're boosting the current, set bit 31 of trans1 */
1051
	if (IS_GEN9_BC(dev_priv) && intel_bios_dp_boost_level(encoder))
1052
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1053

1054
	for (i = 0; i < n_entries; i++) {
1055 1056 1057 1058
		intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, i),
			       ddi_translations[i].trans1 | iboost_bit);
		intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, i),
			       ddi_translations[i].trans2);
1059
	}
1060 1061 1062 1063 1064 1065 1066
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
1067
static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
1068
					   int level)
1069 1070 1071
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
1072
	int n_entries;
1073
	enum port port = encoder->port;
1074
	const struct ddi_buf_trans *ddi_translations;
1075

1076
	ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
1077

1078
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
1079
		return;
1080
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1081
		level = n_entries - 1;
1082

1083
	/* If we're boosting the current, set bit 31 of trans1 */
1084
	if (IS_GEN9_BC(dev_priv) && intel_bios_hdmi_boost_level(encoder))
1085
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1086

1087
	/* Entry 9 is for HDMI: */
1088 1089 1090 1091
	intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, 9),
		       ddi_translations[level].trans1 | iboost_bit);
	intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, 9),
		       ddi_translations[level].trans2);
1092 1093
}

1094 1095 1096
static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
				    enum port port)
{
1097
	i915_reg_t reg = DDI_BUF_CTL(port);
1098 1099
	int i;

1100
	for (i = 0; i < 16; i++) {
1101
		udelay(1);
1102
		if (intel_de_read(dev_priv, reg) & DDI_BUF_IS_IDLE)
1103 1104
			return;
	}
1105 1106
	drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c idle bit\n",
		port_name(port));
1107
}
1108

1109
static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
1110
{
1111
	switch (pll->info->id) {
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
1125
		MISSING_CASE(pll->info->id);
1126 1127 1128 1129
		return PORT_CLK_SEL_NONE;
	}
}

1130
static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
1131
				  const struct intel_crtc_state *crtc_state)
1132
{
1133 1134
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	int clock = crtc_state->port_clock;
1135 1136 1137 1138
	const enum intel_dpll_id id = pll->info->id;

	switch (id) {
	default:
1139 1140 1141 1142
		/*
		 * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
		 * here, so do warn if this get passed in
		 */
1143 1144
		MISSING_CASE(id);
		return DDI_CLK_SEL_NONE;
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
	case DPLL_ID_ICL_TBTPLL:
		switch (clock) {
		case 162000:
			return DDI_CLK_SEL_TBT_162;
		case 270000:
			return DDI_CLK_SEL_TBT_270;
		case 540000:
			return DDI_CLK_SEL_TBT_540;
		case 810000:
			return DDI_CLK_SEL_TBT_810;
		default:
			MISSING_CASE(clock);
1157
			return DDI_CLK_SEL_NONE;
1158
		}
1159 1160 1161 1162
	case DPLL_ID_ICL_MGPLL1:
	case DPLL_ID_ICL_MGPLL2:
	case DPLL_ID_ICL_MGPLL3:
	case DPLL_ID_ICL_MGPLL4:
1163 1164
	case DPLL_ID_TGL_MGPLL5:
	case DPLL_ID_TGL_MGPLL6:
1165 1166 1167 1168
		return DDI_CLK_SEL_MG;
	}
}

1169 1170 1171 1172 1173 1174 1175 1176 1177
/* Starting with Haswell, different DDI ports can work in FDI mode for
 * connection to the PCH-located connectors. For this, it is necessary to train
 * both the DDI port and PCH receiver for the desired DDI buffer settings.
 *
 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
 * please note that when FDI mode is active on DDI E, it shares 2 lines with
 * DDI A (which is used for eDP)
 */

1178
void hsw_fdi_link_train(struct intel_encoder *encoder,
1179
			const struct intel_crtc_state *crtc_state)
1180
{
1181 1182
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1183
	u32 temp, i, rx_ctl_val, ddi_pll_sel;
1184

1185
	intel_prepare_dp_ddi_buffers(encoder, crtc_state);
1186

1187 1188 1189 1190
	/* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
	 * mode set "sequence for CRT port" document:
	 * - TP1 to TP2 time with the default value
	 * - FDI delay to 90h
1191 1192
	 *
	 * WaFDIAutoLinkSetTimingOverrride:hsw
1193
	 */
1194 1195
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A),
		       FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2) | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
1196 1197

	/* Enable the PCH Receiver FDI PLL */
1198
	rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
1199
		     FDI_RX_PLL_ENABLE |
1200
		     FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
1201 1202
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
	intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1203 1204 1205 1206
	udelay(220);

	/* Switch from Rawclk to PCDclk */
	rx_ctl_val |= FDI_PCDCLK;
1207
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
1208 1209

	/* Configure Port Clock Select */
1210
	ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll);
1211
	intel_de_write(dev_priv, PORT_CLK_SEL(PORT_E), ddi_pll_sel);
1212
	drm_WARN_ON(&dev_priv->drm, ddi_pll_sel != PORT_CLK_SEL_SPLL);
1213 1214 1215

	/* Start the training iterating through available voltages and emphasis,
	 * testing each value twice. */
1216
	for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
1217
		/* Configure DP_TP_CTL with auto-training */
1218 1219
		intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
			       DP_TP_CTL_FDI_AUTOTRAIN | DP_TP_CTL_ENHANCED_FRAME_ENABLE | DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_ENABLE);
1220

1221 1222 1223 1224
		/* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
		 * DDI E does not support port reversal, the functionality is
		 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
		 * port reversal bit */
1225 1226 1227
		intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E),
			       DDI_BUF_CTL_ENABLE | ((crtc_state->fdi_lanes - 1) << 1) | DDI_BUF_TRANS_SELECT(i / 2));
		intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1228 1229 1230

		udelay(600);

1231
		/* Program PCH FDI Receiver TU */
1232
		intel_de_write(dev_priv, FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
1233 1234 1235

		/* Enable PCH FDI Receiver with auto-training */
		rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
1236 1237
		intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
		intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1238 1239 1240 1241 1242

		/* Wait for FDI receiver lane calibration */
		udelay(30);

		/* Unset FDI_RX_MISC pwrdn lanes */
1243
		temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1244
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1245 1246
		intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
		intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1247 1248 1249

		/* Wait for FDI auto training time */
		udelay(5);
1250

1251
		temp = intel_de_read(dev_priv, DP_TP_STATUS(PORT_E));
1252
		if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
1253 1254
			drm_dbg_kms(&dev_priv->drm,
				    "FDI link training done on step %d\n", i);
1255 1256
			break;
		}
1257

1258 1259 1260 1261 1262
		/*
		 * Leave things enabled even if we failed to train FDI.
		 * Results in less fireworks from the state checker.
		 */
		if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
1263
			drm_err(&dev_priv->drm, "FDI link training failed!\n");
1264
			break;
1265
		}
1266

1267
		rx_ctl_val &= ~FDI_RX_ENABLE;
1268 1269
		intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
		intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1270

1271
		temp = intel_de_read(dev_priv, DDI_BUF_CTL(PORT_E));
1272
		temp &= ~DDI_BUF_CTL_ENABLE;
1273 1274
		intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E), temp);
		intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1275

1276
		/* Disable DP_TP_CTL and FDI_RX_CTL and retry */
1277
		temp = intel_de_read(dev_priv, DP_TP_CTL(PORT_E));
1278 1279
		temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1280 1281
		intel_de_write(dev_priv, DP_TP_CTL(PORT_E), temp);
		intel_de_posting_read(dev_priv, DP_TP_CTL(PORT_E));
1282 1283

		intel_wait_ddi_buf_idle(dev_priv, PORT_E);
1284 1285

		/* Reset FDI_RX_MISC pwrdn lanes */
1286
		temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1287 1288
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
		temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1289 1290
		intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
		intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1291 1292
	}

1293
	/* Enable normal pixel sending for FDI */
1294 1295
	intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
		       DP_TP_CTL_FDI_AUTOTRAIN | DP_TP_CTL_LINK_TRAIN_NORMAL | DP_TP_CTL_ENHANCED_FRAME_ENABLE | DP_TP_CTL_ENABLE);
1296
}
1297

1298
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
1299
{
1300
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1301
	struct intel_digital_port *intel_dig_port =
1302
		enc_to_dig_port(encoder);
1303 1304

	intel_dp->DP = intel_dig_port->saved_port_bits |
1305
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
1306
	intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
1307 1308
}

1309
static struct intel_encoder *
1310
intel_ddi_get_crtc_encoder(struct intel_crtc *crtc)
1311
{
1312
	struct drm_device *dev = crtc->base.dev;
1313
	struct intel_encoder *encoder, *ret = NULL;
1314 1315
	int num_encoders = 0;

1316 1317
	for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
		ret = encoder;
1318 1319 1320 1321
		num_encoders++;
	}

	if (num_encoders != 1)
1322 1323 1324
		drm_WARN(dev, 1, "%d encoders on crtc for pipe %c\n",
			 num_encoders,
			 pipe_name(crtc->pipe));
1325 1326 1327 1328 1329

	BUG_ON(ret == NULL);
	return ret;
}

1330 1331 1332
static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
				 enum port port)
{
1333
	u32 val = intel_de_read(dev_priv, DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;
1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351

	switch (val) {
	case DDI_CLK_SEL_NONE:
		return 0;
	case DDI_CLK_SEL_TBT_162:
		return 162000;
	case DDI_CLK_SEL_TBT_270:
		return 270000;
	case DDI_CLK_SEL_TBT_540:
		return 540000;
	case DDI_CLK_SEL_TBT_810:
		return 810000;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

1352 1353 1354 1355 1356 1357 1358
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
1359
	else if (intel_crtc_has_dp_encoder(pipe_config))
1360 1361
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
1362 1363
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp > 24)
		dotclock = pipe_config->port_clock * 24 / pipe_config->pipe_bpp;
1364 1365 1366
	else
		dotclock = pipe_config->port_clock;

1367 1368
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 &&
	    !intel_crtc_has_dp_encoder(pipe_config))
1369 1370
		dotclock *= 2;

1371 1372 1373
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

1374
	pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
1375
}
1376

1377 1378
static void intel_ddi_clock_get(struct intel_encoder *encoder,
				struct intel_crtc_state *pipe_config)
1379
{
1380
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1381
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1382

1383
	if (intel_phy_is_tc(dev_priv, phy) &&
1384 1385 1386 1387 1388
	    intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll) ==
	    DPLL_ID_ICL_TBTPLL)
		pipe_config->port_clock = icl_calc_tbt_pll_link(dev_priv,
								encoder->port);
	else
1389 1390
		pipe_config->port_clock =
			intel_dpll_get_freq(dev_priv, pipe_config->shared_dpll);
1391 1392

	ddi_dotclock_get(pipe_config);
1393 1394
}

1395 1396
void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
			  const struct drm_connector_state *conn_state)
1397
{
1398
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1399
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1400
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1401
	u32 temp;
1402

1403 1404
	if (!intel_crtc_has_dp_encoder(crtc_state))
		return;
J
Jani Nikula 已提交
1405

1406
	drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder));
1407

1408
	temp = DP_MSA_MISC_SYNC_CLOCK;
1409

1410 1411
	switch (crtc_state->pipe_bpp) {
	case 18:
1412
		temp |= DP_MSA_MISC_6_BPC;
1413 1414
		break;
	case 24:
1415
		temp |= DP_MSA_MISC_8_BPC;
1416 1417
		break;
	case 30:
1418
		temp |= DP_MSA_MISC_10_BPC;
1419 1420
		break;
	case 36:
1421
		temp |= DP_MSA_MISC_12_BPC;
1422 1423 1424 1425
		break;
	default:
		MISSING_CASE(crtc_state->pipe_bpp);
		break;
1426
	}
1427

1428
	/* nonsense combination */
1429 1430
	drm_WARN_ON(&dev_priv->drm, crtc_state->limited_color_range &&
		    crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);
1431 1432

	if (crtc_state->limited_color_range)
1433
		temp |= DP_MSA_MISC_COLOR_CEA_RGB;
1434

1435 1436 1437
	/*
	 * As per DP 1.2 spec section 2.3.4.3 while sending
	 * YCBCR 444 signals we should program MSA MISC1/0 fields with
1438
	 * colorspace information.
1439 1440
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
1441
		temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
1442

1443 1444 1445
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut] while sending
1446 1447
	 * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
	 * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
1448
	 */
1449
	if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
1450
		temp |= DP_MSA_MISC_COLOR_VSC_SDP;
1451

1452
	intel_de_write(dev_priv, TRANS_MSA_MISC(cpu_transcoder), temp);
1453 1454
}

1455 1456 1457 1458 1459 1460 1461 1462
/*
 * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
 *
 * Only intended to be used by intel_ddi_enable_transcoder_func() and
 * intel_ddi_config_transcoder_func().
 */
static u32
intel_ddi_transcoder_func_reg_val_get(const struct intel_crtc_state *crtc_state)
1463
{
1464
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1465
	struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
1466 1467
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
1468
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1469
	enum port port = encoder->port;
1470
	u32 temp;
1471

1472 1473
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
1474 1475 1476 1477
	if (INTEL_GEN(dev_priv) >= 12)
		temp |= TGL_TRANS_DDI_SELECT_PORT(port);
	else
		temp |= TRANS_DDI_SELECT_PORT(port);
1478

1479
	switch (crtc_state->pipe_bpp) {
1480
	case 18:
1481
		temp |= TRANS_DDI_BPC_6;
1482 1483
		break;
	case 24:
1484
		temp |= TRANS_DDI_BPC_8;
1485 1486
		break;
	case 30:
1487
		temp |= TRANS_DDI_BPC_10;
1488 1489
		break;
	case 36:
1490
		temp |= TRANS_DDI_BPC_12;
1491 1492
		break;
	default:
1493
		BUG();
1494
	}
1495

1496
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
1497
		temp |= TRANS_DDI_PVSYNC;
1498
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
1499
		temp |= TRANS_DDI_PHSYNC;
1500

1501 1502 1503
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
1504 1505 1506 1507
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
1508
			if (crtc_state->pch_pfit.force_thru)
1509 1510 1511
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

1525
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
1526
		if (crtc_state->has_hdmi_sink)
1527
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
1528
		else
1529
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
1530 1531

		if (crtc_state->hdmi_scrambling)
1532
			temp |= TRANS_DDI_HDMI_SCRAMBLING;
S
Shashank Sharma 已提交
1533 1534
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
1535
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
1536
		temp |= TRANS_DDI_MODE_SELECT_FDI;
1537
		temp |= (crtc_state->fdi_lanes - 1) << 1;
1538
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
1539
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
1540
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1541

1542 1543 1544 1545
		if (INTEL_GEN(dev_priv) >= 12) {
			enum transcoder master;

			master = crtc_state->mst_master_transcoder;
1546 1547
			drm_WARN_ON(&dev_priv->drm,
				    master == INVALID_TRANSCODER);
1548 1549
			temp |= TRANS_DDI_MST_TRANSPORT_SELECT(master);
		}
1550
	} else {
1551 1552
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1553 1554
	}

1555 1556 1557 1558 1559
	return temp;
}

void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state)
{
1560
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1561 1562 1563 1564 1565
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
	u32 temp;

	temp = intel_ddi_transcoder_func_reg_val_get(crtc_state);
1566 1567
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
		temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1568
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
1569 1570 1571 1572 1573 1574 1575 1576 1577
}

/*
 * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
 * bit.
 */
static void
intel_ddi_config_transcoder_func(const struct intel_crtc_state *crtc_state)
{
1578
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1579 1580 1581 1582 1583 1584
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
	u32 temp;

	temp = intel_ddi_transcoder_func_reg_val_get(crtc_state);
	temp &= ~TRANS_DDI_FUNC_ENABLE;
1585
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
1586
}
1587

1588
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
1589
{
1590
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1591 1592
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1593 1594
	u32 val;

1595
	val = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
1596
	val &= ~TRANS_DDI_FUNC_ENABLE;
1597

1598
	if (INTEL_GEN(dev_priv) >= 12) {
1599 1600 1601 1602
		if (!intel_dp_mst_is_master_trans(crtc_state)) {
			val &= ~(TGL_TRANS_DDI_PORT_MASK |
				 TRANS_DDI_MODE_SELECT_MASK);
		}
1603
	} else {
1604
		val &= ~(TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK);
1605
	}
1606
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), val);
1607 1608 1609

	if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
	    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
1610 1611
		drm_dbg_kms(&dev_priv->drm,
			    "Quirk Increase DDI disabled time\n");
1612 1613 1614
		/* Quirk time at 100ms for reliable operation */
		msleep(100);
	}
1615 1616
}

S
Sean Paul 已提交
1617 1618 1619 1620 1621
int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
				     bool enable)
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
1622
	intel_wakeref_t wakeref;
S
Sean Paul 已提交
1623 1624
	enum pipe pipe = 0;
	int ret = 0;
1625
	u32 tmp;
S
Sean Paul 已提交
1626

1627 1628
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     intel_encoder->power_domain);
1629
	if (drm_WARN_ON(dev, !wakeref))
S
Sean Paul 已提交
1630 1631
		return -ENXIO;

1632 1633
	if (drm_WARN_ON(dev,
			!intel_encoder->get_hw_state(intel_encoder, &pipe))) {
S
Sean Paul 已提交
1634 1635 1636 1637
		ret = -EIO;
		goto out;
	}

1638
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(pipe));
S
Sean Paul 已提交
1639 1640 1641 1642
	if (enable)
		tmp |= TRANS_DDI_HDCP_SIGNALLING;
	else
		tmp &= ~TRANS_DDI_HDCP_SIGNALLING;
1643
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe), tmp);
S
Sean Paul 已提交
1644
out:
1645
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
S
Sean Paul 已提交
1646 1647 1648
	return ret;
}

1649 1650 1651
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
1652
	struct drm_i915_private *dev_priv = to_i915(dev);
1653
	struct intel_encoder *encoder = intel_attached_encoder(intel_connector);
1654
	int type = intel_connector->base.connector_type;
1655
	enum port port = encoder->port;
1656
	enum transcoder cpu_transcoder;
1657 1658
	intel_wakeref_t wakeref;
	enum pipe pipe = 0;
1659
	u32 tmp;
1660
	bool ret;
1661

1662 1663 1664
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
1665 1666
		return false;

1667
	if (!encoder->get_hw_state(encoder, &pipe)) {
1668 1669 1670
		ret = false;
		goto out;
	}
1671

1672
	if (HAS_TRANSCODER_EDP(dev_priv) && port == PORT_A)
1673 1674
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
1675
		cpu_transcoder = (enum transcoder) pipe;
1676

1677
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
1678 1679 1680 1681

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
1682 1683
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
1684 1685

	case TRANS_DDI_MODE_SELECT_DP_SST:
1686 1687 1688 1689
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

1690 1691 1692
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
1693 1694
		ret = false;
		break;
1695 1696

	case TRANS_DDI_MODE_SELECT_FDI:
1697 1698
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
1699 1700

	default:
1701 1702
		ret = false;
		break;
1703
	}
1704 1705

out:
1706
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
1707 1708

	return ret;
1709 1710
}

1711 1712
static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
					u8 *pipe_mask, bool *is_dp_mst)
1713 1714
{
	struct drm_device *dev = encoder->base.dev;
1715
	struct drm_i915_private *dev_priv = to_i915(dev);
1716
	enum port port = encoder->port;
1717
	intel_wakeref_t wakeref;
1718
	enum pipe p;
1719
	u32 tmp;
1720 1721 1722 1723
	u8 mst_pipe_mask;

	*pipe_mask = 0;
	*is_dp_mst = false;
1724

1725 1726 1727
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
1728
		return;
1729

1730
	tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
1731
	if (!(tmp & DDI_BUF_CTL_ENABLE))
1732
		goto out;
1733

1734
	if (HAS_TRANSCODER_EDP(dev_priv) && port == PORT_A) {
1735 1736
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
1737

1738
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1739 1740 1741
		default:
			MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
			/* fallthrough */
1742 1743
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
1744
			*pipe_mask = BIT(PIPE_A);
1745 1746
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
1747
			*pipe_mask = BIT(PIPE_B);
1748 1749
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
1750
			*pipe_mask = BIT(PIPE_C);
1751 1752 1753
			break;
		}

1754 1755
		goto out;
	}
1756

1757
	mst_pipe_mask = 0;
1758
	for_each_pipe(dev_priv, p) {
1759
		enum transcoder cpu_transcoder = (enum transcoder)p;
1760
		unsigned int port_mask, ddi_select;
1761 1762 1763 1764 1765 1766
		intel_wakeref_t trans_wakeref;

		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   POWER_DOMAIN_TRANSCODER(cpu_transcoder));
		if (!trans_wakeref)
			continue;
1767 1768 1769 1770 1771 1772 1773 1774

		if (INTEL_GEN(dev_priv) >= 12) {
			port_mask = TGL_TRANS_DDI_PORT_MASK;
			ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
		} else {
			port_mask = TRANS_DDI_PORT_MASK;
			ddi_select = TRANS_DDI_SELECT_PORT(port);
		}
1775

1776 1777
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(cpu_transcoder));
1778 1779
		intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
					trans_wakeref);
1780

1781
		if ((tmp & port_mask) != ddi_select)
1782
			continue;
1783

1784 1785 1786
		if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
		    TRANS_DDI_MODE_SELECT_DP_MST)
			mst_pipe_mask |= BIT(p);
1787

1788
		*pipe_mask |= BIT(p);
1789 1790
	}

1791
	if (!*pipe_mask)
1792 1793 1794
		drm_dbg_kms(&dev_priv->drm,
			    "No pipe for [ENCODER:%d:%s] found\n",
			    encoder->base.base.id, encoder->base.name);
1795 1796

	if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
1797 1798 1799 1800
		drm_dbg_kms(&dev_priv->drm,
			    "Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask);
1801 1802 1803 1804
		*pipe_mask = BIT(ffs(*pipe_mask) - 1);
	}

	if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
1805 1806 1807 1808
		drm_dbg_kms(&dev_priv->drm,
			    "Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask, mst_pipe_mask);
1809 1810
	else
		*is_dp_mst = mst_pipe_mask;
1811

1812
out:
1813
	if (*pipe_mask && IS_GEN9_LP(dev_priv)) {
1814
		tmp = intel_de_read(dev_priv, BXT_PHY_CTL(port));
1815 1816
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
1817
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
1818 1819 1820
			drm_err(&dev_priv->drm,
				"[ENCODER:%d:%s] enabled but PHY powered down? (PHY_CTL %08x)\n",
				encoder->base.base.id, encoder->base.name, tmp);
1821 1822
	}

1823
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
1824
}
1825

1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	u8 pipe_mask;
	bool is_mst;

	intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);

	if (is_mst || !pipe_mask)
		return false;

	*pipe = ffs(pipe_mask) - 1;

	return true;
1840 1841
}

1842
static inline enum intel_display_power_domain
I
Imre Deak 已提交
1843
intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
1844
{
1845
	/* CNL+ HW requires corresponding AUX IOs to be powered up for PSR with
1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856
	 * DC states enabled at the same time, while for driver initiated AUX
	 * transfers we need the same AUX IOs to be powered but with DC states
	 * disabled. Accordingly use the AUX power domain here which leaves DC
	 * states enabled.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
1857
	return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
1858
					      intel_aux_power_domain(dig_port);
1859 1860
}

1861 1862
static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
					struct intel_crtc_state *crtc_state)
1863
{
1864
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1865
	struct intel_digital_port *dig_port;
1866
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1867

1868 1869
	/*
	 * TODO: Add support for MST encoders. Atm, the following should never
1870 1871
	 * happen since fake-MST encoders don't set their get_power_domains()
	 * hook.
1872
	 */
1873 1874
	if (drm_WARN_ON(&dev_priv->drm,
			intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
1875
		return;
1876

1877
	dig_port = enc_to_dig_port(encoder);
1878
	intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);
1879

1880 1881 1882 1883 1884
	/*
	 * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
	 * ports.
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) ||
1885
	    intel_phy_is_tc(dev_priv, phy))
1886 1887
		intel_display_power_get(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port));
1888

1889 1890 1891
	/*
	 * VDSC power is needed when DSC is enabled
	 */
1892
	if (crtc_state->dsc.compression_enable)
1893 1894
		intel_display_power_get(dev_priv,
					intel_dsc_power_domain(crtc_state));
1895 1896
}

1897
void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state)
1898
{
1899
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1900
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1901
	struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
1902
	enum port port = encoder->port;
1903
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1904

1905 1906
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
1907 1908 1909
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_PORT(port));
1910
		else
1911 1912 1913
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_PORT(port));
1914
	}
1915 1916
}

1917
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
1918
{
1919
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
1920
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1921

1922 1923
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
1924 1925 1926
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_DISABLED);
1927
		else
1928 1929 1930
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_DISABLED);
1931
	}
1932 1933
}

1934
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
1935
				enum port port, u8 iboost)
1936
{
1937 1938
	u32 tmp;

1939
	tmp = intel_de_read(dev_priv, DISPIO_CR_TX_BMU_CR0);
1940 1941 1942 1943 1944
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
1945
	intel_de_write(dev_priv, DISPIO_CR_TX_BMU_CR0, tmp);
1946 1947
}

1948 1949
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
			       int level, enum intel_output_type type)
1950
{
1951
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
1952 1953
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
1954
	u8 iboost;
1955

1956
	if (type == INTEL_OUTPUT_HDMI)
1957
		iboost = intel_bios_hdmi_boost_level(encoder);
1958
	else
1959
		iboost = intel_bios_dp_boost_level(encoder);
1960

1961 1962 1963 1964 1965 1966 1967
	if (iboost == 0) {
		const struct ddi_buf_trans *ddi_translations;
		int n_entries;

		if (type == INTEL_OUTPUT_HDMI)
			ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		else if (type == INTEL_OUTPUT_EDP)
1968
			ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries);
1969
		else
1970
			ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries);
1971

1972
		if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
1973
			return;
1974
		if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1975 1976
			level = n_entries - 1;

1977
		iboost = ddi_translations[level].i_boost;
1978 1979 1980 1981
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
1982
		drm_err(&dev_priv->drm, "Invalid I_boost value %u\n", iboost);
1983 1984 1985
		return;
	}

1986
	_skl_ddi_set_iboost(dev_priv, port, iboost);
1987

1988 1989
	if (port == PORT_A && intel_dig_port->max_lanes == 4)
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
1990 1991
}

1992 1993
static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int level, enum intel_output_type type)
1994
{
1995
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1996
	const struct bxt_ddi_buf_trans *ddi_translations;
1997
	enum port port = encoder->port;
1998
	int n_entries;
1999 2000 2001 2002 2003 2004 2005

	if (type == INTEL_OUTPUT_HDMI)
		ddi_translations = bxt_get_buf_trans_hdmi(dev_priv, &n_entries);
	else if (type == INTEL_OUTPUT_EDP)
		ddi_translations = bxt_get_buf_trans_edp(dev_priv, &n_entries);
	else
		ddi_translations = bxt_get_buf_trans_dp(dev_priv, &n_entries);
2006

2007
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2008
		return;
2009
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2010 2011
		level = n_entries - 1;

2012 2013 2014 2015 2016
	bxt_ddi_phy_set_signal_level(dev_priv, port,
				     ddi_translations[level].margin,
				     ddi_translations[level].scale,
				     ddi_translations[level].enable,
				     ddi_translations[level].deemphasis);
2017 2018
}

2019 2020 2021
u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2022
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2023
	enum port port = encoder->port;
2024
	enum phy phy = intel_port_to_phy(dev_priv, port);
2025 2026
	int n_entries;

2027 2028
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
2029
			tgl_get_combo_buf_trans(dev_priv, encoder->type,
2030 2031
						intel_dp->link_rate, &n_entries);
		else
2032
			n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans);
2033
	} else if (INTEL_GEN(dev_priv) == 11) {
2034 2035 2036 2037
		if (IS_ELKHARTLAKE(dev_priv))
			ehl_get_combo_buf_trans(dev_priv, encoder->type,
						intel_dp->link_rate, &n_entries);
		else if (intel_phy_is_combo(dev_priv, phy))
2038
			icl_get_combo_buf_trans(dev_priv, encoder->type,
2039
						intel_dp->link_rate, &n_entries);
2040 2041 2042
		else
			n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations);
	} else if (IS_CANNONLAKE(dev_priv)) {
R
Rodrigo Vivi 已提交
2043 2044 2045 2046
		if (encoder->type == INTEL_OUTPUT_EDP)
			cnl_get_buf_trans_edp(dev_priv, &n_entries);
		else
			cnl_get_buf_trans_dp(dev_priv, &n_entries);
2047 2048 2049 2050 2051
	} else if (IS_GEN9_LP(dev_priv)) {
		if (encoder->type == INTEL_OUTPUT_EDP)
			bxt_get_buf_trans_edp(dev_priv, &n_entries);
		else
			bxt_get_buf_trans_dp(dev_priv, &n_entries);
R
Rodrigo Vivi 已提交
2052 2053
	} else {
		if (encoder->type == INTEL_OUTPUT_EDP)
2054
			intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries);
R
Rodrigo Vivi 已提交
2055
		else
2056
			intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries);
R
Rodrigo Vivi 已提交
2057
	}
2058

2059
	if (drm_WARN_ON(&dev_priv->drm, n_entries < 1))
2060
		n_entries = 1;
2061 2062
	if (drm_WARN_ON(&dev_priv->drm,
			n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
2063 2064 2065 2066 2067 2068
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088
/*
 * We assume that the full set of pre-emphasis values can be
 * used on all DDI platforms. Should that change we need to
 * rethink this code.
 */
u8 intel_ddi_dp_pre_emphasis_max(struct intel_encoder *encoder, u8 voltage_swing)
{
	switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
		return DP_TRAIN_PRE_EMPH_LEVEL_3;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		return DP_TRAIN_PRE_EMPH_LEVEL_2;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
		return DP_TRAIN_PRE_EMPH_LEVEL_1;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
	default:
		return DP_TRAIN_PRE_EMPH_LEVEL_0;
	}
}

2089 2090
static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
				   int level, enum intel_output_type type)
2091
{
2092 2093
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	const struct cnl_ddi_buf_trans *ddi_translations;
2094
	enum port port = encoder->port;
2095 2096
	int n_entries, ln;
	u32 val;
2097

2098
	if (type == INTEL_OUTPUT_HDMI)
2099
		ddi_translations = cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
2100
	else if (type == INTEL_OUTPUT_EDP)
2101
		ddi_translations = cnl_get_buf_trans_edp(dev_priv, &n_entries);
2102 2103
	else
		ddi_translations = cnl_get_buf_trans_dp(dev_priv, &n_entries);
2104

2105
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2106
		return;
2107
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2108 2109 2110
		level = n_entries - 1;

	/* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
2111
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2112
	val &= ~SCALING_MODE_SEL_MASK;
2113
	val |= SCALING_MODE_SEL(2);
2114
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2115 2116

	/* Program PORT_TX_DW2 */
2117
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW2_LN0(port));
2118 2119
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2120 2121 2122 2123
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
	/* Rcomp scalar is fixed as 0x98 for every table entry */
	val |= RCOMP_SCALAR(0x98);
2124
	intel_de_write(dev_priv, CNL_PORT_TX_DW2_GRP(port), val);
2125

2126
	/* Program PORT_TX_DW4 */
2127 2128
	/* We cannot write to GRP. It would overrite individual loadgen */
	for (ln = 0; ln < 4; ln++) {
2129
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2130 2131
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2132 2133 2134
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2135
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2136 2137
	}

2138
	/* Program PORT_TX_DW5 */
2139
	/* All DW5 values are fixed for every table entry */
2140
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2141
	val &= ~RTERM_SELECT_MASK;
2142 2143
	val |= RTERM_SELECT(6);
	val |= TAP3_DISABLE;
2144
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2145

2146
	/* Program PORT_TX_DW7 */
2147
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW7_LN0(port));
2148
	val &= ~N_SCALAR_MASK;
2149
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2150
	intel_de_write(dev_priv, CNL_PORT_TX_DW7_GRP(port), val);
2151 2152
}

2153 2154
static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int level, enum intel_output_type type)
2155
{
2156
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2157
	enum port port = encoder->port;
2158
	int width, rate, ln;
2159
	u32 val;
2160

2161
	if (type == INTEL_OUTPUT_HDMI) {
2162
		width = 4;
2163
		rate = 0; /* Rate is always < than 6GHz for HDMI */
2164
	} else {
2165
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2166 2167 2168

		width = intel_dp->lane_count;
		rate = intel_dp->link_rate;
2169
	}
2170 2171 2172 2173 2174 2175

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
2176
	val = intel_de_read(dev_priv, CNL_PORT_PCS_DW1_LN0(port));
2177
	if (type != INTEL_OUTPUT_HDMI)
2178 2179 2180
		val |= COMMON_KEEPER_EN;
	else
		val &= ~COMMON_KEEPER_EN;
2181
	intel_de_write(dev_priv, CNL_PORT_PCS_DW1_GRP(port), val);
2182 2183 2184

	/* 2. Program loadgen select */
	/*
2185 2186 2187 2188
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
2189
	 */
2190
	for (ln = 0; ln <= 3; ln++) {
2191
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2192 2193
		val &= ~LOADGEN_SELECT;

2194 2195
		if ((rate <= 600000 && width == 4 && ln >= 1)  ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
2196 2197
			val |= LOADGEN_SELECT;
		}
2198
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2199
	}
2200 2201

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2202
	val = intel_de_read(dev_priv, CNL_PORT_CL1CM_DW5);
2203
	val |= SUS_CLOCK_CONFIG;
2204
	intel_de_write(dev_priv, CNL_PORT_CL1CM_DW5, val);
2205 2206

	/* 4. Clear training enable to change swing values */
2207
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2208
	val &= ~TX_TRAINING_EN;
2209
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2210 2211

	/* 5. Program swing and de-emphasis */
2212
	cnl_ddi_vswing_program(encoder, level, type);
2213 2214

	/* 6. Set training enable to trigger update */
2215
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2216
	val |= TX_TRAINING_EN;
2217
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2218 2219
}

2220
static void icl_ddi_combo_vswing_program(struct drm_i915_private *dev_priv,
2221
					u32 level, enum phy phy, int type,
2222
					int rate)
2223
{
2224
	const struct cnl_ddi_buf_trans *ddi_translations = NULL;
2225 2226 2227
	u32 n_entries, val;
	int ln;

2228 2229 2230
	if (INTEL_GEN(dev_priv) >= 12)
		ddi_translations = tgl_get_combo_buf_trans(dev_priv, type, rate,
							   &n_entries);
2231 2232 2233
	else if (IS_ELKHARTLAKE(dev_priv))
		ddi_translations = ehl_get_combo_buf_trans(dev_priv, type, rate,
							   &n_entries);
2234 2235 2236
	else
		ddi_translations = icl_get_combo_buf_trans(dev_priv, type, rate,
							   &n_entries);
2237 2238 2239 2240
	if (!ddi_translations)
		return;

	if (level >= n_entries) {
2241 2242 2243
		drm_dbg_kms(&dev_priv->drm,
			    "DDI translation not found for level %d. Using %d instead.",
			    level, n_entries - 1);
2244 2245 2246
		level = n_entries - 1;
	}

2247
	/* Set PORT_TX_DW5 */
2248
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2249 2250 2251
	val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
		  TAP2_DISABLE | TAP3_DISABLE);
	val |= SCALING_MODE_SEL(0x2);
2252
	val |= RTERM_SELECT(0x6);
2253
	val |= TAP3_DISABLE;
2254
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2255 2256

	/* Program PORT_TX_DW2 */
2257
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
2258 2259
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2260 2261
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
2262
	/* Program Rcomp scalar for every table entry */
2263
	val |= RCOMP_SCALAR(0x98);
2264
	intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), val);
2265 2266 2267 2268

	/* Program PORT_TX_DW4 */
	/* We cannot write to GRP. It would overwrite individual loadgen. */
	for (ln = 0; ln <= 3; ln++) {
2269
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2270 2271
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2272 2273 2274
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2275
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2276
	}
2277 2278

	/* Program PORT_TX_DW7 */
2279
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW7_LN0(phy));
2280 2281
	val &= ~N_SCALAR_MASK;
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2282
	intel_de_write(dev_priv, ICL_PORT_TX_DW7_GRP(phy), val);
2283 2284 2285 2286 2287 2288 2289
}

static void icl_combo_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
					      u32 level,
					      enum intel_output_type type)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2290
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2291 2292 2293 2294 2295 2296 2297 2298 2299
	int width = 0;
	int rate = 0;
	u32 val;
	int ln = 0;

	if (type == INTEL_OUTPUT_HDMI) {
		width = 4;
		/* Rate is always < than 6GHz for HDMI */
	} else {
2300
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2301 2302 2303 2304 2305 2306 2307 2308 2309 2310

		width = intel_dp->lane_count;
		rate = intel_dp->link_rate;
	}

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
2311
	val = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy));
2312 2313 2314 2315
	if (type == INTEL_OUTPUT_HDMI)
		val &= ~COMMON_KEEPER_EN;
	else
		val |= COMMON_KEEPER_EN;
2316
	intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), val);
2317 2318 2319 2320 2321 2322 2323 2324 2325

	/* 2. Program loadgen select */
	/*
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
	 */
	for (ln = 0; ln <= 3; ln++) {
2326
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2327 2328 2329 2330 2331 2332
		val &= ~LOADGEN_SELECT;

		if ((rate <= 600000 && width == 4 && ln >= 1) ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
			val |= LOADGEN_SELECT;
		}
2333
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2334 2335 2336
	}

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2337
	val = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy));
2338
	val |= SUS_CLOCK_CONFIG;
2339
	intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), val);
2340 2341

	/* 4. Clear training enable to change swing values */
2342
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2343
	val &= ~TX_TRAINING_EN;
2344
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2345 2346

	/* 5. Program swing and de-emphasis */
2347
	icl_ddi_combo_vswing_program(dev_priv, level, phy, type, rate);
2348 2349

	/* 6. Set training enable to trigger update */
2350
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2351
	val |= TX_TRAINING_EN;
2352
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2353 2354
}

2355 2356 2357 2358 2359
static void icl_mg_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
					   int link_clock,
					   u32 level)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2360
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
2361 2362 2363 2364 2365 2366 2367 2368
	const struct icl_mg_phy_ddi_buf_trans *ddi_translations;
	u32 n_entries, val;
	int ln;

	n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations);
	ddi_translations = icl_mg_phy_ddi_translations;
	/* The table does not have values for level 3 and level 9. */
	if (level >= n_entries || level == 3 || level == 9) {
2369 2370 2371
		drm_dbg_kms(&dev_priv->drm,
			    "DDI translation not found for level %d. Using %d instead.",
			    level, n_entries - 2);
2372 2373 2374 2375 2376
		level = n_entries - 2;
	}

	/* Set MG_TX_LINK_PARAMS cri_use_fs32 to 0. */
	for (ln = 0; ln < 2; ln++) {
2377
		val = intel_de_read(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port));
2378
		val &= ~CRI_USE_FS32;
2379
		intel_de_write(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port), val);
2380

2381
		val = intel_de_read(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port));
2382
		val &= ~CRI_USE_FS32;
2383
		intel_de_write(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port), val);
2384 2385 2386 2387
	}

	/* Program MG_TX_SWINGCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2388
		val = intel_de_read(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port));
2389 2390 2391
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2392
		intel_de_write(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port), val);
2393

2394
		val = intel_de_read(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port));
2395 2396 2397
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2398
		intel_de_write(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port), val);
2399 2400 2401 2402
	}

	/* Program MG_TX_DRVCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2403
		val = intel_de_read(dev_priv, MG_TX1_DRVCTRL(ln, tc_port));
2404 2405 2406 2407 2408 2409 2410
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2411
		intel_de_write(dev_priv, MG_TX1_DRVCTRL(ln, tc_port), val);
2412

2413
		val = intel_de_read(dev_priv, MG_TX2_DRVCTRL(ln, tc_port));
2414 2415 2416 2417 2418 2419 2420
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2421
		intel_de_write(dev_priv, MG_TX2_DRVCTRL(ln, tc_port), val);
2422 2423 2424 2425 2426 2427 2428 2429 2430 2431

		/* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
	}

	/*
	 * Program MG_CLKHUB<LN, port being used> with value from frequency table
	 * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
	 * values from table for which TX1 and TX2 enabled.
	 */
	for (ln = 0; ln < 2; ln++) {
2432
		val = intel_de_read(dev_priv, MG_CLKHUB(ln, tc_port));
2433 2434 2435 2436
		if (link_clock < 300000)
			val |= CFG_LOW_RATE_LKREN_EN;
		else
			val &= ~CFG_LOW_RATE_LKREN_EN;
2437
		intel_de_write(dev_priv, MG_CLKHUB(ln, tc_port), val);
2438 2439 2440 2441
	}

	/* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
	for (ln = 0; ln < 2; ln++) {
2442
		val = intel_de_read(dev_priv, MG_TX1_DCC(ln, tc_port));
2443 2444 2445 2446 2447 2448 2449
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
		if (link_clock <= 500000) {
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2450
		intel_de_write(dev_priv, MG_TX1_DCC(ln, tc_port), val);
2451

2452
		val = intel_de_read(dev_priv, MG_TX2_DCC(ln, tc_port));
2453 2454 2455 2456 2457 2458 2459
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
		if (link_clock <= 500000) {
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2460
		intel_de_write(dev_priv, MG_TX2_DCC(ln, tc_port), val);
2461 2462 2463 2464
	}

	/* Program MG_TX_PISO_READLOAD with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2465 2466
		val = intel_de_read(dev_priv,
				    MG_TX1_PISO_READLOAD(ln, tc_port));
2467
		val |= CRI_CALCINIT;
2468 2469
		intel_de_write(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port),
			       val);
2470

2471 2472
		val = intel_de_read(dev_priv,
				    MG_TX2_PISO_READLOAD(ln, tc_port));
2473
		val |= CRI_CALCINIT;
2474 2475
		intel_de_write(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port),
			       val);
2476 2477 2478 2479 2480 2481
	}
}

static void icl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int link_clock,
				    u32 level,
2482 2483
				    enum intel_output_type type)
{
2484
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2485
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2486

2487
	if (intel_phy_is_combo(dev_priv, phy))
2488 2489
		icl_combo_phy_ddi_vswing_sequence(encoder, level, type);
	else
2490
		icl_mg_phy_ddi_vswing_sequence(encoder, link_clock, level);
2491 2492
}

2493 2494 2495 2496 2497 2498 2499 2500 2501
static void
tgl_dkl_phy_ddi_vswing_sequence(struct intel_encoder *encoder, int link_clock,
				u32 level)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
	const struct tgl_dkl_phy_ddi_buf_trans *ddi_translations;
	u32 n_entries, val, ln, dpcnt_mask, dpcnt_val;

2502 2503 2504 2505 2506 2507 2508
	if (encoder->type == INTEL_OUTPUT_HDMI) {
		n_entries = ARRAY_SIZE(tgl_dkl_phy_hdmi_ddi_trans);
		ddi_translations = tgl_dkl_phy_hdmi_ddi_trans;
	} else {
		n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans);
		ddi_translations = tgl_dkl_phy_dp_ddi_trans;
	}
2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520

	if (level >= n_entries)
		level = n_entries - 1;

	dpcnt_mask = (DKL_TX_PRESHOOT_COEFF_MASK |
		      DKL_TX_DE_EMPAHSIS_COEFF_MASK |
		      DKL_TX_VSWING_CONTROL_MASK);
	dpcnt_val = DKL_TX_VSWING_CONTROL(ddi_translations[level].dkl_vswing_control);
	dpcnt_val |= DKL_TX_DE_EMPHASIS_COEFF(ddi_translations[level].dkl_de_emphasis_control);
	dpcnt_val |= DKL_TX_PRESHOOT_COEFF(ddi_translations[level].dkl_preshoot_control);

	for (ln = 0; ln < 2; ln++) {
2521 2522
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, ln));
2523

2524
		intel_de_write(dev_priv, DKL_TX_PMD_LANE_SUS(tc_port), 0);
2525

2526
		/* All the registers are RMW */
2527
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL0(tc_port));
2528 2529
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
2530
		intel_de_write(dev_priv, DKL_TX_DPCNTL0(tc_port), val);
2531

2532
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL1(tc_port));
2533 2534
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
2535
		intel_de_write(dev_priv, DKL_TX_DPCNTL1(tc_port), val);
2536

2537
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL2(tc_port));
2538
		val &= ~DKL_TX_DP20BITMODE;
2539
		intel_de_write(dev_priv, DKL_TX_DPCNTL2(tc_port), val);
2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556
	}
}

static void tgl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int link_clock,
				    u32 level,
				    enum intel_output_type type)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);

	if (intel_phy_is_combo(dev_priv, phy))
		icl_combo_phy_ddi_vswing_sequence(encoder, level, type);
	else
		tgl_dkl_phy_ddi_vswing_sequence(encoder, link_clock, level);
}

2557
static u32 translate_signal_level(int signal_levels)
2558
{
2559
	int i;
2560

2561 2562 2563
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
2564 2565
	}

2566 2567 2568 2569
	WARN(1, "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
	     signal_levels);

	return 0;
2570 2571
}

2572
static u32 intel_ddi_dp_level(struct intel_dp *intel_dp)
2573
{
2574
	u8 train_set = intel_dp->train_set[0];
2575 2576 2577 2578 2579 2580
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);

	return translate_signal_level(signal_levels);
}

2581
u32 bxt_signal_levels(struct intel_dp *intel_dp)
2582 2583
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2584
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
2585
	struct intel_encoder *encoder = &dport->base;
2586
	int level = intel_ddi_dp_level(intel_dp);
2587

2588 2589 2590 2591
	if (INTEL_GEN(dev_priv) >= 12)
		tgl_ddi_vswing_sequence(encoder, intel_dp->link_rate,
					level, encoder->type);
	else if (INTEL_GEN(dev_priv) >= 11)
2592 2593
		icl_ddi_vswing_sequence(encoder, intel_dp->link_rate,
					level, encoder->type);
2594
	else if (IS_CANNONLAKE(dev_priv))
2595
		cnl_ddi_vswing_sequence(encoder, level, encoder->type);
2596
	else
2597
		bxt_ddi_vswing_sequence(encoder, level, encoder->type);
2598 2599 2600 2601

	return 0;
}

2602
u32 ddi_signal_levels(struct intel_dp *intel_dp)
2603 2604 2605 2606
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
	struct intel_encoder *encoder = &dport->base;
2607
	int level = intel_ddi_dp_level(intel_dp);
2608

2609
	if (IS_GEN9_BC(dev_priv))
2610
		skl_ddi_set_iboost(encoder, level, encoder->type);
2611

2612 2613 2614
	return DDI_BUF_TRANS_SELECT(level);
}

2615
static inline
2616
u32 icl_dpclka_cfgcr0_clk_off(struct drm_i915_private *dev_priv,
2617
			      enum phy phy)
2618
{
2619 2620 2621 2622 2623
	if (intel_phy_is_combo(dev_priv, phy)) {
		return ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
	} else if (intel_phy_is_tc(dev_priv, phy)) {
		enum tc_port tc_port = intel_port_to_tc(dev_priv,
							(enum port)phy);
2624 2625 2626 2627 2628 2629 2630

		return ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port);
	}

	return 0;
}

2631 2632
static void icl_map_plls_to_ports(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
2633
{
2634
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2635
	struct intel_shared_dpll *pll = crtc_state->shared_dpll;
2636
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2637
	u32 val;
2638

2639
	mutex_lock(&dev_priv->dpll.lock);
2640

2641
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
2642 2643
	drm_WARN_ON(&dev_priv->drm,
		    (val & icl_dpclka_cfgcr0_clk_off(dev_priv, phy)) == 0);
2644

2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657
	if (intel_phy_is_combo(dev_priv, phy)) {
		/*
		 * Even though this register references DDIs, note that we
		 * want to pass the PHY rather than the port (DDI).  For
		 * ICL, port=phy in all cases so it doesn't matter, but for
		 * EHL the bspec notes the following:
		 *
		 *   "DDID clock tied to DDIA clock, so DPCLKA_CFGCR0 DDIA
		 *   Clock Select chooses the PLL for both DDIA and DDID and
		 *   drives port A in all cases."
		 */
		val &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
		val |= ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
2658 2659
		intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
		intel_de_posting_read(dev_priv, ICL_DPCLKA_CFGCR0);
2660
	}
2661

2662
	val &= ~icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
2663
	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
2664

2665
	mutex_unlock(&dev_priv->dpll.lock);
2666 2667
}

2668
static void icl_unmap_plls_to_ports(struct intel_encoder *encoder)
2669
{
2670
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2671
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2672
	u32 val;
2673

2674
	mutex_lock(&dev_priv->dpll.lock);
2675

2676
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
2677
	val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
2678
	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
2679

2680
	mutex_unlock(&dev_priv->dpll.lock);
2681 2682
}

2683 2684 2685 2686 2687 2688
static void icl_sanitize_port_clk_off(struct drm_i915_private *dev_priv,
				      u32 port_mask, bool ddi_clk_needed)
{
	enum port port;
	u32 val;

2689
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
2690 2691
	for_each_port_masked(port, port_mask) {
		enum phy phy = intel_port_to_phy(dev_priv, port);
2692 2693
		bool ddi_clk_off = val & icl_dpclka_cfgcr0_clk_off(dev_priv,
								   phy);
2694

2695
		if (ddi_clk_needed == !ddi_clk_off)
2696 2697 2698 2699 2700 2701
			continue;

		/*
		 * Punt on the case now where clock is gated, but it would
		 * be needed by the port. Something else is really broken then.
		 */
2702
		if (drm_WARN_ON(&dev_priv->drm, ddi_clk_needed))
2703 2704
			continue;

2705 2706 2707
		drm_notice(&dev_priv->drm,
			   "PHY %c is disabled/in DSI mode with an ungated DDI clock, gate it\n",
			   phy_name(phy));
2708
		val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
2709
		intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
2710 2711 2712
	}
}

2713 2714 2715
void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2716 2717
	u32 port_mask;
	bool ddi_clk_needed;
2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734

	/*
	 * In case of DP MST, we sanitize the primary encoder only, not the
	 * virtual ones.
	 */
	if (encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
		u8 pipe_mask;
		bool is_mst;

		intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
		/*
		 * In the unlikely case that BIOS enables DP in MST mode, just
		 * warn since our MST HW readout is incomplete.
		 */
2735
		if (drm_WARN_ON(&dev_priv->drm, is_mst))
2736 2737
			return;
	}
2738

2739 2740
	port_mask = BIT(encoder->port);
	ddi_clk_needed = encoder->base.crtc;
2741

2742 2743
	if (encoder->type == INTEL_OUTPUT_DSI) {
		struct intel_encoder *other_encoder;
2744

2745 2746 2747 2748 2749 2750 2751 2752 2753
		port_mask = intel_dsi_encoder_ports(encoder);
		/*
		 * Sanity check that we haven't incorrectly registered another
		 * encoder using any of the ports of this DSI encoder.
		 */
		for_each_intel_encoder(&dev_priv->drm, other_encoder) {
			if (other_encoder == encoder)
				continue;

2754 2755
			if (drm_WARN_ON(&dev_priv->drm,
					port_mask & BIT(other_encoder->port)))
2756 2757 2758
				return;
		}
		/*
2759 2760
		 * For DSI we keep the ddi clocks gated
		 * except during enable/disable sequence.
2761
		 */
2762
		ddi_clk_needed = false;
2763 2764
	}

2765
	icl_sanitize_port_clk_off(dev_priv, port_mask, ddi_clk_needed);
2766 2767
}

2768
static void intel_ddi_clk_select(struct intel_encoder *encoder,
2769
				 const struct intel_crtc_state *crtc_state)
2770
{
2771
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2772
	enum port port = encoder->port;
2773
	enum phy phy = intel_port_to_phy(dev_priv, port);
2774
	u32 val;
2775
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
2776

2777
	if (drm_WARN_ON(&dev_priv->drm, !pll))
2778 2779
		return;

2780
	mutex_lock(&dev_priv->dpll.lock);
2781

2782
	if (INTEL_GEN(dev_priv) >= 11) {
2783
		if (!intel_phy_is_combo(dev_priv, phy))
2784 2785
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       icl_pll_to_ddi_clk_sel(encoder, crtc_state));
2786 2787 2788 2789 2790
		else if (IS_ELKHARTLAKE(dev_priv) && port >= PORT_C)
			/*
			 * MG does not exist but the programming is required
			 * to ungate DDIC and DDID
			 */
2791 2792
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       DDI_CLK_SEL_MG);
2793
	} else if (IS_CANNONLAKE(dev_priv)) {
R
Rodrigo Vivi 已提交
2794
		/* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */
2795
		val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
2796
		val &= ~DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
2797
		val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, port);
2798
		intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
2799

R
Rodrigo Vivi 已提交
2800 2801 2802 2803 2804
		/*
		 * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI.
		 * This step and the step before must be done with separate
		 * register writes.
		 */
2805
		val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
R
Rodrigo Vivi 已提交
2806
		val &= ~DPCLKA_CFGCR0_DDI_CLK_OFF(port);
2807
		intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
R
Rodrigo Vivi 已提交
2808
	} else if (IS_GEN9_BC(dev_priv)) {
2809
		/* DDI -> PLL mapping  */
2810
		val = intel_de_read(dev_priv, DPLL_CTRL2);
2811 2812

		val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
2813
			 DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
2814
		val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
2815 2816
			DPLL_CTRL2_DDI_SEL_OVERRIDE(port));

2817
		intel_de_write(dev_priv, DPLL_CTRL2, val);
2818

2819
	} else if (INTEL_GEN(dev_priv) < 9) {
2820 2821
		intel_de_write(dev_priv, PORT_CLK_SEL(port),
			       hsw_pll_to_ddi_pll_sel(pll));
2822
	}
2823

2824
	mutex_unlock(&dev_priv->dpll.lock);
2825 2826
}

2827 2828 2829
static void intel_ddi_clk_disable(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2830
	enum port port = encoder->port;
2831
	enum phy phy = intel_port_to_phy(dev_priv, port);
2832

2833
	if (INTEL_GEN(dev_priv) >= 11) {
2834 2835
		if (!intel_phy_is_combo(dev_priv, phy) ||
		    (IS_ELKHARTLAKE(dev_priv) && port >= PORT_C))
2836 2837
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       DDI_CLK_SEL_NONE);
2838
	} else if (IS_CANNONLAKE(dev_priv)) {
2839 2840
		intel_de_write(dev_priv, DPCLKA_CFGCR0,
			       intel_de_read(dev_priv, DPCLKA_CFGCR0) | DPCLKA_CFGCR0_DDI_CLK_OFF(port));
2841
	} else if (IS_GEN9_BC(dev_priv)) {
2842 2843
		intel_de_write(dev_priv, DPLL_CTRL2,
			       intel_de_read(dev_priv, DPLL_CTRL2) | DPLL_CTRL2_DDI_CLK_OFF(port));
2844
	} else if (INTEL_GEN(dev_priv) < 9) {
2845 2846
		intel_de_write(dev_priv, PORT_CLK_SEL(port),
			       PORT_CLK_SEL_NONE);
2847
	}
2848 2849
}

2850 2851 2852
static void
icl_program_mg_dp_mode(struct intel_digital_port *intel_dig_port,
		       const struct intel_crtc_state *crtc_state)
2853 2854
{
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2855
	enum tc_port tc_port = intel_port_to_tc(dev_priv, intel_dig_port->base.port);
2856 2857
	u32 ln0, ln1, pin_assignment;
	u8 width;
2858

2859
	if (intel_dig_port->tc_mode == TC_PORT_TBT_ALT)
2860 2861
		return;

2862
	if (INTEL_GEN(dev_priv) >= 12) {
2863 2864 2865 2866 2867 2868
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		ln0 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		ln1 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
2869
	} else {
2870 2871
		ln0 = intel_de_read(dev_priv, MG_DP_MODE(0, tc_port));
		ln1 = intel_de_read(dev_priv, MG_DP_MODE(1, tc_port));
2872
	}
2873

2874 2875
	ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X1_MODE);
	ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2876

2877 2878 2879
	/* DPPATC */
	pin_assignment = intel_tc_port_get_pin_assignment_mask(intel_dig_port);
	width = crtc_state->lane_count;
2880

2881 2882
	switch (pin_assignment) {
	case 0x0:
2883 2884
		drm_WARN_ON(&dev_priv->drm,
			    intel_dig_port->tc_mode != TC_PORT_LEGACY);
2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906
		if (width == 1) {
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x1:
		if (width == 4) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x2:
		if (width == 2) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x3:
	case 0x5:
		if (width == 1) {
2907 2908
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
2909 2910 2911
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
2912 2913
		}
		break;
2914 2915 2916 2917 2918 2919 2920 2921 2922
	case 0x4:
	case 0x6:
		if (width == 1) {
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
2923 2924
		break;
	default:
2925
		MISSING_CASE(pin_assignment);
2926 2927
	}

2928
	if (INTEL_GEN(dev_priv) >= 12) {
2929 2930 2931 2932 2933 2934
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln0);
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln1);
2935
	} else {
2936 2937
		intel_de_write(dev_priv, MG_DP_MODE(0, tc_port), ln0);
		intel_de_write(dev_priv, MG_DP_MODE(1, tc_port), ln1);
2938
	}
2939 2940
}

2941 2942 2943
static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
{
2944 2945
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

2946 2947 2948 2949
	if (!crtc_state->fec_enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
2950 2951
		drm_dbg_kms(&i915->drm,
			    "Failed to set FEC_READY in the sink\n");
2952 2953
}

2954 2955 2956 2957
static void intel_ddi_enable_fec(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2958
	struct intel_dp *intel_dp;
2959 2960 2961 2962 2963
	u32 val;

	if (!crtc_state->fec_enable)
		return;

2964
	intel_dp = enc_to_intel_dp(encoder);
2965
	val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
2966
	val |= DP_TP_CTL_FEC_ENABLE;
2967
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
2968

2969
	if (intel_de_wait_for_set(dev_priv, intel_dp->regs.dp_tp_status,
2970
				  DP_TP_STATUS_FEC_ENABLE_LIVE, 1))
2971 2972
		drm_err(&dev_priv->drm,
			"Timed out waiting for FEC Enable Status\n");
2973 2974
}

A
Anusha Srivatsa 已提交
2975 2976 2977 2978
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
					const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2979
	struct intel_dp *intel_dp;
A
Anusha Srivatsa 已提交
2980 2981 2982 2983 2984
	u32 val;

	if (!crtc_state->fec_enable)
		return;

2985
	intel_dp = enc_to_intel_dp(encoder);
2986
	val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
A
Anusha Srivatsa 已提交
2987
	val &= ~DP_TP_CTL_FEC_ENABLE;
2988 2989
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
	intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
A
Anusha Srivatsa 已提交
2990 2991
}

2992 2993 2994 2995
static void tgl_ddi_pre_enable_dp(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
2996
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2997 2998
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2999
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3000 3001
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
	int level = intel_ddi_dp_level(intel_dp);
3002
	enum transcoder transcoder = crtc_state->cpu_transcoder;
3003 3004 3005 3006

	intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
				 crtc_state->lane_count, is_mst);

3007 3008 3009
	intel_dp->regs.dp_tp_ctl = TGL_DP_TP_CTL(transcoder);
	intel_dp->regs.dp_tp_status = TGL_DP_TP_STATUS(transcoder);

3010 3011 3012 3013 3014 3015
	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */
3016

3017
	/* 2. Enable Panel Power if PPS is required */
3018 3019 3020
	intel_edp_panel_on(intel_dp);

	/*
3021 3022 3023 3024
	 * 3. For non-TBT Type-C ports, set FIA lane count
	 * (DFLEXDPSP.DPX4TXLATC)
	 *
	 * This was done before tgl_ddi_pre_enable_dp by
3025
	 * hsw_crtc_enable()->intel_encoders_pre_pll_enable().
3026 3027
	 */

3028 3029 3030 3031
	/*
	 * 4. Enable the port PLL.
	 *
	 * The PLL enabling itself was already done before this function by
3032
	 * hsw_crtc_enable()->intel_enable_shared_dpll().  We need only
3033 3034
	 * configure the PLL to port mapping here.
	 */
3035 3036
	intel_ddi_clk_select(encoder, crtc_state);

3037
	/* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
3038 3039 3040 3041 3042
	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);

3043
	/* 6. Program DP_MODE */
3044
	icl_program_mg_dp_mode(dig_port, crtc_state);
3045 3046

	/*
3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058
	 * 7. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 7.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
3059 3060 3061
	 */
	intel_ddi_enable_pipe_clock(crtc_state);

3062 3063 3064 3065
	/*
	 * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
3066 3067
	intel_ddi_config_transcoder_func(crtc_state);

3068 3069 3070 3071 3072 3073 3074 3075 3076
	/*
	 * 7.c Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 7.e Configure voltage swing and related IO settings */
3077
	tgl_ddi_vswing_sequence(encoder, crtc_state->port_clock, level,
3078 3079
				encoder->type);

3080 3081 3082 3083
	/*
	 * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
	 * the used lanes of the DDI.
	 */
3084 3085 3086 3087 3088 3089 3090 3091 3092
	if (intel_phy_is_combo(dev_priv, phy)) {
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
					       crtc_state->lane_count,
					       lane_reversal);
	}

3093 3094 3095 3096 3097 3098 3099 3100
	/*
	 * 7.g Configure and enable DDI_BUF_CTL
	 * 7.h Wait for DDI_BUF_CTL DDI Idle Status = 0b (Not Idle), timeout
	 *     after 500 us.
	 *
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112
	intel_ddi_init_dp_buf_reg(encoder);

	if (!is_mst)
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);

	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3113 3114 3115 3116 3117 3118 3119 3120

	/*
	 * 7.i Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
3121 3122
	intel_dp_start_link_train(intel_dp);

3123
	/* 7.k Set DP_TP_CTL link training to Normal */
3124 3125
	if (!is_trans_port_sync_mode(crtc_state))
		intel_dp_stop_link_train(intel_dp);
3126

3127
	/* 7.l Configure and enable FEC if needed */
3128 3129 3130 3131 3132 3133 3134
	intel_ddi_enable_fec(encoder, crtc_state);
	intel_dsc_enable(encoder, crtc_state);
}

static void hsw_ddi_pre_enable_dp(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
3135
{
3136
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3137
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3138
	enum port port = encoder->port;
3139
	enum phy phy = intel_port_to_phy(dev_priv, port);
3140
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3141
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
3142
	int level = intel_ddi_dp_level(intel_dp);
3143

3144
	if (INTEL_GEN(dev_priv) < 11)
3145 3146
		drm_WARN_ON(&dev_priv->drm,
			    is_mst && (port == PORT_A || port == PORT_E));
3147
	else
3148
		drm_WARN_ON(&dev_priv->drm, is_mst && port == PORT_A);
3149

3150 3151
	intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
				 crtc_state->lane_count, is_mst);
3152

3153 3154 3155
	intel_dp->regs.dp_tp_ctl = DP_TP_CTL(port);
	intel_dp->regs.dp_tp_status = DP_TP_STATUS(port);

3156
	intel_edp_panel_on(intel_dp);
3157

3158
	intel_ddi_clk_select(encoder, crtc_state);
3159

3160
	if (!intel_phy_is_tc(dev_priv, phy) ||
3161 3162 3163
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);
3164

3165
	icl_program_mg_dp_mode(dig_port, crtc_state);
P
Paulo Zanoni 已提交
3166

3167
	if (INTEL_GEN(dev_priv) >= 11)
3168 3169
		icl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, encoder->type);
3170
	else if (IS_CANNONLAKE(dev_priv))
3171
		cnl_ddi_vswing_sequence(encoder, level, encoder->type);
3172
	else if (IS_GEN9_LP(dev_priv))
3173
		bxt_ddi_vswing_sequence(encoder, level, encoder->type);
3174
	else
3175
		intel_prepare_dp_ddi_buffers(encoder, crtc_state);
3176

3177
	if (intel_phy_is_combo(dev_priv, phy)) {
3178 3179 3180
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

3181
		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
3182 3183 3184 3185
					       crtc_state->lane_count,
					       lane_reversal);
	}

3186
	intel_ddi_init_dp_buf_reg(encoder);
3187 3188
	if (!is_mst)
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
3189 3190
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
					      true);
3191
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3192
	intel_dp_start_link_train(intel_dp);
3193 3194
	if ((port != PORT_A || INTEL_GEN(dev_priv) >= 9) &&
	    !is_trans_port_sync_mode(crtc_state))
3195
		intel_dp_stop_link_train(intel_dp);
3196

3197 3198
	intel_ddi_enable_fec(encoder, crtc_state);

3199 3200
	if (!is_mst)
		intel_ddi_enable_pipe_clock(crtc_state);
3201 3202

	intel_dsc_enable(encoder, crtc_state);
3203
}
3204

3205 3206 3207 3208 3209 3210 3211 3212 3213 3214
static void intel_ddi_pre_enable_dp(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (INTEL_GEN(dev_priv) >= 12)
		tgl_ddi_pre_enable_dp(encoder, crtc_state, conn_state);
	else
		hsw_ddi_pre_enable_dp(encoder, crtc_state, conn_state);
3215

3216 3217 3218
	/* MST will call a setting of MSA after an allocating of Virtual Channel
	 * from MST encoder pre_enable callback.
	 */
3219
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3220
		intel_ddi_set_dp_msa(crtc_state, conn_state);
3221

3222 3223
		intel_dp_set_m_n(crtc_state, M1_N1);
	}
3224 3225
}

3226
static void intel_ddi_pre_enable_hdmi(struct intel_encoder *encoder,
3227
				      const struct intel_crtc_state *crtc_state,
3228
				      const struct drm_connector_state *conn_state)
3229
{
3230
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3231
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
3232
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3233
	int level = intel_ddi_hdmi_level(encoder);
3234
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3235

3236
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
3237
	intel_ddi_clk_select(encoder, crtc_state);
3238 3239 3240

	intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);

3241
	icl_program_mg_dp_mode(dig_port, crtc_state);
3242

3243 3244 3245 3246
	if (INTEL_GEN(dev_priv) >= 12)
		tgl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, INTEL_OUTPUT_HDMI);
	else if (INTEL_GEN(dev_priv) == 11)
3247 3248
		icl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, INTEL_OUTPUT_HDMI);
3249
	else if (IS_CANNONLAKE(dev_priv))
3250
		cnl_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
3251
	else if (IS_GEN9_LP(dev_priv))
3252
		bxt_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
3253
	else
3254
		intel_prepare_hdmi_ddi_buffers(encoder, level);
3255 3256

	if (IS_GEN9_BC(dev_priv))
3257
		skl_ddi_set_iboost(encoder, level, INTEL_OUTPUT_HDMI);
3258

3259 3260
	intel_ddi_enable_pipe_clock(crtc_state);

3261
	intel_dig_port->set_infoframes(encoder,
3262
				       crtc_state->has_infoframe,
3263
				       crtc_state, conn_state);
3264
}
3265

3266
static void intel_ddi_pre_enable(struct intel_encoder *encoder,
3267
				 const struct intel_crtc_state *crtc_state,
3268
				 const struct drm_connector_state *conn_state)
3269
{
3270
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3271 3272
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
3273

3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286
	/*
	 * When called from DP MST code:
	 * - conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - crtc_state will be the state of the first stream to
	 *   be activated on this port, and it may not be the same
	 *   stream that will be deactivated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
	 */

3287
	drm_WARN_ON(&dev_priv->drm, crtc_state->has_pch_encoder);
3288

3289 3290 3291
	if (INTEL_GEN(dev_priv) >= 11)
		icl_map_plls_to_ports(encoder, crtc_state);

3292 3293
	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

3294
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
3295
		intel_ddi_pre_enable_hdmi(encoder, crtc_state, conn_state);
3296 3297
	} else {
		struct intel_lspcon *lspcon =
3298
				enc_to_intel_lspcon(encoder);
3299

3300
		intel_ddi_pre_enable_dp(encoder, crtc_state, conn_state);
3301 3302
		if (lspcon->active) {
			struct intel_digital_port *dig_port =
3303
					enc_to_dig_port(encoder);
3304 3305 3306 3307 3308 3309

			dig_port->set_infoframes(encoder,
						 crtc_state->has_infoframe,
						 crtc_state, conn_state);
		}
	}
3310 3311
}

A
Anusha Srivatsa 已提交
3312 3313
static void intel_disable_ddi_buf(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
3314 3315
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3316
	enum port port = encoder->port;
3317 3318 3319
	bool wait = false;
	u32 val;

3320
	val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3321 3322
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
3323
		intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
3324 3325 3326
		wait = true;
	}

3327
	if (intel_crtc_has_dp_encoder(crtc_state)) {
3328
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3329

3330
		val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3331 3332
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
3333
		intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
3334
	}
3335

A
Anusha Srivatsa 已提交
3336 3337 3338
	/* Disable FEC in DP Sink */
	intel_ddi_disable_fec_state(encoder, crtc_state);

3339 3340 3341 3342
	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

3343 3344 3345
static void intel_ddi_post_disable_dp(struct intel_encoder *encoder,
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
3346
{
3347
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3348
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3349
	struct intel_dp *intel_dp = &dig_port->dp;
3350 3351
	bool is_mst = intel_crtc_has_type(old_crtc_state,
					  INTEL_OUTPUT_DP_MST);
3352
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3353

3354 3355 3356 3357 3358 3359
	/*
	 * Power down sink before disabling the port, otherwise we end
	 * up getting interrupts from the sink on detecting link loss.
	 */
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);

3360 3361 3362 3363 3364
	if (INTEL_GEN(dev_priv) >= 12) {
		if (is_mst) {
			enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
			u32 val;

3365 3366
			val = intel_de_read(dev_priv,
					    TRANS_DDI_FUNC_CTL(cpu_transcoder));
3367 3368
			val &= ~(TGL_TRANS_DDI_PORT_MASK |
				 TRANS_DDI_MODE_SELECT_MASK);
3369 3370 3371
			intel_de_write(dev_priv,
				       TRANS_DDI_FUNC_CTL(cpu_transcoder),
				       val);
3372 3373 3374 3375 3376
		}
	} else {
		if (!is_mst)
			intel_ddi_disable_pipe_clock(old_crtc_state);
	}
3377

A
Anusha Srivatsa 已提交
3378
	intel_disable_ddi_buf(encoder, old_crtc_state);
3379

3380 3381 3382 3383 3384 3385 3386 3387
	/*
	 * From TGL spec: "If single stream or multi-stream master transcoder:
	 * Configure Transcoder Clock select to direct no clock to the
	 * transcoder"
	 */
	if (INTEL_GEN(dev_priv) >= 12)
		intel_ddi_disable_pipe_clock(old_crtc_state);

3388 3389
	intel_edp_panel_vdd_on(intel_dp);
	intel_edp_panel_off(intel_dp);
3390

3391
	if (!intel_phy_is_tc(dev_priv, phy) ||
3392 3393 3394
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_put_unchecked(dev_priv,
						  dig_port->ddi_io_power_domain);
3395

3396 3397
	intel_ddi_clk_disable(encoder);
}
3398

3399 3400 3401 3402 3403
static void intel_ddi_post_disable_hdmi(struct intel_encoder *encoder,
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3404
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3405
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
3406

3407
	dig_port->set_infoframes(encoder, false,
3408 3409
				 old_crtc_state, old_conn_state);

3410 3411
	intel_ddi_disable_pipe_clock(old_crtc_state);

A
Anusha Srivatsa 已提交
3412
	intel_disable_ddi_buf(encoder, old_crtc_state);
3413

3414 3415
	intel_display_power_put_unchecked(dev_priv,
					  dig_port->ddi_io_power_domain);
3416

3417 3418 3419 3420 3421
	intel_ddi_clk_disable(encoder);

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

3422 3423 3424 3425 3426 3427 3428 3429
static void icl_disable_transcoder_port_sync(const struct intel_crtc_state *old_crtc_state)
{
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);

	if (old_crtc_state->master_transcoder == INVALID_TRANSCODER)
		return;

3430 3431 3432
	drm_dbg_kms(&dev_priv->drm,
		    "Disabling Transcoder Port Sync on Slave Transcoder %s\n",
		    transcoder_name(old_crtc_state->cpu_transcoder));
3433

3434 3435
	intel_de_write(dev_priv,
		       TRANS_DDI_FUNC_CTL2(old_crtc_state->cpu_transcoder), 0);
3436 3437
}

3438 3439 3440 3441
static void intel_ddi_post_disable(struct intel_encoder *encoder,
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3442
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3443
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3444 3445
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
3446

3447 3448
	if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST)) {
		intel_crtc_vblank_off(old_crtc_state);
3449

3450
		intel_disable_pipe(old_crtc_state);
3451

3452 3453
		if (INTEL_GEN(dev_priv) >= 11)
			icl_disable_transcoder_port_sync(old_crtc_state);
3454

3455
		intel_ddi_disable_transcoder_func(old_crtc_state);
3456

3457
		intel_dsc_disable(old_crtc_state);
3458

3459 3460 3461 3462 3463
		if (INTEL_GEN(dev_priv) >= 9)
			skl_scaler_disable(old_crtc_state);
		else
			ilk_pfit_disable(old_crtc_state);
	}
3464

3465
	/*
3466 3467 3468 3469 3470 3471 3472 3473 3474 3475
	 * When called from DP MST code:
	 * - old_conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - old_crtc_state will be the state of the last stream to
	 *   be deactivated on this port, and it may not be the same
	 *   stream that was activated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
3476
	 */
3477 3478

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3479 3480 3481 3482 3483
		intel_ddi_post_disable_hdmi(encoder,
					    old_crtc_state, old_conn_state);
	else
		intel_ddi_post_disable_dp(encoder,
					  old_crtc_state, old_conn_state);
3484 3485 3486

	if (INTEL_GEN(dev_priv) >= 11)
		icl_unmap_plls_to_ports(encoder);
3487 3488 3489 3490 3491 3492 3493

	if (intel_crtc_has_dp_encoder(old_crtc_state) || is_tc_port)
		intel_display_power_put_unchecked(dev_priv,
						  intel_ddi_main_link_aux_domain(dig_port));

	if (is_tc_port)
		intel_tc_port_put_link(dig_port);
3494 3495
}

3496
void intel_ddi_fdi_post_disable(struct intel_encoder *encoder,
3497 3498
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3499
{
3500
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3501
	u32 val;
3502 3503 3504 3505 3506 3507 3508

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
3509
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3510
	val &= ~FDI_RX_ENABLE;
3511
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3512

A
Anusha Srivatsa 已提交
3513
	intel_disable_ddi_buf(encoder, old_crtc_state);
3514
	intel_ddi_clk_disable(encoder);
3515

3516
	val = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
3517 3518
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
3519
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), val);
3520

3521
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3522
	val &= ~FDI_PCDCLK;
3523
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3524

3525
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3526
	val &= ~FDI_RX_PLL_ENABLE;
3527
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3528 3529
}

3530 3531 3532
static void intel_enable_ddi_dp(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
3533
{
3534
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3535
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3536
	enum port port = encoder->port;
3537

3538 3539
	if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
		intel_dp_stop_link_train(intel_dp);
3540

3541 3542
	intel_edp_backlight_on(crtc_state, conn_state);
	intel_psr_enable(intel_dp, crtc_state);
3543
	intel_dp_vsc_enable(intel_dp, crtc_state, conn_state);
3544
	intel_dp_hdr_metadata_enable(intel_dp, crtc_state, conn_state);
3545
	intel_edp_drrs_enable(intel_dp, crtc_state);
3546

3547 3548 3549 3550
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

3551 3552 3553 3554
static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
			       enum port port)
{
3555 3556 3557 3558 3559 3560
	static const enum transcoder trans[] = {
		[PORT_A] = TRANSCODER_EDP,
		[PORT_B] = TRANSCODER_A,
		[PORT_C] = TRANSCODER_B,
		[PORT_D] = TRANSCODER_C,
		[PORT_E] = TRANSCODER_A,
3561 3562
	};

3563
	drm_WARN_ON(&dev_priv->drm, INTEL_GEN(dev_priv) < 9);
3564

3565
	if (drm_WARN_ON(&dev_priv->drm, port < PORT_A || port > PORT_E))
3566 3567
		port = PORT_A;

3568
	return CHICKEN_TRANS(trans[port]);
3569 3570
}

3571 3572 3573 3574 3575
static void intel_enable_ddi_hdmi(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3576
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3577
	struct drm_connector *connector = conn_state->connector;
3578
	enum port port = encoder->port;
3579

3580 3581 3582
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       crtc_state->hdmi_high_tmds_clock_ratio,
					       crtc_state->hdmi_scrambling))
3583 3584 3585
		drm_dbg_kms(&dev_priv->drm,
			    "[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3586

3587 3588 3589 3590 3591 3592 3593 3594
	/* Display WA #1143: skl,kbl,cfl */
	if (IS_GEN9_BC(dev_priv)) {
		/*
		 * For some reason these chicken bits have been
		 * stuffed into a transcoder register, event though
		 * the bits affect a specific DDI port rather than
		 * a specific transcoder.
		 */
3595
		i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
3596 3597
		u32 val;

3598
		val = intel_de_read(dev_priv, reg);
3599 3600 3601 3602 3603 3604 3605 3606

		if (port == PORT_E)
			val |= DDIE_TRAINING_OVERRIDE_ENABLE |
				DDIE_TRAINING_OVERRIDE_VALUE;
		else
			val |= DDI_TRAINING_OVERRIDE_ENABLE |
				DDI_TRAINING_OVERRIDE_VALUE;

3607 3608
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
3609 3610 3611 3612 3613 3614 3615 3616 3617 3618

		udelay(1);

		if (port == PORT_E)
			val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
				 DDIE_TRAINING_OVERRIDE_VALUE);
		else
			val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
				 DDI_TRAINING_OVERRIDE_VALUE);

3619
		intel_de_write(dev_priv, reg, val);
3620 3621
	}

3622 3623 3624 3625
	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
	 */
3626 3627
	intel_de_write(dev_priv, DDI_BUF_CTL(port),
		       dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
3628

3629 3630 3631 3632 3633 3634 3635 3636
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

static void intel_enable_ddi(struct intel_encoder *encoder,
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
3637 3638 3639 3640 3641 3642
	WARN_ON(crtc_state->has_pch_encoder);

	intel_enable_pipe(crtc_state);

	intel_crtc_vblank_on(crtc_state);

3643 3644 3645 3646
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		intel_enable_ddi_hdmi(encoder, crtc_state, conn_state);
	else
		intel_enable_ddi_dp(encoder, crtc_state, conn_state);
3647 3648 3649 3650

	/* Enable hdcp if it's desired */
	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
3651
		intel_hdcp_enable(to_intel_connector(conn_state->connector),
3652
				  crtc_state->cpu_transcoder,
3653
				  (u8)conn_state->hdcp_content_type);
3654 3655
}

3656 3657 3658
static void intel_disable_ddi_dp(struct intel_encoder *encoder,
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
3659
{
3660
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3661

3662 3663
	intel_dp->link_trained = false;

3664
	if (old_crtc_state->has_audio)
3665 3666
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3667

3668 3669 3670
	intel_edp_drrs_disable(intel_dp, old_crtc_state);
	intel_psr_disable(intel_dp, old_crtc_state);
	intel_edp_backlight_off(old_conn_state);
3671 3672 3673
	/* Disable the decompression in DP Sink */
	intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
					      false);
3674
}
S
Shashank Sharma 已提交
3675

3676 3677 3678 3679
static void intel_disable_ddi_hdmi(struct intel_encoder *encoder,
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3680
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3681 3682
	struct drm_connector *connector = old_conn_state->connector;

3683
	if (old_crtc_state->has_audio)
3684 3685
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3686

3687 3688
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       false, false))
3689 3690 3691
		drm_dbg_kms(&i915->drm,
			    "[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3692 3693 3694 3695 3696 3697
}

static void intel_disable_ddi(struct intel_encoder *encoder,
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
3698 3699
	intel_hdcp_disable(to_intel_connector(old_conn_state->connector));

3700 3701 3702 3703
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
		intel_disable_ddi_hdmi(encoder, old_crtc_state, old_conn_state);
	else
		intel_disable_ddi_dp(encoder, old_crtc_state, old_conn_state);
3704
}
P
Paulo Zanoni 已提交
3705

3706 3707 3708 3709
static void intel_ddi_update_pipe_dp(struct intel_encoder *encoder,
				     const struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
3710
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3711

3712
	intel_ddi_set_dp_msa(crtc_state, conn_state);
3713

3714
	intel_psr_update(intel_dp, crtc_state);
3715
	intel_edp_drrs_enable(intel_dp, crtc_state);
3716 3717

	intel_panel_update_backlight(encoder, crtc_state, conn_state);
3718 3719 3720 3721 3722 3723
}

static void intel_ddi_update_pipe(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
3724

3725 3726
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		intel_ddi_update_pipe_dp(encoder, crtc_state, conn_state);
3727

3728
	intel_hdcp_update_pipe(encoder, crtc_state, conn_state);
3729 3730
}

3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741
static void
intel_ddi_update_prepare(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
			 struct intel_crtc *crtc)
{
	struct intel_crtc_state *crtc_state =
		crtc ? intel_atomic_get_new_crtc_state(state, crtc) : NULL;
	int required_lanes = crtc_state ? crtc_state->lane_count : 1;

	WARN_ON(crtc && crtc->active);

3742 3743
	intel_tc_port_get_link(enc_to_dig_port(encoder),
		               required_lanes);
3744
	if (crtc_state && crtc_state->hw.active)
3745 3746 3747 3748 3749 3750 3751 3752
		intel_update_active_dpll(state, crtc, encoder);
}

static void
intel_ddi_update_complete(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
			  struct intel_crtc *crtc)
{
3753
	intel_tc_port_put_link(enc_to_dig_port(encoder));
3754 3755
}

I
Imre Deak 已提交
3756 3757 3758 3759
static void
intel_ddi_pre_pll_enable(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
3760
{
I
Imre Deak 已提交
3761
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3762
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3763 3764
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
I
Imre Deak 已提交
3765

3766 3767 3768 3769
	if (is_tc_port)
		intel_tc_port_get_link(dig_port, crtc_state->lane_count);

	if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port)
I
Imre Deak 已提交
3770 3771 3772
		intel_display_power_get(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port));

3773 3774 3775 3776 3777 3778 3779
	if (is_tc_port && dig_port->tc_mode != TC_PORT_TBT_ALT)
		/*
		 * Program the lane count for static/dynamic connections on
		 * Type-C ports.  Skip this step for TBT.
		 */
		intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
	else if (IS_GEN9_LP(dev_priv))
I
Imre Deak 已提交
3780 3781 3782 3783
		bxt_ddi_phy_set_lane_optim_mask(encoder,
						crtc_state->lane_lat_optim_mask);
}

3784
static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
3785
{
3786 3787 3788
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3789
	enum port port = intel_dig_port->base.port;
3790
	u32 dp_tp_ctl, ddi_buf_ctl;
3791
	bool wait = false;
3792

3793
	dp_tp_ctl = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3794 3795

	if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
3796
		ddi_buf_ctl = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3797
		if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
3798 3799
			intel_de_write(dev_priv, DDI_BUF_CTL(port),
				       ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
3800 3801 3802
			wait = true;
		}

3803 3804
		dp_tp_ctl &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		dp_tp_ctl |= DP_TP_CTL_LINK_TRAIN_PAT1;
3805 3806
		intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, dp_tp_ctl);
		intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3807 3808 3809 3810 3811

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

3812 3813
	dp_tp_ctl = DP_TP_CTL_ENABLE |
		    DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
3814
	if (intel_dp->link_mst)
3815
		dp_tp_ctl |= DP_TP_CTL_MODE_MST;
3816
	else {
3817
		dp_tp_ctl |= DP_TP_CTL_MODE_SST;
3818
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3819
			dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
3820
	}
3821 3822
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, dp_tp_ctl);
	intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3823 3824

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
3825 3826
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
3827 3828 3829

	udelay(600);
}
P
Paulo Zanoni 已提交
3830

3831 3832
static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
3833
{
3834 3835
	if (cpu_transcoder == TRANSCODER_EDP)
		return false;
3836

3837 3838 3839
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO))
		return false;

3840
	return intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD) &
3841
		AUDIO_OUTPUT_ENABLE(cpu_transcoder);
3842 3843
}

3844 3845 3846
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state)
{
3847 3848 3849
	if (INTEL_GEN(dev_priv) >= 12 && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
	else if (IS_ELKHARTLAKE(dev_priv) && crtc_state->port_clock > 594000)
3850 3851
		crtc_state->min_voltage_level = 3;
	else if (INTEL_GEN(dev_priv) >= 11 && crtc_state->port_clock > 594000)
3852
		crtc_state->min_voltage_level = 1;
3853 3854
	else if (IS_CANNONLAKE(dev_priv) && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
3855 3856
}

3857
void intel_ddi_get_config(struct intel_encoder *encoder,
3858
			  struct intel_crtc_state *pipe_config)
3859
{
3860
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3861
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc);
3862
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
3863 3864
	u32 temp, flags = 0;

J
Jani Nikula 已提交
3865
	/* XXX: DSI transcoder paranoia */
3866
	if (drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder)))
J
Jani Nikula 已提交
3867 3868
		return;

3869 3870
	intel_dsc_get_config(encoder, pipe_config);

3871
	temp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3872 3873 3874 3875 3876 3877 3878 3879 3880
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

3881
	pipe_config->hw.adjusted_mode.flags |= flags;
3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
3899 3900 3901

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
3902
		pipe_config->has_hdmi_sink = true;
3903

3904 3905 3906 3907
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

		if (pipe_config->infoframes.enable)
3908
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
3909

3910
		if (temp & TRANS_DDI_HDMI_SCRAMBLING)
S
Shashank Sharma 已提交
3911 3912 3913
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
3914
		/* fall through */
3915
	case TRANS_DDI_MODE_SELECT_DVI:
3916
		pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
3917 3918
		pipe_config->lane_count = 4;
		break;
3919
	case TRANS_DDI_MODE_SELECT_FDI:
3920
		pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
3921 3922
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
3923 3924 3925 3926 3927 3928 3929
		if (encoder->type == INTEL_OUTPUT_EDP)
			pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
		else
			pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
		intel_dp_get_m_n(intel_crtc, pipe_config);
3930 3931 3932 3933 3934 3935 3936 3937 3938 3939

		if (INTEL_GEN(dev_priv) >= 11) {
			i915_reg_t dp_tp_ctl;

			if (IS_GEN(dev_priv, 11))
				dp_tp_ctl = DP_TP_CTL(encoder->port);
			else
				dp_tp_ctl = TGL_DP_TP_CTL(pipe_config->cpu_transcoder);

			pipe_config->fec_enable =
3940
				intel_de_read(dev_priv, dp_tp_ctl) & DP_TP_CTL_FEC_ENABLE;
3941

3942 3943 3944 3945
			drm_dbg_kms(&dev_priv->drm,
				    "[ENCODER:%d:%s] Fec status: %u\n",
				    encoder->base.base.id, encoder->base.name,
				    pipe_config->fec_enable);
3946 3947
		}

3948
		break;
3949
	case TRANS_DDI_MODE_SELECT_DP_MST:
3950
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
3951 3952
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
3953 3954 3955 3956 3957

		if (INTEL_GEN(dev_priv) >= 12)
			pipe_config->mst_master_transcoder =
					REG_FIELD_GET(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, temp);

3958 3959 3960 3961 3962
		intel_dp_get_m_n(intel_crtc, pipe_config);
		break;
	default:
		break;
	}
3963

3964
	pipe_config->has_audio =
3965
		intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
3966

3967 3968
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
3982 3983 3984
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
3985
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
3986
	}
3987

3988
	intel_ddi_clock_get(encoder, pipe_config);
3989

3990
	if (IS_GEN9_LP(dev_priv))
3991 3992
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
3993 3994

	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006

	intel_hdmi_read_gcp_infoframe(encoder, pipe_config);

	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_AVI,
			     &pipe_config->infoframes.avi);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_SPD,
			     &pipe_config->infoframes.spd);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_VENDOR,
			     &pipe_config->infoframes.hdmi);
4007 4008 4009
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_DRM,
			     &pipe_config->infoframes.drm);
4010 4011
}

4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029
static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder *encoder,
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
{
	switch (conn_state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		return INTEL_OUTPUT_HDMI;
	case DRM_MODE_CONNECTOR_eDP:
		return INTEL_OUTPUT_EDP;
	case DRM_MODE_CONNECTOR_DisplayPort:
		return INTEL_OUTPUT_DP;
	default:
		MISSING_CASE(conn_state->connector->connector_type);
		return INTEL_OUTPUT_UNUSED;
	}
}

4030 4031 4032
static int intel_ddi_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
4033
{
4034
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
4035
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4036
	enum port port = encoder->port;
4037
	int ret;
P
Paulo Zanoni 已提交
4038

4039
	if (HAS_TRANSCODER_EDP(dev_priv) && port == PORT_A)
4040 4041
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

4042
	if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
4043
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
4044
	} else {
4045
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
4046 4047
	}

4048 4049
	if (ret)
		return ret;
4050

4051 4052 4053 4054 4055 4056
	if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
	    pipe_config->cpu_transcoder == TRANSCODER_EDP)
		pipe_config->pch_pfit.force_thru =
			pipe_config->pch_pfit.enabled ||
			pipe_config->crc_enabled;

4057
	if (IS_GEN9_LP(dev_priv))
4058
		pipe_config->lane_lat_optim_mask =
4059
			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
4060

4061 4062
	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);

4063
	return 0;
P
Paulo Zanoni 已提交
4064 4065
}

4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142
static bool mode_equal(const struct drm_display_mode *mode1,
		       const struct drm_display_mode *mode2)
{
	return drm_mode_match(mode1, mode2,
			      DRM_MODE_MATCH_TIMINGS |
			      DRM_MODE_MATCH_FLAGS |
			      DRM_MODE_MATCH_3D_FLAGS) &&
		mode1->clock == mode2->clock; /* we want an exact match */
}

static bool m_n_equal(const struct intel_link_m_n *m_n_1,
		      const struct intel_link_m_n *m_n_2)
{
	return m_n_1->tu == m_n_2->tu &&
		m_n_1->gmch_m == m_n_2->gmch_m &&
		m_n_1->gmch_n == m_n_2->gmch_n &&
		m_n_1->link_m == m_n_2->link_m &&
		m_n_1->link_n == m_n_2->link_n;
}

static bool crtcs_port_sync_compatible(const struct intel_crtc_state *crtc_state1,
				       const struct intel_crtc_state *crtc_state2)
{
	return crtc_state1->hw.active && crtc_state2->hw.active &&
		crtc_state1->output_types == crtc_state2->output_types &&
		crtc_state1->output_format == crtc_state2->output_format &&
		crtc_state1->lane_count == crtc_state2->lane_count &&
		crtc_state1->port_clock == crtc_state2->port_clock &&
		mode_equal(&crtc_state1->hw.adjusted_mode,
			   &crtc_state2->hw.adjusted_mode) &&
		m_n_equal(&crtc_state1->dp_m_n, &crtc_state2->dp_m_n);
}

static u8
intel_ddi_port_sync_transcoders(const struct intel_crtc_state *ref_crtc_state,
				int tile_group_id)
{
	struct drm_connector *connector;
	const struct drm_connector_state *conn_state;
	struct drm_i915_private *dev_priv = to_i915(ref_crtc_state->uapi.crtc->dev);
	struct intel_atomic_state *state =
		to_intel_atomic_state(ref_crtc_state->uapi.state);
	u8 transcoders = 0;
	int i;

	if (INTEL_GEN(dev_priv) < 11)
		return 0;

	if (!intel_crtc_has_type(ref_crtc_state, INTEL_OUTPUT_DP))
		return 0;

	for_each_new_connector_in_state(&state->base, connector, conn_state, i) {
		struct intel_crtc *crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *crtc_state;

		if (!crtc)
			continue;

		if (!connector->has_tile ||
		    connector->tile_group->id !=
		    tile_group_id)
			continue;
		crtc_state = intel_atomic_get_new_crtc_state(state,
							     crtc);
		if (!crtcs_port_sync_compatible(ref_crtc_state,
						crtc_state))
			continue;
		transcoders |= BIT(crtc_state->cpu_transcoder);
	}

	return transcoders;
}

static int intel_ddi_compute_config_late(struct intel_encoder *encoder,
					 struct intel_crtc_state *crtc_state,
					 struct drm_connector_state *conn_state)
{
4143
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4144 4145 4146
	struct drm_connector *connector = conn_state->connector;
	u8 port_sync_transcoders = 0;

4147 4148 4149
	drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] [CRTC:%d:%s]",
		    encoder->base.base.id, encoder->base.name,
		    crtc_state->uapi.crtc->base.id, crtc_state->uapi.crtc->name);
4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172

	if (connector->has_tile)
		port_sync_transcoders = intel_ddi_port_sync_transcoders(crtc_state,
									connector->tile_group->id);

	/*
	 * EDP Transcoders cannot be ensalved
	 * make them a master always when present
	 */
	if (port_sync_transcoders & BIT(TRANSCODER_EDP))
		crtc_state->master_transcoder = TRANSCODER_EDP;
	else
		crtc_state->master_transcoder = ffs(port_sync_transcoders) - 1;

	if (crtc_state->master_transcoder == crtc_state->cpu_transcoder) {
		crtc_state->master_transcoder = INVALID_TRANSCODER;
		crtc_state->sync_mode_slaves_mask =
			port_sync_transcoders & ~BIT(crtc_state->cpu_transcoder);
	}

	return 0;
}

4173 4174
static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
{
4175
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
4176 4177 4178 4179 4180 4181 4182

	intel_dp_encoder_flush_work(encoder);

	drm_encoder_cleanup(encoder);
	kfree(dig_port);
}

P
Paulo Zanoni 已提交
4183
static const struct drm_encoder_funcs intel_ddi_funcs = {
4184
	.reset = intel_dp_encoder_reset,
4185
	.destroy = intel_ddi_encoder_destroy,
P
Paulo Zanoni 已提交
4186 4187
};

4188 4189 4190 4191
static struct intel_connector *
intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
{
	struct intel_connector *connector;
4192
	enum port port = intel_dig_port->base.port;
4193

4194
	connector = intel_connector_alloc();
4195 4196 4197 4198
	if (!connector)
		return NULL;

	intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
4199 4200 4201
	intel_dig_port->dp.prepare_link_retrain =
		intel_ddi_prepare_link_retrain;

4202 4203 4204 4205 4206 4207 4208 4209
	if (!intel_dp_init_connector(intel_dig_port, connector)) {
		kfree(connector);
		return NULL;
	}

	return connector;
}

4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228
static int modeset_pipe(struct drm_crtc *crtc,
			struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_atomic_state *state;
	struct drm_crtc_state *crtc_state;
	int ret;

	state = drm_atomic_state_alloc(crtc->dev);
	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ctx;

	crtc_state = drm_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(crtc_state)) {
		ret = PTR_ERR(crtc_state);
		goto out;
	}

4229
	crtc_state->connectors_changed = true;
4230 4231

	ret = drm_atomic_commit(state);
4232
out:
4233 4234 4235 4236 4237 4238 4239 4240 4241
	drm_atomic_state_put(state);

	return ret;
}

static int intel_hdmi_reset_link(struct intel_encoder *encoder,
				 struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4242
	struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271
	struct intel_connector *connector = hdmi->attached_connector;
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	u8 config;
	int ret;

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

4272 4273
	drm_WARN_ON(&dev_priv->drm,
		    !intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));
4274

4275
	if (!crtc_state->hw.active)
4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287
		return 0;

	if (!crtc_state->hdmi_high_tmds_clock_ratio &&
	    !crtc_state->hdmi_scrambling)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
	if (ret < 0) {
4288 4289
		drm_err(&dev_priv->drm, "Failed to read TMDS config: %d\n",
			ret);
4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310
		return 0;
	}

	if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
	    crtc_state->hdmi_high_tmds_clock_ratio &&
	    !!(config & SCDC_SCRAMBLING_ENABLE) ==
	    crtc_state->hdmi_scrambling)
		return 0;

	/*
	 * HDMI 2.0 says that one should not send scrambled data
	 * prior to configuring the sink scrambling, and that
	 * TMDS clock/data transmission should be suspended when
	 * changing the TMDS clock rate in the sink. So let's
	 * just do a full modeset here, even though some sinks
	 * would be perfectly happy if were to just reconfigure
	 * the SCDC settings on the fly.
	 */
	return modeset_pipe(&crtc->base, ctx);
}

4311 4312 4313 4314
static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder *encoder,
		  struct intel_connector *connector,
		  bool irq_received)
4315
{
4316
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4317
	struct drm_modeset_acquire_ctx ctx;
4318
	enum intel_hotplug_state state;
4319 4320
	int ret;

4321
	state = intel_encoder_hotplug(encoder, connector, irq_received);
4322 4323 4324 4325

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
4326 4327 4328 4329
		if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
			ret = intel_hdmi_reset_link(encoder, &ctx);
		else
			ret = intel_dp_retrain_link(encoder, &ctx);
4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
4341 4342
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
4343

4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363
	/*
	 * Unpowered type-c dongles can take some time to boot and be
	 * responsible, so here giving some time to those dongles to power up
	 * and then retrying the probe.
	 *
	 * On many platforms the HDMI live state signal is known to be
	 * unreliable, so we can't use it to detect if a sink is connected or
	 * not. Instead we detect if it's connected based on whether we can
	 * read the EDID or not. That in turn has a problem during disconnect,
	 * since the HPD interrupt may be raised before the DDC lines get
	 * disconnected (due to how the required length of DDC vs. HPD
	 * connector pins are specified) and so we'll still be able to get a
	 * valid EDID. To solve this schedule another detection cycle if this
	 * time around we didn't detect any change in the sink's connection
	 * status.
	 */
	if (state == INTEL_HOTPLUG_UNCHANGED && irq_received &&
	    !dig_port->dp.is_mst)
		state = INTEL_HOTPLUG_RETRY;

4364
	return state;
4365 4366
}

4367 4368 4369 4370
static struct intel_connector *
intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
{
	struct intel_connector *connector;
4371
	enum port port = intel_dig_port->base.port;
4372

4373
	connector = intel_connector_alloc();
4374 4375 4376 4377 4378 4379 4380 4381 4382
	if (!connector)
		return NULL;

	intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(intel_dig_port, connector);

	return connector;
}

4383 4384 4385 4386
static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dport)
{
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);

4387
	if (dport->base.port != PORT_A)
4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410
		return false;

	if (dport->saved_port_bits & DDI_A_4_LANES)
		return false;

	/* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
	 *                     supported configuration
	 */
	if (IS_GEN9_LP(dev_priv))
		return true;

	/* Cannonlake: Most of SKUs don't support DDI_E, and the only
	 *             one who does also have a full A/E split called
	 *             DDI_F what makes DDI_E useless. However for this
	 *             case let's trust VBT info.
	 */
	if (IS_CANNONLAKE(dev_priv) &&
	    !intel_bios_is_port_present(dev_priv, PORT_E))
		return true;

	return false;
}

4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421
static int
intel_ddi_max_lanes(struct intel_digital_port *intel_dport)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dport->base.base.dev);
	enum port port = intel_dport->base.port;
	int max_lanes = 4;

	if (INTEL_GEN(dev_priv) >= 11)
		return max_lanes;

	if (port == PORT_A || port == PORT_E) {
4422
		if (intel_de_read(dev_priv, DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434
			max_lanes = port == PORT_A ? 4 : 0;
		else
			/* Both A and E share 2 lanes */
			max_lanes = 2;
	}

	/*
	 * Some BIOS might fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit set when needed
	 * so we use the proper lane count for our calculations.
	 */
	if (intel_ddi_a_force_4_lanes(intel_dport)) {
4435 4436
		drm_dbg_kms(&dev_priv->drm,
			    "Forcing DDI_A_4_LANES for port A\n");
4437 4438 4439 4440 4441 4442 4443
		intel_dport->saved_port_bits |= DDI_A_4_LANES;
		max_lanes = 4;
	}

	return max_lanes;
}

4444
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
4445 4446
{
	struct intel_digital_port *intel_dig_port;
4447
	struct intel_encoder *encoder;
4448
	bool init_hdmi, init_dp, init_lspcon = false;
4449
	enum phy phy = intel_port_to_phy(dev_priv, port);
4450

4451 4452 4453
	init_hdmi = intel_bios_port_supports_dvi(dev_priv, port) ||
		intel_bios_port_supports_hdmi(dev_priv, port);
	init_dp = intel_bios_port_supports_dp(dev_priv, port);
4454 4455 4456 4457 4458 4459 4460 4461 4462 4463

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_lspcon = true;
		init_hdmi = false;
4464 4465
		drm_dbg_kms(&dev_priv->drm, "VBT says port %c has lspcon\n",
			    port_name(port));
4466 4467
	}

4468
	if (!init_dp && !init_hdmi) {
4469 4470 4471
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
			    port_name(port));
4472
		return;
4473
	}
P
Paulo Zanoni 已提交
4474

4475
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
P
Paulo Zanoni 已提交
4476 4477 4478
	if (!intel_dig_port)
		return;

4479
	encoder = &intel_dig_port->base;
P
Paulo Zanoni 已提交
4480

4481
	drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
4482
			 DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
P
Paulo Zanoni 已提交
4483

4484 4485 4486
	encoder->hotplug = intel_ddi_hotplug;
	encoder->compute_output_type = intel_ddi_compute_output_type;
	encoder->compute_config = intel_ddi_compute_config;
4487
	encoder->compute_config_late = intel_ddi_compute_config_late;
4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503
	encoder->enable = intel_enable_ddi;
	encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
	encoder->pre_enable = intel_ddi_pre_enable;
	encoder->disable = intel_disable_ddi;
	encoder->post_disable = intel_ddi_post_disable;
	encoder->update_pipe = intel_ddi_update_pipe;
	encoder->get_hw_state = intel_ddi_get_hw_state;
	encoder->get_config = intel_ddi_get_config;
	encoder->suspend = intel_dp_encoder_suspend;
	encoder->get_power_domains = intel_ddi_get_power_domains;

	encoder->type = INTEL_OUTPUT_DDI;
	encoder->power_domain = intel_port_to_power_domain(port);
	encoder->port = port;
	encoder->cloneable = 0;
	encoder->pipe_mask = ~0;
P
Paulo Zanoni 已提交
4504

4505
	if (INTEL_GEN(dev_priv) >= 11)
4506 4507
		intel_dig_port->saved_port_bits = intel_de_read(dev_priv,
								DDI_BUF_CTL(port)) &
4508 4509
			DDI_BUF_PORT_REVERSAL;
	else
4510 4511
		intel_dig_port->saved_port_bits = intel_de_read(dev_priv,
								DDI_BUF_CTL(port)) &
4512
			(DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
4513

4514 4515
	intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
	intel_dig_port->max_lanes = intel_ddi_max_lanes(intel_dig_port);
4516
	intel_dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
P
Paulo Zanoni 已提交
4517

4518
	if (intel_phy_is_tc(dev_priv, phy)) {
4519 4520 4521
		bool is_legacy =
			!intel_bios_port_supports_typec_usb(dev_priv, port) &&
			!intel_bios_port_supports_tbt(dev_priv, port);
4522 4523

		intel_tc_port_init(intel_dig_port, is_legacy);
4524

4525 4526
		encoder->update_prepare = intel_ddi_update_prepare;
		encoder->update_complete = intel_ddi_update_complete;
4527
	}
4528

4529
	drm_WARN_ON(&dev_priv->drm, port > PORT_I);
4530 4531
	intel_dig_port->ddi_io_power_domain = POWER_DOMAIN_PORT_DDI_A_IO +
					      port - PORT_A;
4532

4533 4534 4535
	if (init_dp) {
		if (!intel_ddi_init_dp_connector(intel_dig_port))
			goto err;
4536

4537 4538
		intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
	}
4539

4540 4541
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
4542
	if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
4543 4544
		if (!intel_ddi_init_hdmi_connector(intel_dig_port))
			goto err;
4545
	}
4546

4547 4548 4549
	if (init_lspcon) {
		if (lspcon_init(intel_dig_port))
			/* TODO: handle hdmi info frame part */
4550 4551 4552
			drm_dbg_kms(&dev_priv->drm,
				    "LSPCON init success on port %c\n",
				    port_name(port));
4553 4554 4555 4556 4557
		else
			/*
			 * LSPCON init faied, but DP init was success, so
			 * lets try to drive as DP++ port.
			 */
4558 4559
			drm_err(&dev_priv->drm,
				"LSPCON init failed on port %c\n",
4560 4561 4562
				port_name(port));
	}

4563
	intel_infoframe_init(intel_dig_port);
4564

4565 4566 4567
	return;

err:
4568
	drm_encoder_cleanup(&encoder->base);
4569
	kfree(intel_dig_port);
P
Paulo Zanoni 已提交
4570
}