intel_ddi.c 145.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

28
#include <drm/drm_scdc_helper.h>
29

30
#include "i915_drv.h"
31
#include "intel_audio.h"
32
#include "intel_combo_phy.h"
33
#include "intel_connector.h"
34
#include "intel_crtc.h"
35
#include "intel_ddi.h"
36
#include "intel_ddi_buf_trans.h"
37
#include "intel_de.h"
38
#include "intel_display_types.h"
39
#include "intel_dp.h"
40
#include "intel_dp_link_training.h"
41
#include "intel_dp_mst.h"
42
#include "intel_dpio_phy.h"
43
#include "intel_dsi.h"
44
#include "intel_fdi.h"
45
#include "intel_fifo_underrun.h"
46
#include "intel_gmbus.h"
47
#include "intel_hdcp.h"
48
#include "intel_hdmi.h"
49
#include "intel_hotplug.h"
50
#include "intel_lspcon.h"
51
#include "intel_panel.h"
52
#include "intel_pps.h"
53
#include "intel_psr.h"
54
#include "intel_snps_phy.h"
55
#include "intel_sprite.h"
56
#include "intel_tc.h"
57
#include "intel_vdsc.h"
58
#include "intel_vrr.h"
59
#include "skl_scaler.h"
60
#include "skl_universal_plane.h"
61

62 63 64 65 66 67 68 69 70 71 72 73 74
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

75 76
static int intel_ddi_hdmi_level(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state)
77
{
78
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
79
	int n_entries, level, default_entry;
80

81 82
	n_entries = intel_ddi_hdmi_num_entries(encoder, crtc_state, &default_entry);
	if (n_entries == 0)
83
		return 0;
84 85
	level = intel_bios_hdmi_level_shift(encoder);
	if (level < 0)
86 87
		level = default_entry;

88
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
89
		level = n_entries - 1;
90

91
	return level;
92 93
}

94 95
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
96 97
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
98
 */
99 100
void hsw_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state)
101
{
102
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
103
	u32 iboost_bit = 0;
104
	int i, n_entries;
105
	enum port port = encoder->port;
106
	const struct intel_ddi_buf_trans *ddi_translations;
107

108
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
109 110
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
111

112
	/* If we're boosting the current, set bit 31 of trans1 */
113
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv) &&
114
	    intel_bios_encoder_dp_boost_level(encoder->devdata))
115
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
116

117
	for (i = 0; i < n_entries; i++) {
118
		intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, i),
119
			       ddi_translations->entries[i].hsw.trans1 | iboost_bit);
120
		intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, i),
121
			       ddi_translations->entries[i].hsw.trans2);
122
	}
123 124 125 126 127 128 129
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
130
static void hsw_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
131
					 const struct intel_crtc_state *crtc_state,
132
					 int level)
133 134 135
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
136
	int n_entries;
137
	enum port port = encoder->port;
138
	const struct intel_ddi_buf_trans *ddi_translations;
139

140
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
141
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
142
		return;
143
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
144
		level = n_entries - 1;
145

146
	/* If we're boosting the current, set bit 31 of trans1 */
147
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv) &&
148
	    intel_bios_encoder_hdmi_boost_level(encoder->devdata))
149
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
150

151
	/* Entry 9 is for HDMI: */
152
	intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, 9),
153
		       ddi_translations->entries[level].hsw.trans1 | iboost_bit);
154
	intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, 9),
155
		       ddi_translations->entries[level].hsw.trans2);
156 157
}

158 159
void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
			     enum port port)
160
{
161 162 163
	if (IS_BROXTON(dev_priv)) {
		udelay(16);
		return;
164
	}
165 166 167 168 169

	if (wait_for_us((intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			 DDI_BUF_IS_IDLE), 8))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get idle\n",
			port_name(port));
170
}
171

172 173 174 175
static void intel_wait_ddi_buf_active(struct drm_i915_private *dev_priv,
				      enum port port)
{
	/* Wait > 518 usecs for DDI_BUF_CTL to be non idle */
176
	if (DISPLAY_VER(dev_priv) < 10) {
177 178 179 180 181 182 183 184 185 186
		usleep_range(518, 1000);
		return;
	}

	if (wait_for_us(!(intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			  DDI_BUF_IS_IDLE), 500))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get active\n",
			port_name(port));
}

187
static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
188
{
189
	switch (pll->info->id) {
190 191 192 193 194 195 196 197 198 199 200 201 202
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
203
		MISSING_CASE(pll->info->id);
204 205 206 207
		return PORT_CLK_SEL_NONE;
	}
}

208
static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
209
				  const struct intel_crtc_state *crtc_state)
210
{
211 212
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	int clock = crtc_state->port_clock;
213 214 215 216
	const enum intel_dpll_id id = pll->info->id;

	switch (id) {
	default:
217 218 219 220
		/*
		 * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
		 * here, so do warn if this get passed in
		 */
221 222
		MISSING_CASE(id);
		return DDI_CLK_SEL_NONE;
223 224 225 226 227 228 229 230 231 232 233 234
	case DPLL_ID_ICL_TBTPLL:
		switch (clock) {
		case 162000:
			return DDI_CLK_SEL_TBT_162;
		case 270000:
			return DDI_CLK_SEL_TBT_270;
		case 540000:
			return DDI_CLK_SEL_TBT_540;
		case 810000:
			return DDI_CLK_SEL_TBT_810;
		default:
			MISSING_CASE(clock);
235
			return DDI_CLK_SEL_NONE;
236
		}
237 238 239 240
	case DPLL_ID_ICL_MGPLL1:
	case DPLL_ID_ICL_MGPLL2:
	case DPLL_ID_ICL_MGPLL3:
	case DPLL_ID_ICL_MGPLL4:
241 242
	case DPLL_ID_TGL_MGPLL5:
	case DPLL_ID_TGL_MGPLL6:
243 244 245 246
		return DDI_CLK_SEL_MG;
	}
}

247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271
static u32 ddi_buf_phy_link_rate(int port_clock)
{
	switch (port_clock) {
	case 162000:
		return DDI_BUF_PHY_LINK_RATE(0);
	case 216000:
		return DDI_BUF_PHY_LINK_RATE(4);
	case 243000:
		return DDI_BUF_PHY_LINK_RATE(5);
	case 270000:
		return DDI_BUF_PHY_LINK_RATE(1);
	case 324000:
		return DDI_BUF_PHY_LINK_RATE(6);
	case 432000:
		return DDI_BUF_PHY_LINK_RATE(7);
	case 540000:
		return DDI_BUF_PHY_LINK_RATE(2);
	case 810000:
		return DDI_BUF_PHY_LINK_RATE(3);
	default:
		MISSING_CASE(port_clock);
		return DDI_BUF_PHY_LINK_RATE(0);
	}
}

272 273
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
274
{
275
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
276
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
277
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
278
	enum phy phy = intel_port_to_phy(i915, encoder->port);
279

280
	intel_dp->DP = dig_port->saved_port_bits |
281
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
282
	intel_dp->DP |= DDI_PORT_WIDTH(crtc_state->lane_count);
283

284 285 286 287 288
	if (IS_ALDERLAKE_P(i915) && intel_phy_is_tc(i915, phy)) {
		intel_dp->DP |= ddi_buf_phy_link_rate(crtc_state->port_clock);
		if (dig_port->tc_mode != TC_PORT_TBT_ALT)
			intel_dp->DP |= DDI_BUF_CTL_TC_PHY_OWNERSHIP;
	}
289 290
}

291 292 293
static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
				 enum port port)
{
294
	u32 val = intel_de_read(dev_priv, DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;
295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312

	switch (val) {
	case DDI_CLK_SEL_NONE:
		return 0;
	case DDI_CLK_SEL_TBT_162:
		return 162000;
	case DDI_CLK_SEL_TBT_270:
		return 270000;
	case DDI_CLK_SEL_TBT_540:
		return 540000;
	case DDI_CLK_SEL_TBT_810:
		return 810000;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

313 314 315 316 317 318 319
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
320
	else if (intel_crtc_has_dp_encoder(pipe_config))
321 322
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
323 324
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp > 24)
		dotclock = pipe_config->port_clock * 24 / pipe_config->pipe_bpp;
325 326 327
	else
		dotclock = pipe_config->port_clock;

328 329
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 &&
	    !intel_crtc_has_dp_encoder(pipe_config))
330 331
		dotclock *= 2;

332 333 334
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

335
	pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
336
}
337

338 339
void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
			  const struct drm_connector_state *conn_state)
340
{
341
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
342
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
343
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
344
	u32 temp;
345

346 347
	if (!intel_crtc_has_dp_encoder(crtc_state))
		return;
J
Jani Nikula 已提交
348

349
	drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder));
350

351
	temp = DP_MSA_MISC_SYNC_CLOCK;
352

353 354
	switch (crtc_state->pipe_bpp) {
	case 18:
355
		temp |= DP_MSA_MISC_6_BPC;
356 357
		break;
	case 24:
358
		temp |= DP_MSA_MISC_8_BPC;
359 360
		break;
	case 30:
361
		temp |= DP_MSA_MISC_10_BPC;
362 363
		break;
	case 36:
364
		temp |= DP_MSA_MISC_12_BPC;
365 366 367 368
		break;
	default:
		MISSING_CASE(crtc_state->pipe_bpp);
		break;
369
	}
370

371
	/* nonsense combination */
372 373
	drm_WARN_ON(&dev_priv->drm, crtc_state->limited_color_range &&
		    crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);
374 375

	if (crtc_state->limited_color_range)
376
		temp |= DP_MSA_MISC_COLOR_CEA_RGB;
377

378 379 380
	/*
	 * As per DP 1.2 spec section 2.3.4.3 while sending
	 * YCBCR 444 signals we should program MSA MISC1/0 fields with
381
	 * colorspace information.
382 383
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
384
		temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
385

386 387 388
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut] while sending
389 390
	 * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
	 * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
391
	 */
392
	if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
393
		temp |= DP_MSA_MISC_COLOR_VSC_SDP;
394

395
	intel_de_write(dev_priv, TRANS_MSA_MISC(cpu_transcoder), temp);
396 397
}

398 399 400 401 402 403 404 405
static u32 bdw_trans_port_sync_master_select(enum transcoder master_transcoder)
{
	if (master_transcoder == TRANSCODER_EDP)
		return 0;
	else
		return master_transcoder + 1;
}

406 407 408 409 410 411 412
/*
 * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
 *
 * Only intended to be used by intel_ddi_enable_transcoder_func() and
 * intel_ddi_config_transcoder_func().
 */
static u32
413 414
intel_ddi_transcoder_func_reg_val_get(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
415
{
416
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
417 418
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
419
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
420
	enum port port = encoder->port;
421
	u32 temp;
422

423 424
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
425
	if (DISPLAY_VER(dev_priv) >= 12)
426 427 428
		temp |= TGL_TRANS_DDI_SELECT_PORT(port);
	else
		temp |= TRANS_DDI_SELECT_PORT(port);
429

430
	switch (crtc_state->pipe_bpp) {
431
	case 18:
432
		temp |= TRANS_DDI_BPC_6;
433 434
		break;
	case 24:
435
		temp |= TRANS_DDI_BPC_8;
436 437
		break;
	case 30:
438
		temp |= TRANS_DDI_BPC_10;
439 440
		break;
	case 36:
441
		temp |= TRANS_DDI_BPC_12;
442 443
		break;
	default:
444
		BUG();
445
	}
446

447
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
448
		temp |= TRANS_DDI_PVSYNC;
449
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
450
		temp |= TRANS_DDI_PHSYNC;
451

452 453 454
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
455 456 457 458
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
459
			if (crtc_state->pch_pfit.force_thru)
460 461 462
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
463 464 465 466 467 468 469 470 471 472 473 474 475
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

476
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
477
		if (crtc_state->has_hdmi_sink)
478
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
479
		else
480
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
481 482

		if (crtc_state->hdmi_scrambling)
483
			temp |= TRANS_DDI_HDMI_SCRAMBLING;
S
Shashank Sharma 已提交
484 485
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
486
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
487
		temp |= TRANS_DDI_MODE_SELECT_FDI;
488
		temp |= (crtc_state->fdi_lanes - 1) << 1;
489
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
490
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
491
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
492

493
		if (DISPLAY_VER(dev_priv) >= 12) {
494 495 496
			enum transcoder master;

			master = crtc_state->mst_master_transcoder;
497 498
			drm_WARN_ON(&dev_priv->drm,
				    master == INVALID_TRANSCODER);
499 500
			temp |= TRANS_DDI_MST_TRANSPORT_SELECT(master);
		}
501
	} else {
502 503
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
504 505
	}

506
	if (IS_DISPLAY_VER(dev_priv, 8, 10) &&
507 508 509 510 511 512 513 514
	    crtc_state->master_transcoder != INVALID_TRANSCODER) {
		u8 master_select =
			bdw_trans_port_sync_master_select(crtc_state->master_transcoder);

		temp |= TRANS_DDI_PORT_SYNC_ENABLE |
			TRANS_DDI_PORT_SYNC_MASTER_SELECT(master_select);
	}

515 516 517
	return temp;
}

518 519
void intel_ddi_enable_transcoder_func(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
520
{
521
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
522 523
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
524

525
	if (DISPLAY_VER(dev_priv) >= 11) {
526 527 528 529
		enum transcoder master_transcoder = crtc_state->master_transcoder;
		u32 ctl2 = 0;

		if (master_transcoder != INVALID_TRANSCODER) {
530 531
			u8 master_select =
				bdw_trans_port_sync_master_select(master_transcoder);
532

533
			ctl2 |= PORT_SYNC_MODE_ENABLE |
534
				PORT_SYNC_MODE_MASTER_SELECT(master_select);
535 536 537 538 539 540
		}

		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), ctl2);
	}

541 542 543
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder),
		       intel_ddi_transcoder_func_reg_val_get(encoder,
							     crtc_state));
544 545 546 547 548 549 550
}

/*
 * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
 * bit.
 */
static void
551 552
intel_ddi_config_transcoder_func(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
553
{
554
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
555 556
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
557
	u32 ctl;
558

559
	ctl = intel_ddi_transcoder_func_reg_val_get(encoder, crtc_state);
560 561
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
562
}
563

564
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
565
{
566
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
567 568
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
569
	u32 ctl;
570

571
	if (DISPLAY_VER(dev_priv) >= 11)
572 573 574 575
		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), 0);

	ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
576

577 578
	drm_WARN_ON(crtc->base.dev, ctl & TRANS_DDI_HDCP_SIGNALLING);

579
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
580

581
	if (IS_DISPLAY_VER(dev_priv, 8, 10))
582 583 584
		ctl &= ~(TRANS_DDI_PORT_SYNC_ENABLE |
			 TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK);

585
	if (DISPLAY_VER(dev_priv) >= 12) {
586
		if (!intel_dp_mst_is_master_trans(crtc_state)) {
587
			ctl &= ~(TGL_TRANS_DDI_PORT_MASK |
588 589
				 TRANS_DDI_MODE_SELECT_MASK);
		}
590
	} else {
591
		ctl &= ~(TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK);
592
	}
593

594
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
595 596 597

	if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
	    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
598 599
		drm_dbg_kms(&dev_priv->drm,
			    "Quirk Increase DDI disabled time\n");
600 601 602
		/* Quirk time at 100ms for reliable operation */
		msleep(100);
	}
603 604
}

605 606 607
int intel_ddi_toggle_hdcp_bits(struct intel_encoder *intel_encoder,
			       enum transcoder cpu_transcoder,
			       bool enable, u32 hdcp_mask)
S
Sean Paul 已提交
608 609 610
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
611
	intel_wakeref_t wakeref;
S
Sean Paul 已提交
612
	int ret = 0;
613
	u32 tmp;
S
Sean Paul 已提交
614

615 616
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     intel_encoder->power_domain);
617
	if (drm_WARN_ON(dev, !wakeref))
S
Sean Paul 已提交
618 619
		return -ENXIO;

620
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
S
Sean Paul 已提交
621
	if (enable)
622
		tmp |= hdcp_mask;
S
Sean Paul 已提交
623
	else
624
		tmp &= ~hdcp_mask;
625
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), tmp);
626
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
S
Sean Paul 已提交
627 628 629
	return ret;
}

630 631 632
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
633
	struct drm_i915_private *dev_priv = to_i915(dev);
634
	struct intel_encoder *encoder = intel_attached_encoder(intel_connector);
635
	int type = intel_connector->base.connector_type;
636
	enum port port = encoder->port;
637
	enum transcoder cpu_transcoder;
638 639
	intel_wakeref_t wakeref;
	enum pipe pipe = 0;
640
	u32 tmp;
641
	bool ret;
642

643 644 645
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
646 647
		return false;

648
	if (!encoder->get_hw_state(encoder, &pipe)) {
649 650 651
		ret = false;
		goto out;
	}
652

653
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
654 655
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
656
		cpu_transcoder = (enum transcoder) pipe;
657

658
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
659 660 661 662

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
663 664
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
665 666

	case TRANS_DDI_MODE_SELECT_DP_SST:
667 668 669 670
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

671 672 673
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
674 675
		ret = false;
		break;
676 677

	case TRANS_DDI_MODE_SELECT_FDI:
678 679
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
680 681

	default:
682 683
		ret = false;
		break;
684
	}
685 686

out:
687
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
688 689

	return ret;
690 691
}

692 693
static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
					u8 *pipe_mask, bool *is_dp_mst)
694 695
{
	struct drm_device *dev = encoder->base.dev;
696
	struct drm_i915_private *dev_priv = to_i915(dev);
697
	enum port port = encoder->port;
698
	intel_wakeref_t wakeref;
699
	enum pipe p;
700
	u32 tmp;
701 702 703 704
	u8 mst_pipe_mask;

	*pipe_mask = 0;
	*is_dp_mst = false;
705

706 707 708
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
709
		return;
710

711
	tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
712
	if (!(tmp & DDI_BUF_CTL_ENABLE))
713
		goto out;
714

715
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A) {
716 717
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
718

719
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
720 721
		default:
			MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
722
			fallthrough;
723 724
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
725
			*pipe_mask = BIT(PIPE_A);
726 727
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
728
			*pipe_mask = BIT(PIPE_B);
729 730
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
731
			*pipe_mask = BIT(PIPE_C);
732 733 734
			break;
		}

735 736
		goto out;
	}
737

738
	mst_pipe_mask = 0;
739
	for_each_pipe(dev_priv, p) {
740
		enum transcoder cpu_transcoder = (enum transcoder)p;
741
		unsigned int port_mask, ddi_select;
742 743 744 745 746 747
		intel_wakeref_t trans_wakeref;

		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   POWER_DOMAIN_TRANSCODER(cpu_transcoder));
		if (!trans_wakeref)
			continue;
748

749
		if (DISPLAY_VER(dev_priv) >= 12) {
750 751 752 753 754 755
			port_mask = TGL_TRANS_DDI_PORT_MASK;
			ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
		} else {
			port_mask = TRANS_DDI_PORT_MASK;
			ddi_select = TRANS_DDI_SELECT_PORT(port);
		}
756

757 758
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(cpu_transcoder));
759 760
		intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
					trans_wakeref);
761

762
		if ((tmp & port_mask) != ddi_select)
763
			continue;
764

765 766 767
		if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
		    TRANS_DDI_MODE_SELECT_DP_MST)
			mst_pipe_mask |= BIT(p);
768

769
		*pipe_mask |= BIT(p);
770 771
	}

772
	if (!*pipe_mask)
773 774 775
		drm_dbg_kms(&dev_priv->drm,
			    "No pipe for [ENCODER:%d:%s] found\n",
			    encoder->base.base.id, encoder->base.name);
776 777

	if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
778 779 780 781
		drm_dbg_kms(&dev_priv->drm,
			    "Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask);
782 783 784 785
		*pipe_mask = BIT(ffs(*pipe_mask) - 1);
	}

	if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
786 787 788 789
		drm_dbg_kms(&dev_priv->drm,
			    "Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask, mst_pipe_mask);
790 791
	else
		*is_dp_mst = mst_pipe_mask;
792

793
out:
794
	if (*pipe_mask && (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))) {
795
		tmp = intel_de_read(dev_priv, BXT_PHY_CTL(port));
796 797
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
798
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
799 800 801
			drm_err(&dev_priv->drm,
				"[ENCODER:%d:%s] enabled but PHY powered down? (PHY_CTL %08x)\n",
				encoder->base.base.id, encoder->base.name, tmp);
802 803
	}

804
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
805
}
806

807 808 809 810 811 812 813 814 815 816 817 818 819 820
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	u8 pipe_mask;
	bool is_mst;

	intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);

	if (is_mst || !pipe_mask)
		return false;

	*pipe = ffs(pipe_mask) - 1;

	return true;
821 822
}

823
static enum intel_display_power_domain
I
Imre Deak 已提交
824
intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
825
{
826
	/* CNL+ HW requires corresponding AUX IOs to be powered up for PSR with
827 828 829 830 831 832 833 834 835 836 837
	 * DC states enabled at the same time, while for driver initiated AUX
	 * transfers we need the same AUX IOs to be powered but with DC states
	 * disabled. Accordingly use the AUX power domain here which leaves DC
	 * states enabled.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
838
	return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
839
					      intel_aux_power_domain(dig_port);
840 841
}

842 843
static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
					struct intel_crtc_state *crtc_state)
844
{
845
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
846
	struct intel_digital_port *dig_port;
847
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
848

849 850
	/*
	 * TODO: Add support for MST encoders. Atm, the following should never
851 852
	 * happen since fake-MST encoders don't set their get_power_domains()
	 * hook.
853
	 */
854 855
	if (drm_WARN_ON(&dev_priv->drm,
			intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
856
		return;
857

858
	dig_port = enc_to_dig_port(encoder);
859 860

	if (!intel_phy_is_tc(dev_priv, phy) ||
861 862 863 864 865
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
866

867 868 869 870 871
	/*
	 * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
	 * ports.
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) ||
872 873 874 875 876 877
	    intel_phy_is_tc(dev_priv, phy)) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
878 879
}

880 881
void intel_ddi_enable_pipe_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
882
{
883
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
884
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
885
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
886 887
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	u32 val;
888

889
	if (cpu_transcoder != TRANSCODER_EDP) {
890 891 892 893
		if (DISPLAY_VER(dev_priv) >= 13)
			val = TGL_TRANS_CLK_SEL_PORT(phy);
		else if (DISPLAY_VER(dev_priv) >= 12)
			val = TGL_TRANS_CLK_SEL_PORT(encoder->port);
894
		else
895 896 897
			val = TRANS_CLK_SEL_PORT(encoder->port);

		intel_de_write(dev_priv, TRANS_CLK_SEL(cpu_transcoder), val);
898
	}
899 900
}

901
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
902
{
903
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
904
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
905

906
	if (cpu_transcoder != TRANSCODER_EDP) {
907
		if (DISPLAY_VER(dev_priv) >= 12)
908 909 910
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_DISABLED);
911
		else
912 913 914
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_DISABLED);
915
	}
916 917
}

918
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
919
				enum port port, u8 iboost)
920
{
921 922
	u32 tmp;

923
	tmp = intel_de_read(dev_priv, DISPIO_CR_TX_BMU_CR0);
924 925 926 927 928
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
929
	intel_de_write(dev_priv, DISPIO_CR_TX_BMU_CR0, tmp);
930 931
}

932
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
933 934
			       const struct intel_crtc_state *crtc_state,
			       int level)
935
{
936
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
937
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
938
	u8 iboost;
939

940
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
941
		iboost = intel_bios_encoder_hdmi_boost_level(encoder->devdata);
942
	else
943
		iboost = intel_bios_encoder_dp_boost_level(encoder->devdata);
944

945
	if (iboost == 0) {
946
		const struct intel_ddi_buf_trans *ddi_translations;
947 948
		int n_entries;

949
		ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
950
		if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
951
			return;
952
		if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
953 954
			level = n_entries - 1;

955
		iboost = ddi_translations->entries[level].hsw.i_boost;
956 957 958 959
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
960
		drm_err(&dev_priv->drm, "Invalid I_boost value %u\n", iboost);
961 962 963
		return;
	}

964
	_skl_ddi_set_iboost(dev_priv, encoder->port, iboost);
965

966
	if (encoder->port == PORT_A && dig_port->max_lanes == 4)
967
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
968 969
}

970
static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
971 972
				    const struct intel_crtc_state *crtc_state,
				    int level)
973
{
974
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
975
	const struct intel_ddi_buf_trans *ddi_translations;
976
	enum port port = encoder->port;
977
	int n_entries;
978

979
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
980
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
981
		return;
982
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
983 984
		level = n_entries - 1;

985
	bxt_ddi_phy_set_signal_level(dev_priv, port,
986 987 988 989
				     ddi_translations->entries[level].bxt.margin,
				     ddi_translations->entries[level].bxt.scale,
				     ddi_translations->entries[level].bxt.enable,
				     ddi_translations->entries[level].bxt.deemphasis);
990 991
}

992 993
static u8 intel_ddi_dp_voltage_max(struct intel_dp *intel_dp,
				   const struct intel_crtc_state *crtc_state)
994
{
995
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
996 997 998
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int n_entries;

999
	encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1000

1001
	if (drm_WARN_ON(&dev_priv->drm, n_entries < 1))
1002
		n_entries = 1;
1003 1004
	if (drm_WARN_ON(&dev_priv->drm,
			n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
1005 1006 1007 1008 1009 1010
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

1011 1012 1013 1014 1015
/*
 * We assume that the full set of pre-emphasis values can be
 * used on all DDI platforms. Should that change we need to
 * rethink this code.
 */
1016
static u8 intel_ddi_dp_preemph_max(struct intel_dp *intel_dp)
1017
{
1018
	return DP_TRAIN_PRE_EMPH_LEVEL_3;
1019 1020
}

1021
static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
1022 1023
				   const struct intel_crtc_state *crtc_state,
				   int level)
1024
{
1025
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1026
	const struct intel_ddi_buf_trans *ddi_translations;
1027
	enum port port = encoder->port;
1028 1029
	int n_entries, ln;
	u32 val;
1030

1031
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1032
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
1033
		return;
1034
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1035 1036 1037
		level = n_entries - 1;

	/* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
1038
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1039
	val &= ~SCALING_MODE_SEL_MASK;
1040
	val |= SCALING_MODE_SEL(2);
1041
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1042 1043

	/* Program PORT_TX_DW2 */
1044
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW2_LN0(port));
1045 1046
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
1047 1048
	val |= SWING_SEL_UPPER(ddi_translations->entries[level].cnl.dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations->entries[level].cnl.dw2_swing_sel);
1049 1050
	/* Rcomp scalar is fixed as 0x98 for every table entry */
	val |= RCOMP_SCALAR(0x98);
1051
	intel_de_write(dev_priv, CNL_PORT_TX_DW2_GRP(port), val);
1052

1053
	/* Program PORT_TX_DW4 */
1054 1055
	/* We cannot write to GRP. It would overrite individual loadgen */
	for (ln = 0; ln < 4; ln++) {
1056
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
1057 1058
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
1059 1060 1061
		val |= POST_CURSOR_1(ddi_translations->entries[level].cnl.dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations->entries[level].cnl.dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations->entries[level].cnl.dw4_cursor_coeff);
1062
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
1063 1064
	}

1065
	/* Program PORT_TX_DW5 */
1066
	/* All DW5 values are fixed for every table entry */
1067
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1068
	val &= ~RTERM_SELECT_MASK;
1069 1070
	val |= RTERM_SELECT(6);
	val |= TAP3_DISABLE;
1071
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1072

1073
	/* Program PORT_TX_DW7 */
1074
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW7_LN0(port));
1075
	val &= ~N_SCALAR_MASK;
1076
	val |= N_SCALAR(ddi_translations->entries[level].cnl.dw7_n_scalar);
1077
	intel_de_write(dev_priv, CNL_PORT_TX_DW7_GRP(port), val);
1078 1079
}

1080
static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
1081 1082
				    const struct intel_crtc_state *crtc_state,
				    int level)
1083
{
1084
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1085
	enum port port = encoder->port;
1086
	int width, rate, ln;
1087
	u32 val;
1088

1089 1090
	width = crtc_state->lane_count;
	rate = crtc_state->port_clock;
1091 1092 1093 1094 1095 1096

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
1097
	val = intel_de_read(dev_priv, CNL_PORT_PCS_DW1_LN0(port));
1098
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
1099
		val &= ~COMMON_KEEPER_EN;
1100 1101
	else
		val |= COMMON_KEEPER_EN;
1102
	intel_de_write(dev_priv, CNL_PORT_PCS_DW1_GRP(port), val);
1103 1104 1105

	/* 2. Program loadgen select */
	/*
1106 1107 1108 1109
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
1110
	 */
1111
	for (ln = 0; ln <= 3; ln++) {
1112
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
1113 1114
		val &= ~LOADGEN_SELECT;

1115 1116
		if ((rate <= 600000 && width == 4 && ln >= 1)  ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
1117 1118
			val |= LOADGEN_SELECT;
		}
1119
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
1120
	}
1121 1122

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
1123
	val = intel_de_read(dev_priv, CNL_PORT_CL1CM_DW5);
1124
	val |= SUS_CLOCK_CONFIG;
1125
	intel_de_write(dev_priv, CNL_PORT_CL1CM_DW5, val);
1126 1127

	/* 4. Clear training enable to change swing values */
1128
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1129
	val &= ~TX_TRAINING_EN;
1130
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1131 1132

	/* 5. Program swing and de-emphasis */
1133
	cnl_ddi_vswing_program(encoder, crtc_state, level);
1134 1135

	/* 6. Set training enable to trigger update */
1136
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1137
	val |= TX_TRAINING_EN;
1138
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1139 1140
}

1141
static void icl_ddi_combo_vswing_program(struct intel_encoder *encoder,
1142 1143
					 const struct intel_crtc_state *crtc_state,
					 int level)
1144
{
1145
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1146
	const struct intel_ddi_buf_trans *ddi_translations;
1147
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1148 1149
	int n_entries, ln;
	u32 val;
1150

1151
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1152 1153 1154
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1155 1156
		level = n_entries - 1;

1157
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP)) {
1158 1159 1160 1161 1162 1163 1164 1165
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		val = EDP4K2K_MODE_OVRD_EN | EDP4K2K_MODE_OVRD_OPTIMIZED;
		intel_dp->hobl_active = is_hobl_buf_trans(ddi_translations);
		intel_de_rmw(dev_priv, ICL_PORT_CL_DW10(phy), val,
			     intel_dp->hobl_active ? val : 0);
	}

1166
	/* Set PORT_TX_DW5 */
1167
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1168 1169 1170
	val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
		  TAP2_DISABLE | TAP3_DISABLE);
	val |= SCALING_MODE_SEL(0x2);
1171
	val |= RTERM_SELECT(0x6);
1172
	val |= TAP3_DISABLE;
1173
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1174 1175

	/* Program PORT_TX_DW2 */
1176
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
1177 1178
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
1179 1180
	val |= SWING_SEL_UPPER(ddi_translations->entries[level].cnl.dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations->entries[level].cnl.dw2_swing_sel);
1181
	/* Program Rcomp scalar for every table entry */
1182
	val |= RCOMP_SCALAR(0x98);
1183
	intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), val);
1184 1185 1186 1187

	/* Program PORT_TX_DW4 */
	/* We cannot write to GRP. It would overwrite individual loadgen. */
	for (ln = 0; ln <= 3; ln++) {
1188
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
1189 1190
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
1191 1192 1193
		val |= POST_CURSOR_1(ddi_translations->entries[level].cnl.dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations->entries[level].cnl.dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations->entries[level].cnl.dw4_cursor_coeff);
1194
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
1195
	}
1196 1197

	/* Program PORT_TX_DW7 */
1198
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW7_LN0(phy));
1199
	val &= ~N_SCALAR_MASK;
1200
	val |= N_SCALAR(ddi_translations->entries[level].cnl.dw7_n_scalar);
1201
	intel_de_write(dev_priv, ICL_PORT_TX_DW7_GRP(phy), val);
1202 1203 1204
}

static void icl_combo_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
1205 1206
					      const struct intel_crtc_state *crtc_state,
					      int level)
1207 1208
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1209
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1210
	int width, rate, ln;
1211 1212
	u32 val;

1213 1214
	width = crtc_state->lane_count;
	rate = crtc_state->port_clock;
1215 1216 1217 1218 1219 1220

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
1221
	val = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy));
1222
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
1223 1224 1225
		val &= ~COMMON_KEEPER_EN;
	else
		val |= COMMON_KEEPER_EN;
1226
	intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), val);
1227 1228 1229 1230 1231 1232 1233 1234 1235

	/* 2. Program loadgen select */
	/*
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
	 */
	for (ln = 0; ln <= 3; ln++) {
1236
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
1237 1238 1239 1240 1241 1242
		val &= ~LOADGEN_SELECT;

		if ((rate <= 600000 && width == 4 && ln >= 1) ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
			val |= LOADGEN_SELECT;
		}
1243
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
1244 1245 1246
	}

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
1247
	val = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy));
1248
	val |= SUS_CLOCK_CONFIG;
1249
	intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), val);
1250 1251

	/* 4. Clear training enable to change swing values */
1252
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1253
	val &= ~TX_TRAINING_EN;
1254
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1255 1256

	/* 5. Program swing and de-emphasis */
1257
	icl_ddi_combo_vswing_program(encoder, crtc_state, level);
1258 1259

	/* 6. Set training enable to trigger update */
1260
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1261
	val |= TX_TRAINING_EN;
1262
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1263 1264
}

1265
static void icl_mg_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
1266 1267
					   const struct intel_crtc_state *crtc_state,
					   int level)
1268 1269
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1270
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
1271
	const struct intel_ddi_buf_trans *ddi_translations;
1272 1273
	int n_entries, ln;
	u32 val;
1274

1275 1276 1277
	if (enc_to_dig_port(encoder)->tc_mode == TC_PORT_TBT_ALT)
		return;

1278
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1279 1280 1281
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1282
		level = n_entries - 1;
1283 1284 1285

	/* Set MG_TX_LINK_PARAMS cri_use_fs32 to 0. */
	for (ln = 0; ln < 2; ln++) {
1286
		val = intel_de_read(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port));
1287
		val &= ~CRI_USE_FS32;
1288
		intel_de_write(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port), val);
1289

1290
		val = intel_de_read(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port));
1291
		val &= ~CRI_USE_FS32;
1292
		intel_de_write(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port), val);
1293 1294 1295 1296
	}

	/* Program MG_TX_SWINGCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1297
		val = intel_de_read(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port));
1298 1299
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
1300
			ddi_translations->entries[level].mg.cri_txdeemph_override_17_12);
1301
		intel_de_write(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port), val);
1302

1303
		val = intel_de_read(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port));
1304 1305
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
1306
			ddi_translations->entries[level].mg.cri_txdeemph_override_17_12);
1307
		intel_de_write(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port), val);
1308 1309 1310 1311
	}

	/* Program MG_TX_DRVCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1312
		val = intel_de_read(dev_priv, MG_TX1_DRVCTRL(ln, tc_port));
1313 1314 1315
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
1316
			ddi_translations->entries[level].mg.cri_txdeemph_override_5_0) |
1317
			CRI_TXDEEMPH_OVERRIDE_11_6(
1318
				ddi_translations->entries[level].mg.cri_txdeemph_override_11_6) |
1319
			CRI_TXDEEMPH_OVERRIDE_EN;
1320
		intel_de_write(dev_priv, MG_TX1_DRVCTRL(ln, tc_port), val);
1321

1322
		val = intel_de_read(dev_priv, MG_TX2_DRVCTRL(ln, tc_port));
1323 1324 1325
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
1326
			ddi_translations->entries[level].mg.cri_txdeemph_override_5_0) |
1327
			CRI_TXDEEMPH_OVERRIDE_11_6(
1328
				ddi_translations->entries[level].mg.cri_txdeemph_override_11_6) |
1329
			CRI_TXDEEMPH_OVERRIDE_EN;
1330
		intel_de_write(dev_priv, MG_TX2_DRVCTRL(ln, tc_port), val);
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340

		/* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
	}

	/*
	 * Program MG_CLKHUB<LN, port being used> with value from frequency table
	 * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
	 * values from table for which TX1 and TX2 enabled.
	 */
	for (ln = 0; ln < 2; ln++) {
1341
		val = intel_de_read(dev_priv, MG_CLKHUB(ln, tc_port));
1342
		if (crtc_state->port_clock < 300000)
1343 1344 1345
			val |= CFG_LOW_RATE_LKREN_EN;
		else
			val &= ~CFG_LOW_RATE_LKREN_EN;
1346
		intel_de_write(dev_priv, MG_CLKHUB(ln, tc_port), val);
1347 1348 1349 1350
	}

	/* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
	for (ln = 0; ln < 2; ln++) {
1351
		val = intel_de_read(dev_priv, MG_TX1_DCC(ln, tc_port));
1352
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
1353
		if (crtc_state->port_clock <= 500000) {
1354 1355 1356 1357 1358
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
1359
		intel_de_write(dev_priv, MG_TX1_DCC(ln, tc_port), val);
1360

1361
		val = intel_de_read(dev_priv, MG_TX2_DCC(ln, tc_port));
1362
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
1363
		if (crtc_state->port_clock <= 500000) {
1364 1365 1366 1367 1368
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
1369
		intel_de_write(dev_priv, MG_TX2_DCC(ln, tc_port), val);
1370 1371 1372 1373
	}

	/* Program MG_TX_PISO_READLOAD with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1374 1375
		val = intel_de_read(dev_priv,
				    MG_TX1_PISO_READLOAD(ln, tc_port));
1376
		val |= CRI_CALCINIT;
1377 1378
		intel_de_write(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port),
			       val);
1379

1380 1381
		val = intel_de_read(dev_priv,
				    MG_TX2_PISO_READLOAD(ln, tc_port));
1382
		val |= CRI_CALCINIT;
1383 1384
		intel_de_write(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port),
			       val);
1385 1386 1387 1388
	}
}

static void icl_ddi_vswing_sequence(struct intel_encoder *encoder,
1389 1390
				    const struct intel_crtc_state *crtc_state,
				    int level)
1391
{
1392
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1393
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1394

1395
	if (intel_phy_is_combo(dev_priv, phy))
1396
		icl_combo_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1397
	else
1398
		icl_mg_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1399 1400
}

1401
static void
1402 1403 1404
tgl_dkl_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
				int level)
1405 1406 1407
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
1408
	const struct intel_ddi_buf_trans *ddi_translations;
1409 1410
	u32 val, dpcnt_mask, dpcnt_val;
	int n_entries, ln;
1411

1412 1413 1414
	if (enc_to_dig_port(encoder)->tc_mode == TC_PORT_TBT_ALT)
		return;

1415
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1416 1417 1418
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1419 1420 1421 1422 1423
		level = n_entries - 1;

	dpcnt_mask = (DKL_TX_PRESHOOT_COEFF_MASK |
		      DKL_TX_DE_EMPAHSIS_COEFF_MASK |
		      DKL_TX_VSWING_CONTROL_MASK);
1424 1425 1426
	dpcnt_val = DKL_TX_VSWING_CONTROL(ddi_translations->entries[level].dkl.dkl_vswing_control);
	dpcnt_val |= DKL_TX_DE_EMPHASIS_COEFF(ddi_translations->entries[level].dkl.dkl_de_emphasis_control);
	dpcnt_val |= DKL_TX_PRESHOOT_COEFF(ddi_translations->entries[level].dkl.dkl_preshoot_control);
1427 1428

	for (ln = 0; ln < 2; ln++) {
1429 1430
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, ln));
1431

1432
		intel_de_write(dev_priv, DKL_TX_PMD_LANE_SUS(tc_port), 0);
1433

1434
		/* All the registers are RMW */
1435
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL0(tc_port));
1436 1437
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
1438
		intel_de_write(dev_priv, DKL_TX_DPCNTL0(tc_port), val);
1439

1440
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL1(tc_port));
1441 1442
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
1443
		intel_de_write(dev_priv, DKL_TX_DPCNTL1(tc_port), val);
1444

1445
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL2(tc_port));
1446
		val &= ~DKL_TX_DP20BITMODE;
1447
		intel_de_write(dev_priv, DKL_TX_DPCNTL2(tc_port), val);
1448 1449 1450 1451 1452 1453 1454 1455

		if ((intel_crtc_has_dp_encoder(crtc_state) &&
		     crtc_state->port_clock == 162000) ||
		    (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
		     crtc_state->port_clock == 594000))
			val |= DKL_TX_LOADGEN_SHARING_PMD_DISABLE;
		else
			val &= ~DKL_TX_LOADGEN_SHARING_PMD_DISABLE;
1456 1457 1458 1459
	}
}

static void tgl_ddi_vswing_sequence(struct intel_encoder *encoder,
1460 1461
				    const struct intel_crtc_state *crtc_state,
				    int level)
1462 1463 1464 1465 1466
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);

	if (intel_phy_is_combo(dev_priv, phy))
1467
		icl_combo_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1468
	else
1469
		tgl_dkl_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1470 1471
}

1472 1473
static int translate_signal_level(struct intel_dp *intel_dp,
				  u8 signal_levels)
1474
{
1475
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1476
	int i;
1477

1478 1479 1480
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
1481 1482
	}

1483 1484 1485
	drm_WARN(&i915->drm, 1,
		 "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
		 signal_levels);
1486 1487

	return 0;
1488 1489
}

1490
static int intel_ddi_dp_level(struct intel_dp *intel_dp)
1491
{
1492
	u8 train_set = intel_dp->train_set[0];
1493 1494
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);
1495

1496
	return translate_signal_level(intel_dp, signal_levels);
1497 1498
}

1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
static void
dg2_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

	intel_snps_phy_ddi_vswing_sequence(encoder, level);
}

1509
static void
1510 1511
tgl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1512
{
1513
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1514
	int level = intel_ddi_dp_level(intel_dp);
1515

1516
	tgl_ddi_vswing_sequence(encoder, crtc_state, level);
1517
}
1518

1519
static void
1520 1521
icl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1522 1523 1524 1525
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

1526
	icl_ddi_vswing_sequence(encoder, crtc_state, level);
1527 1528
}

1529
static void
1530 1531
cnl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1532
{
1533
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1534
	int level = intel_ddi_dp_level(intel_dp);
1535

1536
	cnl_ddi_vswing_sequence(encoder, crtc_state, level);
1537 1538 1539
}

static void
1540 1541
bxt_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1542 1543 1544 1545
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

1546
	bxt_ddi_vswing_sequence(encoder, crtc_state, level);
1547 1548 1549
}

static void
1550 1551
hsw_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int level = intel_ddi_dp_level(intel_dp);
	enum port port = encoder->port;
	u32 signal_levels;

	signal_levels = DDI_BUF_TRANS_SELECT(level);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~DDI_BUF_EMP_MASK;
	intel_dp->DP |= signal_levels;

1567
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
1568
		skl_ddi_set_iboost(encoder, crtc_state, level);
1569

1570 1571
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
1572 1573
}

1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
static void _cnl_ddi_enable_clock(struct drm_i915_private *i915, i915_reg_t reg,
				  u32 clk_sel_mask, u32 clk_sel, u32 clk_off)
{
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, reg, clk_sel_mask, clk_sel);

	/*
	 * "This step and the step before must be
	 *  done with separate register writes."
	 */
	intel_de_rmw(i915, reg, clk_off, 0);

	mutex_unlock(&i915->dpll.lock);
}

static void _cnl_ddi_disable_clock(struct drm_i915_private *i915, i915_reg_t reg,
				   u32 clk_off)
{
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, reg, 0, clk_off);

	mutex_unlock(&i915->dpll.lock);
}

1600 1601 1602 1603 1604 1605
static bool _cnl_ddi_is_clock_enabled(struct drm_i915_private *i915, i915_reg_t reg,
				      u32 clk_off)
{
	return !(intel_de_read(i915, reg) & clk_off);
}

1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
static struct intel_shared_dpll *
_cnl_ddi_get_pll(struct drm_i915_private *i915, i915_reg_t reg,
		 u32 clk_sel_mask, u32 clk_sel_shift)
{
	enum intel_dpll_id id;

	id = (intel_de_read(i915, reg) & clk_sel_mask) >> clk_sel_shift;

	return intel_get_shared_dpll_by_id(i915, id);
}

1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
static void adls_ddi_enable_clock(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	_cnl_ddi_enable_clock(i915, ADLS_DPCLKA_CFGCR(phy),
			      ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy),
			      pll->info->id << ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

static void adls_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	_cnl_ddi_disable_clock(i915, ADLS_DPCLKA_CFGCR(phy),
			       ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1642 1643 1644 1645 1646 1647 1648 1649 1650
static bool adls_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, ADLS_DPCLKA_CFGCR(phy),
					 ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
static struct intel_shared_dpll *adls_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_get_pll(i915, ADLS_DPCLKA_CFGCR(phy),
				ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy),
				ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy));
}

1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
static void rkl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	_cnl_ddi_enable_clock(i915, ICL_DPCLKA_CFGCR0,
			      RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

static void rkl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	_cnl_ddi_disable_clock(i915, ICL_DPCLKA_CFGCR0,
			       RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1686 1687 1688 1689 1690 1691 1692 1693 1694
static bool rkl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, ICL_DPCLKA_CFGCR0,
					 RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1695 1696 1697 1698 1699 1700 1701 1702 1703 1704
static struct intel_shared_dpll *rkl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_get_pll(i915, ICL_DPCLKA_CFGCR0,
				RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
				RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
}

1705 1706
static void dg1_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
1707
{
1708
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1709
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1710
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1711

1712
	if (drm_WARN_ON(&i915->drm, !pll))
1713 1714
		return;

1715 1716 1717 1718
	/*
	 * If we fail this, something went very wrong: first 2 PLLs should be
	 * used by first 2 phys and last 2 PLLs by last phys
	 */
1719
	if (drm_WARN_ON(&i915->drm,
1720 1721 1722 1723
			(pll->info->id < DPLL_ID_DG1_DPLL2 && phy >= PHY_C) ||
			(pll->info->id >= DPLL_ID_DG1_DPLL2 && phy < PHY_C)))
		return;

1724
	_cnl_ddi_enable_clock(i915, DG1_DPCLKA_CFGCR0(phy),
1725 1726 1727
			      DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1728 1729
}

1730 1731
static void dg1_ddi_disable_clock(struct intel_encoder *encoder)
{
1732 1733
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1734

1735
	_cnl_ddi_disable_clock(i915, DG1_DPCLKA_CFGCR0(phy),
1736
			       DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1737 1738
}

1739 1740 1741 1742 1743 1744 1745 1746 1747
static bool dg1_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, DG1_DPCLKA_CFGCR0(phy),
					 DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1748 1749 1750 1751
static struct intel_shared_dpll *dg1_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1752 1753
	enum intel_dpll_id id;
	u32 val;
1754

1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768
	val = intel_de_read(i915, DG1_DPCLKA_CFGCR0(phy));
	val &= DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
	val >>= DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy);
	id = val;

	/*
	 * _DG1_DPCLKA0_CFGCR0 maps between DPLL 0 and 1 with one bit for phy A
	 * and B while _DG1_DPCLKA1_CFGCR0 maps between DPLL 2 and 3 with one
	 * bit for phy C and D.
	 */
	if (phy >= PHY_C)
		id += DPLL_ID_DG1_DPLL2;

	return intel_get_shared_dpll_by_id(i915, id);
1769 1770
}

1771 1772
static void icl_ddi_combo_enable_clock(struct intel_encoder *encoder,
				       const struct intel_crtc_state *crtc_state)
1773
{
1774
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1775
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1776
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1777

1778
	if (drm_WARN_ON(&i915->drm, !pll))
1779 1780
		return;

1781
	_cnl_ddi_enable_clock(i915, ICL_DPCLKA_CFGCR0,
1782 1783 1784
			      ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1785 1786
}

1787
static void icl_ddi_combo_disable_clock(struct intel_encoder *encoder)
1788
{
1789 1790
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1791

1792
	_cnl_ddi_disable_clock(i915, ICL_DPCLKA_CFGCR0,
1793
			       ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1794 1795
}

1796 1797 1798 1799 1800 1801 1802 1803 1804
static bool icl_ddi_combo_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, ICL_DPCLKA_CFGCR0,
					 ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
struct intel_shared_dpll *icl_ddi_combo_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_get_pll(i915, ICL_DPCLKA_CFGCR0,
				ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
				ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
}

1815 1816
static void jsl_ddi_tc_enable_clock(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state)
1817
{
1818 1819
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1820
	enum port port = encoder->port;
1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	/*
	 * "For DDIC and DDID, program DDI_CLK_SEL to map the MG clock to the port.
	 *  MG does not exist, but the programming is required to ungate DDIC and DDID."
	 */
	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_MG);

	icl_ddi_combo_enable_clock(encoder, crtc_state);
}

static void jsl_ddi_tc_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	icl_ddi_combo_disable_clock(encoder);

	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
}

1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857
static bool jsl_ddi_tc_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	if ((tmp & DDI_CLK_SEL_MASK) == DDI_CLK_SEL_NONE)
		return false;

	return icl_ddi_combo_is_clock_enabled(encoder);
}

1858 1859 1860 1861
static void icl_ddi_tc_enable_clock(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1862
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1863 1864
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
1865

1866
	if (drm_WARN_ON(&i915->drm, !pll))
1867 1868
		return;

1869 1870
	intel_de_write(i915, DDI_CLK_SEL(port),
		       icl_pll_to_ddi_clk_sel(encoder, crtc_state));
1871

1872
	mutex_lock(&i915->dpll.lock);
1873

1874 1875 1876 1877
	intel_de_rmw(i915, ICL_DPCLKA_CFGCR0,
		     ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port), 0);

	mutex_unlock(&i915->dpll.lock);
1878 1879
}

1880
static void icl_ddi_tc_disable_clock(struct intel_encoder *encoder)
1881
{
1882 1883
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
1884
	enum port port = encoder->port;
1885

1886 1887 1888 1889 1890 1891 1892 1893
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, ICL_DPCLKA_CFGCR0,
		     0, ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port));

	mutex_unlock(&i915->dpll.lock);

	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
1894 1895
}

1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912
static bool icl_ddi_tc_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	if ((tmp & DDI_CLK_SEL_MASK) == DDI_CLK_SEL_NONE)
		return false;

	tmp = intel_de_read(i915, ICL_DPCLKA_CFGCR0);

	return !(tmp & ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port));
}

1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942
static struct intel_shared_dpll *icl_ddi_tc_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	switch (tmp & DDI_CLK_SEL_MASK) {
	case DDI_CLK_SEL_TBT_162:
	case DDI_CLK_SEL_TBT_270:
	case DDI_CLK_SEL_TBT_540:
	case DDI_CLK_SEL_TBT_810:
		id = DPLL_ID_ICL_TBTPLL;
		break;
	case DDI_CLK_SEL_MG:
		id = icl_tc_port_to_pll_id(tc_port);
		break;
	default:
		MISSING_CASE(tmp);
		fallthrough;
	case DDI_CLK_SEL_NONE:
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
static void cnl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

1953 1954 1955 1956
	_cnl_ddi_enable_clock(i915, DPCLKA_CFGCR0,
			      DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port),
			      DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, port),
			      DPCLKA_CFGCR0_DDI_CLK_OFF(port));
1957 1958 1959 1960 1961 1962 1963
}

static void cnl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

1964 1965
	_cnl_ddi_disable_clock(i915, DPCLKA_CFGCR0,
			       DPCLKA_CFGCR0_DDI_CLK_OFF(port));
1966 1967
}

1968 1969 1970 1971 1972 1973 1974 1975 1976
static bool cnl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	return _cnl_ddi_is_clock_enabled(i915, DPCLKA_CFGCR0,
					 DPCLKA_CFGCR0_DDI_CLK_OFF(port));
}

1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009
static struct intel_shared_dpll *cnl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	return _cnl_ddi_get_pll(i915, DPCLKA_CFGCR0,
				DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port),
				DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port));
}

static struct intel_shared_dpll *bxt_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum intel_dpll_id id;

	switch (encoder->port) {
	case PORT_A:
		id = DPLL_ID_SKL_DPLL0;
		break;
	case PORT_B:
		id = DPLL_ID_SKL_DPLL1;
		break;
	case PORT_C:
		id = DPLL_ID_SKL_DPLL2;
		break;
	default:
		MISSING_CASE(encoder->port);
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021
static void skl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	mutex_lock(&i915->dpll.lock);

2022 2023 2024 2025 2026
	intel_de_rmw(i915, DPLL_CTRL2,
		     DPLL_CTRL2_DDI_CLK_OFF(port) |
		     DPLL_CTRL2_DDI_CLK_SEL_MASK(port),
		     DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
		     DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
2027 2028 2029 2030 2031 2032 2033 2034 2035

	mutex_unlock(&i915->dpll.lock);
}

static void skl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

2036 2037
	mutex_lock(&i915->dpll.lock);

2038 2039
	intel_de_rmw(i915, DPLL_CTRL2,
		     0, DPLL_CTRL2_DDI_CLK_OFF(port));
2040 2041

	mutex_unlock(&i915->dpll.lock);
2042 2043
}

2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055
static bool skl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	/*
	 * FIXME Not sure if the override affects both
	 * the PLL selection and the CLK_OFF bit.
	 */
	return !(intel_de_read(i915, DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_OFF(port));
}

2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077
static struct intel_shared_dpll *skl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, DPLL_CTRL2);

	/*
	 * FIXME Not sure if the override affects both
	 * the PLL selection and the CLK_OFF bit.
	 */
	if ((tmp & DPLL_CTRL2_DDI_SEL_OVERRIDE(port)) == 0)
		return NULL;

	id = (tmp & DPLL_CTRL2_DDI_CLK_SEL_MASK(port)) >>
		DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port);

	return intel_get_shared_dpll_by_id(i915, id);
}

2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098
void hsw_ddi_enable_clock(struct intel_encoder *encoder,
			  const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	intel_de_write(i915, PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
}

void hsw_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	intel_de_write(i915, PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
}

2099 2100 2101 2102 2103 2104 2105 2106
bool hsw_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	return intel_de_read(i915, PORT_CLK_SEL(port)) != PORT_CLK_SEL_NONE;
}

2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144
static struct intel_shared_dpll *hsw_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, PORT_CLK_SEL(port));

	switch (tmp & PORT_CLK_SEL_MASK) {
	case PORT_CLK_SEL_WRPLL1:
		id = DPLL_ID_WRPLL1;
		break;
	case PORT_CLK_SEL_WRPLL2:
		id = DPLL_ID_WRPLL2;
		break;
	case PORT_CLK_SEL_SPLL:
		id = DPLL_ID_SPLL;
		break;
	case PORT_CLK_SEL_LCPLL_810:
		id = DPLL_ID_LCPLL_810;
		break;
	case PORT_CLK_SEL_LCPLL_1350:
		id = DPLL_ID_LCPLL_1350;
		break;
	case PORT_CLK_SEL_LCPLL_2700:
		id = DPLL_ID_LCPLL_2700;
		break;
	default:
		MISSING_CASE(tmp);
		fallthrough;
	case PORT_CLK_SEL_NONE:
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
void intel_ddi_enable_clock(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state)
{
	if (encoder->enable_clock)
		encoder->enable_clock(encoder, crtc_state);
}

static void intel_ddi_disable_clock(struct intel_encoder *encoder)
{
	if (encoder->disable_clock)
		encoder->disable_clock(encoder);
}

2158
void intel_ddi_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
2159
{
2160
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179
	u32 port_mask;
	bool ddi_clk_needed;

	/*
	 * In case of DP MST, we sanitize the primary encoder only, not the
	 * virtual ones.
	 */
	if (encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
		u8 pipe_mask;
		bool is_mst;

		intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
		/*
		 * In the unlikely case that BIOS enables DP in MST mode, just
		 * warn since our MST HW readout is incomplete.
		 */
2180
		if (drm_WARN_ON(&i915->drm, is_mst))
2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194
			return;
	}

	port_mask = BIT(encoder->port);
	ddi_clk_needed = encoder->base.crtc;

	if (encoder->type == INTEL_OUTPUT_DSI) {
		struct intel_encoder *other_encoder;

		port_mask = intel_dsi_encoder_ports(encoder);
		/*
		 * Sanity check that we haven't incorrectly registered another
		 * encoder using any of the ports of this DSI encoder.
		 */
2195
		for_each_intel_encoder(&i915->drm, other_encoder) {
2196 2197 2198
			if (other_encoder == encoder)
				continue;

2199
			if (drm_WARN_ON(&i915->drm,
2200 2201 2202 2203 2204 2205 2206 2207 2208 2209
					port_mask & BIT(other_encoder->port)))
				return;
		}
		/*
		 * For DSI we keep the ddi clocks gated
		 * except during enable/disable sequence.
		 */
		ddi_clk_needed = false;
	}

2210 2211 2212 2213 2214 2215 2216 2217 2218
	if (ddi_clk_needed || !encoder->disable_clock ||
	    !encoder->is_clock_enabled(encoder))
		return;

	drm_notice(&i915->drm,
		   "[ENCODER:%d:%s] is disabled/in DSI mode with an ungated DDI clock, gate it\n",
		   encoder->base.base.id, encoder->base.name);

	encoder->disable_clock(encoder);
2219 2220
}

2221
static void
2222
icl_program_mg_dp_mode(struct intel_digital_port *dig_port,
2223
		       const struct intel_crtc_state *crtc_state)
2224
{
2225 2226
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, dig_port->base.port);
2227
	enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
2228 2229
	u32 ln0, ln1, pin_assignment;
	u8 width;
2230

2231 2232
	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode == TC_PORT_TBT_ALT)
2233 2234
		return;

2235
	if (DISPLAY_VER(dev_priv) >= 12) {
2236 2237 2238 2239 2240 2241
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		ln0 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		ln1 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
2242
	} else {
2243 2244
		ln0 = intel_de_read(dev_priv, MG_DP_MODE(0, tc_port));
		ln1 = intel_de_read(dev_priv, MG_DP_MODE(1, tc_port));
2245
	}
2246

2247
	ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2248
	ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2249

2250
	/* DPPATC */
2251
	pin_assignment = intel_tc_port_get_pin_assignment_mask(dig_port);
2252
	width = crtc_state->lane_count;
2253

2254 2255
	switch (pin_assignment) {
	case 0x0:
2256
		drm_WARN_ON(&dev_priv->drm,
2257
			    dig_port->tc_mode != TC_PORT_LEGACY);
2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279
		if (width == 1) {
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x1:
		if (width == 4) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x2:
		if (width == 2) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x3:
	case 0x5:
		if (width == 1) {
2280 2281
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
2282 2283 2284
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
2285 2286
		}
		break;
2287 2288 2289 2290 2291 2292 2293 2294 2295
	case 0x4:
	case 0x6:
		if (width == 1) {
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
2296 2297
		break;
	default:
2298
		MISSING_CASE(pin_assignment);
2299 2300
	}

2301
	if (DISPLAY_VER(dev_priv) >= 12) {
2302 2303 2304 2305 2306 2307
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln0);
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln1);
2308
	} else {
2309 2310
		intel_de_write(dev_priv, MG_DP_MODE(0, tc_port), ln0);
		intel_de_write(dev_priv, MG_DP_MODE(1, tc_port), ln1);
2311
	}
2312 2313
}

2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327
static enum transcoder
tgl_dp_tp_transcoder(const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
		return crtc_state->mst_master_transcoder;
	else
		return crtc_state->cpu_transcoder;
}

i915_reg_t dp_tp_ctl_reg(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2328
	if (DISPLAY_VER(dev_priv) >= 12)
2329 2330 2331 2332 2333 2334 2335 2336 2337 2338
		return TGL_DP_TP_CTL(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_CTL(encoder->port);
}

i915_reg_t dp_tp_status_reg(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2339
	if (DISPLAY_VER(dev_priv) >= 12)
2340 2341 2342 2343 2344
		return TGL_DP_TP_STATUS(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_STATUS(encoder->port);
}

2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
static void intel_dp_sink_set_msa_timing_par_ignore_state(struct intel_dp *intel_dp,
							  const struct intel_crtc_state *crtc_state,
							  bool enable)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	if (!crtc_state->vrr.enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_DOWNSPREAD_CTRL,
			       enable ? DP_MSA_TIMING_PAR_IGNORE_EN : 0) <= 0)
		drm_dbg_kms(&i915->drm,
V
Ville Syrjälä 已提交
2357 2358
			    "Failed to %s MSA_TIMING_PAR_IGNORE in the sink\n",
			    enabledisable(enable));
2359 2360
}

2361 2362 2363
static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
{
2364 2365
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

2366 2367 2368 2369
	if (!crtc_state->fec_enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
2370 2371
		drm_dbg_kms(&i915->drm,
			    "Failed to set FEC_READY in the sink\n");
2372 2373
}

2374 2375 2376 2377
static void intel_ddi_enable_fec(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2378
	struct intel_dp *intel_dp;
2379 2380 2381 2382 2383
	u32 val;

	if (!crtc_state->fec_enable)
		return;

2384
	intel_dp = enc_to_intel_dp(encoder);
2385
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
2386
	val |= DP_TP_CTL_FEC_ENABLE;
2387
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
2388 2389
}

A
Anusha Srivatsa 已提交
2390 2391 2392 2393
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
					const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2394
	struct intel_dp *intel_dp;
A
Anusha Srivatsa 已提交
2395 2396 2397 2398 2399
	u32 val;

	if (!crtc_state->fec_enable)
		return;

2400
	intel_dp = enc_to_intel_dp(encoder);
2401
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
2402
	val &= ~DP_TP_CTL_FEC_ENABLE;
2403 2404
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
2405 2406
}

2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423
static void intel_ddi_power_up_lanes(struct intel_encoder *encoder,
				     const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (intel_phy_is_combo(i915, phy)) {
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

		intel_combo_phy_power_up_lanes(i915, phy, false,
					       crtc_state->lane_count,
					       lane_reversal);
	}
}

2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462
static void intel_ddi_mso_get_config(struct intel_encoder *encoder,
				     struct intel_crtc_state *pipe_config)
{
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	u32 dss1;

	if (!HAS_MSO(i915))
		return;

	dss1 = intel_de_read(i915, ICL_PIPE_DSS_CTL1(pipe));

	pipe_config->splitter.enable = dss1 & SPLITTER_ENABLE;
	if (!pipe_config->splitter.enable)
		return;

	/* Splitter enable is supported for pipe A only. */
	if (drm_WARN_ON(&i915->drm, pipe != PIPE_A)) {
		pipe_config->splitter.enable = false;
		return;
	}

	switch (dss1 & SPLITTER_CONFIGURATION_MASK) {
	default:
		drm_WARN(&i915->drm, true,
			 "Invalid splitter configuration, dss1=0x%08x\n", dss1);
		fallthrough;
	case SPLITTER_CONFIGURATION_2_SEGMENT:
		pipe_config->splitter.link_count = 2;
		break;
	case SPLITTER_CONFIGURATION_4_SEGMENT:
		pipe_config->splitter.link_count = 4;
		break;
	}

	pipe_config->splitter.pixel_overlap = REG_FIELD_GET(OVERLAP_PIXELS_MASK, dss1);
}

2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490
static void intel_ddi_mso_configure(const struct intel_crtc_state *crtc_state)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	u32 dss1 = 0;

	if (!HAS_MSO(i915))
		return;

	if (crtc_state->splitter.enable) {
		/* Splitter enable is supported for pipe A only. */
		if (drm_WARN_ON(&i915->drm, pipe != PIPE_A))
			return;

		dss1 |= SPLITTER_ENABLE;
		dss1 |= OVERLAP_PIXELS(crtc_state->splitter.pixel_overlap);
		if (crtc_state->splitter.link_count == 2)
			dss1 |= SPLITTER_CONFIGURATION_2_SEGMENT;
		else
			dss1 |= SPLITTER_CONFIGURATION_4_SEGMENT;
	}

	intel_de_rmw(i915, ICL_PIPE_DSS_CTL1(pipe),
		     SPLITTER_ENABLE | SPLITTER_CONFIGURATION_MASK |
		     OVERLAP_PIXELS_MASK, dss1);
}

2491 2492
static void tgl_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
2493 2494 2495
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
2496
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2497 2498
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2499
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2500 2501 2502
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
	int level = intel_ddi_dp_level(intel_dp);

2503 2504 2505
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
2506

2507 2508 2509 2510 2511 2512
	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */
2513

2514
	/* 2. Enable Panel Power if PPS is required */
2515
	intel_pps_on(intel_dp);
2516 2517

	/*
2518 2519 2520 2521
	 * 3. For non-TBT Type-C ports, set FIA lane count
	 * (DFLEXDPSP.DPX4TXLATC)
	 *
	 * This was done before tgl_ddi_pre_enable_dp by
2522
	 * hsw_crtc_enable()->intel_encoders_pre_pll_enable().
2523 2524
	 */

2525 2526 2527 2528
	/*
	 * 4. Enable the port PLL.
	 *
	 * The PLL enabling itself was already done before this function by
2529
	 * hsw_crtc_enable()->intel_enable_shared_dpll().  We need only
2530 2531
	 * configure the PLL to port mapping here.
	 */
2532
	intel_ddi_enable_clock(encoder, crtc_state);
2533

2534
	/* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
2535
	if (!intel_phy_is_tc(dev_priv, phy) ||
2536 2537 2538 2539 2540
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
2541

2542
	/* 6. Program DP_MODE */
2543
	icl_program_mg_dp_mode(dig_port, crtc_state);
2544 2545

	/*
2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557
	 * 7. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 7.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
2558
	 */
2559
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
2560

2561 2562 2563 2564
	/*
	 * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
2565
	intel_ddi_config_transcoder_func(encoder, crtc_state);
2566

2567 2568 2569 2570 2571 2572 2573 2574 2575
	/*
	 * 7.c Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 7.e Configure voltage swing and related IO settings */
2576 2577 2578 2579
	if (IS_DG2(dev_priv))
		intel_snps_phy_ddi_vswing_sequence(encoder, level);
	else
		tgl_ddi_vswing_sequence(encoder, crtc_state, level);
2580

2581 2582 2583 2584
	/*
	 * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
	 * the used lanes of the DDI.
	 */
2585
	intel_ddi_power_up_lanes(encoder, crtc_state);
2586

2587 2588 2589 2590 2591
	/*
	 * 7.g Program CoG/MSO configuration bits in DSS_CTL1 if selected.
	 */
	intel_ddi_mso_configure(crtc_state);

2592 2593 2594 2595 2596 2597 2598 2599
	/*
	 * 7.g Configure and enable DDI_BUF_CTL
	 * 7.h Wait for DDI_BUF_CTL DDI Idle Status = 0b (Not Idle), timeout
	 *     after 500 us.
	 *
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
2600
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);
2601 2602

	if (!is_mst)
2603
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2604

2605
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2606 2607 2608 2609 2610 2611 2612
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
2613

2614
	intel_dp_check_frl_training(intel_dp);
2615
	intel_dp_pcon_dsc_configure(intel_dp, crtc_state);
2616

2617 2618 2619 2620 2621 2622 2623
	/*
	 * 7.i Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
2624
	intel_dp_start_link_train(intel_dp, crtc_state);
2625

2626
	/* 7.k Set DP_TP_CTL link training to Normal */
2627
	if (!is_trans_port_sync_mode(crtc_state))
2628
		intel_dp_stop_link_train(intel_dp, crtc_state);
2629

2630
	/* 7.l Configure and enable FEC if needed */
2631
	intel_ddi_enable_fec(encoder, crtc_state);
2632 2633
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
2634 2635
}

2636 2637
static void hsw_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
2638 2639
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
2640
{
2641
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2642
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2643
	enum port port = encoder->port;
2644
	enum phy phy = intel_port_to_phy(dev_priv, port);
2645
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2646
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
2647
	int level = intel_ddi_dp_level(intel_dp);
2648

2649
	if (DISPLAY_VER(dev_priv) < 11)
2650 2651
		drm_WARN_ON(&dev_priv->drm,
			    is_mst && (port == PORT_A || port == PORT_E));
2652
	else
2653
		drm_WARN_ON(&dev_priv->drm, is_mst && port == PORT_A);
2654

2655 2656 2657
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
2658

2659
	intel_pps_on(intel_dp);
2660

2661
	intel_ddi_enable_clock(encoder, crtc_state);
2662

2663
	if (!intel_phy_is_tc(dev_priv, phy) ||
2664 2665 2666 2667 2668
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
2669

2670
	icl_program_mg_dp_mode(dig_port, crtc_state);
P
Paulo Zanoni 已提交
2671

2672
	if (DISPLAY_VER(dev_priv) >= 11)
2673
		icl_ddi_vswing_sequence(encoder, crtc_state, level);
2674
	else if (IS_CANNONLAKE(dev_priv))
2675
		cnl_ddi_vswing_sequence(encoder, crtc_state, level);
2676
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
2677
		bxt_ddi_vswing_sequence(encoder, crtc_state, level);
2678
	else
2679
		hsw_prepare_dp_ddi_buffers(encoder, crtc_state);
2680

2681
	intel_ddi_power_up_lanes(encoder, crtc_state);
2682

2683
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);
2684
	if (!is_mst)
2685
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2686
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2687 2688
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
					      true);
2689
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
2690
	intel_dp_start_link_train(intel_dp, crtc_state);
2691
	if ((port != PORT_A || DISPLAY_VER(dev_priv) >= 9) &&
2692
	    !is_trans_port_sync_mode(crtc_state))
2693
		intel_dp_stop_link_train(intel_dp, crtc_state);
2694

2695 2696
	intel_ddi_enable_fec(encoder, crtc_state);

2697
	if (!is_mst)
2698
		intel_ddi_enable_pipe_clock(encoder, crtc_state);
2699

2700 2701
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
2702
}
2703

2704 2705
static void intel_ddi_pre_enable_dp(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
2706 2707 2708 2709 2710
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2711
	if (DISPLAY_VER(dev_priv) >= 12)
2712
		tgl_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
2713
	else
2714
		hsw_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
2715

2716 2717 2718
	/* MST will call a setting of MSA after an allocating of Virtual Channel
	 * from MST encoder pre_enable callback.
	 */
2719
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
2720
		intel_ddi_set_dp_msa(crtc_state, conn_state);
2721

2722 2723
		intel_dp_set_m_n(crtc_state, M1_N1);
	}
2724 2725
}

2726 2727
static void intel_ddi_pre_enable_hdmi(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
2728
				      const struct intel_crtc_state *crtc_state,
2729
				      const struct drm_connector_state *conn_state)
2730
{
2731 2732
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2733
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2734

2735
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
2736
	intel_ddi_enable_clock(encoder, crtc_state);
2737

2738 2739 2740
	drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
	dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
							   dig_port->ddi_io_power_domain);
2741

2742
	icl_program_mg_dp_mode(dig_port, crtc_state);
2743

2744
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
2745

2746 2747 2748
	dig_port->set_infoframes(encoder,
				 crtc_state->has_infoframe,
				 crtc_state, conn_state);
2749
}
2750

2751 2752
static void intel_ddi_pre_enable(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
2753
				 const struct intel_crtc_state *crtc_state,
2754
				 const struct drm_connector_state *conn_state)
2755
{
2756
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2757 2758
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
2759

2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772
	/*
	 * When called from DP MST code:
	 * - conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - crtc_state will be the state of the first stream to
	 *   be activated on this port, and it may not be the same
	 *   stream that will be deactivated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
	 */

2773
	drm_WARN_ON(&dev_priv->drm, crtc_state->has_pch_encoder);
2774 2775 2776

	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

2777
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
2778 2779
		intel_ddi_pre_enable_hdmi(state, encoder, crtc_state,
					  conn_state);
2780
	} else {
2781
		struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2782

2783 2784
		intel_ddi_pre_enable_dp(state, encoder, crtc_state,
					conn_state);
2785

2786
		/* FIXME precompute everything properly */
2787
		/* FIXME how do we turn infoframes off again? */
2788
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
2789 2790 2791 2792
			dig_port->set_infoframes(encoder,
						 crtc_state->has_infoframe,
						 crtc_state, conn_state);
	}
2793 2794
}

A
Anusha Srivatsa 已提交
2795 2796
static void intel_disable_ddi_buf(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
2797 2798
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2799
	enum port port = encoder->port;
2800 2801 2802
	bool wait = false;
	u32 val;

2803
	val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
2804 2805
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
2806
		intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
2807 2808 2809
		wait = true;
	}

2810
	if (intel_crtc_has_dp_encoder(crtc_state)) {
2811
		val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
2812 2813
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2814
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
2815
	}
2816

A
Anusha Srivatsa 已提交
2817 2818 2819
	/* Disable FEC in DP Sink */
	intel_ddi_disable_fec_state(encoder, crtc_state);

2820 2821 2822 2823
	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

2824 2825
static void intel_ddi_post_disable_dp(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
2826 2827
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
2828
{
2829
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2830
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2831
	struct intel_dp *intel_dp = &dig_port->dp;
2832 2833
	bool is_mst = intel_crtc_has_type(old_crtc_state,
					  INTEL_OUTPUT_DP_MST);
2834
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2835

2836 2837 2838
	if (!is_mst)
		intel_dp_set_infoframes(encoder, false,
					old_crtc_state, old_conn_state);
2839

2840 2841 2842 2843
	/*
	 * Power down sink before disabling the port, otherwise we end
	 * up getting interrupts from the sink on detecting link loss.
	 */
2844
	intel_dp_set_power(intel_dp, DP_SET_POWER_D3);
2845

2846
	if (DISPLAY_VER(dev_priv) >= 12) {
2847 2848 2849 2850
		if (is_mst) {
			enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
			u32 val;

2851 2852
			val = intel_de_read(dev_priv,
					    TRANS_DDI_FUNC_CTL(cpu_transcoder));
2853 2854
			val &= ~(TGL_TRANS_DDI_PORT_MASK |
				 TRANS_DDI_MODE_SELECT_MASK);
2855 2856 2857
			intel_de_write(dev_priv,
				       TRANS_DDI_FUNC_CTL(cpu_transcoder),
				       val);
2858 2859 2860 2861 2862
		}
	} else {
		if (!is_mst)
			intel_ddi_disable_pipe_clock(old_crtc_state);
	}
2863

A
Anusha Srivatsa 已提交
2864
	intel_disable_ddi_buf(encoder, old_crtc_state);
2865

2866 2867 2868 2869 2870
	/*
	 * From TGL spec: "If single stream or multi-stream master transcoder:
	 * Configure Transcoder Clock select to direct no clock to the
	 * transcoder"
	 */
2871
	if (DISPLAY_VER(dev_priv) >= 12)
2872 2873
		intel_ddi_disable_pipe_clock(old_crtc_state);

2874 2875
	intel_pps_vdd_on(intel_dp);
	intel_pps_off(intel_dp);
2876

2877
	if (!intel_phy_is_tc(dev_priv, phy) ||
2878
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
2879 2880 2881
		intel_display_power_put(dev_priv,
					dig_port->ddi_io_power_domain,
					fetch_and_zero(&dig_port->ddi_io_wakeref));
2882

2883
	intel_ddi_disable_clock(encoder);
2884
}
2885

2886 2887
static void intel_ddi_post_disable_hdmi(struct intel_atomic_state *state,
					struct intel_encoder *encoder,
2888 2889 2890 2891
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2892
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2893
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2894

2895
	dig_port->set_infoframes(encoder, false,
2896 2897
				 old_crtc_state, old_conn_state);

2898 2899
	intel_ddi_disable_pipe_clock(old_crtc_state);

A
Anusha Srivatsa 已提交
2900
	intel_disable_ddi_buf(encoder, old_crtc_state);
2901

2902 2903 2904
	intel_display_power_put(dev_priv,
				dig_port->ddi_io_power_domain,
				fetch_and_zero(&dig_port->ddi_io_wakeref));
2905

2906
	intel_ddi_disable_clock(encoder);
2907 2908 2909 2910

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

2911 2912
static void intel_ddi_post_disable(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
2913 2914 2915
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
2916
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2917
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2918 2919
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
2920

2921 2922
	if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST)) {
		intel_crtc_vblank_off(old_crtc_state);
2923

2924
		intel_disable_pipe(old_crtc_state);
2925

2926 2927
		intel_vrr_disable(old_crtc_state);

2928
		intel_ddi_disable_transcoder_func(old_crtc_state);
2929

2930
		intel_dsc_disable(old_crtc_state);
2931

2932
		if (DISPLAY_VER(dev_priv) >= 9)
2933 2934 2935 2936
			skl_scaler_disable(old_crtc_state);
		else
			ilk_pfit_disable(old_crtc_state);
	}
2937

2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951
	if (old_crtc_state->bigjoiner_linked_crtc) {
		struct intel_atomic_state *state =
			to_intel_atomic_state(old_crtc_state->uapi.state);
		struct intel_crtc *slave =
			old_crtc_state->bigjoiner_linked_crtc;
		const struct intel_crtc_state *old_slave_crtc_state =
			intel_atomic_get_old_crtc_state(state, slave);

		intel_crtc_vblank_off(old_slave_crtc_state);

		intel_dsc_disable(old_slave_crtc_state);
		skl_scaler_disable(old_slave_crtc_state);
	}

2952
	/*
2953 2954 2955 2956 2957 2958 2959 2960 2961 2962
	 * When called from DP MST code:
	 * - old_conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - old_crtc_state will be the state of the last stream to
	 *   be deactivated on this port, and it may not be the same
	 *   stream that was activated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
2963
	 */
2964 2965

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
2966 2967
		intel_ddi_post_disable_hdmi(state, encoder, old_crtc_state,
					    old_conn_state);
2968
	else
2969 2970
		intel_ddi_post_disable_dp(state, encoder, old_crtc_state,
					  old_conn_state);
2971

2972
	if (intel_crtc_has_dp_encoder(old_crtc_state) || is_tc_port)
2973 2974 2975
		intel_display_power_put(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port),
					fetch_and_zero(&dig_port->aux_wakeref));
2976 2977 2978

	if (is_tc_port)
		intel_tc_port_put_link(dig_port);
2979 2980
}

2981 2982
void intel_ddi_fdi_post_disable(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
2983 2984
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2985
{
2986
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2987
	u32 val;
2988 2989 2990 2991 2992 2993 2994

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
2995
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
2996
	val &= ~FDI_RX_ENABLE;
2997
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
2998

A
Anusha Srivatsa 已提交
2999
	intel_disable_ddi_buf(encoder, old_crtc_state);
3000
	intel_ddi_disable_clock(encoder);
3001

3002
	val = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
3003 3004
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
3005
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), val);
3006

3007
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3008
	val &= ~FDI_PCDCLK;
3009
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3010

3011
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3012
	val &= ~FDI_RX_PLL_ENABLE;
3013
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3014 3015
}

3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042
static void trans_port_sync_stop_link_train(struct intel_atomic_state *state,
					    struct intel_encoder *encoder,
					    const struct intel_crtc_state *crtc_state)
{
	const struct drm_connector_state *conn_state;
	struct drm_connector *conn;
	int i;

	if (!crtc_state->sync_mode_slaves_mask)
		return;

	for_each_new_connector_in_state(&state->base, conn, conn_state, i) {
		struct intel_encoder *slave_encoder =
			to_intel_encoder(conn_state->best_encoder);
		struct intel_crtc *slave_crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *slave_crtc_state;

		if (!slave_crtc)
			continue;

		slave_crtc_state =
			intel_atomic_get_new_crtc_state(state, slave_crtc);

		if (slave_crtc_state->master_transcoder !=
		    crtc_state->cpu_transcoder)
			continue;

3043 3044
		intel_dp_stop_link_train(enc_to_intel_dp(slave_encoder),
					 slave_crtc_state);
3045 3046 3047 3048
	}

	usleep_range(200, 400);

3049 3050
	intel_dp_stop_link_train(enc_to_intel_dp(encoder),
				 crtc_state);
3051 3052
}

3053 3054
static void intel_enable_ddi_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3055 3056
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
3057
{
3058
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3059
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3060
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3061
	enum port port = encoder->port;
3062

3063
	if (port == PORT_A && DISPLAY_VER(dev_priv) < 9)
3064
		intel_dp_stop_link_train(intel_dp, crtc_state);
3065

3066
	intel_edp_backlight_on(crtc_state, conn_state);
3067
	intel_psr_enable(intel_dp, crtc_state, conn_state);
3068 3069 3070 3071

	if (!dig_port->lspcon.active || dig_port->dp.has_hdmi_sink)
		intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);

3072
	intel_edp_drrs_enable(intel_dp, crtc_state);
3073

3074 3075
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
3076 3077

	trans_port_sync_stop_link_train(state, encoder, crtc_state);
3078 3079
}

3080 3081 3082 3083
static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
			       enum port port)
{
3084 3085 3086 3087 3088 3089
	static const enum transcoder trans[] = {
		[PORT_A] = TRANSCODER_EDP,
		[PORT_B] = TRANSCODER_A,
		[PORT_C] = TRANSCODER_B,
		[PORT_D] = TRANSCODER_C,
		[PORT_E] = TRANSCODER_A,
3090 3091
	};

3092
	drm_WARN_ON(&dev_priv->drm, DISPLAY_VER(dev_priv) < 9);
3093

3094
	if (drm_WARN_ON(&dev_priv->drm, port < PORT_A || port > PORT_E))
3095 3096
		port = PORT_A;

3097
	return CHICKEN_TRANS(trans[port]);
3098 3099
}

3100 3101
static void intel_enable_ddi_hdmi(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3102 3103 3104 3105
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3106
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3107
	struct drm_connector *connector = conn_state->connector;
3108
	int level = intel_ddi_hdmi_level(encoder, crtc_state);
3109
	enum port port = encoder->port;
3110

3111 3112 3113
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       crtc_state->hdmi_high_tmds_clock_ratio,
					       crtc_state->hdmi_scrambling))
3114 3115 3116
		drm_dbg_kms(&dev_priv->drm,
			    "[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3117

3118 3119 3120
	if (IS_DG2(dev_priv))
		intel_snps_phy_ddi_vswing_sequence(encoder, U32_MAX);
	else if (DISPLAY_VER(dev_priv) >= 12)
3121
		tgl_ddi_vswing_sequence(encoder, crtc_state, level);
3122
	else if (DISPLAY_VER(dev_priv) == 11)
3123 3124 3125
		icl_ddi_vswing_sequence(encoder, crtc_state, level);
	else if (IS_CANNONLAKE(dev_priv))
		cnl_ddi_vswing_sequence(encoder, crtc_state, level);
3126
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3127 3128
		bxt_ddi_vswing_sequence(encoder, crtc_state, level);
	else
3129
		hsw_prepare_hdmi_ddi_buffers(encoder, crtc_state, level);
3130

3131
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
3132 3133
		skl_ddi_set_iboost(encoder, crtc_state, level);

3134
	/* Display WA #1143: skl,kbl,cfl */
3135
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv)) {
3136 3137 3138 3139 3140 3141
		/*
		 * For some reason these chicken bits have been
		 * stuffed into a transcoder register, event though
		 * the bits affect a specific DDI port rather than
		 * a specific transcoder.
		 */
3142
		i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
3143 3144
		u32 val;

3145
		val = intel_de_read(dev_priv, reg);
3146 3147 3148 3149 3150 3151 3152 3153

		if (port == PORT_E)
			val |= DDIE_TRAINING_OVERRIDE_ENABLE |
				DDIE_TRAINING_OVERRIDE_VALUE;
		else
			val |= DDI_TRAINING_OVERRIDE_ENABLE |
				DDI_TRAINING_OVERRIDE_VALUE;

3154 3155
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
3156 3157 3158 3159 3160 3161 3162 3163 3164 3165

		udelay(1);

		if (port == PORT_E)
			val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
				 DDIE_TRAINING_OVERRIDE_VALUE);
		else
			val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
				 DDI_TRAINING_OVERRIDE_VALUE);

3166
		intel_de_write(dev_priv, reg, val);
3167 3168
	}

3169 3170
	intel_ddi_power_up_lanes(encoder, crtc_state);

3171 3172 3173
	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
3174 3175 3176
	 *
	 * On ADL_P the PHY link rate and lane count must be programmed but
	 * these are both 0 for HDMI.
3177
	 */
3178 3179
	intel_de_write(dev_priv, DDI_BUF_CTL(port),
		       dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
3180

3181 3182 3183 3184
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

3185 3186
static void intel_enable_ddi(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
3187 3188 3189
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
3190
	drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder);
3191

3192 3193
	if (!crtc_state->bigjoiner_slave)
		intel_ddi_enable_transcoder_func(encoder, crtc_state);
3194

3195 3196
	intel_vrr_enable(encoder, crtc_state);

3197 3198 3199 3200
	intel_enable_pipe(crtc_state);

	intel_crtc_vblank_on(crtc_state);

3201
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
3202
		intel_enable_ddi_hdmi(state, encoder, crtc_state, conn_state);
3203
	else
3204
		intel_enable_ddi_dp(state, encoder, crtc_state, conn_state);
3205 3206 3207 3208

	/* Enable hdcp if it's desired */
	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
3209
		intel_hdcp_enable(to_intel_connector(conn_state->connector),
3210
				  crtc_state,
3211
				  (u8)conn_state->hdcp_content_type);
3212 3213
}

3214 3215
static void intel_disable_ddi_dp(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
3216 3217
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
3218
{
3219
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3220

3221 3222
	intel_dp->link_trained = false;

3223
	intel_edp_backlight_off(old_conn_state);
3224 3225 3226
	/* Disable the decompression in DP Sink */
	intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
					      false);
3227 3228 3229
	/* Disable Ignore_MSA bit in DP Sink */
	intel_dp_sink_set_msa_timing_par_ignore_state(intel_dp, old_crtc_state,
						      false);
3230
}
S
Shashank Sharma 已提交
3231

3232 3233
static void intel_disable_ddi_hdmi(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
3234 3235 3236
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3237
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3238 3239 3240 3241
	struct drm_connector *connector = old_conn_state->connector;

	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       false, false))
3242 3243 3244
		drm_dbg_kms(&i915->drm,
			    "[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3245 3246
}

3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265
static void intel_pre_disable_ddi(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
				  const struct intel_crtc_state *old_crtc_state,
				  const struct drm_connector_state *old_conn_state)
{
	struct intel_dp *intel_dp;

	if (old_crtc_state->has_audio)
		intel_audio_codec_disable(encoder, old_crtc_state,
					  old_conn_state);

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
		return;

	intel_dp = enc_to_intel_dp(encoder);
	intel_edp_drrs_disable(intel_dp, old_crtc_state);
	intel_psr_disable(intel_dp, old_crtc_state);
}

3266 3267
static void intel_disable_ddi(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
3268 3269 3270
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
3271 3272
	intel_hdcp_disable(to_intel_connector(old_conn_state->connector));

3273
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3274 3275
		intel_disable_ddi_hdmi(state, encoder, old_crtc_state,
				       old_conn_state);
3276
	else
3277 3278
		intel_disable_ddi_dp(state, encoder, old_crtc_state,
				     old_conn_state);
3279
}
P
Paulo Zanoni 已提交
3280

3281 3282
static void intel_ddi_update_pipe_dp(struct intel_atomic_state *state,
				     struct intel_encoder *encoder,
3283 3284 3285
				     const struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
3286
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3287

3288
	intel_ddi_set_dp_msa(crtc_state, conn_state);
3289

3290
	intel_psr_update(intel_dp, crtc_state, conn_state);
3291
	intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
3292
	intel_edp_drrs_update(intel_dp, crtc_state);
3293

3294
	intel_panel_update_backlight(state, encoder, crtc_state, conn_state);
3295 3296
}

3297 3298 3299 3300
void intel_ddi_update_pipe(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
			   const struct drm_connector_state *conn_state)
3301
{
3302

3303 3304
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
	    !intel_encoder_is_mst(encoder))
3305 3306
		intel_ddi_update_pipe_dp(state, encoder, crtc_state,
					 conn_state);
3307

3308
	intel_hdcp_update_pipe(state, encoder, crtc_state, conn_state);
3309 3310
}

3311 3312 3313 3314 3315 3316 3317 3318 3319
static void
intel_ddi_update_prepare(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
			 struct intel_crtc *crtc)
{
	struct intel_crtc_state *crtc_state =
		crtc ? intel_atomic_get_new_crtc_state(state, crtc) : NULL;
	int required_lanes = crtc_state ? crtc_state->lane_count : 1;

3320
	drm_WARN_ON(state->base.dev, crtc && crtc->active);
3321

3322 3323
	intel_tc_port_get_link(enc_to_dig_port(encoder),
		               required_lanes);
3324
	if (crtc_state && crtc_state->hw.active)
3325 3326 3327 3328 3329 3330 3331 3332
		intel_update_active_dpll(state, crtc, encoder);
}

static void
intel_ddi_update_complete(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
			  struct intel_crtc *crtc)
{
3333
	intel_tc_port_put_link(enc_to_dig_port(encoder));
3334 3335
}

I
Imre Deak 已提交
3336
static void
3337 3338
intel_ddi_pre_pll_enable(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
I
Imre Deak 已提交
3339 3340
			 const struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
3341
{
I
Imre Deak 已提交
3342
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3343
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3344 3345
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
I
Imre Deak 已提交
3346

3347 3348 3349
	if (is_tc_port)
		intel_tc_port_get_link(dig_port, crtc_state->lane_count);

3350 3351 3352 3353 3354 3355
	if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
I
Imre Deak 已提交
3356

3357 3358 3359 3360 3361 3362
	if (is_tc_port && dig_port->tc_mode != TC_PORT_TBT_ALT)
		/*
		 * Program the lane count for static/dynamic connections on
		 * Type-C ports.  Skip this step for TBT.
		 */
		intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
3363
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
I
Imre Deak 已提交
3364 3365 3366 3367
		bxt_ddi_phy_set_lane_optim_mask(encoder,
						crtc_state->lane_lat_optim_mask);
}

3368 3369
static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state)
3370
{
3371 3372 3373
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
3374
	u32 dp_tp_ctl, ddi_buf_ctl;
3375
	bool wait = false;
3376

3377
	dp_tp_ctl = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3378 3379

	if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
3380
		ddi_buf_ctl = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3381
		if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
3382 3383
			intel_de_write(dev_priv, DDI_BUF_CTL(port),
				       ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
3384 3385 3386
			wait = true;
		}

3387 3388
		dp_tp_ctl &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		dp_tp_ctl |= DP_TP_CTL_LINK_TRAIN_PAT1;
3389 3390
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
		intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3391 3392 3393 3394 3395

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

3396
	dp_tp_ctl = DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_PAT1;
3397
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3398
		dp_tp_ctl |= DP_TP_CTL_MODE_MST;
3399
	} else {
3400
		dp_tp_ctl |= DP_TP_CTL_MODE_SST;
3401
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3402
			dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
3403
	}
3404 3405
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3406 3407

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
3408 3409
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
3410

3411
	intel_wait_ddi_buf_active(dev_priv, port);
3412
}
P
Paulo Zanoni 已提交
3413

3414
static void intel_ddi_set_link_train(struct intel_dp *intel_dp,
3415
				     const struct intel_crtc_state *crtc_state,
3416 3417
				     u8 dp_train_pat)
{
3418 3419
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3420 3421
	u32 temp;

3422
	temp = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3423 3424

	temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3425
	switch (intel_dp_training_pattern_symbol(dp_train_pat)) {
3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442
	case DP_TRAINING_PATTERN_DISABLE:
		temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
		break;
	case DP_TRAINING_PATTERN_1:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		break;
	case DP_TRAINING_PATTERN_2:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
		break;
	case DP_TRAINING_PATTERN_3:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
		break;
	case DP_TRAINING_PATTERN_4:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT4;
		break;
	}

3443
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), temp);
3444 3445
}

3446 3447
static void intel_ddi_set_idle_link_train(struct intel_dp *intel_dp,
					  const struct intel_crtc_state *crtc_state)
3448 3449 3450 3451 3452 3453
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 val;

3454
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3455 3456
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3457
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
3458 3459 3460 3461 3462 3463 3464 3465

	/*
	 * Until TGL on PORT_A we can have only eDP in SST mode. There the only
	 * reason we need to set idle transmission mode is to work around a HW
	 * issue where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
3466
	if (port == PORT_A && DISPLAY_VER(dev_priv) < 12)
3467 3468
		return;

3469 3470
	if (intel_de_wait_for_set(dev_priv,
				  dp_tp_status_reg(encoder, crtc_state),
3471 3472 3473 3474 3475
				  DP_TP_STATUS_IDLE_DONE, 1))
		drm_err(&dev_priv->drm,
			"Timed out waiting for DP idle patterns\n");
}

3476 3477
static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
3478
{
3479 3480
	if (cpu_transcoder == TRANSCODER_EDP)
		return false;
3481

3482 3483 3484
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO))
		return false;

3485
	return intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD) &
3486
		AUDIO_OUTPUT_ENABLE(cpu_transcoder);
3487 3488
}

3489 3490 3491
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state)
{
3492
	if (DISPLAY_VER(dev_priv) >= 12 && crtc_state->port_clock > 594000)
3493
		crtc_state->min_voltage_level = 2;
3494
	else if (IS_JSL_EHL(dev_priv) && crtc_state->port_clock > 594000)
3495
		crtc_state->min_voltage_level = 3;
3496
	else if (DISPLAY_VER(dev_priv) >= 11 && crtc_state->port_clock > 594000)
3497
		crtc_state->min_voltage_level = 1;
3498 3499
	else if (IS_CANNONLAKE(dev_priv) && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
3500 3501
}

3502 3503
static enum transcoder bdw_transcoder_master_readout(struct drm_i915_private *dev_priv,
						     enum transcoder cpu_transcoder)
3504
{
3505 3506
	u32 master_select;

3507
	if (DISPLAY_VER(dev_priv) >= 11) {
3508
		u32 ctl2 = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL2(cpu_transcoder));
3509

3510 3511
		if ((ctl2 & PORT_SYNC_MODE_ENABLE) == 0)
			return INVALID_TRANSCODER;
3512

3513 3514 3515
		master_select = REG_FIELD_GET(PORT_SYNC_MODE_MASTER_SELECT_MASK, ctl2);
	} else {
		u32 ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3516

3517 3518 3519 3520 3521
		if ((ctl & TRANS_DDI_PORT_SYNC_ENABLE) == 0)
			return INVALID_TRANSCODER;

		master_select = REG_FIELD_GET(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, ctl);
	}
3522 3523 3524 3525 3526 3527 3528

	if (master_select == 0)
		return TRANSCODER_EDP;
	else
		return master_select - 1;
}

3529
static void bdw_get_trans_port_sync_config(struct intel_crtc_state *crtc_state)
3530 3531 3532 3533 3534 3535 3536
{
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
	u32 transcoders = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
	enum transcoder cpu_transcoder;

	crtc_state->master_transcoder =
3537
		bdw_transcoder_master_readout(dev_priv, crtc_state->cpu_transcoder);
3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549

	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
		enum intel_display_power_domain power_domain;
		intel_wakeref_t trans_wakeref;

		power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   power_domain);

		if (!trans_wakeref)
			continue;

3550
		if (bdw_transcoder_master_readout(dev_priv, cpu_transcoder) ==
3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561
		    crtc_state->cpu_transcoder)
			crtc_state->sync_mode_slaves_mask |= BIT(cpu_transcoder);

		intel_display_power_put(dev_priv, power_domain, trans_wakeref);
	}

	drm_WARN_ON(&dev_priv->drm,
		    crtc_state->master_transcoder != INVALID_TRANSCODER &&
		    crtc_state->sync_mode_slaves_mask);
}

3562 3563
static void intel_ddi_read_func_ctl(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config)
3564
{
3565
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
V
Ville Syrjälä 已提交
3566
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3567
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
3568
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3569 3570
	u32 temp, flags = 0;

3571
	temp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3572 3573 3574 3575 3576 3577 3578 3579 3580
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

3581
	pipe_config->hw.adjusted_mode.flags |= flags;
3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
3599 3600 3601

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
3602
		pipe_config->has_hdmi_sink = true;
3603

3604 3605 3606 3607
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

		if (pipe_config->infoframes.enable)
3608
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
3609

3610
		if (temp & TRANS_DDI_HDMI_SCRAMBLING)
S
Shashank Sharma 已提交
3611 3612 3613
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
3614
		fallthrough;
3615
	case TRANS_DDI_MODE_SELECT_DVI:
3616
		pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
3617 3618
		pipe_config->lane_count = 4;
		break;
3619
	case TRANS_DDI_MODE_SELECT_FDI:
3620
		pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
3621 3622
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
3623 3624 3625 3626 3627 3628
		if (encoder->type == INTEL_OUTPUT_EDP)
			pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
		else
			pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
V
Ville Syrjälä 已提交
3629
		intel_dp_get_m_n(crtc, pipe_config);
3630

3631
		if (DISPLAY_VER(dev_priv) >= 11) {
3632
			i915_reg_t dp_tp_ctl = dp_tp_ctl_reg(encoder, pipe_config);
3633 3634

			pipe_config->fec_enable =
3635
				intel_de_read(dev_priv, dp_tp_ctl) & DP_TP_CTL_FEC_ENABLE;
3636

3637 3638 3639 3640
			drm_dbg_kms(&dev_priv->drm,
				    "[ENCODER:%d:%s] Fec status: %u\n",
				    encoder->base.base.id, encoder->base.name,
				    pipe_config->fec_enable);
3641 3642
		}

3643 3644 3645 3646 3647 3648
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
			pipe_config->infoframes.enable |=
				intel_lspcon_infoframes_enabled(encoder, pipe_config);
		else
			pipe_config->infoframes.enable |=
				intel_hdmi_infoframes_enabled(encoder, pipe_config);
3649
		break;
3650
	case TRANS_DDI_MODE_SELECT_DP_MST:
3651
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
3652 3653
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
3654

3655
		if (DISPLAY_VER(dev_priv) >= 12)
3656 3657 3658
			pipe_config->mst_master_transcoder =
					REG_FIELD_GET(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, temp);

V
Ville Syrjälä 已提交
3659
		intel_dp_get_m_n(crtc, pipe_config);
3660 3661 3662

		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);
3663 3664 3665 3666
		break;
	default:
		break;
	}
3667 3668
}

3669 3670
static void intel_ddi_get_config(struct intel_encoder *encoder,
				 struct intel_crtc_state *pipe_config)
3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;

	/* XXX: DSI transcoder paranoia */
	if (drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder)))
		return;

	if (pipe_config->bigjoiner_slave) {
		/* read out pipe settings from master */
		enum transcoder save = pipe_config->cpu_transcoder;

		/* Our own transcoder needs to be disabled when reading it in intel_ddi_read_func_ctl() */
		WARN_ON(pipe_config->output_types);
		pipe_config->cpu_transcoder = (enum transcoder)pipe_config->bigjoiner_linked_crtc->pipe;
		intel_ddi_read_func_ctl(encoder, pipe_config);
		pipe_config->cpu_transcoder = save;
	} else {
		intel_ddi_read_func_ctl(encoder, pipe_config);
	}
3691

3692 3693
	intel_ddi_mso_get_config(encoder, pipe_config);

3694
	pipe_config->has_audio =
3695
		intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
3696

3697 3698
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
3712 3713 3714
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
3715
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
3716
	}
3717

3718
	if (!pipe_config->bigjoiner_slave)
3719
		ddi_dotclock_get(pipe_config);
3720

3721
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3722 3723
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
3724 3725

	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737

	intel_hdmi_read_gcp_infoframe(encoder, pipe_config);

	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_AVI,
			     &pipe_config->infoframes.avi);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_SPD,
			     &pipe_config->infoframes.spd);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_VENDOR,
			     &pipe_config->infoframes.hdmi);
3738 3739 3740
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_DRM,
			     &pipe_config->infoframes.drm);
3741

3742
	if (DISPLAY_VER(dev_priv) >= 8)
3743
		bdw_get_trans_port_sync_config(pipe_config);
3744 3745

	intel_read_dp_sdp(encoder, pipe_config, HDMI_PACKET_TYPE_GAMUT_METADATA);
3746
	intel_read_dp_sdp(encoder, pipe_config, DP_SDP_VSC);
3747 3748

	intel_psr_get_config(encoder, pipe_config);
3749 3750
}

3751 3752 3753 3754 3755 3756 3757 3758 3759
void intel_ddi_get_clock(struct intel_encoder *encoder,
			 struct intel_crtc_state *crtc_state,
			 struct intel_shared_dpll *pll)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum icl_port_dpll_id port_dpll_id = ICL_PORT_DPLL_DEFAULT;
	struct icl_port_dpll *port_dpll = &crtc_state->icl_port_dplls[port_dpll_id];
	bool pll_active;

3760 3761 3762
	if (drm_WARN_ON(&i915->drm, !pll))
		return;

3763 3764 3765 3766 3767 3768 3769 3770 3771 3772
	port_dpll->pll = pll;
	pll_active = intel_dpll_get_hw_state(i915, pll, &port_dpll->hw_state);
	drm_WARN_ON(&i915->drm, !pll_active);

	icl_set_active_port_dpll(crtc_state, port_dpll_id);

	crtc_state->port_clock = intel_dpll_get_freq(i915, crtc_state->shared_dpll,
						     &crtc_state->dpll_hw_state);
}

3773 3774 3775 3776 3777 3778 3779 3780 3781
static void dg2_ddi_get_config(struct intel_encoder *encoder,
				struct intel_crtc_state *crtc_state)
{
	intel_mpllb_readout_hw_state(encoder, &crtc_state->mpllb_state);
	crtc_state->port_clock = intel_mpllb_calc_port_clock(encoder, &crtc_state->mpllb_state);

	intel_ddi_get_config(encoder, crtc_state);
}

3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809
static void adls_ddi_get_config(struct intel_encoder *encoder,
				struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, adls_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void rkl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, rkl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void dg1_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, dg1_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void icl_ddi_combo_get_config(struct intel_encoder *encoder,
				     struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, icl_ddi_combo_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

3810 3811 3812
static void icl_ddi_tc_get_clock(struct intel_encoder *encoder,
				 struct intel_crtc_state *crtc_state,
				 struct intel_shared_dpll *pll)
3813 3814 3815 3816 3817 3818
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum icl_port_dpll_id port_dpll_id;
	struct icl_port_dpll *port_dpll;
	bool pll_active;

3819 3820
	if (drm_WARN_ON(&i915->drm, !pll))
		return;
3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839

	if (intel_get_shared_dpll_id(i915, pll) == DPLL_ID_ICL_TBTPLL)
		port_dpll_id = ICL_PORT_DPLL_DEFAULT;
	else
		port_dpll_id = ICL_PORT_DPLL_MG_PHY;

	port_dpll = &crtc_state->icl_port_dplls[port_dpll_id];

	port_dpll->pll = pll;
	pll_active = intel_dpll_get_hw_state(i915, pll, &port_dpll->hw_state);
	drm_WARN_ON(&i915->drm, !pll_active);

	icl_set_active_port_dpll(crtc_state, port_dpll_id);

	if (intel_get_shared_dpll_id(i915, crtc_state->shared_dpll) == DPLL_ID_ICL_TBTPLL)
		crtc_state->port_clock = icl_calc_tbt_pll_link(i915, encoder->port);
	else
		crtc_state->port_clock = intel_dpll_get_freq(i915, crtc_state->shared_dpll,
							     &crtc_state->dpll_hw_state);
3840
}
3841

3842 3843 3844 3845
static void icl_ddi_tc_get_config(struct intel_encoder *encoder,
				  struct intel_crtc_state *crtc_state)
{
	icl_ddi_tc_get_clock(encoder, crtc_state, icl_ddi_tc_get_pll(encoder));
3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876
	intel_ddi_get_config(encoder, crtc_state);
}

static void cnl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, cnl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void bxt_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, bxt_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void skl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, skl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

void hsw_ddi_get_config(struct intel_encoder *encoder,
			struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, hsw_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

3877 3878 3879 3880 3881 3882 3883
static void intel_ddi_sync_state(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		intel_dp_sync_state(encoder, crtc_state);
}

3884 3885 3886 3887 3888 3889 3890 3891 3892
static bool intel_ddi_initial_fastset_check(struct intel_encoder *encoder,
					    struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		return intel_dp_initial_fastset_check(encoder, crtc_state);

	return true;
}

3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910
static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder *encoder,
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
{
	switch (conn_state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		return INTEL_OUTPUT_HDMI;
	case DRM_MODE_CONNECTOR_eDP:
		return INTEL_OUTPUT_EDP;
	case DRM_MODE_CONNECTOR_DisplayPort:
		return INTEL_OUTPUT_DP;
	default:
		MISSING_CASE(conn_state->connector->connector_type);
		return INTEL_OUTPUT_UNUSED;
	}
}

3911 3912 3913
static int intel_ddi_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
3914
{
3915
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3916
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3917
	enum port port = encoder->port;
3918
	int ret;
P
Paulo Zanoni 已提交
3919

3920
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
3921 3922
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

3923
	if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
3924
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
3925
	} else {
3926
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
3927 3928
	}

3929 3930
	if (ret)
		return ret;
3931

3932 3933 3934 3935 3936 3937
	if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
	    pipe_config->cpu_transcoder == TRANSCODER_EDP)
		pipe_config->pch_pfit.force_thru =
			pipe_config->pch_pfit.enabled ||
			pipe_config->crc_enabled;

3938
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3939
		pipe_config->lane_lat_optim_mask =
3940
			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
3941

3942 3943
	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);

3944
	return 0;
P
Paulo Zanoni 已提交
3945 3946
}

3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991
static bool mode_equal(const struct drm_display_mode *mode1,
		       const struct drm_display_mode *mode2)
{
	return drm_mode_match(mode1, mode2,
			      DRM_MODE_MATCH_TIMINGS |
			      DRM_MODE_MATCH_FLAGS |
			      DRM_MODE_MATCH_3D_FLAGS) &&
		mode1->clock == mode2->clock; /* we want an exact match */
}

static bool m_n_equal(const struct intel_link_m_n *m_n_1,
		      const struct intel_link_m_n *m_n_2)
{
	return m_n_1->tu == m_n_2->tu &&
		m_n_1->gmch_m == m_n_2->gmch_m &&
		m_n_1->gmch_n == m_n_2->gmch_n &&
		m_n_1->link_m == m_n_2->link_m &&
		m_n_1->link_n == m_n_2->link_n;
}

static bool crtcs_port_sync_compatible(const struct intel_crtc_state *crtc_state1,
				       const struct intel_crtc_state *crtc_state2)
{
	return crtc_state1->hw.active && crtc_state2->hw.active &&
		crtc_state1->output_types == crtc_state2->output_types &&
		crtc_state1->output_format == crtc_state2->output_format &&
		crtc_state1->lane_count == crtc_state2->lane_count &&
		crtc_state1->port_clock == crtc_state2->port_clock &&
		mode_equal(&crtc_state1->hw.adjusted_mode,
			   &crtc_state2->hw.adjusted_mode) &&
		m_n_equal(&crtc_state1->dp_m_n, &crtc_state2->dp_m_n);
}

static u8
intel_ddi_port_sync_transcoders(const struct intel_crtc_state *ref_crtc_state,
				int tile_group_id)
{
	struct drm_connector *connector;
	const struct drm_connector_state *conn_state;
	struct drm_i915_private *dev_priv = to_i915(ref_crtc_state->uapi.crtc->dev);
	struct intel_atomic_state *state =
		to_intel_atomic_state(ref_crtc_state->uapi.state);
	u8 transcoders = 0;
	int i;

3992 3993 3994 3995
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
3996
	if (DISPLAY_VER(dev_priv) < 9)
3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027
		return 0;

	if (!intel_crtc_has_type(ref_crtc_state, INTEL_OUTPUT_DP))
		return 0;

	for_each_new_connector_in_state(&state->base, connector, conn_state, i) {
		struct intel_crtc *crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *crtc_state;

		if (!crtc)
			continue;

		if (!connector->has_tile ||
		    connector->tile_group->id !=
		    tile_group_id)
			continue;
		crtc_state = intel_atomic_get_new_crtc_state(state,
							     crtc);
		if (!crtcs_port_sync_compatible(ref_crtc_state,
						crtc_state))
			continue;
		transcoders |= BIT(crtc_state->cpu_transcoder);
	}

	return transcoders;
}

static int intel_ddi_compute_config_late(struct intel_encoder *encoder,
					 struct intel_crtc_state *crtc_state,
					 struct drm_connector_state *conn_state)
{
4028
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4029 4030 4031
	struct drm_connector *connector = conn_state->connector;
	u8 port_sync_transcoders = 0;

4032 4033 4034
	drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] [CRTC:%d:%s]",
		    encoder->base.base.id, encoder->base.name,
		    crtc_state->uapi.crtc->base.id, crtc_state->uapi.crtc->name);
4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057

	if (connector->has_tile)
		port_sync_transcoders = intel_ddi_port_sync_transcoders(crtc_state,
									connector->tile_group->id);

	/*
	 * EDP Transcoders cannot be ensalved
	 * make them a master always when present
	 */
	if (port_sync_transcoders & BIT(TRANSCODER_EDP))
		crtc_state->master_transcoder = TRANSCODER_EDP;
	else
		crtc_state->master_transcoder = ffs(port_sync_transcoders) - 1;

	if (crtc_state->master_transcoder == crtc_state->cpu_transcoder) {
		crtc_state->master_transcoder = INVALID_TRANSCODER;
		crtc_state->sync_mode_slaves_mask =
			port_sync_transcoders & ~BIT(crtc_state->cpu_transcoder);
	}

	return 0;
}

4058 4059
static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
{
4060
	struct drm_i915_private *i915 = to_i915(encoder->dev);
4061
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
4062 4063

	intel_dp_encoder_flush_work(encoder);
4064
	intel_display_power_flush_work(i915);
4065 4066

	drm_encoder_cleanup(encoder);
4067 4068
	if (dig_port)
		kfree(dig_port->hdcp_port_data.streams);
4069 4070 4071
	kfree(dig_port);
}

4072 4073 4074 4075 4076 4077 4078 4079 4080
static void intel_ddi_encoder_reset(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(encoder));

	intel_dp->reset_link_params = true;

	intel_pps_encoder_reset(intel_dp);
}

P
Paulo Zanoni 已提交
4081
static const struct drm_encoder_funcs intel_ddi_funcs = {
4082
	.reset = intel_ddi_encoder_reset,
4083
	.destroy = intel_ddi_encoder_destroy,
P
Paulo Zanoni 已提交
4084 4085
};

4086
static struct intel_connector *
4087
intel_ddi_init_dp_connector(struct intel_digital_port *dig_port)
4088
{
4089
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4090
	struct intel_connector *connector;
4091
	enum port port = dig_port->base.port;
4092

4093
	connector = intel_connector_alloc();
4094 4095 4096
	if (!connector)
		return NULL;

4097 4098 4099 4100
	dig_port->dp.output_reg = DDI_BUF_CTL(port);
	dig_port->dp.prepare_link_retrain = intel_ddi_prepare_link_retrain;
	dig_port->dp.set_link_train = intel_ddi_set_link_train;
	dig_port->dp.set_idle_link_train = intel_ddi_set_idle_link_train;
4101

4102 4103 4104
	if (IS_DG2(dev_priv))
		dig_port->dp.set_signal_levels = dg2_set_signal_levels;
	else if (DISPLAY_VER(dev_priv) >= 12)
4105
		dig_port->dp.set_signal_levels = tgl_set_signal_levels;
4106
	else if (DISPLAY_VER(dev_priv) >= 11)
4107
		dig_port->dp.set_signal_levels = icl_set_signal_levels;
4108
	else if (IS_CANNONLAKE(dev_priv))
4109
		dig_port->dp.set_signal_levels = cnl_set_signal_levels;
4110
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
4111
		dig_port->dp.set_signal_levels = bxt_set_signal_levels;
4112
	else
4113
		dig_port->dp.set_signal_levels = hsw_set_signal_levels;
4114

4115 4116
	dig_port->dp.voltage_max = intel_ddi_dp_voltage_max;
	dig_port->dp.preemph_max = intel_ddi_dp_preemph_max;
4117

4118
	if (!intel_dp_init_connector(dig_port, connector)) {
4119 4120 4121 4122 4123 4124 4125
		kfree(connector);
		return NULL;
	}

	return connector;
}

4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144
static int modeset_pipe(struct drm_crtc *crtc,
			struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_atomic_state *state;
	struct drm_crtc_state *crtc_state;
	int ret;

	state = drm_atomic_state_alloc(crtc->dev);
	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ctx;

	crtc_state = drm_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(crtc_state)) {
		ret = PTR_ERR(crtc_state);
		goto out;
	}

4145
	crtc_state->connectors_changed = true;
4146 4147

	ret = drm_atomic_commit(state);
4148
out:
4149 4150 4151 4152 4153 4154 4155 4156 4157
	drm_atomic_state_put(state);

	return ret;
}

static int intel_hdmi_reset_link(struct intel_encoder *encoder,
				 struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4158
	struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187
	struct intel_connector *connector = hdmi->attached_connector;
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	u8 config;
	int ret;

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

4188 4189
	drm_WARN_ON(&dev_priv->drm,
		    !intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));
4190

4191
	if (!crtc_state->hw.active)
4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203
		return 0;

	if (!crtc_state->hdmi_high_tmds_clock_ratio &&
	    !crtc_state->hdmi_scrambling)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
	if (ret < 0) {
4204 4205
		drm_err(&dev_priv->drm, "Failed to read TMDS config: %d\n",
			ret);
4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226
		return 0;
	}

	if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
	    crtc_state->hdmi_high_tmds_clock_ratio &&
	    !!(config & SCDC_SCRAMBLING_ENABLE) ==
	    crtc_state->hdmi_scrambling)
		return 0;

	/*
	 * HDMI 2.0 says that one should not send scrambled data
	 * prior to configuring the sink scrambling, and that
	 * TMDS clock/data transmission should be suspended when
	 * changing the TMDS clock rate in the sink. So let's
	 * just do a full modeset here, even though some sinks
	 * would be perfectly happy if were to just reconfigure
	 * the SCDC settings on the fly.
	 */
	return modeset_pipe(&crtc->base, ctx);
}

4227 4228
static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder *encoder,
4229
		  struct intel_connector *connector)
4230
{
4231
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4232
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4233
	struct intel_dp *intel_dp = &dig_port->dp;
4234 4235
	enum phy phy = intel_port_to_phy(i915, encoder->port);
	bool is_tc = intel_phy_is_tc(i915, phy);
4236
	struct drm_modeset_acquire_ctx ctx;
4237
	enum intel_hotplug_state state;
4238 4239
	int ret;

4240 4241 4242 4243 4244 4245 4246
	if (intel_dp->compliance.test_active &&
	    intel_dp->compliance.test_type == DP_TEST_LINK_PHY_TEST_PATTERN) {
		intel_dp_phy_test(encoder);
		/* just do the PHY test and nothing else */
		return INTEL_HOTPLUG_UNCHANGED;
	}

4247
	state = intel_encoder_hotplug(encoder, connector);
4248 4249 4250 4251

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
4252 4253 4254 4255
		if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
			ret = intel_hdmi_reset_link(encoder, &ctx);
		else
			ret = intel_dp_retrain_link(encoder, &ctx);
4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
4267 4268
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
4269

4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284
	/*
	 * Unpowered type-c dongles can take some time to boot and be
	 * responsible, so here giving some time to those dongles to power up
	 * and then retrying the probe.
	 *
	 * On many platforms the HDMI live state signal is known to be
	 * unreliable, so we can't use it to detect if a sink is connected or
	 * not. Instead we detect if it's connected based on whether we can
	 * read the EDID or not. That in turn has a problem during disconnect,
	 * since the HPD interrupt may be raised before the DDC lines get
	 * disconnected (due to how the required length of DDC vs. HPD
	 * connector pins are specified) and so we'll still be able to get a
	 * valid EDID. To solve this schedule another detection cycle if this
	 * time around we didn't detect any change in the sink's connection
	 * status.
4285 4286 4287 4288 4289 4290
	 *
	 * Type-c connectors which get their HPD signal deasserted then
	 * reasserted, without unplugging/replugging the sink from the
	 * connector, introduce a delay until the AUX channel communication
	 * becomes functional. Retry the detection for 5 seconds on type-c
	 * connectors to account for this delay.
4291
	 */
4292 4293
	if (state == INTEL_HOTPLUG_UNCHANGED &&
	    connector->hotplug_retries < (is_tc ? 5 : 1) &&
4294 4295 4296
	    !dig_port->dp.is_mst)
		state = INTEL_HOTPLUG_RETRY;

4297
	return state;
4298 4299
}

4300 4301 4302
static bool lpt_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4303
	u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
4304 4305 4306 4307 4308 4309 4310

	return intel_de_read(dev_priv, SDEISR) & bit;
}

static bool hsw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4311
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4312

4313
	return intel_de_read(dev_priv, DEISR) & bit;
4314 4315 4316 4317 4318
}

static bool bdw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4319
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4320 4321 4322 4323

	return intel_de_read(dev_priv, GEN8_DE_PORT_ISR) & bit;
}

4324
static struct intel_connector *
4325
intel_ddi_init_hdmi_connector(struct intel_digital_port *dig_port)
4326 4327
{
	struct intel_connector *connector;
4328
	enum port port = dig_port->base.port;
4329

4330
	connector = intel_connector_alloc();
4331 4332 4333
	if (!connector)
		return NULL;

4334 4335
	dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(dig_port, connector);
4336 4337 4338 4339

	return connector;
}

4340
static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dig_port)
4341
{
4342
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4343

4344
	if (dig_port->base.port != PORT_A)
4345 4346
		return false;

4347
	if (dig_port->saved_port_bits & DDI_A_4_LANES)
4348 4349 4350 4351 4352
		return false;

	/* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
	 *                     supported configuration
	 */
4353
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367
		return true;

	/* Cannonlake: Most of SKUs don't support DDI_E, and the only
	 *             one who does also have a full A/E split called
	 *             DDI_F what makes DDI_E useless. However for this
	 *             case let's trust VBT info.
	 */
	if (IS_CANNONLAKE(dev_priv) &&
	    !intel_bios_is_port_present(dev_priv, PORT_E))
		return true;

	return false;
}

4368
static int
4369
intel_ddi_max_lanes(struct intel_digital_port *dig_port)
4370
{
4371 4372
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;
4373 4374
	int max_lanes = 4;

4375
	if (DISPLAY_VER(dev_priv) >= 11)
4376 4377 4378
		return max_lanes;

	if (port == PORT_A || port == PORT_E) {
4379
		if (intel_de_read(dev_priv, DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390
			max_lanes = port == PORT_A ? 4 : 0;
		else
			/* Both A and E share 2 lanes */
			max_lanes = 2;
	}

	/*
	 * Some BIOS might fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit set when needed
	 * so we use the proper lane count for our calculations.
	 */
4391
	if (intel_ddi_a_force_4_lanes(dig_port)) {
4392 4393
		drm_dbg_kms(&dev_priv->drm,
			    "Forcing DDI_A_4_LANES for port A\n");
4394
		dig_port->saved_port_bits |= DDI_A_4_LANES;
4395 4396 4397 4398 4399 4400
		max_lanes = 4;
	}

	return max_lanes;
}

M
Matt Roper 已提交
4401 4402 4403
static bool hti_uses_phy(struct drm_i915_private *i915, enum phy phy)
{
	return i915->hti_state & HDPORT_ENABLED &&
4404
	       i915->hti_state & HDPORT_DDI_USED(phy);
M
Matt Roper 已提交
4405 4406
}

4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417
static enum hpd_pin xelpd_hpd_pin(struct drm_i915_private *dev_priv,
				  enum port port)
{
	if (port >= PORT_D_XELPD)
		return HPD_PORT_D + port - PORT_D_XELPD;
	else if (port >= PORT_TC1)
		return HPD_PORT_TC1 + port - PORT_TC1;
	else
		return HPD_PORT_A + port - PORT_A;
}

4418 4419 4420
static enum hpd_pin dg1_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
4421 4422
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
4423 4424 4425 4426
	else
		return HPD_PORT_A + port - PORT_A;
}

4427 4428 4429
static enum hpd_pin tgl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
4430 4431
	if (port >= PORT_TC1)
		return HPD_PORT_TC1 + port - PORT_TC1;
4432 4433 4434 4435 4436 4437 4438 4439 4440 4441
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin rkl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return tgl_hpd_pin(dev_priv, port);

4442 4443
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin icl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port >= PORT_C)
		return HPD_PORT_TC1 + port - PORT_C;
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin ehl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_D)
		return HPD_PORT_A;

	if (HAS_PCH_MCC(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin cnl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_F)
		return HPD_PORT_E;

	return HPD_PORT_A + port - PORT_A;
}

4478 4479 4480 4481 4482 4483 4484 4485
static enum hpd_pin skl_hpd_pin(struct drm_i915_private *dev_priv, enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

4486 4487
static bool intel_ddi_is_tc(struct drm_i915_private *i915, enum port port)
{
4488
	if (DISPLAY_VER(i915) >= 12)
4489
		return port >= PORT_TC1;
4490
	else if (DISPLAY_VER(i915) >= 11)
4491 4492 4493 4494 4495
		return port >= PORT_C;
	else
		return false;
}

4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525
static void intel_ddi_encoder_suspend(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	intel_dp_encoder_suspend(encoder);

	if (!intel_phy_is_tc(i915, phy))
		return;

	intel_tc_port_disconnect_phy(dig_port);
}

static void intel_ddi_encoder_shutdown(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	intel_dp_encoder_shutdown(encoder);

	if (!intel_phy_is_tc(i915, phy))
		return;

	intel_tc_port_disconnect_phy(dig_port);
}

4526 4527 4528
#define port_tc_name(port) ((port) - PORT_TC1 + '1')
#define tc_port_name(tc_port) ((tc_port) - TC_PORT_1 + '1')

4529
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
4530
{
4531
	struct intel_digital_port *dig_port;
4532
	struct intel_encoder *encoder;
4533
	const struct intel_bios_encoder_data *devdata;
4534
	bool init_hdmi, init_dp;
4535
	enum phy phy = intel_port_to_phy(dev_priv, port);
4536

M
Matt Roper 已提交
4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548
	/*
	 * On platforms with HTI (aka HDPORT), if it's enabled at boot it may
	 * have taken over some of the PHYs and made them unavailable to the
	 * driver.  In that case we should skip initializing the corresponding
	 * outputs.
	 */
	if (hti_uses_phy(dev_priv, phy)) {
		drm_dbg_kms(&dev_priv->drm, "PORT %c / PHY %c reserved by HTI\n",
			    port_name(port), phy_name(phy));
		return;
	}

4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559
	devdata = intel_bios_encoder_data_lookup(dev_priv, port);
	if (!devdata) {
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not present\n",
			    port_name(port));
		return;
	}

	init_hdmi = intel_bios_encoder_supports_dvi(devdata) ||
		intel_bios_encoder_supports_hdmi(devdata);
	init_dp = intel_bios_encoder_supports_dp(devdata);
4560 4561 4562 4563 4564 4565 4566 4567 4568

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_hdmi = false;
4569 4570
		drm_dbg_kms(&dev_priv->drm, "VBT says port %c has lspcon\n",
			    port_name(port));
4571 4572
	}

4573
	if (!init_dp && !init_hdmi) {
4574 4575 4576
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
			    port_name(port));
4577
		return;
4578
	}
P
Paulo Zanoni 已提交
4579

4580 4581
	dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
	if (!dig_port)
P
Paulo Zanoni 已提交
4582 4583
		return;

4584
	encoder = &dig_port->base;
4585
	encoder->devdata = devdata;
P
Paulo Zanoni 已提交
4586

4587 4588 4589 4590 4591 4592 4593
	if (DISPLAY_VER(dev_priv) >= 13 && port >= PORT_D_XELPD) {
		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c/PHY %c",
				 port_name(port - PORT_D_XELPD + PORT_D),
				 phy_name(phy));
	} else if (DISPLAY_VER(dev_priv) >= 12) {
4594 4595 4596 4597 4598 4599
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %s%c/PHY %s%c",
				 port >= PORT_TC1 ? "TC" : "",
4600
				 port >= PORT_TC1 ? port_tc_name(port) : port_name(port),
4601
				 tc_port != TC_PORT_NONE ? "TC" : "",
4602
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
4603
	} else if (DISPLAY_VER(dev_priv) >= 11) {
4604 4605 4606 4607 4608 4609 4610 4611
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c%s/PHY %s%c",
				 port_name(port),
				 port >= PORT_C ? " (TC)" : "",
				 tc_port != TC_PORT_NONE ? "TC" : "",
4612
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
4613 4614 4615 4616 4617
	} else {
		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c/PHY %c", port_name(port),  phy_name(phy));
	}
P
Paulo Zanoni 已提交
4618

4619 4620 4621
	mutex_init(&dig_port->hdcp_mutex);
	dig_port->num_hdcp_streams = 0;

4622 4623 4624
	encoder->hotplug = intel_ddi_hotplug;
	encoder->compute_output_type = intel_ddi_compute_output_type;
	encoder->compute_config = intel_ddi_compute_config;
4625
	encoder->compute_config_late = intel_ddi_compute_config_late;
4626 4627 4628
	encoder->enable = intel_enable_ddi;
	encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
	encoder->pre_enable = intel_ddi_pre_enable;
4629
	encoder->pre_disable = intel_pre_disable_ddi;
4630 4631 4632 4633
	encoder->disable = intel_disable_ddi;
	encoder->post_disable = intel_ddi_post_disable;
	encoder->update_pipe = intel_ddi_update_pipe;
	encoder->get_hw_state = intel_ddi_get_hw_state;
4634
	encoder->sync_state = intel_ddi_sync_state;
4635
	encoder->initial_fastset_check = intel_ddi_initial_fastset_check;
4636 4637
	encoder->suspend = intel_ddi_encoder_suspend;
	encoder->shutdown = intel_ddi_encoder_shutdown;
4638 4639 4640 4641 4642 4643 4644
	encoder->get_power_domains = intel_ddi_get_power_domains;

	encoder->type = INTEL_OUTPUT_DDI;
	encoder->power_domain = intel_port_to_power_domain(port);
	encoder->port = port;
	encoder->cloneable = 0;
	encoder->pipe_mask = ~0;
4645

4646 4647 4648
	if (IS_DG2(dev_priv)) {
		encoder->get_config = dg2_ddi_get_config;
	} else if (IS_ALDERLAKE_S(dev_priv)) {
4649 4650
		encoder->enable_clock = adls_ddi_enable_clock;
		encoder->disable_clock = adls_ddi_disable_clock;
4651
		encoder->is_clock_enabled = adls_ddi_is_clock_enabled;
4652
		encoder->get_config = adls_ddi_get_config;
4653 4654 4655
	} else if (IS_ROCKETLAKE(dev_priv)) {
		encoder->enable_clock = rkl_ddi_enable_clock;
		encoder->disable_clock = rkl_ddi_disable_clock;
4656
		encoder->is_clock_enabled = rkl_ddi_is_clock_enabled;
4657
		encoder->get_config = rkl_ddi_get_config;
4658
	} else if (IS_DG1(dev_priv)) {
4659 4660
		encoder->enable_clock = dg1_ddi_enable_clock;
		encoder->disable_clock = dg1_ddi_disable_clock;
4661
		encoder->is_clock_enabled = dg1_ddi_is_clock_enabled;
4662
		encoder->get_config = dg1_ddi_get_config;
4663 4664 4665 4666
	} else if (IS_JSL_EHL(dev_priv)) {
		if (intel_ddi_is_tc(dev_priv, port)) {
			encoder->enable_clock = jsl_ddi_tc_enable_clock;
			encoder->disable_clock = jsl_ddi_tc_disable_clock;
4667
			encoder->is_clock_enabled = jsl_ddi_tc_is_clock_enabled;
4668
			encoder->get_config = icl_ddi_combo_get_config;
4669 4670 4671
		} else {
			encoder->enable_clock = icl_ddi_combo_enable_clock;
			encoder->disable_clock = icl_ddi_combo_disable_clock;
4672
			encoder->is_clock_enabled = icl_ddi_combo_is_clock_enabled;
4673
			encoder->get_config = icl_ddi_combo_get_config;
4674
		}
4675
	} else if (DISPLAY_VER(dev_priv) >= 11) {
4676 4677 4678
		if (intel_ddi_is_tc(dev_priv, port)) {
			encoder->enable_clock = icl_ddi_tc_enable_clock;
			encoder->disable_clock = icl_ddi_tc_disable_clock;
4679
			encoder->is_clock_enabled = icl_ddi_tc_is_clock_enabled;
4680
			encoder->get_config = icl_ddi_tc_get_config;
4681 4682 4683
		} else {
			encoder->enable_clock = icl_ddi_combo_enable_clock;
			encoder->disable_clock = icl_ddi_combo_disable_clock;
4684
			encoder->is_clock_enabled = icl_ddi_combo_is_clock_enabled;
4685
			encoder->get_config = icl_ddi_combo_get_config;
4686
		}
4687
	} else if (IS_CANNONLAKE(dev_priv)) {
4688 4689
		encoder->enable_clock = cnl_ddi_enable_clock;
		encoder->disable_clock = cnl_ddi_disable_clock;
4690
		encoder->is_clock_enabled = cnl_ddi_is_clock_enabled;
4691
		encoder->get_config = cnl_ddi_get_config;
4692
	} else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
4693 4694
		/* BXT/GLK have fixed PLL->port mapping */
		encoder->get_config = bxt_ddi_get_config;
4695
	} else if (DISPLAY_VER(dev_priv) == 9) {
4696 4697
		encoder->enable_clock = skl_ddi_enable_clock;
		encoder->disable_clock = skl_ddi_disable_clock;
4698
		encoder->is_clock_enabled = skl_ddi_is_clock_enabled;
4699
		encoder->get_config = skl_ddi_get_config;
4700
	} else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv)) {
4701 4702
		encoder->enable_clock = hsw_ddi_enable_clock;
		encoder->disable_clock = hsw_ddi_disable_clock;
4703
		encoder->is_clock_enabled = hsw_ddi_is_clock_enabled;
4704
		encoder->get_config = hsw_ddi_get_config;
4705 4706
	}

4707 4708
	intel_ddi_buf_trans_init(encoder);

4709 4710 4711
	if (DISPLAY_VER(dev_priv) >= 13)
		encoder->hpd_pin = xelpd_hpd_pin(dev_priv, port);
	else if (IS_DG1(dev_priv))
4712 4713
		encoder->hpd_pin = dg1_hpd_pin(dev_priv, port);
	else if (IS_ROCKETLAKE(dev_priv))
4714
		encoder->hpd_pin = rkl_hpd_pin(dev_priv, port);
4715
	else if (DISPLAY_VER(dev_priv) >= 12)
4716
		encoder->hpd_pin = tgl_hpd_pin(dev_priv, port);
4717
	else if (IS_JSL_EHL(dev_priv))
4718
		encoder->hpd_pin = ehl_hpd_pin(dev_priv, port);
4719
	else if (DISPLAY_VER(dev_priv) == 11)
4720
		encoder->hpd_pin = icl_hpd_pin(dev_priv, port);
4721
	else if (IS_CANNONLAKE(dev_priv))
4722
		encoder->hpd_pin = cnl_hpd_pin(dev_priv, port);
4723
	else if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
4724
		encoder->hpd_pin = skl_hpd_pin(dev_priv, port);
4725 4726
	else
		encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
P
Paulo Zanoni 已提交
4727

4728
	if (DISPLAY_VER(dev_priv) >= 11)
4729 4730 4731
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& DDI_BUF_PORT_REVERSAL;
4732
	else
4733 4734 4735
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& (DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
4736

4737 4738 4739
	if (intel_bios_is_lane_reversal_needed(dev_priv, port))
		dig_port->saved_port_bits |= DDI_BUF_PORT_REVERSAL;

4740 4741 4742
	dig_port->dp.output_reg = INVALID_MMIO_REG;
	dig_port->max_lanes = intel_ddi_max_lanes(dig_port);
	dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
P
Paulo Zanoni 已提交
4743

4744
	if (intel_phy_is_tc(dev_priv, phy)) {
4745
		bool is_legacy =
4746 4747
			!intel_bios_encoder_supports_typec_usb(devdata) &&
			!intel_bios_encoder_supports_tbt(devdata);
4748

4749
		intel_tc_port_init(dig_port, is_legacy);
4750

4751 4752
		encoder->update_prepare = intel_ddi_update_prepare;
		encoder->update_complete = intel_ddi_update_complete;
4753
	}
4754

4755
	drm_WARN_ON(&dev_priv->drm, port > PORT_I);
4756
	dig_port->ddi_io_power_domain = POWER_DOMAIN_PORT_DDI_A_IO +
4757
					      port - PORT_A;
4758

4759
	if (init_dp) {
4760
		if (!intel_ddi_init_dp_connector(dig_port))
4761
			goto err;
4762

4763
		dig_port->hpd_pulse = intel_dp_hpd_pulse;
4764

4765 4766
		/* Splitter enable for eDP MSO is limited to certain pipes. */
		if (dig_port->dp.mso_link_count) {
4767
			encoder->pipe_mask = BIT(PIPE_A);
4768 4769 4770
			if (IS_ALDERLAKE_P(dev_priv))
				encoder->pipe_mask |= BIT(PIPE_B);
		}
4771
	}
4772

4773 4774
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
4775
	if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
4776
		if (!intel_ddi_init_hdmi_connector(dig_port))
4777
			goto err;
4778
	}
4779

4780
	if (DISPLAY_VER(dev_priv) >= 11) {
4781
		if (intel_phy_is_tc(dev_priv, phy))
4782
			dig_port->connected = intel_tc_port_connected;
4783
		else
4784
			dig_port->connected = lpt_digital_port_connected;
4785
	} else if (DISPLAY_VER(dev_priv) >= 8) {
4786 4787
		if (port == PORT_A || IS_GEMINILAKE(dev_priv) ||
		    IS_BROXTON(dev_priv))
4788
			dig_port->connected = bdw_digital_port_connected;
4789
		else
4790
			dig_port->connected = lpt_digital_port_connected;
4791
	} else {
4792
		if (port == PORT_A)
4793
			dig_port->connected = hsw_digital_port_connected;
4794
		else
4795
			dig_port->connected = lpt_digital_port_connected;
4796 4797
	}

4798
	intel_infoframe_init(dig_port);
4799

4800 4801 4802
	return;

err:
4803
	drm_encoder_cleanup(&encoder->base);
4804
	kfree(dig_port);
P
Paulo Zanoni 已提交
4805
}