intel_ddi.c 176.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

28
#include <drm/drm_scdc_helper.h>
29

30
#include "i915_drv.h"
31
#include "i915_trace.h"
32
#include "intel_audio.h"
33
#include "intel_combo_phy.h"
34
#include "intel_connector.h"
35
#include "intel_ddi.h"
36
#include "intel_display_types.h"
37
#include "intel_dp.h"
38
#include "intel_dp_mst.h"
39
#include "intel_dp_link_training.h"
40
#include "intel_dpio_phy.h"
41
#include "intel_dsi.h"
42
#include "intel_fifo_underrun.h"
43
#include "intel_gmbus.h"
44
#include "intel_hdcp.h"
45
#include "intel_hdmi.h"
46
#include "intel_hotplug.h"
47
#include "intel_lspcon.h"
48
#include "intel_panel.h"
49
#include "intel_psr.h"
50
#include "intel_sprite.h"
51
#include "intel_tc.h"
52
#include "intel_vdsc.h"
53

54 55 56
struct ddi_buf_trans {
	u32 trans1;	/* balance leg enable, de-emph level */
	u32 trans2;	/* vref sel, vswing */
57
	u8 i_boost;	/* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
58 59
};

60 61 62 63 64 65 66 67 68 69 70 71 72
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

73 74 75 76
/* HDMI/DVI modes ignore everything but the last 2 items. So we share
 * them for both DP and FDI transports, allowing those ports to
 * automatically adapt to HDMI connections as well
 */
77
static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
78 79 80 81 82 83 84 85 86
	{ 0x00FFFFFF, 0x0006000E, 0x0 },
	{ 0x00D75FFF, 0x0005000A, 0x0 },
	{ 0x00C30FFF, 0x00040006, 0x0 },
	{ 0x80AAAFFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x0005000A, 0x0 },
	{ 0x00D75FFF, 0x000C0004, 0x0 },
	{ 0x80C30FFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x00040006, 0x0 },
	{ 0x80D75FFF, 0x000B0000, 0x0 },
87 88
};

89
static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
90 91 92 93 94 95 96 97 98
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000F000A, 0x0 },
	{ 0x00C30FFF, 0x00060006, 0x0 },
	{ 0x00AAAFFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x000F000A, 0x0 },
	{ 0x00D75FFF, 0x00160004, 0x0 },
	{ 0x00C30FFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x00060006, 0x0 },
	{ 0x00D75FFF, 0x001E0000, 0x0 },
99 100
};

101 102
static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV d	db	*/
103 104 105 106 107 108 109 110 111 112 113 114
	{ 0x00FFFFFF, 0x0006000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00E79FFF, 0x000E000C, 0x0 },/* 1:	400	500	2	*/
	{ 0x00D75FFF, 0x0005000A, 0x0 },/* 2:	400	600	3.5	*/
	{ 0x00FFFFFF, 0x0005000A, 0x0 },/* 3:	600	600	0	*/
	{ 0x00E79FFF, 0x001D0007, 0x0 },/* 4:	600	750	2	*/
	{ 0x00D75FFF, 0x000C0004, 0x0 },/* 5:	600	900	3.5	*/
	{ 0x00FFFFFF, 0x00040006, 0x0 },/* 6:	800	800	0	*/
	{ 0x80E79FFF, 0x00030002, 0x0 },/* 7:	800	1000	2	*/
	{ 0x00FFFFFF, 0x00140005, 0x0 },/* 8:	850	850	0	*/
	{ 0x00FFFFFF, 0x000C0004, 0x0 },/* 9:	900	900	0	*/
	{ 0x00FFFFFF, 0x001C0003, 0x0 },/* 10:	950	950	0	*/
	{ 0x80FFFFFF, 0x00030002, 0x0 },/* 11:	1000	1000	0	*/
115 116
};

117
static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
118 119 120 121 122 123 124 125 126
	{ 0x00FFFFFF, 0x00000012, 0x0 },
	{ 0x00EBAFFF, 0x00020011, 0x0 },
	{ 0x00C71FFF, 0x0006000F, 0x0 },
	{ 0x00AAAFFF, 0x000E000A, 0x0 },
	{ 0x00FFFFFF, 0x00020011, 0x0 },
	{ 0x00DB6FFF, 0x0005000F, 0x0 },
	{ 0x00BEEFFF, 0x000A000C, 0x0 },
	{ 0x00FFFFFF, 0x0005000F, 0x0 },
	{ 0x00DB6FFF, 0x000A000C, 0x0 },
127 128
};

129
static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
130 131 132 133 134 135 136 137 138
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000E000A, 0x0 },
	{ 0x00BEFFFF, 0x00140006, 0x0 },
	{ 0x80B2CFFF, 0x001B0002, 0x0 },
	{ 0x00FFFFFF, 0x000E000A, 0x0 },
	{ 0x00DB6FFF, 0x00160005, 0x0 },
	{ 0x80C71FFF, 0x001A0002, 0x0 },
	{ 0x00F7DFFF, 0x00180004, 0x0 },
	{ 0x80D75FFF, 0x001B0002, 0x0 },
139 140
};

141
static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
142 143 144 145 146 147 148 149 150
	{ 0x00FFFFFF, 0x0001000E, 0x0 },
	{ 0x00D75FFF, 0x0004000A, 0x0 },
	{ 0x00C30FFF, 0x00070006, 0x0 },
	{ 0x00AAAFFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x0004000A, 0x0 },
	{ 0x00D75FFF, 0x00090004, 0x0 },
	{ 0x00C30FFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x00070006, 0x0 },
	{ 0x00D75FFF, 0x000C0000, 0x0 },
151 152
};

153 154
static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV df	db	*/
155 156 157 158 159 160 161 162 163 164
	{ 0x00FFFFFF, 0x0007000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00D75FFF, 0x000E000A, 0x0 },/* 1:	400	600	3.5	*/
	{ 0x00BEFFFF, 0x00140006, 0x0 },/* 2:	400	800	6	*/
	{ 0x00FFFFFF, 0x0009000D, 0x0 },/* 3:	450	450	0	*/
	{ 0x00FFFFFF, 0x000E000A, 0x0 },/* 4:	600	600	0	*/
	{ 0x00D7FFFF, 0x00140006, 0x0 },/* 5:	600	800	2.5	*/
	{ 0x80CB2FFF, 0x001B0002, 0x0 },/* 6:	600	1000	4.5	*/
	{ 0x00FFFFFF, 0x00140006, 0x0 },/* 7:	800	800	0	*/
	{ 0x80E79FFF, 0x001B0002, 0x0 },/* 8:	800	1000	2	*/
	{ 0x80FFFFFF, 0x001B0002, 0x0 },/* 9:	1000	1000	0	*/
165 166
};

167
/* Skylake H and S */
168
static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
169 170 171
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
172
	{ 0x80009010, 0x000000C0, 0x1 },
173 174
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
175
	{ 0x80007011, 0x000000C0, 0x1 },
176
	{ 0x00002016, 0x000000DF, 0x0 },
177
	{ 0x80005012, 0x000000C0, 0x1 },
178 179
};

180 181
/* Skylake U */
static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
182
	{ 0x0000201B, 0x000000A2, 0x0 },
183
	{ 0x00005012, 0x00000088, 0x0 },
184
	{ 0x80007011, 0x000000CD, 0x1 },
185
	{ 0x80009010, 0x000000C0, 0x1 },
186
	{ 0x0000201B, 0x0000009D, 0x0 },
187 188
	{ 0x80005012, 0x000000C0, 0x1 },
	{ 0x80007011, 0x000000C0, 0x1 },
189
	{ 0x00002016, 0x00000088, 0x0 },
190
	{ 0x80005012, 0x000000C0, 0x1 },
191 192
};

193 194
/* Skylake Y */
static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
195 196
	{ 0x00000018, 0x000000A2, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
197
	{ 0x80007011, 0x000000CD, 0x3 },
198
	{ 0x80009010, 0x000000C0, 0x3 },
199
	{ 0x00000018, 0x0000009D, 0x0 },
200 201
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
202
	{ 0x00000018, 0x00000088, 0x0 },
203
	{ 0x80005012, 0x000000C0, 0x3 },
204 205
};

206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244
/* Kabylake H and S */
static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x80009010, 0x000000C0, 0x1 },
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000C0, 0x1 },
	{ 0x00002016, 0x00000097, 0x0 },
	{ 0x80005012, 0x000000C0, 0x1 },
};

/* Kabylake U */
static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
	{ 0x0000201B, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x80009010, 0x000000C0, 0x3 },
	{ 0x0000201B, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00002016, 0x0000004F, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

/* Kabylake Y */
static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
	{ 0x00001017, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x8000800F, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000004C, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

245
/*
246
 * Skylake/Kabylake H and S
247 248
 * eDP 1.4 low vswing translation parameters
 */
249
static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
250 251 252 253 254 255 256 257 258 259 260 261 262
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00000018, 0x000000AB, 0x0 },
	{ 0x00007013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
};

/*
263
 * Skylake/Kabylake U
264 265 266 267 268 269 270 271 272 273 274 275 276
 * eDP 1.4 low vswing translation parameters
 */
static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00002016, 0x000000AB, 0x0 },
	{ 0x00005013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
277 278
};

279
/*
280
 * Skylake/Kabylake Y
281 282
 * eDP 1.4 low vswing translation parameters
 */
283
static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
284 285 286 287 288 289 290 291 292 293 294
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000AB, 0x0 },
	{ 0x00007011, 0x000000A4, 0x0 },
	{ 0x00009010, 0x000000DF, 0x0 },
	{ 0x00000018, 0x000000AA, 0x0 },
	{ 0x00006013, 0x000000A4, 0x0 },
	{ 0x00007011, 0x0000009D, 0x0 },
	{ 0x00000018, 0x000000A0, 0x0 },
	{ 0x00006012, 0x000000DF, 0x0 },
	{ 0x00000018, 0x0000008A, 0x0 },
};
295

296
/* Skylake/Kabylake U, H and S */
297
static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
298 299 300 301 302 303
	{ 0x00000018, 0x000000AC, 0x0 },
	{ 0x00005012, 0x0000009D, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00000018, 0x00000098, 0x0 },
	{ 0x00004013, 0x00000088, 0x0 },
304
	{ 0x80006012, 0x000000CD, 0x1 },
305
	{ 0x00000018, 0x000000DF, 0x0 },
306 307 308
	{ 0x80003015, 0x000000CD, 0x1 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x1 },
	{ 0x80000018, 0x000000C0, 0x1 },
309 310
};

311
/* Skylake/Kabylake Y */
312
static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
313 314
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00005012, 0x000000DF, 0x0 },
315
	{ 0x80007011, 0x000000CB, 0x3 },
316 317 318
	{ 0x00000018, 0x000000A4, 0x0 },
	{ 0x00000018, 0x0000009D, 0x0 },
	{ 0x00004013, 0x00000080, 0x0 },
319
	{ 0x80006013, 0x000000C0, 0x3 },
320
	{ 0x00000018, 0x0000008A, 0x0 },
321 322 323
	{ 0x80003015, 0x000000C0, 0x3 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x3 },
	{ 0x80000018, 0x000000C0, 0x3 },
324 325
};

326
struct bxt_ddi_buf_trans {
327 328 329 330
	u8 margin;	/* swing value */
	u8 scale;	/* scale value */
	u8 enable;	/* scale enable */
	u8 deemphasis;
331 332 333 334
};

static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
					/* Idx	NT mV diff	db  */
335 336 337 338 339 340 341 342 343 344
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 78,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 104, 0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 154, 0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 116, 0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 154, 0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 154, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
345 346
};

347 348
static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
					/* Idx	NT mV diff	db  */
349 350 351 352 353 354 355 356 357 358
	{ 26, 0, 0, 128, },	/* 0:	200		0   */
	{ 38, 0, 0, 112, },	/* 1:	200		1.5 */
	{ 48, 0, 0, 96,  },	/* 2:	200		4   */
	{ 54, 0, 0, 69,  },	/* 3:	200		6   */
	{ 32, 0, 0, 128, },	/* 4:	250		0   */
	{ 48, 0, 0, 104, },	/* 5:	250		1.5 */
	{ 54, 0, 0, 85,  },	/* 6:	250		4   */
	{ 43, 0, 0, 128, },	/* 7:	300		0   */
	{ 54, 0, 0, 101, },	/* 8:	300		1.5 */
	{ 48, 0, 0, 128, },	/* 9:	300		0   */
359 360
};

361 362 363 364 365
/* BSpec has 2 recommended values - entries 0 and 8.
 * Using the entry with higher vswing.
 */
static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
					/* Idx	NT mV diff	db  */
366 367 368 369 370 371 372 373 374 375
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 52,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 52,  0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 42,  0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 77,  0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 77,  0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 102, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
376 377
};

378
struct cnl_ddi_buf_trans {
379 380 381 382 383
	u8 dw2_swing_sel;
	u8 dw7_n_scalar;
	u8 dw4_cursor_coeff;
	u8 dw4_post_cursor_2;
	u8 dw4_post_cursor_1;
384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517
};

/* Voltage Swing Programming for VccIO 0.85V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x66, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x66, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x70, 0x3C, 0x00, 0x03 },	/* 460   600      2.3   */
	{ 0xC, 0x75, 0x3C, 0x00, 0x03 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5C, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x69, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x76, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5E, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x69, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0xB, 0x79, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7D, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x76, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7D, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x61, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x61, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x68, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xC, 0x6E, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x4, 0x7F, 0x3A, 0x00, 0x05 },	/* 460   600      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0x6, 0x7F, 0x2C, 0x00, 0x13 },	/* 400   1050     8.4   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 550   1050     5.6   */
	{ 0x5, 0x76, 0x3E, 0x00, 0x01 },	/* 850   900      0.5   */
	{ 0x6, 0x7F, 0x36, 0x00, 0x09 },	/* 750   1050     2.9   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5B, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7C, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x70, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7C, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5E, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x5E, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x64, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xE, 0x6A, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

518 519 520 521 522 523 524 525 526 527 528 529 530
/* icl_combo_phy_ddi_translations */
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
531 532
};

533 534 535 536 537 538 539 540 541 542 543 544
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0x0, 0x7F, 0x3F, 0x00, 0x00 },	/* 200   200      0.0   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 200   250      1.9   */
	{ 0x1, 0x7F, 0x33, 0x00, 0x0C },	/* 200   300      3.5   */
	{ 0x9, 0x7F, 0x31, 0x00, 0x0E },	/* 200   350      4.9   */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },	/* 250   250      0.0   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 250   300      1.6   */
	{ 0x9, 0x7F, 0x35, 0x00, 0x0A },	/* 250   350      2.9   */
	{ 0x1, 0x7F, 0x3F, 0x00, 0x00 },	/* 300   300      0.0   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 300   350      1.3   */
	{ 0x9, 0x7F, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
545 546
};

547 548 549 550 551 552 553 554 555 556 557 558
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr3[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
559 560
};

561 562 563 564 565 566 567 568 569
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_hdmi[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   ALS */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
570 571
};

572
static const struct cnl_ddi_buf_trans ehl_combo_phy_ddi_translations_dp[] = {
573 574 575
						/* NT mV Trans mV db    */
	{ 0xA, 0x33, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x47, 0x36, 0x00, 0x09 },	/* 350   500      3.1   */
576 577
	{ 0xC, 0x64, 0x34, 0x00, 0x0B },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 350   900      8.2   */
578
	{ 0xA, 0x46, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
579 580
	{ 0xC, 0x64, 0x38, 0x00, 0x07 },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x32, 0x00, 0x0D },	/* 500   900      5.1   */
581
	{ 0xC, 0x61, 0x3F, 0x00, 0x00 },	/* 650   700      0.6   */
582
	{ 0x6, 0x7F, 0x38, 0x00, 0x07 },	/* 600   900      3.5   */
583 584 585
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613
static const struct cnl_ddi_buf_trans jsl_combo_phy_ddi_translations_edp_hbr[] = {
						/* NT mV Trans mV db    */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },        /* 200   200      0.0   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },        /* 200   250      1.9   */
	{ 0x1, 0x7F, 0x33, 0x00, 0x0C },        /* 200   300      3.5   */
	{ 0xA, 0x35, 0x36, 0x00, 0x09 },        /* 200   350      4.9   */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },        /* 250   250      0.0   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },        /* 250   300      1.6   */
	{ 0xA, 0x35, 0x35, 0x00, 0x0A },        /* 250   350      2.9   */
	{ 0x1, 0x7F, 0x3F, 0x00, 0x00 },        /* 300   300      0.0   */
	{ 0xA, 0x35, 0x38, 0x00, 0x07 },        /* 300   350      1.3   */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },        /* 350   350      0.0   */
};

static const struct cnl_ddi_buf_trans jsl_combo_phy_ddi_translations_edp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },        /* 200   200      0.0   */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },        /* 200   250      1.9   */
	{ 0x1, 0x7F, 0x3D, 0x00, 0x02 },        /* 200   300      3.5   */
	{ 0xA, 0x35, 0x38, 0x00, 0x07 },        /* 200   350      4.9   */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },        /* 250   250      0.0   */
	{ 0x1, 0x7F, 0x3F, 0x00, 0x00 },        /* 250   300      1.6   */
	{ 0xA, 0x35, 0x3A, 0x00, 0x05 },        /* 250   350      2.9   */
	{ 0x1, 0x7F, 0x3F, 0x00, 0x00 },        /* 300   300      0.0   */
	{ 0xA, 0x35, 0x38, 0x00, 0x07 },        /* 300   350      1.3   */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },        /* 350   350      0.0   */
};

614 615
struct icl_mg_phy_ddi_buf_trans {
	u32 cri_txdeemph_override_11_6;
616
	u32 cri_txdeemph_override_5_0;
617 618 619
	u32 cri_txdeemph_override_17_12;
};

620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_rbr_hbr[] = {
				/* Voltage swing  pre-emphasis */
	{ 0x18, 0x00, 0x00 },	/* 0              0   */
	{ 0x1D, 0x00, 0x05 },	/* 0              1   */
	{ 0x24, 0x00, 0x0C },	/* 0              2   */
	{ 0x2B, 0x00, 0x14 },	/* 0              3   */
	{ 0x21, 0x00, 0x00 },	/* 1              0   */
	{ 0x2B, 0x00, 0x08 },	/* 1              1   */
	{ 0x30, 0x00, 0x0F },	/* 1              2   */
	{ 0x31, 0x00, 0x03 },	/* 2              0   */
	{ 0x34, 0x00, 0x0B },	/* 2              1   */
	{ 0x3F, 0x00, 0x00 },	/* 3              0   */
};

static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_hbr2_hbr3[] = {
635
				/* Voltage swing  pre-emphasis */
636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659
	{ 0x18, 0x00, 0x00 },	/* 0              0   */
	{ 0x1D, 0x00, 0x05 },	/* 0              1   */
	{ 0x24, 0x00, 0x0C },	/* 0              2   */
	{ 0x2B, 0x00, 0x14 },	/* 0              3   */
	{ 0x26, 0x00, 0x00 },	/* 1              0   */
	{ 0x2C, 0x00, 0x07 },	/* 1              1   */
	{ 0x33, 0x00, 0x0C },	/* 1              2   */
	{ 0x2E, 0x00, 0x00 },	/* 2              0   */
	{ 0x36, 0x00, 0x09 },	/* 2              1   */
	{ 0x3F, 0x00, 0x00 },	/* 3              0   */
};

static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_hdmi[] = {
				/* HDMI Preset	VS	Pre-emph */
	{ 0x1A, 0x0, 0x0 },	/* 1		400mV	0dB */
	{ 0x20, 0x0, 0x0 },	/* 2		500mV	0dB */
	{ 0x29, 0x0, 0x0 },	/* 3		650mV	0dB */
	{ 0x32, 0x0, 0x0 },	/* 4		800mV	0dB */
	{ 0x3F, 0x0, 0x0 },	/* 5		1000mV	0dB */
	{ 0x3A, 0x0, 0x5 },	/* 6		Full	-1.5 dB */
	{ 0x39, 0x0, 0x6 },	/* 7		Full	-1.8 dB */
	{ 0x38, 0x0, 0x7 },	/* 8		Full	-2 dB */
	{ 0x37, 0x0, 0x8 },	/* 9		Full	-2.5 dB */
	{ 0x36, 0x0, 0x9 },	/* 10		Full	-3 dB */
660 661
};

662 663 664 665 666 667
struct tgl_dkl_phy_ddi_buf_trans {
	u32 dkl_vswing_control;
	u32 dkl_preshoot_control;
	u32 dkl_de_emphasis_control;
};

668
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_dp_ddi_trans[] = {
669 670
				/* VS	pre-emp	Non-trans mV	Pre-emph dB */
	{ 0x7, 0x0, 0x00 },	/* 0	0	400mV		0 dB */
671 672
	{ 0x5, 0x0, 0x05 },	/* 0	1	400mV		3.5 dB */
	{ 0x2, 0x0, 0x0B },	/* 0	2	400mV		6 dB */
673 674 675 676 677 678 679 680 681 682 683 684 685 686
	{ 0x0, 0x0, 0x18 },	/* 0	3	400mV		9.5 dB */
	{ 0x5, 0x0, 0x00 },	/* 1	0	600mV		0 dB */
	{ 0x2, 0x0, 0x08 },	/* 1	1	600mV		3.5 dB */
	{ 0x0, 0x0, 0x14 },	/* 1	2	600mV		6 dB */
	{ 0x2, 0x0, 0x00 },	/* 2	0	800mV		0 dB */
	{ 0x0, 0x0, 0x0B },	/* 2	1	800mV		3.5 dB */
	{ 0x0, 0x0, 0x00 },	/* 3	0	1200mV		0 dB HDMI default */
};

static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_dp_ddi_trans_hbr2[] = {
				/* VS	pre-emp	Non-trans mV	Pre-emph dB */
	{ 0x7, 0x0, 0x00 },	/* 0	0	400mV		0 dB */
	{ 0x5, 0x0, 0x05 },	/* 0	1	400mV		3.5 dB */
	{ 0x2, 0x0, 0x0B },	/* 0	2	400mV		6 dB */
687 688
	{ 0x0, 0x0, 0x19 },	/* 0	3	400mV		9.5 dB */
	{ 0x5, 0x0, 0x00 },	/* 1	0	600mV		0 dB */
689
	{ 0x2, 0x0, 0x08 },	/* 1	1	600mV		3.5 dB */
690 691 692 693 694 695
	{ 0x0, 0x0, 0x14 },	/* 1	2	600mV		6 dB */
	{ 0x2, 0x0, 0x00 },	/* 2	0	800mV		0 dB */
	{ 0x0, 0x0, 0x0B },	/* 2	1	800mV		3.5 dB */
	{ 0x0, 0x0, 0x00 },	/* 3	0	1200mV		0 dB HDMI default */
};

696 697 698 699 700 701 702 703 704 705 706 707 708 709
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_hdmi_ddi_trans[] = {
				/* HDMI Preset	VS	Pre-emph */
	{ 0x7, 0x0, 0x0 },	/* 1		400mV	0dB */
	{ 0x6, 0x0, 0x0 },	/* 2		500mV	0dB */
	{ 0x4, 0x0, 0x0 },	/* 3		650mV	0dB */
	{ 0x2, 0x0, 0x0 },	/* 4		800mV	0dB */
	{ 0x0, 0x0, 0x0 },	/* 5		1000mV	0dB */
	{ 0x0, 0x0, 0x5 },	/* 6		Full	-1.5 dB */
	{ 0x0, 0x0, 0x6 },	/* 7		Full	-1.8 dB */
	{ 0x0, 0x0, 0x7 },	/* 8		Full	-2 dB */
	{ 0x0, 0x0, 0x8 },	/* 9		Full	-2.5 dB */
	{ 0x0, 0x0, 0xA },	/* 10		Full	-3 dB */
};

710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x32, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7D, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x63, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x47, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x63, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x61, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7B, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

738 739 740 741 742 743 744 745 746 747 748 749 750 751
static const struct cnl_ddi_buf_trans tgl_uy_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x36, 0x00, 0x09 },	/* 350   500      3.1   */
	{ 0xC, 0x60, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0xC, 0x7F, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xC, 0x47, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x6F, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7D, 0x32, 0x00, 0x0D },	/* 500   900      5.1   */
	{ 0x6, 0x60, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773
/*
 * Cloned the HOBL entry to comply with the voltage and pre-emphasis entries
 * that DisplayPort specification requires
 */
static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_edp_hbr2_hobl[] = {
						/* VS	pre-emp	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 0	0	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 0	1	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 0	2	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 0	3	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1	0	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1	1	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1	2	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 2	0	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 2	1	*/
};

static bool is_hobl_buf_trans(const struct cnl_ddi_buf_trans *table)
{
	return table == tgl_combo_phy_ddi_translations_edp_hbr2_hobl;
}

774
static const struct ddi_buf_trans *
775
bdw_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
776
{
777 778
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

779 780 781 782 783 784 785 786 787
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
		return bdw_ddi_translations_edp;
	} else {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return bdw_ddi_translations_dp;
	}
}

788
static const struct ddi_buf_trans *
789
skl_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
790
{
791 792
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

793
	if (IS_SKL_ULX(dev_priv)) {
794
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
795
		return skl_y_ddi_translations_dp;
796
	} else if (IS_SKL_ULT(dev_priv)) {
797
		*n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
798
		return skl_u_ddi_translations_dp;
799 800
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
801
		return skl_ddi_translations_dp;
802 803 804
	}
}

805
static const struct ddi_buf_trans *
806
kbl_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
807
{
808 809
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

810 811 812
	if (IS_KBL_ULX(dev_priv) ||
	    IS_CFL_ULX(dev_priv) ||
	    IS_CML_ULX(dev_priv)) {
813 814
		*n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
		return kbl_y_ddi_translations_dp;
815 816 817
	} else if (IS_KBL_ULT(dev_priv) ||
		   IS_CFL_ULT(dev_priv) ||
		   IS_CML_ULT(dev_priv)) {
818 819 820 821 822 823 824 825
		*n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
		return kbl_u_ddi_translations_dp;
	} else {
		*n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
		return kbl_ddi_translations_dp;
	}
}

826
static const struct ddi_buf_trans *
827
skl_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
828
{
829 830
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

831
	if (dev_priv->vbt.edp.low_vswing) {
832 833 834 835
		if (IS_SKL_ULX(dev_priv) ||
		    IS_KBL_ULX(dev_priv) ||
		    IS_CFL_ULX(dev_priv) ||
		    IS_CML_ULX(dev_priv)) {
836
			*n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
837
			return skl_y_ddi_translations_edp;
838 839 840 841
		} else if (IS_SKL_ULT(dev_priv) ||
			   IS_KBL_ULT(dev_priv) ||
			   IS_CFL_ULT(dev_priv) ||
			   IS_CML_ULT(dev_priv)) {
842
			*n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
843
			return skl_u_ddi_translations_edp;
844 845
		} else {
			*n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
846
			return skl_ddi_translations_edp;
847 848
		}
	}
849

850 851 852
	if (IS_KABYLAKE(dev_priv) ||
	    IS_COFFEELAKE(dev_priv) ||
	    IS_COMETLAKE(dev_priv))
853
		return kbl_get_buf_trans_dp(encoder, n_entries);
854
	else
855
		return skl_get_buf_trans_dp(encoder, n_entries);
856 857 858
}

static const struct ddi_buf_trans *
859
skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
860
{
861 862 863 864
	if (IS_SKL_ULX(dev_priv) ||
	    IS_KBL_ULX(dev_priv) ||
	    IS_CFL_ULX(dev_priv) ||
	    IS_CML_ULX(dev_priv)) {
865
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
866
		return skl_y_ddi_translations_hdmi;
867 868
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
869
		return skl_ddi_translations_hdmi;
870 871 872
	}
}

873 874 875 876 877 878 879 880 881
static int skl_buf_trans_num_entries(enum port port, int n_entries)
{
	/* Only DDIA and DDIE can select the 10th register with DP */
	if (port == PORT_A || port == PORT_E)
		return min(n_entries, 10);
	else
		return min(n_entries, 9);
}

882
static const struct ddi_buf_trans *
883
intel_ddi_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
884
{
885 886
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

887 888 889
	if (IS_KABYLAKE(dev_priv) ||
	    IS_COFFEELAKE(dev_priv) ||
	    IS_COMETLAKE(dev_priv)) {
890
		const struct ddi_buf_trans *ddi_translations =
891
			kbl_get_buf_trans_dp(encoder, n_entries);
892
		*n_entries = skl_buf_trans_num_entries(encoder->port, *n_entries);
893
		return ddi_translations;
894
	} else if (IS_SKYLAKE(dev_priv)) {
895
		const struct ddi_buf_trans *ddi_translations =
896
			skl_get_buf_trans_dp(encoder, n_entries);
897
		*n_entries = skl_buf_trans_num_entries(encoder->port, *n_entries);
898
		return ddi_translations;
899 900 901 902 903 904 905 906 907 908 909 910 911
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return  bdw_ddi_translations_dp;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
912
intel_ddi_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
913
{
914 915
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

916
	if (IS_GEN9_BC(dev_priv)) {
917
		const struct ddi_buf_trans *ddi_translations =
918
			skl_get_buf_trans_edp(encoder, n_entries);
919
		*n_entries = skl_buf_trans_num_entries(encoder->port, *n_entries);
920
		return ddi_translations;
921
	} else if (IS_BROADWELL(dev_priv)) {
922
		return bdw_get_buf_trans_edp(encoder, n_entries);
923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
			    int *n_entries)
{
	if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_fdi);
		return bdw_ddi_translations_fdi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
		return hsw_ddi_translations_fdi;
	}

	*n_entries = 0;
	return NULL;
}

948
static const struct ddi_buf_trans *
949
intel_ddi_get_buf_trans_hdmi(struct intel_encoder *encoder,
950 951
			     int *n_entries)
{
952 953
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

954 955 956 957 958 959 960 961 962 963 964 965 966 967
	if (IS_GEN9_BC(dev_priv)) {
		return skl_get_buf_trans_hdmi(dev_priv, n_entries);
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
		return bdw_ddi_translations_hdmi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
		return hsw_ddi_translations_hdmi;
	}

	*n_entries = 0;
	return NULL;
}

968
static const struct bxt_ddi_buf_trans *
969
bxt_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
970 971 972 973 974 975
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
	return bxt_ddi_translations_dp;
}

static const struct bxt_ddi_buf_trans *
976
bxt_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
977
{
978 979
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

980 981 982 983 984
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
		return bxt_ddi_translations_edp;
	}

985
	return bxt_get_buf_trans_dp(encoder, n_entries);
986 987 988
}

static const struct bxt_ddi_buf_trans *
989
bxt_get_buf_trans_hdmi(struct intel_encoder *encoder, int *n_entries)
990 991 992 993 994
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
	return bxt_ddi_translations_hdmi;
}

995
static const struct cnl_ddi_buf_trans *
996
cnl_get_buf_trans_hdmi(struct intel_encoder *encoder, int *n_entries)
997
{
998
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
999
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V);
		return cnl_ddi_translations_hdmi_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V);
		return cnl_ddi_translations_hdmi_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V);
		return cnl_ddi_translations_hdmi_1_05V;
1010 1011
	} else {
		*n_entries = 1; /* shut up gcc */
1012
		MISSING_CASE(voltage);
1013
	}
1014 1015 1016 1017
	return NULL;
}

static const struct cnl_ddi_buf_trans *
1018
cnl_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
1019
{
1020
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1021
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V);
		return cnl_ddi_translations_dp_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V);
		return cnl_ddi_translations_dp_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V);
		return cnl_ddi_translations_dp_1_05V;
1032 1033
	} else {
		*n_entries = 1; /* shut up gcc */
1034
		MISSING_CASE(voltage);
1035
	}
1036 1037 1038 1039
	return NULL;
}

static const struct cnl_ddi_buf_trans *
1040
cnl_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
1041
{
1042
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1043
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054

	if (dev_priv->vbt.edp.low_vswing) {
		if (voltage == VOLTAGE_INFO_0_85V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V);
			return cnl_ddi_translations_edp_0_85V;
		} else if (voltage == VOLTAGE_INFO_0_95V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V);
			return cnl_ddi_translations_edp_0_95V;
		} else if (voltage == VOLTAGE_INFO_1_05V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V);
			return cnl_ddi_translations_edp_1_05V;
1055 1056
		} else {
			*n_entries = 1; /* shut up gcc */
1057
			MISSING_CASE(voltage);
1058
		}
1059 1060
		return NULL;
	} else {
1061
		return cnl_get_buf_trans_dp(encoder, n_entries);
1062 1063 1064
	}
}

1065
static const struct cnl_ddi_buf_trans *
1066 1067
icl_get_combo_buf_trans_hdmi(struct intel_encoder *encoder,
			     const struct intel_crtc_state *crtc_state,
1068 1069 1070 1071 1072 1073 1074
			     int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
	return icl_combo_phy_ddi_translations_hdmi;
}

static const struct cnl_ddi_buf_trans *
1075 1076
icl_get_combo_buf_trans_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
1077 1078 1079 1080 1081 1082 1083
			   int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_dp_hbr2);
	return icl_combo_phy_ddi_translations_dp_hbr2;
}

static const struct cnl_ddi_buf_trans *
1084 1085
icl_get_combo_buf_trans_edp(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
1086
			    int *n_entries)
1087
{
1088 1089
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

1090
	if (crtc_state->port_clock > 540000) {
1091 1092
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr3);
		return icl_combo_phy_ddi_translations_edp_hbr3;
1093
	} else if (dev_priv->vbt.edp.low_vswing) {
1094 1095
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
		return icl_combo_phy_ddi_translations_edp_hbr2;
1096
	}
1097

1098
	return icl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
1099 1100 1101
}

static const struct cnl_ddi_buf_trans *
1102 1103
icl_get_combo_buf_trans(struct intel_encoder *encoder,
			const struct intel_crtc_state *crtc_state,
1104 1105
			int *n_entries)
{
1106 1107 1108 1109
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		return icl_get_combo_buf_trans_hdmi(encoder, crtc_state, n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
		return icl_get_combo_buf_trans_edp(encoder, crtc_state, n_entries);
1110
	else
1111
		return icl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
1112 1113
}

1114
static const struct icl_mg_phy_ddi_buf_trans *
1115 1116
icl_get_mg_buf_trans_hdmi(struct intel_encoder *encoder,
			  const struct intel_crtc_state *crtc_state,
1117 1118 1119 1120 1121 1122 1123
			  int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_hdmi);
	return icl_mg_phy_ddi_translations_hdmi;
}

static const struct icl_mg_phy_ddi_buf_trans *
1124 1125
icl_get_mg_buf_trans_dp(struct intel_encoder *encoder,
			const struct intel_crtc_state *crtc_state,
1126
			int *n_entries)
1127
{
1128
	if (crtc_state->port_clock > 270000) {
1129 1130
		*n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_hbr2_hbr3);
		return icl_mg_phy_ddi_translations_hbr2_hbr3;
1131 1132 1133
	} else {
		*n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_rbr_hbr);
		return icl_mg_phy_ddi_translations_rbr_hbr;
1134
	}
1135
}
1136

1137
static const struct icl_mg_phy_ddi_buf_trans *
1138 1139
icl_get_mg_buf_trans(struct intel_encoder *encoder,
		     const struct intel_crtc_state *crtc_state,
1140 1141
		     int *n_entries)
{
1142 1143
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		return icl_get_mg_buf_trans_hdmi(encoder, crtc_state, n_entries);
1144
	else
1145
		return icl_get_mg_buf_trans_dp(encoder, crtc_state, n_entries);
1146 1147
}

1148
static const struct cnl_ddi_buf_trans *
1149 1150
ehl_get_combo_buf_trans_hdmi(struct intel_encoder *encoder,
			     const struct intel_crtc_state *crtc_state,
1151 1152 1153 1154 1155 1156 1157
			     int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
	return icl_combo_phy_ddi_translations_hdmi;
}

static const struct cnl_ddi_buf_trans *
1158 1159
ehl_get_combo_buf_trans_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
1160 1161 1162 1163 1164 1165 1166
			   int *n_entries)
{
	*n_entries = ARRAY_SIZE(ehl_combo_phy_ddi_translations_dp);
	return ehl_combo_phy_ddi_translations_dp;
}

static const struct cnl_ddi_buf_trans *
1167 1168
ehl_get_combo_buf_trans_edp(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
1169
			    int *n_entries)
1170
{
1171 1172
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

1173
	if (dev_priv->vbt.edp.low_vswing) {
1174 1175
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
		return icl_combo_phy_ddi_translations_edp_hbr2;
1176
	}
1177

1178
	return ehl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
1179 1180 1181
}

static const struct cnl_ddi_buf_trans *
1182 1183
ehl_get_combo_buf_trans(struct intel_encoder *encoder,
			const struct intel_crtc_state *crtc_state,
1184 1185
			int *n_entries)
{
1186 1187 1188 1189
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		return ehl_get_combo_buf_trans_hdmi(encoder, crtc_state, n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
		return ehl_get_combo_buf_trans_edp(encoder, crtc_state, n_entries);
1190
	else
1191
		return ehl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
1192 1193
}

1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
static const struct cnl_ddi_buf_trans *
jsl_get_combo_buf_trans_hdmi(struct intel_encoder *encoder,
			     const struct intel_crtc_state *crtc_state,
			     int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
	return icl_combo_phy_ddi_translations_hdmi;
}

static const struct cnl_ddi_buf_trans *
jsl_get_combo_buf_trans_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
			   int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_dp_hbr2);
	return icl_combo_phy_ddi_translations_dp_hbr2;
}

static const struct cnl_ddi_buf_trans *
jsl_get_combo_buf_trans_edp(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
			    int *n_entries)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (dev_priv->vbt.edp.low_vswing) {
		if (crtc_state->port_clock > 270000) {
			*n_entries = ARRAY_SIZE(jsl_combo_phy_ddi_translations_edp_hbr2);
			return jsl_combo_phy_ddi_translations_edp_hbr2;
		} else {
			*n_entries = ARRAY_SIZE(jsl_combo_phy_ddi_translations_edp_hbr);
			return jsl_combo_phy_ddi_translations_edp_hbr;
		}
	}

	return jsl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
}

static const struct cnl_ddi_buf_trans *
jsl_get_combo_buf_trans(struct intel_encoder *encoder,
			const struct intel_crtc_state *crtc_state,
			int *n_entries)
{
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		return jsl_get_combo_buf_trans_hdmi(encoder, crtc_state, n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
		return jsl_get_combo_buf_trans_edp(encoder, crtc_state, n_entries);
	else
		return jsl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
}

1245
static const struct cnl_ddi_buf_trans *
1246 1247
tgl_get_combo_buf_trans_hdmi(struct intel_encoder *encoder,
			     const struct intel_crtc_state *crtc_state,
1248
			     int *n_entries)
1249
{
1250 1251 1252
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
	return icl_combo_phy_ddi_translations_hdmi;
}
1253

1254
static const struct cnl_ddi_buf_trans *
1255 1256
tgl_get_combo_buf_trans_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
1257 1258 1259
			   int *n_entries)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1260

1261
	if (crtc_state->port_clock > 270000) {
1262 1263 1264 1265
		if (IS_TGL_U(dev_priv) || IS_TGL_Y(dev_priv)) {
			*n_entries = ARRAY_SIZE(tgl_uy_combo_phy_ddi_translations_dp_hbr2);
			return tgl_uy_combo_phy_ddi_translations_dp_hbr2;
		} else {
1266 1267
			*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr2);
			return tgl_combo_phy_ddi_translations_dp_hbr2;
1268
		}
1269
	} else {
1270 1271
		*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr);
		return tgl_combo_phy_ddi_translations_dp_hbr;
1272 1273 1274
	}
}

1275
static const struct cnl_ddi_buf_trans *
1276 1277
tgl_get_combo_buf_trans_edp(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
1278 1279 1280 1281 1282
			    int *n_entries)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

1283
	if (crtc_state->port_clock > 540000) {
1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr3);
		return icl_combo_phy_ddi_translations_edp_hbr3;
	} else if (dev_priv->vbt.edp.hobl && !intel_dp->hobl_failed) {
		*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_edp_hbr2_hobl);
		return tgl_combo_phy_ddi_translations_edp_hbr2_hobl;
	} else if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
		return icl_combo_phy_ddi_translations_edp_hbr2;
	}

1294
	return tgl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
1295 1296 1297
}

static const struct cnl_ddi_buf_trans *
1298 1299
tgl_get_combo_buf_trans(struct intel_encoder *encoder,
			const struct intel_crtc_state *crtc_state,
1300 1301
			int *n_entries)
{
1302 1303 1304 1305
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		return tgl_get_combo_buf_trans_hdmi(encoder, crtc_state, n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
		return tgl_get_combo_buf_trans_edp(encoder, crtc_state, n_entries);
1306
	else
1307
		return tgl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
1308 1309
}

1310
static const struct tgl_dkl_phy_ddi_buf_trans *
1311 1312
tgl_get_dkl_buf_trans_hdmi(struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
1313 1314 1315 1316 1317 1318 1319
			   int *n_entries)
{
	*n_entries = ARRAY_SIZE(tgl_dkl_phy_hdmi_ddi_trans);
	return tgl_dkl_phy_hdmi_ddi_trans;
}

static const struct tgl_dkl_phy_ddi_buf_trans *
1320 1321
tgl_get_dkl_buf_trans_dp(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state,
1322
			 int *n_entries)
1323
{
1324
	if (crtc_state->port_clock > 270000) {
1325 1326
		*n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans_hbr2);
		return tgl_dkl_phy_dp_ddi_trans_hbr2;
1327 1328 1329
	} else {
		*n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans);
		return tgl_dkl_phy_dp_ddi_trans;
1330
	}
1331
}
1332

1333
static const struct tgl_dkl_phy_ddi_buf_trans *
1334 1335
tgl_get_dkl_buf_trans(struct intel_encoder *encoder,
		      const struct intel_crtc_state *crtc_state,
1336 1337
		      int *n_entries)
{
1338 1339
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		return tgl_get_dkl_buf_trans_hdmi(encoder, crtc_state, n_entries);
1340
	else
1341
		return tgl_get_dkl_buf_trans_dp(encoder, crtc_state, n_entries);
1342 1343
}

1344 1345
static int intel_ddi_hdmi_level(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state)
1346
{
1347
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1348
	int n_entries, level, default_entry;
1349
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1350

1351 1352
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
1353
			tgl_get_combo_buf_trans_hdmi(encoder, crtc_state, &n_entries);
1354
		else
1355
			tgl_get_dkl_buf_trans_hdmi(encoder, crtc_state, &n_entries);
1356 1357
		default_entry = n_entries - 1;
	} else if (INTEL_GEN(dev_priv) == 11) {
1358
		if (intel_phy_is_combo(dev_priv, phy))
1359
			icl_get_combo_buf_trans_hdmi(encoder, crtc_state, &n_entries);
1360
		else
1361
			icl_get_mg_buf_trans_hdmi(encoder, crtc_state, &n_entries);
1362 1363
		default_entry = n_entries - 1;
	} else if (IS_CANNONLAKE(dev_priv)) {
1364
		cnl_get_buf_trans_hdmi(encoder, &n_entries);
1365
		default_entry = n_entries - 1;
1366
	} else if (IS_GEN9_LP(dev_priv)) {
1367
		bxt_get_buf_trans_hdmi(encoder, &n_entries);
1368
		default_entry = n_entries - 1;
1369
	} else if (IS_GEN9_BC(dev_priv)) {
1370
		intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1371
		default_entry = 8;
1372
	} else if (IS_BROADWELL(dev_priv)) {
1373
		intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1374
		default_entry = 7;
1375
	} else if (IS_HASWELL(dev_priv)) {
1376
		intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1377
		default_entry = 6;
1378
	} else {
1379
		drm_WARN(&dev_priv->drm, 1, "ddi translation table missing\n");
1380
		return 0;
1381 1382
	}

1383
	if (drm_WARN_ON_ONCE(&dev_priv->drm, n_entries == 0))
1384
		return 0;
1385

1386 1387
	level = intel_bios_hdmi_level_shift(encoder);
	if (level < 0)
1388 1389
		level = default_entry;

1390
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1391
		level = n_entries - 1;
1392

1393
	return level;
1394 1395
}

1396 1397
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
1398 1399
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
1400
 */
1401 1402
static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
					 const struct intel_crtc_state *crtc_state)
1403
{
1404
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1405
	u32 iboost_bit = 0;
1406
	int i, n_entries;
1407
	enum port port = encoder->port;
1408
	const struct ddi_buf_trans *ddi_translations;
1409

1410 1411 1412 1413
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
		ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
							       &n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
1414
		ddi_translations = intel_ddi_get_buf_trans_edp(encoder,
1415
							       &n_entries);
1416
	else
1417
		ddi_translations = intel_ddi_get_buf_trans_dp(encoder,
1418
							      &n_entries);
1419

1420
	/* If we're boosting the current, set bit 31 of trans1 */
1421
	if (IS_GEN9_BC(dev_priv) && intel_bios_dp_boost_level(encoder))
1422
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1423

1424
	for (i = 0; i < n_entries; i++) {
1425 1426 1427 1428
		intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, i),
			       ddi_translations[i].trans1 | iboost_bit);
		intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, i),
			       ddi_translations[i].trans2);
1429
	}
1430 1431 1432 1433 1434 1435 1436
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
1437
static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
1438
					   int level)
1439 1440 1441
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
1442
	int n_entries;
1443
	enum port port = encoder->port;
1444
	const struct ddi_buf_trans *ddi_translations;
1445

1446
	ddi_translations = intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1447

1448
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
1449
		return;
1450
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1451
		level = n_entries - 1;
1452

1453
	/* If we're boosting the current, set bit 31 of trans1 */
1454
	if (IS_GEN9_BC(dev_priv) && intel_bios_hdmi_boost_level(encoder))
1455
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1456

1457
	/* Entry 9 is for HDMI: */
1458 1459 1460 1461
	intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, 9),
		       ddi_translations[level].trans1 | iboost_bit);
	intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, 9),
		       ddi_translations[level].trans2);
1462 1463
}

1464 1465 1466
static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
				    enum port port)
{
1467 1468 1469
	if (IS_BROXTON(dev_priv)) {
		udelay(16);
		return;
1470
	}
1471 1472 1473 1474 1475

	if (wait_for_us((intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			 DDI_BUF_IS_IDLE), 8))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get idle\n",
			port_name(port));
1476
}
1477

1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
static void intel_wait_ddi_buf_active(struct drm_i915_private *dev_priv,
				      enum port port)
{
	/* Wait > 518 usecs for DDI_BUF_CTL to be non idle */
	if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
		usleep_range(518, 1000);
		return;
	}

	if (wait_for_us(!(intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			  DDI_BUF_IS_IDLE), 500))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get active\n",
			port_name(port));
}

1493
static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
1494
{
1495
	switch (pll->info->id) {
1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
1509
		MISSING_CASE(pll->info->id);
1510 1511 1512 1513
		return PORT_CLK_SEL_NONE;
	}
}

1514
static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
1515
				  const struct intel_crtc_state *crtc_state)
1516
{
1517 1518
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	int clock = crtc_state->port_clock;
1519 1520 1521 1522
	const enum intel_dpll_id id = pll->info->id;

	switch (id) {
	default:
1523 1524 1525 1526
		/*
		 * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
		 * here, so do warn if this get passed in
		 */
1527 1528
		MISSING_CASE(id);
		return DDI_CLK_SEL_NONE;
1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
	case DPLL_ID_ICL_TBTPLL:
		switch (clock) {
		case 162000:
			return DDI_CLK_SEL_TBT_162;
		case 270000:
			return DDI_CLK_SEL_TBT_270;
		case 540000:
			return DDI_CLK_SEL_TBT_540;
		case 810000:
			return DDI_CLK_SEL_TBT_810;
		default:
			MISSING_CASE(clock);
1541
			return DDI_CLK_SEL_NONE;
1542
		}
1543 1544 1545 1546
	case DPLL_ID_ICL_MGPLL1:
	case DPLL_ID_ICL_MGPLL2:
	case DPLL_ID_ICL_MGPLL3:
	case DPLL_ID_ICL_MGPLL4:
1547 1548
	case DPLL_ID_TGL_MGPLL5:
	case DPLL_ID_TGL_MGPLL6:
1549 1550 1551 1552
		return DDI_CLK_SEL_MG;
	}
}

1553 1554 1555 1556 1557 1558 1559 1560 1561
/* Starting with Haswell, different DDI ports can work in FDI mode for
 * connection to the PCH-located connectors. For this, it is necessary to train
 * both the DDI port and PCH receiver for the desired DDI buffer settings.
 *
 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
 * please note that when FDI mode is active on DDI E, it shares 2 lines with
 * DDI A (which is used for eDP)
 */

1562
void hsw_fdi_link_train(struct intel_encoder *encoder,
1563
			const struct intel_crtc_state *crtc_state)
1564
{
1565 1566
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1567
	u32 temp, i, rx_ctl_val, ddi_pll_sel;
1568

1569
	intel_prepare_dp_ddi_buffers(encoder, crtc_state);
1570

1571 1572 1573 1574
	/* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
	 * mode set "sequence for CRT port" document:
	 * - TP1 to TP2 time with the default value
	 * - FDI delay to 90h
1575 1576
	 *
	 * WaFDIAutoLinkSetTimingOverrride:hsw
1577
	 */
1578 1579
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A),
		       FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2) | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
1580 1581

	/* Enable the PCH Receiver FDI PLL */
1582
	rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
1583
		     FDI_RX_PLL_ENABLE |
1584
		     FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
1585 1586
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
	intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1587 1588 1589 1590
	udelay(220);

	/* Switch from Rawclk to PCDclk */
	rx_ctl_val |= FDI_PCDCLK;
1591
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
1592 1593

	/* Configure Port Clock Select */
1594
	ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll);
1595
	intel_de_write(dev_priv, PORT_CLK_SEL(PORT_E), ddi_pll_sel);
1596
	drm_WARN_ON(&dev_priv->drm, ddi_pll_sel != PORT_CLK_SEL_SPLL);
1597 1598 1599

	/* Start the training iterating through available voltages and emphasis,
	 * testing each value twice. */
1600
	for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
1601
		/* Configure DP_TP_CTL with auto-training */
1602
		intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
1603 1604 1605 1606
			       DP_TP_CTL_FDI_AUTOTRAIN |
			       DP_TP_CTL_ENHANCED_FRAME_ENABLE |
			       DP_TP_CTL_LINK_TRAIN_PAT1 |
			       DP_TP_CTL_ENABLE);
1607

1608 1609 1610 1611
		/* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
		 * DDI E does not support port reversal, the functionality is
		 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
		 * port reversal bit */
1612 1613 1614
		intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E),
			       DDI_BUF_CTL_ENABLE | ((crtc_state->fdi_lanes - 1) << 1) | DDI_BUF_TRANS_SELECT(i / 2));
		intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1615 1616 1617

		udelay(600);

1618
		/* Program PCH FDI Receiver TU */
1619
		intel_de_write(dev_priv, FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
1620 1621 1622

		/* Enable PCH FDI Receiver with auto-training */
		rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
1623 1624
		intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
		intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1625 1626 1627 1628 1629

		/* Wait for FDI receiver lane calibration */
		udelay(30);

		/* Unset FDI_RX_MISC pwrdn lanes */
1630
		temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1631
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1632 1633
		intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
		intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1634 1635 1636

		/* Wait for FDI auto training time */
		udelay(5);
1637

1638
		temp = intel_de_read(dev_priv, DP_TP_STATUS(PORT_E));
1639
		if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
1640 1641
			drm_dbg_kms(&dev_priv->drm,
				    "FDI link training done on step %d\n", i);
1642 1643
			break;
		}
1644

1645 1646 1647 1648 1649
		/*
		 * Leave things enabled even if we failed to train FDI.
		 * Results in less fireworks from the state checker.
		 */
		if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
1650
			drm_err(&dev_priv->drm, "FDI link training failed!\n");
1651
			break;
1652
		}
1653

1654
		rx_ctl_val &= ~FDI_RX_ENABLE;
1655 1656
		intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
		intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1657

1658
		temp = intel_de_read(dev_priv, DDI_BUF_CTL(PORT_E));
1659
		temp &= ~DDI_BUF_CTL_ENABLE;
1660 1661
		intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E), temp);
		intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1662

1663
		/* Disable DP_TP_CTL and FDI_RX_CTL and retry */
1664
		temp = intel_de_read(dev_priv, DP_TP_CTL(PORT_E));
1665 1666
		temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1667 1668
		intel_de_write(dev_priv, DP_TP_CTL(PORT_E), temp);
		intel_de_posting_read(dev_priv, DP_TP_CTL(PORT_E));
1669 1670

		intel_wait_ddi_buf_idle(dev_priv, PORT_E);
1671 1672

		/* Reset FDI_RX_MISC pwrdn lanes */
1673
		temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1674 1675
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
		temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1676 1677
		intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
		intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1678 1679
	}

1680
	/* Enable normal pixel sending for FDI */
1681
	intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
1682 1683 1684 1685
		       DP_TP_CTL_FDI_AUTOTRAIN |
		       DP_TP_CTL_LINK_TRAIN_NORMAL |
		       DP_TP_CTL_ENHANCED_FRAME_ENABLE |
		       DP_TP_CTL_ENABLE);
1686
}
1687

1688 1689
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
1690
{
1691
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1692
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
1693

1694
	intel_dp->DP = dig_port->saved_port_bits |
1695
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
1696
	intel_dp->DP |= DDI_PORT_WIDTH(crtc_state->lane_count);
1697 1698
}

1699 1700 1701
static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
				 enum port port)
{
1702
	u32 val = intel_de_read(dev_priv, DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720

	switch (val) {
	case DDI_CLK_SEL_NONE:
		return 0;
	case DDI_CLK_SEL_TBT_162:
		return 162000;
	case DDI_CLK_SEL_TBT_270:
		return 270000;
	case DDI_CLK_SEL_TBT_540:
		return 540000;
	case DDI_CLK_SEL_TBT_810:
		return 810000;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

1721 1722 1723 1724 1725 1726 1727
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
1728
	else if (intel_crtc_has_dp_encoder(pipe_config))
1729 1730
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
1731 1732
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp > 24)
		dotclock = pipe_config->port_clock * 24 / pipe_config->pipe_bpp;
1733 1734 1735
	else
		dotclock = pipe_config->port_clock;

1736 1737
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 &&
	    !intel_crtc_has_dp_encoder(pipe_config))
1738 1739
		dotclock *= 2;

1740 1741 1742
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

1743
	pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
1744
}
1745

1746 1747
static void intel_ddi_clock_get(struct intel_encoder *encoder,
				struct intel_crtc_state *pipe_config)
1748
{
1749
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1750
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1751

1752
	if (intel_phy_is_tc(dev_priv, phy) &&
1753 1754 1755 1756 1757
	    intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll) ==
	    DPLL_ID_ICL_TBTPLL)
		pipe_config->port_clock = icl_calc_tbt_pll_link(dev_priv,
								encoder->port);
	else
1758
		pipe_config->port_clock =
1759 1760
			intel_dpll_get_freq(dev_priv, pipe_config->shared_dpll,
					    &pipe_config->dpll_hw_state);
1761 1762

	ddi_dotclock_get(pipe_config);
1763 1764
}

1765 1766
void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
			  const struct drm_connector_state *conn_state)
1767
{
1768
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1769
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1770
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1771
	u32 temp;
1772

1773 1774
	if (!intel_crtc_has_dp_encoder(crtc_state))
		return;
J
Jani Nikula 已提交
1775

1776
	drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder));
1777

1778
	temp = DP_MSA_MISC_SYNC_CLOCK;
1779

1780 1781
	switch (crtc_state->pipe_bpp) {
	case 18:
1782
		temp |= DP_MSA_MISC_6_BPC;
1783 1784
		break;
	case 24:
1785
		temp |= DP_MSA_MISC_8_BPC;
1786 1787
		break;
	case 30:
1788
		temp |= DP_MSA_MISC_10_BPC;
1789 1790
		break;
	case 36:
1791
		temp |= DP_MSA_MISC_12_BPC;
1792 1793 1794 1795
		break;
	default:
		MISSING_CASE(crtc_state->pipe_bpp);
		break;
1796
	}
1797

1798
	/* nonsense combination */
1799 1800
	drm_WARN_ON(&dev_priv->drm, crtc_state->limited_color_range &&
		    crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);
1801 1802

	if (crtc_state->limited_color_range)
1803
		temp |= DP_MSA_MISC_COLOR_CEA_RGB;
1804

1805 1806 1807
	/*
	 * As per DP 1.2 spec section 2.3.4.3 while sending
	 * YCBCR 444 signals we should program MSA MISC1/0 fields with
1808
	 * colorspace information.
1809 1810
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
1811
		temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
1812

1813 1814 1815
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut] while sending
1816 1817
	 * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
	 * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
1818
	 */
1819
	if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
1820
		temp |= DP_MSA_MISC_COLOR_VSC_SDP;
1821

1822
	intel_de_write(dev_priv, TRANS_MSA_MISC(cpu_transcoder), temp);
1823 1824
}

1825 1826 1827 1828 1829 1830 1831 1832
static u32 bdw_trans_port_sync_master_select(enum transcoder master_transcoder)
{
	if (master_transcoder == TRANSCODER_EDP)
		return 0;
	else
		return master_transcoder + 1;
}

1833 1834 1835 1836 1837 1838 1839
/*
 * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
 *
 * Only intended to be used by intel_ddi_enable_transcoder_func() and
 * intel_ddi_config_transcoder_func().
 */
static u32
1840 1841
intel_ddi_transcoder_func_reg_val_get(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
1842
{
1843
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1844 1845
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
1846
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1847
	enum port port = encoder->port;
1848
	u32 temp;
1849

1850 1851
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
1852 1853 1854 1855
	if (INTEL_GEN(dev_priv) >= 12)
		temp |= TGL_TRANS_DDI_SELECT_PORT(port);
	else
		temp |= TRANS_DDI_SELECT_PORT(port);
1856

1857
	switch (crtc_state->pipe_bpp) {
1858
	case 18:
1859
		temp |= TRANS_DDI_BPC_6;
1860 1861
		break;
	case 24:
1862
		temp |= TRANS_DDI_BPC_8;
1863 1864
		break;
	case 30:
1865
		temp |= TRANS_DDI_BPC_10;
1866 1867
		break;
	case 36:
1868
		temp |= TRANS_DDI_BPC_12;
1869 1870
		break;
	default:
1871
		BUG();
1872
	}
1873

1874
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
1875
		temp |= TRANS_DDI_PVSYNC;
1876
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
1877
		temp |= TRANS_DDI_PHSYNC;
1878

1879 1880 1881
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
1882 1883 1884 1885
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
1886
			if (crtc_state->pch_pfit.force_thru)
1887 1888 1889
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

1903
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
1904
		if (crtc_state->has_hdmi_sink)
1905
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
1906
		else
1907
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
1908 1909

		if (crtc_state->hdmi_scrambling)
1910
			temp |= TRANS_DDI_HDMI_SCRAMBLING;
S
Shashank Sharma 已提交
1911 1912
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
1913
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
1914
		temp |= TRANS_DDI_MODE_SELECT_FDI;
1915
		temp |= (crtc_state->fdi_lanes - 1) << 1;
1916
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
1917
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
1918
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1919

1920 1921 1922 1923
		if (INTEL_GEN(dev_priv) >= 12) {
			enum transcoder master;

			master = crtc_state->mst_master_transcoder;
1924 1925
			drm_WARN_ON(&dev_priv->drm,
				    master == INVALID_TRANSCODER);
1926 1927
			temp |= TRANS_DDI_MST_TRANSPORT_SELECT(master);
		}
1928
	} else {
1929 1930
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1931 1932
	}

1933 1934 1935 1936 1937 1938 1939 1940 1941
	if (IS_GEN_RANGE(dev_priv, 8, 10) &&
	    crtc_state->master_transcoder != INVALID_TRANSCODER) {
		u8 master_select =
			bdw_trans_port_sync_master_select(crtc_state->master_transcoder);

		temp |= TRANS_DDI_PORT_SYNC_ENABLE |
			TRANS_DDI_PORT_SYNC_MASTER_SELECT(master_select);
	}

1942 1943 1944
	return temp;
}

1945 1946
void intel_ddi_enable_transcoder_func(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
1947
{
1948
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1949 1950
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1951 1952 1953 1954 1955 1956

	if (INTEL_GEN(dev_priv) >= 11) {
		enum transcoder master_transcoder = crtc_state->master_transcoder;
		u32 ctl2 = 0;

		if (master_transcoder != INVALID_TRANSCODER) {
1957 1958
			u8 master_select =
				bdw_trans_port_sync_master_select(master_transcoder);
1959

1960
			ctl2 |= PORT_SYNC_MODE_ENABLE |
1961
				PORT_SYNC_MODE_MASTER_SELECT(master_select);
1962 1963 1964 1965 1966 1967
		}

		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), ctl2);
	}

1968 1969 1970
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder),
		       intel_ddi_transcoder_func_reg_val_get(encoder,
							     crtc_state));
1971 1972 1973 1974 1975 1976 1977
}

/*
 * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
 * bit.
 */
static void
1978 1979
intel_ddi_config_transcoder_func(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
1980
{
1981
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1982 1983
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1984
	u32 ctl;
1985

1986
	ctl = intel_ddi_transcoder_func_reg_val_get(encoder, crtc_state);
1987 1988
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
1989
}
1990

1991
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
1992
{
1993
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1994 1995
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1996
	u32 ctl;
1997

1998 1999 2000 2001 2002
	if (INTEL_GEN(dev_priv) >= 11)
		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), 0);

	ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
2003

2004 2005
	drm_WARN_ON(crtc->base.dev, ctl & TRANS_DDI_HDCP_SIGNALLING);

2006
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
2007

2008 2009 2010 2011
	if (IS_GEN_RANGE(dev_priv, 8, 10))
		ctl &= ~(TRANS_DDI_PORT_SYNC_ENABLE |
			 TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK);

2012
	if (INTEL_GEN(dev_priv) >= 12) {
2013
		if (!intel_dp_mst_is_master_trans(crtc_state)) {
2014
			ctl &= ~(TGL_TRANS_DDI_PORT_MASK |
2015 2016
				 TRANS_DDI_MODE_SELECT_MASK);
		}
2017
	} else {
2018
		ctl &= ~(TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK);
2019
	}
2020

2021
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
2022 2023 2024

	if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
	    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
2025 2026
		drm_dbg_kms(&dev_priv->drm,
			    "Quirk Increase DDI disabled time\n");
2027 2028 2029
		/* Quirk time at 100ms for reliable operation */
		msleep(100);
	}
2030 2031
}

S
Sean Paul 已提交
2032
int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
2033
				     enum transcoder cpu_transcoder,
S
Sean Paul 已提交
2034 2035 2036 2037
				     bool enable)
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
2038
	intel_wakeref_t wakeref;
S
Sean Paul 已提交
2039
	int ret = 0;
2040
	u32 tmp;
S
Sean Paul 已提交
2041

2042 2043
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     intel_encoder->power_domain);
2044
	if (drm_WARN_ON(dev, !wakeref))
S
Sean Paul 已提交
2045 2046
		return -ENXIO;

2047
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
S
Sean Paul 已提交
2048 2049 2050 2051
	if (enable)
		tmp |= TRANS_DDI_HDCP_SIGNALLING;
	else
		tmp &= ~TRANS_DDI_HDCP_SIGNALLING;
2052
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), tmp);
2053
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
S
Sean Paul 已提交
2054 2055 2056
	return ret;
}

2057 2058 2059
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
2060
	struct drm_i915_private *dev_priv = to_i915(dev);
2061
	struct intel_encoder *encoder = intel_attached_encoder(intel_connector);
2062
	int type = intel_connector->base.connector_type;
2063
	enum port port = encoder->port;
2064
	enum transcoder cpu_transcoder;
2065 2066
	intel_wakeref_t wakeref;
	enum pipe pipe = 0;
2067
	u32 tmp;
2068
	bool ret;
2069

2070 2071 2072
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
2073 2074
		return false;

2075
	if (!encoder->get_hw_state(encoder, &pipe)) {
2076 2077 2078
		ret = false;
		goto out;
	}
2079

2080
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
2081 2082
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
2083
		cpu_transcoder = (enum transcoder) pipe;
2084

2085
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
2086 2087 2088 2089

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
2090 2091
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
2092 2093

	case TRANS_DDI_MODE_SELECT_DP_SST:
2094 2095 2096 2097
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

2098 2099 2100
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
2101 2102
		ret = false;
		break;
2103 2104

	case TRANS_DDI_MODE_SELECT_FDI:
2105 2106
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
2107 2108

	default:
2109 2110
		ret = false;
		break;
2111
	}
2112 2113

out:
2114
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
2115 2116

	return ret;
2117 2118
}

2119 2120
static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
					u8 *pipe_mask, bool *is_dp_mst)
2121 2122
{
	struct drm_device *dev = encoder->base.dev;
2123
	struct drm_i915_private *dev_priv = to_i915(dev);
2124
	enum port port = encoder->port;
2125
	intel_wakeref_t wakeref;
2126
	enum pipe p;
2127
	u32 tmp;
2128 2129 2130 2131
	u8 mst_pipe_mask;

	*pipe_mask = 0;
	*is_dp_mst = false;
2132

2133 2134 2135
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
2136
		return;
2137

2138
	tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
2139
	if (!(tmp & DDI_BUF_CTL_ENABLE))
2140
		goto out;
2141

2142
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A) {
2143 2144
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
2145

2146
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
2147 2148
		default:
			MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
2149
			fallthrough;
2150 2151
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
2152
			*pipe_mask = BIT(PIPE_A);
2153 2154
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
2155
			*pipe_mask = BIT(PIPE_B);
2156 2157
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
2158
			*pipe_mask = BIT(PIPE_C);
2159 2160 2161
			break;
		}

2162 2163
		goto out;
	}
2164

2165
	mst_pipe_mask = 0;
2166
	for_each_pipe(dev_priv, p) {
2167
		enum transcoder cpu_transcoder = (enum transcoder)p;
2168
		unsigned int port_mask, ddi_select;
2169 2170 2171 2172 2173 2174
		intel_wakeref_t trans_wakeref;

		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   POWER_DOMAIN_TRANSCODER(cpu_transcoder));
		if (!trans_wakeref)
			continue;
2175 2176 2177 2178 2179 2180 2181 2182

		if (INTEL_GEN(dev_priv) >= 12) {
			port_mask = TGL_TRANS_DDI_PORT_MASK;
			ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
		} else {
			port_mask = TRANS_DDI_PORT_MASK;
			ddi_select = TRANS_DDI_SELECT_PORT(port);
		}
2183

2184 2185
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(cpu_transcoder));
2186 2187
		intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
					trans_wakeref);
2188

2189
		if ((tmp & port_mask) != ddi_select)
2190
			continue;
2191

2192 2193 2194
		if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
		    TRANS_DDI_MODE_SELECT_DP_MST)
			mst_pipe_mask |= BIT(p);
2195

2196
		*pipe_mask |= BIT(p);
2197 2198
	}

2199
	if (!*pipe_mask)
2200 2201 2202
		drm_dbg_kms(&dev_priv->drm,
			    "No pipe for [ENCODER:%d:%s] found\n",
			    encoder->base.base.id, encoder->base.name);
2203 2204

	if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
2205 2206 2207 2208
		drm_dbg_kms(&dev_priv->drm,
			    "Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask);
2209 2210 2211 2212
		*pipe_mask = BIT(ffs(*pipe_mask) - 1);
	}

	if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
2213 2214 2215 2216
		drm_dbg_kms(&dev_priv->drm,
			    "Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask, mst_pipe_mask);
2217 2218
	else
		*is_dp_mst = mst_pipe_mask;
2219

2220
out:
2221
	if (*pipe_mask && IS_GEN9_LP(dev_priv)) {
2222
		tmp = intel_de_read(dev_priv, BXT_PHY_CTL(port));
2223 2224
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
2225
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
2226 2227 2228
			drm_err(&dev_priv->drm,
				"[ENCODER:%d:%s] enabled but PHY powered down? (PHY_CTL %08x)\n",
				encoder->base.base.id, encoder->base.name, tmp);
2229 2230
	}

2231
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
2232
}
2233

2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	u8 pipe_mask;
	bool is_mst;

	intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);

	if (is_mst || !pipe_mask)
		return false;

	*pipe = ffs(pipe_mask) - 1;

	return true;
2248 2249
}

2250
static enum intel_display_power_domain
I
Imre Deak 已提交
2251
intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
2252
{
2253
	/* CNL+ HW requires corresponding AUX IOs to be powered up for PSR with
2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264
	 * DC states enabled at the same time, while for driver initiated AUX
	 * transfers we need the same AUX IOs to be powered but with DC states
	 * disabled. Accordingly use the AUX power domain here which leaves DC
	 * states enabled.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
2265
	return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
2266
					      intel_aux_power_domain(dig_port);
2267 2268
}

2269 2270
static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
					struct intel_crtc_state *crtc_state)
2271
{
2272
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2273
	struct intel_digital_port *dig_port;
2274
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2275

2276 2277
	/*
	 * TODO: Add support for MST encoders. Atm, the following should never
2278 2279
	 * happen since fake-MST encoders don't set their get_power_domains()
	 * hook.
2280
	 */
2281 2282
	if (drm_WARN_ON(&dev_priv->drm,
			intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
2283
		return;
2284

2285
	dig_port = enc_to_dig_port(encoder);
2286 2287 2288 2289 2290

	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);
2291

2292 2293 2294 2295 2296
	/*
	 * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
	 * ports.
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) ||
2297
	    intel_phy_is_tc(dev_priv, phy))
2298 2299
		intel_display_power_get(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port));
2300 2301
}

2302 2303
void intel_ddi_enable_pipe_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
2304
{
2305
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2306
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2307
	enum port port = encoder->port;
2308
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2309

2310 2311
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
2312 2313 2314
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_PORT(port));
2315
		else
2316 2317 2318
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_PORT(port));
2319
	}
2320 2321
}

2322
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
2323
{
2324
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
2325
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2326

2327 2328
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
2329 2330 2331
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_DISABLED);
2332
		else
2333 2334 2335
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_DISABLED);
2336
	}
2337 2338
}

2339
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
2340
				enum port port, u8 iboost)
2341
{
2342 2343
	u32 tmp;

2344
	tmp = intel_de_read(dev_priv, DISPIO_CR_TX_BMU_CR0);
2345 2346 2347 2348 2349
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
2350
	intel_de_write(dev_priv, DISPIO_CR_TX_BMU_CR0, tmp);
2351 2352
}

2353
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
2354 2355
			       const struct intel_crtc_state *crtc_state,
			       int level)
2356
{
2357
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2358
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2359
	u8 iboost;
2360

2361
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2362
		iboost = intel_bios_hdmi_boost_level(encoder);
2363
	else
2364
		iboost = intel_bios_dp_boost_level(encoder);
2365

2366 2367 2368 2369
	if (iboost == 0) {
		const struct ddi_buf_trans *ddi_translations;
		int n_entries;

2370
		if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2371
			ddi_translations = intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
2372 2373
		else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
			ddi_translations = intel_ddi_get_buf_trans_edp(encoder, &n_entries);
2374
		else
2375
			ddi_translations = intel_ddi_get_buf_trans_dp(encoder, &n_entries);
2376

2377
		if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2378
			return;
2379
		if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2380 2381
			level = n_entries - 1;

2382
		iboost = ddi_translations[level].i_boost;
2383 2384 2385 2386
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
2387
		drm_err(&dev_priv->drm, "Invalid I_boost value %u\n", iboost);
2388 2389 2390
		return;
	}

2391
	_skl_ddi_set_iboost(dev_priv, encoder->port, iboost);
2392

2393
	if (encoder->port == PORT_A && dig_port->max_lanes == 4)
2394
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
2395 2396
}

2397
static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
2398 2399
				    const struct intel_crtc_state *crtc_state,
				    int level)
2400
{
2401
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2402
	const struct bxt_ddi_buf_trans *ddi_translations;
2403
	enum port port = encoder->port;
2404
	int n_entries;
2405

2406
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2407
		ddi_translations = bxt_get_buf_trans_hdmi(encoder, &n_entries);
2408
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
2409
		ddi_translations = bxt_get_buf_trans_edp(encoder, &n_entries);
2410
	else
2411
		ddi_translations = bxt_get_buf_trans_dp(encoder, &n_entries);
2412

2413
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2414
		return;
2415
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2416 2417
		level = n_entries - 1;

2418 2419 2420 2421 2422
	bxt_ddi_phy_set_signal_level(dev_priv, port,
				     ddi_translations[level].margin,
				     ddi_translations[level].scale,
				     ddi_translations[level].enable,
				     ddi_translations[level].deemphasis);
2423 2424
}

2425 2426
static u8 intel_ddi_dp_voltage_max(struct intel_dp *intel_dp,
				   const struct intel_crtc_state *crtc_state)
2427
{
2428
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2429
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2430
	enum port port = encoder->port;
2431
	enum phy phy = intel_port_to_phy(dev_priv, port);
2432 2433
	int n_entries;

2434 2435
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
2436
			tgl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
2437
		else
2438
			tgl_get_dkl_buf_trans(encoder, crtc_state, &n_entries);
2439
	} else if (INTEL_GEN(dev_priv) == 11) {
2440 2441 2442
		if (IS_PLATFORM(dev_priv, INTEL_JASPERLAKE))
			jsl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
		else if (IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
2443
			ehl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
2444
		else if (intel_phy_is_combo(dev_priv, phy))
2445
			icl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
2446
		else
2447
			icl_get_mg_buf_trans(encoder, crtc_state, &n_entries);
2448
	} else if (IS_CANNONLAKE(dev_priv)) {
2449
		if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
2450
			cnl_get_buf_trans_edp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
2451
		else
2452
			cnl_get_buf_trans_dp(encoder, &n_entries);
2453
	} else if (IS_GEN9_LP(dev_priv)) {
2454
		if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
2455
			bxt_get_buf_trans_edp(encoder, &n_entries);
2456
		else
2457
			bxt_get_buf_trans_dp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
2458
	} else {
2459
		if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
2460
			intel_ddi_get_buf_trans_edp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
2461
		else
2462
			intel_ddi_get_buf_trans_dp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
2463
	}
2464

2465
	if (drm_WARN_ON(&dev_priv->drm, n_entries < 1))
2466
		n_entries = 1;
2467 2468
	if (drm_WARN_ON(&dev_priv->drm,
			n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
2469 2470 2471 2472 2473 2474
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

2475 2476 2477 2478 2479
/*
 * We assume that the full set of pre-emphasis values can be
 * used on all DDI platforms. Should that change we need to
 * rethink this code.
 */
2480
static u8 intel_ddi_dp_preemph_max(struct intel_dp *intel_dp)
2481
{
2482
	return DP_TRAIN_PRE_EMPH_LEVEL_3;
2483 2484
}

2485
static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
2486 2487
				   const struct intel_crtc_state *crtc_state,
				   int level)
2488
{
2489 2490
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	const struct cnl_ddi_buf_trans *ddi_translations;
2491
	enum port port = encoder->port;
2492 2493
	int n_entries, ln;
	u32 val;
2494

2495
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2496
		ddi_translations = cnl_get_buf_trans_hdmi(encoder, &n_entries);
2497
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
2498
		ddi_translations = cnl_get_buf_trans_edp(encoder, &n_entries);
2499
	else
2500
		ddi_translations = cnl_get_buf_trans_dp(encoder, &n_entries);
2501

2502
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2503
		return;
2504
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2505 2506 2507
		level = n_entries - 1;

	/* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
2508
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2509
	val &= ~SCALING_MODE_SEL_MASK;
2510
	val |= SCALING_MODE_SEL(2);
2511
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2512 2513

	/* Program PORT_TX_DW2 */
2514
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW2_LN0(port));
2515 2516
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2517 2518 2519 2520
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
	/* Rcomp scalar is fixed as 0x98 for every table entry */
	val |= RCOMP_SCALAR(0x98);
2521
	intel_de_write(dev_priv, CNL_PORT_TX_DW2_GRP(port), val);
2522

2523
	/* Program PORT_TX_DW4 */
2524 2525
	/* We cannot write to GRP. It would overrite individual loadgen */
	for (ln = 0; ln < 4; ln++) {
2526
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2527 2528
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2529 2530 2531
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2532
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2533 2534
	}

2535
	/* Program PORT_TX_DW5 */
2536
	/* All DW5 values are fixed for every table entry */
2537
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2538
	val &= ~RTERM_SELECT_MASK;
2539 2540
	val |= RTERM_SELECT(6);
	val |= TAP3_DISABLE;
2541
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2542

2543
	/* Program PORT_TX_DW7 */
2544
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW7_LN0(port));
2545
	val &= ~N_SCALAR_MASK;
2546
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2547
	intel_de_write(dev_priv, CNL_PORT_TX_DW7_GRP(port), val);
2548 2549
}

2550
static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
2551 2552
				    const struct intel_crtc_state *crtc_state,
				    int level)
2553
{
2554
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2555
	enum port port = encoder->port;
2556
	int width, rate, ln;
2557
	u32 val;
2558

2559 2560
	width = crtc_state->lane_count;
	rate = crtc_state->port_clock;
2561 2562 2563 2564 2565 2566

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
2567
	val = intel_de_read(dev_priv, CNL_PORT_PCS_DW1_LN0(port));
2568
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2569
		val &= ~COMMON_KEEPER_EN;
2570 2571
	else
		val |= COMMON_KEEPER_EN;
2572
	intel_de_write(dev_priv, CNL_PORT_PCS_DW1_GRP(port), val);
2573 2574 2575

	/* 2. Program loadgen select */
	/*
2576 2577 2578 2579
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
2580
	 */
2581
	for (ln = 0; ln <= 3; ln++) {
2582
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2583 2584
		val &= ~LOADGEN_SELECT;

2585 2586
		if ((rate <= 600000 && width == 4 && ln >= 1)  ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
2587 2588
			val |= LOADGEN_SELECT;
		}
2589
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2590
	}
2591 2592

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2593
	val = intel_de_read(dev_priv, CNL_PORT_CL1CM_DW5);
2594
	val |= SUS_CLOCK_CONFIG;
2595
	intel_de_write(dev_priv, CNL_PORT_CL1CM_DW5, val);
2596 2597

	/* 4. Clear training enable to change swing values */
2598
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2599
	val &= ~TX_TRAINING_EN;
2600
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2601 2602

	/* 5. Program swing and de-emphasis */
2603
	cnl_ddi_vswing_program(encoder, crtc_state, level);
2604 2605

	/* 6. Set training enable to trigger update */
2606
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2607
	val |= TX_TRAINING_EN;
2608
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2609 2610
}

2611
static void icl_ddi_combo_vswing_program(struct intel_encoder *encoder,
2612 2613
					 const struct intel_crtc_state *crtc_state,
					 int level)
2614
{
2615
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2616
	const struct cnl_ddi_buf_trans *ddi_translations;
2617
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2618 2619
	int n_entries, ln;
	u32 val;
2620

2621
	if (INTEL_GEN(dev_priv) >= 12)
2622
		ddi_translations = tgl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
2623 2624 2625
	else if (IS_PLATFORM(dev_priv, INTEL_JASPERLAKE))
		ddi_translations = jsl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
	else if (IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
2626
		ddi_translations = ehl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
2627
	else
2628
		ddi_translations = icl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
2629 2630 2631 2632
	if (!ddi_translations)
		return;

	if (level >= n_entries) {
2633 2634 2635
		drm_dbg_kms(&dev_priv->drm,
			    "DDI translation not found for level %d. Using %d instead.",
			    level, n_entries - 1);
2636 2637 2638
		level = n_entries - 1;
	}

2639
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP)) {
2640 2641 2642 2643 2644 2645 2646 2647
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		val = EDP4K2K_MODE_OVRD_EN | EDP4K2K_MODE_OVRD_OPTIMIZED;
		intel_dp->hobl_active = is_hobl_buf_trans(ddi_translations);
		intel_de_rmw(dev_priv, ICL_PORT_CL_DW10(phy), val,
			     intel_dp->hobl_active ? val : 0);
	}

2648
	/* Set PORT_TX_DW5 */
2649
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2650 2651 2652
	val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
		  TAP2_DISABLE | TAP3_DISABLE);
	val |= SCALING_MODE_SEL(0x2);
2653
	val |= RTERM_SELECT(0x6);
2654
	val |= TAP3_DISABLE;
2655
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2656 2657

	/* Program PORT_TX_DW2 */
2658
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
2659 2660
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2661 2662
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
2663
	/* Program Rcomp scalar for every table entry */
2664
	val |= RCOMP_SCALAR(0x98);
2665
	intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), val);
2666 2667 2668 2669

	/* Program PORT_TX_DW4 */
	/* We cannot write to GRP. It would overwrite individual loadgen. */
	for (ln = 0; ln <= 3; ln++) {
2670
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2671 2672
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2673 2674 2675
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2676
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2677
	}
2678 2679

	/* Program PORT_TX_DW7 */
2680
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW7_LN0(phy));
2681 2682
	val &= ~N_SCALAR_MASK;
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2683
	intel_de_write(dev_priv, ICL_PORT_TX_DW7_GRP(phy), val);
2684 2685 2686
}

static void icl_combo_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
2687 2688
					      const struct intel_crtc_state *crtc_state,
					      int level)
2689 2690
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2691
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2692
	int width, rate, ln;
2693 2694
	u32 val;

2695 2696
	width = crtc_state->lane_count;
	rate = crtc_state->port_clock;
2697 2698 2699 2700 2701 2702

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
2703
	val = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy));
2704
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2705 2706 2707
		val &= ~COMMON_KEEPER_EN;
	else
		val |= COMMON_KEEPER_EN;
2708
	intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), val);
2709 2710 2711 2712 2713 2714 2715 2716 2717

	/* 2. Program loadgen select */
	/*
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
	 */
	for (ln = 0; ln <= 3; ln++) {
2718
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2719 2720 2721 2722 2723 2724
		val &= ~LOADGEN_SELECT;

		if ((rate <= 600000 && width == 4 && ln >= 1) ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
			val |= LOADGEN_SELECT;
		}
2725
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2726 2727 2728
	}

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2729
	val = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy));
2730
	val |= SUS_CLOCK_CONFIG;
2731
	intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), val);
2732 2733

	/* 4. Clear training enable to change swing values */
2734
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2735
	val &= ~TX_TRAINING_EN;
2736
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2737 2738

	/* 5. Program swing and de-emphasis */
2739
	icl_ddi_combo_vswing_program(encoder, crtc_state, level);
2740 2741

	/* 6. Set training enable to trigger update */
2742
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2743
	val |= TX_TRAINING_EN;
2744
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2745 2746
}

2747
static void icl_mg_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
2748 2749
					   const struct intel_crtc_state *crtc_state,
					   int level)
2750 2751
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2752
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
2753
	const struct icl_mg_phy_ddi_buf_trans *ddi_translations;
2754 2755
	int n_entries, ln;
	u32 val;
2756

2757
	ddi_translations = icl_get_mg_buf_trans(encoder, crtc_state, &n_entries);
2758 2759
	/* The table does not have values for level 3 and level 9. */
	if (level >= n_entries || level == 3 || level == 9) {
2760 2761 2762
		drm_dbg_kms(&dev_priv->drm,
			    "DDI translation not found for level %d. Using %d instead.",
			    level, n_entries - 2);
2763 2764 2765 2766 2767
		level = n_entries - 2;
	}

	/* Set MG_TX_LINK_PARAMS cri_use_fs32 to 0. */
	for (ln = 0; ln < 2; ln++) {
2768
		val = intel_de_read(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port));
2769
		val &= ~CRI_USE_FS32;
2770
		intel_de_write(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port), val);
2771

2772
		val = intel_de_read(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port));
2773
		val &= ~CRI_USE_FS32;
2774
		intel_de_write(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port), val);
2775 2776 2777 2778
	}

	/* Program MG_TX_SWINGCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2779
		val = intel_de_read(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port));
2780 2781 2782
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2783
		intel_de_write(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port), val);
2784

2785
		val = intel_de_read(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port));
2786 2787 2788
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2789
		intel_de_write(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port), val);
2790 2791 2792 2793
	}

	/* Program MG_TX_DRVCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2794
		val = intel_de_read(dev_priv, MG_TX1_DRVCTRL(ln, tc_port));
2795 2796 2797 2798 2799 2800 2801
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2802
		intel_de_write(dev_priv, MG_TX1_DRVCTRL(ln, tc_port), val);
2803

2804
		val = intel_de_read(dev_priv, MG_TX2_DRVCTRL(ln, tc_port));
2805 2806 2807 2808 2809 2810 2811
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2812
		intel_de_write(dev_priv, MG_TX2_DRVCTRL(ln, tc_port), val);
2813 2814 2815 2816 2817 2818 2819 2820 2821 2822

		/* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
	}

	/*
	 * Program MG_CLKHUB<LN, port being used> with value from frequency table
	 * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
	 * values from table for which TX1 and TX2 enabled.
	 */
	for (ln = 0; ln < 2; ln++) {
2823
		val = intel_de_read(dev_priv, MG_CLKHUB(ln, tc_port));
2824
		if (crtc_state->port_clock < 300000)
2825 2826 2827
			val |= CFG_LOW_RATE_LKREN_EN;
		else
			val &= ~CFG_LOW_RATE_LKREN_EN;
2828
		intel_de_write(dev_priv, MG_CLKHUB(ln, tc_port), val);
2829 2830 2831 2832
	}

	/* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
	for (ln = 0; ln < 2; ln++) {
2833
		val = intel_de_read(dev_priv, MG_TX1_DCC(ln, tc_port));
2834
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
2835
		if (crtc_state->port_clock <= 500000) {
2836 2837 2838 2839 2840
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2841
		intel_de_write(dev_priv, MG_TX1_DCC(ln, tc_port), val);
2842

2843
		val = intel_de_read(dev_priv, MG_TX2_DCC(ln, tc_port));
2844
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
2845
		if (crtc_state->port_clock <= 500000) {
2846 2847 2848 2849 2850
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2851
		intel_de_write(dev_priv, MG_TX2_DCC(ln, tc_port), val);
2852 2853 2854 2855
	}

	/* Program MG_TX_PISO_READLOAD with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2856 2857
		val = intel_de_read(dev_priv,
				    MG_TX1_PISO_READLOAD(ln, tc_port));
2858
		val |= CRI_CALCINIT;
2859 2860
		intel_de_write(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port),
			       val);
2861

2862 2863
		val = intel_de_read(dev_priv,
				    MG_TX2_PISO_READLOAD(ln, tc_port));
2864
		val |= CRI_CALCINIT;
2865 2866
		intel_de_write(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port),
			       val);
2867 2868 2869 2870
	}
}

static void icl_ddi_vswing_sequence(struct intel_encoder *encoder,
2871 2872
				    const struct intel_crtc_state *crtc_state,
				    int level)
2873
{
2874
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2875
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2876

2877
	if (intel_phy_is_combo(dev_priv, phy))
2878
		icl_combo_phy_ddi_vswing_sequence(encoder, crtc_state, level);
2879
	else
2880
		icl_mg_phy_ddi_vswing_sequence(encoder, crtc_state, level);
2881 2882
}

2883
static void
2884 2885 2886
tgl_dkl_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
				int level)
2887 2888 2889 2890
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
	const struct tgl_dkl_phy_ddi_buf_trans *ddi_translations;
2891 2892
	u32 val, dpcnt_mask, dpcnt_val;
	int n_entries, ln;
2893

2894
	ddi_translations = tgl_get_dkl_buf_trans(encoder, crtc_state, &n_entries);
2895

2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906
	if (level >= n_entries)
		level = n_entries - 1;

	dpcnt_mask = (DKL_TX_PRESHOOT_COEFF_MASK |
		      DKL_TX_DE_EMPAHSIS_COEFF_MASK |
		      DKL_TX_VSWING_CONTROL_MASK);
	dpcnt_val = DKL_TX_VSWING_CONTROL(ddi_translations[level].dkl_vswing_control);
	dpcnt_val |= DKL_TX_DE_EMPHASIS_COEFF(ddi_translations[level].dkl_de_emphasis_control);
	dpcnt_val |= DKL_TX_PRESHOOT_COEFF(ddi_translations[level].dkl_preshoot_control);

	for (ln = 0; ln < 2; ln++) {
2907 2908
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, ln));
2909

2910
		intel_de_write(dev_priv, DKL_TX_PMD_LANE_SUS(tc_port), 0);
2911

2912
		/* All the registers are RMW */
2913
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL0(tc_port));
2914 2915
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
2916
		intel_de_write(dev_priv, DKL_TX_DPCNTL0(tc_port), val);
2917

2918
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL1(tc_port));
2919 2920
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
2921
		intel_de_write(dev_priv, DKL_TX_DPCNTL1(tc_port), val);
2922

2923
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL2(tc_port));
2924
		val &= ~DKL_TX_DP20BITMODE;
2925
		intel_de_write(dev_priv, DKL_TX_DPCNTL2(tc_port), val);
2926 2927 2928 2929
	}
}

static void tgl_ddi_vswing_sequence(struct intel_encoder *encoder,
2930 2931
				    const struct intel_crtc_state *crtc_state,
				    int level)
2932 2933 2934 2935 2936
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);

	if (intel_phy_is_combo(dev_priv, phy))
2937
		icl_combo_phy_ddi_vswing_sequence(encoder, crtc_state, level);
2938
	else
2939
		tgl_dkl_phy_ddi_vswing_sequence(encoder, crtc_state, level);
2940 2941
}

2942 2943
static int translate_signal_level(struct intel_dp *intel_dp,
				  u8 signal_levels)
2944
{
2945
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2946
	int i;
2947

2948 2949 2950
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
2951 2952
	}

2953 2954 2955
	drm_WARN(&i915->drm, 1,
		 "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
		 signal_levels);
2956 2957

	return 0;
2958 2959
}

2960
static int intel_ddi_dp_level(struct intel_dp *intel_dp)
2961
{
2962
	u8 train_set = intel_dp->train_set[0];
2963 2964
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);
2965

2966
	return translate_signal_level(intel_dp, signal_levels);
2967 2968
}

2969
static void
2970 2971
tgl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
2972
{
2973
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2974
	int level = intel_ddi_dp_level(intel_dp);
2975

2976
	tgl_ddi_vswing_sequence(encoder, crtc_state, level);
2977
}
2978

2979
static void
2980 2981
icl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
2982 2983 2984 2985
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

2986
	icl_ddi_vswing_sequence(encoder, crtc_state, level);
2987 2988
}

2989
static void
2990 2991
cnl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
2992
{
2993
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2994
	int level = intel_ddi_dp_level(intel_dp);
2995

2996
	cnl_ddi_vswing_sequence(encoder, crtc_state, level);
2997 2998 2999
}

static void
3000 3001
bxt_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
3002 3003 3004 3005
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

3006
	bxt_ddi_vswing_sequence(encoder, crtc_state, level);
3007 3008 3009
}

static void
3010 3011
hsw_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int level = intel_ddi_dp_level(intel_dp);
	enum port port = encoder->port;
	u32 signal_levels;

	signal_levels = DDI_BUF_TRANS_SELECT(level);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~DDI_BUF_EMP_MASK;
	intel_dp->DP |= signal_levels;

3027
	if (IS_GEN9_BC(dev_priv))
3028
		skl_ddi_set_iboost(encoder, crtc_state, level);
3029

3030 3031
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
3032 3033
}

3034 3035
static u32 icl_dpclka_cfgcr0_clk_off(struct drm_i915_private *dev_priv,
				     enum phy phy)
3036
{
3037 3038 3039
	if (IS_ROCKETLAKE(dev_priv)) {
		return RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
	} else if (intel_phy_is_combo(dev_priv, phy)) {
3040 3041 3042 3043
		return ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
	} else if (intel_phy_is_tc(dev_priv, phy)) {
		enum tc_port tc_port = intel_port_to_tc(dev_priv,
							(enum port)phy);
3044 3045 3046 3047 3048 3049 3050

		return ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port);
	}

	return 0;
}

3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084
static void dg1_map_plls_to_ports(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	u32 val;

	/*
	 * If we fail this, something went very wrong: first 2 PLLs should be
	 * used by first 2 phys and last 2 PLLs by last phys
	 */
	if (drm_WARN_ON(&dev_priv->drm,
			(pll->info->id < DPLL_ID_DG1_DPLL2 && phy >= PHY_C) ||
			(pll->info->id >= DPLL_ID_DG1_DPLL2 && phy < PHY_C)))
		return;

	mutex_lock(&dev_priv->dpll.lock);

	val = intel_de_read(dev_priv, DG1_DPCLKA_CFGCR0(phy));
	drm_WARN_ON(&dev_priv->drm,
		    (val & DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy)) == 0);

	val &= ~DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
	val |= DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
	intel_de_write(dev_priv, DG1_DPCLKA_CFGCR0(phy), val);
	intel_de_posting_read(dev_priv, DG1_DPCLKA_CFGCR0(phy));

	val &= ~DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
	intel_de_write(dev_priv, DG1_DPCLKA_CFGCR0(phy), val);

	mutex_unlock(&dev_priv->dpll.lock);
}

3085 3086
static void icl_map_plls_to_ports(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
3087
{
3088
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3089
	struct intel_shared_dpll *pll = crtc_state->shared_dpll;
3090
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3091
	u32 val;
3092

3093
	mutex_lock(&dev_priv->dpll.lock);
3094

3095
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
3096 3097
	drm_WARN_ON(&dev_priv->drm,
		    (val & icl_dpclka_cfgcr0_clk_off(dev_priv, phy)) == 0);
3098

3099
	if (intel_phy_is_combo(dev_priv, phy)) {
3100 3101 3102 3103 3104 3105 3106 3107 3108 3109
		u32 mask, sel;

		if (IS_ROCKETLAKE(dev_priv)) {
			mask = RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
			sel = RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
		} else {
			mask = ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
			sel = ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
		}

3110 3111 3112 3113 3114 3115 3116 3117 3118 3119
		/*
		 * Even though this register references DDIs, note that we
		 * want to pass the PHY rather than the port (DDI).  For
		 * ICL, port=phy in all cases so it doesn't matter, but for
		 * EHL the bspec notes the following:
		 *
		 *   "DDID clock tied to DDIA clock, so DPCLKA_CFGCR0 DDIA
		 *   Clock Select chooses the PLL for both DDIA and DDID and
		 *   drives port A in all cases."
		 */
3120 3121
		val &= ~mask;
		val |= sel;
3122 3123
		intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
		intel_de_posting_read(dev_priv, ICL_DPCLKA_CFGCR0);
3124
	}
3125

3126
	val &= ~icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
3127
	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
3128

3129
	mutex_unlock(&dev_priv->dpll.lock);
3130 3131
}

3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144
static void dg1_unmap_plls_to_ports(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);

	mutex_lock(&dev_priv->dpll.lock);

	intel_de_rmw(dev_priv, DG1_DPCLKA_CFGCR0(phy), 0,
		     DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));

	mutex_unlock(&dev_priv->dpll.lock);
}

3145
static void icl_unmap_plls_to_ports(struct intel_encoder *encoder)
3146
{
3147
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3148
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3149
	u32 val;
3150

3151
	mutex_lock(&dev_priv->dpll.lock);
3152

3153
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
3154
	val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
3155
	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
3156

3157
	mutex_unlock(&dev_priv->dpll.lock);
3158 3159
}

3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
static void dg1_sanitize_port_clk_off(struct drm_i915_private *dev_priv,
				      u32 port_mask, bool ddi_clk_needed)
{
	enum port port;
	u32 val;

	for_each_port_masked(port, port_mask) {
		enum phy phy = intel_port_to_phy(dev_priv, port);
		bool ddi_clk_off;

		val = intel_de_read(dev_priv, DG1_DPCLKA_CFGCR0(phy));
		ddi_clk_off = val & DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);

		if (ddi_clk_needed == !ddi_clk_off)
			continue;

		/*
		 * Punt on the case now where clock is gated, but it would
		 * be needed by the port. Something else is really broken then.
		 */
		if (drm_WARN_ON(&dev_priv->drm, ddi_clk_needed))
			continue;

		drm_notice(&dev_priv->drm,
			   "PHY %c is disabled with an ungated DDI clock, gate it\n",
			   phy_name(phy));
		val |= DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
		intel_de_write(dev_priv, DG1_DPCLKA_CFGCR0(phy), val);
	}
}

3191 3192 3193 3194 3195 3196
static void icl_sanitize_port_clk_off(struct drm_i915_private *dev_priv,
				      u32 port_mask, bool ddi_clk_needed)
{
	enum port port;
	u32 val;

3197
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
3198 3199
	for_each_port_masked(port, port_mask) {
		enum phy phy = intel_port_to_phy(dev_priv, port);
3200 3201
		bool ddi_clk_off = val & icl_dpclka_cfgcr0_clk_off(dev_priv,
								   phy);
3202

3203
		if (ddi_clk_needed == !ddi_clk_off)
3204 3205 3206 3207 3208 3209
			continue;

		/*
		 * Punt on the case now where clock is gated, but it would
		 * be needed by the port. Something else is really broken then.
		 */
3210
		if (drm_WARN_ON(&dev_priv->drm, ddi_clk_needed))
3211 3212
			continue;

3213 3214 3215
		drm_notice(&dev_priv->drm,
			   "PHY %c is disabled/in DSI mode with an ungated DDI clock, gate it\n",
			   phy_name(phy));
3216
		val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
3217
		intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
3218 3219 3220
	}
}

3221 3222 3223
void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3224 3225
	u32 port_mask;
	bool ddi_clk_needed;
3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242

	/*
	 * In case of DP MST, we sanitize the primary encoder only, not the
	 * virtual ones.
	 */
	if (encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
		u8 pipe_mask;
		bool is_mst;

		intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
		/*
		 * In the unlikely case that BIOS enables DP in MST mode, just
		 * warn since our MST HW readout is incomplete.
		 */
3243
		if (drm_WARN_ON(&dev_priv->drm, is_mst))
3244 3245
			return;
	}
3246

3247 3248
	port_mask = BIT(encoder->port);
	ddi_clk_needed = encoder->base.crtc;
3249

3250 3251
	if (encoder->type == INTEL_OUTPUT_DSI) {
		struct intel_encoder *other_encoder;
3252

3253 3254 3255 3256 3257 3258 3259 3260 3261
		port_mask = intel_dsi_encoder_ports(encoder);
		/*
		 * Sanity check that we haven't incorrectly registered another
		 * encoder using any of the ports of this DSI encoder.
		 */
		for_each_intel_encoder(&dev_priv->drm, other_encoder) {
			if (other_encoder == encoder)
				continue;

3262 3263
			if (drm_WARN_ON(&dev_priv->drm,
					port_mask & BIT(other_encoder->port)))
3264 3265 3266
				return;
		}
		/*
3267 3268
		 * For DSI we keep the ddi clocks gated
		 * except during enable/disable sequence.
3269
		 */
3270
		ddi_clk_needed = false;
3271 3272
	}

3273 3274 3275 3276
	if (IS_DG1(dev_priv))
		dg1_sanitize_port_clk_off(dev_priv, port_mask, ddi_clk_needed);
	else
		icl_sanitize_port_clk_off(dev_priv, port_mask, ddi_clk_needed);
3277 3278
}

3279
static void intel_ddi_clk_select(struct intel_encoder *encoder,
3280
				 const struct intel_crtc_state *crtc_state)
3281
{
3282
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3283
	enum port port = encoder->port;
3284
	enum phy phy = intel_port_to_phy(dev_priv, port);
3285
	u32 val;
3286
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
3287

3288
	if (drm_WARN_ON(&dev_priv->drm, !pll))
3289 3290
		return;

3291
	mutex_lock(&dev_priv->dpll.lock);
3292

3293
	if (INTEL_GEN(dev_priv) >= 11) {
3294
		if (!intel_phy_is_combo(dev_priv, phy))
3295 3296
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       icl_pll_to_ddi_clk_sel(encoder, crtc_state));
3297
		else if (IS_JSL_EHL(dev_priv) && port >= PORT_C)
3298 3299 3300 3301
			/*
			 * MG does not exist but the programming is required
			 * to ungate DDIC and DDID
			 */
3302 3303
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       DDI_CLK_SEL_MG);
3304
	} else if (IS_CANNONLAKE(dev_priv)) {
R
Rodrigo Vivi 已提交
3305
		/* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */
3306
		val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
3307
		val &= ~DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
3308
		val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, port);
3309
		intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
3310

R
Rodrigo Vivi 已提交
3311 3312 3313 3314 3315
		/*
		 * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI.
		 * This step and the step before must be done with separate
		 * register writes.
		 */
3316
		val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
R
Rodrigo Vivi 已提交
3317
		val &= ~DPCLKA_CFGCR0_DDI_CLK_OFF(port);
3318
		intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
R
Rodrigo Vivi 已提交
3319
	} else if (IS_GEN9_BC(dev_priv)) {
3320
		/* DDI -> PLL mapping  */
3321
		val = intel_de_read(dev_priv, DPLL_CTRL2);
3322 3323

		val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
3324
			 DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
3325
		val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
3326 3327
			DPLL_CTRL2_DDI_SEL_OVERRIDE(port));

3328
		intel_de_write(dev_priv, DPLL_CTRL2, val);
3329

3330
	} else if (INTEL_GEN(dev_priv) < 9) {
3331 3332
		intel_de_write(dev_priv, PORT_CLK_SEL(port),
			       hsw_pll_to_ddi_pll_sel(pll));
3333
	}
3334

3335
	mutex_unlock(&dev_priv->dpll.lock);
3336 3337
}

3338 3339 3340
static void intel_ddi_clk_disable(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3341
	enum port port = encoder->port;
3342
	enum phy phy = intel_port_to_phy(dev_priv, port);
3343

3344
	if (INTEL_GEN(dev_priv) >= 11) {
3345
		if (!intel_phy_is_combo(dev_priv, phy) ||
3346
		    (IS_JSL_EHL(dev_priv) && port >= PORT_C))
3347 3348
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       DDI_CLK_SEL_NONE);
3349
	} else if (IS_CANNONLAKE(dev_priv)) {
3350 3351
		intel_de_write(dev_priv, DPCLKA_CFGCR0,
			       intel_de_read(dev_priv, DPCLKA_CFGCR0) | DPCLKA_CFGCR0_DDI_CLK_OFF(port));
3352
	} else if (IS_GEN9_BC(dev_priv)) {
3353 3354
		intel_de_write(dev_priv, DPLL_CTRL2,
			       intel_de_read(dev_priv, DPLL_CTRL2) | DPLL_CTRL2_DDI_CLK_OFF(port));
3355
	} else if (INTEL_GEN(dev_priv) < 9) {
3356 3357
		intel_de_write(dev_priv, PORT_CLK_SEL(port),
			       PORT_CLK_SEL_NONE);
3358
	}
3359 3360
}

3361
static void
3362
icl_program_mg_dp_mode(struct intel_digital_port *dig_port,
3363
		       const struct intel_crtc_state *crtc_state)
3364
{
3365 3366
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, dig_port->base.port);
3367 3368
	u32 ln0, ln1, pin_assignment;
	u8 width;
3369

3370
	if (dig_port->tc_mode == TC_PORT_TBT_ALT)
3371 3372
		return;

3373
	if (INTEL_GEN(dev_priv) >= 12) {
3374 3375 3376 3377 3378 3379
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		ln0 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		ln1 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
3380
	} else {
3381 3382
		ln0 = intel_de_read(dev_priv, MG_DP_MODE(0, tc_port));
		ln1 = intel_de_read(dev_priv, MG_DP_MODE(1, tc_port));
3383
	}
3384

3385
	ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
3386
	ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
3387

3388
	/* DPPATC */
3389
	pin_assignment = intel_tc_port_get_pin_assignment_mask(dig_port);
3390
	width = crtc_state->lane_count;
3391

3392 3393
	switch (pin_assignment) {
	case 0x0:
3394
		drm_WARN_ON(&dev_priv->drm,
3395
			    dig_port->tc_mode != TC_PORT_LEGACY);
3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417
		if (width == 1) {
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x1:
		if (width == 4) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x2:
		if (width == 2) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x3:
	case 0x5:
		if (width == 1) {
3418 3419
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
3420 3421 3422
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
3423 3424
		}
		break;
3425 3426 3427 3428 3429 3430 3431 3432 3433
	case 0x4:
	case 0x6:
		if (width == 1) {
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
3434 3435
		break;
	default:
3436
		MISSING_CASE(pin_assignment);
3437 3438
	}

3439
	if (INTEL_GEN(dev_priv) >= 12) {
3440 3441 3442 3443 3444 3445
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln0);
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln1);
3446
	} else {
3447 3448
		intel_de_write(dev_priv, MG_DP_MODE(0, tc_port), ln0);
		intel_de_write(dev_priv, MG_DP_MODE(1, tc_port), ln1);
3449
	}
3450 3451
}

3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482
static enum transcoder
tgl_dp_tp_transcoder(const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
		return crtc_state->mst_master_transcoder;
	else
		return crtc_state->cpu_transcoder;
}

i915_reg_t dp_tp_ctl_reg(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (INTEL_GEN(dev_priv) >= 12)
		return TGL_DP_TP_CTL(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_CTL(encoder->port);
}

i915_reg_t dp_tp_status_reg(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (INTEL_GEN(dev_priv) >= 12)
		return TGL_DP_TP_STATUS(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_STATUS(encoder->port);
}

3483 3484 3485
static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
{
3486 3487
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

3488 3489 3490 3491
	if (!crtc_state->fec_enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
3492 3493
		drm_dbg_kms(&i915->drm,
			    "Failed to set FEC_READY in the sink\n");
3494 3495
}

3496 3497 3498 3499
static void intel_ddi_enable_fec(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3500
	struct intel_dp *intel_dp;
3501 3502 3503 3504 3505
	u32 val;

	if (!crtc_state->fec_enable)
		return;

3506
	intel_dp = enc_to_intel_dp(encoder);
3507
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3508
	val |= DP_TP_CTL_FEC_ENABLE;
3509
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
3510

3511 3512
	if (intel_de_wait_for_set(dev_priv,
				  dp_tp_status_reg(encoder, crtc_state),
3513
				  DP_TP_STATUS_FEC_ENABLE_LIVE, 1))
3514 3515
		drm_err(&dev_priv->drm,
			"Timed out waiting for FEC Enable Status\n");
3516 3517
}

A
Anusha Srivatsa 已提交
3518 3519 3520 3521
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
					const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3522
	struct intel_dp *intel_dp;
A
Anusha Srivatsa 已提交
3523 3524 3525 3526 3527
	u32 val;

	if (!crtc_state->fec_enable)
		return;

3528
	intel_dp = enc_to_intel_dp(encoder);
3529
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
3530
	val &= ~DP_TP_CTL_FEC_ENABLE;
3531 3532
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
3533 3534
}

3535 3536
static void tgl_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3537 3538 3539
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
3540
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3541 3542
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3543
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3544 3545 3546
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
	int level = intel_ddi_dp_level(intel_dp);

3547 3548 3549
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
3550

3551 3552 3553 3554 3555 3556
	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */
3557

3558
	/* 2. Enable Panel Power if PPS is required */
3559 3560 3561
	intel_edp_panel_on(intel_dp);

	/*
3562 3563 3564 3565
	 * 3. For non-TBT Type-C ports, set FIA lane count
	 * (DFLEXDPSP.DPX4TXLATC)
	 *
	 * This was done before tgl_ddi_pre_enable_dp by
3566
	 * hsw_crtc_enable()->intel_encoders_pre_pll_enable().
3567 3568
	 */

3569 3570 3571 3572
	/*
	 * 4. Enable the port PLL.
	 *
	 * The PLL enabling itself was already done before this function by
3573
	 * hsw_crtc_enable()->intel_enable_shared_dpll().  We need only
3574 3575
	 * configure the PLL to port mapping here.
	 */
3576 3577
	intel_ddi_clk_select(encoder, crtc_state);

3578
	/* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
3579 3580 3581 3582 3583
	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);

3584
	/* 6. Program DP_MODE */
3585
	icl_program_mg_dp_mode(dig_port, crtc_state);
3586 3587

	/*
3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599
	 * 7. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 7.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
3600
	 */
3601
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
3602

3603 3604 3605 3606
	/*
	 * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
3607
	intel_ddi_config_transcoder_func(encoder, crtc_state);
3608

3609 3610 3611 3612 3613 3614 3615 3616 3617
	/*
	 * 7.c Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 7.e Configure voltage swing and related IO settings */
3618
	tgl_ddi_vswing_sequence(encoder, crtc_state, level);
3619

3620 3621 3622 3623
	/*
	 * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
	 * the used lanes of the DDI.
	 */
3624 3625 3626 3627 3628 3629 3630 3631 3632
	if (intel_phy_is_combo(dev_priv, phy)) {
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
					       crtc_state->lane_count,
					       lane_reversal);
	}

3633 3634 3635 3636 3637 3638 3639 3640
	/*
	 * 7.g Configure and enable DDI_BUF_CTL
	 * 7.h Wait for DDI_BUF_CTL DDI Idle Status = 0b (Not Idle), timeout
	 *     after 500 us.
	 *
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
3641
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);
3642 3643

	if (!is_mst)
3644
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
3645 3646 3647 3648 3649 3650 3651 3652

	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3653

3654
	intel_dp_check_frl_training(intel_dp);
3655
	intel_dp_pcon_dsc_configure(intel_dp, crtc_state);
3656

3657 3658 3659 3660 3661 3662 3663
	/*
	 * 7.i Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
3664
	intel_dp_start_link_train(intel_dp, crtc_state);
3665

3666
	/* 7.k Set DP_TP_CTL link training to Normal */
3667
	if (!is_trans_port_sync_mode(crtc_state))
3668
		intel_dp_stop_link_train(intel_dp, crtc_state);
3669

3670
	/* 7.l Configure and enable FEC if needed */
3671
	intel_ddi_enable_fec(encoder, crtc_state);
3672 3673
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
3674 3675
}

3676 3677
static void hsw_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3678 3679
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
3680
{
3681
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3682
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3683
	enum port port = encoder->port;
3684
	enum phy phy = intel_port_to_phy(dev_priv, port);
3685
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3686
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
3687
	int level = intel_ddi_dp_level(intel_dp);
3688

3689
	if (INTEL_GEN(dev_priv) < 11)
3690 3691
		drm_WARN_ON(&dev_priv->drm,
			    is_mst && (port == PORT_A || port == PORT_E));
3692
	else
3693
		drm_WARN_ON(&dev_priv->drm, is_mst && port == PORT_A);
3694

3695 3696 3697
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
3698 3699

	intel_edp_panel_on(intel_dp);
3700

3701
	intel_ddi_clk_select(encoder, crtc_state);
3702

3703
	if (!intel_phy_is_tc(dev_priv, phy) ||
3704 3705 3706
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);
3707

3708
	icl_program_mg_dp_mode(dig_port, crtc_state);
P
Paulo Zanoni 已提交
3709

3710
	if (INTEL_GEN(dev_priv) >= 11)
3711
		icl_ddi_vswing_sequence(encoder, crtc_state, level);
3712
	else if (IS_CANNONLAKE(dev_priv))
3713
		cnl_ddi_vswing_sequence(encoder, crtc_state, level);
3714
	else if (IS_GEN9_LP(dev_priv))
3715
		bxt_ddi_vswing_sequence(encoder, crtc_state, level);
3716
	else
3717
		intel_prepare_dp_ddi_buffers(encoder, crtc_state);
3718

3719
	if (intel_phy_is_combo(dev_priv, phy)) {
3720 3721 3722
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

3723
		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
3724 3725 3726 3727
					       crtc_state->lane_count,
					       lane_reversal);
	}

3728
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);
3729
	if (!is_mst)
3730
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
3731
	intel_dp_configure_protocol_converter(intel_dp);
3732 3733
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
					      true);
3734
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3735
	intel_dp_start_link_train(intel_dp, crtc_state);
3736 3737
	if ((port != PORT_A || INTEL_GEN(dev_priv) >= 9) &&
	    !is_trans_port_sync_mode(crtc_state))
3738
		intel_dp_stop_link_train(intel_dp, crtc_state);
3739

3740 3741
	intel_ddi_enable_fec(encoder, crtc_state);

3742
	if (!is_mst)
3743
		intel_ddi_enable_pipe_clock(encoder, crtc_state);
3744

3745 3746
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
3747
}
3748

3749 3750
static void intel_ddi_pre_enable_dp(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
3751 3752 3753 3754 3755 3756
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (INTEL_GEN(dev_priv) >= 12)
3757
		tgl_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
3758
	else
3759
		hsw_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
3760

3761 3762 3763
	/* MST will call a setting of MSA after an allocating of Virtual Channel
	 * from MST encoder pre_enable callback.
	 */
3764
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3765
		intel_ddi_set_dp_msa(crtc_state, conn_state);
3766

3767 3768
		intel_dp_set_m_n(crtc_state, M1_N1);
	}
3769 3770
}

3771 3772
static void intel_ddi_pre_enable_hdmi(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
3773
				      const struct intel_crtc_state *crtc_state,
3774
				      const struct drm_connector_state *conn_state)
3775
{
3776 3777
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
3778
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3779
	int level = intel_ddi_hdmi_level(encoder, crtc_state);
3780

3781
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
3782
	intel_ddi_clk_select(encoder, crtc_state);
3783 3784 3785

	intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);

3786
	icl_program_mg_dp_mode(dig_port, crtc_state);
3787

3788
	if (INTEL_GEN(dev_priv) >= 12)
3789
		tgl_ddi_vswing_sequence(encoder, crtc_state, level);
3790
	else if (INTEL_GEN(dev_priv) == 11)
3791
		icl_ddi_vswing_sequence(encoder, crtc_state, level);
3792
	else if (IS_CANNONLAKE(dev_priv))
3793
		cnl_ddi_vswing_sequence(encoder, crtc_state, level);
3794
	else if (IS_GEN9_LP(dev_priv))
3795
		bxt_ddi_vswing_sequence(encoder, crtc_state, level);
3796
	else
3797
		intel_prepare_hdmi_ddi_buffers(encoder, level);
3798 3799

	if (IS_GEN9_BC(dev_priv))
3800
		skl_ddi_set_iboost(encoder, crtc_state, level);
3801

3802
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
3803

3804 3805 3806
	dig_port->set_infoframes(encoder,
				 crtc_state->has_infoframe,
				 crtc_state, conn_state);
3807
}
3808

3809 3810
static void intel_ddi_pre_enable(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
3811
				 const struct intel_crtc_state *crtc_state,
3812
				 const struct drm_connector_state *conn_state)
3813
{
3814
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3815 3816
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
3817

3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830
	/*
	 * When called from DP MST code:
	 * - conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - crtc_state will be the state of the first stream to
	 *   be activated on this port, and it may not be the same
	 *   stream that will be deactivated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
	 */

3831
	drm_WARN_ON(&dev_priv->drm, crtc_state->has_pch_encoder);
3832

3833 3834 3835
	if (IS_DG1(dev_priv))
		dg1_map_plls_to_ports(encoder, crtc_state);
	else if (INTEL_GEN(dev_priv) >= 11)
3836 3837
		icl_map_plls_to_ports(encoder, crtc_state);

3838 3839
	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

3840
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
3841 3842
		intel_ddi_pre_enable_hdmi(state, encoder, crtc_state,
					  conn_state);
3843
	} else {
3844
		struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3845

3846 3847
		intel_ddi_pre_enable_dp(state, encoder, crtc_state,
					conn_state);
3848

3849 3850 3851
		/* FIXME precompute everything properly */
		/* FIXME how do we turn infoframes off again? */
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
3852 3853 3854 3855
			dig_port->set_infoframes(encoder,
						 crtc_state->has_infoframe,
						 crtc_state, conn_state);
	}
3856 3857
}

A
Anusha Srivatsa 已提交
3858 3859
static void intel_disable_ddi_buf(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
3860 3861
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3862
	enum port port = encoder->port;
3863 3864 3865
	bool wait = false;
	u32 val;

3866
	val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3867 3868
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
3869
		intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
3870 3871 3872
		wait = true;
	}

3873
	if (intel_crtc_has_dp_encoder(crtc_state)) {
3874
		val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3875 3876
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
3877
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
3878
	}
3879

A
Anusha Srivatsa 已提交
3880 3881 3882
	/* Disable FEC in DP Sink */
	intel_ddi_disable_fec_state(encoder, crtc_state);

3883 3884 3885 3886
	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

3887 3888
static void intel_ddi_post_disable_dp(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
3889 3890
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
3891
{
3892
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3893
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3894
	struct intel_dp *intel_dp = &dig_port->dp;
3895 3896
	bool is_mst = intel_crtc_has_type(old_crtc_state,
					  INTEL_OUTPUT_DP_MST);
3897
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3898

3899 3900 3901
	if (!is_mst)
		intel_dp_set_infoframes(encoder, false,
					old_crtc_state, old_conn_state);
3902

3903 3904 3905 3906
	/*
	 * Power down sink before disabling the port, otherwise we end
	 * up getting interrupts from the sink on detecting link loss.
	 */
3907
	intel_dp_set_power(intel_dp, DP_SET_POWER_D3);
3908

3909 3910 3911 3912 3913
	if (INTEL_GEN(dev_priv) >= 12) {
		if (is_mst) {
			enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
			u32 val;

3914 3915
			val = intel_de_read(dev_priv,
					    TRANS_DDI_FUNC_CTL(cpu_transcoder));
3916 3917
			val &= ~(TGL_TRANS_DDI_PORT_MASK |
				 TRANS_DDI_MODE_SELECT_MASK);
3918 3919 3920
			intel_de_write(dev_priv,
				       TRANS_DDI_FUNC_CTL(cpu_transcoder),
				       val);
3921 3922 3923 3924 3925
		}
	} else {
		if (!is_mst)
			intel_ddi_disable_pipe_clock(old_crtc_state);
	}
3926

A
Anusha Srivatsa 已提交
3927
	intel_disable_ddi_buf(encoder, old_crtc_state);
3928

3929 3930 3931 3932 3933 3934 3935 3936
	/*
	 * From TGL spec: "If single stream or multi-stream master transcoder:
	 * Configure Transcoder Clock select to direct no clock to the
	 * transcoder"
	 */
	if (INTEL_GEN(dev_priv) >= 12)
		intel_ddi_disable_pipe_clock(old_crtc_state);

3937 3938
	intel_edp_panel_vdd_on(intel_dp);
	intel_edp_panel_off(intel_dp);
3939

3940
	if (!intel_phy_is_tc(dev_priv, phy) ||
3941 3942 3943
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_put_unchecked(dev_priv,
						  dig_port->ddi_io_power_domain);
3944

3945 3946
	intel_ddi_clk_disable(encoder);
}
3947

3948 3949
static void intel_ddi_post_disable_hdmi(struct intel_atomic_state *state,
					struct intel_encoder *encoder,
3950 3951 3952 3953
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3954
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3955
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
3956

3957
	dig_port->set_infoframes(encoder, false,
3958 3959
				 old_crtc_state, old_conn_state);

3960 3961
	intel_ddi_disable_pipe_clock(old_crtc_state);

A
Anusha Srivatsa 已提交
3962
	intel_disable_ddi_buf(encoder, old_crtc_state);
3963

3964 3965
	intel_display_power_put_unchecked(dev_priv,
					  dig_port->ddi_io_power_domain);
3966

3967 3968 3969 3970 3971
	intel_ddi_clk_disable(encoder);

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

3972 3973
static void intel_ddi_post_disable(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
3974 3975 3976
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3977
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3978
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3979 3980
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
3981

3982 3983
	if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST)) {
		intel_crtc_vblank_off(old_crtc_state);
3984

3985
		intel_disable_pipe(old_crtc_state);
3986

3987
		intel_ddi_disable_transcoder_func(old_crtc_state);
3988

3989
		intel_dsc_disable(old_crtc_state);
3990

3991 3992 3993 3994 3995
		if (INTEL_GEN(dev_priv) >= 9)
			skl_scaler_disable(old_crtc_state);
		else
			ilk_pfit_disable(old_crtc_state);
	}
3996

3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011
	if (old_crtc_state->bigjoiner_linked_crtc) {
		struct intel_atomic_state *state =
			to_intel_atomic_state(old_crtc_state->uapi.state);
		struct intel_crtc *slave =
			old_crtc_state->bigjoiner_linked_crtc;
		const struct intel_crtc_state *old_slave_crtc_state =
			intel_atomic_get_old_crtc_state(state, slave);

		intel_crtc_vblank_off(old_slave_crtc_state);
		trace_intel_pipe_disable(slave);

		intel_dsc_disable(old_slave_crtc_state);
		skl_scaler_disable(old_slave_crtc_state);
	}

4012
	/*
4013 4014 4015 4016 4017 4018 4019 4020 4021 4022
	 * When called from DP MST code:
	 * - old_conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - old_crtc_state will be the state of the last stream to
	 *   be deactivated on this port, and it may not be the same
	 *   stream that was activated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
4023
	 */
4024 4025

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
4026 4027
		intel_ddi_post_disable_hdmi(state, encoder, old_crtc_state,
					    old_conn_state);
4028
	else
4029 4030
		intel_ddi_post_disable_dp(state, encoder, old_crtc_state,
					  old_conn_state);
4031

4032 4033 4034
	if (IS_DG1(dev_priv))
		dg1_unmap_plls_to_ports(encoder);
	else if (INTEL_GEN(dev_priv) >= 11)
4035
		icl_unmap_plls_to_ports(encoder);
4036 4037 4038 4039 4040 4041 4042

	if (intel_crtc_has_dp_encoder(old_crtc_state) || is_tc_port)
		intel_display_power_put_unchecked(dev_priv,
						  intel_ddi_main_link_aux_domain(dig_port));

	if (is_tc_port)
		intel_tc_port_put_link(dig_port);
4043 4044
}

4045 4046
void intel_ddi_fdi_post_disable(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
4047 4048
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
4049
{
4050
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4051
	u32 val;
4052 4053 4054 4055 4056 4057 4058

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
4059
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
4060
	val &= ~FDI_RX_ENABLE;
4061
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
4062

A
Anusha Srivatsa 已提交
4063
	intel_disable_ddi_buf(encoder, old_crtc_state);
4064
	intel_ddi_clk_disable(encoder);
4065

4066
	val = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
4067 4068
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
4069
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), val);
4070

4071
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
4072
	val &= ~FDI_PCDCLK;
4073
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
4074

4075
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
4076
	val &= ~FDI_RX_PLL_ENABLE;
4077
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
4078 4079
}

4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106
static void trans_port_sync_stop_link_train(struct intel_atomic_state *state,
					    struct intel_encoder *encoder,
					    const struct intel_crtc_state *crtc_state)
{
	const struct drm_connector_state *conn_state;
	struct drm_connector *conn;
	int i;

	if (!crtc_state->sync_mode_slaves_mask)
		return;

	for_each_new_connector_in_state(&state->base, conn, conn_state, i) {
		struct intel_encoder *slave_encoder =
			to_intel_encoder(conn_state->best_encoder);
		struct intel_crtc *slave_crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *slave_crtc_state;

		if (!slave_crtc)
			continue;

		slave_crtc_state =
			intel_atomic_get_new_crtc_state(state, slave_crtc);

		if (slave_crtc_state->master_transcoder !=
		    crtc_state->cpu_transcoder)
			continue;

4107 4108
		intel_dp_stop_link_train(enc_to_intel_dp(slave_encoder),
					 slave_crtc_state);
4109 4110 4111 4112
	}

	usleep_range(200, 400);

4113 4114
	intel_dp_stop_link_train(enc_to_intel_dp(encoder),
				 crtc_state);
4115 4116
}

4117 4118
static void intel_enable_ddi_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
4119 4120
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
4121
{
4122
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4123
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4124
	enum port port = encoder->port;
4125

4126
	if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
4127
		intel_dp_stop_link_train(intel_dp, crtc_state);
4128

4129
	intel_edp_backlight_on(crtc_state, conn_state);
4130
	intel_psr_enable(intel_dp, crtc_state, conn_state);
4131
	intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
4132
	intel_edp_drrs_enable(intel_dp, crtc_state);
4133

4134 4135
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
4136 4137

	trans_port_sync_stop_link_train(state, encoder, crtc_state);
4138 4139
}

4140 4141 4142 4143
static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
			       enum port port)
{
4144 4145 4146 4147 4148 4149
	static const enum transcoder trans[] = {
		[PORT_A] = TRANSCODER_EDP,
		[PORT_B] = TRANSCODER_A,
		[PORT_C] = TRANSCODER_B,
		[PORT_D] = TRANSCODER_C,
		[PORT_E] = TRANSCODER_A,
4150 4151
	};

4152
	drm_WARN_ON(&dev_priv->drm, INTEL_GEN(dev_priv) < 9);
4153

4154
	if (drm_WARN_ON(&dev_priv->drm, port < PORT_A || port > PORT_E))
4155 4156
		port = PORT_A;

4157
	return CHICKEN_TRANS(trans[port]);
4158 4159
}

4160 4161
static void intel_enable_ddi_hdmi(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
4162 4163 4164 4165
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4166
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4167
	struct drm_connector *connector = conn_state->connector;
4168
	enum port port = encoder->port;
4169

4170 4171 4172
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       crtc_state->hdmi_high_tmds_clock_ratio,
					       crtc_state->hdmi_scrambling))
4173 4174 4175
		drm_dbg_kms(&dev_priv->drm,
			    "[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
4176

4177 4178 4179 4180 4181 4182 4183 4184
	/* Display WA #1143: skl,kbl,cfl */
	if (IS_GEN9_BC(dev_priv)) {
		/*
		 * For some reason these chicken bits have been
		 * stuffed into a transcoder register, event though
		 * the bits affect a specific DDI port rather than
		 * a specific transcoder.
		 */
4185
		i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
4186 4187
		u32 val;

4188
		val = intel_de_read(dev_priv, reg);
4189 4190 4191 4192 4193 4194 4195 4196

		if (port == PORT_E)
			val |= DDIE_TRAINING_OVERRIDE_ENABLE |
				DDIE_TRAINING_OVERRIDE_VALUE;
		else
			val |= DDI_TRAINING_OVERRIDE_ENABLE |
				DDI_TRAINING_OVERRIDE_VALUE;

4197 4198
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
4199 4200 4201 4202 4203 4204 4205 4206 4207 4208

		udelay(1);

		if (port == PORT_E)
			val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
				 DDIE_TRAINING_OVERRIDE_VALUE);
		else
			val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
				 DDI_TRAINING_OVERRIDE_VALUE);

4209
		intel_de_write(dev_priv, reg, val);
4210 4211
	}

4212 4213 4214 4215
	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
	 */
4216 4217
	intel_de_write(dev_priv, DDI_BUF_CTL(port),
		       dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
4218

4219 4220 4221 4222
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

4223 4224
static void intel_enable_ddi(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
4225 4226 4227
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
4228
	drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder);
4229

4230 4231
	if (!crtc_state->bigjoiner_slave)
		intel_ddi_enable_transcoder_func(encoder, crtc_state);
4232

4233 4234 4235 4236
	intel_enable_pipe(crtc_state);

	intel_crtc_vblank_on(crtc_state);

4237
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4238
		intel_enable_ddi_hdmi(state, encoder, crtc_state, conn_state);
4239
	else
4240
		intel_enable_ddi_dp(state, encoder, crtc_state, conn_state);
4241 4242 4243 4244

	/* Enable hdcp if it's desired */
	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
4245
		intel_hdcp_enable(to_intel_connector(conn_state->connector),
4246
				  crtc_state->cpu_transcoder,
4247
				  (u8)conn_state->hdcp_content_type);
4248 4249
}

4250 4251
static void intel_disable_ddi_dp(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
4252 4253
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
4254
{
4255
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4256

4257 4258
	intel_dp->link_trained = false;

4259
	if (old_crtc_state->has_audio)
4260 4261
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
4262

4263 4264 4265
	intel_edp_drrs_disable(intel_dp, old_crtc_state);
	intel_psr_disable(intel_dp, old_crtc_state);
	intel_edp_backlight_off(old_conn_state);
4266 4267 4268
	/* Disable the decompression in DP Sink */
	intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
					      false);
4269
}
S
Shashank Sharma 已提交
4270

4271 4272
static void intel_disable_ddi_hdmi(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
4273 4274 4275
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
4276
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4277 4278
	struct drm_connector *connector = old_conn_state->connector;

4279
	if (old_crtc_state->has_audio)
4280 4281
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
4282

4283 4284
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       false, false))
4285 4286 4287
		drm_dbg_kms(&i915->drm,
			    "[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
4288 4289
}

4290 4291
static void intel_disable_ddi(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
4292 4293 4294
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
4295 4296
	intel_hdcp_disable(to_intel_connector(old_conn_state->connector));

4297
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
4298 4299
		intel_disable_ddi_hdmi(state, encoder, old_crtc_state,
				       old_conn_state);
4300
	else
4301 4302
		intel_disable_ddi_dp(state, encoder, old_crtc_state,
				     old_conn_state);
4303
}
P
Paulo Zanoni 已提交
4304

4305 4306
static void intel_ddi_update_pipe_dp(struct intel_atomic_state *state,
				     struct intel_encoder *encoder,
4307 4308 4309
				     const struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
4310
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4311

4312
	intel_ddi_set_dp_msa(crtc_state, conn_state);
4313

4314
	intel_psr_update(intel_dp, crtc_state, conn_state);
4315
	intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
4316
	intel_edp_drrs_update(intel_dp, crtc_state);
4317

4318
	intel_panel_update_backlight(state, encoder, crtc_state, conn_state);
4319 4320
}

4321 4322 4323 4324
void intel_ddi_update_pipe(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
			   const struct drm_connector_state *conn_state)
4325
{
4326

4327 4328
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
	    !intel_encoder_is_mst(encoder))
4329 4330
		intel_ddi_update_pipe_dp(state, encoder, crtc_state,
					 conn_state);
4331

4332
	intel_hdcp_update_pipe(state, encoder, crtc_state, conn_state);
4333 4334
}

4335 4336 4337 4338 4339 4340 4341 4342 4343
static void
intel_ddi_update_prepare(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
			 struct intel_crtc *crtc)
{
	struct intel_crtc_state *crtc_state =
		crtc ? intel_atomic_get_new_crtc_state(state, crtc) : NULL;
	int required_lanes = crtc_state ? crtc_state->lane_count : 1;

4344
	drm_WARN_ON(state->base.dev, crtc && crtc->active);
4345

4346 4347
	intel_tc_port_get_link(enc_to_dig_port(encoder),
		               required_lanes);
4348
	if (crtc_state && crtc_state->hw.active)
4349 4350 4351 4352 4353 4354 4355 4356
		intel_update_active_dpll(state, crtc, encoder);
}

static void
intel_ddi_update_complete(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
			  struct intel_crtc *crtc)
{
4357
	intel_tc_port_put_link(enc_to_dig_port(encoder));
4358 4359
}

I
Imre Deak 已提交
4360
static void
4361 4362
intel_ddi_pre_pll_enable(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
I
Imre Deak 已提交
4363 4364
			 const struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
4365
{
I
Imre Deak 已提交
4366
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4367
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4368 4369
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
I
Imre Deak 已提交
4370

4371 4372 4373 4374
	if (is_tc_port)
		intel_tc_port_get_link(dig_port, crtc_state->lane_count);

	if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port)
I
Imre Deak 已提交
4375 4376 4377
		intel_display_power_get(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port));

4378 4379 4380 4381 4382 4383 4384
	if (is_tc_port && dig_port->tc_mode != TC_PORT_TBT_ALT)
		/*
		 * Program the lane count for static/dynamic connections on
		 * Type-C ports.  Skip this step for TBT.
		 */
		intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
	else if (IS_GEN9_LP(dev_priv))
I
Imre Deak 已提交
4385 4386 4387 4388
		bxt_ddi_phy_set_lane_optim_mask(encoder,
						crtc_state->lane_lat_optim_mask);
}

4389 4390
static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state)
4391
{
4392 4393 4394
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
4395
	u32 dp_tp_ctl, ddi_buf_ctl;
4396
	bool wait = false;
4397

4398
	dp_tp_ctl = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
4399 4400

	if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
4401
		ddi_buf_ctl = intel_de_read(dev_priv, DDI_BUF_CTL(port));
4402
		if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
4403 4404
			intel_de_write(dev_priv, DDI_BUF_CTL(port),
				       ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
4405 4406 4407
			wait = true;
		}

4408 4409
		dp_tp_ctl &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		dp_tp_ctl |= DP_TP_CTL_LINK_TRAIN_PAT1;
4410 4411
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
		intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
4412 4413 4414 4415 4416

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

4417
	dp_tp_ctl = DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_PAT1;
4418
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
4419
		dp_tp_ctl |= DP_TP_CTL_MODE_MST;
4420
	} else {
4421
		dp_tp_ctl |= DP_TP_CTL_MODE_SST;
4422
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
4423
			dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
4424
	}
4425 4426
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
4427 4428

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
4429 4430
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
4431

4432
	intel_wait_ddi_buf_active(dev_priv, port);
4433
}
P
Paulo Zanoni 已提交
4434

4435
static void intel_ddi_set_link_train(struct intel_dp *intel_dp,
4436
				     const struct intel_crtc_state *crtc_state,
4437 4438
				     u8 dp_train_pat)
{
4439 4440
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4441 4442
	u32 temp;

4443
	temp = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
4444 4445

	temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
4446
	switch (intel_dp_training_pattern_symbol(dp_train_pat)) {
4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463
	case DP_TRAINING_PATTERN_DISABLE:
		temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
		break;
	case DP_TRAINING_PATTERN_1:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		break;
	case DP_TRAINING_PATTERN_2:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
		break;
	case DP_TRAINING_PATTERN_3:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
		break;
	case DP_TRAINING_PATTERN_4:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT4;
		break;
	}

4464
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), temp);
4465 4466
}

4467 4468
static void intel_ddi_set_idle_link_train(struct intel_dp *intel_dp,
					  const struct intel_crtc_state *crtc_state)
4469 4470 4471 4472 4473 4474
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 val;

4475
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
4476 4477
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
4478
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489

	/*
	 * Until TGL on PORT_A we can have only eDP in SST mode. There the only
	 * reason we need to set idle transmission mode is to work around a HW
	 * issue where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A && INTEL_GEN(dev_priv) < 12)
		return;

4490 4491
	if (intel_de_wait_for_set(dev_priv,
				  dp_tp_status_reg(encoder, crtc_state),
4492 4493 4494 4495 4496
				  DP_TP_STATUS_IDLE_DONE, 1))
		drm_err(&dev_priv->drm,
			"Timed out waiting for DP idle patterns\n");
}

4497 4498
static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
4499
{
4500 4501
	if (cpu_transcoder == TRANSCODER_EDP)
		return false;
4502

4503 4504 4505
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO))
		return false;

4506
	return intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD) &
4507
		AUDIO_OUTPUT_ENABLE(cpu_transcoder);
4508 4509
}

4510 4511 4512
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state)
{
4513 4514
	if (INTEL_GEN(dev_priv) >= 12 && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
4515
	else if (IS_JSL_EHL(dev_priv) && crtc_state->port_clock > 594000)
4516 4517
		crtc_state->min_voltage_level = 3;
	else if (INTEL_GEN(dev_priv) >= 11 && crtc_state->port_clock > 594000)
4518
		crtc_state->min_voltage_level = 1;
4519 4520
	else if (IS_CANNONLAKE(dev_priv) && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
4521 4522
}

4523 4524
static enum transcoder bdw_transcoder_master_readout(struct drm_i915_private *dev_priv,
						     enum transcoder cpu_transcoder)
4525
{
4526 4527 4528 4529
	u32 master_select;

	if (INTEL_GEN(dev_priv) >= 11) {
		u32 ctl2 = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL2(cpu_transcoder));
4530

4531 4532
		if ((ctl2 & PORT_SYNC_MODE_ENABLE) == 0)
			return INVALID_TRANSCODER;
4533

4534 4535 4536
		master_select = REG_FIELD_GET(PORT_SYNC_MODE_MASTER_SELECT_MASK, ctl2);
	} else {
		u32 ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
4537

4538 4539 4540 4541 4542
		if ((ctl & TRANS_DDI_PORT_SYNC_ENABLE) == 0)
			return INVALID_TRANSCODER;

		master_select = REG_FIELD_GET(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, ctl);
	}
4543 4544 4545 4546 4547 4548 4549

	if (master_select == 0)
		return TRANSCODER_EDP;
	else
		return master_select - 1;
}

4550
static void bdw_get_trans_port_sync_config(struct intel_crtc_state *crtc_state)
4551 4552 4553 4554 4555 4556 4557
{
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
	u32 transcoders = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
	enum transcoder cpu_transcoder;

	crtc_state->master_transcoder =
4558
		bdw_transcoder_master_readout(dev_priv, crtc_state->cpu_transcoder);
4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570

	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
		enum intel_display_power_domain power_domain;
		intel_wakeref_t trans_wakeref;

		power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   power_domain);

		if (!trans_wakeref)
			continue;

4571
		if (bdw_transcoder_master_readout(dev_priv, cpu_transcoder) ==
4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582
		    crtc_state->cpu_transcoder)
			crtc_state->sync_mode_slaves_mask |= BIT(cpu_transcoder);

		intel_display_power_put(dev_priv, power_domain, trans_wakeref);
	}

	drm_WARN_ON(&dev_priv->drm,
		    crtc_state->master_transcoder != INVALID_TRANSCODER &&
		    crtc_state->sync_mode_slaves_mask);
}

4583 4584
static void intel_ddi_read_func_ctl(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config)
4585
{
4586
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4587
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc);
4588
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4589 4590
	u32 temp, flags = 0;

4591
	temp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
4592 4593 4594 4595 4596 4597 4598 4599 4600
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

4601
	pipe_config->hw.adjusted_mode.flags |= flags;
4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
4619 4620 4621

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
4622
		pipe_config->has_hdmi_sink = true;
4623

4624 4625 4626 4627
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

		if (pipe_config->infoframes.enable)
4628
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
4629

4630
		if (temp & TRANS_DDI_HDMI_SCRAMBLING)
S
Shashank Sharma 已提交
4631 4632 4633
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
4634
		fallthrough;
4635
	case TRANS_DDI_MODE_SELECT_DVI:
4636
		pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
4637 4638
		pipe_config->lane_count = 4;
		break;
4639
	case TRANS_DDI_MODE_SELECT_FDI:
4640
		pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
4641 4642
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
4643 4644 4645 4646 4647 4648 4649
		if (encoder->type == INTEL_OUTPUT_EDP)
			pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
		else
			pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
		intel_dp_get_m_n(intel_crtc, pipe_config);
4650 4651

		if (INTEL_GEN(dev_priv) >= 11) {
4652
			i915_reg_t dp_tp_ctl = dp_tp_ctl_reg(encoder, pipe_config);
4653 4654

			pipe_config->fec_enable =
4655
				intel_de_read(dev_priv, dp_tp_ctl) & DP_TP_CTL_FEC_ENABLE;
4656

4657 4658 4659 4660
			drm_dbg_kms(&dev_priv->drm,
				    "[ENCODER:%d:%s] Fec status: %u\n",
				    encoder->base.base.id, encoder->base.name,
				    pipe_config->fec_enable);
4661 4662
		}

4663 4664 4665
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

4666
		break;
4667
	case TRANS_DDI_MODE_SELECT_DP_MST:
4668
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
4669 4670
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
4671 4672 4673 4674 4675

		if (INTEL_GEN(dev_priv) >= 12)
			pipe_config->mst_master_transcoder =
					REG_FIELD_GET(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, temp);

4676
		intel_dp_get_m_n(intel_crtc, pipe_config);
4677 4678 4679

		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);
4680 4681 4682 4683
		break;
	default:
		break;
	}
4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707
}

void intel_ddi_get_config(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;

	/* XXX: DSI transcoder paranoia */
	if (drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder)))
		return;

	if (pipe_config->bigjoiner_slave) {
		/* read out pipe settings from master */
		enum transcoder save = pipe_config->cpu_transcoder;

		/* Our own transcoder needs to be disabled when reading it in intel_ddi_read_func_ctl() */
		WARN_ON(pipe_config->output_types);
		pipe_config->cpu_transcoder = (enum transcoder)pipe_config->bigjoiner_linked_crtc->pipe;
		intel_ddi_read_func_ctl(encoder, pipe_config);
		pipe_config->cpu_transcoder = save;
	} else {
		intel_ddi_read_func_ctl(encoder, pipe_config);
	}
4708

4709
	pipe_config->has_audio =
4710
		intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
4711

4712 4713
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
4727 4728 4729
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
4730
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
4731
	}
4732

4733 4734
	if (!pipe_config->bigjoiner_slave)
		intel_ddi_clock_get(encoder, pipe_config);
4735

4736
	if (IS_GEN9_LP(dev_priv))
4737 4738
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
4739 4740

	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752

	intel_hdmi_read_gcp_infoframe(encoder, pipe_config);

	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_AVI,
			     &pipe_config->infoframes.avi);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_SPD,
			     &pipe_config->infoframes.spd);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_VENDOR,
			     &pipe_config->infoframes.hdmi);
4753 4754 4755
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_DRM,
			     &pipe_config->infoframes.drm);
4756

4757 4758
	if (INTEL_GEN(dev_priv) >= 8)
		bdw_get_trans_port_sync_config(pipe_config);
4759 4760

	intel_read_dp_sdp(encoder, pipe_config, HDMI_PACKET_TYPE_GAMUT_METADATA);
4761
	intel_read_dp_sdp(encoder, pipe_config, DP_SDP_VSC);
4762 4763
}

4764 4765 4766 4767 4768 4769 4770
static void intel_ddi_sync_state(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		intel_dp_sync_state(encoder, crtc_state);
}

4771 4772 4773 4774 4775 4776 4777 4778 4779
static bool intel_ddi_initial_fastset_check(struct intel_encoder *encoder,
					    struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		return intel_dp_initial_fastset_check(encoder, crtc_state);

	return true;
}

4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797
static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder *encoder,
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
{
	switch (conn_state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		return INTEL_OUTPUT_HDMI;
	case DRM_MODE_CONNECTOR_eDP:
		return INTEL_OUTPUT_EDP;
	case DRM_MODE_CONNECTOR_DisplayPort:
		return INTEL_OUTPUT_DP;
	default:
		MISSING_CASE(conn_state->connector->connector_type);
		return INTEL_OUTPUT_UNUSED;
	}
}

4798 4799 4800
static int intel_ddi_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
4801
{
4802
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
4803
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4804
	enum port port = encoder->port;
4805
	int ret;
P
Paulo Zanoni 已提交
4806

4807
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
4808 4809
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

4810
	if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
4811
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
4812
	} else {
4813
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
4814 4815
	}

4816 4817
	if (ret)
		return ret;
4818

4819 4820 4821 4822 4823 4824
	if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
	    pipe_config->cpu_transcoder == TRANSCODER_EDP)
		pipe_config->pch_pfit.force_thru =
			pipe_config->pch_pfit.enabled ||
			pipe_config->crc_enabled;

4825
	if (IS_GEN9_LP(dev_priv))
4826
		pipe_config->lane_lat_optim_mask =
4827
			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
4828

4829 4830
	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);

4831
	return 0;
P
Paulo Zanoni 已提交
4832 4833
}

4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878
static bool mode_equal(const struct drm_display_mode *mode1,
		       const struct drm_display_mode *mode2)
{
	return drm_mode_match(mode1, mode2,
			      DRM_MODE_MATCH_TIMINGS |
			      DRM_MODE_MATCH_FLAGS |
			      DRM_MODE_MATCH_3D_FLAGS) &&
		mode1->clock == mode2->clock; /* we want an exact match */
}

static bool m_n_equal(const struct intel_link_m_n *m_n_1,
		      const struct intel_link_m_n *m_n_2)
{
	return m_n_1->tu == m_n_2->tu &&
		m_n_1->gmch_m == m_n_2->gmch_m &&
		m_n_1->gmch_n == m_n_2->gmch_n &&
		m_n_1->link_m == m_n_2->link_m &&
		m_n_1->link_n == m_n_2->link_n;
}

static bool crtcs_port_sync_compatible(const struct intel_crtc_state *crtc_state1,
				       const struct intel_crtc_state *crtc_state2)
{
	return crtc_state1->hw.active && crtc_state2->hw.active &&
		crtc_state1->output_types == crtc_state2->output_types &&
		crtc_state1->output_format == crtc_state2->output_format &&
		crtc_state1->lane_count == crtc_state2->lane_count &&
		crtc_state1->port_clock == crtc_state2->port_clock &&
		mode_equal(&crtc_state1->hw.adjusted_mode,
			   &crtc_state2->hw.adjusted_mode) &&
		m_n_equal(&crtc_state1->dp_m_n, &crtc_state2->dp_m_n);
}

static u8
intel_ddi_port_sync_transcoders(const struct intel_crtc_state *ref_crtc_state,
				int tile_group_id)
{
	struct drm_connector *connector;
	const struct drm_connector_state *conn_state;
	struct drm_i915_private *dev_priv = to_i915(ref_crtc_state->uapi.crtc->dev);
	struct intel_atomic_state *state =
		to_intel_atomic_state(ref_crtc_state->uapi.state);
	u8 transcoders = 0;
	int i;

4879 4880 4881 4882 4883
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
	if (INTEL_GEN(dev_priv) < 9)
4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914
		return 0;

	if (!intel_crtc_has_type(ref_crtc_state, INTEL_OUTPUT_DP))
		return 0;

	for_each_new_connector_in_state(&state->base, connector, conn_state, i) {
		struct intel_crtc *crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *crtc_state;

		if (!crtc)
			continue;

		if (!connector->has_tile ||
		    connector->tile_group->id !=
		    tile_group_id)
			continue;
		crtc_state = intel_atomic_get_new_crtc_state(state,
							     crtc);
		if (!crtcs_port_sync_compatible(ref_crtc_state,
						crtc_state))
			continue;
		transcoders |= BIT(crtc_state->cpu_transcoder);
	}

	return transcoders;
}

static int intel_ddi_compute_config_late(struct intel_encoder *encoder,
					 struct intel_crtc_state *crtc_state,
					 struct drm_connector_state *conn_state)
{
4915
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4916 4917 4918
	struct drm_connector *connector = conn_state->connector;
	u8 port_sync_transcoders = 0;

4919 4920 4921
	drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] [CRTC:%d:%s]",
		    encoder->base.base.id, encoder->base.name,
		    crtc_state->uapi.crtc->base.id, crtc_state->uapi.crtc->name);
4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944

	if (connector->has_tile)
		port_sync_transcoders = intel_ddi_port_sync_transcoders(crtc_state,
									connector->tile_group->id);

	/*
	 * EDP Transcoders cannot be ensalved
	 * make them a master always when present
	 */
	if (port_sync_transcoders & BIT(TRANSCODER_EDP))
		crtc_state->master_transcoder = TRANSCODER_EDP;
	else
		crtc_state->master_transcoder = ffs(port_sync_transcoders) - 1;

	if (crtc_state->master_transcoder == crtc_state->cpu_transcoder) {
		crtc_state->master_transcoder = INVALID_TRANSCODER;
		crtc_state->sync_mode_slaves_mask =
			port_sync_transcoders & ~BIT(crtc_state->cpu_transcoder);
	}

	return 0;
}

4945 4946
static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
{
4947
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
4948 4949 4950 4951 4952 4953 4954

	intel_dp_encoder_flush_work(encoder);

	drm_encoder_cleanup(encoder);
	kfree(dig_port);
}

P
Paulo Zanoni 已提交
4955
static const struct drm_encoder_funcs intel_ddi_funcs = {
4956
	.reset = intel_dp_encoder_reset,
4957
	.destroy = intel_ddi_encoder_destroy,
P
Paulo Zanoni 已提交
4958 4959
};

4960
static struct intel_connector *
4961
intel_ddi_init_dp_connector(struct intel_digital_port *dig_port)
4962
{
4963
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4964
	struct intel_connector *connector;
4965
	enum port port = dig_port->base.port;
4966

4967
	connector = intel_connector_alloc();
4968 4969 4970
	if (!connector)
		return NULL;

4971 4972 4973 4974
	dig_port->dp.output_reg = DDI_BUF_CTL(port);
	dig_port->dp.prepare_link_retrain = intel_ddi_prepare_link_retrain;
	dig_port->dp.set_link_train = intel_ddi_set_link_train;
	dig_port->dp.set_idle_link_train = intel_ddi_set_idle_link_train;
4975

4976
	if (INTEL_GEN(dev_priv) >= 12)
4977
		dig_port->dp.set_signal_levels = tgl_set_signal_levels;
4978
	else if (INTEL_GEN(dev_priv) >= 11)
4979
		dig_port->dp.set_signal_levels = icl_set_signal_levels;
4980
	else if (IS_CANNONLAKE(dev_priv))
4981
		dig_port->dp.set_signal_levels = cnl_set_signal_levels;
4982
	else if (IS_GEN9_LP(dev_priv))
4983
		dig_port->dp.set_signal_levels = bxt_set_signal_levels;
4984
	else
4985
		dig_port->dp.set_signal_levels = hsw_set_signal_levels;
4986

4987 4988
	dig_port->dp.voltage_max = intel_ddi_dp_voltage_max;
	dig_port->dp.preemph_max = intel_ddi_dp_preemph_max;
4989

4990
	if (!intel_dp_init_connector(dig_port, connector)) {
4991 4992 4993 4994 4995 4996 4997
		kfree(connector);
		return NULL;
	}

	return connector;
}

4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016
static int modeset_pipe(struct drm_crtc *crtc,
			struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_atomic_state *state;
	struct drm_crtc_state *crtc_state;
	int ret;

	state = drm_atomic_state_alloc(crtc->dev);
	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ctx;

	crtc_state = drm_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(crtc_state)) {
		ret = PTR_ERR(crtc_state);
		goto out;
	}

5017
	crtc_state->connectors_changed = true;
5018 5019

	ret = drm_atomic_commit(state);
5020
out:
5021 5022 5023 5024 5025 5026 5027 5028 5029
	drm_atomic_state_put(state);

	return ret;
}

static int intel_hdmi_reset_link(struct intel_encoder *encoder,
				 struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5030
	struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059
	struct intel_connector *connector = hdmi->attached_connector;
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	u8 config;
	int ret;

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

5060 5061
	drm_WARN_ON(&dev_priv->drm,
		    !intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));
5062

5063
	if (!crtc_state->hw.active)
5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075
		return 0;

	if (!crtc_state->hdmi_high_tmds_clock_ratio &&
	    !crtc_state->hdmi_scrambling)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
	if (ret < 0) {
5076 5077
		drm_err(&dev_priv->drm, "Failed to read TMDS config: %d\n",
			ret);
5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098
		return 0;
	}

	if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
	    crtc_state->hdmi_high_tmds_clock_ratio &&
	    !!(config & SCDC_SCRAMBLING_ENABLE) ==
	    crtc_state->hdmi_scrambling)
		return 0;

	/*
	 * HDMI 2.0 says that one should not send scrambled data
	 * prior to configuring the sink scrambling, and that
	 * TMDS clock/data transmission should be suspended when
	 * changing the TMDS clock rate in the sink. So let's
	 * just do a full modeset here, even though some sinks
	 * would be perfectly happy if were to just reconfigure
	 * the SCDC settings on the fly.
	 */
	return modeset_pipe(&crtc->base, ctx);
}

5099 5100
static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder *encoder,
5101
		  struct intel_connector *connector)
5102
{
5103
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
5104
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
5105 5106
	enum phy phy = intel_port_to_phy(i915, encoder->port);
	bool is_tc = intel_phy_is_tc(i915, phy);
5107
	struct drm_modeset_acquire_ctx ctx;
5108
	enum intel_hotplug_state state;
5109 5110
	int ret;

5111
	state = intel_encoder_hotplug(encoder, connector);
5112 5113 5114 5115

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
5116 5117 5118 5119
		if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
			ret = intel_hdmi_reset_link(encoder, &ctx);
		else
			ret = intel_dp_retrain_link(encoder, &ctx);
5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
5131 5132
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
5133

5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148
	/*
	 * Unpowered type-c dongles can take some time to boot and be
	 * responsible, so here giving some time to those dongles to power up
	 * and then retrying the probe.
	 *
	 * On many platforms the HDMI live state signal is known to be
	 * unreliable, so we can't use it to detect if a sink is connected or
	 * not. Instead we detect if it's connected based on whether we can
	 * read the EDID or not. That in turn has a problem during disconnect,
	 * since the HPD interrupt may be raised before the DDC lines get
	 * disconnected (due to how the required length of DDC vs. HPD
	 * connector pins are specified) and so we'll still be able to get a
	 * valid EDID. To solve this schedule another detection cycle if this
	 * time around we didn't detect any change in the sink's connection
	 * status.
5149 5150 5151 5152 5153 5154
	 *
	 * Type-c connectors which get their HPD signal deasserted then
	 * reasserted, without unplugging/replugging the sink from the
	 * connector, introduce a delay until the AUX channel communication
	 * becomes functional. Retry the detection for 5 seconds on type-c
	 * connectors to account for this delay.
5155
	 */
5156 5157
	if (state == INTEL_HOTPLUG_UNCHANGED &&
	    connector->hotplug_retries < (is_tc ? 5 : 1) &&
5158 5159 5160
	    !dig_port->dp.is_mst)
		state = INTEL_HOTPLUG_RETRY;

5161
	return state;
5162 5163
}

5164 5165 5166
static bool lpt_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5167
	u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
5168 5169 5170 5171 5172 5173 5174

	return intel_de_read(dev_priv, SDEISR) & bit;
}

static bool hsw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5175
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
5176

5177
	return intel_de_read(dev_priv, DEISR) & bit;
5178 5179 5180 5181 5182
}

static bool bdw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5183
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
5184 5185 5186 5187

	return intel_de_read(dev_priv, GEN8_DE_PORT_ISR) & bit;
}

5188
static struct intel_connector *
5189
intel_ddi_init_hdmi_connector(struct intel_digital_port *dig_port)
5190 5191
{
	struct intel_connector *connector;
5192
	enum port port = dig_port->base.port;
5193

5194
	connector = intel_connector_alloc();
5195 5196 5197
	if (!connector)
		return NULL;

5198 5199
	dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(dig_port, connector);
5200 5201 5202 5203

	return connector;
}

5204
static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dig_port)
5205
{
5206
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
5207

5208
	if (dig_port->base.port != PORT_A)
5209 5210
		return false;

5211
	if (dig_port->saved_port_bits & DDI_A_4_LANES)
5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231
		return false;

	/* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
	 *                     supported configuration
	 */
	if (IS_GEN9_LP(dev_priv))
		return true;

	/* Cannonlake: Most of SKUs don't support DDI_E, and the only
	 *             one who does also have a full A/E split called
	 *             DDI_F what makes DDI_E useless. However for this
	 *             case let's trust VBT info.
	 */
	if (IS_CANNONLAKE(dev_priv) &&
	    !intel_bios_is_port_present(dev_priv, PORT_E))
		return true;

	return false;
}

5232
static int
5233
intel_ddi_max_lanes(struct intel_digital_port *dig_port)
5234
{
5235 5236
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;
5237 5238 5239 5240 5241 5242
	int max_lanes = 4;

	if (INTEL_GEN(dev_priv) >= 11)
		return max_lanes;

	if (port == PORT_A || port == PORT_E) {
5243
		if (intel_de_read(dev_priv, DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254
			max_lanes = port == PORT_A ? 4 : 0;
		else
			/* Both A and E share 2 lanes */
			max_lanes = 2;
	}

	/*
	 * Some BIOS might fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit set when needed
	 * so we use the proper lane count for our calculations.
	 */
5255
	if (intel_ddi_a_force_4_lanes(dig_port)) {
5256 5257
		drm_dbg_kms(&dev_priv->drm,
			    "Forcing DDI_A_4_LANES for port A\n");
5258
		dig_port->saved_port_bits |= DDI_A_4_LANES;
5259 5260 5261 5262 5263 5264
		max_lanes = 4;
	}

	return max_lanes;
}

M
Matt Roper 已提交
5265 5266 5267 5268 5269 5270 5271
static bool hti_uses_phy(struct drm_i915_private *i915, enum phy phy)
{
	return i915->hti_state & HDPORT_ENABLED &&
		(i915->hti_state & HDPORT_PHY_USED_DP(phy) ||
		 i915->hti_state & HDPORT_PHY_USED_HDMI(phy));
}

5272 5273 5274
static enum hpd_pin dg1_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
5275 5276
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
5277 5278 5279 5280
	else
		return HPD_PORT_A + port - PORT_A;
}

5281 5282 5283
static enum hpd_pin tgl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
5284 5285
	if (port >= PORT_TC1)
		return HPD_PORT_TC1 + port - PORT_TC1;
5286 5287 5288 5289 5290 5291 5292 5293 5294 5295
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin rkl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return tgl_hpd_pin(dev_priv, port);

5296 5297
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin icl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port >= PORT_C)
		return HPD_PORT_TC1 + port - PORT_C;
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin ehl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_D)
		return HPD_PORT_A;

	if (HAS_PCH_MCC(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin cnl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_F)
		return HPD_PORT_E;

	return HPD_PORT_A + port - PORT_A;
}

5332 5333 5334
#define port_tc_name(port) ((port) - PORT_TC1 + '1')
#define tc_port_name(tc_port) ((tc_port) - TC_PORT_1 + '1')

5335
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
5336
{
5337
	struct intel_digital_port *dig_port;
5338
	struct intel_encoder *encoder;
5339
	bool init_hdmi, init_dp;
5340
	enum phy phy = intel_port_to_phy(dev_priv, port);
5341

M
Matt Roper 已提交
5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353
	/*
	 * On platforms with HTI (aka HDPORT), if it's enabled at boot it may
	 * have taken over some of the PHYs and made them unavailable to the
	 * driver.  In that case we should skip initializing the corresponding
	 * outputs.
	 */
	if (hti_uses_phy(dev_priv, phy)) {
		drm_dbg_kms(&dev_priv->drm, "PORT %c / PHY %c reserved by HTI\n",
			    port_name(port), phy_name(phy));
		return;
	}

5354 5355 5356
	init_hdmi = intel_bios_port_supports_dvi(dev_priv, port) ||
		intel_bios_port_supports_hdmi(dev_priv, port);
	init_dp = intel_bios_port_supports_dp(dev_priv, port);
5357 5358 5359 5360 5361 5362 5363 5364 5365

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_hdmi = false;
5366 5367
		drm_dbg_kms(&dev_priv->drm, "VBT says port %c has lspcon\n",
			    port_name(port));
5368 5369
	}

5370
	if (!init_dp && !init_hdmi) {
5371 5372 5373
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
			    port_name(port));
5374
		return;
5375
	}
P
Paulo Zanoni 已提交
5376

5377 5378
	dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
	if (!dig_port)
P
Paulo Zanoni 已提交
5379 5380
		return;

5381
	encoder = &dig_port->base;
P
Paulo Zanoni 已提交
5382

5383 5384 5385 5386 5387 5388 5389
	if (INTEL_GEN(dev_priv) >= 12) {
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %s%c/PHY %s%c",
				 port >= PORT_TC1 ? "TC" : "",
5390
				 port >= PORT_TC1 ? port_tc_name(port) : port_name(port),
5391
				 tc_port != TC_PORT_NONE ? "TC" : "",
5392
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
5393 5394 5395 5396 5397 5398 5399 5400 5401
	} else if (INTEL_GEN(dev_priv) >= 11) {
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c%s/PHY %s%c",
				 port_name(port),
				 port >= PORT_C ? " (TC)" : "",
				 tc_port != TC_PORT_NONE ? "TC" : "",
5402
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
5403 5404 5405 5406 5407
	} else {
		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c/PHY %c", port_name(port),  phy_name(phy));
	}
P
Paulo Zanoni 已提交
5408

5409 5410 5411
	mutex_init(&dig_port->hdcp_mutex);
	dig_port->num_hdcp_streams = 0;

5412 5413 5414
	encoder->hotplug = intel_ddi_hotplug;
	encoder->compute_output_type = intel_ddi_compute_output_type;
	encoder->compute_config = intel_ddi_compute_config;
5415
	encoder->compute_config_late = intel_ddi_compute_config_late;
5416 5417 5418 5419 5420 5421 5422 5423
	encoder->enable = intel_enable_ddi;
	encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
	encoder->pre_enable = intel_ddi_pre_enable;
	encoder->disable = intel_disable_ddi;
	encoder->post_disable = intel_ddi_post_disable;
	encoder->update_pipe = intel_ddi_update_pipe;
	encoder->get_hw_state = intel_ddi_get_hw_state;
	encoder->get_config = intel_ddi_get_config;
5424
	encoder->sync_state = intel_ddi_sync_state;
5425
	encoder->initial_fastset_check = intel_ddi_initial_fastset_check;
5426
	encoder->suspend = intel_dp_encoder_suspend;
5427
	encoder->shutdown = intel_dp_encoder_shutdown;
5428 5429 5430 5431 5432 5433 5434
	encoder->get_power_domains = intel_ddi_get_power_domains;

	encoder->type = INTEL_OUTPUT_DDI;
	encoder->power_domain = intel_port_to_power_domain(port);
	encoder->port = port;
	encoder->cloneable = 0;
	encoder->pipe_mask = ~0;
5435

5436 5437 5438
	if (IS_DG1(dev_priv))
		encoder->hpd_pin = dg1_hpd_pin(dev_priv, port);
	else if (IS_ROCKETLAKE(dev_priv))
5439 5440 5441
		encoder->hpd_pin = rkl_hpd_pin(dev_priv, port);
	else if (INTEL_GEN(dev_priv) >= 12)
		encoder->hpd_pin = tgl_hpd_pin(dev_priv, port);
5442
	else if (IS_JSL_EHL(dev_priv))
5443 5444 5445 5446 5447 5448 5449
		encoder->hpd_pin = ehl_hpd_pin(dev_priv, port);
	else if (IS_GEN(dev_priv, 11))
		encoder->hpd_pin = icl_hpd_pin(dev_priv, port);
	else if (IS_GEN(dev_priv, 10))
		encoder->hpd_pin = cnl_hpd_pin(dev_priv, port);
	else
		encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
P
Paulo Zanoni 已提交
5450

5451
	if (INTEL_GEN(dev_priv) >= 11)
5452 5453 5454
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& DDI_BUF_PORT_REVERSAL;
5455
	else
5456 5457 5458
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& (DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
5459

5460 5461 5462
	dig_port->dp.output_reg = INVALID_MMIO_REG;
	dig_port->max_lanes = intel_ddi_max_lanes(dig_port);
	dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
P
Paulo Zanoni 已提交
5463

5464
	if (intel_phy_is_tc(dev_priv, phy)) {
5465 5466 5467
		bool is_legacy =
			!intel_bios_port_supports_typec_usb(dev_priv, port) &&
			!intel_bios_port_supports_tbt(dev_priv, port);
5468

5469
		intel_tc_port_init(dig_port, is_legacy);
5470

5471 5472
		encoder->update_prepare = intel_ddi_update_prepare;
		encoder->update_complete = intel_ddi_update_complete;
5473
	}
5474

5475
	drm_WARN_ON(&dev_priv->drm, port > PORT_I);
5476
	dig_port->ddi_io_power_domain = POWER_DOMAIN_PORT_DDI_A_IO +
5477
					      port - PORT_A;
5478

5479
	if (init_dp) {
5480
		if (!intel_ddi_init_dp_connector(dig_port))
5481
			goto err;
5482

5483
		dig_port->hpd_pulse = intel_dp_hpd_pulse;
5484
	}
5485

5486 5487
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
5488
	if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
5489
		if (!intel_ddi_init_hdmi_connector(dig_port))
5490
			goto err;
5491
	}
5492

5493 5494
	if (INTEL_GEN(dev_priv) >= 11) {
		if (intel_phy_is_tc(dev_priv, phy))
5495
			dig_port->connected = intel_tc_port_connected;
5496
		else
5497
			dig_port->connected = lpt_digital_port_connected;
5498 5499
	} else if (INTEL_GEN(dev_priv) >= 8) {
		if (port == PORT_A || IS_GEN9_LP(dev_priv))
5500
			dig_port->connected = bdw_digital_port_connected;
5501
		else
5502
			dig_port->connected = lpt_digital_port_connected;
5503
	} else {
5504
		if (port == PORT_A)
5505
			dig_port->connected = hsw_digital_port_connected;
5506
		else
5507
			dig_port->connected = lpt_digital_port_connected;
5508 5509
	}

5510
	intel_infoframe_init(dig_port);
5511

5512 5513 5514
	return;

err:
5515
	drm_encoder_cleanup(&encoder->base);
5516
	kfree(dig_port);
P
Paulo Zanoni 已提交
5517
}