intel_ddi.c 149.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

28
#include <drm/drm_scdc_helper.h>
29

30
#include "i915_drv.h"
31
#include "intel_audio.h"
32
#include "intel_combo_phy.h"
33
#include "intel_connector.h"
34
#include "intel_crtc.h"
35
#include "intel_ddi.h"
36
#include "intel_ddi_buf_trans.h"
37
#include "intel_de.h"
38
#include "intel_display_types.h"
39
#include "intel_dp.h"
40
#include "intel_dp_link_training.h"
41
#include "intel_dp_mst.h"
42
#include "intel_dpio_phy.h"
43
#include "intel_dsi.h"
44
#include "intel_fdi.h"
45
#include "intel_fifo_underrun.h"
46
#include "intel_gmbus.h"
47
#include "intel_hdcp.h"
48
#include "intel_hdmi.h"
49
#include "intel_hotplug.h"
50
#include "intel_lspcon.h"
51
#include "intel_panel.h"
52
#include "intel_pps.h"
53
#include "intel_psr.h"
54
#include "intel_snps_phy.h"
55
#include "intel_sprite.h"
56
#include "intel_tc.h"
57
#include "intel_vdsc.h"
58
#include "intel_vrr.h"
59
#include "skl_scaler.h"
60
#include "skl_universal_plane.h"
61

62 63 64 65 66 67 68 69 70 71 72 73 74
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

75 76
static int intel_ddi_hdmi_level(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state)
77
{
78
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
79
	int n_entries, level, default_entry;
80

81 82
	n_entries = intel_ddi_hdmi_num_entries(encoder, crtc_state, &default_entry);
	if (n_entries == 0)
83
		return 0;
84 85
	level = intel_bios_hdmi_level_shift(encoder);
	if (level < 0)
86 87
		level = default_entry;

88
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
89
		level = n_entries - 1;
90

91
	return level;
92 93
}

94 95
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
96 97
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
98
 */
99 100
void hsw_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state)
101
{
102
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
103
	u32 iboost_bit = 0;
104
	int i, n_entries;
105
	enum port port = encoder->port;
106
	const struct intel_ddi_buf_trans *ddi_translations;
107

108
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
109 110
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
111

112
	/* If we're boosting the current, set bit 31 of trans1 */
113
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv) &&
114
	    intel_bios_encoder_dp_boost_level(encoder->devdata))
115
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
116

117
	for (i = 0; i < n_entries; i++) {
118
		intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, i),
119
			       ddi_translations->entries[i].hsw.trans1 | iboost_bit);
120
		intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, i),
121
			       ddi_translations->entries[i].hsw.trans2);
122
	}
123 124 125 126 127 128 129
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
130
static void hsw_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
131
					 const struct intel_crtc_state *crtc_state,
132
					 int level)
133 134 135
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
136
	int n_entries;
137
	enum port port = encoder->port;
138
	const struct intel_ddi_buf_trans *ddi_translations;
139

140
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
141
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
142
		return;
143
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
144
		level = n_entries - 1;
145

146
	/* If we're boosting the current, set bit 31 of trans1 */
147
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv) &&
148
	    intel_bios_encoder_hdmi_boost_level(encoder->devdata))
149
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
150

151
	/* Entry 9 is for HDMI: */
152
	intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, 9),
153
		       ddi_translations->entries[level].hsw.trans1 | iboost_bit);
154
	intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, 9),
155
		       ddi_translations->entries[level].hsw.trans2);
156 157
}

158 159
void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
			     enum port port)
160
{
161 162 163
	if (IS_BROXTON(dev_priv)) {
		udelay(16);
		return;
164
	}
165 166 167 168 169

	if (wait_for_us((intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			 DDI_BUF_IS_IDLE), 8))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get idle\n",
			port_name(port));
170
}
171

172 173 174
static void intel_wait_ddi_buf_active(struct drm_i915_private *dev_priv,
				      enum port port)
{
175 176
	int ret;

177
	/* Wait > 518 usecs for DDI_BUF_CTL to be non idle */
178
	if (DISPLAY_VER(dev_priv) < 10) {
179 180 181 182
		usleep_range(518, 1000);
		return;
	}

183 184 185 186
	ret = _wait_for(!(intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			  DDI_BUF_IS_IDLE), IS_DG2(dev_priv) ? 1200 : 500, 10, 10);

	if (ret)
187 188 189 190
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get active\n",
			port_name(port));
}

191
static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
192
{
193
	switch (pll->info->id) {
194 195 196 197 198 199 200 201 202 203 204 205 206
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
207
		MISSING_CASE(pll->info->id);
208 209 210 211
		return PORT_CLK_SEL_NONE;
	}
}

212
static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
213
				  const struct intel_crtc_state *crtc_state)
214
{
215 216
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	int clock = crtc_state->port_clock;
217 218 219 220
	const enum intel_dpll_id id = pll->info->id;

	switch (id) {
	default:
221 222 223 224
		/*
		 * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
		 * here, so do warn if this get passed in
		 */
225 226
		MISSING_CASE(id);
		return DDI_CLK_SEL_NONE;
227 228 229 230 231 232 233 234 235 236 237 238
	case DPLL_ID_ICL_TBTPLL:
		switch (clock) {
		case 162000:
			return DDI_CLK_SEL_TBT_162;
		case 270000:
			return DDI_CLK_SEL_TBT_270;
		case 540000:
			return DDI_CLK_SEL_TBT_540;
		case 810000:
			return DDI_CLK_SEL_TBT_810;
		default:
			MISSING_CASE(clock);
239
			return DDI_CLK_SEL_NONE;
240
		}
241 242 243 244
	case DPLL_ID_ICL_MGPLL1:
	case DPLL_ID_ICL_MGPLL2:
	case DPLL_ID_ICL_MGPLL3:
	case DPLL_ID_ICL_MGPLL4:
245 246
	case DPLL_ID_TGL_MGPLL5:
	case DPLL_ID_TGL_MGPLL6:
247 248 249 250
		return DDI_CLK_SEL_MG;
	}
}

251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275
static u32 ddi_buf_phy_link_rate(int port_clock)
{
	switch (port_clock) {
	case 162000:
		return DDI_BUF_PHY_LINK_RATE(0);
	case 216000:
		return DDI_BUF_PHY_LINK_RATE(4);
	case 243000:
		return DDI_BUF_PHY_LINK_RATE(5);
	case 270000:
		return DDI_BUF_PHY_LINK_RATE(1);
	case 324000:
		return DDI_BUF_PHY_LINK_RATE(6);
	case 432000:
		return DDI_BUF_PHY_LINK_RATE(7);
	case 540000:
		return DDI_BUF_PHY_LINK_RATE(2);
	case 810000:
		return DDI_BUF_PHY_LINK_RATE(3);
	default:
		MISSING_CASE(port_clock);
		return DDI_BUF_PHY_LINK_RATE(0);
	}
}

276 277
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
278
{
279
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
280
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
281
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
282
	enum phy phy = intel_port_to_phy(i915, encoder->port);
283

284
	intel_dp->DP = dig_port->saved_port_bits |
285
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
286
	intel_dp->DP |= DDI_PORT_WIDTH(crtc_state->lane_count);
287

288 289 290 291 292
	if (IS_ALDERLAKE_P(i915) && intel_phy_is_tc(i915, phy)) {
		intel_dp->DP |= ddi_buf_phy_link_rate(crtc_state->port_clock);
		if (dig_port->tc_mode != TC_PORT_TBT_ALT)
			intel_dp->DP |= DDI_BUF_CTL_TC_PHY_OWNERSHIP;
	}
293 294
}

295 296 297
static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
				 enum port port)
{
298
	u32 val = intel_de_read(dev_priv, DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;
299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316

	switch (val) {
	case DDI_CLK_SEL_NONE:
		return 0;
	case DDI_CLK_SEL_TBT_162:
		return 162000;
	case DDI_CLK_SEL_TBT_270:
		return 270000;
	case DDI_CLK_SEL_TBT_540:
		return 540000;
	case DDI_CLK_SEL_TBT_810:
		return 810000;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

317 318 319 320 321 322 323
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
324
	else if (intel_crtc_has_dp_encoder(pipe_config))
325 326
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
327 328
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp > 24)
		dotclock = pipe_config->port_clock * 24 / pipe_config->pipe_bpp;
329 330 331
	else
		dotclock = pipe_config->port_clock;

332 333
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 &&
	    !intel_crtc_has_dp_encoder(pipe_config))
334 335
		dotclock *= 2;

336 337 338
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

339
	pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
340
}
341

342 343
void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
			  const struct drm_connector_state *conn_state)
344
{
345
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
346
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
347
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
348
	u32 temp;
349

350 351
	if (!intel_crtc_has_dp_encoder(crtc_state))
		return;
J
Jani Nikula 已提交
352

353
	drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder));
354

355
	temp = DP_MSA_MISC_SYNC_CLOCK;
356

357 358
	switch (crtc_state->pipe_bpp) {
	case 18:
359
		temp |= DP_MSA_MISC_6_BPC;
360 361
		break;
	case 24:
362
		temp |= DP_MSA_MISC_8_BPC;
363 364
		break;
	case 30:
365
		temp |= DP_MSA_MISC_10_BPC;
366 367
		break;
	case 36:
368
		temp |= DP_MSA_MISC_12_BPC;
369 370 371 372
		break;
	default:
		MISSING_CASE(crtc_state->pipe_bpp);
		break;
373
	}
374

375
	/* nonsense combination */
376 377
	drm_WARN_ON(&dev_priv->drm, crtc_state->limited_color_range &&
		    crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);
378 379

	if (crtc_state->limited_color_range)
380
		temp |= DP_MSA_MISC_COLOR_CEA_RGB;
381

382 383 384
	/*
	 * As per DP 1.2 spec section 2.3.4.3 while sending
	 * YCBCR 444 signals we should program MSA MISC1/0 fields with
385
	 * colorspace information.
386 387
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
388
		temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
389

390 391 392
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut] while sending
393 394
	 * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
	 * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
395
	 */
396
	if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
397
		temp |= DP_MSA_MISC_COLOR_VSC_SDP;
398

399
	intel_de_write(dev_priv, TRANS_MSA_MISC(cpu_transcoder), temp);
400 401
}

402 403 404 405 406 407 408 409
static u32 bdw_trans_port_sync_master_select(enum transcoder master_transcoder)
{
	if (master_transcoder == TRANSCODER_EDP)
		return 0;
	else
		return master_transcoder + 1;
}

410 411 412 413 414 415 416
/*
 * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
 *
 * Only intended to be used by intel_ddi_enable_transcoder_func() and
 * intel_ddi_config_transcoder_func().
 */
static u32
417 418
intel_ddi_transcoder_func_reg_val_get(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
419
{
420
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
421 422
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
423
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
424
	enum port port = encoder->port;
425
	u32 temp;
426

427 428
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
429
	if (DISPLAY_VER(dev_priv) >= 12)
430 431 432
		temp |= TGL_TRANS_DDI_SELECT_PORT(port);
	else
		temp |= TRANS_DDI_SELECT_PORT(port);
433

434
	switch (crtc_state->pipe_bpp) {
435
	case 18:
436
		temp |= TRANS_DDI_BPC_6;
437 438
		break;
	case 24:
439
		temp |= TRANS_DDI_BPC_8;
440 441
		break;
	case 30:
442
		temp |= TRANS_DDI_BPC_10;
443 444
		break;
	case 36:
445
		temp |= TRANS_DDI_BPC_12;
446 447
		break;
	default:
448
		BUG();
449
	}
450

451
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
452
		temp |= TRANS_DDI_PVSYNC;
453
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
454
		temp |= TRANS_DDI_PHSYNC;
455

456 457 458
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
459 460 461 462
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
463
			if (crtc_state->pch_pfit.force_thru)
464 465 466
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
467 468 469 470 471 472 473 474 475 476 477 478 479
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

480
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
481
		if (crtc_state->has_hdmi_sink)
482
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
483
		else
484
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
485 486

		if (crtc_state->hdmi_scrambling)
487
			temp |= TRANS_DDI_HDMI_SCRAMBLING;
S
Shashank Sharma 已提交
488 489
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
490
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
491
		temp |= TRANS_DDI_MODE_SELECT_FDI;
492
		temp |= (crtc_state->fdi_lanes - 1) << 1;
493
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
494
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
495
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
496

497
		if (DISPLAY_VER(dev_priv) >= 12) {
498 499 500
			enum transcoder master;

			master = crtc_state->mst_master_transcoder;
501 502
			drm_WARN_ON(&dev_priv->drm,
				    master == INVALID_TRANSCODER);
503 504
			temp |= TRANS_DDI_MST_TRANSPORT_SELECT(master);
		}
505
	} else {
506 507
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
508 509
	}

510
	if (IS_DISPLAY_VER(dev_priv, 8, 10) &&
511 512 513 514 515 516 517 518
	    crtc_state->master_transcoder != INVALID_TRANSCODER) {
		u8 master_select =
			bdw_trans_port_sync_master_select(crtc_state->master_transcoder);

		temp |= TRANS_DDI_PORT_SYNC_ENABLE |
			TRANS_DDI_PORT_SYNC_MASTER_SELECT(master_select);
	}

519 520 521
	return temp;
}

522 523
void intel_ddi_enable_transcoder_func(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
524
{
525
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
526 527
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
528

529
	if (DISPLAY_VER(dev_priv) >= 11) {
530 531 532 533
		enum transcoder master_transcoder = crtc_state->master_transcoder;
		u32 ctl2 = 0;

		if (master_transcoder != INVALID_TRANSCODER) {
534 535
			u8 master_select =
				bdw_trans_port_sync_master_select(master_transcoder);
536

537
			ctl2 |= PORT_SYNC_MODE_ENABLE |
538
				PORT_SYNC_MODE_MASTER_SELECT(master_select);
539 540 541 542 543 544
		}

		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), ctl2);
	}

545 546 547
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder),
		       intel_ddi_transcoder_func_reg_val_get(encoder,
							     crtc_state));
548 549 550 551 552 553 554
}

/*
 * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
 * bit.
 */
static void
555 556
intel_ddi_config_transcoder_func(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
557
{
558
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
559 560
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
561
	u32 ctl;
562

563
	ctl = intel_ddi_transcoder_func_reg_val_get(encoder, crtc_state);
564 565
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
566
}
567

568
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
569
{
570
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
571 572
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
573
	u32 ctl;
574

575
	if (DISPLAY_VER(dev_priv) >= 11)
576 577 578 579
		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), 0);

	ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
580

581 582
	drm_WARN_ON(crtc->base.dev, ctl & TRANS_DDI_HDCP_SIGNALLING);

583
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
584

585
	if (IS_DISPLAY_VER(dev_priv, 8, 10))
586 587 588
		ctl &= ~(TRANS_DDI_PORT_SYNC_ENABLE |
			 TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK);

589
	if (DISPLAY_VER(dev_priv) >= 12) {
590
		if (!intel_dp_mst_is_master_trans(crtc_state)) {
591
			ctl &= ~(TGL_TRANS_DDI_PORT_MASK |
592 593
				 TRANS_DDI_MODE_SELECT_MASK);
		}
594
	} else {
595
		ctl &= ~(TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK);
596
	}
597

598
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
599 600 601

	if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
	    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
602 603
		drm_dbg_kms(&dev_priv->drm,
			    "Quirk Increase DDI disabled time\n");
604 605 606
		/* Quirk time at 100ms for reliable operation */
		msleep(100);
	}
607 608
}

609 610 611
int intel_ddi_toggle_hdcp_bits(struct intel_encoder *intel_encoder,
			       enum transcoder cpu_transcoder,
			       bool enable, u32 hdcp_mask)
S
Sean Paul 已提交
612 613 614
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
615
	intel_wakeref_t wakeref;
S
Sean Paul 已提交
616
	int ret = 0;
617
	u32 tmp;
S
Sean Paul 已提交
618

619 620
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     intel_encoder->power_domain);
621
	if (drm_WARN_ON(dev, !wakeref))
S
Sean Paul 已提交
622 623
		return -ENXIO;

624
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
S
Sean Paul 已提交
625
	if (enable)
626
		tmp |= hdcp_mask;
S
Sean Paul 已提交
627
	else
628
		tmp &= ~hdcp_mask;
629
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), tmp);
630
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
S
Sean Paul 已提交
631 632 633
	return ret;
}

634 635 636
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
637
	struct drm_i915_private *dev_priv = to_i915(dev);
638
	struct intel_encoder *encoder = intel_attached_encoder(intel_connector);
639
	int type = intel_connector->base.connector_type;
640
	enum port port = encoder->port;
641
	enum transcoder cpu_transcoder;
642 643
	intel_wakeref_t wakeref;
	enum pipe pipe = 0;
644
	u32 tmp;
645
	bool ret;
646

647 648 649
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
650 651
		return false;

652
	if (!encoder->get_hw_state(encoder, &pipe)) {
653 654 655
		ret = false;
		goto out;
	}
656

657
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
658 659
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
660
		cpu_transcoder = (enum transcoder) pipe;
661

662
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
663 664 665 666

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
667 668
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
669 670

	case TRANS_DDI_MODE_SELECT_DP_SST:
671 672 673 674
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

675 676 677
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
678 679
		ret = false;
		break;
680 681

	case TRANS_DDI_MODE_SELECT_FDI:
682 683
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
684 685

	default:
686 687
		ret = false;
		break;
688
	}
689 690

out:
691
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
692 693

	return ret;
694 695
}

696 697
static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
					u8 *pipe_mask, bool *is_dp_mst)
698 699
{
	struct drm_device *dev = encoder->base.dev;
700
	struct drm_i915_private *dev_priv = to_i915(dev);
701
	enum port port = encoder->port;
702
	intel_wakeref_t wakeref;
703
	enum pipe p;
704
	u32 tmp;
705 706 707 708
	u8 mst_pipe_mask;

	*pipe_mask = 0;
	*is_dp_mst = false;
709

710 711 712
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
713
		return;
714

715
	tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
716
	if (!(tmp & DDI_BUF_CTL_ENABLE))
717
		goto out;
718

719
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A) {
720 721
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
722

723
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
724 725
		default:
			MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
726
			fallthrough;
727 728
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
729
			*pipe_mask = BIT(PIPE_A);
730 731
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
732
			*pipe_mask = BIT(PIPE_B);
733 734
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
735
			*pipe_mask = BIT(PIPE_C);
736 737 738
			break;
		}

739 740
		goto out;
	}
741

742
	mst_pipe_mask = 0;
743
	for_each_pipe(dev_priv, p) {
744
		enum transcoder cpu_transcoder = (enum transcoder)p;
745
		unsigned int port_mask, ddi_select;
746 747 748 749 750 751
		intel_wakeref_t trans_wakeref;

		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   POWER_DOMAIN_TRANSCODER(cpu_transcoder));
		if (!trans_wakeref)
			continue;
752

753
		if (DISPLAY_VER(dev_priv) >= 12) {
754 755 756 757 758 759
			port_mask = TGL_TRANS_DDI_PORT_MASK;
			ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
		} else {
			port_mask = TRANS_DDI_PORT_MASK;
			ddi_select = TRANS_DDI_SELECT_PORT(port);
		}
760

761 762
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(cpu_transcoder));
763 764
		intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
					trans_wakeref);
765

766
		if ((tmp & port_mask) != ddi_select)
767
			continue;
768

769 770 771
		if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
		    TRANS_DDI_MODE_SELECT_DP_MST)
			mst_pipe_mask |= BIT(p);
772

773
		*pipe_mask |= BIT(p);
774 775
	}

776
	if (!*pipe_mask)
777 778 779
		drm_dbg_kms(&dev_priv->drm,
			    "No pipe for [ENCODER:%d:%s] found\n",
			    encoder->base.base.id, encoder->base.name);
780 781

	if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
782 783 784 785
		drm_dbg_kms(&dev_priv->drm,
			    "Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask);
786 787 788 789
		*pipe_mask = BIT(ffs(*pipe_mask) - 1);
	}

	if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
790 791 792 793
		drm_dbg_kms(&dev_priv->drm,
			    "Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask, mst_pipe_mask);
794 795
	else
		*is_dp_mst = mst_pipe_mask;
796

797
out:
798
	if (*pipe_mask && (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))) {
799
		tmp = intel_de_read(dev_priv, BXT_PHY_CTL(port));
800 801
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
802
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
803 804 805
			drm_err(&dev_priv->drm,
				"[ENCODER:%d:%s] enabled but PHY powered down? (PHY_CTL %08x)\n",
				encoder->base.base.id, encoder->base.name, tmp);
806 807
	}

808
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
809
}
810

811 812 813 814 815 816 817 818 819 820 821 822 823 824
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	u8 pipe_mask;
	bool is_mst;

	intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);

	if (is_mst || !pipe_mask)
		return false;

	*pipe = ffs(pipe_mask) - 1;

	return true;
825 826
}

827
static enum intel_display_power_domain
I
Imre Deak 已提交
828
intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
829
{
830
	/* CNL+ HW requires corresponding AUX IOs to be powered up for PSR with
831 832 833 834 835 836 837 838 839 840 841
	 * DC states enabled at the same time, while for driver initiated AUX
	 * transfers we need the same AUX IOs to be powered but with DC states
	 * disabled. Accordingly use the AUX power domain here which leaves DC
	 * states enabled.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
842
	return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
843
					      intel_aux_power_domain(dig_port);
844 845
}

846 847
static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
					struct intel_crtc_state *crtc_state)
848
{
849
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
850
	struct intel_digital_port *dig_port;
851
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
852

853 854
	/*
	 * TODO: Add support for MST encoders. Atm, the following should never
855 856
	 * happen since fake-MST encoders don't set their get_power_domains()
	 * hook.
857
	 */
858 859
	if (drm_WARN_ON(&dev_priv->drm,
			intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
860
		return;
861

862
	dig_port = enc_to_dig_port(encoder);
863 864

	if (!intel_phy_is_tc(dev_priv, phy) ||
865 866 867 868 869
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
870

871 872 873 874 875
	/*
	 * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
	 * ports.
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) ||
876 877 878 879 880 881
	    intel_phy_is_tc(dev_priv, phy)) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
882 883
}

884 885
void intel_ddi_enable_pipe_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
886
{
887
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
888
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
889
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
890 891
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	u32 val;
892

893
	if (cpu_transcoder != TRANSCODER_EDP) {
894 895 896 897
		if (DISPLAY_VER(dev_priv) >= 13)
			val = TGL_TRANS_CLK_SEL_PORT(phy);
		else if (DISPLAY_VER(dev_priv) >= 12)
			val = TGL_TRANS_CLK_SEL_PORT(encoder->port);
898
		else
899 900 901
			val = TRANS_CLK_SEL_PORT(encoder->port);

		intel_de_write(dev_priv, TRANS_CLK_SEL(cpu_transcoder), val);
902
	}
903 904
}

905
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
906
{
907
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
908
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
909

910
	if (cpu_transcoder != TRANSCODER_EDP) {
911
		if (DISPLAY_VER(dev_priv) >= 12)
912 913 914
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_DISABLED);
915
		else
916 917 918
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_DISABLED);
919
	}
920 921
}

922
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
923
				enum port port, u8 iboost)
924
{
925 926
	u32 tmp;

927
	tmp = intel_de_read(dev_priv, DISPIO_CR_TX_BMU_CR0);
928 929 930 931 932
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
933
	intel_de_write(dev_priv, DISPIO_CR_TX_BMU_CR0, tmp);
934 935
}

936
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
937 938
			       const struct intel_crtc_state *crtc_state,
			       int level)
939
{
940
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
941
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
942
	u8 iboost;
943

944
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
945
		iboost = intel_bios_encoder_hdmi_boost_level(encoder->devdata);
946
	else
947
		iboost = intel_bios_encoder_dp_boost_level(encoder->devdata);
948

949
	if (iboost == 0) {
950
		const struct intel_ddi_buf_trans *ddi_translations;
951 952
		int n_entries;

953
		ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
954
		if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
955
			return;
956
		if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
957 958
			level = n_entries - 1;

959
		iboost = ddi_translations->entries[level].hsw.i_boost;
960 961 962 963
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
964
		drm_err(&dev_priv->drm, "Invalid I_boost value %u\n", iboost);
965 966 967
		return;
	}

968
	_skl_ddi_set_iboost(dev_priv, encoder->port, iboost);
969

970
	if (encoder->port == PORT_A && dig_port->max_lanes == 4)
971
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
972 973
}

974
static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
975 976
				    const struct intel_crtc_state *crtc_state,
				    int level)
977
{
978
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
979
	const struct intel_ddi_buf_trans *ddi_translations;
980
	enum port port = encoder->port;
981
	int n_entries;
982

983
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
984
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
985
		return;
986
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
987 988
		level = n_entries - 1;

989
	bxt_ddi_phy_set_signal_level(dev_priv, port,
990 991 992 993
				     ddi_translations->entries[level].bxt.margin,
				     ddi_translations->entries[level].bxt.scale,
				     ddi_translations->entries[level].bxt.enable,
				     ddi_translations->entries[level].bxt.deemphasis);
994 995
}

996 997
static u8 intel_ddi_dp_voltage_max(struct intel_dp *intel_dp,
				   const struct intel_crtc_state *crtc_state)
998
{
999
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1000 1001 1002
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int n_entries;

1003
	encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1004

1005
	if (drm_WARN_ON(&dev_priv->drm, n_entries < 1))
1006
		n_entries = 1;
1007 1008
	if (drm_WARN_ON(&dev_priv->drm,
			n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
1009 1010 1011 1012 1013 1014
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

1015 1016 1017 1018 1019
/*
 * We assume that the full set of pre-emphasis values can be
 * used on all DDI platforms. Should that change we need to
 * rethink this code.
 */
1020
static u8 intel_ddi_dp_preemph_max(struct intel_dp *intel_dp)
1021
{
1022
	return DP_TRAIN_PRE_EMPH_LEVEL_3;
1023 1024
}

1025
static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
1026 1027
				   const struct intel_crtc_state *crtc_state,
				   int level)
1028
{
1029
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1030
	const struct intel_ddi_buf_trans *ddi_translations;
1031
	enum port port = encoder->port;
1032 1033
	int n_entries, ln;
	u32 val;
1034

1035
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1036
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
1037
		return;
1038
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1039 1040 1041
		level = n_entries - 1;

	/* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
1042
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1043
	val &= ~SCALING_MODE_SEL_MASK;
1044
	val |= SCALING_MODE_SEL(2);
1045
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1046 1047

	/* Program PORT_TX_DW2 */
1048
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW2_LN0(port));
1049 1050
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
1051 1052
	val |= SWING_SEL_UPPER(ddi_translations->entries[level].cnl.dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations->entries[level].cnl.dw2_swing_sel);
1053 1054
	/* Rcomp scalar is fixed as 0x98 for every table entry */
	val |= RCOMP_SCALAR(0x98);
1055
	intel_de_write(dev_priv, CNL_PORT_TX_DW2_GRP(port), val);
1056

1057
	/* Program PORT_TX_DW4 */
1058 1059
	/* We cannot write to GRP. It would overrite individual loadgen */
	for (ln = 0; ln < 4; ln++) {
1060
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
1061 1062
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
1063 1064 1065
		val |= POST_CURSOR_1(ddi_translations->entries[level].cnl.dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations->entries[level].cnl.dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations->entries[level].cnl.dw4_cursor_coeff);
1066
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
1067 1068
	}

1069
	/* Program PORT_TX_DW5 */
1070
	/* All DW5 values are fixed for every table entry */
1071
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1072
	val &= ~RTERM_SELECT_MASK;
1073 1074
	val |= RTERM_SELECT(6);
	val |= TAP3_DISABLE;
1075
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1076

1077
	/* Program PORT_TX_DW7 */
1078
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW7_LN0(port));
1079
	val &= ~N_SCALAR_MASK;
1080
	val |= N_SCALAR(ddi_translations->entries[level].cnl.dw7_n_scalar);
1081
	intel_de_write(dev_priv, CNL_PORT_TX_DW7_GRP(port), val);
1082 1083
}

1084
static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
1085 1086
				    const struct intel_crtc_state *crtc_state,
				    int level)
1087
{
1088
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1089
	enum port port = encoder->port;
1090
	int width, rate, ln;
1091
	u32 val;
1092

1093 1094
	width = crtc_state->lane_count;
	rate = crtc_state->port_clock;
1095 1096 1097 1098 1099 1100

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
1101
	val = intel_de_read(dev_priv, CNL_PORT_PCS_DW1_LN0(port));
1102
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
1103
		val &= ~COMMON_KEEPER_EN;
1104 1105
	else
		val |= COMMON_KEEPER_EN;
1106
	intel_de_write(dev_priv, CNL_PORT_PCS_DW1_GRP(port), val);
1107 1108 1109

	/* 2. Program loadgen select */
	/*
1110 1111 1112 1113
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
1114
	 */
1115
	for (ln = 0; ln <= 3; ln++) {
1116
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
1117 1118
		val &= ~LOADGEN_SELECT;

1119 1120
		if ((rate <= 600000 && width == 4 && ln >= 1)  ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
1121 1122
			val |= LOADGEN_SELECT;
		}
1123
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
1124
	}
1125 1126

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
1127
	val = intel_de_read(dev_priv, CNL_PORT_CL1CM_DW5);
1128
	val |= SUS_CLOCK_CONFIG;
1129
	intel_de_write(dev_priv, CNL_PORT_CL1CM_DW5, val);
1130 1131

	/* 4. Clear training enable to change swing values */
1132
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1133
	val &= ~TX_TRAINING_EN;
1134
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1135 1136

	/* 5. Program swing and de-emphasis */
1137
	cnl_ddi_vswing_program(encoder, crtc_state, level);
1138 1139

	/* 6. Set training enable to trigger update */
1140
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1141
	val |= TX_TRAINING_EN;
1142
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1143 1144
}

1145
static void icl_ddi_combo_vswing_program(struct intel_encoder *encoder,
1146 1147
					 const struct intel_crtc_state *crtc_state,
					 int level)
1148
{
1149
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1150
	const struct intel_ddi_buf_trans *ddi_translations;
1151
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1152 1153
	int n_entries, ln;
	u32 val;
1154

1155
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1156 1157 1158
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1159 1160
		level = n_entries - 1;

1161
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP)) {
1162 1163 1164 1165 1166 1167 1168 1169
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		val = EDP4K2K_MODE_OVRD_EN | EDP4K2K_MODE_OVRD_OPTIMIZED;
		intel_dp->hobl_active = is_hobl_buf_trans(ddi_translations);
		intel_de_rmw(dev_priv, ICL_PORT_CL_DW10(phy), val,
			     intel_dp->hobl_active ? val : 0);
	}

1170
	/* Set PORT_TX_DW5 */
1171
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1172 1173 1174
	val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
		  TAP2_DISABLE | TAP3_DISABLE);
	val |= SCALING_MODE_SEL(0x2);
1175
	val |= RTERM_SELECT(0x6);
1176
	val |= TAP3_DISABLE;
1177
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1178 1179

	/* Program PORT_TX_DW2 */
1180
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
1181 1182
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
1183 1184
	val |= SWING_SEL_UPPER(ddi_translations->entries[level].cnl.dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations->entries[level].cnl.dw2_swing_sel);
1185
	/* Program Rcomp scalar for every table entry */
1186
	val |= RCOMP_SCALAR(0x98);
1187
	intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), val);
1188 1189 1190 1191

	/* Program PORT_TX_DW4 */
	/* We cannot write to GRP. It would overwrite individual loadgen. */
	for (ln = 0; ln <= 3; ln++) {
1192
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
1193 1194
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
1195 1196 1197
		val |= POST_CURSOR_1(ddi_translations->entries[level].cnl.dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations->entries[level].cnl.dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations->entries[level].cnl.dw4_cursor_coeff);
1198
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
1199
	}
1200 1201

	/* Program PORT_TX_DW7 */
1202
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW7_LN0(phy));
1203
	val &= ~N_SCALAR_MASK;
1204
	val |= N_SCALAR(ddi_translations->entries[level].cnl.dw7_n_scalar);
1205
	intel_de_write(dev_priv, ICL_PORT_TX_DW7_GRP(phy), val);
1206 1207 1208
}

static void icl_combo_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
1209 1210
					      const struct intel_crtc_state *crtc_state,
					      int level)
1211 1212
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1213
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1214
	int width, rate, ln;
1215 1216
	u32 val;

1217 1218
	width = crtc_state->lane_count;
	rate = crtc_state->port_clock;
1219 1220 1221 1222 1223 1224

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
1225
	val = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy));
1226
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
1227 1228 1229
		val &= ~COMMON_KEEPER_EN;
	else
		val |= COMMON_KEEPER_EN;
1230
	intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), val);
1231 1232 1233 1234 1235 1236 1237 1238 1239

	/* 2. Program loadgen select */
	/*
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
	 */
	for (ln = 0; ln <= 3; ln++) {
1240
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
1241 1242 1243 1244 1245 1246
		val &= ~LOADGEN_SELECT;

		if ((rate <= 600000 && width == 4 && ln >= 1) ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
			val |= LOADGEN_SELECT;
		}
1247
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
1248 1249 1250
	}

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
1251
	val = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy));
1252
	val |= SUS_CLOCK_CONFIG;
1253
	intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), val);
1254 1255

	/* 4. Clear training enable to change swing values */
1256
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1257
	val &= ~TX_TRAINING_EN;
1258
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1259 1260

	/* 5. Program swing and de-emphasis */
1261
	icl_ddi_combo_vswing_program(encoder, crtc_state, level);
1262 1263

	/* 6. Set training enable to trigger update */
1264
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1265
	val |= TX_TRAINING_EN;
1266
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1267 1268
}

1269
static void icl_mg_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
1270 1271
					   const struct intel_crtc_state *crtc_state,
					   int level)
1272 1273
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1274
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
1275
	const struct intel_ddi_buf_trans *ddi_translations;
1276 1277
	int n_entries, ln;
	u32 val;
1278

1279 1280 1281
	if (enc_to_dig_port(encoder)->tc_mode == TC_PORT_TBT_ALT)
		return;

1282
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1283 1284 1285
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1286
		level = n_entries - 1;
1287 1288 1289

	/* Set MG_TX_LINK_PARAMS cri_use_fs32 to 0. */
	for (ln = 0; ln < 2; ln++) {
1290
		val = intel_de_read(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port));
1291
		val &= ~CRI_USE_FS32;
1292
		intel_de_write(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port), val);
1293

1294
		val = intel_de_read(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port));
1295
		val &= ~CRI_USE_FS32;
1296
		intel_de_write(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port), val);
1297 1298 1299 1300
	}

	/* Program MG_TX_SWINGCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1301
		val = intel_de_read(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port));
1302 1303
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
1304
			ddi_translations->entries[level].mg.cri_txdeemph_override_17_12);
1305
		intel_de_write(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port), val);
1306

1307
		val = intel_de_read(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port));
1308 1309
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
1310
			ddi_translations->entries[level].mg.cri_txdeemph_override_17_12);
1311
		intel_de_write(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port), val);
1312 1313 1314 1315
	}

	/* Program MG_TX_DRVCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1316
		val = intel_de_read(dev_priv, MG_TX1_DRVCTRL(ln, tc_port));
1317 1318 1319
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
1320
			ddi_translations->entries[level].mg.cri_txdeemph_override_5_0) |
1321
			CRI_TXDEEMPH_OVERRIDE_11_6(
1322
				ddi_translations->entries[level].mg.cri_txdeemph_override_11_6) |
1323
			CRI_TXDEEMPH_OVERRIDE_EN;
1324
		intel_de_write(dev_priv, MG_TX1_DRVCTRL(ln, tc_port), val);
1325

1326
		val = intel_de_read(dev_priv, MG_TX2_DRVCTRL(ln, tc_port));
1327 1328 1329
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
1330
			ddi_translations->entries[level].mg.cri_txdeemph_override_5_0) |
1331
			CRI_TXDEEMPH_OVERRIDE_11_6(
1332
				ddi_translations->entries[level].mg.cri_txdeemph_override_11_6) |
1333
			CRI_TXDEEMPH_OVERRIDE_EN;
1334
		intel_de_write(dev_priv, MG_TX2_DRVCTRL(ln, tc_port), val);
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344

		/* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
	}

	/*
	 * Program MG_CLKHUB<LN, port being used> with value from frequency table
	 * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
	 * values from table for which TX1 and TX2 enabled.
	 */
	for (ln = 0; ln < 2; ln++) {
1345
		val = intel_de_read(dev_priv, MG_CLKHUB(ln, tc_port));
1346
		if (crtc_state->port_clock < 300000)
1347 1348 1349
			val |= CFG_LOW_RATE_LKREN_EN;
		else
			val &= ~CFG_LOW_RATE_LKREN_EN;
1350
		intel_de_write(dev_priv, MG_CLKHUB(ln, tc_port), val);
1351 1352 1353 1354
	}

	/* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
	for (ln = 0; ln < 2; ln++) {
1355
		val = intel_de_read(dev_priv, MG_TX1_DCC(ln, tc_port));
1356
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
1357
		if (crtc_state->port_clock <= 500000) {
1358 1359 1360 1361 1362
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
1363
		intel_de_write(dev_priv, MG_TX1_DCC(ln, tc_port), val);
1364

1365
		val = intel_de_read(dev_priv, MG_TX2_DCC(ln, tc_port));
1366
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
1367
		if (crtc_state->port_clock <= 500000) {
1368 1369 1370 1371 1372
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
1373
		intel_de_write(dev_priv, MG_TX2_DCC(ln, tc_port), val);
1374 1375 1376 1377
	}

	/* Program MG_TX_PISO_READLOAD with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1378 1379
		val = intel_de_read(dev_priv,
				    MG_TX1_PISO_READLOAD(ln, tc_port));
1380
		val |= CRI_CALCINIT;
1381 1382
		intel_de_write(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port),
			       val);
1383

1384 1385
		val = intel_de_read(dev_priv,
				    MG_TX2_PISO_READLOAD(ln, tc_port));
1386
		val |= CRI_CALCINIT;
1387 1388
		intel_de_write(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port),
			       val);
1389 1390 1391 1392
	}
}

static void icl_ddi_vswing_sequence(struct intel_encoder *encoder,
1393 1394
				    const struct intel_crtc_state *crtc_state,
				    int level)
1395
{
1396
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1397
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1398

1399
	if (intel_phy_is_combo(dev_priv, phy))
1400
		icl_combo_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1401
	else
1402
		icl_mg_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1403 1404
}

1405
static void
1406 1407 1408
tgl_dkl_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
				int level)
1409 1410 1411
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
1412
	const struct intel_ddi_buf_trans *ddi_translations;
1413 1414
	u32 val, dpcnt_mask, dpcnt_val;
	int n_entries, ln;
1415

1416 1417 1418
	if (enc_to_dig_port(encoder)->tc_mode == TC_PORT_TBT_ALT)
		return;

1419
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1420 1421 1422
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1423 1424 1425 1426 1427
		level = n_entries - 1;

	dpcnt_mask = (DKL_TX_PRESHOOT_COEFF_MASK |
		      DKL_TX_DE_EMPAHSIS_COEFF_MASK |
		      DKL_TX_VSWING_CONTROL_MASK);
1428 1429 1430
	dpcnt_val = DKL_TX_VSWING_CONTROL(ddi_translations->entries[level].dkl.dkl_vswing_control);
	dpcnt_val |= DKL_TX_DE_EMPHASIS_COEFF(ddi_translations->entries[level].dkl.dkl_de_emphasis_control);
	dpcnt_val |= DKL_TX_PRESHOOT_COEFF(ddi_translations->entries[level].dkl.dkl_preshoot_control);
1431 1432

	for (ln = 0; ln < 2; ln++) {
1433 1434
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, ln));
1435

1436
		intel_de_write(dev_priv, DKL_TX_PMD_LANE_SUS(tc_port), 0);
1437

1438
		/* All the registers are RMW */
1439
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL0(tc_port));
1440 1441
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
1442
		intel_de_write(dev_priv, DKL_TX_DPCNTL0(tc_port), val);
1443

1444
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL1(tc_port));
1445 1446
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
1447
		intel_de_write(dev_priv, DKL_TX_DPCNTL1(tc_port), val);
1448

1449
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL2(tc_port));
1450
		val &= ~DKL_TX_DP20BITMODE;
1451
		intel_de_write(dev_priv, DKL_TX_DPCNTL2(tc_port), val);
1452 1453 1454 1455 1456 1457 1458 1459

		if ((intel_crtc_has_dp_encoder(crtc_state) &&
		     crtc_state->port_clock == 162000) ||
		    (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
		     crtc_state->port_clock == 594000))
			val |= DKL_TX_LOADGEN_SHARING_PMD_DISABLE;
		else
			val &= ~DKL_TX_LOADGEN_SHARING_PMD_DISABLE;
1460 1461 1462 1463
	}
}

static void tgl_ddi_vswing_sequence(struct intel_encoder *encoder,
1464 1465
				    const struct intel_crtc_state *crtc_state,
				    int level)
1466 1467 1468 1469 1470
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);

	if (intel_phy_is_combo(dev_priv, phy))
1471
		icl_combo_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1472
	else
1473
		tgl_dkl_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1474 1475
}

1476 1477
static int translate_signal_level(struct intel_dp *intel_dp,
				  u8 signal_levels)
1478
{
1479
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1480
	int i;
1481

1482 1483 1484
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
1485 1486
	}

1487 1488 1489
	drm_WARN(&i915->drm, 1,
		 "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
		 signal_levels);
1490 1491

	return 0;
1492 1493
}

1494
static int intel_ddi_dp_level(struct intel_dp *intel_dp)
1495
{
1496
	u8 train_set = intel_dp->train_set[0];
1497 1498
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);
1499

1500
	return translate_signal_level(intel_dp, signal_levels);
1501 1502
}

1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
static void
dg2_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

	intel_snps_phy_ddi_vswing_sequence(encoder, level);
}

1513
static void
1514 1515
tgl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1516
{
1517
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1518
	int level = intel_ddi_dp_level(intel_dp);
1519

1520
	tgl_ddi_vswing_sequence(encoder, crtc_state, level);
1521
}
1522

1523
static void
1524 1525
icl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1526 1527 1528 1529
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

1530
	icl_ddi_vswing_sequence(encoder, crtc_state, level);
1531 1532
}

1533
static void
1534 1535
cnl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1536
{
1537
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1538
	int level = intel_ddi_dp_level(intel_dp);
1539

1540
	cnl_ddi_vswing_sequence(encoder, crtc_state, level);
1541 1542 1543
}

static void
1544 1545
bxt_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1546 1547 1548 1549
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

1550
	bxt_ddi_vswing_sequence(encoder, crtc_state, level);
1551 1552 1553
}

static void
1554 1555
hsw_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int level = intel_ddi_dp_level(intel_dp);
	enum port port = encoder->port;
	u32 signal_levels;

	signal_levels = DDI_BUF_TRANS_SELECT(level);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~DDI_BUF_EMP_MASK;
	intel_dp->DP |= signal_levels;

1571
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
1572
		skl_ddi_set_iboost(encoder, crtc_state, level);
1573

1574 1575
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
1576 1577
}

1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603
static void _cnl_ddi_enable_clock(struct drm_i915_private *i915, i915_reg_t reg,
				  u32 clk_sel_mask, u32 clk_sel, u32 clk_off)
{
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, reg, clk_sel_mask, clk_sel);

	/*
	 * "This step and the step before must be
	 *  done with separate register writes."
	 */
	intel_de_rmw(i915, reg, clk_off, 0);

	mutex_unlock(&i915->dpll.lock);
}

static void _cnl_ddi_disable_clock(struct drm_i915_private *i915, i915_reg_t reg,
				   u32 clk_off)
{
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, reg, 0, clk_off);

	mutex_unlock(&i915->dpll.lock);
}

1604 1605 1606 1607 1608 1609
static bool _cnl_ddi_is_clock_enabled(struct drm_i915_private *i915, i915_reg_t reg,
				      u32 clk_off)
{
	return !(intel_de_read(i915, reg) & clk_off);
}

1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620
static struct intel_shared_dpll *
_cnl_ddi_get_pll(struct drm_i915_private *i915, i915_reg_t reg,
		 u32 clk_sel_mask, u32 clk_sel_shift)
{
	enum intel_dpll_id id;

	id = (intel_de_read(i915, reg) & clk_sel_mask) >> clk_sel_shift;

	return intel_get_shared_dpll_by_id(i915, id);
}

1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
static void adls_ddi_enable_clock(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	_cnl_ddi_enable_clock(i915, ADLS_DPCLKA_CFGCR(phy),
			      ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy),
			      pll->info->id << ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

static void adls_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	_cnl_ddi_disable_clock(i915, ADLS_DPCLKA_CFGCR(phy),
			       ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1646 1647 1648 1649 1650 1651 1652 1653 1654
static bool adls_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, ADLS_DPCLKA_CFGCR(phy),
					 ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
static struct intel_shared_dpll *adls_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_get_pll(i915, ADLS_DPCLKA_CFGCR(phy),
				ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy),
				ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy));
}

1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689
static void rkl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	_cnl_ddi_enable_clock(i915, ICL_DPCLKA_CFGCR0,
			      RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

static void rkl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	_cnl_ddi_disable_clock(i915, ICL_DPCLKA_CFGCR0,
			       RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1690 1691 1692 1693 1694 1695 1696 1697 1698
static bool rkl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, ICL_DPCLKA_CFGCR0,
					 RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1699 1700 1701 1702 1703 1704 1705 1706 1707 1708
static struct intel_shared_dpll *rkl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_get_pll(i915, ICL_DPCLKA_CFGCR0,
				RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
				RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
}

1709 1710
static void dg1_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
1711
{
1712
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1713
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1714
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1715

1716
	if (drm_WARN_ON(&i915->drm, !pll))
1717 1718
		return;

1719 1720 1721 1722
	/*
	 * If we fail this, something went very wrong: first 2 PLLs should be
	 * used by first 2 phys and last 2 PLLs by last phys
	 */
1723
	if (drm_WARN_ON(&i915->drm,
1724 1725 1726 1727
			(pll->info->id < DPLL_ID_DG1_DPLL2 && phy >= PHY_C) ||
			(pll->info->id >= DPLL_ID_DG1_DPLL2 && phy < PHY_C)))
		return;

1728
	_cnl_ddi_enable_clock(i915, DG1_DPCLKA_CFGCR0(phy),
1729 1730 1731
			      DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1732 1733
}

1734 1735
static void dg1_ddi_disable_clock(struct intel_encoder *encoder)
{
1736 1737
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1738

1739
	_cnl_ddi_disable_clock(i915, DG1_DPCLKA_CFGCR0(phy),
1740
			       DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1741 1742
}

1743 1744 1745 1746 1747 1748 1749 1750 1751
static bool dg1_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, DG1_DPCLKA_CFGCR0(phy),
					 DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1752 1753 1754 1755
static struct intel_shared_dpll *dg1_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1756 1757
	enum intel_dpll_id id;
	u32 val;
1758

1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772
	val = intel_de_read(i915, DG1_DPCLKA_CFGCR0(phy));
	val &= DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
	val >>= DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy);
	id = val;

	/*
	 * _DG1_DPCLKA0_CFGCR0 maps between DPLL 0 and 1 with one bit for phy A
	 * and B while _DG1_DPCLKA1_CFGCR0 maps between DPLL 2 and 3 with one
	 * bit for phy C and D.
	 */
	if (phy >= PHY_C)
		id += DPLL_ID_DG1_DPLL2;

	return intel_get_shared_dpll_by_id(i915, id);
1773 1774
}

1775 1776
static void icl_ddi_combo_enable_clock(struct intel_encoder *encoder,
				       const struct intel_crtc_state *crtc_state)
1777
{
1778
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1779
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1780
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1781

1782
	if (drm_WARN_ON(&i915->drm, !pll))
1783 1784
		return;

1785
	_cnl_ddi_enable_clock(i915, ICL_DPCLKA_CFGCR0,
1786 1787 1788
			      ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1789 1790
}

1791
static void icl_ddi_combo_disable_clock(struct intel_encoder *encoder)
1792
{
1793 1794
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1795

1796
	_cnl_ddi_disable_clock(i915, ICL_DPCLKA_CFGCR0,
1797
			       ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1798 1799
}

1800 1801 1802 1803 1804 1805 1806 1807 1808
static bool icl_ddi_combo_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, ICL_DPCLKA_CFGCR0,
					 ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1809 1810 1811 1812 1813 1814 1815 1816 1817 1818
struct intel_shared_dpll *icl_ddi_combo_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_get_pll(i915, ICL_DPCLKA_CFGCR0,
				ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
				ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
}

1819 1820
static void jsl_ddi_tc_enable_clock(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state)
1821
{
1822 1823
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1824
	enum port port = encoder->port;
1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	/*
	 * "For DDIC and DDID, program DDI_CLK_SEL to map the MG clock to the port.
	 *  MG does not exist, but the programming is required to ungate DDIC and DDID."
	 */
	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_MG);

	icl_ddi_combo_enable_clock(encoder, crtc_state);
}

static void jsl_ddi_tc_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	icl_ddi_combo_disable_clock(encoder);

	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
}

1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861
static bool jsl_ddi_tc_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	if ((tmp & DDI_CLK_SEL_MASK) == DDI_CLK_SEL_NONE)
		return false;

	return icl_ddi_combo_is_clock_enabled(encoder);
}

1862 1863 1864 1865
static void icl_ddi_tc_enable_clock(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1866
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1867 1868
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
1869

1870
	if (drm_WARN_ON(&i915->drm, !pll))
1871 1872
		return;

1873 1874
	intel_de_write(i915, DDI_CLK_SEL(port),
		       icl_pll_to_ddi_clk_sel(encoder, crtc_state));
1875

1876
	mutex_lock(&i915->dpll.lock);
1877

1878 1879 1880 1881
	intel_de_rmw(i915, ICL_DPCLKA_CFGCR0,
		     ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port), 0);

	mutex_unlock(&i915->dpll.lock);
1882 1883
}

1884
static void icl_ddi_tc_disable_clock(struct intel_encoder *encoder)
1885
{
1886 1887
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
1888
	enum port port = encoder->port;
1889

1890 1891 1892 1893 1894 1895 1896 1897
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, ICL_DPCLKA_CFGCR0,
		     0, ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port));

	mutex_unlock(&i915->dpll.lock);

	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
1898 1899
}

1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916
static bool icl_ddi_tc_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	if ((tmp & DDI_CLK_SEL_MASK) == DDI_CLK_SEL_NONE)
		return false;

	tmp = intel_de_read(i915, ICL_DPCLKA_CFGCR0);

	return !(tmp & ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port));
}

1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946
static struct intel_shared_dpll *icl_ddi_tc_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	switch (tmp & DDI_CLK_SEL_MASK) {
	case DDI_CLK_SEL_TBT_162:
	case DDI_CLK_SEL_TBT_270:
	case DDI_CLK_SEL_TBT_540:
	case DDI_CLK_SEL_TBT_810:
		id = DPLL_ID_ICL_TBTPLL;
		break;
	case DDI_CLK_SEL_MG:
		id = icl_tc_port_to_pll_id(tc_port);
		break;
	default:
		MISSING_CASE(tmp);
		fallthrough;
	case DDI_CLK_SEL_NONE:
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

1947 1948 1949 1950 1951 1952 1953 1954 1955 1956
static void cnl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

1957 1958 1959 1960
	_cnl_ddi_enable_clock(i915, DPCLKA_CFGCR0,
			      DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port),
			      DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, port),
			      DPCLKA_CFGCR0_DDI_CLK_OFF(port));
1961 1962 1963 1964 1965 1966 1967
}

static void cnl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

1968 1969
	_cnl_ddi_disable_clock(i915, DPCLKA_CFGCR0,
			       DPCLKA_CFGCR0_DDI_CLK_OFF(port));
1970 1971
}

1972 1973 1974 1975 1976 1977 1978 1979 1980
static bool cnl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	return _cnl_ddi_is_clock_enabled(i915, DPCLKA_CFGCR0,
					 DPCLKA_CFGCR0_DDI_CLK_OFF(port));
}

1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
static struct intel_shared_dpll *cnl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	return _cnl_ddi_get_pll(i915, DPCLKA_CFGCR0,
				DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port),
				DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port));
}

static struct intel_shared_dpll *bxt_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum intel_dpll_id id;

	switch (encoder->port) {
	case PORT_A:
		id = DPLL_ID_SKL_DPLL0;
		break;
	case PORT_B:
		id = DPLL_ID_SKL_DPLL1;
		break;
	case PORT_C:
		id = DPLL_ID_SKL_DPLL2;
		break;
	default:
		MISSING_CASE(encoder->port);
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025
static void skl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	mutex_lock(&i915->dpll.lock);

2026 2027 2028 2029 2030
	intel_de_rmw(i915, DPLL_CTRL2,
		     DPLL_CTRL2_DDI_CLK_OFF(port) |
		     DPLL_CTRL2_DDI_CLK_SEL_MASK(port),
		     DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
		     DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
2031 2032 2033 2034 2035 2036 2037 2038 2039

	mutex_unlock(&i915->dpll.lock);
}

static void skl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

2040 2041
	mutex_lock(&i915->dpll.lock);

2042 2043
	intel_de_rmw(i915, DPLL_CTRL2,
		     0, DPLL_CTRL2_DDI_CLK_OFF(port));
2044 2045

	mutex_unlock(&i915->dpll.lock);
2046 2047
}

2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059
static bool skl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	/*
	 * FIXME Not sure if the override affects both
	 * the PLL selection and the CLK_OFF bit.
	 */
	return !(intel_de_read(i915, DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_OFF(port));
}

2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081
static struct intel_shared_dpll *skl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, DPLL_CTRL2);

	/*
	 * FIXME Not sure if the override affects both
	 * the PLL selection and the CLK_OFF bit.
	 */
	if ((tmp & DPLL_CTRL2_DDI_SEL_OVERRIDE(port)) == 0)
		return NULL;

	id = (tmp & DPLL_CTRL2_DDI_CLK_SEL_MASK(port)) >>
		DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port);

	return intel_get_shared_dpll_by_id(i915, id);
}

2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
void hsw_ddi_enable_clock(struct intel_encoder *encoder,
			  const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	intel_de_write(i915, PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
}

void hsw_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	intel_de_write(i915, PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
}

2103 2104 2105 2106 2107 2108 2109 2110
bool hsw_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	return intel_de_read(i915, PORT_CLK_SEL(port)) != PORT_CLK_SEL_NONE;
}

2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
static struct intel_shared_dpll *hsw_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, PORT_CLK_SEL(port));

	switch (tmp & PORT_CLK_SEL_MASK) {
	case PORT_CLK_SEL_WRPLL1:
		id = DPLL_ID_WRPLL1;
		break;
	case PORT_CLK_SEL_WRPLL2:
		id = DPLL_ID_WRPLL2;
		break;
	case PORT_CLK_SEL_SPLL:
		id = DPLL_ID_SPLL;
		break;
	case PORT_CLK_SEL_LCPLL_810:
		id = DPLL_ID_LCPLL_810;
		break;
	case PORT_CLK_SEL_LCPLL_1350:
		id = DPLL_ID_LCPLL_1350;
		break;
	case PORT_CLK_SEL_LCPLL_2700:
		id = DPLL_ID_LCPLL_2700;
		break;
	default:
		MISSING_CASE(tmp);
		fallthrough;
	case PORT_CLK_SEL_NONE:
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161
void intel_ddi_enable_clock(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state)
{
	if (encoder->enable_clock)
		encoder->enable_clock(encoder, crtc_state);
}

static void intel_ddi_disable_clock(struct intel_encoder *encoder)
{
	if (encoder->disable_clock)
		encoder->disable_clock(encoder);
}

2162
void intel_ddi_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
2163
{
2164
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183
	u32 port_mask;
	bool ddi_clk_needed;

	/*
	 * In case of DP MST, we sanitize the primary encoder only, not the
	 * virtual ones.
	 */
	if (encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
		u8 pipe_mask;
		bool is_mst;

		intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
		/*
		 * In the unlikely case that BIOS enables DP in MST mode, just
		 * warn since our MST HW readout is incomplete.
		 */
2184
		if (drm_WARN_ON(&i915->drm, is_mst))
2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198
			return;
	}

	port_mask = BIT(encoder->port);
	ddi_clk_needed = encoder->base.crtc;

	if (encoder->type == INTEL_OUTPUT_DSI) {
		struct intel_encoder *other_encoder;

		port_mask = intel_dsi_encoder_ports(encoder);
		/*
		 * Sanity check that we haven't incorrectly registered another
		 * encoder using any of the ports of this DSI encoder.
		 */
2199
		for_each_intel_encoder(&i915->drm, other_encoder) {
2200 2201 2202
			if (other_encoder == encoder)
				continue;

2203
			if (drm_WARN_ON(&i915->drm,
2204 2205 2206 2207 2208 2209 2210 2211 2212 2213
					port_mask & BIT(other_encoder->port)))
				return;
		}
		/*
		 * For DSI we keep the ddi clocks gated
		 * except during enable/disable sequence.
		 */
		ddi_clk_needed = false;
	}

2214
	if (ddi_clk_needed || !encoder->is_clock_enabled ||
2215 2216 2217 2218 2219 2220 2221 2222
	    !encoder->is_clock_enabled(encoder))
		return;

	drm_notice(&i915->drm,
		   "[ENCODER:%d:%s] is disabled/in DSI mode with an ungated DDI clock, gate it\n",
		   encoder->base.base.id, encoder->base.name);

	encoder->disable_clock(encoder);
2223 2224
}

2225
static void
2226
icl_program_mg_dp_mode(struct intel_digital_port *dig_port,
2227
		       const struct intel_crtc_state *crtc_state)
2228
{
2229 2230
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, dig_port->base.port);
2231
	enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
2232 2233
	u32 ln0, ln1, pin_assignment;
	u8 width;
2234

2235 2236
	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode == TC_PORT_TBT_ALT)
2237 2238
		return;

2239
	if (DISPLAY_VER(dev_priv) >= 12) {
2240 2241 2242 2243 2244 2245
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		ln0 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		ln1 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
2246
	} else {
2247 2248
		ln0 = intel_de_read(dev_priv, MG_DP_MODE(0, tc_port));
		ln1 = intel_de_read(dev_priv, MG_DP_MODE(1, tc_port));
2249
	}
2250

2251
	ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2252
	ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2253

2254
	/* DPPATC */
2255
	pin_assignment = intel_tc_port_get_pin_assignment_mask(dig_port);
2256
	width = crtc_state->lane_count;
2257

2258 2259
	switch (pin_assignment) {
	case 0x0:
2260
		drm_WARN_ON(&dev_priv->drm,
2261
			    dig_port->tc_mode != TC_PORT_LEGACY);
2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283
		if (width == 1) {
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x1:
		if (width == 4) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x2:
		if (width == 2) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x3:
	case 0x5:
		if (width == 1) {
2284 2285
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
2286 2287 2288
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
2289 2290
		}
		break;
2291 2292 2293 2294 2295 2296 2297 2298 2299
	case 0x4:
	case 0x6:
		if (width == 1) {
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
2300 2301
		break;
	default:
2302
		MISSING_CASE(pin_assignment);
2303 2304
	}

2305
	if (DISPLAY_VER(dev_priv) >= 12) {
2306 2307 2308 2309 2310 2311
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln0);
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln1);
2312
	} else {
2313 2314
		intel_de_write(dev_priv, MG_DP_MODE(0, tc_port), ln0);
		intel_de_write(dev_priv, MG_DP_MODE(1, tc_port), ln1);
2315
	}
2316 2317
}

2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331
static enum transcoder
tgl_dp_tp_transcoder(const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
		return crtc_state->mst_master_transcoder;
	else
		return crtc_state->cpu_transcoder;
}

i915_reg_t dp_tp_ctl_reg(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2332
	if (DISPLAY_VER(dev_priv) >= 12)
2333 2334 2335 2336 2337 2338 2339 2340 2341 2342
		return TGL_DP_TP_CTL(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_CTL(encoder->port);
}

i915_reg_t dp_tp_status_reg(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2343
	if (DISPLAY_VER(dev_priv) >= 12)
2344 2345 2346 2347 2348
		return TGL_DP_TP_STATUS(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_STATUS(encoder->port);
}

2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360
static void intel_dp_sink_set_msa_timing_par_ignore_state(struct intel_dp *intel_dp,
							  const struct intel_crtc_state *crtc_state,
							  bool enable)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	if (!crtc_state->vrr.enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_DOWNSPREAD_CTRL,
			       enable ? DP_MSA_TIMING_PAR_IGNORE_EN : 0) <= 0)
		drm_dbg_kms(&i915->drm,
V
Ville Syrjälä 已提交
2361 2362
			    "Failed to %s MSA_TIMING_PAR_IGNORE in the sink\n",
			    enabledisable(enable));
2363 2364
}

2365 2366 2367
static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
{
2368 2369
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

2370 2371 2372 2373
	if (!crtc_state->fec_enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
2374 2375
		drm_dbg_kms(&i915->drm,
			    "Failed to set FEC_READY in the sink\n");
2376 2377
}

2378 2379 2380 2381
static void intel_ddi_enable_fec(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2382
	struct intel_dp *intel_dp;
2383 2384 2385 2386 2387
	u32 val;

	if (!crtc_state->fec_enable)
		return;

2388
	intel_dp = enc_to_intel_dp(encoder);
2389
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
2390
	val |= DP_TP_CTL_FEC_ENABLE;
2391
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
2392 2393
}

A
Anusha Srivatsa 已提交
2394 2395 2396 2397
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
					const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2398
	struct intel_dp *intel_dp;
A
Anusha Srivatsa 已提交
2399 2400 2401 2402 2403
	u32 val;

	if (!crtc_state->fec_enable)
		return;

2404
	intel_dp = enc_to_intel_dp(encoder);
2405
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
2406
	val &= ~DP_TP_CTL_FEC_ENABLE;
2407 2408
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
2409 2410
}

2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427
static void intel_ddi_power_up_lanes(struct intel_encoder *encoder,
				     const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (intel_phy_is_combo(i915, phy)) {
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

		intel_combo_phy_power_up_lanes(i915, phy, false,
					       crtc_state->lane_count,
					       lane_reversal);
	}
}

2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466
static void intel_ddi_mso_get_config(struct intel_encoder *encoder,
				     struct intel_crtc_state *pipe_config)
{
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	u32 dss1;

	if (!HAS_MSO(i915))
		return;

	dss1 = intel_de_read(i915, ICL_PIPE_DSS_CTL1(pipe));

	pipe_config->splitter.enable = dss1 & SPLITTER_ENABLE;
	if (!pipe_config->splitter.enable)
		return;

	/* Splitter enable is supported for pipe A only. */
	if (drm_WARN_ON(&i915->drm, pipe != PIPE_A)) {
		pipe_config->splitter.enable = false;
		return;
	}

	switch (dss1 & SPLITTER_CONFIGURATION_MASK) {
	default:
		drm_WARN(&i915->drm, true,
			 "Invalid splitter configuration, dss1=0x%08x\n", dss1);
		fallthrough;
	case SPLITTER_CONFIGURATION_2_SEGMENT:
		pipe_config->splitter.link_count = 2;
		break;
	case SPLITTER_CONFIGURATION_4_SEGMENT:
		pipe_config->splitter.link_count = 4;
		break;
	}

	pipe_config->splitter.pixel_overlap = REG_FIELD_GET(OVERLAP_PIXELS_MASK, dss1);
}

2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494
static void intel_ddi_mso_configure(const struct intel_crtc_state *crtc_state)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	u32 dss1 = 0;

	if (!HAS_MSO(i915))
		return;

	if (crtc_state->splitter.enable) {
		/* Splitter enable is supported for pipe A only. */
		if (drm_WARN_ON(&i915->drm, pipe != PIPE_A))
			return;

		dss1 |= SPLITTER_ENABLE;
		dss1 |= OVERLAP_PIXELS(crtc_state->splitter.pixel_overlap);
		if (crtc_state->splitter.link_count == 2)
			dss1 |= SPLITTER_CONFIGURATION_2_SEGMENT;
		else
			dss1 |= SPLITTER_CONFIGURATION_4_SEGMENT;
	}

	intel_de_rmw(i915, ICL_PIPE_DSS_CTL1(pipe),
		     SPLITTER_ENABLE | SPLITTER_CONFIGURATION_MASK |
		     OVERLAP_PIXELS_MASK, dss1);
}

2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
static void dg2_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
	int level = intel_ddi_dp_level(intel_dp);

	intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
				 crtc_state->lane_count);

	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */

	/* 2. Enable Panel Power if PPS is required */
	intel_pps_on(intel_dp);

	/*
	 * 3. Enable the port PLL.
	 */
	intel_ddi_enable_clock(encoder, crtc_state);

	/* 4. Enable IO power */
	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);

	/*
	 * 5. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 5.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
	 */
	intel_ddi_enable_pipe_clock(encoder, crtc_state);

	/* 5.b Not relevant to i915 for now */

	/*
	 * 5.c Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
	intel_ddi_config_transcoder_func(encoder, crtc_state);

	/*
	 * 5.d Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 5.e Configure voltage swing and related IO settings */
	intel_snps_phy_ddi_vswing_sequence(encoder, level);

	/*
	 * 5.f Configure and enable DDI_BUF_CTL
	 * 5.g Wait for DDI_BUF_CTL DDI Idle Status = 0b (Not Idle), timeout
	 *     after 1200 us.
	 *
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);

	if (!is_mst)
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);

	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);

	/*
	 * 5.h Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 5.i If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
	intel_dp_start_link_train(intel_dp, crtc_state);

	/* 5.j Set DP_TP_CTL link training to Normal */
	if (!is_trans_port_sync_mode(crtc_state))
		intel_dp_stop_link_train(intel_dp, crtc_state);

	/* 5.k Configure and enable FEC if needed */
	intel_ddi_enable_fec(encoder, crtc_state);
	intel_dsc_enable(encoder, crtc_state);
}

2605 2606
static void tgl_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
2607 2608 2609
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
2610
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2611 2612
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2613
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2614 2615 2616
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
	int level = intel_ddi_dp_level(intel_dp);

2617 2618 2619
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
2620

2621 2622 2623 2624 2625 2626
	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */
2627

2628
	/* 2. Enable Panel Power if PPS is required */
2629
	intel_pps_on(intel_dp);
2630 2631

	/*
2632 2633 2634 2635
	 * 3. For non-TBT Type-C ports, set FIA lane count
	 * (DFLEXDPSP.DPX4TXLATC)
	 *
	 * This was done before tgl_ddi_pre_enable_dp by
2636
	 * hsw_crtc_enable()->intel_encoders_pre_pll_enable().
2637 2638
	 */

2639 2640 2641 2642
	/*
	 * 4. Enable the port PLL.
	 *
	 * The PLL enabling itself was already done before this function by
2643
	 * hsw_crtc_enable()->intel_enable_shared_dpll().  We need only
2644 2645
	 * configure the PLL to port mapping here.
	 */
2646
	intel_ddi_enable_clock(encoder, crtc_state);
2647

2648
	/* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
2649
	if (!intel_phy_is_tc(dev_priv, phy) ||
2650 2651 2652 2653 2654
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
2655

2656
	/* 6. Program DP_MODE */
2657
	icl_program_mg_dp_mode(dig_port, crtc_state);
2658 2659

	/*
2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671
	 * 7. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 7.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
2672
	 */
2673
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
2674

2675 2676 2677 2678
	/*
	 * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
2679
	intel_ddi_config_transcoder_func(encoder, crtc_state);
2680

2681 2682 2683 2684 2685 2686 2687 2688 2689
	/*
	 * 7.c Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 7.e Configure voltage swing and related IO settings */
2690
	tgl_ddi_vswing_sequence(encoder, crtc_state, level);
2691

2692 2693 2694 2695
	/*
	 * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
	 * the used lanes of the DDI.
	 */
2696
	intel_ddi_power_up_lanes(encoder, crtc_state);
2697

2698 2699 2700 2701 2702
	/*
	 * 7.g Program CoG/MSO configuration bits in DSS_CTL1 if selected.
	 */
	intel_ddi_mso_configure(crtc_state);

2703 2704 2705 2706 2707 2708 2709 2710
	/*
	 * 7.g Configure and enable DDI_BUF_CTL
	 * 7.h Wait for DDI_BUF_CTL DDI Idle Status = 0b (Not Idle), timeout
	 *     after 500 us.
	 *
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
2711
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);
2712 2713

	if (!is_mst)
2714
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2715

2716
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2717 2718 2719 2720 2721 2722 2723
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
2724

2725
	intel_dp_check_frl_training(intel_dp);
2726
	intel_dp_pcon_dsc_configure(intel_dp, crtc_state);
2727

2728 2729 2730 2731 2732 2733 2734
	/*
	 * 7.i Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
2735
	intel_dp_start_link_train(intel_dp, crtc_state);
2736

2737
	/* 7.k Set DP_TP_CTL link training to Normal */
2738
	if (!is_trans_port_sync_mode(crtc_state))
2739
		intel_dp_stop_link_train(intel_dp, crtc_state);
2740

2741
	/* 7.l Configure and enable FEC if needed */
2742
	intel_ddi_enable_fec(encoder, crtc_state);
2743 2744
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
2745 2746
}

2747 2748
static void hsw_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
2749 2750
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
2751
{
2752
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2753
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2754
	enum port port = encoder->port;
2755
	enum phy phy = intel_port_to_phy(dev_priv, port);
2756
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2757
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
2758
	int level = intel_ddi_dp_level(intel_dp);
2759

2760
	if (DISPLAY_VER(dev_priv) < 11)
2761 2762
		drm_WARN_ON(&dev_priv->drm,
			    is_mst && (port == PORT_A || port == PORT_E));
2763
	else
2764
		drm_WARN_ON(&dev_priv->drm, is_mst && port == PORT_A);
2765

2766 2767 2768
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
2769

2770
	intel_pps_on(intel_dp);
2771

2772
	intel_ddi_enable_clock(encoder, crtc_state);
2773

2774
	if (!intel_phy_is_tc(dev_priv, phy) ||
2775 2776 2777 2778 2779
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
2780

2781
	icl_program_mg_dp_mode(dig_port, crtc_state);
P
Paulo Zanoni 已提交
2782

2783
	if (DISPLAY_VER(dev_priv) >= 11)
2784
		icl_ddi_vswing_sequence(encoder, crtc_state, level);
2785
	else if (IS_CANNONLAKE(dev_priv))
2786
		cnl_ddi_vswing_sequence(encoder, crtc_state, level);
2787
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
2788
		bxt_ddi_vswing_sequence(encoder, crtc_state, level);
2789
	else
2790
		hsw_prepare_dp_ddi_buffers(encoder, crtc_state);
2791

2792
	intel_ddi_power_up_lanes(encoder, crtc_state);
2793

2794
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);
2795
	if (!is_mst)
2796
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2797
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2798 2799
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
					      true);
2800
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
2801
	intel_dp_start_link_train(intel_dp, crtc_state);
2802
	if ((port != PORT_A || DISPLAY_VER(dev_priv) >= 9) &&
2803
	    !is_trans_port_sync_mode(crtc_state))
2804
		intel_dp_stop_link_train(intel_dp, crtc_state);
2805

2806 2807
	intel_ddi_enable_fec(encoder, crtc_state);

2808
	if (!is_mst)
2809
		intel_ddi_enable_pipe_clock(encoder, crtc_state);
2810

2811 2812
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
2813
}
2814

2815 2816
static void intel_ddi_pre_enable_dp(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
2817 2818 2819 2820 2821
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2822 2823 2824
	if (IS_DG2(dev_priv))
		dg2_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
	else if (DISPLAY_VER(dev_priv) >= 12)
2825
		tgl_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
2826
	else
2827
		hsw_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
2828

2829 2830 2831
	/* MST will call a setting of MSA after an allocating of Virtual Channel
	 * from MST encoder pre_enable callback.
	 */
2832
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
2833
		intel_ddi_set_dp_msa(crtc_state, conn_state);
2834

2835 2836
		intel_dp_set_m_n(crtc_state, M1_N1);
	}
2837 2838
}

2839 2840
static void intel_ddi_pre_enable_hdmi(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
2841
				      const struct intel_crtc_state *crtc_state,
2842
				      const struct drm_connector_state *conn_state)
2843
{
2844 2845
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2846
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2847

2848
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
2849
	intel_ddi_enable_clock(encoder, crtc_state);
2850

2851 2852 2853
	drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
	dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
							   dig_port->ddi_io_power_domain);
2854

2855
	icl_program_mg_dp_mode(dig_port, crtc_state);
2856

2857
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
2858

2859 2860 2861
	dig_port->set_infoframes(encoder,
				 crtc_state->has_infoframe,
				 crtc_state, conn_state);
2862
}
2863

2864 2865
static void intel_ddi_pre_enable(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
2866
				 const struct intel_crtc_state *crtc_state,
2867
				 const struct drm_connector_state *conn_state)
2868
{
2869
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2870 2871
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
2872

2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885
	/*
	 * When called from DP MST code:
	 * - conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - crtc_state will be the state of the first stream to
	 *   be activated on this port, and it may not be the same
	 *   stream that will be deactivated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
	 */

2886
	drm_WARN_ON(&dev_priv->drm, crtc_state->has_pch_encoder);
2887 2888 2889

	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

2890
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
2891 2892
		intel_ddi_pre_enable_hdmi(state, encoder, crtc_state,
					  conn_state);
2893
	} else {
2894
		struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2895

2896 2897
		intel_ddi_pre_enable_dp(state, encoder, crtc_state,
					conn_state);
2898

2899
		/* FIXME precompute everything properly */
2900
		/* FIXME how do we turn infoframes off again? */
2901
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
2902 2903 2904 2905
			dig_port->set_infoframes(encoder,
						 crtc_state->has_infoframe,
						 crtc_state, conn_state);
	}
2906 2907
}

A
Anusha Srivatsa 已提交
2908 2909
static void intel_disable_ddi_buf(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
2910 2911
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2912
	enum port port = encoder->port;
2913 2914 2915
	bool wait = false;
	u32 val;

2916
	val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
2917 2918
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
2919
		intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
2920 2921 2922
		wait = true;
	}

2923
	if (intel_crtc_has_dp_encoder(crtc_state)) {
2924
		val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
2925 2926
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2927
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
2928
	}
2929

A
Anusha Srivatsa 已提交
2930 2931 2932
	/* Disable FEC in DP Sink */
	intel_ddi_disable_fec_state(encoder, crtc_state);

2933 2934 2935 2936
	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

2937 2938
static void intel_ddi_post_disable_dp(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
2939 2940
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
2941
{
2942
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2943
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2944
	struct intel_dp *intel_dp = &dig_port->dp;
2945 2946
	bool is_mst = intel_crtc_has_type(old_crtc_state,
					  INTEL_OUTPUT_DP_MST);
2947
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2948

2949 2950 2951
	if (!is_mst)
		intel_dp_set_infoframes(encoder, false,
					old_crtc_state, old_conn_state);
2952

2953 2954 2955 2956
	/*
	 * Power down sink before disabling the port, otherwise we end
	 * up getting interrupts from the sink on detecting link loss.
	 */
2957
	intel_dp_set_power(intel_dp, DP_SET_POWER_D3);
2958

2959
	if (DISPLAY_VER(dev_priv) >= 12) {
2960 2961 2962 2963
		if (is_mst) {
			enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
			u32 val;

2964 2965
			val = intel_de_read(dev_priv,
					    TRANS_DDI_FUNC_CTL(cpu_transcoder));
2966 2967
			val &= ~(TGL_TRANS_DDI_PORT_MASK |
				 TRANS_DDI_MODE_SELECT_MASK);
2968 2969 2970
			intel_de_write(dev_priv,
				       TRANS_DDI_FUNC_CTL(cpu_transcoder),
				       val);
2971 2972 2973 2974 2975
		}
	} else {
		if (!is_mst)
			intel_ddi_disable_pipe_clock(old_crtc_state);
	}
2976

A
Anusha Srivatsa 已提交
2977
	intel_disable_ddi_buf(encoder, old_crtc_state);
2978

2979 2980 2981 2982 2983
	/*
	 * From TGL spec: "If single stream or multi-stream master transcoder:
	 * Configure Transcoder Clock select to direct no clock to the
	 * transcoder"
	 */
2984
	if (DISPLAY_VER(dev_priv) >= 12)
2985 2986
		intel_ddi_disable_pipe_clock(old_crtc_state);

2987 2988
	intel_pps_vdd_on(intel_dp);
	intel_pps_off(intel_dp);
2989

2990
	if (!intel_phy_is_tc(dev_priv, phy) ||
2991
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
2992 2993 2994
		intel_display_power_put(dev_priv,
					dig_port->ddi_io_power_domain,
					fetch_and_zero(&dig_port->ddi_io_wakeref));
2995

2996
	intel_ddi_disable_clock(encoder);
2997
}
2998

2999 3000
static void intel_ddi_post_disable_hdmi(struct intel_atomic_state *state,
					struct intel_encoder *encoder,
3001 3002 3003 3004
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3005
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3006
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
3007

3008
	dig_port->set_infoframes(encoder, false,
3009 3010
				 old_crtc_state, old_conn_state);

3011 3012
	intel_ddi_disable_pipe_clock(old_crtc_state);

A
Anusha Srivatsa 已提交
3013
	intel_disable_ddi_buf(encoder, old_crtc_state);
3014

3015 3016 3017
	intel_display_power_put(dev_priv,
				dig_port->ddi_io_power_domain,
				fetch_and_zero(&dig_port->ddi_io_wakeref));
3018

3019
	intel_ddi_disable_clock(encoder);
3020 3021 3022 3023

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

3024 3025
static void intel_ddi_post_disable(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
3026 3027 3028
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3029
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3030
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3031 3032
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
3033

3034 3035
	if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST)) {
		intel_crtc_vblank_off(old_crtc_state);
3036

3037
		intel_disable_pipe(old_crtc_state);
3038

3039 3040
		intel_vrr_disable(old_crtc_state);

3041
		intel_ddi_disable_transcoder_func(old_crtc_state);
3042

3043
		intel_dsc_disable(old_crtc_state);
3044

3045
		if (DISPLAY_VER(dev_priv) >= 9)
3046 3047 3048 3049
			skl_scaler_disable(old_crtc_state);
		else
			ilk_pfit_disable(old_crtc_state);
	}
3050

3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064
	if (old_crtc_state->bigjoiner_linked_crtc) {
		struct intel_atomic_state *state =
			to_intel_atomic_state(old_crtc_state->uapi.state);
		struct intel_crtc *slave =
			old_crtc_state->bigjoiner_linked_crtc;
		const struct intel_crtc_state *old_slave_crtc_state =
			intel_atomic_get_old_crtc_state(state, slave);

		intel_crtc_vblank_off(old_slave_crtc_state);

		intel_dsc_disable(old_slave_crtc_state);
		skl_scaler_disable(old_slave_crtc_state);
	}

3065
	/*
3066 3067 3068 3069 3070 3071 3072 3073 3074 3075
	 * When called from DP MST code:
	 * - old_conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - old_crtc_state will be the state of the last stream to
	 *   be deactivated on this port, and it may not be the same
	 *   stream that was activated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
3076
	 */
3077 3078

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3079 3080
		intel_ddi_post_disable_hdmi(state, encoder, old_crtc_state,
					    old_conn_state);
3081
	else
3082 3083
		intel_ddi_post_disable_dp(state, encoder, old_crtc_state,
					  old_conn_state);
3084

3085
	if (intel_crtc_has_dp_encoder(old_crtc_state) || is_tc_port)
3086 3087 3088
		intel_display_power_put(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port),
					fetch_and_zero(&dig_port->aux_wakeref));
3089 3090 3091

	if (is_tc_port)
		intel_tc_port_put_link(dig_port);
3092 3093
}

3094 3095
void intel_ddi_fdi_post_disable(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3096 3097
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3098
{
3099
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3100
	u32 val;
3101 3102 3103 3104 3105 3106 3107

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
3108
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3109
	val &= ~FDI_RX_ENABLE;
3110
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3111

A
Anusha Srivatsa 已提交
3112
	intel_disable_ddi_buf(encoder, old_crtc_state);
3113
	intel_ddi_disable_clock(encoder);
3114

3115
	val = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
3116 3117
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
3118
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), val);
3119

3120
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3121
	val &= ~FDI_PCDCLK;
3122
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3123

3124
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3125
	val &= ~FDI_RX_PLL_ENABLE;
3126
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3127 3128
}

3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155
static void trans_port_sync_stop_link_train(struct intel_atomic_state *state,
					    struct intel_encoder *encoder,
					    const struct intel_crtc_state *crtc_state)
{
	const struct drm_connector_state *conn_state;
	struct drm_connector *conn;
	int i;

	if (!crtc_state->sync_mode_slaves_mask)
		return;

	for_each_new_connector_in_state(&state->base, conn, conn_state, i) {
		struct intel_encoder *slave_encoder =
			to_intel_encoder(conn_state->best_encoder);
		struct intel_crtc *slave_crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *slave_crtc_state;

		if (!slave_crtc)
			continue;

		slave_crtc_state =
			intel_atomic_get_new_crtc_state(state, slave_crtc);

		if (slave_crtc_state->master_transcoder !=
		    crtc_state->cpu_transcoder)
			continue;

3156 3157
		intel_dp_stop_link_train(enc_to_intel_dp(slave_encoder),
					 slave_crtc_state);
3158 3159 3160 3161
	}

	usleep_range(200, 400);

3162 3163
	intel_dp_stop_link_train(enc_to_intel_dp(encoder),
				 crtc_state);
3164 3165
}

3166 3167
static void intel_enable_ddi_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3168 3169
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
3170
{
3171
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3172
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3173
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3174
	enum port port = encoder->port;
3175

3176
	if (port == PORT_A && DISPLAY_VER(dev_priv) < 9)
3177
		intel_dp_stop_link_train(intel_dp, crtc_state);
3178

3179
	intel_edp_backlight_on(crtc_state, conn_state);
3180
	intel_psr_enable(intel_dp, crtc_state, conn_state);
3181 3182 3183 3184

	if (!dig_port->lspcon.active || dig_port->dp.has_hdmi_sink)
		intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);

3185
	intel_edp_drrs_enable(intel_dp, crtc_state);
3186

3187 3188
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
3189 3190

	trans_port_sync_stop_link_train(state, encoder, crtc_state);
3191 3192
}

3193 3194 3195 3196
static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
			       enum port port)
{
3197 3198 3199 3200 3201 3202
	static const enum transcoder trans[] = {
		[PORT_A] = TRANSCODER_EDP,
		[PORT_B] = TRANSCODER_A,
		[PORT_C] = TRANSCODER_B,
		[PORT_D] = TRANSCODER_C,
		[PORT_E] = TRANSCODER_A,
3203 3204
	};

3205
	drm_WARN_ON(&dev_priv->drm, DISPLAY_VER(dev_priv) < 9);
3206

3207
	if (drm_WARN_ON(&dev_priv->drm, port < PORT_A || port > PORT_E))
3208 3209
		port = PORT_A;

3210
	return CHICKEN_TRANS(trans[port]);
3211 3212
}

3213 3214
static void intel_enable_ddi_hdmi(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3215 3216 3217 3218
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3219
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3220
	struct drm_connector *connector = conn_state->connector;
3221
	int level = intel_ddi_hdmi_level(encoder, crtc_state);
3222
	enum port port = encoder->port;
3223

3224 3225 3226
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       crtc_state->hdmi_high_tmds_clock_ratio,
					       crtc_state->hdmi_scrambling))
3227 3228 3229
		drm_dbg_kms(&dev_priv->drm,
			    "[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3230

3231 3232 3233
	if (IS_DG2(dev_priv))
		intel_snps_phy_ddi_vswing_sequence(encoder, U32_MAX);
	else if (DISPLAY_VER(dev_priv) >= 12)
3234
		tgl_ddi_vswing_sequence(encoder, crtc_state, level);
3235
	else if (DISPLAY_VER(dev_priv) == 11)
3236 3237 3238
		icl_ddi_vswing_sequence(encoder, crtc_state, level);
	else if (IS_CANNONLAKE(dev_priv))
		cnl_ddi_vswing_sequence(encoder, crtc_state, level);
3239
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3240 3241
		bxt_ddi_vswing_sequence(encoder, crtc_state, level);
	else
3242
		hsw_prepare_hdmi_ddi_buffers(encoder, crtc_state, level);
3243

3244
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
3245 3246
		skl_ddi_set_iboost(encoder, crtc_state, level);

3247
	/* Display WA #1143: skl,kbl,cfl */
3248
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv)) {
3249 3250 3251 3252 3253 3254
		/*
		 * For some reason these chicken bits have been
		 * stuffed into a transcoder register, event though
		 * the bits affect a specific DDI port rather than
		 * a specific transcoder.
		 */
3255
		i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
3256 3257
		u32 val;

3258
		val = intel_de_read(dev_priv, reg);
3259 3260 3261 3262 3263 3264 3265 3266

		if (port == PORT_E)
			val |= DDIE_TRAINING_OVERRIDE_ENABLE |
				DDIE_TRAINING_OVERRIDE_VALUE;
		else
			val |= DDI_TRAINING_OVERRIDE_ENABLE |
				DDI_TRAINING_OVERRIDE_VALUE;

3267 3268
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
3269 3270 3271 3272 3273 3274 3275 3276 3277 3278

		udelay(1);

		if (port == PORT_E)
			val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
				 DDIE_TRAINING_OVERRIDE_VALUE);
		else
			val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
				 DDI_TRAINING_OVERRIDE_VALUE);

3279
		intel_de_write(dev_priv, reg, val);
3280 3281
	}

3282 3283
	intel_ddi_power_up_lanes(encoder, crtc_state);

3284 3285 3286
	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
3287 3288 3289
	 *
	 * On ADL_P the PHY link rate and lane count must be programmed but
	 * these are both 0 for HDMI.
3290
	 */
3291 3292
	intel_de_write(dev_priv, DDI_BUF_CTL(port),
		       dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
3293

3294 3295 3296 3297
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

3298 3299
static void intel_enable_ddi(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
3300 3301 3302
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
3303
	drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder);
3304

3305 3306
	if (!crtc_state->bigjoiner_slave)
		intel_ddi_enable_transcoder_func(encoder, crtc_state);
3307

3308 3309
	intel_vrr_enable(encoder, crtc_state);

3310 3311 3312 3313
	intel_enable_pipe(crtc_state);

	intel_crtc_vblank_on(crtc_state);

3314
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
3315
		intel_enable_ddi_hdmi(state, encoder, crtc_state, conn_state);
3316
	else
3317
		intel_enable_ddi_dp(state, encoder, crtc_state, conn_state);
3318 3319 3320 3321

	/* Enable hdcp if it's desired */
	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
3322
		intel_hdcp_enable(to_intel_connector(conn_state->connector),
3323
				  crtc_state,
3324
				  (u8)conn_state->hdcp_content_type);
3325 3326
}

3327 3328
static void intel_disable_ddi_dp(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
3329 3330
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
3331
{
3332
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3333

3334 3335
	intel_dp->link_trained = false;

3336
	intel_edp_backlight_off(old_conn_state);
3337 3338 3339
	/* Disable the decompression in DP Sink */
	intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
					      false);
3340 3341 3342
	/* Disable Ignore_MSA bit in DP Sink */
	intel_dp_sink_set_msa_timing_par_ignore_state(intel_dp, old_crtc_state,
						      false);
3343
}
S
Shashank Sharma 已提交
3344

3345 3346
static void intel_disable_ddi_hdmi(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
3347 3348 3349
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3350
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3351 3352 3353 3354
	struct drm_connector *connector = old_conn_state->connector;

	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       false, false))
3355 3356 3357
		drm_dbg_kms(&i915->drm,
			    "[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3358 3359
}

3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378
static void intel_pre_disable_ddi(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
				  const struct intel_crtc_state *old_crtc_state,
				  const struct drm_connector_state *old_conn_state)
{
	struct intel_dp *intel_dp;

	if (old_crtc_state->has_audio)
		intel_audio_codec_disable(encoder, old_crtc_state,
					  old_conn_state);

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
		return;

	intel_dp = enc_to_intel_dp(encoder);
	intel_edp_drrs_disable(intel_dp, old_crtc_state);
	intel_psr_disable(intel_dp, old_crtc_state);
}

3379 3380
static void intel_disable_ddi(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
3381 3382 3383
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
3384 3385
	intel_hdcp_disable(to_intel_connector(old_conn_state->connector));

3386
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3387 3388
		intel_disable_ddi_hdmi(state, encoder, old_crtc_state,
				       old_conn_state);
3389
	else
3390 3391
		intel_disable_ddi_dp(state, encoder, old_crtc_state,
				     old_conn_state);
3392
}
P
Paulo Zanoni 已提交
3393

3394 3395
static void intel_ddi_update_pipe_dp(struct intel_atomic_state *state,
				     struct intel_encoder *encoder,
3396 3397 3398
				     const struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
3399
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3400

3401
	intel_ddi_set_dp_msa(crtc_state, conn_state);
3402

3403
	intel_psr_update(intel_dp, crtc_state, conn_state);
3404
	intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
3405
	intel_edp_drrs_update(intel_dp, crtc_state);
3406

3407
	intel_panel_update_backlight(state, encoder, crtc_state, conn_state);
3408 3409
}

3410 3411 3412 3413
void intel_ddi_update_pipe(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
			   const struct drm_connector_state *conn_state)
3414
{
3415

3416 3417
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
	    !intel_encoder_is_mst(encoder))
3418 3419
		intel_ddi_update_pipe_dp(state, encoder, crtc_state,
					 conn_state);
3420

3421
	intel_hdcp_update_pipe(state, encoder, crtc_state, conn_state);
3422 3423
}

3424 3425 3426 3427 3428 3429 3430 3431 3432
static void
intel_ddi_update_prepare(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
			 struct intel_crtc *crtc)
{
	struct intel_crtc_state *crtc_state =
		crtc ? intel_atomic_get_new_crtc_state(state, crtc) : NULL;
	int required_lanes = crtc_state ? crtc_state->lane_count : 1;

3433
	drm_WARN_ON(state->base.dev, crtc && crtc->active);
3434

3435 3436
	intel_tc_port_get_link(enc_to_dig_port(encoder),
		               required_lanes);
3437
	if (crtc_state && crtc_state->hw.active)
3438 3439 3440 3441 3442 3443 3444 3445
		intel_update_active_dpll(state, crtc, encoder);
}

static void
intel_ddi_update_complete(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
			  struct intel_crtc *crtc)
{
3446
	intel_tc_port_put_link(enc_to_dig_port(encoder));
3447 3448
}

I
Imre Deak 已提交
3449
static void
3450 3451
intel_ddi_pre_pll_enable(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
I
Imre Deak 已提交
3452 3453
			 const struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
3454
{
I
Imre Deak 已提交
3455
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3456
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3457 3458
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
I
Imre Deak 已提交
3459

3460 3461 3462
	if (is_tc_port)
		intel_tc_port_get_link(dig_port, crtc_state->lane_count);

3463 3464 3465 3466 3467 3468
	if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
I
Imre Deak 已提交
3469

3470 3471 3472 3473 3474 3475
	if (is_tc_port && dig_port->tc_mode != TC_PORT_TBT_ALT)
		/*
		 * Program the lane count for static/dynamic connections on
		 * Type-C ports.  Skip this step for TBT.
		 */
		intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
3476
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
I
Imre Deak 已提交
3477 3478 3479 3480
		bxt_ddi_phy_set_lane_optim_mask(encoder,
						crtc_state->lane_lat_optim_mask);
}

3481 3482
static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state)
3483
{
3484 3485 3486
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
3487
	u32 dp_tp_ctl, ddi_buf_ctl;
3488
	bool wait = false;
3489

3490
	dp_tp_ctl = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3491 3492

	if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
3493
		ddi_buf_ctl = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3494
		if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
3495 3496
			intel_de_write(dev_priv, DDI_BUF_CTL(port),
				       ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
3497 3498 3499
			wait = true;
		}

3500 3501
		dp_tp_ctl &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		dp_tp_ctl |= DP_TP_CTL_LINK_TRAIN_PAT1;
3502 3503
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
		intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3504 3505 3506 3507 3508

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

3509
	dp_tp_ctl = DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_PAT1;
3510
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3511
		dp_tp_ctl |= DP_TP_CTL_MODE_MST;
3512
	} else {
3513
		dp_tp_ctl |= DP_TP_CTL_MODE_SST;
3514
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3515
			dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
3516
	}
3517 3518
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3519 3520

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
3521 3522
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
3523

3524
	intel_wait_ddi_buf_active(dev_priv, port);
3525
}
P
Paulo Zanoni 已提交
3526

3527
static void intel_ddi_set_link_train(struct intel_dp *intel_dp,
3528
				     const struct intel_crtc_state *crtc_state,
3529 3530
				     u8 dp_train_pat)
{
3531 3532
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3533 3534
	u32 temp;

3535
	temp = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3536 3537

	temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3538
	switch (intel_dp_training_pattern_symbol(dp_train_pat)) {
3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555
	case DP_TRAINING_PATTERN_DISABLE:
		temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
		break;
	case DP_TRAINING_PATTERN_1:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		break;
	case DP_TRAINING_PATTERN_2:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
		break;
	case DP_TRAINING_PATTERN_3:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
		break;
	case DP_TRAINING_PATTERN_4:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT4;
		break;
	}

3556
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), temp);
3557 3558
}

3559 3560
static void intel_ddi_set_idle_link_train(struct intel_dp *intel_dp,
					  const struct intel_crtc_state *crtc_state)
3561 3562 3563 3564 3565 3566
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 val;

3567
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3568 3569
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3570
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
3571 3572 3573 3574 3575 3576 3577 3578

	/*
	 * Until TGL on PORT_A we can have only eDP in SST mode. There the only
	 * reason we need to set idle transmission mode is to work around a HW
	 * issue where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
3579
	if (port == PORT_A && DISPLAY_VER(dev_priv) < 12)
3580 3581
		return;

3582 3583
	if (intel_de_wait_for_set(dev_priv,
				  dp_tp_status_reg(encoder, crtc_state),
3584 3585 3586 3587 3588
				  DP_TP_STATUS_IDLE_DONE, 1))
		drm_err(&dev_priv->drm,
			"Timed out waiting for DP idle patterns\n");
}

3589 3590
static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
3591
{
3592 3593
	if (cpu_transcoder == TRANSCODER_EDP)
		return false;
3594

3595 3596 3597
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO))
		return false;

3598
	return intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD) &
3599
		AUDIO_OUTPUT_ENABLE(cpu_transcoder);
3600 3601
}

3602 3603 3604
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state)
{
3605
	if (DISPLAY_VER(dev_priv) >= 12 && crtc_state->port_clock > 594000)
3606
		crtc_state->min_voltage_level = 2;
3607
	else if (IS_JSL_EHL(dev_priv) && crtc_state->port_clock > 594000)
3608
		crtc_state->min_voltage_level = 3;
3609
	else if (DISPLAY_VER(dev_priv) >= 11 && crtc_state->port_clock > 594000)
3610
		crtc_state->min_voltage_level = 1;
3611 3612
	else if (IS_CANNONLAKE(dev_priv) && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
3613 3614
}

3615 3616
static enum transcoder bdw_transcoder_master_readout(struct drm_i915_private *dev_priv,
						     enum transcoder cpu_transcoder)
3617
{
3618 3619
	u32 master_select;

3620
	if (DISPLAY_VER(dev_priv) >= 11) {
3621
		u32 ctl2 = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL2(cpu_transcoder));
3622

3623 3624
		if ((ctl2 & PORT_SYNC_MODE_ENABLE) == 0)
			return INVALID_TRANSCODER;
3625

3626 3627 3628
		master_select = REG_FIELD_GET(PORT_SYNC_MODE_MASTER_SELECT_MASK, ctl2);
	} else {
		u32 ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3629

3630 3631 3632 3633 3634
		if ((ctl & TRANS_DDI_PORT_SYNC_ENABLE) == 0)
			return INVALID_TRANSCODER;

		master_select = REG_FIELD_GET(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, ctl);
	}
3635 3636 3637 3638 3639 3640 3641

	if (master_select == 0)
		return TRANSCODER_EDP;
	else
		return master_select - 1;
}

3642
static void bdw_get_trans_port_sync_config(struct intel_crtc_state *crtc_state)
3643 3644 3645 3646 3647 3648 3649
{
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
	u32 transcoders = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
	enum transcoder cpu_transcoder;

	crtc_state->master_transcoder =
3650
		bdw_transcoder_master_readout(dev_priv, crtc_state->cpu_transcoder);
3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662

	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
		enum intel_display_power_domain power_domain;
		intel_wakeref_t trans_wakeref;

		power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   power_domain);

		if (!trans_wakeref)
			continue;

3663
		if (bdw_transcoder_master_readout(dev_priv, cpu_transcoder) ==
3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674
		    crtc_state->cpu_transcoder)
			crtc_state->sync_mode_slaves_mask |= BIT(cpu_transcoder);

		intel_display_power_put(dev_priv, power_domain, trans_wakeref);
	}

	drm_WARN_ON(&dev_priv->drm,
		    crtc_state->master_transcoder != INVALID_TRANSCODER &&
		    crtc_state->sync_mode_slaves_mask);
}

3675 3676
static void intel_ddi_read_func_ctl(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config)
3677
{
3678
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
V
Ville Syrjälä 已提交
3679
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3680
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
3681
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3682 3683
	u32 temp, flags = 0;

3684
	temp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3685 3686 3687 3688 3689 3690 3691 3692 3693
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

3694
	pipe_config->hw.adjusted_mode.flags |= flags;
3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
3712 3713 3714

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
3715
		pipe_config->has_hdmi_sink = true;
3716

3717 3718 3719 3720
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

		if (pipe_config->infoframes.enable)
3721
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
3722

3723
		if (temp & TRANS_DDI_HDMI_SCRAMBLING)
S
Shashank Sharma 已提交
3724 3725 3726
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
3727
		fallthrough;
3728
	case TRANS_DDI_MODE_SELECT_DVI:
3729
		pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
3730 3731
		pipe_config->lane_count = 4;
		break;
3732
	case TRANS_DDI_MODE_SELECT_FDI:
3733
		pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
3734 3735
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
3736 3737 3738 3739 3740 3741
		if (encoder->type == INTEL_OUTPUT_EDP)
			pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
		else
			pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
V
Ville Syrjälä 已提交
3742
		intel_dp_get_m_n(crtc, pipe_config);
3743

3744
		if (DISPLAY_VER(dev_priv) >= 11) {
3745
			i915_reg_t dp_tp_ctl = dp_tp_ctl_reg(encoder, pipe_config);
3746 3747

			pipe_config->fec_enable =
3748
				intel_de_read(dev_priv, dp_tp_ctl) & DP_TP_CTL_FEC_ENABLE;
3749

3750 3751 3752 3753
			drm_dbg_kms(&dev_priv->drm,
				    "[ENCODER:%d:%s] Fec status: %u\n",
				    encoder->base.base.id, encoder->base.name,
				    pipe_config->fec_enable);
3754 3755
		}

3756 3757 3758 3759 3760 3761
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
			pipe_config->infoframes.enable |=
				intel_lspcon_infoframes_enabled(encoder, pipe_config);
		else
			pipe_config->infoframes.enable |=
				intel_hdmi_infoframes_enabled(encoder, pipe_config);
3762
		break;
3763
	case TRANS_DDI_MODE_SELECT_DP_MST:
3764
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
3765 3766
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
3767

3768
		if (DISPLAY_VER(dev_priv) >= 12)
3769 3770 3771
			pipe_config->mst_master_transcoder =
					REG_FIELD_GET(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, temp);

V
Ville Syrjälä 已提交
3772
		intel_dp_get_m_n(crtc, pipe_config);
3773 3774 3775

		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);
3776 3777 3778 3779
		break;
	default:
		break;
	}
3780 3781
}

3782 3783
static void intel_ddi_get_config(struct intel_encoder *encoder,
				 struct intel_crtc_state *pipe_config)
3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;

	/* XXX: DSI transcoder paranoia */
	if (drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder)))
		return;

	if (pipe_config->bigjoiner_slave) {
		/* read out pipe settings from master */
		enum transcoder save = pipe_config->cpu_transcoder;

		/* Our own transcoder needs to be disabled when reading it in intel_ddi_read_func_ctl() */
		WARN_ON(pipe_config->output_types);
		pipe_config->cpu_transcoder = (enum transcoder)pipe_config->bigjoiner_linked_crtc->pipe;
		intel_ddi_read_func_ctl(encoder, pipe_config);
		pipe_config->cpu_transcoder = save;
	} else {
		intel_ddi_read_func_ctl(encoder, pipe_config);
	}
3804

3805 3806
	intel_ddi_mso_get_config(encoder, pipe_config);

3807
	pipe_config->has_audio =
3808
		intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
3809

3810 3811
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
3825 3826 3827
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
3828
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
3829
	}
3830

3831
	if (!pipe_config->bigjoiner_slave)
3832
		ddi_dotclock_get(pipe_config);
3833

3834
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3835 3836
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
3837 3838

	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850

	intel_hdmi_read_gcp_infoframe(encoder, pipe_config);

	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_AVI,
			     &pipe_config->infoframes.avi);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_SPD,
			     &pipe_config->infoframes.spd);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_VENDOR,
			     &pipe_config->infoframes.hdmi);
3851 3852 3853
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_DRM,
			     &pipe_config->infoframes.drm);
3854

3855
	if (DISPLAY_VER(dev_priv) >= 8)
3856
		bdw_get_trans_port_sync_config(pipe_config);
3857 3858

	intel_read_dp_sdp(encoder, pipe_config, HDMI_PACKET_TYPE_GAMUT_METADATA);
3859
	intel_read_dp_sdp(encoder, pipe_config, DP_SDP_VSC);
3860 3861

	intel_psr_get_config(encoder, pipe_config);
3862 3863
}

3864 3865 3866 3867 3868 3869 3870 3871 3872
void intel_ddi_get_clock(struct intel_encoder *encoder,
			 struct intel_crtc_state *crtc_state,
			 struct intel_shared_dpll *pll)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum icl_port_dpll_id port_dpll_id = ICL_PORT_DPLL_DEFAULT;
	struct icl_port_dpll *port_dpll = &crtc_state->icl_port_dplls[port_dpll_id];
	bool pll_active;

3873 3874 3875
	if (drm_WARN_ON(&i915->drm, !pll))
		return;

3876 3877 3878 3879 3880 3881 3882 3883 3884 3885
	port_dpll->pll = pll;
	pll_active = intel_dpll_get_hw_state(i915, pll, &port_dpll->hw_state);
	drm_WARN_ON(&i915->drm, !pll_active);

	icl_set_active_port_dpll(crtc_state, port_dpll_id);

	crtc_state->port_clock = intel_dpll_get_freq(i915, crtc_state->shared_dpll,
						     &crtc_state->dpll_hw_state);
}

3886 3887 3888 3889 3890 3891 3892 3893 3894
static void dg2_ddi_get_config(struct intel_encoder *encoder,
				struct intel_crtc_state *crtc_state)
{
	intel_mpllb_readout_hw_state(encoder, &crtc_state->mpllb_state);
	crtc_state->port_clock = intel_mpllb_calc_port_clock(encoder, &crtc_state->mpllb_state);

	intel_ddi_get_config(encoder, crtc_state);
}

3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922
static void adls_ddi_get_config(struct intel_encoder *encoder,
				struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, adls_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void rkl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, rkl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void dg1_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, dg1_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void icl_ddi_combo_get_config(struct intel_encoder *encoder,
				     struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, icl_ddi_combo_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

3923 3924 3925
static void icl_ddi_tc_get_clock(struct intel_encoder *encoder,
				 struct intel_crtc_state *crtc_state,
				 struct intel_shared_dpll *pll)
3926 3927 3928 3929 3930 3931
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum icl_port_dpll_id port_dpll_id;
	struct icl_port_dpll *port_dpll;
	bool pll_active;

3932 3933
	if (drm_WARN_ON(&i915->drm, !pll))
		return;
3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952

	if (intel_get_shared_dpll_id(i915, pll) == DPLL_ID_ICL_TBTPLL)
		port_dpll_id = ICL_PORT_DPLL_DEFAULT;
	else
		port_dpll_id = ICL_PORT_DPLL_MG_PHY;

	port_dpll = &crtc_state->icl_port_dplls[port_dpll_id];

	port_dpll->pll = pll;
	pll_active = intel_dpll_get_hw_state(i915, pll, &port_dpll->hw_state);
	drm_WARN_ON(&i915->drm, !pll_active);

	icl_set_active_port_dpll(crtc_state, port_dpll_id);

	if (intel_get_shared_dpll_id(i915, crtc_state->shared_dpll) == DPLL_ID_ICL_TBTPLL)
		crtc_state->port_clock = icl_calc_tbt_pll_link(i915, encoder->port);
	else
		crtc_state->port_clock = intel_dpll_get_freq(i915, crtc_state->shared_dpll,
							     &crtc_state->dpll_hw_state);
3953
}
3954

3955 3956 3957 3958
static void icl_ddi_tc_get_config(struct intel_encoder *encoder,
				  struct intel_crtc_state *crtc_state)
{
	icl_ddi_tc_get_clock(encoder, crtc_state, icl_ddi_tc_get_pll(encoder));
3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989
	intel_ddi_get_config(encoder, crtc_state);
}

static void cnl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, cnl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void bxt_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, bxt_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void skl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, skl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

void hsw_ddi_get_config(struct intel_encoder *encoder,
			struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, hsw_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

3990 3991 3992 3993 3994 3995 3996
static void intel_ddi_sync_state(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		intel_dp_sync_state(encoder, crtc_state);
}

3997 3998 3999 4000 4001 4002 4003 4004 4005
static bool intel_ddi_initial_fastset_check(struct intel_encoder *encoder,
					    struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		return intel_dp_initial_fastset_check(encoder, crtc_state);

	return true;
}

4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023
static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder *encoder,
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
{
	switch (conn_state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		return INTEL_OUTPUT_HDMI;
	case DRM_MODE_CONNECTOR_eDP:
		return INTEL_OUTPUT_EDP;
	case DRM_MODE_CONNECTOR_DisplayPort:
		return INTEL_OUTPUT_DP;
	default:
		MISSING_CASE(conn_state->connector->connector_type);
		return INTEL_OUTPUT_UNUSED;
	}
}

4024 4025 4026
static int intel_ddi_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
4027
{
4028
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
4029
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4030
	enum port port = encoder->port;
4031
	int ret;
P
Paulo Zanoni 已提交
4032

4033
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
4034 4035
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

4036
	if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
4037
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
4038
	} else {
4039
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
4040 4041
	}

4042 4043
	if (ret)
		return ret;
4044

4045 4046 4047 4048 4049 4050
	if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
	    pipe_config->cpu_transcoder == TRANSCODER_EDP)
		pipe_config->pch_pfit.force_thru =
			pipe_config->pch_pfit.enabled ||
			pipe_config->crc_enabled;

4051
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
4052
		pipe_config->lane_lat_optim_mask =
4053
			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
4054

4055 4056
	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);

4057
	return 0;
P
Paulo Zanoni 已提交
4058 4059
}

4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104
static bool mode_equal(const struct drm_display_mode *mode1,
		       const struct drm_display_mode *mode2)
{
	return drm_mode_match(mode1, mode2,
			      DRM_MODE_MATCH_TIMINGS |
			      DRM_MODE_MATCH_FLAGS |
			      DRM_MODE_MATCH_3D_FLAGS) &&
		mode1->clock == mode2->clock; /* we want an exact match */
}

static bool m_n_equal(const struct intel_link_m_n *m_n_1,
		      const struct intel_link_m_n *m_n_2)
{
	return m_n_1->tu == m_n_2->tu &&
		m_n_1->gmch_m == m_n_2->gmch_m &&
		m_n_1->gmch_n == m_n_2->gmch_n &&
		m_n_1->link_m == m_n_2->link_m &&
		m_n_1->link_n == m_n_2->link_n;
}

static bool crtcs_port_sync_compatible(const struct intel_crtc_state *crtc_state1,
				       const struct intel_crtc_state *crtc_state2)
{
	return crtc_state1->hw.active && crtc_state2->hw.active &&
		crtc_state1->output_types == crtc_state2->output_types &&
		crtc_state1->output_format == crtc_state2->output_format &&
		crtc_state1->lane_count == crtc_state2->lane_count &&
		crtc_state1->port_clock == crtc_state2->port_clock &&
		mode_equal(&crtc_state1->hw.adjusted_mode,
			   &crtc_state2->hw.adjusted_mode) &&
		m_n_equal(&crtc_state1->dp_m_n, &crtc_state2->dp_m_n);
}

static u8
intel_ddi_port_sync_transcoders(const struct intel_crtc_state *ref_crtc_state,
				int tile_group_id)
{
	struct drm_connector *connector;
	const struct drm_connector_state *conn_state;
	struct drm_i915_private *dev_priv = to_i915(ref_crtc_state->uapi.crtc->dev);
	struct intel_atomic_state *state =
		to_intel_atomic_state(ref_crtc_state->uapi.state);
	u8 transcoders = 0;
	int i;

4105 4106 4107 4108
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
4109
	if (DISPLAY_VER(dev_priv) < 9)
4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140
		return 0;

	if (!intel_crtc_has_type(ref_crtc_state, INTEL_OUTPUT_DP))
		return 0;

	for_each_new_connector_in_state(&state->base, connector, conn_state, i) {
		struct intel_crtc *crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *crtc_state;

		if (!crtc)
			continue;

		if (!connector->has_tile ||
		    connector->tile_group->id !=
		    tile_group_id)
			continue;
		crtc_state = intel_atomic_get_new_crtc_state(state,
							     crtc);
		if (!crtcs_port_sync_compatible(ref_crtc_state,
						crtc_state))
			continue;
		transcoders |= BIT(crtc_state->cpu_transcoder);
	}

	return transcoders;
}

static int intel_ddi_compute_config_late(struct intel_encoder *encoder,
					 struct intel_crtc_state *crtc_state,
					 struct drm_connector_state *conn_state)
{
4141
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4142 4143 4144
	struct drm_connector *connector = conn_state->connector;
	u8 port_sync_transcoders = 0;

4145 4146 4147
	drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] [CRTC:%d:%s]",
		    encoder->base.base.id, encoder->base.name,
		    crtc_state->uapi.crtc->base.id, crtc_state->uapi.crtc->name);
4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170

	if (connector->has_tile)
		port_sync_transcoders = intel_ddi_port_sync_transcoders(crtc_state,
									connector->tile_group->id);

	/*
	 * EDP Transcoders cannot be ensalved
	 * make them a master always when present
	 */
	if (port_sync_transcoders & BIT(TRANSCODER_EDP))
		crtc_state->master_transcoder = TRANSCODER_EDP;
	else
		crtc_state->master_transcoder = ffs(port_sync_transcoders) - 1;

	if (crtc_state->master_transcoder == crtc_state->cpu_transcoder) {
		crtc_state->master_transcoder = INVALID_TRANSCODER;
		crtc_state->sync_mode_slaves_mask =
			port_sync_transcoders & ~BIT(crtc_state->cpu_transcoder);
	}

	return 0;
}

4171 4172
static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
{
4173
	struct drm_i915_private *i915 = to_i915(encoder->dev);
4174
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
4175 4176

	intel_dp_encoder_flush_work(encoder);
4177
	intel_display_power_flush_work(i915);
4178 4179

	drm_encoder_cleanup(encoder);
4180 4181
	if (dig_port)
		kfree(dig_port->hdcp_port_data.streams);
4182 4183 4184
	kfree(dig_port);
}

4185 4186 4187 4188 4189 4190 4191 4192 4193
static void intel_ddi_encoder_reset(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(encoder));

	intel_dp->reset_link_params = true;

	intel_pps_encoder_reset(intel_dp);
}

P
Paulo Zanoni 已提交
4194
static const struct drm_encoder_funcs intel_ddi_funcs = {
4195
	.reset = intel_ddi_encoder_reset,
4196
	.destroy = intel_ddi_encoder_destroy,
P
Paulo Zanoni 已提交
4197 4198
};

4199
static struct intel_connector *
4200
intel_ddi_init_dp_connector(struct intel_digital_port *dig_port)
4201
{
4202
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4203
	struct intel_connector *connector;
4204
	enum port port = dig_port->base.port;
4205

4206
	connector = intel_connector_alloc();
4207 4208 4209
	if (!connector)
		return NULL;

4210 4211 4212 4213
	dig_port->dp.output_reg = DDI_BUF_CTL(port);
	dig_port->dp.prepare_link_retrain = intel_ddi_prepare_link_retrain;
	dig_port->dp.set_link_train = intel_ddi_set_link_train;
	dig_port->dp.set_idle_link_train = intel_ddi_set_idle_link_train;
4214

4215 4216 4217
	if (IS_DG2(dev_priv))
		dig_port->dp.set_signal_levels = dg2_set_signal_levels;
	else if (DISPLAY_VER(dev_priv) >= 12)
4218
		dig_port->dp.set_signal_levels = tgl_set_signal_levels;
4219
	else if (DISPLAY_VER(dev_priv) >= 11)
4220
		dig_port->dp.set_signal_levels = icl_set_signal_levels;
4221
	else if (IS_CANNONLAKE(dev_priv))
4222
		dig_port->dp.set_signal_levels = cnl_set_signal_levels;
4223
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
4224
		dig_port->dp.set_signal_levels = bxt_set_signal_levels;
4225
	else
4226
		dig_port->dp.set_signal_levels = hsw_set_signal_levels;
4227

4228 4229
	dig_port->dp.voltage_max = intel_ddi_dp_voltage_max;
	dig_port->dp.preemph_max = intel_ddi_dp_preemph_max;
4230

4231
	if (!intel_dp_init_connector(dig_port, connector)) {
4232 4233 4234 4235 4236 4237 4238
		kfree(connector);
		return NULL;
	}

	return connector;
}

4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257
static int modeset_pipe(struct drm_crtc *crtc,
			struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_atomic_state *state;
	struct drm_crtc_state *crtc_state;
	int ret;

	state = drm_atomic_state_alloc(crtc->dev);
	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ctx;

	crtc_state = drm_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(crtc_state)) {
		ret = PTR_ERR(crtc_state);
		goto out;
	}

4258
	crtc_state->connectors_changed = true;
4259 4260

	ret = drm_atomic_commit(state);
4261
out:
4262 4263 4264 4265 4266 4267 4268 4269 4270
	drm_atomic_state_put(state);

	return ret;
}

static int intel_hdmi_reset_link(struct intel_encoder *encoder,
				 struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4271
	struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300
	struct intel_connector *connector = hdmi->attached_connector;
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	u8 config;
	int ret;

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

4301 4302
	drm_WARN_ON(&dev_priv->drm,
		    !intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));
4303

4304
	if (!crtc_state->hw.active)
4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316
		return 0;

	if (!crtc_state->hdmi_high_tmds_clock_ratio &&
	    !crtc_state->hdmi_scrambling)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
	if (ret < 0) {
4317 4318
		drm_err(&dev_priv->drm, "Failed to read TMDS config: %d\n",
			ret);
4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339
		return 0;
	}

	if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
	    crtc_state->hdmi_high_tmds_clock_ratio &&
	    !!(config & SCDC_SCRAMBLING_ENABLE) ==
	    crtc_state->hdmi_scrambling)
		return 0;

	/*
	 * HDMI 2.0 says that one should not send scrambled data
	 * prior to configuring the sink scrambling, and that
	 * TMDS clock/data transmission should be suspended when
	 * changing the TMDS clock rate in the sink. So let's
	 * just do a full modeset here, even though some sinks
	 * would be perfectly happy if were to just reconfigure
	 * the SCDC settings on the fly.
	 */
	return modeset_pipe(&crtc->base, ctx);
}

4340 4341
static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder *encoder,
4342
		  struct intel_connector *connector)
4343
{
4344
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4345
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4346
	struct intel_dp *intel_dp = &dig_port->dp;
4347 4348
	enum phy phy = intel_port_to_phy(i915, encoder->port);
	bool is_tc = intel_phy_is_tc(i915, phy);
4349
	struct drm_modeset_acquire_ctx ctx;
4350
	enum intel_hotplug_state state;
4351 4352
	int ret;

4353 4354 4355 4356 4357 4358 4359
	if (intel_dp->compliance.test_active &&
	    intel_dp->compliance.test_type == DP_TEST_LINK_PHY_TEST_PATTERN) {
		intel_dp_phy_test(encoder);
		/* just do the PHY test and nothing else */
		return INTEL_HOTPLUG_UNCHANGED;
	}

4360
	state = intel_encoder_hotplug(encoder, connector);
4361 4362 4363 4364

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
4365 4366 4367 4368
		if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
			ret = intel_hdmi_reset_link(encoder, &ctx);
		else
			ret = intel_dp_retrain_link(encoder, &ctx);
4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
4380 4381
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
4382

4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397
	/*
	 * Unpowered type-c dongles can take some time to boot and be
	 * responsible, so here giving some time to those dongles to power up
	 * and then retrying the probe.
	 *
	 * On many platforms the HDMI live state signal is known to be
	 * unreliable, so we can't use it to detect if a sink is connected or
	 * not. Instead we detect if it's connected based on whether we can
	 * read the EDID or not. That in turn has a problem during disconnect,
	 * since the HPD interrupt may be raised before the DDC lines get
	 * disconnected (due to how the required length of DDC vs. HPD
	 * connector pins are specified) and so we'll still be able to get a
	 * valid EDID. To solve this schedule another detection cycle if this
	 * time around we didn't detect any change in the sink's connection
	 * status.
4398 4399 4400 4401 4402 4403
	 *
	 * Type-c connectors which get their HPD signal deasserted then
	 * reasserted, without unplugging/replugging the sink from the
	 * connector, introduce a delay until the AUX channel communication
	 * becomes functional. Retry the detection for 5 seconds on type-c
	 * connectors to account for this delay.
4404
	 */
4405 4406
	if (state == INTEL_HOTPLUG_UNCHANGED &&
	    connector->hotplug_retries < (is_tc ? 5 : 1) &&
4407 4408 4409
	    !dig_port->dp.is_mst)
		state = INTEL_HOTPLUG_RETRY;

4410
	return state;
4411 4412
}

4413 4414 4415
static bool lpt_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4416
	u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
4417 4418 4419 4420 4421 4422 4423

	return intel_de_read(dev_priv, SDEISR) & bit;
}

static bool hsw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4424
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4425

4426
	return intel_de_read(dev_priv, DEISR) & bit;
4427 4428 4429 4430 4431
}

static bool bdw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4432
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4433 4434 4435 4436

	return intel_de_read(dev_priv, GEN8_DE_PORT_ISR) & bit;
}

4437
static struct intel_connector *
4438
intel_ddi_init_hdmi_connector(struct intel_digital_port *dig_port)
4439 4440
{
	struct intel_connector *connector;
4441
	enum port port = dig_port->base.port;
4442

4443
	connector = intel_connector_alloc();
4444 4445 4446
	if (!connector)
		return NULL;

4447 4448
	dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(dig_port, connector);
4449 4450 4451 4452

	return connector;
}

4453
static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dig_port)
4454
{
4455
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4456

4457
	if (dig_port->base.port != PORT_A)
4458 4459
		return false;

4460
	if (dig_port->saved_port_bits & DDI_A_4_LANES)
4461 4462 4463 4464 4465
		return false;

	/* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
	 *                     supported configuration
	 */
4466
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480
		return true;

	/* Cannonlake: Most of SKUs don't support DDI_E, and the only
	 *             one who does also have a full A/E split called
	 *             DDI_F what makes DDI_E useless. However for this
	 *             case let's trust VBT info.
	 */
	if (IS_CANNONLAKE(dev_priv) &&
	    !intel_bios_is_port_present(dev_priv, PORT_E))
		return true;

	return false;
}

4481
static int
4482
intel_ddi_max_lanes(struct intel_digital_port *dig_port)
4483
{
4484 4485
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;
4486 4487
	int max_lanes = 4;

4488
	if (DISPLAY_VER(dev_priv) >= 11)
4489 4490 4491
		return max_lanes;

	if (port == PORT_A || port == PORT_E) {
4492
		if (intel_de_read(dev_priv, DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503
			max_lanes = port == PORT_A ? 4 : 0;
		else
			/* Both A and E share 2 lanes */
			max_lanes = 2;
	}

	/*
	 * Some BIOS might fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit set when needed
	 * so we use the proper lane count for our calculations.
	 */
4504
	if (intel_ddi_a_force_4_lanes(dig_port)) {
4505 4506
		drm_dbg_kms(&dev_priv->drm,
			    "Forcing DDI_A_4_LANES for port A\n");
4507
		dig_port->saved_port_bits |= DDI_A_4_LANES;
4508 4509 4510 4511 4512 4513
		max_lanes = 4;
	}

	return max_lanes;
}

M
Matt Roper 已提交
4514 4515 4516
static bool hti_uses_phy(struct drm_i915_private *i915, enum phy phy)
{
	return i915->hti_state & HDPORT_ENABLED &&
4517
	       i915->hti_state & HDPORT_DDI_USED(phy);
M
Matt Roper 已提交
4518 4519
}

4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530
static enum hpd_pin xelpd_hpd_pin(struct drm_i915_private *dev_priv,
				  enum port port)
{
	if (port >= PORT_D_XELPD)
		return HPD_PORT_D + port - PORT_D_XELPD;
	else if (port >= PORT_TC1)
		return HPD_PORT_TC1 + port - PORT_TC1;
	else
		return HPD_PORT_A + port - PORT_A;
}

4531 4532 4533
static enum hpd_pin dg1_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
4534 4535
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
4536 4537 4538 4539
	else
		return HPD_PORT_A + port - PORT_A;
}

4540 4541 4542
static enum hpd_pin tgl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
4543 4544
	if (port >= PORT_TC1)
		return HPD_PORT_TC1 + port - PORT_TC1;
4545 4546 4547 4548 4549 4550 4551 4552 4553 4554
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin rkl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return tgl_hpd_pin(dev_priv, port);

4555 4556
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin icl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port >= PORT_C)
		return HPD_PORT_TC1 + port - PORT_C;
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin ehl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_D)
		return HPD_PORT_A;

	if (HAS_PCH_MCC(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin cnl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_F)
		return HPD_PORT_E;

	return HPD_PORT_A + port - PORT_A;
}

4591 4592 4593 4594 4595 4596 4597 4598
static enum hpd_pin skl_hpd_pin(struct drm_i915_private *dev_priv, enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

4599 4600
static bool intel_ddi_is_tc(struct drm_i915_private *i915, enum port port)
{
4601
	if (DISPLAY_VER(i915) >= 12)
4602
		return port >= PORT_TC1;
4603
	else if (DISPLAY_VER(i915) >= 11)
4604 4605 4606 4607 4608
		return port >= PORT_C;
	else
		return false;
}

4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638
static void intel_ddi_encoder_suspend(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	intel_dp_encoder_suspend(encoder);

	if (!intel_phy_is_tc(i915, phy))
		return;

	intel_tc_port_disconnect_phy(dig_port);
}

static void intel_ddi_encoder_shutdown(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	intel_dp_encoder_shutdown(encoder);

	if (!intel_phy_is_tc(i915, phy))
		return;

	intel_tc_port_disconnect_phy(dig_port);
}

4639 4640 4641
#define port_tc_name(port) ((port) - PORT_TC1 + '1')
#define tc_port_name(tc_port) ((tc_port) - TC_PORT_1 + '1')

4642
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
4643
{
4644
	struct intel_digital_port *dig_port;
4645
	struct intel_encoder *encoder;
4646
	const struct intel_bios_encoder_data *devdata;
4647
	bool init_hdmi, init_dp;
4648
	enum phy phy = intel_port_to_phy(dev_priv, port);
4649

M
Matt Roper 已提交
4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661
	/*
	 * On platforms with HTI (aka HDPORT), if it's enabled at boot it may
	 * have taken over some of the PHYs and made them unavailable to the
	 * driver.  In that case we should skip initializing the corresponding
	 * outputs.
	 */
	if (hti_uses_phy(dev_priv, phy)) {
		drm_dbg_kms(&dev_priv->drm, "PORT %c / PHY %c reserved by HTI\n",
			    port_name(port), phy_name(phy));
		return;
	}

4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672
	devdata = intel_bios_encoder_data_lookup(dev_priv, port);
	if (!devdata) {
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not present\n",
			    port_name(port));
		return;
	}

	init_hdmi = intel_bios_encoder_supports_dvi(devdata) ||
		intel_bios_encoder_supports_hdmi(devdata);
	init_dp = intel_bios_encoder_supports_dp(devdata);
4673 4674 4675 4676 4677 4678 4679 4680 4681

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_hdmi = false;
4682 4683
		drm_dbg_kms(&dev_priv->drm, "VBT says port %c has lspcon\n",
			    port_name(port));
4684 4685
	}

4686
	if (!init_dp && !init_hdmi) {
4687 4688 4689
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
			    port_name(port));
4690
		return;
4691
	}
P
Paulo Zanoni 已提交
4692

4693 4694
	dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
	if (!dig_port)
P
Paulo Zanoni 已提交
4695 4696
		return;

4697
	encoder = &dig_port->base;
4698
	encoder->devdata = devdata;
P
Paulo Zanoni 已提交
4699

4700 4701 4702 4703 4704 4705 4706
	if (DISPLAY_VER(dev_priv) >= 13 && port >= PORT_D_XELPD) {
		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c/PHY %c",
				 port_name(port - PORT_D_XELPD + PORT_D),
				 phy_name(phy));
	} else if (DISPLAY_VER(dev_priv) >= 12) {
4707 4708 4709 4710 4711 4712
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %s%c/PHY %s%c",
				 port >= PORT_TC1 ? "TC" : "",
4713
				 port >= PORT_TC1 ? port_tc_name(port) : port_name(port),
4714
				 tc_port != TC_PORT_NONE ? "TC" : "",
4715
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
4716
	} else if (DISPLAY_VER(dev_priv) >= 11) {
4717 4718 4719 4720 4721 4722 4723 4724
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c%s/PHY %s%c",
				 port_name(port),
				 port >= PORT_C ? " (TC)" : "",
				 tc_port != TC_PORT_NONE ? "TC" : "",
4725
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
4726 4727 4728 4729 4730
	} else {
		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c/PHY %c", port_name(port),  phy_name(phy));
	}
P
Paulo Zanoni 已提交
4731

4732 4733 4734
	mutex_init(&dig_port->hdcp_mutex);
	dig_port->num_hdcp_streams = 0;

4735 4736 4737
	encoder->hotplug = intel_ddi_hotplug;
	encoder->compute_output_type = intel_ddi_compute_output_type;
	encoder->compute_config = intel_ddi_compute_config;
4738
	encoder->compute_config_late = intel_ddi_compute_config_late;
4739 4740 4741
	encoder->enable = intel_enable_ddi;
	encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
	encoder->pre_enable = intel_ddi_pre_enable;
4742
	encoder->pre_disable = intel_pre_disable_ddi;
4743 4744 4745 4746
	encoder->disable = intel_disable_ddi;
	encoder->post_disable = intel_ddi_post_disable;
	encoder->update_pipe = intel_ddi_update_pipe;
	encoder->get_hw_state = intel_ddi_get_hw_state;
4747
	encoder->sync_state = intel_ddi_sync_state;
4748
	encoder->initial_fastset_check = intel_ddi_initial_fastset_check;
4749 4750
	encoder->suspend = intel_ddi_encoder_suspend;
	encoder->shutdown = intel_ddi_encoder_shutdown;
4751 4752 4753 4754 4755 4756 4757
	encoder->get_power_domains = intel_ddi_get_power_domains;

	encoder->type = INTEL_OUTPUT_DDI;
	encoder->power_domain = intel_port_to_power_domain(port);
	encoder->port = port;
	encoder->cloneable = 0;
	encoder->pipe_mask = ~0;
4758

4759
	if (IS_DG2(dev_priv)) {
4760 4761
		encoder->enable_clock = intel_mpllb_enable;
		encoder->disable_clock = intel_mpllb_disable;
4762 4763
		encoder->get_config = dg2_ddi_get_config;
	} else if (IS_ALDERLAKE_S(dev_priv)) {
4764 4765
		encoder->enable_clock = adls_ddi_enable_clock;
		encoder->disable_clock = adls_ddi_disable_clock;
4766
		encoder->is_clock_enabled = adls_ddi_is_clock_enabled;
4767
		encoder->get_config = adls_ddi_get_config;
4768 4769 4770
	} else if (IS_ROCKETLAKE(dev_priv)) {
		encoder->enable_clock = rkl_ddi_enable_clock;
		encoder->disable_clock = rkl_ddi_disable_clock;
4771
		encoder->is_clock_enabled = rkl_ddi_is_clock_enabled;
4772
		encoder->get_config = rkl_ddi_get_config;
4773
	} else if (IS_DG1(dev_priv)) {
4774 4775
		encoder->enable_clock = dg1_ddi_enable_clock;
		encoder->disable_clock = dg1_ddi_disable_clock;
4776
		encoder->is_clock_enabled = dg1_ddi_is_clock_enabled;
4777
		encoder->get_config = dg1_ddi_get_config;
4778 4779 4780 4781
	} else if (IS_JSL_EHL(dev_priv)) {
		if (intel_ddi_is_tc(dev_priv, port)) {
			encoder->enable_clock = jsl_ddi_tc_enable_clock;
			encoder->disable_clock = jsl_ddi_tc_disable_clock;
4782
			encoder->is_clock_enabled = jsl_ddi_tc_is_clock_enabled;
4783
			encoder->get_config = icl_ddi_combo_get_config;
4784 4785 4786
		} else {
			encoder->enable_clock = icl_ddi_combo_enable_clock;
			encoder->disable_clock = icl_ddi_combo_disable_clock;
4787
			encoder->is_clock_enabled = icl_ddi_combo_is_clock_enabled;
4788
			encoder->get_config = icl_ddi_combo_get_config;
4789
		}
4790
	} else if (DISPLAY_VER(dev_priv) >= 11) {
4791 4792 4793
		if (intel_ddi_is_tc(dev_priv, port)) {
			encoder->enable_clock = icl_ddi_tc_enable_clock;
			encoder->disable_clock = icl_ddi_tc_disable_clock;
4794
			encoder->is_clock_enabled = icl_ddi_tc_is_clock_enabled;
4795
			encoder->get_config = icl_ddi_tc_get_config;
4796 4797 4798
		} else {
			encoder->enable_clock = icl_ddi_combo_enable_clock;
			encoder->disable_clock = icl_ddi_combo_disable_clock;
4799
			encoder->is_clock_enabled = icl_ddi_combo_is_clock_enabled;
4800
			encoder->get_config = icl_ddi_combo_get_config;
4801
		}
4802
	} else if (IS_CANNONLAKE(dev_priv)) {
4803 4804
		encoder->enable_clock = cnl_ddi_enable_clock;
		encoder->disable_clock = cnl_ddi_disable_clock;
4805
		encoder->is_clock_enabled = cnl_ddi_is_clock_enabled;
4806
		encoder->get_config = cnl_ddi_get_config;
4807
	} else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
4808 4809
		/* BXT/GLK have fixed PLL->port mapping */
		encoder->get_config = bxt_ddi_get_config;
4810
	} else if (DISPLAY_VER(dev_priv) == 9) {
4811 4812
		encoder->enable_clock = skl_ddi_enable_clock;
		encoder->disable_clock = skl_ddi_disable_clock;
4813
		encoder->is_clock_enabled = skl_ddi_is_clock_enabled;
4814
		encoder->get_config = skl_ddi_get_config;
4815
	} else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv)) {
4816 4817
		encoder->enable_clock = hsw_ddi_enable_clock;
		encoder->disable_clock = hsw_ddi_disable_clock;
4818
		encoder->is_clock_enabled = hsw_ddi_is_clock_enabled;
4819
		encoder->get_config = hsw_ddi_get_config;
4820 4821
	}

4822 4823
	intel_ddi_buf_trans_init(encoder);

4824 4825 4826
	if (DISPLAY_VER(dev_priv) >= 13)
		encoder->hpd_pin = xelpd_hpd_pin(dev_priv, port);
	else if (IS_DG1(dev_priv))
4827 4828
		encoder->hpd_pin = dg1_hpd_pin(dev_priv, port);
	else if (IS_ROCKETLAKE(dev_priv))
4829
		encoder->hpd_pin = rkl_hpd_pin(dev_priv, port);
4830
	else if (DISPLAY_VER(dev_priv) >= 12)
4831
		encoder->hpd_pin = tgl_hpd_pin(dev_priv, port);
4832
	else if (IS_JSL_EHL(dev_priv))
4833
		encoder->hpd_pin = ehl_hpd_pin(dev_priv, port);
4834
	else if (DISPLAY_VER(dev_priv) == 11)
4835
		encoder->hpd_pin = icl_hpd_pin(dev_priv, port);
4836
	else if (IS_CANNONLAKE(dev_priv))
4837
		encoder->hpd_pin = cnl_hpd_pin(dev_priv, port);
4838
	else if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
4839
		encoder->hpd_pin = skl_hpd_pin(dev_priv, port);
4840 4841
	else
		encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
P
Paulo Zanoni 已提交
4842

4843
	if (DISPLAY_VER(dev_priv) >= 11)
4844 4845 4846
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& DDI_BUF_PORT_REVERSAL;
4847
	else
4848 4849 4850
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& (DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
4851

4852 4853 4854
	if (intel_bios_is_lane_reversal_needed(dev_priv, port))
		dig_port->saved_port_bits |= DDI_BUF_PORT_REVERSAL;

4855 4856 4857
	dig_port->dp.output_reg = INVALID_MMIO_REG;
	dig_port->max_lanes = intel_ddi_max_lanes(dig_port);
	dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
P
Paulo Zanoni 已提交
4858

4859
	if (intel_phy_is_tc(dev_priv, phy)) {
4860
		bool is_legacy =
4861 4862
			!intel_bios_encoder_supports_typec_usb(devdata) &&
			!intel_bios_encoder_supports_tbt(devdata);
4863

4864
		intel_tc_port_init(dig_port, is_legacy);
4865

4866 4867
		encoder->update_prepare = intel_ddi_update_prepare;
		encoder->update_complete = intel_ddi_update_complete;
4868
	}
4869

4870
	drm_WARN_ON(&dev_priv->drm, port > PORT_I);
4871
	dig_port->ddi_io_power_domain = POWER_DOMAIN_PORT_DDI_A_IO +
4872
					      port - PORT_A;
4873

4874
	if (init_dp) {
4875
		if (!intel_ddi_init_dp_connector(dig_port))
4876
			goto err;
4877

4878
		dig_port->hpd_pulse = intel_dp_hpd_pulse;
4879

4880 4881
		/* Splitter enable for eDP MSO is limited to certain pipes. */
		if (dig_port->dp.mso_link_count) {
4882
			encoder->pipe_mask = BIT(PIPE_A);
4883 4884 4885
			if (IS_ALDERLAKE_P(dev_priv))
				encoder->pipe_mask |= BIT(PIPE_B);
		}
4886
	}
4887

4888 4889
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
4890
	if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
4891
		if (!intel_ddi_init_hdmi_connector(dig_port))
4892
			goto err;
4893
	}
4894

4895
	if (DISPLAY_VER(dev_priv) >= 11) {
4896
		if (intel_phy_is_tc(dev_priv, phy))
4897
			dig_port->connected = intel_tc_port_connected;
4898
		else
4899
			dig_port->connected = lpt_digital_port_connected;
4900
	} else if (DISPLAY_VER(dev_priv) >= 8) {
4901 4902
		if (port == PORT_A || IS_GEMINILAKE(dev_priv) ||
		    IS_BROXTON(dev_priv))
4903
			dig_port->connected = bdw_digital_port_connected;
4904
		else
4905
			dig_port->connected = lpt_digital_port_connected;
4906
	} else {
4907
		if (port == PORT_A)
4908
			dig_port->connected = hsw_digital_port_connected;
4909
		else
4910
			dig_port->connected = lpt_digital_port_connected;
4911 4912
	}

4913
	intel_infoframe_init(dig_port);
4914

4915 4916 4917
	return;

err:
4918
	drm_encoder_cleanup(&encoder->base);
4919
	kfree(dig_port);
P
Paulo Zanoni 已提交
4920
}