intel_ddi.c 146.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

28
#include <drm/drm_scdc_helper.h>
29

30
#include "i915_drv.h"
31
#include "intel_audio.h"
32
#include "intel_combo_phy.h"
33
#include "intel_connector.h"
34
#include "intel_ddi.h"
35
#include "intel_display_types.h"
36
#include "intel_dp.h"
37
#include "intel_dp_link_training.h"
38
#include "intel_dpio_phy.h"
39
#include "intel_dsi.h"
40
#include "intel_fifo_underrun.h"
41
#include "intel_gmbus.h"
42
#include "intel_hdcp.h"
43
#include "intel_hdmi.h"
44
#include "intel_hotplug.h"
45
#include "intel_lspcon.h"
46
#include "intel_panel.h"
47
#include "intel_psr.h"
48
#include "intel_sprite.h"
49
#include "intel_tc.h"
50
#include "intel_vdsc.h"
51

52 53 54
struct ddi_buf_trans {
	u32 trans1;	/* balance leg enable, de-emph level */
	u32 trans2;	/* vref sel, vswing */
55
	u8 i_boost;	/* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
56 57
};

58 59 60 61 62 63 64 65 66 67 68 69 70
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

71 72 73 74
/* HDMI/DVI modes ignore everything but the last 2 items. So we share
 * them for both DP and FDI transports, allowing those ports to
 * automatically adapt to HDMI connections as well
 */
75
static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
76 77 78 79 80 81 82 83 84
	{ 0x00FFFFFF, 0x0006000E, 0x0 },
	{ 0x00D75FFF, 0x0005000A, 0x0 },
	{ 0x00C30FFF, 0x00040006, 0x0 },
	{ 0x80AAAFFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x0005000A, 0x0 },
	{ 0x00D75FFF, 0x000C0004, 0x0 },
	{ 0x80C30FFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x00040006, 0x0 },
	{ 0x80D75FFF, 0x000B0000, 0x0 },
85 86
};

87
static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
88 89 90 91 92 93 94 95 96
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000F000A, 0x0 },
	{ 0x00C30FFF, 0x00060006, 0x0 },
	{ 0x00AAAFFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x000F000A, 0x0 },
	{ 0x00D75FFF, 0x00160004, 0x0 },
	{ 0x00C30FFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x00060006, 0x0 },
	{ 0x00D75FFF, 0x001E0000, 0x0 },
97 98
};

99 100
static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV d	db	*/
101 102 103 104 105 106 107 108 109 110 111 112
	{ 0x00FFFFFF, 0x0006000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00E79FFF, 0x000E000C, 0x0 },/* 1:	400	500	2	*/
	{ 0x00D75FFF, 0x0005000A, 0x0 },/* 2:	400	600	3.5	*/
	{ 0x00FFFFFF, 0x0005000A, 0x0 },/* 3:	600	600	0	*/
	{ 0x00E79FFF, 0x001D0007, 0x0 },/* 4:	600	750	2	*/
	{ 0x00D75FFF, 0x000C0004, 0x0 },/* 5:	600	900	3.5	*/
	{ 0x00FFFFFF, 0x00040006, 0x0 },/* 6:	800	800	0	*/
	{ 0x80E79FFF, 0x00030002, 0x0 },/* 7:	800	1000	2	*/
	{ 0x00FFFFFF, 0x00140005, 0x0 },/* 8:	850	850	0	*/
	{ 0x00FFFFFF, 0x000C0004, 0x0 },/* 9:	900	900	0	*/
	{ 0x00FFFFFF, 0x001C0003, 0x0 },/* 10:	950	950	0	*/
	{ 0x80FFFFFF, 0x00030002, 0x0 },/* 11:	1000	1000	0	*/
113 114
};

115
static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
116 117 118 119 120 121 122 123 124
	{ 0x00FFFFFF, 0x00000012, 0x0 },
	{ 0x00EBAFFF, 0x00020011, 0x0 },
	{ 0x00C71FFF, 0x0006000F, 0x0 },
	{ 0x00AAAFFF, 0x000E000A, 0x0 },
	{ 0x00FFFFFF, 0x00020011, 0x0 },
	{ 0x00DB6FFF, 0x0005000F, 0x0 },
	{ 0x00BEEFFF, 0x000A000C, 0x0 },
	{ 0x00FFFFFF, 0x0005000F, 0x0 },
	{ 0x00DB6FFF, 0x000A000C, 0x0 },
125 126
};

127
static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
128 129 130 131 132 133 134 135 136
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000E000A, 0x0 },
	{ 0x00BEFFFF, 0x00140006, 0x0 },
	{ 0x80B2CFFF, 0x001B0002, 0x0 },
	{ 0x00FFFFFF, 0x000E000A, 0x0 },
	{ 0x00DB6FFF, 0x00160005, 0x0 },
	{ 0x80C71FFF, 0x001A0002, 0x0 },
	{ 0x00F7DFFF, 0x00180004, 0x0 },
	{ 0x80D75FFF, 0x001B0002, 0x0 },
137 138
};

139
static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
140 141 142 143 144 145 146 147 148
	{ 0x00FFFFFF, 0x0001000E, 0x0 },
	{ 0x00D75FFF, 0x0004000A, 0x0 },
	{ 0x00C30FFF, 0x00070006, 0x0 },
	{ 0x00AAAFFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x0004000A, 0x0 },
	{ 0x00D75FFF, 0x00090004, 0x0 },
	{ 0x00C30FFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x00070006, 0x0 },
	{ 0x00D75FFF, 0x000C0000, 0x0 },
149 150
};

151 152
static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV df	db	*/
153 154 155 156 157 158 159 160 161 162
	{ 0x00FFFFFF, 0x0007000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00D75FFF, 0x000E000A, 0x0 },/* 1:	400	600	3.5	*/
	{ 0x00BEFFFF, 0x00140006, 0x0 },/* 2:	400	800	6	*/
	{ 0x00FFFFFF, 0x0009000D, 0x0 },/* 3:	450	450	0	*/
	{ 0x00FFFFFF, 0x000E000A, 0x0 },/* 4:	600	600	0	*/
	{ 0x00D7FFFF, 0x00140006, 0x0 },/* 5:	600	800	2.5	*/
	{ 0x80CB2FFF, 0x001B0002, 0x0 },/* 6:	600	1000	4.5	*/
	{ 0x00FFFFFF, 0x00140006, 0x0 },/* 7:	800	800	0	*/
	{ 0x80E79FFF, 0x001B0002, 0x0 },/* 8:	800	1000	2	*/
	{ 0x80FFFFFF, 0x001B0002, 0x0 },/* 9:	1000	1000	0	*/
163 164
};

165
/* Skylake H and S */
166
static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
167 168 169
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
170
	{ 0x80009010, 0x000000C0, 0x1 },
171 172
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
173
	{ 0x80007011, 0x000000C0, 0x1 },
174
	{ 0x00002016, 0x000000DF, 0x0 },
175
	{ 0x80005012, 0x000000C0, 0x1 },
176 177
};

178 179
/* Skylake U */
static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
180
	{ 0x0000201B, 0x000000A2, 0x0 },
181
	{ 0x00005012, 0x00000088, 0x0 },
182
	{ 0x80007011, 0x000000CD, 0x1 },
183
	{ 0x80009010, 0x000000C0, 0x1 },
184
	{ 0x0000201B, 0x0000009D, 0x0 },
185 186
	{ 0x80005012, 0x000000C0, 0x1 },
	{ 0x80007011, 0x000000C0, 0x1 },
187
	{ 0x00002016, 0x00000088, 0x0 },
188
	{ 0x80005012, 0x000000C0, 0x1 },
189 190
};

191 192
/* Skylake Y */
static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
193 194
	{ 0x00000018, 0x000000A2, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
195
	{ 0x80007011, 0x000000CD, 0x3 },
196
	{ 0x80009010, 0x000000C0, 0x3 },
197
	{ 0x00000018, 0x0000009D, 0x0 },
198 199
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
200
	{ 0x00000018, 0x00000088, 0x0 },
201
	{ 0x80005012, 0x000000C0, 0x3 },
202 203
};

204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
/* Kabylake H and S */
static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x80009010, 0x000000C0, 0x1 },
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000C0, 0x1 },
	{ 0x00002016, 0x00000097, 0x0 },
	{ 0x80005012, 0x000000C0, 0x1 },
};

/* Kabylake U */
static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
	{ 0x0000201B, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x80009010, 0x000000C0, 0x3 },
	{ 0x0000201B, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00002016, 0x0000004F, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

/* Kabylake Y */
static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
	{ 0x00001017, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x8000800F, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000004C, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

243
/*
244
 * Skylake/Kabylake H and S
245 246
 * eDP 1.4 low vswing translation parameters
 */
247
static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
248 249 250 251 252 253 254 255 256 257 258 259 260
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00000018, 0x000000AB, 0x0 },
	{ 0x00007013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
};

/*
261
 * Skylake/Kabylake U
262 263 264 265 266 267 268 269 270 271 272 273 274
 * eDP 1.4 low vswing translation parameters
 */
static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00002016, 0x000000AB, 0x0 },
	{ 0x00005013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
275 276
};

277
/*
278
 * Skylake/Kabylake Y
279 280
 * eDP 1.4 low vswing translation parameters
 */
281
static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
282 283 284 285 286 287 288 289 290 291 292
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000AB, 0x0 },
	{ 0x00007011, 0x000000A4, 0x0 },
	{ 0x00009010, 0x000000DF, 0x0 },
	{ 0x00000018, 0x000000AA, 0x0 },
	{ 0x00006013, 0x000000A4, 0x0 },
	{ 0x00007011, 0x0000009D, 0x0 },
	{ 0x00000018, 0x000000A0, 0x0 },
	{ 0x00006012, 0x000000DF, 0x0 },
	{ 0x00000018, 0x0000008A, 0x0 },
};
293

294
/* Skylake/Kabylake U, H and S */
295
static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
296 297 298 299 300 301
	{ 0x00000018, 0x000000AC, 0x0 },
	{ 0x00005012, 0x0000009D, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00000018, 0x00000098, 0x0 },
	{ 0x00004013, 0x00000088, 0x0 },
302
	{ 0x80006012, 0x000000CD, 0x1 },
303
	{ 0x00000018, 0x000000DF, 0x0 },
304 305 306
	{ 0x80003015, 0x000000CD, 0x1 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x1 },
	{ 0x80000018, 0x000000C0, 0x1 },
307 308
};

309
/* Skylake/Kabylake Y */
310
static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
311 312
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00005012, 0x000000DF, 0x0 },
313
	{ 0x80007011, 0x000000CB, 0x3 },
314 315 316
	{ 0x00000018, 0x000000A4, 0x0 },
	{ 0x00000018, 0x0000009D, 0x0 },
	{ 0x00004013, 0x00000080, 0x0 },
317
	{ 0x80006013, 0x000000C0, 0x3 },
318
	{ 0x00000018, 0x0000008A, 0x0 },
319 320 321
	{ 0x80003015, 0x000000C0, 0x3 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x3 },
	{ 0x80000018, 0x000000C0, 0x3 },
322 323
};

324
struct bxt_ddi_buf_trans {
325 326 327 328
	u8 margin;	/* swing value */
	u8 scale;	/* scale value */
	u8 enable;	/* scale enable */
	u8 deemphasis;
329 330 331 332
};

static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
					/* Idx	NT mV diff	db  */
333 334 335 336 337 338 339 340 341 342
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 78,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 104, 0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 154, 0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 116, 0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 154, 0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 154, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
343 344
};

345 346
static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
					/* Idx	NT mV diff	db  */
347 348 349 350 351 352 353 354 355 356
	{ 26, 0, 0, 128, },	/* 0:	200		0   */
	{ 38, 0, 0, 112, },	/* 1:	200		1.5 */
	{ 48, 0, 0, 96,  },	/* 2:	200		4   */
	{ 54, 0, 0, 69,  },	/* 3:	200		6   */
	{ 32, 0, 0, 128, },	/* 4:	250		0   */
	{ 48, 0, 0, 104, },	/* 5:	250		1.5 */
	{ 54, 0, 0, 85,  },	/* 6:	250		4   */
	{ 43, 0, 0, 128, },	/* 7:	300		0   */
	{ 54, 0, 0, 101, },	/* 8:	300		1.5 */
	{ 48, 0, 0, 128, },	/* 9:	300		0   */
357 358
};

359 360 361 362 363
/* BSpec has 2 recommended values - entries 0 and 8.
 * Using the entry with higher vswing.
 */
static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
					/* Idx	NT mV diff	db  */
364 365 366 367 368 369 370 371 372 373
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 52,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 52,  0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 42,  0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 77,  0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 77,  0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 102, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
374 375
};

376
struct cnl_ddi_buf_trans {
377 378 379 380 381
	u8 dw2_swing_sel;
	u8 dw7_n_scalar;
	u8 dw4_cursor_coeff;
	u8 dw4_post_cursor_2;
	u8 dw4_post_cursor_1;
382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515
};

/* Voltage Swing Programming for VccIO 0.85V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x66, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x66, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x70, 0x3C, 0x00, 0x03 },	/* 460   600      2.3   */
	{ 0xC, 0x75, 0x3C, 0x00, 0x03 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5C, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x69, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x76, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5E, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x69, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0xB, 0x79, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7D, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x76, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7D, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x61, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x61, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x68, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xC, 0x6E, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x4, 0x7F, 0x3A, 0x00, 0x05 },	/* 460   600      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0x6, 0x7F, 0x2C, 0x00, 0x13 },	/* 400   1050     8.4   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 550   1050     5.6   */
	{ 0x5, 0x76, 0x3E, 0x00, 0x01 },	/* 850   900      0.5   */
	{ 0x6, 0x7F, 0x36, 0x00, 0x09 },	/* 750   1050     2.9   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5B, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7C, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x70, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7C, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5E, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x5E, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x64, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xE, 0x6A, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

516 517 518 519 520 521 522 523 524 525 526 527 528
/* icl_combo_phy_ddi_translations */
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
529 530
};

531 532 533 534 535 536 537 538 539 540 541 542
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0x0, 0x7F, 0x3F, 0x00, 0x00 },	/* 200   200      0.0   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 200   250      1.9   */
	{ 0x1, 0x7F, 0x33, 0x00, 0x0C },	/* 200   300      3.5   */
	{ 0x9, 0x7F, 0x31, 0x00, 0x0E },	/* 200   350      4.9   */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },	/* 250   250      0.0   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 250   300      1.6   */
	{ 0x9, 0x7F, 0x35, 0x00, 0x0A },	/* 250   350      2.9   */
	{ 0x1, 0x7F, 0x3F, 0x00, 0x00 },	/* 300   300      0.0   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 300   350      1.3   */
	{ 0x9, 0x7F, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
543 544
};

545 546 547 548 549 550 551 552 553 554 555 556
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr3[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
557 558
};

559 560 561 562 563 564 565 566 567
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_hdmi[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   ALS */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
568 569
};

570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589
struct icl_mg_phy_ddi_buf_trans {
	u32 cri_txdeemph_override_5_0;
	u32 cri_txdeemph_override_11_6;
	u32 cri_txdeemph_override_17_12;
};

static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations[] = {
				/* Voltage swing  pre-emphasis */
	{ 0x0, 0x1B, 0x00 },	/* 0              0   */
	{ 0x0, 0x23, 0x08 },	/* 0              1   */
	{ 0x0, 0x2D, 0x12 },	/* 0              2   */
	{ 0x0, 0x00, 0x00 },	/* 0              3   */
	{ 0x0, 0x23, 0x00 },	/* 1              0   */
	{ 0x0, 0x2B, 0x09 },	/* 1              1   */
	{ 0x0, 0x2E, 0x11 },	/* 1              2   */
	{ 0x0, 0x2F, 0x00 },	/* 2              0   */
	{ 0x0, 0x33, 0x0C },	/* 2              1   */
	{ 0x0, 0x00, 0x00 },	/* 3              0   */
};

590 591 592 593 594 595
struct tgl_dkl_phy_ddi_buf_trans {
	u32 dkl_vswing_control;
	u32 dkl_preshoot_control;
	u32 dkl_de_emphasis_control;
};

596
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_dp_ddi_trans[] = {
597 598 599 600 601 602 603 604 605 606 607 608 609
				/* VS	pre-emp	Non-trans mV	Pre-emph dB */
	{ 0x7, 0x0, 0x00 },	/* 0	0	400mV		0 dB */
	{ 0x5, 0x0, 0x03 },	/* 0	1	400mV		3.5 dB */
	{ 0x2, 0x0, 0x0b },	/* 0	2	400mV		6 dB */
	{ 0x0, 0x0, 0x19 },	/* 0	3	400mV		9.5 dB */
	{ 0x5, 0x0, 0x00 },	/* 1	0	600mV		0 dB */
	{ 0x2, 0x0, 0x03 },	/* 1	1	600mV		3.5 dB */
	{ 0x0, 0x0, 0x14 },	/* 1	2	600mV		6 dB */
	{ 0x2, 0x0, 0x00 },	/* 2	0	800mV		0 dB */
	{ 0x0, 0x0, 0x0B },	/* 2	1	800mV		3.5 dB */
	{ 0x0, 0x0, 0x00 },	/* 3	0	1200mV		0 dB HDMI default */
};

610 611 612 613 614 615 616 617 618 619 620 621 622 623
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_hdmi_ddi_trans[] = {
				/* HDMI Preset	VS	Pre-emph */
	{ 0x7, 0x0, 0x0 },	/* 1		400mV	0dB */
	{ 0x6, 0x0, 0x0 },	/* 2		500mV	0dB */
	{ 0x4, 0x0, 0x0 },	/* 3		650mV	0dB */
	{ 0x2, 0x0, 0x0 },	/* 4		800mV	0dB */
	{ 0x0, 0x0, 0x0 },	/* 5		1000mV	0dB */
	{ 0x0, 0x0, 0x5 },	/* 6		Full	-1.5 dB */
	{ 0x0, 0x0, 0x6 },	/* 7		Full	-1.8 dB */
	{ 0x0, 0x0, 0x7 },	/* 8		Full	-2 dB */
	{ 0x0, 0x0, 0x8 },	/* 9		Full	-2.5 dB */
	{ 0x0, 0x0, 0xA },	/* 10		Full	-3 dB */
};

624 625 626 627 628 629 630 631 632 633 634 635
static const struct ddi_buf_trans *
bdw_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
		return bdw_ddi_translations_edp;
	} else {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return bdw_ddi_translations_dp;
	}
}

636
static const struct ddi_buf_trans *
637
skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
638
{
639
	if (IS_SKL_ULX(dev_priv)) {
640
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
641
		return skl_y_ddi_translations_dp;
642
	} else if (IS_SKL_ULT(dev_priv)) {
643
		*n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
644
		return skl_u_ddi_translations_dp;
645 646
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
647
		return skl_ddi_translations_dp;
648 649 650
	}
}

651 652 653
static const struct ddi_buf_trans *
kbl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
654
	if (IS_KBL_ULX(dev_priv) || IS_CFL_ULX(dev_priv)) {
655 656
		*n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
		return kbl_y_ddi_translations_dp;
657
	} else if (IS_KBL_ULT(dev_priv) || IS_CFL_ULT(dev_priv)) {
658 659 660 661 662 663 664 665
		*n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
		return kbl_u_ddi_translations_dp;
	} else {
		*n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
		return kbl_ddi_translations_dp;
	}
}

666
static const struct ddi_buf_trans *
667
skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
668
{
669
	if (dev_priv->vbt.edp.low_vswing) {
670 671
		if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv) ||
		    IS_CFL_ULX(dev_priv)) {
672
			*n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
673
			return skl_y_ddi_translations_edp;
674 675
		} else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv) ||
			   IS_CFL_ULT(dev_priv)) {
676
			*n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
677
			return skl_u_ddi_translations_edp;
678 679
		} else {
			*n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
680
			return skl_ddi_translations_edp;
681 682
		}
	}
683

684
	if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
685 686 687
		return kbl_get_buf_trans_dp(dev_priv, n_entries);
	else
		return skl_get_buf_trans_dp(dev_priv, n_entries);
688 689 690
}

static const struct ddi_buf_trans *
691
skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
692
{
693 694
	if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv) ||
	    IS_CFL_ULX(dev_priv)) {
695
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
696
		return skl_y_ddi_translations_hdmi;
697 698
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
699
		return skl_ddi_translations_hdmi;
700 701 702
	}
}

703 704 705 706 707 708 709 710 711
static int skl_buf_trans_num_entries(enum port port, int n_entries)
{
	/* Only DDIA and DDIE can select the 10th register with DP */
	if (port == PORT_A || port == PORT_E)
		return min(n_entries, 10);
	else
		return min(n_entries, 9);
}

712 713
static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_dp(struct drm_i915_private *dev_priv,
714
			   enum port port, int *n_entries)
715 716
{
	if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) {
717 718 719 720
		const struct ddi_buf_trans *ddi_translations =
			kbl_get_buf_trans_dp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
721
	} else if (IS_SKYLAKE(dev_priv)) {
722 723 724 725
		const struct ddi_buf_trans *ddi_translations =
			skl_get_buf_trans_dp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
726 727 728 729 730 731 732 733 734 735 736 737 738 739
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return  bdw_ddi_translations_dp;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_edp(struct drm_i915_private *dev_priv,
740
			    enum port port, int *n_entries)
741 742
{
	if (IS_GEN9_BC(dev_priv)) {
743 744 745 746
		const struct ddi_buf_trans *ddi_translations =
			skl_get_buf_trans_edp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773
	} else if (IS_BROADWELL(dev_priv)) {
		return bdw_get_buf_trans_edp(dev_priv, n_entries);
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
			    int *n_entries)
{
	if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_fdi);
		return bdw_ddi_translations_fdi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
		return hsw_ddi_translations_fdi;
	}

	*n_entries = 0;
	return NULL;
}

774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791
static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_hdmi(struct drm_i915_private *dev_priv,
			     int *n_entries)
{
	if (IS_GEN9_BC(dev_priv)) {
		return skl_get_buf_trans_hdmi(dev_priv, n_entries);
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
		return bdw_ddi_translations_hdmi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
		return hsw_ddi_translations_hdmi;
	}

	*n_entries = 0;
	return NULL;
}

792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816
static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
	return bxt_ddi_translations_dp;
}

static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
		return bxt_ddi_translations_edp;
	}

	return bxt_get_buf_trans_dp(dev_priv, n_entries);
}

static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
	return bxt_ddi_translations_hdmi;
}

817 818 819 820 821 822 823 824 825 826 827 828 829 830
static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
{
	u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V);
		return cnl_ddi_translations_hdmi_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V);
		return cnl_ddi_translations_hdmi_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V);
		return cnl_ddi_translations_hdmi_1_05V;
831 832
	} else {
		*n_entries = 1; /* shut up gcc */
833
		MISSING_CASE(voltage);
834
	}
835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851
	return NULL;
}

static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
	u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V);
		return cnl_ddi_translations_dp_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V);
		return cnl_ddi_translations_dp_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V);
		return cnl_ddi_translations_dp_1_05V;
852 853
	} else {
		*n_entries = 1; /* shut up gcc */
854
		MISSING_CASE(voltage);
855
	}
856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873
	return NULL;
}

static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
	u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;

	if (dev_priv->vbt.edp.low_vswing) {
		if (voltage == VOLTAGE_INFO_0_85V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V);
			return cnl_ddi_translations_edp_0_85V;
		} else if (voltage == VOLTAGE_INFO_0_95V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V);
			return cnl_ddi_translations_edp_0_95V;
		} else if (voltage == VOLTAGE_INFO_1_05V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V);
			return cnl_ddi_translations_edp_1_05V;
874 875
		} else {
			*n_entries = 1; /* shut up gcc */
876
			MISSING_CASE(voltage);
877
		}
878 879 880 881 882 883
		return NULL;
	} else {
		return cnl_get_buf_trans_dp(dev_priv, n_entries);
	}
}

884
static const struct cnl_ddi_buf_trans *
885 886
icl_get_combo_buf_trans(struct drm_i915_private *dev_priv, int type, int rate,
			int *n_entries)
887
{
888 889 890 891 892 893 894 895 896
	if (type == INTEL_OUTPUT_HDMI) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
		return icl_combo_phy_ddi_translations_hdmi;
	} else if (rate > 540000 && type == INTEL_OUTPUT_EDP) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr3);
		return icl_combo_phy_ddi_translations_edp_hbr3;
	} else if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
		return icl_combo_phy_ddi_translations_edp_hbr2;
897
	}
898 899 900

	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_dp_hbr2);
	return icl_combo_phy_ddi_translations_dp_hbr2;
901 902
}

903 904
static int intel_ddi_hdmi_level(struct drm_i915_private *dev_priv, enum port port)
{
905
	struct ddi_vbt_port_info *port_info = &dev_priv->vbt.ddi_port_info[port];
906
	int n_entries, level, default_entry;
907
	enum phy phy = intel_port_to_phy(dev_priv, port);
908

909 910 911 912 913
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
			icl_get_combo_buf_trans(dev_priv, INTEL_OUTPUT_HDMI,
						0, &n_entries);
		else
914
			n_entries = ARRAY_SIZE(tgl_dkl_phy_hdmi_ddi_trans);
915 916
		default_entry = n_entries - 1;
	} else if (INTEL_GEN(dev_priv) == 11) {
917
		if (intel_phy_is_combo(dev_priv, phy))
918
			icl_get_combo_buf_trans(dev_priv, INTEL_OUTPUT_HDMI,
919
						0, &n_entries);
920 921 922 923
		else
			n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations);
		default_entry = n_entries - 1;
	} else if (IS_CANNONLAKE(dev_priv)) {
924 925
		cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = n_entries - 1;
926
	} else if (IS_GEN9_LP(dev_priv)) {
927 928
		bxt_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = n_entries - 1;
929
	} else if (IS_GEN9_BC(dev_priv)) {
930 931
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 8;
932
	} else if (IS_BROADWELL(dev_priv)) {
933 934
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 7;
935
	} else if (IS_HASWELL(dev_priv)) {
936 937
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 6;
938 939
	} else {
		WARN(1, "ddi translation table missing\n");
940
		return 0;
941 942
	}

943
	if (WARN_ON_ONCE(n_entries == 0))
944
		return 0;
945 946 947 948 949 950

	if (port_info->hdmi_level_shift_set)
		level = port_info->hdmi_level_shift;
	else
		level = default_entry;

951 952
	if (WARN_ON_ONCE(level >= n_entries))
		level = n_entries - 1;
953

954
	return level;
955 956
}

957 958
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
959 960
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
961
 */
962 963
static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
					 const struct intel_crtc_state *crtc_state)
964
{
965
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
966
	u32 iboost_bit = 0;
967
	int i, n_entries;
968
	enum port port = encoder->port;
969
	const struct ddi_buf_trans *ddi_translations;
970

971 972 973 974
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
		ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
							       &n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
975
		ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port,
976
							       &n_entries);
977
	else
978
		ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port,
979
							      &n_entries);
980

981 982 983 984
	/* If we're boosting the current, set bit 31 of trans1 */
	if (IS_GEN9_BC(dev_priv) &&
	    dev_priv->vbt.ddi_port_info[port].dp_boost_level)
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
985

986
	for (i = 0; i < n_entries; i++) {
987 988 989 990
		I915_WRITE(DDI_BUF_TRANS_LO(port, i),
			   ddi_translations[i].trans1 | iboost_bit);
		I915_WRITE(DDI_BUF_TRANS_HI(port, i),
			   ddi_translations[i].trans2);
991
	}
992 993 994 995 996 997 998
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
999
static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
1000
					   int level)
1001 1002 1003
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
1004
	int n_entries;
1005
	enum port port = encoder->port;
1006
	const struct ddi_buf_trans *ddi_translations;
1007

1008
	ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
1009

1010
	if (WARN_ON_ONCE(!ddi_translations))
1011
		return;
1012 1013
	if (WARN_ON_ONCE(level >= n_entries))
		level = n_entries - 1;
1014

1015 1016 1017 1018
	/* If we're boosting the current, set bit 31 of trans1 */
	if (IS_GEN9_BC(dev_priv) &&
	    dev_priv->vbt.ddi_port_info[port].hdmi_boost_level)
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1019

1020
	/* Entry 9 is for HDMI: */
1021
	I915_WRITE(DDI_BUF_TRANS_LO(port, 9),
1022
		   ddi_translations[level].trans1 | iboost_bit);
1023
	I915_WRITE(DDI_BUF_TRANS_HI(port, 9),
1024
		   ddi_translations[level].trans2);
1025 1026
}

1027 1028 1029
static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
				    enum port port)
{
1030
	i915_reg_t reg = DDI_BUF_CTL(port);
1031 1032
	int i;

1033
	for (i = 0; i < 16; i++) {
1034 1035 1036 1037 1038 1039
		udelay(1);
		if (I915_READ(reg) & DDI_BUF_IS_IDLE)
			return;
	}
	DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
}
1040

1041
static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
1042
{
1043
	switch (pll->info->id) {
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
1057
		MISSING_CASE(pll->info->id);
1058 1059 1060 1061
		return PORT_CLK_SEL_NONE;
	}
}

1062
static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
1063
				  const struct intel_crtc_state *crtc_state)
1064
{
1065 1066
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	int clock = crtc_state->port_clock;
1067 1068 1069 1070
	const enum intel_dpll_id id = pll->info->id;

	switch (id) {
	default:
1071 1072 1073 1074
		/*
		 * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
		 * here, so do warn if this get passed in
		 */
1075 1076
		MISSING_CASE(id);
		return DDI_CLK_SEL_NONE;
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
	case DPLL_ID_ICL_TBTPLL:
		switch (clock) {
		case 162000:
			return DDI_CLK_SEL_TBT_162;
		case 270000:
			return DDI_CLK_SEL_TBT_270;
		case 540000:
			return DDI_CLK_SEL_TBT_540;
		case 810000:
			return DDI_CLK_SEL_TBT_810;
		default:
			MISSING_CASE(clock);
1089
			return DDI_CLK_SEL_NONE;
1090
		}
1091 1092 1093 1094
	case DPLL_ID_ICL_MGPLL1:
	case DPLL_ID_ICL_MGPLL2:
	case DPLL_ID_ICL_MGPLL3:
	case DPLL_ID_ICL_MGPLL4:
1095 1096
	case DPLL_ID_TGL_MGPLL5:
	case DPLL_ID_TGL_MGPLL6:
1097 1098 1099 1100
		return DDI_CLK_SEL_MG;
	}
}

1101 1102 1103 1104 1105 1106 1107 1108 1109
/* Starting with Haswell, different DDI ports can work in FDI mode for
 * connection to the PCH-located connectors. For this, it is necessary to train
 * both the DDI port and PCH receiver for the desired DDI buffer settings.
 *
 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
 * please note that when FDI mode is active on DDI E, it shares 2 lines with
 * DDI A (which is used for eDP)
 */

1110 1111
void hsw_fdi_link_train(struct intel_crtc *crtc,
			const struct intel_crtc_state *crtc_state)
1112
{
1113
	struct drm_device *dev = crtc->base.dev;
1114
	struct drm_i915_private *dev_priv = to_i915(dev);
1115
	struct intel_encoder *encoder;
1116
	u32 temp, i, rx_ctl_val, ddi_pll_sel;
1117

1118
	for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
1119
		WARN_ON(encoder->type != INTEL_OUTPUT_ANALOG);
1120
		intel_prepare_dp_ddi_buffers(encoder, crtc_state);
1121 1122
	}

1123 1124 1125 1126
	/* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
	 * mode set "sequence for CRT port" document:
	 * - TP1 to TP2 time with the default value
	 * - FDI delay to 90h
1127 1128
	 *
	 * WaFDIAutoLinkSetTimingOverrride:hsw
1129
	 */
1130
	I915_WRITE(FDI_RX_MISC(PIPE_A), FDI_RX_PWRDN_LANE1_VAL(2) |
1131 1132 1133 1134
				  FDI_RX_PWRDN_LANE0_VAL(2) |
				  FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

	/* Enable the PCH Receiver FDI PLL */
1135
	rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
1136
		     FDI_RX_PLL_ENABLE |
1137
		     FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
1138 1139
	I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
	POSTING_READ(FDI_RX_CTL(PIPE_A));
1140 1141 1142 1143
	udelay(220);

	/* Switch from Rawclk to PCDclk */
	rx_ctl_val |= FDI_PCDCLK;
1144
	I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
1145 1146

	/* Configure Port Clock Select */
1147
	ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll);
1148 1149
	I915_WRITE(PORT_CLK_SEL(PORT_E), ddi_pll_sel);
	WARN_ON(ddi_pll_sel != PORT_CLK_SEL_SPLL);
1150 1151 1152

	/* Start the training iterating through available voltages and emphasis,
	 * testing each value twice. */
1153
	for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
1154 1155 1156 1157 1158 1159 1160
		/* Configure DP_TP_CTL with auto-training */
		I915_WRITE(DP_TP_CTL(PORT_E),
					DP_TP_CTL_FDI_AUTOTRAIN |
					DP_TP_CTL_ENHANCED_FRAME_ENABLE |
					DP_TP_CTL_LINK_TRAIN_PAT1 |
					DP_TP_CTL_ENABLE);

1161 1162 1163 1164
		/* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
		 * DDI E does not support port reversal, the functionality is
		 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
		 * port reversal bit */
1165
		I915_WRITE(DDI_BUF_CTL(PORT_E),
1166
			   DDI_BUF_CTL_ENABLE |
1167
			   ((crtc_state->fdi_lanes - 1) << 1) |
1168
			   DDI_BUF_TRANS_SELECT(i / 2));
1169
		POSTING_READ(DDI_BUF_CTL(PORT_E));
1170 1171 1172

		udelay(600);

1173
		/* Program PCH FDI Receiver TU */
1174
		I915_WRITE(FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
1175 1176 1177

		/* Enable PCH FDI Receiver with auto-training */
		rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
1178 1179
		I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
		POSTING_READ(FDI_RX_CTL(PIPE_A));
1180 1181 1182 1183 1184

		/* Wait for FDI receiver lane calibration */
		udelay(30);

		/* Unset FDI_RX_MISC pwrdn lanes */
1185
		temp = I915_READ(FDI_RX_MISC(PIPE_A));
1186
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1187 1188
		I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
		POSTING_READ(FDI_RX_MISC(PIPE_A));
1189 1190 1191

		/* Wait for FDI auto training time */
		udelay(5);
1192 1193 1194

		temp = I915_READ(DP_TP_STATUS(PORT_E));
		if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
1195
			DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
1196 1197
			break;
		}
1198

1199 1200 1201 1202 1203 1204 1205
		/*
		 * Leave things enabled even if we failed to train FDI.
		 * Results in less fireworks from the state checker.
		 */
		if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
			DRM_ERROR("FDI link training failed!\n");
			break;
1206
		}
1207

1208 1209 1210 1211
		rx_ctl_val &= ~FDI_RX_ENABLE;
		I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
		POSTING_READ(FDI_RX_CTL(PIPE_A));

1212 1213 1214 1215 1216
		temp = I915_READ(DDI_BUF_CTL(PORT_E));
		temp &= ~DDI_BUF_CTL_ENABLE;
		I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
		POSTING_READ(DDI_BUF_CTL(PORT_E));

1217
		/* Disable DP_TP_CTL and FDI_RX_CTL and retry */
1218 1219 1220 1221 1222 1223 1224
		temp = I915_READ(DP_TP_CTL(PORT_E));
		temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		I915_WRITE(DP_TP_CTL(PORT_E), temp);
		POSTING_READ(DP_TP_CTL(PORT_E));

		intel_wait_ddi_buf_idle(dev_priv, PORT_E);
1225 1226

		/* Reset FDI_RX_MISC pwrdn lanes */
1227
		temp = I915_READ(FDI_RX_MISC(PIPE_A));
1228 1229
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
		temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1230 1231
		I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
		POSTING_READ(FDI_RX_MISC(PIPE_A));
1232 1233
	}

1234 1235 1236 1237 1238 1239
	/* Enable normal pixel sending for FDI */
	I915_WRITE(DP_TP_CTL(PORT_E),
		   DP_TP_CTL_FDI_AUTOTRAIN |
		   DP_TP_CTL_LINK_TRAIN_NORMAL |
		   DP_TP_CTL_ENHANCED_FRAME_ENABLE |
		   DP_TP_CTL_ENABLE);
1240
}
1241

1242
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
1243 1244 1245 1246 1247 1248
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *intel_dig_port =
		enc_to_dig_port(&encoder->base);

	intel_dp->DP = intel_dig_port->saved_port_bits |
1249
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
1250
	intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
1251 1252
}

1253
static struct intel_encoder *
1254
intel_ddi_get_crtc_encoder(struct intel_crtc *crtc)
1255
{
1256
	struct drm_device *dev = crtc->base.dev;
1257
	struct intel_encoder *encoder, *ret = NULL;
1258 1259
	int num_encoders = 0;

1260 1261
	for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
		ret = encoder;
1262 1263 1264 1265
		num_encoders++;
	}

	if (num_encoders != 1)
1266
		WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
1267
		     pipe_name(crtc->pipe));
1268 1269 1270 1271 1272

	BUG_ON(ret == NULL);
	return ret;
}

1273 1274
static int hsw_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
				   i915_reg_t reg)
1275
{
V
Ville Syrjälä 已提交
1276
	int refclk;
1277 1278 1279 1280
	int n, p, r;
	u32 wrpll;

	wrpll = I915_READ(reg);
1281 1282
	switch (wrpll & WRPLL_REF_MASK) {
	case WRPLL_REF_SPECIAL_HSW:
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
		/*
		 * muxed-SSC for BDW.
		 * non-SSC for non-ULT HSW. Check FUSE_STRAP3
		 * for the non-SSC reference frequency.
		 */
		if (IS_HASWELL(dev_priv) && !IS_HSW_ULT(dev_priv)) {
			if (I915_READ(FUSE_STRAP3) & HSW_REF_CLK_SELECT)
				refclk = 24;
			else
				refclk = 135;
			break;
		}
		/* fall through */
1296
	case WRPLL_REF_PCH_SSC:
1297 1298 1299 1300 1301 1302 1303
		/*
		 * We could calculate spread here, but our checking
		 * code only cares about 5% accuracy, and spread is a max of
		 * 0.5% downspread.
		 */
		refclk = 135;
		break;
1304
	case WRPLL_REF_LCPLL:
V
Ville Syrjälä 已提交
1305
		refclk = 2700;
1306 1307
		break;
	default:
1308
		MISSING_CASE(wrpll);
1309 1310 1311 1312 1313 1314 1315
		return 0;
	}

	r = wrpll & WRPLL_DIVIDER_REF_MASK;
	p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
	n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;

1316 1317
	/* Convert to KHz, p & r have a fixed point portion */
	return (refclk * n * 100) / (p * r);
1318 1319
}

1320
static int skl_calc_wrpll_link(const struct intel_dpll_hw_state *pll_state)
1321
{
1322
	u32 p0, p1, p2, dco_freq;
1323

1324 1325
	p0 = pll_state->cfgcr2 & DPLL_CFGCR2_PDIV_MASK;
	p2 = pll_state->cfgcr2 & DPLL_CFGCR2_KDIV_MASK;
1326

1327 1328
	if (pll_state->cfgcr2 &  DPLL_CFGCR2_QDIV_MODE(1))
		p1 = (pll_state->cfgcr2 & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8;
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
	else
		p1 = 1;


	switch (p0) {
	case DPLL_CFGCR2_PDIV_1:
		p0 = 1;
		break;
	case DPLL_CFGCR2_PDIV_2:
		p0 = 2;
		break;
	case DPLL_CFGCR2_PDIV_3:
		p0 = 3;
		break;
	case DPLL_CFGCR2_PDIV_7:
		p0 = 7;
		break;
	}

	switch (p2) {
	case DPLL_CFGCR2_KDIV_5:
		p2 = 5;
		break;
	case DPLL_CFGCR2_KDIV_2:
		p2 = 2;
		break;
	case DPLL_CFGCR2_KDIV_3:
		p2 = 3;
		break;
	case DPLL_CFGCR2_KDIV_1:
		p2 = 1;
		break;
	}

1363 1364
	dco_freq = (pll_state->cfgcr1 & DPLL_CFGCR1_DCO_INTEGER_MASK)
		* 24 * 1000;
1365

1366 1367
	dco_freq += (((pll_state->cfgcr1 & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9)
		     * 24 * 1000) / 0x8000;
1368

1369 1370 1371
	if (WARN_ON(p0 == 0 || p1 == 0 || p2 == 0))
		return 0;

1372 1373 1374
	return dco_freq / (p0 * p1 * p2 * 5);
}

1375
int cnl_calc_wrpll_link(struct drm_i915_private *dev_priv,
1376
			struct intel_dpll_hw_state *pll_state)
1377
{
1378
	u32 p0, p1, p2, dco_freq, ref_clock;
1379

1380 1381
	p0 = pll_state->cfgcr1 & DPLL_CFGCR1_PDIV_MASK;
	p2 = pll_state->cfgcr1 & DPLL_CFGCR1_KDIV_MASK;
1382

1383 1384
	if (pll_state->cfgcr1 & DPLL_CFGCR1_QDIV_MODE(1))
		p1 = (pll_state->cfgcr1 & DPLL_CFGCR1_QDIV_RATIO_MASK) >>
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
			DPLL_CFGCR1_QDIV_RATIO_SHIFT;
	else
		p1 = 1;


	switch (p0) {
	case DPLL_CFGCR1_PDIV_2:
		p0 = 2;
		break;
	case DPLL_CFGCR1_PDIV_3:
		p0 = 3;
		break;
	case DPLL_CFGCR1_PDIV_5:
		p0 = 5;
		break;
	case DPLL_CFGCR1_PDIV_7:
		p0 = 7;
		break;
	}

	switch (p2) {
	case DPLL_CFGCR1_KDIV_1:
		p2 = 1;
		break;
	case DPLL_CFGCR1_KDIV_2:
		p2 = 2;
		break;
1412 1413
	case DPLL_CFGCR1_KDIV_3:
		p2 = 3;
1414 1415 1416
		break;
	}

1417
	ref_clock = cnl_hdmi_pll_ref_clock(dev_priv);
1418

1419 1420
	dco_freq = (pll_state->cfgcr0 & DPLL_CFGCR0_DCO_INTEGER_MASK)
		* ref_clock;
1421

1422
	dco_freq += (((pll_state->cfgcr0 & DPLL_CFGCR0_DCO_FRACTION_MASK) >>
1423
		      DPLL_CFGCR0_DCO_FRACTION_SHIFT) * ref_clock) / 0x8000;
1424

1425 1426 1427
	if (WARN_ON(p0 == 0 || p1 == 0 || p2 == 0))
		return 0;

1428 1429 1430
	return dco_freq / (p0 * p1 * p2 * 5);
}

1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
				 enum port port)
{
	u32 val = I915_READ(DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;

	switch (val) {
	case DDI_CLK_SEL_NONE:
		return 0;
	case DDI_CLK_SEL_TBT_162:
		return 162000;
	case DDI_CLK_SEL_TBT_270:
		return 270000;
	case DDI_CLK_SEL_TBT_540:
		return 540000;
	case DDI_CLK_SEL_TBT_810:
		return 810000;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

static int icl_calc_mg_pll_link(struct drm_i915_private *dev_priv,
1454
				const struct intel_dpll_hw_state *pll_state)
1455
{
1456
	u32 m1, m2_int, m2_frac, div1, div2, ref_clock;
1457 1458
	u64 tmp;

1459
	ref_clock = dev_priv->cdclk.hw.ref;
1460

1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484
	if (INTEL_GEN(dev_priv) >= 12) {
		m1 = pll_state->mg_pll_div0 & DKL_PLL_DIV0_FBPREDIV_MASK;
		m1 = m1 >> DKL_PLL_DIV0_FBPREDIV_SHIFT;
		m2_int = pll_state->mg_pll_div0 & DKL_PLL_DIV0_FBDIV_INT_MASK;

		if (pll_state->mg_pll_bias & DKL_PLL_BIAS_FRAC_EN_H) {
			m2_frac = pll_state->mg_pll_bias &
				  DKL_PLL_BIAS_FBDIV_FRAC_MASK;
			m2_frac = m2_frac >> DKL_PLL_BIAS_FBDIV_SHIFT;
		} else {
			m2_frac = 0;
		}
	} else {
		m1 = pll_state->mg_pll_div1 & MG_PLL_DIV1_FBPREDIV_MASK;
		m2_int = pll_state->mg_pll_div0 & MG_PLL_DIV0_FBDIV_INT_MASK;

		if (pll_state->mg_pll_div0 & MG_PLL_DIV0_FRACNEN_H) {
			m2_frac = pll_state->mg_pll_div0 &
				  MG_PLL_DIV0_FBDIV_FRAC_MASK;
			m2_frac = m2_frac >> MG_PLL_DIV0_FBDIV_FRAC_SHIFT;
		} else {
			m2_frac = 0;
		}
	}
1485

1486 1487
	switch (pll_state->mg_clktop2_hsclkctl &
		MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK) {
1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
	case MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2:
		div1 = 2;
		break;
	case MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3:
		div1 = 3;
		break;
	case MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5:
		div1 = 5;
		break;
	case MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7:
		div1 = 7;
		break;
	default:
1501
		MISSING_CASE(pll_state->mg_clktop2_hsclkctl);
1502 1503 1504
		return 0;
	}

1505 1506
	div2 = (pll_state->mg_clktop2_hsclkctl &
		MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK) >>
1507
		MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT;
1508

1509 1510 1511 1512 1513 1514 1515 1516
	/* div2 value of 0 is same as 1 means no div */
	if (div2 == 0)
		div2 = 1;

	/*
	 * Adjust the original formula to delay the division by 2^22 in order to
	 * minimize possible rounding errors.
	 */
1517 1518
	tmp = (u64)m1 * m2_int * ref_clock +
	      (((u64)m1 * m2_frac * ref_clock) >> 22);
1519 1520 1521 1522 1523
	tmp = div_u64(tmp, 5 * div1 * div2);

	return tmp;
}

1524 1525 1526 1527 1528 1529 1530
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
1531
	else if (intel_crtc_has_dp_encoder(pipe_config))
1532 1533
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
1534 1535
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp > 24)
		dotclock = pipe_config->port_clock * 24 / pipe_config->pipe_bpp;
1536 1537 1538
	else
		dotclock = pipe_config->port_clock;

1539 1540
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 &&
	    !intel_crtc_has_dp_encoder(pipe_config))
1541 1542
		dotclock *= 2;

1543 1544 1545
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

1546
	pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
1547
}
1548

1549 1550 1551 1552
static void icl_ddi_clock_get(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1553
	struct intel_dpll_hw_state *pll_state = &pipe_config->dpll_hw_state;
1554
	enum port port = encoder->port;
1555
	enum phy phy = intel_port_to_phy(dev_priv, port);
1556
	int link_clock;
1557

1558
	if (intel_phy_is_combo(dev_priv, phy)) {
1559
		link_clock = cnl_calc_wrpll_link(dev_priv, pll_state);
1560
	} else {
1561 1562 1563
		enum intel_dpll_id pll_id = intel_get_shared_dpll_id(dev_priv,
						pipe_config->shared_dpll);

1564 1565 1566
		if (pll_id == DPLL_ID_ICL_TBTPLL)
			link_clock = icl_calc_tbt_pll_link(dev_priv, port);
		else
1567
			link_clock = icl_calc_mg_pll_link(dev_priv, pll_state);
1568 1569 1570
	}

	pipe_config->port_clock = link_clock;
1571

1572 1573 1574
	ddi_dotclock_get(pipe_config);
}

1575 1576 1577 1578
static void cnl_ddi_clock_get(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1579 1580
	struct intel_dpll_hw_state *pll_state = &pipe_config->dpll_hw_state;
	int link_clock;
1581

1582 1583
	if (pll_state->cfgcr0 & DPLL_CFGCR0_HDMI_MODE) {
		link_clock = cnl_calc_wrpll_link(dev_priv, pll_state);
1584
	} else {
1585
		link_clock = pll_state->cfgcr0 & DPLL_CFGCR0_LINK_RATE_MASK;
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623

		switch (link_clock) {
		case DPLL_CFGCR0_LINK_RATE_810:
			link_clock = 81000;
			break;
		case DPLL_CFGCR0_LINK_RATE_1080:
			link_clock = 108000;
			break;
		case DPLL_CFGCR0_LINK_RATE_1350:
			link_clock = 135000;
			break;
		case DPLL_CFGCR0_LINK_RATE_1620:
			link_clock = 162000;
			break;
		case DPLL_CFGCR0_LINK_RATE_2160:
			link_clock = 216000;
			break;
		case DPLL_CFGCR0_LINK_RATE_2700:
			link_clock = 270000;
			break;
		case DPLL_CFGCR0_LINK_RATE_3240:
			link_clock = 324000;
			break;
		case DPLL_CFGCR0_LINK_RATE_4050:
			link_clock = 405000;
			break;
		default:
			WARN(1, "Unsupported link rate\n");
			break;
		}
		link_clock *= 2;
	}

	pipe_config->port_clock = link_clock;

	ddi_dotclock_get(pipe_config);
}

1624
static void skl_ddi_clock_get(struct intel_encoder *encoder,
1625
			      struct intel_crtc_state *pipe_config)
1626
{
1627 1628
	struct intel_dpll_hw_state *pll_state = &pipe_config->dpll_hw_state;
	int link_clock;
1629

1630 1631 1632 1633 1634 1635
	/*
	 * ctrl1 register is already shifted for each pll, just use 0 to get
	 * the internal shift for each field
	 */
	if (pll_state->ctrl1 & DPLL_CTRL1_HDMI_MODE(0)) {
		link_clock = skl_calc_wrpll_link(pll_state);
1636
	} else {
1637 1638
		link_clock = pll_state->ctrl1 & DPLL_CTRL1_LINK_RATE_MASK(0);
		link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(0);
1639 1640

		switch (link_clock) {
1641
		case DPLL_CTRL1_LINK_RATE_810:
1642 1643
			link_clock = 81000;
			break;
1644
		case DPLL_CTRL1_LINK_RATE_1080:
1645 1646
			link_clock = 108000;
			break;
1647
		case DPLL_CTRL1_LINK_RATE_1350:
1648 1649
			link_clock = 135000;
			break;
1650
		case DPLL_CTRL1_LINK_RATE_1620:
1651 1652
			link_clock = 162000;
			break;
1653
		case DPLL_CTRL1_LINK_RATE_2160:
1654 1655
			link_clock = 216000;
			break;
1656
		case DPLL_CTRL1_LINK_RATE_2700:
1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667
			link_clock = 270000;
			break;
		default:
			WARN(1, "Unsupported link rate\n");
			break;
		}
		link_clock *= 2;
	}

	pipe_config->port_clock = link_clock;

1668
	ddi_dotclock_get(pipe_config);
1669 1670
}

1671
static void hsw_ddi_clock_get(struct intel_encoder *encoder,
1672
			      struct intel_crtc_state *pipe_config)
1673
{
1674
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1675 1676 1677
	int link_clock = 0;
	u32 val, pll;

1678
	val = hsw_pll_to_ddi_pll_sel(pipe_config->shared_dpll);
1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689
	switch (val & PORT_CLK_SEL_MASK) {
	case PORT_CLK_SEL_LCPLL_810:
		link_clock = 81000;
		break;
	case PORT_CLK_SEL_LCPLL_1350:
		link_clock = 135000;
		break;
	case PORT_CLK_SEL_LCPLL_2700:
		link_clock = 270000;
		break;
	case PORT_CLK_SEL_WRPLL1:
1690
		link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0));
1691 1692
		break;
	case PORT_CLK_SEL_WRPLL2:
1693
		link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1));
1694 1695
		break;
	case PORT_CLK_SEL_SPLL:
1696 1697
		pll = I915_READ(SPLL_CTL) & SPLL_FREQ_MASK;
		if (pll == SPLL_FREQ_810MHz)
1698
			link_clock = 81000;
1699
		else if (pll == SPLL_FREQ_1350MHz)
1700
			link_clock = 135000;
1701
		else if (pll == SPLL_FREQ_2700MHz)
1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714
			link_clock = 270000;
		else {
			WARN(1, "bad spll freq\n");
			return;
		}
		break;
	default:
		WARN(1, "bad port clock sel\n");
		return;
	}

	pipe_config->port_clock = link_clock * 2;

1715
	ddi_dotclock_get(pipe_config);
1716 1717
}

1718
static int bxt_calc_pll_link(const struct intel_dpll_hw_state *pll_state)
1719
{
1720
	struct dpll clock;
1721 1722

	clock.m1 = 2;
1723 1724 1725 1726 1727 1728
	clock.m2 = (pll_state->pll0 & PORT_PLL_M2_MASK) << 22;
	if (pll_state->pll3 & PORT_PLL_M2_FRAC_ENABLE)
		clock.m2 |= pll_state->pll2 & PORT_PLL_M2_FRAC_MASK;
	clock.n = (pll_state->pll1 & PORT_PLL_N_MASK) >> PORT_PLL_N_SHIFT;
	clock.p1 = (pll_state->ebb0 & PORT_PLL_P1_MASK) >> PORT_PLL_P1_SHIFT;
	clock.p2 = (pll_state->ebb0 & PORT_PLL_P2_MASK) >> PORT_PLL_P2_SHIFT;
1729 1730

	return chv_calc_dpll_params(100000, &clock);
1731 1732 1733
}

static void bxt_ddi_clock_get(struct intel_encoder *encoder,
1734
			      struct intel_crtc_state *pipe_config)
1735
{
1736 1737
	pipe_config->port_clock =
		bxt_calc_pll_link(&pipe_config->dpll_hw_state);
1738

1739
	ddi_dotclock_get(pipe_config);
1740 1741
}

1742 1743
static void intel_ddi_clock_get(struct intel_encoder *encoder,
				struct intel_crtc_state *pipe_config)
1744
{
1745
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1746

1747
	if (INTEL_GEN(dev_priv) >= 11)
1748
		icl_ddi_clock_get(encoder, pipe_config);
1749 1750
	else if (IS_CANNONLAKE(dev_priv))
		cnl_ddi_clock_get(encoder, pipe_config);
1751 1752 1753 1754 1755 1756
	else if (IS_GEN9_LP(dev_priv))
		bxt_ddi_clock_get(encoder, pipe_config);
	else if (IS_GEN9_BC(dev_priv))
		skl_ddi_clock_get(encoder, pipe_config);
	else if (INTEL_GEN(dev_priv) <= 8)
		hsw_ddi_clock_get(encoder, pipe_config);
1757 1758
}

1759 1760
void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
			  const struct drm_connector_state *conn_state)
1761
{
1762
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1763
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1764
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1765
	u32 temp;
1766

1767 1768
	if (!intel_crtc_has_dp_encoder(crtc_state))
		return;
J
Jani Nikula 已提交
1769

1770 1771
	WARN_ON(transcoder_is_dsi(cpu_transcoder));

1772
	temp = DP_MSA_MISC_SYNC_CLOCK;
1773

1774 1775
	switch (crtc_state->pipe_bpp) {
	case 18:
1776
		temp |= DP_MSA_MISC_6_BPC;
1777 1778
		break;
	case 24:
1779
		temp |= DP_MSA_MISC_8_BPC;
1780 1781
		break;
	case 30:
1782
		temp |= DP_MSA_MISC_10_BPC;
1783 1784
		break;
	case 36:
1785
		temp |= DP_MSA_MISC_12_BPC;
1786 1787 1788 1789
		break;
	default:
		MISSING_CASE(crtc_state->pipe_bpp);
		break;
1790
	}
1791

1792 1793 1794 1795 1796
	/* nonsense combination */
	WARN_ON(crtc_state->limited_color_range &&
		crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);

	if (crtc_state->limited_color_range)
1797
		temp |= DP_MSA_MISC_COLOR_CEA_RGB;
1798

1799 1800 1801
	/*
	 * As per DP 1.2 spec section 2.3.4.3 while sending
	 * YCBCR 444 signals we should program MSA MISC1/0 fields with
1802
	 * colorspace information.
1803 1804
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
1805
		temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
1806

1807 1808 1809
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut] while sending
1810 1811
	 * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
	 * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
1812
	 */
1813
	if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
1814
		temp |= DP_MSA_MISC_COLOR_VSC_SDP;
1815

1816
	I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
1817 1818
}

1819 1820 1821 1822 1823 1824 1825 1826
/*
 * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
 *
 * Only intended to be used by intel_ddi_enable_transcoder_func() and
 * intel_ddi_config_transcoder_func().
 */
static u32
intel_ddi_transcoder_func_reg_val_get(const struct intel_crtc_state *crtc_state)
1827
{
1828
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1829
	struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
1830 1831
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
1832
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1833
	enum port port = encoder->port;
1834
	u32 temp;
1835

1836 1837
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
1838 1839 1840 1841
	if (INTEL_GEN(dev_priv) >= 12)
		temp |= TGL_TRANS_DDI_SELECT_PORT(port);
	else
		temp |= TRANS_DDI_SELECT_PORT(port);
1842

1843
	switch (crtc_state->pipe_bpp) {
1844
	case 18:
1845
		temp |= TRANS_DDI_BPC_6;
1846 1847
		break;
	case 24:
1848
		temp |= TRANS_DDI_BPC_8;
1849 1850
		break;
	case 30:
1851
		temp |= TRANS_DDI_BPC_10;
1852 1853
		break;
	case 36:
1854
		temp |= TRANS_DDI_BPC_12;
1855 1856
		break;
	default:
1857
		BUG();
1858
	}
1859

1860
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
1861
		temp |= TRANS_DDI_PVSYNC;
1862
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
1863
		temp |= TRANS_DDI_PHSYNC;
1864

1865 1866 1867
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
1868 1869 1870 1871
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
1872
			if (crtc_state->pch_pfit.force_thru)
1873 1874 1875
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

1889
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
1890
		if (crtc_state->has_hdmi_sink)
1891
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
1892
		else
1893
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
1894 1895

		if (crtc_state->hdmi_scrambling)
1896
			temp |= TRANS_DDI_HDMI_SCRAMBLING;
S
Shashank Sharma 已提交
1897 1898
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
1899
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
1900
		temp |= TRANS_DDI_MODE_SELECT_FDI;
1901
		temp |= (crtc_state->fdi_lanes - 1) << 1;
1902
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
1903
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
1904
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1905 1906 1907

		if (INTEL_GEN(dev_priv) >= 12)
			temp |= TRANS_DDI_MST_TRANSPORT_SELECT(crtc_state->cpu_transcoder);
1908
	} else {
1909 1910
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1911 1912
	}

1913 1914 1915 1916 1917
	return temp;
}

void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state)
{
1918
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1919 1920 1921 1922 1923
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
	u32 temp;

	temp = intel_ddi_transcoder_func_reg_val_get(crtc_state);
1924 1925
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
		temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1926 1927 1928 1929 1930 1931 1932 1933 1934 1935
	I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
}

/*
 * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
 * bit.
 */
static void
intel_ddi_config_transcoder_func(const struct intel_crtc_state *crtc_state)
{
1936
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1937 1938 1939 1940 1941 1942
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
	u32 temp;

	temp = intel_ddi_transcoder_func_reg_val_get(crtc_state);
	temp &= ~TRANS_DDI_FUNC_ENABLE;
1943
	I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
1944
}
1945

1946
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
1947
{
1948
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1949 1950
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1951
	i915_reg_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
1952
	u32 val = I915_READ(reg);
1953

1954 1955 1956 1957 1958 1959 1960
	if (INTEL_GEN(dev_priv) >= 12) {
		val &= ~(TRANS_DDI_FUNC_ENABLE | TGL_TRANS_DDI_PORT_MASK |
			 TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
	} else {
		val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK |
			 TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
	}
1961
	I915_WRITE(reg, val);
1962 1963 1964 1965 1966 1967 1968

	if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
	    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
		DRM_DEBUG_KMS("Quirk Increase DDI disabled time\n");
		/* Quirk time at 100ms for reliable operation */
		msleep(100);
	}
1969 1970
}

S
Sean Paul 已提交
1971 1972 1973 1974 1975
int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
				     bool enable)
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
1976
	intel_wakeref_t wakeref;
S
Sean Paul 已提交
1977 1978
	enum pipe pipe = 0;
	int ret = 0;
1979
	u32 tmp;
S
Sean Paul 已提交
1980

1981 1982 1983
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     intel_encoder->power_domain);
	if (WARN_ON(!wakeref))
S
Sean Paul 已提交
1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997
		return -ENXIO;

	if (WARN_ON(!intel_encoder->get_hw_state(intel_encoder, &pipe))) {
		ret = -EIO;
		goto out;
	}

	tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe));
	if (enable)
		tmp |= TRANS_DDI_HDCP_SIGNALLING;
	else
		tmp &= ~TRANS_DDI_HDCP_SIGNALLING;
	I915_WRITE(TRANS_DDI_FUNC_CTL(pipe), tmp);
out:
1998
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
S
Sean Paul 已提交
1999 2000 2001
	return ret;
}

2002 2003 2004
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
2005
	struct drm_i915_private *dev_priv = to_i915(dev);
2006
	struct intel_encoder *encoder = intel_connector->encoder;
2007
	int type = intel_connector->base.connector_type;
2008
	enum port port = encoder->port;
2009
	enum transcoder cpu_transcoder;
2010 2011
	intel_wakeref_t wakeref;
	enum pipe pipe = 0;
2012
	u32 tmp;
2013
	bool ret;
2014

2015 2016 2017
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
2018 2019
		return false;

2020
	if (!encoder->get_hw_state(encoder, &pipe)) {
2021 2022 2023
		ret = false;
		goto out;
	}
2024

2025
	if (HAS_TRANSCODER_EDP(dev_priv) && port == PORT_A)
2026 2027
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
2028
		cpu_transcoder = (enum transcoder) pipe;
2029 2030 2031 2032 2033 2034

	tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
2035 2036
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
2037 2038

	case TRANS_DDI_MODE_SELECT_DP_SST:
2039 2040 2041 2042
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

2043 2044 2045
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
2046 2047
		ret = false;
		break;
2048 2049

	case TRANS_DDI_MODE_SELECT_FDI:
2050 2051
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
2052 2053

	default:
2054 2055
		ret = false;
		break;
2056
	}
2057 2058

out:
2059
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
2060 2061

	return ret;
2062 2063
}

2064 2065
static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
					u8 *pipe_mask, bool *is_dp_mst)
2066 2067
{
	struct drm_device *dev = encoder->base.dev;
2068
	struct drm_i915_private *dev_priv = to_i915(dev);
2069
	enum port port = encoder->port;
2070
	intel_wakeref_t wakeref;
2071
	enum pipe p;
2072
	u32 tmp;
2073 2074 2075 2076
	u8 mst_pipe_mask;

	*pipe_mask = 0;
	*is_dp_mst = false;
2077

2078 2079 2080
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
2081
		return;
2082

2083
	tmp = I915_READ(DDI_BUF_CTL(port));
2084
	if (!(tmp & DDI_BUF_CTL_ENABLE))
2085
		goto out;
2086

2087
	if (HAS_TRANSCODER_EDP(dev_priv) && port == PORT_A) {
2088
		tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
2089

2090
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
2091 2092 2093
		default:
			MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
			/* fallthrough */
2094 2095
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
2096
			*pipe_mask = BIT(PIPE_A);
2097 2098
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
2099
			*pipe_mask = BIT(PIPE_B);
2100 2101
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
2102
			*pipe_mask = BIT(PIPE_C);
2103 2104 2105
			break;
		}

2106 2107
		goto out;
	}
2108

2109
	mst_pipe_mask = 0;
2110
	for_each_pipe(dev_priv, p) {
2111
		enum transcoder cpu_transcoder = (enum transcoder)p;
2112
		unsigned int port_mask, ddi_select;
2113 2114 2115 2116 2117 2118
		intel_wakeref_t trans_wakeref;

		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   POWER_DOMAIN_TRANSCODER(cpu_transcoder));
		if (!trans_wakeref)
			continue;
2119 2120 2121 2122 2123 2124 2125 2126

		if (INTEL_GEN(dev_priv) >= 12) {
			port_mask = TGL_TRANS_DDI_PORT_MASK;
			ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
		} else {
			port_mask = TRANS_DDI_PORT_MASK;
			ddi_select = TRANS_DDI_SELECT_PORT(port);
		}
2127 2128

		tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
2129 2130
		intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
					trans_wakeref);
2131

2132
		if ((tmp & port_mask) != ddi_select)
2133
			continue;
2134

2135 2136 2137
		if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
		    TRANS_DDI_MODE_SELECT_DP_MST)
			mst_pipe_mask |= BIT(p);
2138

2139
		*pipe_mask |= BIT(p);
2140 2141
	}

2142
	if (!*pipe_mask)
2143 2144
		DRM_DEBUG_KMS("No pipe for [ENCODER:%d:%s] found\n",
			      encoder->base.base.id, encoder->base.name);
2145 2146

	if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
2147 2148 2149
		DRM_DEBUG_KMS("Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
			      encoder->base.base.id, encoder->base.name,
			      *pipe_mask);
2150 2151 2152 2153
		*pipe_mask = BIT(ffs(*pipe_mask) - 1);
	}

	if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
2154 2155 2156
		DRM_DEBUG_KMS("Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
			      encoder->base.base.id, encoder->base.name,
			      *pipe_mask, mst_pipe_mask);
2157 2158
	else
		*is_dp_mst = mst_pipe_mask;
2159

2160
out:
2161
	if (*pipe_mask && IS_GEN9_LP(dev_priv)) {
2162
		tmp = I915_READ(BXT_PHY_CTL(port));
2163 2164
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
2165
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
2166 2167 2168
			DRM_ERROR("[ENCODER:%d:%s] enabled but PHY powered down? "
				  "(PHY_CTL %08x)\n", encoder->base.base.id,
				  encoder->base.name, tmp);
2169 2170
	}

2171
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
2172
}
2173

2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	u8 pipe_mask;
	bool is_mst;

	intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);

	if (is_mst || !pipe_mask)
		return false;

	*pipe = ffs(pipe_mask) - 1;

	return true;
2188 2189
}

2190
static inline enum intel_display_power_domain
I
Imre Deak 已提交
2191
intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
2192
{
2193
	/* CNL+ HW requires corresponding AUX IOs to be powered up for PSR with
2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
	 * DC states enabled at the same time, while for driver initiated AUX
	 * transfers we need the same AUX IOs to be powered but with DC states
	 * disabled. Accordingly use the AUX power domain here which leaves DC
	 * states enabled.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
2205
	return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
2206
					      intel_aux_power_domain(dig_port);
2207 2208
}

2209 2210
static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
					struct intel_crtc_state *crtc_state)
2211
{
2212
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2213
	struct intel_digital_port *dig_port;
2214
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2215

2216 2217
	/*
	 * TODO: Add support for MST encoders. Atm, the following should never
2218 2219
	 * happen since fake-MST encoders don't set their get_power_domains()
	 * hook.
2220 2221
	 */
	if (WARN_ON(intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
2222
		return;
2223 2224

	dig_port = enc_to_dig_port(&encoder->base);
2225
	intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);
2226

2227 2228 2229 2230 2231
	/*
	 * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
	 * ports.
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) ||
2232
	    intel_phy_is_tc(dev_priv, phy))
2233 2234
		intel_display_power_get(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port));
2235

2236 2237 2238
	/*
	 * VDSC power is needed when DSC is enabled
	 */
2239
	if (crtc_state->dsc.compression_enable)
2240 2241
		intel_display_power_get(dev_priv,
					intel_dsc_power_domain(crtc_state));
2242 2243
}

2244
void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state)
2245
{
2246
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2247
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2248
	struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
2249
	enum port port = encoder->port;
2250
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2251

2252 2253 2254 2255 2256 2257 2258 2259
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
			I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
				   TGL_TRANS_CLK_SEL_PORT(port));
		else
			I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
				   TRANS_CLK_SEL_PORT(port));
	}
2260 2261
}

2262
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
2263
{
2264
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
2265
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2266

2267 2268 2269 2270 2271 2272 2273 2274
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
			I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
				   TGL_TRANS_CLK_SEL_DISABLED);
		else
			I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
				   TRANS_CLK_SEL_DISABLED);
	}
2275 2276
}

2277
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
2278
				enum port port, u8 iboost)
2279
{
2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290
	u32 tmp;

	tmp = I915_READ(DISPIO_CR_TX_BMU_CR0);
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
	I915_WRITE(DISPIO_CR_TX_BMU_CR0, tmp);
}

2291 2292
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
			       int level, enum intel_output_type type)
2293 2294
{
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
2295 2296
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
2297
	u8 iboost;
2298

2299 2300 2301 2302
	if (type == INTEL_OUTPUT_HDMI)
		iboost = dev_priv->vbt.ddi_port_info[port].hdmi_boost_level;
	else
		iboost = dev_priv->vbt.ddi_port_info[port].dp_boost_level;
2303

2304 2305 2306 2307 2308 2309 2310
	if (iboost == 0) {
		const struct ddi_buf_trans *ddi_translations;
		int n_entries;

		if (type == INTEL_OUTPUT_HDMI)
			ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		else if (type == INTEL_OUTPUT_EDP)
2311
			ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries);
2312
		else
2313
			ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries);
2314

2315 2316 2317 2318 2319
		if (WARN_ON_ONCE(!ddi_translations))
			return;
		if (WARN_ON_ONCE(level >= n_entries))
			level = n_entries - 1;

2320
		iboost = ddi_translations[level].i_boost;
2321 2322 2323 2324 2325 2326 2327 2328
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
		DRM_ERROR("Invalid I_boost value %u\n", iboost);
		return;
	}

2329
	_skl_ddi_set_iboost(dev_priv, port, iboost);
2330

2331 2332
	if (port == PORT_A && intel_dig_port->max_lanes == 4)
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
2333 2334
}

2335 2336
static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int level, enum intel_output_type type)
2337
{
2338
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2339
	const struct bxt_ddi_buf_trans *ddi_translations;
2340
	enum port port = encoder->port;
2341
	int n_entries;
2342 2343 2344 2345 2346 2347 2348

	if (type == INTEL_OUTPUT_HDMI)
		ddi_translations = bxt_get_buf_trans_hdmi(dev_priv, &n_entries);
	else if (type == INTEL_OUTPUT_EDP)
		ddi_translations = bxt_get_buf_trans_edp(dev_priv, &n_entries);
	else
		ddi_translations = bxt_get_buf_trans_dp(dev_priv, &n_entries);
2349

2350 2351 2352 2353 2354
	if (WARN_ON_ONCE(!ddi_translations))
		return;
	if (WARN_ON_ONCE(level >= n_entries))
		level = n_entries - 1;

2355 2356 2357 2358 2359
	bxt_ddi_phy_set_signal_level(dev_priv, port,
				     ddi_translations[level].margin,
				     ddi_translations[level].scale,
				     ddi_translations[level].enable,
				     ddi_translations[level].deemphasis);
2360 2361
}

2362 2363 2364
u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2365
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2366
	enum port port = encoder->port;
2367
	enum phy phy = intel_port_to_phy(dev_priv, port);
2368 2369
	int n_entries;

2370 2371 2372 2373 2374
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
			icl_get_combo_buf_trans(dev_priv, encoder->type,
						intel_dp->link_rate, &n_entries);
		else
2375
			n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans);
2376
	} else if (INTEL_GEN(dev_priv) == 11) {
2377
		if (intel_phy_is_combo(dev_priv, phy))
2378
			icl_get_combo_buf_trans(dev_priv, encoder->type,
2379
						intel_dp->link_rate, &n_entries);
2380 2381 2382
		else
			n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations);
	} else if (IS_CANNONLAKE(dev_priv)) {
R
Rodrigo Vivi 已提交
2383 2384 2385 2386
		if (encoder->type == INTEL_OUTPUT_EDP)
			cnl_get_buf_trans_edp(dev_priv, &n_entries);
		else
			cnl_get_buf_trans_dp(dev_priv, &n_entries);
2387 2388 2389 2390 2391
	} else if (IS_GEN9_LP(dev_priv)) {
		if (encoder->type == INTEL_OUTPUT_EDP)
			bxt_get_buf_trans_edp(dev_priv, &n_entries);
		else
			bxt_get_buf_trans_dp(dev_priv, &n_entries);
R
Rodrigo Vivi 已提交
2392 2393
	} else {
		if (encoder->type == INTEL_OUTPUT_EDP)
2394
			intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries);
R
Rodrigo Vivi 已提交
2395
		else
2396
			intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries);
R
Rodrigo Vivi 已提交
2397
	}
2398 2399 2400 2401 2402 2403 2404 2405 2406 2407

	if (WARN_ON(n_entries < 1))
		n_entries = 1;
	if (WARN_ON(n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427
/*
 * We assume that the full set of pre-emphasis values can be
 * used on all DDI platforms. Should that change we need to
 * rethink this code.
 */
u8 intel_ddi_dp_pre_emphasis_max(struct intel_encoder *encoder, u8 voltage_swing)
{
	switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
		return DP_TRAIN_PRE_EMPH_LEVEL_3;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		return DP_TRAIN_PRE_EMPH_LEVEL_2;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
		return DP_TRAIN_PRE_EMPH_LEVEL_1;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
	default:
		return DP_TRAIN_PRE_EMPH_LEVEL_0;
	}
}

2428 2429
static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
				   int level, enum intel_output_type type)
2430
{
2431 2432
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	const struct cnl_ddi_buf_trans *ddi_translations;
2433
	enum port port = encoder->port;
2434 2435
	int n_entries, ln;
	u32 val;
2436

2437
	if (type == INTEL_OUTPUT_HDMI)
2438
		ddi_translations = cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
2439
	else if (type == INTEL_OUTPUT_EDP)
2440
		ddi_translations = cnl_get_buf_trans_edp(dev_priv, &n_entries);
2441 2442
	else
		ddi_translations = cnl_get_buf_trans_dp(dev_priv, &n_entries);
2443

2444
	if (WARN_ON_ONCE(!ddi_translations))
2445
		return;
2446
	if (WARN_ON_ONCE(level >= n_entries))
2447 2448 2449 2450
		level = n_entries - 1;

	/* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
	val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
2451
	val &= ~SCALING_MODE_SEL_MASK;
2452 2453 2454 2455 2456
	val |= SCALING_MODE_SEL(2);
	I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);

	/* Program PORT_TX_DW2 */
	val = I915_READ(CNL_PORT_TX_DW2_LN0(port));
2457 2458
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2459 2460 2461 2462 2463 2464
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
	/* Rcomp scalar is fixed as 0x98 for every table entry */
	val |= RCOMP_SCALAR(0x98);
	I915_WRITE(CNL_PORT_TX_DW2_GRP(port), val);

2465
	/* Program PORT_TX_DW4 */
2466 2467
	/* We cannot write to GRP. It would overrite individual loadgen */
	for (ln = 0; ln < 4; ln++) {
2468
		val = I915_READ(CNL_PORT_TX_DW4_LN(ln, port));
2469 2470
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2471 2472 2473
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2474
		I915_WRITE(CNL_PORT_TX_DW4_LN(ln, port), val);
2475 2476
	}

2477
	/* Program PORT_TX_DW5 */
2478 2479
	/* All DW5 values are fixed for every table entry */
	val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
2480
	val &= ~RTERM_SELECT_MASK;
2481 2482 2483 2484
	val |= RTERM_SELECT(6);
	val |= TAP3_DISABLE;
	I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);

2485
	/* Program PORT_TX_DW7 */
2486
	val = I915_READ(CNL_PORT_TX_DW7_LN0(port));
2487
	val &= ~N_SCALAR_MASK;
2488 2489 2490 2491
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
	I915_WRITE(CNL_PORT_TX_DW7_GRP(port), val);
}

2492 2493
static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int level, enum intel_output_type type)
2494
{
2495
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2496
	enum port port = encoder->port;
2497
	int width, rate, ln;
2498
	u32 val;
2499

2500
	if (type == INTEL_OUTPUT_HDMI) {
2501
		width = 4;
2502
		rate = 0; /* Rate is always < than 6GHz for HDMI */
2503
	} else {
2504 2505 2506 2507
		struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

		width = intel_dp->lane_count;
		rate = intel_dp->link_rate;
2508
	}
2509 2510 2511 2512 2513 2514 2515

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
	val = I915_READ(CNL_PORT_PCS_DW1_LN0(port));
2516
	if (type != INTEL_OUTPUT_HDMI)
2517 2518 2519 2520 2521 2522 2523
		val |= COMMON_KEEPER_EN;
	else
		val &= ~COMMON_KEEPER_EN;
	I915_WRITE(CNL_PORT_PCS_DW1_GRP(port), val);

	/* 2. Program loadgen select */
	/*
2524 2525 2526 2527
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
2528
	 */
2529
	for (ln = 0; ln <= 3; ln++) {
2530
		val = I915_READ(CNL_PORT_TX_DW4_LN(ln, port));
2531 2532
		val &= ~LOADGEN_SELECT;

2533 2534
		if ((rate <= 600000 && width == 4 && ln >= 1)  ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
2535 2536
			val |= LOADGEN_SELECT;
		}
2537
		I915_WRITE(CNL_PORT_TX_DW4_LN(ln, port), val);
2538
	}
2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
	val = I915_READ(CNL_PORT_CL1CM_DW5);
	val |= SUS_CLOCK_CONFIG;
	I915_WRITE(CNL_PORT_CL1CM_DW5, val);

	/* 4. Clear training enable to change swing values */
	val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
	val &= ~TX_TRAINING_EN;
	I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);

	/* 5. Program swing and de-emphasis */
2551
	cnl_ddi_vswing_program(encoder, level, type);
2552 2553 2554 2555 2556 2557 2558

	/* 6. Set training enable to trigger update */
	val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
	val |= TX_TRAINING_EN;
	I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
}

2559
static void icl_ddi_combo_vswing_program(struct drm_i915_private *dev_priv,
2560
					u32 level, enum phy phy, int type,
2561
					int rate)
2562
{
2563
	const struct cnl_ddi_buf_trans *ddi_translations = NULL;
2564 2565 2566
	u32 n_entries, val;
	int ln;

2567 2568
	ddi_translations = icl_get_combo_buf_trans(dev_priv, type, rate,
						   &n_entries);
2569 2570 2571 2572 2573 2574 2575 2576
	if (!ddi_translations)
		return;

	if (level >= n_entries) {
		DRM_DEBUG_KMS("DDI translation not found for level %d. Using %d instead.", level, n_entries - 1);
		level = n_entries - 1;
	}

2577
	/* Set PORT_TX_DW5 */
2578
	val = I915_READ(ICL_PORT_TX_DW5_LN0(phy));
2579 2580 2581
	val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
		  TAP2_DISABLE | TAP3_DISABLE);
	val |= SCALING_MODE_SEL(0x2);
2582
	val |= RTERM_SELECT(0x6);
2583
	val |= TAP3_DISABLE;
2584
	I915_WRITE(ICL_PORT_TX_DW5_GRP(phy), val);
2585 2586

	/* Program PORT_TX_DW2 */
2587
	val = I915_READ(ICL_PORT_TX_DW2_LN0(phy));
2588 2589
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2590 2591
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
2592
	/* Program Rcomp scalar for every table entry */
2593
	val |= RCOMP_SCALAR(0x98);
2594
	I915_WRITE(ICL_PORT_TX_DW2_GRP(phy), val);
2595 2596 2597 2598

	/* Program PORT_TX_DW4 */
	/* We cannot write to GRP. It would overwrite individual loadgen. */
	for (ln = 0; ln <= 3; ln++) {
2599
		val = I915_READ(ICL_PORT_TX_DW4_LN(ln, phy));
2600 2601
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2602 2603 2604
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2605
		I915_WRITE(ICL_PORT_TX_DW4_LN(ln, phy), val);
2606
	}
2607 2608

	/* Program PORT_TX_DW7 */
2609
	val = I915_READ(ICL_PORT_TX_DW7_LN0(phy));
2610 2611
	val &= ~N_SCALAR_MASK;
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2612
	I915_WRITE(ICL_PORT_TX_DW7_GRP(phy), val);
2613 2614 2615 2616 2617 2618 2619
}

static void icl_combo_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
					      u32 level,
					      enum intel_output_type type)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2620
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640
	int width = 0;
	int rate = 0;
	u32 val;
	int ln = 0;

	if (type == INTEL_OUTPUT_HDMI) {
		width = 4;
		/* Rate is always < than 6GHz for HDMI */
	} else {
		struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

		width = intel_dp->lane_count;
		rate = intel_dp->link_rate;
	}

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
2641
	val = I915_READ(ICL_PORT_PCS_DW1_LN0(phy));
2642 2643 2644 2645
	if (type == INTEL_OUTPUT_HDMI)
		val &= ~COMMON_KEEPER_EN;
	else
		val |= COMMON_KEEPER_EN;
2646
	I915_WRITE(ICL_PORT_PCS_DW1_GRP(phy), val);
2647 2648 2649 2650 2651 2652 2653 2654 2655

	/* 2. Program loadgen select */
	/*
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
	 */
	for (ln = 0; ln <= 3; ln++) {
2656
		val = I915_READ(ICL_PORT_TX_DW4_LN(ln, phy));
2657 2658 2659 2660 2661 2662
		val &= ~LOADGEN_SELECT;

		if ((rate <= 600000 && width == 4 && ln >= 1) ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
			val |= LOADGEN_SELECT;
		}
2663
		I915_WRITE(ICL_PORT_TX_DW4_LN(ln, phy), val);
2664 2665 2666
	}

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2667
	val = I915_READ(ICL_PORT_CL_DW5(phy));
2668
	val |= SUS_CLOCK_CONFIG;
2669
	I915_WRITE(ICL_PORT_CL_DW5(phy), val);
2670 2671

	/* 4. Clear training enable to change swing values */
2672
	val = I915_READ(ICL_PORT_TX_DW5_LN0(phy));
2673
	val &= ~TX_TRAINING_EN;
2674
	I915_WRITE(ICL_PORT_TX_DW5_GRP(phy), val);
2675 2676

	/* 5. Program swing and de-emphasis */
2677
	icl_ddi_combo_vswing_program(dev_priv, level, phy, type, rate);
2678 2679

	/* 6. Set training enable to trigger update */
2680
	val = I915_READ(ICL_PORT_TX_DW5_LN0(phy));
2681
	val |= TX_TRAINING_EN;
2682
	I915_WRITE(ICL_PORT_TX_DW5_GRP(phy), val);
2683 2684
}

2685 2686 2687 2688 2689
static void icl_mg_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
					   int link_clock,
					   u32 level)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2690
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705
	const struct icl_mg_phy_ddi_buf_trans *ddi_translations;
	u32 n_entries, val;
	int ln;

	n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations);
	ddi_translations = icl_mg_phy_ddi_translations;
	/* The table does not have values for level 3 and level 9. */
	if (level >= n_entries || level == 3 || level == 9) {
		DRM_DEBUG_KMS("DDI translation not found for level %d. Using %d instead.",
			      level, n_entries - 2);
		level = n_entries - 2;
	}

	/* Set MG_TX_LINK_PARAMS cri_use_fs32 to 0. */
	for (ln = 0; ln < 2; ln++) {
2706
		val = I915_READ(MG_TX1_LINK_PARAMS(ln, tc_port));
2707
		val &= ~CRI_USE_FS32;
2708
		I915_WRITE(MG_TX1_LINK_PARAMS(ln, tc_port), val);
2709

2710
		val = I915_READ(MG_TX2_LINK_PARAMS(ln, tc_port));
2711
		val &= ~CRI_USE_FS32;
2712
		I915_WRITE(MG_TX2_LINK_PARAMS(ln, tc_port), val);
2713 2714 2715 2716
	}

	/* Program MG_TX_SWINGCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2717
		val = I915_READ(MG_TX1_SWINGCTRL(ln, tc_port));
2718 2719 2720
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2721
		I915_WRITE(MG_TX1_SWINGCTRL(ln, tc_port), val);
2722

2723
		val = I915_READ(MG_TX2_SWINGCTRL(ln, tc_port));
2724 2725 2726
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2727
		I915_WRITE(MG_TX2_SWINGCTRL(ln, tc_port), val);
2728 2729 2730 2731
	}

	/* Program MG_TX_DRVCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2732
		val = I915_READ(MG_TX1_DRVCTRL(ln, tc_port));
2733 2734 2735 2736 2737 2738 2739
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2740
		I915_WRITE(MG_TX1_DRVCTRL(ln, tc_port), val);
2741

2742
		val = I915_READ(MG_TX2_DRVCTRL(ln, tc_port));
2743 2744 2745 2746 2747 2748 2749
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2750
		I915_WRITE(MG_TX2_DRVCTRL(ln, tc_port), val);
2751 2752 2753 2754 2755 2756 2757 2758 2759 2760

		/* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
	}

	/*
	 * Program MG_CLKHUB<LN, port being used> with value from frequency table
	 * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
	 * values from table for which TX1 and TX2 enabled.
	 */
	for (ln = 0; ln < 2; ln++) {
2761
		val = I915_READ(MG_CLKHUB(ln, tc_port));
2762 2763 2764 2765
		if (link_clock < 300000)
			val |= CFG_LOW_RATE_LKREN_EN;
		else
			val &= ~CFG_LOW_RATE_LKREN_EN;
2766
		I915_WRITE(MG_CLKHUB(ln, tc_port), val);
2767 2768 2769 2770
	}

	/* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
	for (ln = 0; ln < 2; ln++) {
2771
		val = I915_READ(MG_TX1_DCC(ln, tc_port));
2772 2773 2774 2775 2776 2777 2778
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
		if (link_clock <= 500000) {
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2779
		I915_WRITE(MG_TX1_DCC(ln, tc_port), val);
2780

2781
		val = I915_READ(MG_TX2_DCC(ln, tc_port));
2782 2783 2784 2785 2786 2787 2788
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
		if (link_clock <= 500000) {
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2789
		I915_WRITE(MG_TX2_DCC(ln, tc_port), val);
2790 2791 2792 2793
	}

	/* Program MG_TX_PISO_READLOAD with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2794
		val = I915_READ(MG_TX1_PISO_READLOAD(ln, tc_port));
2795
		val |= CRI_CALCINIT;
2796
		I915_WRITE(MG_TX1_PISO_READLOAD(ln, tc_port), val);
2797

2798
		val = I915_READ(MG_TX2_PISO_READLOAD(ln, tc_port));
2799
		val |= CRI_CALCINIT;
2800
		I915_WRITE(MG_TX2_PISO_READLOAD(ln, tc_port), val);
2801 2802 2803 2804 2805 2806
	}
}

static void icl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int link_clock,
				    u32 level,
2807 2808
				    enum intel_output_type type)
{
2809
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2810
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2811

2812
	if (intel_phy_is_combo(dev_priv, phy))
2813 2814
		icl_combo_phy_ddi_vswing_sequence(encoder, level, type);
	else
2815
		icl_mg_phy_ddi_vswing_sequence(encoder, link_clock, level);
2816 2817
}

2818 2819 2820 2821 2822 2823 2824 2825 2826
static void
tgl_dkl_phy_ddi_vswing_sequence(struct intel_encoder *encoder, int link_clock,
				u32 level)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
	const struct tgl_dkl_phy_ddi_buf_trans *ddi_translations;
	u32 n_entries, val, ln, dpcnt_mask, dpcnt_val;

2827 2828 2829 2830 2831 2832 2833
	if (encoder->type == INTEL_OUTPUT_HDMI) {
		n_entries = ARRAY_SIZE(tgl_dkl_phy_hdmi_ddi_trans);
		ddi_translations = tgl_dkl_phy_hdmi_ddi_trans;
	} else {
		n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans);
		ddi_translations = tgl_dkl_phy_dp_ddi_trans;
	}
2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847

	if (level >= n_entries)
		level = n_entries - 1;

	dpcnt_mask = (DKL_TX_PRESHOOT_COEFF_MASK |
		      DKL_TX_DE_EMPAHSIS_COEFF_MASK |
		      DKL_TX_VSWING_CONTROL_MASK);
	dpcnt_val = DKL_TX_VSWING_CONTROL(ddi_translations[level].dkl_vswing_control);
	dpcnt_val |= DKL_TX_DE_EMPHASIS_COEFF(ddi_translations[level].dkl_de_emphasis_control);
	dpcnt_val |= DKL_TX_PRESHOOT_COEFF(ddi_translations[level].dkl_preshoot_control);

	for (ln = 0; ln < 2; ln++) {
		I915_WRITE(HIP_INDEX_REG(tc_port), HIP_INDEX_VAL(tc_port, ln));

2848 2849
		I915_WRITE(DKL_TX_PMD_LANE_SUS(tc_port), 0);

2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880
		/* All the registers are RMW */
		val = I915_READ(DKL_TX_DPCNTL0(tc_port));
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
		I915_WRITE(DKL_TX_DPCNTL0(tc_port), val);

		val = I915_READ(DKL_TX_DPCNTL1(tc_port));
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
		I915_WRITE(DKL_TX_DPCNTL1(tc_port), val);

		val = I915_READ(DKL_TX_DPCNTL2(tc_port));
		val &= ~DKL_TX_DP20BITMODE;
		I915_WRITE(DKL_TX_DPCNTL2(tc_port), val);
	}
}

static void tgl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int link_clock,
				    u32 level,
				    enum intel_output_type type)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);

	if (intel_phy_is_combo(dev_priv, phy))
		icl_combo_phy_ddi_vswing_sequence(encoder, level, type);
	else
		tgl_dkl_phy_ddi_vswing_sequence(encoder, link_clock, level);
}

2881
static u32 translate_signal_level(int signal_levels)
2882
{
2883
	int i;
2884

2885 2886 2887
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
2888 2889
	}

2890 2891 2892 2893
	WARN(1, "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
	     signal_levels);

	return 0;
2894 2895
}

2896
static u32 intel_ddi_dp_level(struct intel_dp *intel_dp)
2897
{
2898
	u8 train_set = intel_dp->train_set[0];
2899 2900 2901 2902 2903 2904
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);

	return translate_signal_level(signal_levels);
}

2905
u32 bxt_signal_levels(struct intel_dp *intel_dp)
2906 2907
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2908
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
2909
	struct intel_encoder *encoder = &dport->base;
2910
	int level = intel_ddi_dp_level(intel_dp);
2911

2912 2913 2914 2915
	if (INTEL_GEN(dev_priv) >= 12)
		tgl_ddi_vswing_sequence(encoder, intel_dp->link_rate,
					level, encoder->type);
	else if (INTEL_GEN(dev_priv) >= 11)
2916 2917
		icl_ddi_vswing_sequence(encoder, intel_dp->link_rate,
					level, encoder->type);
2918
	else if (IS_CANNONLAKE(dev_priv))
2919
		cnl_ddi_vswing_sequence(encoder, level, encoder->type);
2920
	else
2921
		bxt_ddi_vswing_sequence(encoder, level, encoder->type);
2922 2923 2924 2925

	return 0;
}

2926
u32 ddi_signal_levels(struct intel_dp *intel_dp)
2927 2928 2929 2930
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
	struct intel_encoder *encoder = &dport->base;
2931
	int level = intel_ddi_dp_level(intel_dp);
2932

2933
	if (IS_GEN9_BC(dev_priv))
2934
		skl_ddi_set_iboost(encoder, level, encoder->type);
2935

2936 2937 2938
	return DDI_BUF_TRANS_SELECT(level);
}

2939
static inline
2940
u32 icl_dpclka_cfgcr0_clk_off(struct drm_i915_private *dev_priv,
2941
			      enum phy phy)
2942
{
2943 2944 2945 2946 2947
	if (intel_phy_is_combo(dev_priv, phy)) {
		return ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
	} else if (intel_phy_is_tc(dev_priv, phy)) {
		enum tc_port tc_port = intel_port_to_tc(dev_priv,
							(enum port)phy);
2948 2949 2950 2951 2952 2953 2954

		return ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port);
	}

	return 0;
}

2955 2956
static void icl_map_plls_to_ports(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
2957
{
2958
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2959
	struct intel_shared_dpll *pll = crtc_state->shared_dpll;
2960
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2961
	u32 val;
2962

2963
	mutex_lock(&dev_priv->dpll_lock);
2964

2965 2966
	val = I915_READ(ICL_DPCLKA_CFGCR0);
	WARN_ON((val & icl_dpclka_cfgcr0_clk_off(dev_priv, phy)) == 0);
2967

2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982
	if (intel_phy_is_combo(dev_priv, phy)) {
		/*
		 * Even though this register references DDIs, note that we
		 * want to pass the PHY rather than the port (DDI).  For
		 * ICL, port=phy in all cases so it doesn't matter, but for
		 * EHL the bspec notes the following:
		 *
		 *   "DDID clock tied to DDIA clock, so DPCLKA_CFGCR0 DDIA
		 *   Clock Select chooses the PLL for both DDIA and DDID and
		 *   drives port A in all cases."
		 */
		val &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
		val |= ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
		I915_WRITE(ICL_DPCLKA_CFGCR0, val);
		POSTING_READ(ICL_DPCLKA_CFGCR0);
2983
	}
2984

2985 2986
	val &= ~icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
	I915_WRITE(ICL_DPCLKA_CFGCR0, val);
2987 2988

	mutex_unlock(&dev_priv->dpll_lock);
2989 2990
}

2991
static void icl_unmap_plls_to_ports(struct intel_encoder *encoder)
2992
{
2993
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2994
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2995
	u32 val;
2996

2997
	mutex_lock(&dev_priv->dpll_lock);
2998

2999 3000 3001
	val = I915_READ(ICL_DPCLKA_CFGCR0);
	val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
	I915_WRITE(ICL_DPCLKA_CFGCR0, val);
3002

3003
	mutex_unlock(&dev_priv->dpll_lock);
3004 3005
}

3006 3007 3008
void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3009
	u32 val;
3010 3011 3012
	enum port port;
	u32 port_mask;
	bool ddi_clk_needed;
3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032

	/*
	 * In case of DP MST, we sanitize the primary encoder only, not the
	 * virtual ones.
	 */
	if (encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
		u8 pipe_mask;
		bool is_mst;

		intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
		/*
		 * In the unlikely case that BIOS enables DP in MST mode, just
		 * warn since our MST HW readout is incomplete.
		 */
		if (WARN_ON(is_mst))
			return;
	}
3033

3034 3035
	port_mask = BIT(encoder->port);
	ddi_clk_needed = encoder->base.crtc;
3036

3037 3038
	if (encoder->type == INTEL_OUTPUT_DSI) {
		struct intel_encoder *other_encoder;
3039

3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052
		port_mask = intel_dsi_encoder_ports(encoder);
		/*
		 * Sanity check that we haven't incorrectly registered another
		 * encoder using any of the ports of this DSI encoder.
		 */
		for_each_intel_encoder(&dev_priv->drm, other_encoder) {
			if (other_encoder == encoder)
				continue;

			if (WARN_ON(port_mask & BIT(other_encoder->port)))
				return;
		}
		/*
3053 3054
		 * For DSI we keep the ddi clocks gated
		 * except during enable/disable sequence.
3055
		 */
3056
		ddi_clk_needed = false;
3057 3058
	}

3059
	val = I915_READ(ICL_DPCLKA_CFGCR0);
3060
	for_each_port_masked(port, port_mask) {
3061 3062
		enum phy phy = intel_port_to_phy(dev_priv, port);

3063 3064
		bool ddi_clk_ungated = !(val &
					 icl_dpclka_cfgcr0_clk_off(dev_priv,
3065
								   phy));
3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076

		if (ddi_clk_needed == ddi_clk_ungated)
			continue;

		/*
		 * Punt on the case now where clock is gated, but it would
		 * be needed by the port. Something else is really broken then.
		 */
		if (WARN_ON(ddi_clk_needed))
			continue;

3077 3078 3079 3080
		DRM_NOTE("PHY %c is disabled/in DSI mode with an ungated DDI clock, gate it\n",
			 phy_name(port));
		val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
		I915_WRITE(ICL_DPCLKA_CFGCR0, val);
3081
	}
3082 3083
}

3084
static void intel_ddi_clk_select(struct intel_encoder *encoder,
3085
				 const struct intel_crtc_state *crtc_state)
3086
{
3087
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3088
	enum port port = encoder->port;
3089
	enum phy phy = intel_port_to_phy(dev_priv, port);
3090
	u32 val;
3091
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
3092

3093 3094 3095
	if (WARN_ON(!pll))
		return;

3096
	mutex_lock(&dev_priv->dpll_lock);
3097

3098
	if (INTEL_GEN(dev_priv) >= 11) {
3099
		if (!intel_phy_is_combo(dev_priv, phy))
3100
			I915_WRITE(DDI_CLK_SEL(port),
3101
				   icl_pll_to_ddi_clk_sel(encoder, crtc_state));
3102 3103 3104 3105 3106 3107
		else if (IS_ELKHARTLAKE(dev_priv) && port >= PORT_C)
			/*
			 * MG does not exist but the programming is required
			 * to ungate DDIC and DDID
			 */
			I915_WRITE(DDI_CLK_SEL(port), DDI_CLK_SEL_MG);
3108
	} else if (IS_CANNONLAKE(dev_priv)) {
R
Rodrigo Vivi 已提交
3109 3110
		/* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */
		val = I915_READ(DPCLKA_CFGCR0);
3111
		val &= ~DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
3112
		val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, port);
R
Rodrigo Vivi 已提交
3113
		I915_WRITE(DPCLKA_CFGCR0, val);
3114

R
Rodrigo Vivi 已提交
3115 3116 3117 3118 3119 3120
		/*
		 * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI.
		 * This step and the step before must be done with separate
		 * register writes.
		 */
		val = I915_READ(DPCLKA_CFGCR0);
R
Rodrigo Vivi 已提交
3121
		val &= ~DPCLKA_CFGCR0_DDI_CLK_OFF(port);
R
Rodrigo Vivi 已提交
3122 3123
		I915_WRITE(DPCLKA_CFGCR0, val);
	} else if (IS_GEN9_BC(dev_priv)) {
3124
		/* DDI -> PLL mapping  */
3125 3126 3127
		val = I915_READ(DPLL_CTRL2);

		val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
3128
			 DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
3129
		val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
3130 3131 3132
			DPLL_CTRL2_DDI_SEL_OVERRIDE(port));

		I915_WRITE(DPLL_CTRL2, val);
3133

3134
	} else if (INTEL_GEN(dev_priv) < 9) {
3135
		I915_WRITE(PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
3136
	}
3137 3138

	mutex_unlock(&dev_priv->dpll_lock);
3139 3140
}

3141 3142 3143
static void intel_ddi_clk_disable(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3144
	enum port port = encoder->port;
3145
	enum phy phy = intel_port_to_phy(dev_priv, port);
3146

3147
	if (INTEL_GEN(dev_priv) >= 11) {
3148 3149
		if (!intel_phy_is_combo(dev_priv, phy) ||
		    (IS_ELKHARTLAKE(dev_priv) && port >= PORT_C))
3150 3151
			I915_WRITE(DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
	} else if (IS_CANNONLAKE(dev_priv)) {
3152 3153
		I915_WRITE(DPCLKA_CFGCR0, I915_READ(DPCLKA_CFGCR0) |
			   DPCLKA_CFGCR0_DDI_CLK_OFF(port));
3154
	} else if (IS_GEN9_BC(dev_priv)) {
3155 3156
		I915_WRITE(DPLL_CTRL2, I915_READ(DPLL_CTRL2) |
			   DPLL_CTRL2_DDI_CLK_OFF(port));
3157
	} else if (INTEL_GEN(dev_priv) < 9) {
3158
		I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
3159
	}
3160 3161
}

3162 3163
static void
icl_phy_set_clock_gating(struct intel_digital_port *dig_port, bool enable)
3164 3165
{
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3166
	enum tc_port tc_port = intel_port_to_tc(dev_priv, dig_port->base.port);
3167
	u32 val, bits;
3168
	int ln;
3169 3170 3171 3172

	if (tc_port == PORT_TC_NONE)
		return;

3173 3174 3175
	bits = MG_DP_MODE_CFG_TR2PWR_GATING | MG_DP_MODE_CFG_TRPWR_GATING |
	       MG_DP_MODE_CFG_CLNPWR_GATING | MG_DP_MODE_CFG_DIGPWR_GATING |
	       MG_DP_MODE_CFG_GAONPWR_GATING;
3176

3177
	for (ln = 0; ln < 2; ln++) {
3178 3179 3180 3181
		if (INTEL_GEN(dev_priv) >= 12) {
			I915_WRITE(HIP_INDEX_REG(tc_port), HIP_INDEX_VAL(tc_port, ln));
			val = I915_READ(DKL_DP_MODE(tc_port));
		} else {
3182
			val = I915_READ(MG_DP_MODE(ln, tc_port));
3183 3184
		}

3185 3186 3187 3188
		if (enable)
			val |= bits;
		else
			val &= ~bits;
3189 3190 3191 3192

		if (INTEL_GEN(dev_priv) >= 12)
			I915_WRITE(DKL_DP_MODE(tc_port), val);
		else
3193
			I915_WRITE(MG_DP_MODE(ln, tc_port), val);
3194 3195
	}

3196 3197 3198 3199 3200 3201 3202
	if (INTEL_GEN(dev_priv) == 11) {
		bits = MG_MISC_SUS0_CFG_TR2PWR_GATING |
		       MG_MISC_SUS0_CFG_CL2PWR_GATING |
		       MG_MISC_SUS0_CFG_GAONPWR_GATING |
		       MG_MISC_SUS0_CFG_TRPWR_GATING |
		       MG_MISC_SUS0_CFG_CL1PWR_GATING |
		       MG_MISC_SUS0_CFG_DGPWR_GATING;
3203

3204 3205 3206 3207 3208 3209 3210
		val = I915_READ(MG_MISC_SUS0(tc_port));
		if (enable)
			val |= (bits | MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(3));
		else
			val &= ~(bits | MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK);
		I915_WRITE(MG_MISC_SUS0(tc_port), val);
	}
3211 3212
}

3213 3214 3215
static void
icl_program_mg_dp_mode(struct intel_digital_port *intel_dig_port,
		       const struct intel_crtc_state *crtc_state)
3216 3217
{
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
3218
	enum tc_port tc_port = intel_port_to_tc(dev_priv, intel_dig_port->base.port);
3219 3220
	u32 ln0, ln1, pin_assignment;
	u8 width;
3221

3222
	if (intel_dig_port->tc_mode == TC_PORT_TBT_ALT)
3223 3224
		return;

3225 3226 3227 3228 3229 3230
	if (INTEL_GEN(dev_priv) >= 12) {
		I915_WRITE(HIP_INDEX_REG(tc_port), HIP_INDEX_VAL(tc_port, 0x0));
		ln0 = I915_READ(DKL_DP_MODE(tc_port));
		I915_WRITE(HIP_INDEX_REG(tc_port), HIP_INDEX_VAL(tc_port, 0x1));
		ln1 = I915_READ(DKL_DP_MODE(tc_port));
	} else {
3231 3232
		ln0 = I915_READ(MG_DP_MODE(0, tc_port));
		ln1 = I915_READ(MG_DP_MODE(1, tc_port));
3233
	}
3234

3235 3236
	ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X1_MODE);
	ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
3237

3238 3239 3240
	/* DPPATC */
	pin_assignment = intel_tc_port_get_pin_assignment_mask(intel_dig_port);
	width = crtc_state->lane_count;
3241

3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266
	switch (pin_assignment) {
	case 0x0:
		WARN_ON(intel_dig_port->tc_mode != TC_PORT_LEGACY);
		if (width == 1) {
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x1:
		if (width == 4) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x2:
		if (width == 2) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x3:
	case 0x5:
		if (width == 1) {
3267 3268
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
3269 3270 3271
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
3272 3273
		}
		break;
3274 3275 3276 3277 3278 3279 3280 3281 3282
	case 0x4:
	case 0x6:
		if (width == 1) {
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
3283 3284
		break;
	default:
3285
		MISSING_CASE(pin_assignment);
3286 3287
	}

3288 3289 3290 3291 3292 3293
	if (INTEL_GEN(dev_priv) >= 12) {
		I915_WRITE(HIP_INDEX_REG(tc_port), HIP_INDEX_VAL(tc_port, 0x0));
		I915_WRITE(DKL_DP_MODE(tc_port), ln0);
		I915_WRITE(HIP_INDEX_REG(tc_port), HIP_INDEX_VAL(tc_port, 0x1));
		I915_WRITE(DKL_DP_MODE(tc_port), ln1);
	} else {
3294 3295
		I915_WRITE(MG_DP_MODE(0, tc_port), ln0);
		I915_WRITE(MG_DP_MODE(1, tc_port), ln1);
3296
	}
3297 3298
}

3299 3300 3301 3302 3303 3304 3305 3306 3307 3308
static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
{
	if (!crtc_state->fec_enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
		DRM_DEBUG_KMS("Failed to set FEC_READY in the sink\n");
}

3309 3310 3311 3312
static void intel_ddi_enable_fec(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3313
	struct intel_dp *intel_dp;
3314 3315 3316 3317 3318
	u32 val;

	if (!crtc_state->fec_enable)
		return;

3319 3320
	intel_dp = enc_to_intel_dp(&encoder->base);
	val = I915_READ(intel_dp->regs.dp_tp_ctl);
3321
	val |= DP_TP_CTL_FEC_ENABLE;
3322
	I915_WRITE(intel_dp->regs.dp_tp_ctl, val);
3323

3324
	if (intel_de_wait_for_set(dev_priv, intel_dp->regs.dp_tp_status,
3325
				  DP_TP_STATUS_FEC_ENABLE_LIVE, 1))
3326 3327 3328
		DRM_ERROR("Timed out waiting for FEC Enable Status\n");
}

A
Anusha Srivatsa 已提交
3329 3330 3331 3332
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
					const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3333
	struct intel_dp *intel_dp;
A
Anusha Srivatsa 已提交
3334 3335 3336 3337 3338
	u32 val;

	if (!crtc_state->fec_enable)
		return;

3339 3340
	intel_dp = enc_to_intel_dp(&encoder->base);
	val = I915_READ(intel_dp->regs.dp_tp_ctl);
A
Anusha Srivatsa 已提交
3341
	val &= ~DP_TP_CTL_FEC_ENABLE;
3342 3343
	I915_WRITE(intel_dp->regs.dp_tp_ctl, val);
	POSTING_READ(intel_dp->regs.dp_tp_ctl);
A
Anusha Srivatsa 已提交
3344 3345
}

3346 3347 3348
static void
tgl_clear_psr2_transcoder_exitline(const struct intel_crtc_state *cstate)
{
3349
	struct drm_i915_private *dev_priv = to_i915(cstate->uapi.crtc->dev);
3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363
	u32 val;

	if (!cstate->dc3co_exitline)
		return;

	val = I915_READ(EXITLINE(cstate->cpu_transcoder));
	val &= ~(EXITLINE_MASK | EXITLINE_ENABLE);
	I915_WRITE(EXITLINE(cstate->cpu_transcoder), val);
}

static void
tgl_set_psr2_transcoder_exitline(const struct intel_crtc_state *cstate)
{
	u32 val, exit_scanlines;
3364
	struct drm_i915_private *dev_priv = to_i915(cstate->uapi.crtc->dev);
3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381

	if (!cstate->dc3co_exitline)
		return;

	exit_scanlines = cstate->dc3co_exitline;
	exit_scanlines <<= EXITLINE_SHIFT;
	val = I915_READ(EXITLINE(cstate->cpu_transcoder));
	val &= ~(EXITLINE_MASK | EXITLINE_ENABLE);
	val |= exit_scanlines;
	val |= EXITLINE_ENABLE;
	I915_WRITE(EXITLINE(cstate->cpu_transcoder), val);
}

static void tgl_dc3co_exitline_compute_config(struct intel_encoder *encoder,
					      struct intel_crtc_state *cstate)
{
	u32 exit_scanlines;
3382
	struct drm_i915_private *dev_priv = to_i915(cstate->uapi.crtc->dev);
3383
	u32 crtc_vdisplay = cstate->hw.adjusted_mode.crtc_vdisplay;
3384 3385 3386 3387 3388 3389 3390

	cstate->dc3co_exitline = 0;

	if (!(dev_priv->csr.allowed_dc_mask & DC_STATE_EN_DC3CO))
		return;

	/* B.Specs:49196 DC3CO only works with pipeA and DDIA.*/
3391
	if (to_intel_crtc(cstate->uapi.crtc)->pipe != PIPE_A ||
3392 3393 3394
	    encoder->port != PORT_A)
		return;

3395
	if (!cstate->has_psr2 || !cstate->hw.active)
3396 3397 3398 3399 3400 3401 3402
		return;

	/*
	 * DC3CO Exit time 200us B.Spec 49196
	 * PSR2 transcoder Early Exit scanlines = ROUNDUP(200 / line time) + 1
	 */
	exit_scanlines =
3403
		intel_usecs_to_scanlines(&cstate->hw.adjusted_mode, 200) + 1;
3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414

	if (WARN_ON(exit_scanlines > crtc_vdisplay))
		return;

	cstate->dc3co_exitline = crtc_vdisplay - exit_scanlines;
	DRM_DEBUG_KMS("DC3CO exit scanlines %d\n", cstate->dc3co_exitline);
}

static void tgl_dc3co_exitline_get_config(struct intel_crtc_state *crtc_state)
{
	u32 val;
3415
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
3416 3417 3418 3419 3420 3421 3422 3423 3424 3425

	if (INTEL_GEN(dev_priv) < 12)
		return;

	val = I915_READ(EXITLINE(crtc_state->cpu_transcoder));

	if (val & EXITLINE_ENABLE)
		crtc_state->dc3co_exitline = val & EXITLINE_MASK;
}

3426 3427 3428 3429 3430 3431 3432 3433 3434 3435
static void tgl_ddi_pre_enable_dp(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
	int level = intel_ddi_dp_level(intel_dp);
3436
	enum transcoder transcoder = crtc_state->cpu_transcoder;
3437

3438
	tgl_set_psr2_transcoder_exitline(crtc_state);
3439 3440 3441
	intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
				 crtc_state->lane_count, is_mst);

3442 3443 3444
	intel_dp->regs.dp_tp_ctl = TGL_DP_TP_CTL(transcoder);
	intel_dp->regs.dp_tp_status = TGL_DP_TP_STATUS(transcoder);

3445 3446 3447 3448 3449 3450
	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */
3451

3452
	/* 2. Enable Panel Power if PPS is required */
3453 3454 3455
	intel_edp_panel_on(intel_dp);

	/*
3456 3457 3458 3459 3460
	 * 3. For non-TBT Type-C ports, set FIA lane count
	 * (DFLEXDPSP.DPX4TXLATC)
	 *
	 * This was done before tgl_ddi_pre_enable_dp by
	 * haswell_crtc_enable()->intel_encoders_pre_pll_enable().
3461 3462
	 */

3463 3464 3465 3466 3467 3468 3469
	/*
	 * 4. Enable the port PLL.
	 *
	 * The PLL enabling itself was already done before this function by
	 * haswell_crtc_enable()->intel_enable_shared_dpll().  We need only
	 * configure the PLL to port mapping here.
	 */
3470 3471
	intel_ddi_clk_select(encoder, crtc_state);

3472
	/* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
3473 3474 3475 3476 3477
	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);

3478
	/* 6. Program DP_MODE */
3479
	icl_program_mg_dp_mode(dig_port, crtc_state);
3480 3481

	/*
3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493
	 * 7. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 7.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
3494 3495 3496
	 */
	intel_ddi_enable_pipe_clock(crtc_state);

3497 3498 3499 3500
	/*
	 * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
3501 3502
	intel_ddi_config_transcoder_func(crtc_state);

3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514
	/*
	 * 7.c Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/*
	 * 7.d Type C with DP alternate or fixed/legacy/static connection -
	 * Disable PHY clock gating per Type-C DDI Buffer page
	 */
3515
	icl_phy_set_clock_gating(dig_port, false);
3516

3517
	/* 7.e Configure voltage swing and related IO settings */
3518
	tgl_ddi_vswing_sequence(encoder, crtc_state->port_clock, level,
3519 3520
				encoder->type);

3521 3522 3523 3524
	/*
	 * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
	 * the used lanes of the DDI.
	 */
3525 3526 3527 3528 3529 3530 3531 3532 3533
	if (intel_phy_is_combo(dev_priv, phy)) {
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
					       crtc_state->lane_count,
					       lane_reversal);
	}

3534 3535 3536 3537 3538 3539 3540 3541
	/*
	 * 7.g Configure and enable DDI_BUF_CTL
	 * 7.h Wait for DDI_BUF_CTL DDI Idle Status = 0b (Not Idle), timeout
	 *     after 500 us.
	 *
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553
	intel_ddi_init_dp_buf_reg(encoder);

	if (!is_mst)
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);

	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3554 3555 3556 3557 3558 3559 3560 3561

	/*
	 * 7.i Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
3562 3563
	intel_dp_start_link_train(intel_dp);

3564
	/* 7.k Set DP_TP_CTL link training to Normal */
3565 3566
	if (!is_trans_port_sync_mode(crtc_state))
		intel_dp_stop_link_train(intel_dp);
3567

3568 3569 3570 3571 3572 3573 3574 3575 3576
	/*
	 * TODO: enable clock gating
	 *
	 * It is not written in DP enabling sequence but "PHY Clockgating
	 * programming" states that clock gating should be enabled after the
	 * link training but doing so causes all the following trainings to fail
	 * so not enabling it for now.
	 */

3577
	/* 7.l Configure and enable FEC if needed */
3578 3579 3580 3581 3582 3583 3584
	intel_ddi_enable_fec(encoder, crtc_state);
	intel_dsc_enable(encoder, crtc_state);
}

static void hsw_ddi_pre_enable_dp(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
3585
{
3586 3587
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3588
	enum port port = encoder->port;
3589
	enum phy phy = intel_port_to_phy(dev_priv, port);
3590
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
3591
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
3592
	int level = intel_ddi_dp_level(intel_dp);
3593

3594
	WARN_ON(is_mst && (port == PORT_A || port == PORT_E));
3595

3596 3597
	intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
				 crtc_state->lane_count, is_mst);
3598

3599 3600 3601
	intel_dp->regs.dp_tp_ctl = DP_TP_CTL(port);
	intel_dp->regs.dp_tp_status = DP_TP_STATUS(port);

3602
	intel_edp_panel_on(intel_dp);
3603

3604
	intel_ddi_clk_select(encoder, crtc_state);
3605

3606
	if (!intel_phy_is_tc(dev_priv, phy) ||
3607 3608 3609
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);
3610

3611
	icl_program_mg_dp_mode(dig_port, crtc_state);
3612
	icl_phy_set_clock_gating(dig_port, false);
P
Paulo Zanoni 已提交
3613

3614
	if (INTEL_GEN(dev_priv) >= 11)
3615 3616
		icl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, encoder->type);
3617
	else if (IS_CANNONLAKE(dev_priv))
3618
		cnl_ddi_vswing_sequence(encoder, level, encoder->type);
3619
	else if (IS_GEN9_LP(dev_priv))
3620
		bxt_ddi_vswing_sequence(encoder, level, encoder->type);
3621
	else
3622
		intel_prepare_dp_ddi_buffers(encoder, crtc_state);
3623

3624
	if (intel_phy_is_combo(dev_priv, phy)) {
3625 3626 3627
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

3628
		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
3629 3630 3631 3632
					       crtc_state->lane_count,
					       lane_reversal);
	}

3633
	intel_ddi_init_dp_buf_reg(encoder);
3634 3635
	if (!is_mst)
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
3636 3637
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
					      true);
3638
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3639
	intel_dp_start_link_train(intel_dp);
3640 3641
	if ((port != PORT_A || INTEL_GEN(dev_priv) >= 9) &&
	    !is_trans_port_sync_mode(crtc_state))
3642
		intel_dp_stop_link_train(intel_dp);
3643

3644 3645
	intel_ddi_enable_fec(encoder, crtc_state);

3646
	icl_phy_set_clock_gating(dig_port, true);
3647

3648 3649
	if (!is_mst)
		intel_ddi_enable_pipe_clock(crtc_state);
3650 3651

	intel_dsc_enable(encoder, crtc_state);
3652
}
3653

3654 3655 3656 3657 3658 3659 3660 3661 3662 3663
static void intel_ddi_pre_enable_dp(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (INTEL_GEN(dev_priv) >= 12)
		tgl_ddi_pre_enable_dp(encoder, crtc_state, conn_state);
	else
		hsw_ddi_pre_enable_dp(encoder, crtc_state, conn_state);
3664

3665 3666 3667 3668 3669
	/* MST will call a setting of MSA after an allocating of Virtual Channel
	 * from MST encoder pre_enable callback.
	 */
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
		intel_ddi_set_dp_msa(crtc_state, conn_state);
3670 3671
}

3672
static void intel_ddi_pre_enable_hdmi(struct intel_encoder *encoder,
3673
				      const struct intel_crtc_state *crtc_state,
3674
				      const struct drm_connector_state *conn_state)
3675
{
3676 3677
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
3678
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3679
	enum port port = encoder->port;
3680
	int level = intel_ddi_hdmi_level(dev_priv, port);
3681
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
3682

3683
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
3684
	intel_ddi_clk_select(encoder, crtc_state);
3685 3686 3687

	intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);

3688
	icl_program_mg_dp_mode(dig_port, crtc_state);
3689
	icl_phy_set_clock_gating(dig_port, false);
3690

3691 3692 3693 3694
	if (INTEL_GEN(dev_priv) >= 12)
		tgl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, INTEL_OUTPUT_HDMI);
	else if (INTEL_GEN(dev_priv) == 11)
3695 3696
		icl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, INTEL_OUTPUT_HDMI);
3697
	else if (IS_CANNONLAKE(dev_priv))
3698
		cnl_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
3699
	else if (IS_GEN9_LP(dev_priv))
3700
		bxt_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
3701
	else
3702
		intel_prepare_hdmi_ddi_buffers(encoder, level);
3703

3704
	icl_phy_set_clock_gating(dig_port, true);
3705

3706
	if (IS_GEN9_BC(dev_priv))
3707
		skl_ddi_set_iboost(encoder, level, INTEL_OUTPUT_HDMI);
3708

3709 3710
	intel_ddi_enable_pipe_clock(crtc_state);

3711
	intel_dig_port->set_infoframes(encoder,
3712
				       crtc_state->has_infoframe,
3713
				       crtc_state, conn_state);
3714
}
3715

3716
static void intel_ddi_pre_enable(struct intel_encoder *encoder,
3717
				 const struct intel_crtc_state *crtc_state,
3718
				 const struct drm_connector_state *conn_state)
3719
{
3720
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3721 3722
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
3723

3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736
	/*
	 * When called from DP MST code:
	 * - conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - crtc_state will be the state of the first stream to
	 *   be activated on this port, and it may not be the same
	 *   stream that will be deactivated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
	 */

3737
	WARN_ON(crtc_state->has_pch_encoder);
3738

3739 3740 3741
	if (INTEL_GEN(dev_priv) >= 11)
		icl_map_plls_to_ports(encoder, crtc_state);

3742 3743
	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

3744
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
3745
		intel_ddi_pre_enable_hdmi(encoder, crtc_state, conn_state);
3746 3747 3748 3749
	} else {
		struct intel_lspcon *lspcon =
				enc_to_intel_lspcon(&encoder->base);

3750
		intel_ddi_pre_enable_dp(encoder, crtc_state, conn_state);
3751 3752 3753 3754 3755 3756 3757 3758 3759
		if (lspcon->active) {
			struct intel_digital_port *dig_port =
					enc_to_dig_port(&encoder->base);

			dig_port->set_infoframes(encoder,
						 crtc_state->has_infoframe,
						 crtc_state, conn_state);
		}
	}
3760 3761
}

A
Anusha Srivatsa 已提交
3762 3763
static void intel_disable_ddi_buf(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
3764 3765
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3766
	enum port port = encoder->port;
3767 3768 3769 3770 3771 3772 3773 3774 3775 3776
	bool wait = false;
	u32 val;

	val = I915_READ(DDI_BUF_CTL(port));
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
		I915_WRITE(DDI_BUF_CTL(port), val);
		wait = true;
	}

3777
	if (intel_crtc_has_dp_encoder(crtc_state)) {
3778 3779 3780
		struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

		val = I915_READ(intel_dp->regs.dp_tp_ctl);
3781 3782
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
3783
		I915_WRITE(intel_dp->regs.dp_tp_ctl, val);
3784
	}
3785

A
Anusha Srivatsa 已提交
3786 3787 3788
	/* Disable FEC in DP Sink */
	intel_ddi_disable_fec_state(encoder, crtc_state);

3789 3790 3791 3792
	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

3793 3794 3795
static void intel_ddi_post_disable_dp(struct intel_encoder *encoder,
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
3796
{
3797 3798 3799
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
	struct intel_dp *intel_dp = &dig_port->dp;
3800 3801
	bool is_mst = intel_crtc_has_type(old_crtc_state,
					  INTEL_OUTPUT_DP_MST);
3802
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3803

3804 3805 3806 3807 3808
	if (!is_mst) {
		/*
		 * Power down sink before disabling the port, otherwise we end
		 * up getting interrupts from the sink on detecting link loss.
		 */
3809
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
3810
		intel_ddi_disable_pipe_clock(old_crtc_state);
3811
	}
3812

A
Anusha Srivatsa 已提交
3813
	intel_disable_ddi_buf(encoder, old_crtc_state);
3814

3815 3816
	intel_edp_panel_vdd_on(intel_dp);
	intel_edp_panel_off(intel_dp);
3817

3818
	if (!intel_phy_is_tc(dev_priv, phy) ||
3819 3820 3821
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_put_unchecked(dev_priv,
						  dig_port->ddi_io_power_domain);
3822

3823
	intel_ddi_clk_disable(encoder);
3824
	tgl_clear_psr2_transcoder_exitline(old_crtc_state);
3825
}
3826

3827 3828 3829 3830 3831 3832 3833
static void intel_ddi_post_disable_hdmi(struct intel_encoder *encoder,
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
3834

3835
	dig_port->set_infoframes(encoder, false,
3836 3837
				 old_crtc_state, old_conn_state);

3838 3839
	intel_ddi_disable_pipe_clock(old_crtc_state);

A
Anusha Srivatsa 已提交
3840
	intel_disable_ddi_buf(encoder, old_crtc_state);
3841

3842 3843
	intel_display_power_put_unchecked(dev_priv,
					  dig_port->ddi_io_power_domain);
3844

3845 3846 3847 3848 3849 3850 3851 3852 3853
	intel_ddi_clk_disable(encoder);

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

static void intel_ddi_post_disable(struct intel_encoder *encoder,
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3854 3855
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

3856
	/*
3857 3858 3859 3860 3861 3862 3863 3864 3865 3866
	 * When called from DP MST code:
	 * - old_conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - old_crtc_state will be the state of the last stream to
	 *   be deactivated on this port, and it may not be the same
	 *   stream that was activated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
3867
	 */
3868 3869

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3870 3871 3872 3873 3874
		intel_ddi_post_disable_hdmi(encoder,
					    old_crtc_state, old_conn_state);
	else
		intel_ddi_post_disable_dp(encoder,
					  old_crtc_state, old_conn_state);
3875 3876 3877

	if (INTEL_GEN(dev_priv) >= 11)
		icl_unmap_plls_to_ports(encoder);
3878 3879
}

3880
void intel_ddi_fdi_post_disable(struct intel_encoder *encoder,
3881 3882
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3883
{
3884
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3885
	u32 val;
3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
	val = I915_READ(FDI_RX_CTL(PIPE_A));
	val &= ~FDI_RX_ENABLE;
	I915_WRITE(FDI_RX_CTL(PIPE_A), val);

A
Anusha Srivatsa 已提交
3897
	intel_disable_ddi_buf(encoder, old_crtc_state);
3898
	intel_ddi_clk_disable(encoder);
3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913

	val = I915_READ(FDI_RX_MISC(PIPE_A));
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
	I915_WRITE(FDI_RX_MISC(PIPE_A), val);

	val = I915_READ(FDI_RX_CTL(PIPE_A));
	val &= ~FDI_PCDCLK;
	I915_WRITE(FDI_RX_CTL(PIPE_A), val);

	val = I915_READ(FDI_RX_CTL(PIPE_A));
	val &= ~FDI_RX_PLL_ENABLE;
	I915_WRITE(FDI_RX_CTL(PIPE_A), val);
}

3914 3915 3916
static void intel_enable_ddi_dp(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
3917
{
3918 3919
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3920
	enum port port = encoder->port;
3921

3922 3923
	if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
		intel_dp_stop_link_train(intel_dp);
3924

3925 3926
	intel_edp_backlight_on(crtc_state, conn_state);
	intel_psr_enable(intel_dp, crtc_state);
3927
	intel_dp_vsc_enable(intel_dp, crtc_state, conn_state);
3928
	intel_dp_hdr_metadata_enable(intel_dp, crtc_state, conn_state);
3929
	intel_edp_drrs_enable(intel_dp, crtc_state);
3930

3931 3932 3933 3934
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

3935 3936 3937 3938
static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
			       enum port port)
{
3939 3940 3941 3942 3943 3944
	static const enum transcoder trans[] = {
		[PORT_A] = TRANSCODER_EDP,
		[PORT_B] = TRANSCODER_A,
		[PORT_C] = TRANSCODER_B,
		[PORT_D] = TRANSCODER_C,
		[PORT_E] = TRANSCODER_A,
3945 3946 3947 3948 3949 3950 3951
	};

	WARN_ON(INTEL_GEN(dev_priv) < 9);

	if (WARN_ON(port < PORT_A || port > PORT_E))
		port = PORT_A;

3952
	return CHICKEN_TRANS(trans[port]);
3953 3954
}

3955 3956 3957 3958 3959 3960
static void intel_enable_ddi_hdmi(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
3961
	struct drm_connector *connector = conn_state->connector;
3962
	enum port port = encoder->port;
3963

3964 3965 3966 3967 3968
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       crtc_state->hdmi_high_tmds_clock_ratio,
					       crtc_state->hdmi_scrambling))
		DRM_ERROR("[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
			  connector->base.id, connector->name);
3969

3970 3971 3972 3973 3974 3975 3976 3977
	/* Display WA #1143: skl,kbl,cfl */
	if (IS_GEN9_BC(dev_priv)) {
		/*
		 * For some reason these chicken bits have been
		 * stuffed into a transcoder register, event though
		 * the bits affect a specific DDI port rather than
		 * a specific transcoder.
		 */
3978
		i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
3979 3980
		u32 val;

3981
		val = I915_READ(reg);
3982 3983 3984 3985 3986 3987 3988 3989

		if (port == PORT_E)
			val |= DDIE_TRAINING_OVERRIDE_ENABLE |
				DDIE_TRAINING_OVERRIDE_VALUE;
		else
			val |= DDI_TRAINING_OVERRIDE_ENABLE |
				DDI_TRAINING_OVERRIDE_VALUE;

3990 3991
		I915_WRITE(reg, val);
		POSTING_READ(reg);
3992 3993 3994 3995 3996 3997 3998 3999 4000 4001

		udelay(1);

		if (port == PORT_E)
			val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
				 DDIE_TRAINING_OVERRIDE_VALUE);
		else
			val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
				 DDI_TRAINING_OVERRIDE_VALUE);

4002
		I915_WRITE(reg, val);
4003 4004
	}

4005 4006 4007 4008 4009 4010
	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
	 */
	I915_WRITE(DDI_BUF_CTL(port),
		   dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
4011

4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

static void intel_enable_ddi(struct intel_encoder *encoder,
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		intel_enable_ddi_hdmi(encoder, crtc_state, conn_state);
	else
		intel_enable_ddi_dp(encoder, crtc_state, conn_state);
4024 4025 4026 4027

	/* Enable hdcp if it's desired */
	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
4028 4029
		intel_hdcp_enable(to_intel_connector(conn_state->connector),
				  (u8)conn_state->hdcp_content_type);
4030 4031
}

4032 4033 4034
static void intel_disable_ddi_dp(struct intel_encoder *encoder,
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
4035
{
4036
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
4037

4038 4039
	intel_dp->link_trained = false;

4040
	if (old_crtc_state->has_audio)
4041 4042
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
4043

4044 4045 4046
	intel_edp_drrs_disable(intel_dp, old_crtc_state);
	intel_psr_disable(intel_dp, old_crtc_state);
	intel_edp_backlight_off(old_conn_state);
4047 4048 4049
	/* Disable the decompression in DP Sink */
	intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
					      false);
4050
}
S
Shashank Sharma 已提交
4051

4052 4053 4054 4055
static void intel_disable_ddi_hdmi(struct intel_encoder *encoder,
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
4056 4057
	struct drm_connector *connector = old_conn_state->connector;

4058
	if (old_crtc_state->has_audio)
4059 4060
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
4061

4062 4063 4064 4065
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       false, false))
		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
			      connector->base.id, connector->name);
4066 4067 4068 4069 4070 4071
}

static void intel_disable_ddi(struct intel_encoder *encoder,
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
4072 4073
	intel_hdcp_disable(to_intel_connector(old_conn_state->connector));

4074 4075 4076 4077
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
		intel_disable_ddi_hdmi(encoder, old_crtc_state, old_conn_state);
	else
		intel_disable_ddi_dp(encoder, old_crtc_state, old_conn_state);
4078
}
P
Paulo Zanoni 已提交
4079

4080 4081 4082 4083 4084 4085
static void intel_ddi_update_pipe_dp(struct intel_encoder *encoder,
				     const struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

4086
	intel_ddi_set_dp_msa(crtc_state, conn_state);
4087

4088
	intel_psr_update(intel_dp, crtc_state);
4089
	intel_edp_drrs_enable(intel_dp, crtc_state);
4090 4091

	intel_panel_update_backlight(encoder, crtc_state, conn_state);
4092 4093 4094 4095 4096 4097
}

static void intel_ddi_update_pipe(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
4098 4099 4100 4101 4102 4103 4104 4105
	struct intel_connector *connector =
				to_intel_connector(conn_state->connector);
	struct intel_hdcp *hdcp = &connector->hdcp;
	bool content_protection_type_changed =
			(conn_state->hdcp_content_type != hdcp->content_type &&
			 conn_state->content_protection !=
			 DRM_MODE_CONTENT_PROTECTION_UNDESIRED);

4106 4107
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		intel_ddi_update_pipe_dp(encoder, crtc_state, conn_state);
4108

4109 4110 4111 4112
	/*
	 * During the HDCP encryption session if Type change is requested,
	 * disable the HDCP and reenable it with new TYPE value.
	 */
4113
	if (conn_state->content_protection ==
4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132
	    DRM_MODE_CONTENT_PROTECTION_UNDESIRED ||
	    content_protection_type_changed)
		intel_hdcp_disable(connector);

	/*
	 * Mark the hdcp state as DESIRED after the hdcp disable of type
	 * change procedure.
	 */
	if (content_protection_type_changed) {
		mutex_lock(&hdcp->mutex);
		hdcp->value = DRM_MODE_CONTENT_PROTECTION_DESIRED;
		schedule_work(&hdcp->prop_work);
		mutex_unlock(&hdcp->mutex);
	}

	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED ||
	    content_protection_type_changed)
		intel_hdcp_enable(connector, (u8)conn_state->hdcp_content_type);
4133 4134
}

4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146
static void
intel_ddi_update_prepare(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
			 struct intel_crtc *crtc)
{
	struct intel_crtc_state *crtc_state =
		crtc ? intel_atomic_get_new_crtc_state(state, crtc) : NULL;
	int required_lanes = crtc_state ? crtc_state->lane_count : 1;

	WARN_ON(crtc && crtc->active);

	intel_tc_port_get_link(enc_to_dig_port(&encoder->base), required_lanes);
4147
	if (crtc_state && crtc_state->hw.active)
4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158
		intel_update_active_dpll(state, crtc, encoder);
}

static void
intel_ddi_update_complete(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
			  struct intel_crtc *crtc)
{
	intel_tc_port_put_link(enc_to_dig_port(&encoder->base));
}

I
Imre Deak 已提交
4159 4160 4161 4162
static void
intel_ddi_pre_pll_enable(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
4163
{
I
Imre Deak 已提交
4164
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4165
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
4166 4167
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
I
Imre Deak 已提交
4168

4169 4170 4171 4172
	if (is_tc_port)
		intel_tc_port_get_link(dig_port, crtc_state->lane_count);

	if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port)
I
Imre Deak 已提交
4173 4174 4175
		intel_display_power_get(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port));

4176 4177 4178 4179 4180 4181 4182
	if (is_tc_port && dig_port->tc_mode != TC_PORT_TBT_ALT)
		/*
		 * Program the lane count for static/dynamic connections on
		 * Type-C ports.  Skip this step for TBT.
		 */
		intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
	else if (IS_GEN9_LP(dev_priv))
I
Imre Deak 已提交
4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193
		bxt_ddi_phy_set_lane_optim_mask(encoder,
						crtc_state->lane_lat_optim_mask);
}

static void
intel_ddi_post_pll_disable(struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
			   const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
4194 4195
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
I
Imre Deak 已提交
4196

4197
	if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port)
4198 4199
		intel_display_power_put_unchecked(dev_priv,
						  intel_ddi_main_link_aux_domain(dig_port));
4200 4201 4202

	if (is_tc_port)
		intel_tc_port_put_link(dig_port);
4203 4204
}

4205
static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
4206
{
4207 4208 4209
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
4210
	enum port port = intel_dig_port->base.port;
4211
	u32 dp_tp_ctl, ddi_buf_ctl;
4212
	bool wait = false;
4213

4214 4215 4216 4217 4218 4219 4220
	dp_tp_ctl = I915_READ(intel_dp->regs.dp_tp_ctl);

	if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
		ddi_buf_ctl = I915_READ(DDI_BUF_CTL(port));
		if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
			I915_WRITE(DDI_BUF_CTL(port),
				   ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
4221 4222 4223
			wait = true;
		}

4224 4225 4226
		dp_tp_ctl &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		dp_tp_ctl |= DP_TP_CTL_LINK_TRAIN_PAT1;
		I915_WRITE(intel_dp->regs.dp_tp_ctl, dp_tp_ctl);
4227
		POSTING_READ(intel_dp->regs.dp_tp_ctl);
4228 4229 4230 4231 4232

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

4233 4234
	dp_tp_ctl = DP_TP_CTL_ENABLE |
		    DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
4235
	if (intel_dp->link_mst)
4236
		dp_tp_ctl |= DP_TP_CTL_MODE_MST;
4237
	else {
4238
		dp_tp_ctl |= DP_TP_CTL_MODE_SST;
4239
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
4240
			dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
4241
	}
4242
	I915_WRITE(intel_dp->regs.dp_tp_ctl, dp_tp_ctl);
4243
	POSTING_READ(intel_dp->regs.dp_tp_ctl);
4244 4245 4246 4247 4248 4249 4250

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
	I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
	POSTING_READ(DDI_BUF_CTL(port));

	udelay(600);
}
P
Paulo Zanoni 已提交
4251

4252 4253
static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
4254
{
4255 4256
	if (cpu_transcoder == TRANSCODER_EDP)
		return false;
4257

4258 4259 4260 4261 4262
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO))
		return false;

	return I915_READ(HSW_AUD_PIN_ELD_CP_VLD) &
		AUDIO_OUTPUT_ENABLE(cpu_transcoder);
4263 4264
}

4265 4266 4267
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state)
{
4268
	if (INTEL_GEN(dev_priv) >= 11 && crtc_state->port_clock > 594000)
4269
		crtc_state->min_voltage_level = 1;
4270 4271
	else if (IS_CANNONLAKE(dev_priv) && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
4272 4273
}

4274
void intel_ddi_get_config(struct intel_encoder *encoder,
4275
			  struct intel_crtc_state *pipe_config)
4276
{
4277
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4278
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc);
4279
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4280 4281
	u32 temp, flags = 0;

J
Jani Nikula 已提交
4282 4283 4284 4285
	/* XXX: DSI transcoder paranoia */
	if (WARN_ON(transcoder_is_dsi(cpu_transcoder)))
		return;

4286 4287 4288 4289 4290 4291 4292 4293 4294 4295
	temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

4296
	pipe_config->hw.adjusted_mode.flags |= flags;
4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
4314 4315 4316

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
4317
		pipe_config->has_hdmi_sink = true;
4318

4319 4320 4321 4322
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

		if (pipe_config->infoframes.enable)
4323
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
4324

4325
		if (temp & TRANS_DDI_HDMI_SCRAMBLING)
S
Shashank Sharma 已提交
4326 4327 4328
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
4329
		/* fall through */
4330
	case TRANS_DDI_MODE_SELECT_DVI:
4331
		pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
4332 4333
		pipe_config->lane_count = 4;
		break;
4334
	case TRANS_DDI_MODE_SELECT_FDI:
4335
		pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
4336 4337
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
4338 4339 4340 4341 4342 4343 4344
		if (encoder->type == INTEL_OUTPUT_EDP)
			pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
		else
			pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
		intel_dp_get_m_n(intel_crtc, pipe_config);
4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361

		if (INTEL_GEN(dev_priv) >= 11) {
			i915_reg_t dp_tp_ctl;

			if (IS_GEN(dev_priv, 11))
				dp_tp_ctl = DP_TP_CTL(encoder->port);
			else
				dp_tp_ctl = TGL_DP_TP_CTL(pipe_config->cpu_transcoder);

			pipe_config->fec_enable =
				I915_READ(dp_tp_ctl) & DP_TP_CTL_FEC_ENABLE;

			DRM_DEBUG_KMS("[ENCODER:%d:%s] Fec status: %u\n",
				      encoder->base.base.id, encoder->base.name,
				      pipe_config->fec_enable);
		}

4362
		break;
4363
	case TRANS_DDI_MODE_SELECT_DP_MST:
4364
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
4365 4366
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
4367 4368 4369 4370 4371
		intel_dp_get_m_n(intel_crtc, pipe_config);
		break;
	default:
		break;
	}
4372

4373 4374 4375
	if (encoder->type == INTEL_OUTPUT_EDP)
		tgl_dc3co_exitline_get_config(pipe_config);

4376
	pipe_config->has_audio =
4377
		intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
4378

4379 4380
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
4395 4396
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
4397
	}
4398

4399
	intel_ddi_clock_get(encoder, pipe_config);
4400

4401
	if (IS_GEN9_LP(dev_priv))
4402 4403
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
4404 4405

	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417

	intel_hdmi_read_gcp_infoframe(encoder, pipe_config);

	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_AVI,
			     &pipe_config->infoframes.avi);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_SPD,
			     &pipe_config->infoframes.spd);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_VENDOR,
			     &pipe_config->infoframes.hdmi);
4418 4419 4420
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_DRM,
			     &pipe_config->infoframes.drm);
4421 4422
}

4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440
static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder *encoder,
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
{
	switch (conn_state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		return INTEL_OUTPUT_HDMI;
	case DRM_MODE_CONNECTOR_eDP:
		return INTEL_OUTPUT_EDP;
	case DRM_MODE_CONNECTOR_DisplayPort:
		return INTEL_OUTPUT_DP;
	default:
		MISSING_CASE(conn_state->connector->connector_type);
		return INTEL_OUTPUT_UNUSED;
	}
}

4441 4442 4443
static int intel_ddi_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
4444
{
4445
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
4446
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4447
	enum port port = encoder->port;
4448
	int ret;
P
Paulo Zanoni 已提交
4449

4450
	if (HAS_TRANSCODER_EDP(dev_priv) && port == PORT_A)
4451 4452
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

4453
	if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
4454
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
4455
	} else {
4456
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
4457 4458 4459
		tgl_dc3co_exitline_compute_config(encoder, pipe_config);
	}

4460 4461
	if (ret)
		return ret;
4462

4463 4464 4465 4466 4467 4468
	if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
	    pipe_config->cpu_transcoder == TRANSCODER_EDP)
		pipe_config->pch_pfit.force_thru =
			pipe_config->pch_pfit.enabled ||
			pipe_config->crc_enabled;

4469
	if (IS_GEN9_LP(dev_priv))
4470
		pipe_config->lane_lat_optim_mask =
4471
			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
4472

4473 4474
	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);

4475
	return 0;
P
Paulo Zanoni 已提交
4476 4477
}

4478 4479 4480 4481 4482 4483 4484 4485 4486 4487
static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
{
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);

	intel_dp_encoder_flush_work(encoder);

	drm_encoder_cleanup(encoder);
	kfree(dig_port);
}

P
Paulo Zanoni 已提交
4488
static const struct drm_encoder_funcs intel_ddi_funcs = {
4489
	.reset = intel_dp_encoder_reset,
4490
	.destroy = intel_ddi_encoder_destroy,
P
Paulo Zanoni 已提交
4491 4492
};

4493 4494 4495 4496
static struct intel_connector *
intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
{
	struct intel_connector *connector;
4497
	enum port port = intel_dig_port->base.port;
4498

4499
	connector = intel_connector_alloc();
4500 4501 4502 4503
	if (!connector)
		return NULL;

	intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
4504 4505 4506
	intel_dig_port->dp.prepare_link_retrain =
		intel_ddi_prepare_link_retrain;

4507 4508 4509 4510 4511 4512 4513 4514
	if (!intel_dp_init_connector(intel_dig_port, connector)) {
		kfree(connector);
		return NULL;
	}

	return connector;
}

4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533
static int modeset_pipe(struct drm_crtc *crtc,
			struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_atomic_state *state;
	struct drm_crtc_state *crtc_state;
	int ret;

	state = drm_atomic_state_alloc(crtc->dev);
	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ctx;

	crtc_state = drm_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(crtc_state)) {
		ret = PTR_ERR(crtc_state);
		goto out;
	}

4534
	crtc_state->connectors_changed = true;
4535 4536

	ret = drm_atomic_commit(state);
4537
out:
4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578
	drm_atomic_state_put(state);

	return ret;
}

static int intel_hdmi_reset_link(struct intel_encoder *encoder,
				 struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_hdmi *hdmi = enc_to_intel_hdmi(&encoder->base);
	struct intel_connector *connector = hdmi->attached_connector;
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	u8 config;
	int ret;

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

	WARN_ON(!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));

4579
	if (!crtc_state->hw.active)
4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613
		return 0;

	if (!crtc_state->hdmi_high_tmds_clock_ratio &&
	    !crtc_state->hdmi_scrambling)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
	if (ret < 0) {
		DRM_ERROR("Failed to read TMDS config: %d\n", ret);
		return 0;
	}

	if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
	    crtc_state->hdmi_high_tmds_clock_ratio &&
	    !!(config & SCDC_SCRAMBLING_ENABLE) ==
	    crtc_state->hdmi_scrambling)
		return 0;

	/*
	 * HDMI 2.0 says that one should not send scrambled data
	 * prior to configuring the sink scrambling, and that
	 * TMDS clock/data transmission should be suspended when
	 * changing the TMDS clock rate in the sink. So let's
	 * just do a full modeset here, even though some sinks
	 * would be perfectly happy if were to just reconfigure
	 * the SCDC settings on the fly.
	 */
	return modeset_pipe(&crtc->base, ctx);
}

4614 4615 4616 4617
static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder *encoder,
		  struct intel_connector *connector,
		  bool irq_received)
4618
{
4619
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
4620
	struct drm_modeset_acquire_ctx ctx;
4621
	enum intel_hotplug_state state;
4622 4623
	int ret;

4624
	state = intel_encoder_hotplug(encoder, connector, irq_received);
4625 4626 4627 4628

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
4629 4630 4631 4632
		if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
			ret = intel_hdmi_reset_link(encoder, &ctx);
		else
			ret = intel_dp_retrain_link(encoder, &ctx);
4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	WARN(ret, "Acquiring modeset locks failed with %i\n", ret);

4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665
	/*
	 * Unpowered type-c dongles can take some time to boot and be
	 * responsible, so here giving some time to those dongles to power up
	 * and then retrying the probe.
	 *
	 * On many platforms the HDMI live state signal is known to be
	 * unreliable, so we can't use it to detect if a sink is connected or
	 * not. Instead we detect if it's connected based on whether we can
	 * read the EDID or not. That in turn has a problem during disconnect,
	 * since the HPD interrupt may be raised before the DDC lines get
	 * disconnected (due to how the required length of DDC vs. HPD
	 * connector pins are specified) and so we'll still be able to get a
	 * valid EDID. To solve this schedule another detection cycle if this
	 * time around we didn't detect any change in the sink's connection
	 * status.
	 */
	if (state == INTEL_HOTPLUG_UNCHANGED && irq_received &&
	    !dig_port->dp.is_mst)
		state = INTEL_HOTPLUG_RETRY;

4666
	return state;
4667 4668
}

4669 4670 4671 4672
static struct intel_connector *
intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
{
	struct intel_connector *connector;
4673
	enum port port = intel_dig_port->base.port;
4674

4675
	connector = intel_connector_alloc();
4676 4677 4678 4679 4680 4681 4682 4683 4684
	if (!connector)
		return NULL;

	intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(intel_dig_port, connector);

	return connector;
}

4685 4686 4687 4688
static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dport)
{
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);

4689
	if (dport->base.port != PORT_A)
4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712
		return false;

	if (dport->saved_port_bits & DDI_A_4_LANES)
		return false;

	/* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
	 *                     supported configuration
	 */
	if (IS_GEN9_LP(dev_priv))
		return true;

	/* Cannonlake: Most of SKUs don't support DDI_E, and the only
	 *             one who does also have a full A/E split called
	 *             DDI_F what makes DDI_E useless. However for this
	 *             case let's trust VBT info.
	 */
	if (IS_CANNONLAKE(dev_priv) &&
	    !intel_bios_is_port_present(dev_priv, PORT_E))
		return true;

	return false;
}

4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744
static int
intel_ddi_max_lanes(struct intel_digital_port *intel_dport)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dport->base.base.dev);
	enum port port = intel_dport->base.port;
	int max_lanes = 4;

	if (INTEL_GEN(dev_priv) >= 11)
		return max_lanes;

	if (port == PORT_A || port == PORT_E) {
		if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
			max_lanes = port == PORT_A ? 4 : 0;
		else
			/* Both A and E share 2 lanes */
			max_lanes = 2;
	}

	/*
	 * Some BIOS might fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit set when needed
	 * so we use the proper lane count for our calculations.
	 */
	if (intel_ddi_a_force_4_lanes(intel_dport)) {
		DRM_DEBUG_KMS("Forcing DDI_A_4_LANES for port A\n");
		intel_dport->saved_port_bits |= DDI_A_4_LANES;
		max_lanes = 4;
	}

	return max_lanes;
}

4745
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
4746
{
4747 4748
	struct ddi_vbt_port_info *port_info =
		&dev_priv->vbt.ddi_port_info[port];
P
Paulo Zanoni 已提交
4749
	struct intel_digital_port *intel_dig_port;
4750
	struct intel_encoder *encoder;
4751
	bool init_hdmi, init_dp, init_lspcon = false;
4752
	enum phy phy = intel_port_to_phy(dev_priv, port);
4753

4754 4755
	init_hdmi = port_info->supports_dvi || port_info->supports_hdmi;
	init_dp = port_info->supports_dp;
4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_lspcon = true;
		init_hdmi = false;
		DRM_DEBUG_KMS("VBT says port %c has lspcon\n", port_name(port));
	}

4769
	if (!init_dp && !init_hdmi) {
4770
		DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
4771
			      port_name(port));
4772
		return;
4773
	}
P
Paulo Zanoni 已提交
4774

4775
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
P
Paulo Zanoni 已提交
4776 4777 4778
	if (!intel_dig_port)
		return;

4779
	encoder = &intel_dig_port->base;
P
Paulo Zanoni 已提交
4780

4781
	drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
4782
			 DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
P
Paulo Zanoni 已提交
4783

4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803
	encoder->hotplug = intel_ddi_hotplug;
	encoder->compute_output_type = intel_ddi_compute_output_type;
	encoder->compute_config = intel_ddi_compute_config;
	encoder->enable = intel_enable_ddi;
	encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
	encoder->post_pll_disable = intel_ddi_post_pll_disable;
	encoder->pre_enable = intel_ddi_pre_enable;
	encoder->disable = intel_disable_ddi;
	encoder->post_disable = intel_ddi_post_disable;
	encoder->update_pipe = intel_ddi_update_pipe;
	encoder->get_hw_state = intel_ddi_get_hw_state;
	encoder->get_config = intel_ddi_get_config;
	encoder->suspend = intel_dp_encoder_suspend;
	encoder->get_power_domains = intel_ddi_get_power_domains;

	encoder->type = INTEL_OUTPUT_DDI;
	encoder->power_domain = intel_port_to_power_domain(port);
	encoder->port = port;
	encoder->cloneable = 0;
	encoder->pipe_mask = ~0;
P
Paulo Zanoni 已提交
4804

4805 4806 4807 4808 4809 4810
	if (INTEL_GEN(dev_priv) >= 11)
		intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
			DDI_BUF_PORT_REVERSAL;
	else
		intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
			(DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
4811

4812 4813
	intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
	intel_dig_port->max_lanes = intel_ddi_max_lanes(intel_dig_port);
4814
	intel_dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
P
Paulo Zanoni 已提交
4815

4816
	if (intel_phy_is_tc(dev_priv, phy)) {
4817 4818 4819 4820
		bool is_legacy = !port_info->supports_typec_usb &&
				 !port_info->supports_tbt;

		intel_tc_port_init(intel_dig_port, is_legacy);
4821

4822 4823
		encoder->update_prepare = intel_ddi_update_prepare;
		encoder->update_complete = intel_ddi_update_complete;
4824
	}
4825

4826 4827 4828
	WARN_ON(port > PORT_I);
	intel_dig_port->ddi_io_power_domain = POWER_DOMAIN_PORT_DDI_A_IO +
					      port - PORT_A;
4829

4830 4831 4832
	if (init_dp) {
		if (!intel_ddi_init_dp_connector(intel_dig_port))
			goto err;
4833

4834 4835
		intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
	}
4836

4837 4838
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
4839
	if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
4840 4841
		if (!intel_ddi_init_hdmi_connector(intel_dig_port))
			goto err;
4842
	}
4843

4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857
	if (init_lspcon) {
		if (lspcon_init(intel_dig_port))
			/* TODO: handle hdmi info frame part */
			DRM_DEBUG_KMS("LSPCON init success on port %c\n",
				port_name(port));
		else
			/*
			 * LSPCON init faied, but DP init was success, so
			 * lets try to drive as DP++ port.
			 */
			DRM_ERROR("LSPCON init failed on port %c\n",
				port_name(port));
	}

4858
	intel_infoframe_init(intel_dig_port);
4859

4860 4861 4862
	return;

err:
4863
	drm_encoder_cleanup(&encoder->base);
4864
	kfree(intel_dig_port);
P
Paulo Zanoni 已提交
4865
}