intel_ddi.c 157.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

28
#include <drm/drm_scdc_helper.h>
29

30
#include "i915_drv.h"
31
#include "intel_audio.h"
32
#include "intel_combo_phy.h"
33
#include "intel_connector.h"
34
#include "intel_ddi.h"
35
#include "intel_display_types.h"
36
#include "intel_dp.h"
37
#include "intel_dp_mst.h"
38
#include "intel_dp_link_training.h"
39
#include "intel_dpio_phy.h"
40
#include "intel_dsi.h"
41
#include "intel_fifo_underrun.h"
42
#include "intel_gmbus.h"
43
#include "intel_hdcp.h"
44
#include "intel_hdmi.h"
45
#include "intel_hotplug.h"
46
#include "intel_lspcon.h"
47
#include "intel_panel.h"
48
#include "intel_psr.h"
49
#include "intel_sprite.h"
50
#include "intel_tc.h"
51
#include "intel_vdsc.h"
52

53 54 55
struct ddi_buf_trans {
	u32 trans1;	/* balance leg enable, de-emph level */
	u32 trans2;	/* vref sel, vswing */
56
	u8 i_boost;	/* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
57 58
};

59 60 61 62 63 64 65 66 67 68 69 70 71
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

72 73 74 75
/* HDMI/DVI modes ignore everything but the last 2 items. So we share
 * them for both DP and FDI transports, allowing those ports to
 * automatically adapt to HDMI connections as well
 */
76
static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
77 78 79 80 81 82 83 84 85
	{ 0x00FFFFFF, 0x0006000E, 0x0 },
	{ 0x00D75FFF, 0x0005000A, 0x0 },
	{ 0x00C30FFF, 0x00040006, 0x0 },
	{ 0x80AAAFFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x0005000A, 0x0 },
	{ 0x00D75FFF, 0x000C0004, 0x0 },
	{ 0x80C30FFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x00040006, 0x0 },
	{ 0x80D75FFF, 0x000B0000, 0x0 },
86 87
};

88
static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
89 90 91 92 93 94 95 96 97
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000F000A, 0x0 },
	{ 0x00C30FFF, 0x00060006, 0x0 },
	{ 0x00AAAFFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x000F000A, 0x0 },
	{ 0x00D75FFF, 0x00160004, 0x0 },
	{ 0x00C30FFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x00060006, 0x0 },
	{ 0x00D75FFF, 0x001E0000, 0x0 },
98 99
};

100 101
static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV d	db	*/
102 103 104 105 106 107 108 109 110 111 112 113
	{ 0x00FFFFFF, 0x0006000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00E79FFF, 0x000E000C, 0x0 },/* 1:	400	500	2	*/
	{ 0x00D75FFF, 0x0005000A, 0x0 },/* 2:	400	600	3.5	*/
	{ 0x00FFFFFF, 0x0005000A, 0x0 },/* 3:	600	600	0	*/
	{ 0x00E79FFF, 0x001D0007, 0x0 },/* 4:	600	750	2	*/
	{ 0x00D75FFF, 0x000C0004, 0x0 },/* 5:	600	900	3.5	*/
	{ 0x00FFFFFF, 0x00040006, 0x0 },/* 6:	800	800	0	*/
	{ 0x80E79FFF, 0x00030002, 0x0 },/* 7:	800	1000	2	*/
	{ 0x00FFFFFF, 0x00140005, 0x0 },/* 8:	850	850	0	*/
	{ 0x00FFFFFF, 0x000C0004, 0x0 },/* 9:	900	900	0	*/
	{ 0x00FFFFFF, 0x001C0003, 0x0 },/* 10:	950	950	0	*/
	{ 0x80FFFFFF, 0x00030002, 0x0 },/* 11:	1000	1000	0	*/
114 115
};

116
static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
117 118 119 120 121 122 123 124 125
	{ 0x00FFFFFF, 0x00000012, 0x0 },
	{ 0x00EBAFFF, 0x00020011, 0x0 },
	{ 0x00C71FFF, 0x0006000F, 0x0 },
	{ 0x00AAAFFF, 0x000E000A, 0x0 },
	{ 0x00FFFFFF, 0x00020011, 0x0 },
	{ 0x00DB6FFF, 0x0005000F, 0x0 },
	{ 0x00BEEFFF, 0x000A000C, 0x0 },
	{ 0x00FFFFFF, 0x0005000F, 0x0 },
	{ 0x00DB6FFF, 0x000A000C, 0x0 },
126 127
};

128
static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
129 130 131 132 133 134 135 136 137
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000E000A, 0x0 },
	{ 0x00BEFFFF, 0x00140006, 0x0 },
	{ 0x80B2CFFF, 0x001B0002, 0x0 },
	{ 0x00FFFFFF, 0x000E000A, 0x0 },
	{ 0x00DB6FFF, 0x00160005, 0x0 },
	{ 0x80C71FFF, 0x001A0002, 0x0 },
	{ 0x00F7DFFF, 0x00180004, 0x0 },
	{ 0x80D75FFF, 0x001B0002, 0x0 },
138 139
};

140
static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
141 142 143 144 145 146 147 148 149
	{ 0x00FFFFFF, 0x0001000E, 0x0 },
	{ 0x00D75FFF, 0x0004000A, 0x0 },
	{ 0x00C30FFF, 0x00070006, 0x0 },
	{ 0x00AAAFFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x0004000A, 0x0 },
	{ 0x00D75FFF, 0x00090004, 0x0 },
	{ 0x00C30FFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x00070006, 0x0 },
	{ 0x00D75FFF, 0x000C0000, 0x0 },
150 151
};

152 153
static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV df	db	*/
154 155 156 157 158 159 160 161 162 163
	{ 0x00FFFFFF, 0x0007000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00D75FFF, 0x000E000A, 0x0 },/* 1:	400	600	3.5	*/
	{ 0x00BEFFFF, 0x00140006, 0x0 },/* 2:	400	800	6	*/
	{ 0x00FFFFFF, 0x0009000D, 0x0 },/* 3:	450	450	0	*/
	{ 0x00FFFFFF, 0x000E000A, 0x0 },/* 4:	600	600	0	*/
	{ 0x00D7FFFF, 0x00140006, 0x0 },/* 5:	600	800	2.5	*/
	{ 0x80CB2FFF, 0x001B0002, 0x0 },/* 6:	600	1000	4.5	*/
	{ 0x00FFFFFF, 0x00140006, 0x0 },/* 7:	800	800	0	*/
	{ 0x80E79FFF, 0x001B0002, 0x0 },/* 8:	800	1000	2	*/
	{ 0x80FFFFFF, 0x001B0002, 0x0 },/* 9:	1000	1000	0	*/
164 165
};

166
/* Skylake H and S */
167
static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
168 169 170
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
171
	{ 0x80009010, 0x000000C0, 0x1 },
172 173
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
174
	{ 0x80007011, 0x000000C0, 0x1 },
175
	{ 0x00002016, 0x000000DF, 0x0 },
176
	{ 0x80005012, 0x000000C0, 0x1 },
177 178
};

179 180
/* Skylake U */
static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
181
	{ 0x0000201B, 0x000000A2, 0x0 },
182
	{ 0x00005012, 0x00000088, 0x0 },
183
	{ 0x80007011, 0x000000CD, 0x1 },
184
	{ 0x80009010, 0x000000C0, 0x1 },
185
	{ 0x0000201B, 0x0000009D, 0x0 },
186 187
	{ 0x80005012, 0x000000C0, 0x1 },
	{ 0x80007011, 0x000000C0, 0x1 },
188
	{ 0x00002016, 0x00000088, 0x0 },
189
	{ 0x80005012, 0x000000C0, 0x1 },
190 191
};

192 193
/* Skylake Y */
static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
194 195
	{ 0x00000018, 0x000000A2, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
196
	{ 0x80007011, 0x000000CD, 0x3 },
197
	{ 0x80009010, 0x000000C0, 0x3 },
198
	{ 0x00000018, 0x0000009D, 0x0 },
199 200
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
201
	{ 0x00000018, 0x00000088, 0x0 },
202
	{ 0x80005012, 0x000000C0, 0x3 },
203 204
};

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
/* Kabylake H and S */
static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x80009010, 0x000000C0, 0x1 },
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000C0, 0x1 },
	{ 0x00002016, 0x00000097, 0x0 },
	{ 0x80005012, 0x000000C0, 0x1 },
};

/* Kabylake U */
static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
	{ 0x0000201B, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x80009010, 0x000000C0, 0x3 },
	{ 0x0000201B, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00002016, 0x0000004F, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

/* Kabylake Y */
static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
	{ 0x00001017, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x8000800F, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000004C, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

244
/*
245
 * Skylake/Kabylake H and S
246 247
 * eDP 1.4 low vswing translation parameters
 */
248
static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
249 250 251 252 253 254 255 256 257 258 259 260 261
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00000018, 0x000000AB, 0x0 },
	{ 0x00007013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
};

/*
262
 * Skylake/Kabylake U
263 264 265 266 267 268 269 270 271 272 273 274 275
 * eDP 1.4 low vswing translation parameters
 */
static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00002016, 0x000000AB, 0x0 },
	{ 0x00005013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
276 277
};

278
/*
279
 * Skylake/Kabylake Y
280 281
 * eDP 1.4 low vswing translation parameters
 */
282
static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
283 284 285 286 287 288 289 290 291 292 293
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000AB, 0x0 },
	{ 0x00007011, 0x000000A4, 0x0 },
	{ 0x00009010, 0x000000DF, 0x0 },
	{ 0x00000018, 0x000000AA, 0x0 },
	{ 0x00006013, 0x000000A4, 0x0 },
	{ 0x00007011, 0x0000009D, 0x0 },
	{ 0x00000018, 0x000000A0, 0x0 },
	{ 0x00006012, 0x000000DF, 0x0 },
	{ 0x00000018, 0x0000008A, 0x0 },
};
294

295
/* Skylake/Kabylake U, H and S */
296
static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
297 298 299 300 301 302
	{ 0x00000018, 0x000000AC, 0x0 },
	{ 0x00005012, 0x0000009D, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00000018, 0x00000098, 0x0 },
	{ 0x00004013, 0x00000088, 0x0 },
303
	{ 0x80006012, 0x000000CD, 0x1 },
304
	{ 0x00000018, 0x000000DF, 0x0 },
305 306 307
	{ 0x80003015, 0x000000CD, 0x1 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x1 },
	{ 0x80000018, 0x000000C0, 0x1 },
308 309
};

310
/* Skylake/Kabylake Y */
311
static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
312 313
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00005012, 0x000000DF, 0x0 },
314
	{ 0x80007011, 0x000000CB, 0x3 },
315 316 317
	{ 0x00000018, 0x000000A4, 0x0 },
	{ 0x00000018, 0x0000009D, 0x0 },
	{ 0x00004013, 0x00000080, 0x0 },
318
	{ 0x80006013, 0x000000C0, 0x3 },
319
	{ 0x00000018, 0x0000008A, 0x0 },
320 321 322
	{ 0x80003015, 0x000000C0, 0x3 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x3 },
	{ 0x80000018, 0x000000C0, 0x3 },
323 324
};

325
struct bxt_ddi_buf_trans {
326 327 328 329
	u8 margin;	/* swing value */
	u8 scale;	/* scale value */
	u8 enable;	/* scale enable */
	u8 deemphasis;
330 331 332 333
};

static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
					/* Idx	NT mV diff	db  */
334 335 336 337 338 339 340 341 342 343
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 78,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 104, 0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 154, 0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 116, 0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 154, 0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 154, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
344 345
};

346 347
static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
					/* Idx	NT mV diff	db  */
348 349 350 351 352 353 354 355 356 357
	{ 26, 0, 0, 128, },	/* 0:	200		0   */
	{ 38, 0, 0, 112, },	/* 1:	200		1.5 */
	{ 48, 0, 0, 96,  },	/* 2:	200		4   */
	{ 54, 0, 0, 69,  },	/* 3:	200		6   */
	{ 32, 0, 0, 128, },	/* 4:	250		0   */
	{ 48, 0, 0, 104, },	/* 5:	250		1.5 */
	{ 54, 0, 0, 85,  },	/* 6:	250		4   */
	{ 43, 0, 0, 128, },	/* 7:	300		0   */
	{ 54, 0, 0, 101, },	/* 8:	300		1.5 */
	{ 48, 0, 0, 128, },	/* 9:	300		0   */
358 359
};

360 361 362 363 364
/* BSpec has 2 recommended values - entries 0 and 8.
 * Using the entry with higher vswing.
 */
static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
					/* Idx	NT mV diff	db  */
365 366 367 368 369 370 371 372 373 374
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 52,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 52,  0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 42,  0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 77,  0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 77,  0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 102, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
375 376
};

377
struct cnl_ddi_buf_trans {
378 379 380 381 382
	u8 dw2_swing_sel;
	u8 dw7_n_scalar;
	u8 dw4_cursor_coeff;
	u8 dw4_post_cursor_2;
	u8 dw4_post_cursor_1;
383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
};

/* Voltage Swing Programming for VccIO 0.85V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x66, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x66, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x70, 0x3C, 0x00, 0x03 },	/* 460   600      2.3   */
	{ 0xC, 0x75, 0x3C, 0x00, 0x03 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5C, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x69, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x76, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5E, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x69, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0xB, 0x79, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7D, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x76, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7D, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x61, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x61, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x68, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xC, 0x6E, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x4, 0x7F, 0x3A, 0x00, 0x05 },	/* 460   600      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0x6, 0x7F, 0x2C, 0x00, 0x13 },	/* 400   1050     8.4   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 550   1050     5.6   */
	{ 0x5, 0x76, 0x3E, 0x00, 0x01 },	/* 850   900      0.5   */
	{ 0x6, 0x7F, 0x36, 0x00, 0x09 },	/* 750   1050     2.9   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5B, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7C, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x70, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7C, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5E, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x5E, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x64, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xE, 0x6A, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

517 518 519 520 521 522 523 524 525 526 527 528 529
/* icl_combo_phy_ddi_translations */
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
530 531
};

532 533 534 535 536 537 538 539 540 541 542 543
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0x0, 0x7F, 0x3F, 0x00, 0x00 },	/* 200   200      0.0   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 200   250      1.9   */
	{ 0x1, 0x7F, 0x33, 0x00, 0x0C },	/* 200   300      3.5   */
	{ 0x9, 0x7F, 0x31, 0x00, 0x0E },	/* 200   350      4.9   */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },	/* 250   250      0.0   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 250   300      1.6   */
	{ 0x9, 0x7F, 0x35, 0x00, 0x0A },	/* 250   350      2.9   */
	{ 0x1, 0x7F, 0x3F, 0x00, 0x00 },	/* 300   300      0.0   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 300   350      1.3   */
	{ 0x9, 0x7F, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
544 545
};

546 547 548 549 550 551 552 553 554 555 556 557
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr3[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
558 559
};

560 561 562 563 564 565 566 567 568
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_hdmi[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   ALS */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
569 570
};

571
static const struct cnl_ddi_buf_trans ehl_combo_phy_ddi_translations_dp[] = {
572 573 574 575 576 577 578 579 580 581 582 583 584
						/* NT mV Trans mV db    */
	{ 0xA, 0x33, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x47, 0x36, 0x00, 0x09 },	/* 350   500      3.1   */
	{ 0xC, 0x64, 0x30, 0x00, 0x0F },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2C, 0x00, 0x13 },	/* 350   900      8.2   */
	{ 0xA, 0x46, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x64, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xC, 0x61, 0x3F, 0x00, 0x00 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

585 586
struct icl_mg_phy_ddi_buf_trans {
	u32 cri_txdeemph_override_11_6;
587
	u32 cri_txdeemph_override_5_0;
588 589 590
	u32 cri_txdeemph_override_17_12;
};

591 592 593 594 595 596 597 598 599 600 601 602 603 604 605
static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_rbr_hbr[] = {
				/* Voltage swing  pre-emphasis */
	{ 0x18, 0x00, 0x00 },	/* 0              0   */
	{ 0x1D, 0x00, 0x05 },	/* 0              1   */
	{ 0x24, 0x00, 0x0C },	/* 0              2   */
	{ 0x2B, 0x00, 0x14 },	/* 0              3   */
	{ 0x21, 0x00, 0x00 },	/* 1              0   */
	{ 0x2B, 0x00, 0x08 },	/* 1              1   */
	{ 0x30, 0x00, 0x0F },	/* 1              2   */
	{ 0x31, 0x00, 0x03 },	/* 2              0   */
	{ 0x34, 0x00, 0x0B },	/* 2              1   */
	{ 0x3F, 0x00, 0x00 },	/* 3              0   */
};

static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_hbr2_hbr3[] = {
606
				/* Voltage swing  pre-emphasis */
607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630
	{ 0x18, 0x00, 0x00 },	/* 0              0   */
	{ 0x1D, 0x00, 0x05 },	/* 0              1   */
	{ 0x24, 0x00, 0x0C },	/* 0              2   */
	{ 0x2B, 0x00, 0x14 },	/* 0              3   */
	{ 0x26, 0x00, 0x00 },	/* 1              0   */
	{ 0x2C, 0x00, 0x07 },	/* 1              1   */
	{ 0x33, 0x00, 0x0C },	/* 1              2   */
	{ 0x2E, 0x00, 0x00 },	/* 2              0   */
	{ 0x36, 0x00, 0x09 },	/* 2              1   */
	{ 0x3F, 0x00, 0x00 },	/* 3              0   */
};

static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_hdmi[] = {
				/* HDMI Preset	VS	Pre-emph */
	{ 0x1A, 0x0, 0x0 },	/* 1		400mV	0dB */
	{ 0x20, 0x0, 0x0 },	/* 2		500mV	0dB */
	{ 0x29, 0x0, 0x0 },	/* 3		650mV	0dB */
	{ 0x32, 0x0, 0x0 },	/* 4		800mV	0dB */
	{ 0x3F, 0x0, 0x0 },	/* 5		1000mV	0dB */
	{ 0x3A, 0x0, 0x5 },	/* 6		Full	-1.5 dB */
	{ 0x39, 0x0, 0x6 },	/* 7		Full	-1.8 dB */
	{ 0x38, 0x0, 0x7 },	/* 8		Full	-2 dB */
	{ 0x37, 0x0, 0x8 },	/* 9		Full	-2.5 dB */
	{ 0x36, 0x0, 0x9 },	/* 10		Full	-3 dB */
631 632
};

633 634 635 636 637 638
struct tgl_dkl_phy_ddi_buf_trans {
	u32 dkl_vswing_control;
	u32 dkl_preshoot_control;
	u32 dkl_de_emphasis_control;
};

639
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_dp_ddi_trans[] = {
640 641
				/* VS	pre-emp	Non-trans mV	Pre-emph dB */
	{ 0x7, 0x0, 0x00 },	/* 0	0	400mV		0 dB */
642 643
	{ 0x5, 0x0, 0x05 },	/* 0	1	400mV		3.5 dB */
	{ 0x2, 0x0, 0x0B },	/* 0	2	400mV		6 dB */
644 645 646 647 648 649 650 651 652 653 654 655 656 657
	{ 0x0, 0x0, 0x18 },	/* 0	3	400mV		9.5 dB */
	{ 0x5, 0x0, 0x00 },	/* 1	0	600mV		0 dB */
	{ 0x2, 0x0, 0x08 },	/* 1	1	600mV		3.5 dB */
	{ 0x0, 0x0, 0x14 },	/* 1	2	600mV		6 dB */
	{ 0x2, 0x0, 0x00 },	/* 2	0	800mV		0 dB */
	{ 0x0, 0x0, 0x0B },	/* 2	1	800mV		3.5 dB */
	{ 0x0, 0x0, 0x00 },	/* 3	0	1200mV		0 dB HDMI default */
};

static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_dp_ddi_trans_hbr2[] = {
				/* VS	pre-emp	Non-trans mV	Pre-emph dB */
	{ 0x7, 0x0, 0x00 },	/* 0	0	400mV		0 dB */
	{ 0x5, 0x0, 0x05 },	/* 0	1	400mV		3.5 dB */
	{ 0x2, 0x0, 0x0B },	/* 0	2	400mV		6 dB */
658 659
	{ 0x0, 0x0, 0x19 },	/* 0	3	400mV		9.5 dB */
	{ 0x5, 0x0, 0x00 },	/* 1	0	600mV		0 dB */
660
	{ 0x2, 0x0, 0x08 },	/* 1	1	600mV		3.5 dB */
661 662 663 664 665 666
	{ 0x0, 0x0, 0x14 },	/* 1	2	600mV		6 dB */
	{ 0x2, 0x0, 0x00 },	/* 2	0	800mV		0 dB */
	{ 0x0, 0x0, 0x0B },	/* 2	1	800mV		3.5 dB */
	{ 0x0, 0x0, 0x00 },	/* 3	0	1200mV		0 dB HDMI default */
};

667 668 669 670 671 672 673 674 675 676 677 678 679 680
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_hdmi_ddi_trans[] = {
				/* HDMI Preset	VS	Pre-emph */
	{ 0x7, 0x0, 0x0 },	/* 1		400mV	0dB */
	{ 0x6, 0x0, 0x0 },	/* 2		500mV	0dB */
	{ 0x4, 0x0, 0x0 },	/* 3		650mV	0dB */
	{ 0x2, 0x0, 0x0 },	/* 4		800mV	0dB */
	{ 0x0, 0x0, 0x0 },	/* 5		1000mV	0dB */
	{ 0x0, 0x0, 0x5 },	/* 6		Full	-1.5 dB */
	{ 0x0, 0x0, 0x6 },	/* 7		Full	-1.8 dB */
	{ 0x0, 0x0, 0x7 },	/* 8		Full	-2 dB */
	{ 0x0, 0x0, 0x8 },	/* 9		Full	-2.5 dB */
	{ 0x0, 0x0, 0xA },	/* 10		Full	-3 dB */
};

681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708
static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x32, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7D, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x63, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x47, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x63, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x61, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7B, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

709 710 711 712 713 714 715 716 717 718 719 720
static const struct ddi_buf_trans *
bdw_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
		return bdw_ddi_translations_edp;
	} else {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return bdw_ddi_translations_dp;
	}
}

721
static const struct ddi_buf_trans *
722
skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
723
{
724
	if (IS_SKL_ULX(dev_priv)) {
725
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
726
		return skl_y_ddi_translations_dp;
727
	} else if (IS_SKL_ULT(dev_priv)) {
728
		*n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
729
		return skl_u_ddi_translations_dp;
730 731
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
732
		return skl_ddi_translations_dp;
733 734 735
	}
}

736 737 738
static const struct ddi_buf_trans *
kbl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
739 740 741
	if (IS_KBL_ULX(dev_priv) ||
	    IS_CFL_ULX(dev_priv) ||
	    IS_CML_ULX(dev_priv)) {
742 743
		*n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
		return kbl_y_ddi_translations_dp;
744 745 746
	} else if (IS_KBL_ULT(dev_priv) ||
		   IS_CFL_ULT(dev_priv) ||
		   IS_CML_ULT(dev_priv)) {
747 748 749 750 751 752 753 754
		*n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
		return kbl_u_ddi_translations_dp;
	} else {
		*n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
		return kbl_ddi_translations_dp;
	}
}

755
static const struct ddi_buf_trans *
756
skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
757
{
758
	if (dev_priv->vbt.edp.low_vswing) {
759 760 761 762
		if (IS_SKL_ULX(dev_priv) ||
		    IS_KBL_ULX(dev_priv) ||
		    IS_CFL_ULX(dev_priv) ||
		    IS_CML_ULX(dev_priv)) {
763
			*n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
764
			return skl_y_ddi_translations_edp;
765 766 767 768
		} else if (IS_SKL_ULT(dev_priv) ||
			   IS_KBL_ULT(dev_priv) ||
			   IS_CFL_ULT(dev_priv) ||
			   IS_CML_ULT(dev_priv)) {
769
			*n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
770
			return skl_u_ddi_translations_edp;
771 772
		} else {
			*n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
773
			return skl_ddi_translations_edp;
774 775
		}
	}
776

777 778 779
	if (IS_KABYLAKE(dev_priv) ||
	    IS_COFFEELAKE(dev_priv) ||
	    IS_COMETLAKE(dev_priv))
780 781 782
		return kbl_get_buf_trans_dp(dev_priv, n_entries);
	else
		return skl_get_buf_trans_dp(dev_priv, n_entries);
783 784 785
}

static const struct ddi_buf_trans *
786
skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
787
{
788 789 790 791
	if (IS_SKL_ULX(dev_priv) ||
	    IS_KBL_ULX(dev_priv) ||
	    IS_CFL_ULX(dev_priv) ||
	    IS_CML_ULX(dev_priv)) {
792
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
793
		return skl_y_ddi_translations_hdmi;
794 795
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
796
		return skl_ddi_translations_hdmi;
797 798 799
	}
}

800 801 802 803 804 805 806 807 808
static int skl_buf_trans_num_entries(enum port port, int n_entries)
{
	/* Only DDIA and DDIE can select the 10th register with DP */
	if (port == PORT_A || port == PORT_E)
		return min(n_entries, 10);
	else
		return min(n_entries, 9);
}

809 810
static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_dp(struct drm_i915_private *dev_priv,
811
			   enum port port, int *n_entries)
812
{
813 814 815
	if (IS_KABYLAKE(dev_priv) ||
	    IS_COFFEELAKE(dev_priv) ||
	    IS_COMETLAKE(dev_priv)) {
816 817 818 819
		const struct ddi_buf_trans *ddi_translations =
			kbl_get_buf_trans_dp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
820
	} else if (IS_SKYLAKE(dev_priv)) {
821 822 823 824
		const struct ddi_buf_trans *ddi_translations =
			skl_get_buf_trans_dp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
825 826 827 828 829 830 831 832 833 834 835 836 837 838
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return  bdw_ddi_translations_dp;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_edp(struct drm_i915_private *dev_priv,
839
			    enum port port, int *n_entries)
840 841
{
	if (IS_GEN9_BC(dev_priv)) {
842 843 844 845
		const struct ddi_buf_trans *ddi_translations =
			skl_get_buf_trans_edp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872
	} else if (IS_BROADWELL(dev_priv)) {
		return bdw_get_buf_trans_edp(dev_priv, n_entries);
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
			    int *n_entries)
{
	if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_fdi);
		return bdw_ddi_translations_fdi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
		return hsw_ddi_translations_fdi;
	}

	*n_entries = 0;
	return NULL;
}

873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890
static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_hdmi(struct drm_i915_private *dev_priv,
			     int *n_entries)
{
	if (IS_GEN9_BC(dev_priv)) {
		return skl_get_buf_trans_hdmi(dev_priv, n_entries);
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
		return bdw_ddi_translations_hdmi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
		return hsw_ddi_translations_hdmi;
	}

	*n_entries = 0;
	return NULL;
}

891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915
static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
	return bxt_ddi_translations_dp;
}

static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
		return bxt_ddi_translations_edp;
	}

	return bxt_get_buf_trans_dp(dev_priv, n_entries);
}

static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
	return bxt_ddi_translations_hdmi;
}

916 917 918
static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
{
919
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
920 921 922 923 924 925 926 927 928 929

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V);
		return cnl_ddi_translations_hdmi_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V);
		return cnl_ddi_translations_hdmi_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V);
		return cnl_ddi_translations_hdmi_1_05V;
930 931
	} else {
		*n_entries = 1; /* shut up gcc */
932
		MISSING_CASE(voltage);
933
	}
934 935 936 937 938 939
	return NULL;
}

static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
940
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
941 942 943 944 945 946 947 948 949 950

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V);
		return cnl_ddi_translations_dp_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V);
		return cnl_ddi_translations_dp_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V);
		return cnl_ddi_translations_dp_1_05V;
951 952
	} else {
		*n_entries = 1; /* shut up gcc */
953
		MISSING_CASE(voltage);
954
	}
955 956 957 958 959 960
	return NULL;
}

static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
961
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
962 963 964 965 966 967 968 969 970 971 972

	if (dev_priv->vbt.edp.low_vswing) {
		if (voltage == VOLTAGE_INFO_0_85V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V);
			return cnl_ddi_translations_edp_0_85V;
		} else if (voltage == VOLTAGE_INFO_0_95V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V);
			return cnl_ddi_translations_edp_0_95V;
		} else if (voltage == VOLTAGE_INFO_1_05V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V);
			return cnl_ddi_translations_edp_1_05V;
973 974
		} else {
			*n_entries = 1; /* shut up gcc */
975
			MISSING_CASE(voltage);
976
		}
977 978 979 980 981 982
		return NULL;
	} else {
		return cnl_get_buf_trans_dp(dev_priv, n_entries);
	}
}

983
static const struct cnl_ddi_buf_trans *
984 985
icl_get_combo_buf_trans(struct drm_i915_private *dev_priv, int type, int rate,
			int *n_entries)
986
{
987 988 989 990 991 992 993 994 995
	if (type == INTEL_OUTPUT_HDMI) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
		return icl_combo_phy_ddi_translations_hdmi;
	} else if (rate > 540000 && type == INTEL_OUTPUT_EDP) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr3);
		return icl_combo_phy_ddi_translations_edp_hbr3;
	} else if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
		return icl_combo_phy_ddi_translations_edp_hbr2;
996
	}
997 998 999

	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_dp_hbr2);
	return icl_combo_phy_ddi_translations_dp_hbr2;
1000 1001
}

1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
static const struct icl_mg_phy_ddi_buf_trans *
icl_get_mg_buf_trans(struct drm_i915_private *dev_priv, int type, int rate,
		     int *n_entries)
{
	if (type == INTEL_OUTPUT_HDMI) {
		*n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_hdmi);
		return icl_mg_phy_ddi_translations_hdmi;
	} else if (rate > 270000) {
		*n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_hbr2_hbr3);
		return icl_mg_phy_ddi_translations_hbr2_hbr3;
	}

	*n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_rbr_hbr);
	return icl_mg_phy_ddi_translations_rbr_hbr;
}

1018 1019 1020 1021
static const struct cnl_ddi_buf_trans *
ehl_get_combo_buf_trans(struct drm_i915_private *dev_priv, int type, int rate,
			int *n_entries)
{
1022 1023 1024
	if (type != INTEL_OUTPUT_HDMI && type != INTEL_OUTPUT_EDP) {
		*n_entries = ARRAY_SIZE(ehl_combo_phy_ddi_translations_dp);
		return ehl_combo_phy_ddi_translations_dp;
1025 1026 1027 1028 1029
	}

	return icl_get_combo_buf_trans(dev_priv, type, rate, n_entries);
}

1030 1031 1032 1033
static const struct cnl_ddi_buf_trans *
tgl_get_combo_buf_trans(struct drm_i915_private *dev_priv, int type, int rate,
			int *n_entries)
{
1034
	if (type == INTEL_OUTPUT_HDMI || type == INTEL_OUTPUT_EDP) {
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
		return icl_get_combo_buf_trans(dev_priv, type, rate, n_entries);
	} else if (rate > 270000) {
		*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr2);
		return tgl_combo_phy_ddi_translations_dp_hbr2;
	}

	*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr);
	return tgl_combo_phy_ddi_translations_dp_hbr;
}

1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
static const struct tgl_dkl_phy_ddi_buf_trans *
tgl_get_dkl_buf_trans(struct drm_i915_private *dev_priv, int type, int rate,
		      int *n_entries)
{
	if (type == INTEL_OUTPUT_HDMI) {
		*n_entries = ARRAY_SIZE(tgl_dkl_phy_hdmi_ddi_trans);
		return tgl_dkl_phy_hdmi_ddi_trans;
	} else if (rate > 270000) {
		*n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans_hbr2);
		return tgl_dkl_phy_dp_ddi_trans_hbr2;
	}

	*n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans);
	return tgl_dkl_phy_dp_ddi_trans;
}

1061
static int intel_ddi_hdmi_level(struct intel_encoder *encoder)
1062
{
1063
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1064
	int n_entries, level, default_entry;
1065
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1066

1067 1068
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
1069
			tgl_get_combo_buf_trans(dev_priv, INTEL_OUTPUT_HDMI,
1070 1071
						0, &n_entries);
		else
1072 1073
			tgl_get_dkl_buf_trans(dev_priv, INTEL_OUTPUT_HDMI, 0,
					      &n_entries);
1074 1075
		default_entry = n_entries - 1;
	} else if (INTEL_GEN(dev_priv) == 11) {
1076
		if (intel_phy_is_combo(dev_priv, phy))
1077
			icl_get_combo_buf_trans(dev_priv, INTEL_OUTPUT_HDMI,
1078
						0, &n_entries);
1079
		else
1080 1081
			icl_get_mg_buf_trans(dev_priv, INTEL_OUTPUT_HDMI, 0,
					     &n_entries);
1082 1083
		default_entry = n_entries - 1;
	} else if (IS_CANNONLAKE(dev_priv)) {
1084 1085
		cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = n_entries - 1;
1086
	} else if (IS_GEN9_LP(dev_priv)) {
1087 1088
		bxt_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = n_entries - 1;
1089
	} else if (IS_GEN9_BC(dev_priv)) {
1090 1091
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 8;
1092
	} else if (IS_BROADWELL(dev_priv)) {
1093 1094
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 7;
1095
	} else if (IS_HASWELL(dev_priv)) {
1096 1097
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 6;
1098
	} else {
1099
		drm_WARN(&dev_priv->drm, 1, "ddi translation table missing\n");
1100
		return 0;
1101 1102
	}

1103
	if (drm_WARN_ON_ONCE(&dev_priv->drm, n_entries == 0))
1104
		return 0;
1105

1106 1107
	level = intel_bios_hdmi_level_shift(encoder);
	if (level < 0)
1108 1109
		level = default_entry;

1110
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1111
		level = n_entries - 1;
1112

1113
	return level;
1114 1115
}

1116 1117
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
1118 1119
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
1120
 */
1121 1122
static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
					 const struct intel_crtc_state *crtc_state)
1123
{
1124
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1125
	u32 iboost_bit = 0;
1126
	int i, n_entries;
1127
	enum port port = encoder->port;
1128
	const struct ddi_buf_trans *ddi_translations;
1129

1130 1131 1132 1133
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
		ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
							       &n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
1134
		ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port,
1135
							       &n_entries);
1136
	else
1137
		ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port,
1138
							      &n_entries);
1139

1140
	/* If we're boosting the current, set bit 31 of trans1 */
1141
	if (IS_GEN9_BC(dev_priv) && intel_bios_dp_boost_level(encoder))
1142
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1143

1144
	for (i = 0; i < n_entries; i++) {
1145 1146 1147 1148
		intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, i),
			       ddi_translations[i].trans1 | iboost_bit);
		intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, i),
			       ddi_translations[i].trans2);
1149
	}
1150 1151 1152 1153 1154 1155 1156
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
1157
static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
1158
					   int level)
1159 1160 1161
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
1162
	int n_entries;
1163
	enum port port = encoder->port;
1164
	const struct ddi_buf_trans *ddi_translations;
1165

1166
	ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
1167

1168
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
1169
		return;
1170
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1171
		level = n_entries - 1;
1172

1173
	/* If we're boosting the current, set bit 31 of trans1 */
1174
	if (IS_GEN9_BC(dev_priv) && intel_bios_hdmi_boost_level(encoder))
1175
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1176

1177
	/* Entry 9 is for HDMI: */
1178 1179 1180 1181
	intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, 9),
		       ddi_translations[level].trans1 | iboost_bit);
	intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, 9),
		       ddi_translations[level].trans2);
1182 1183
}

1184 1185 1186
static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
				    enum port port)
{
1187
	i915_reg_t reg = DDI_BUF_CTL(port);
1188 1189
	int i;

1190
	for (i = 0; i < 16; i++) {
1191
		udelay(1);
1192
		if (intel_de_read(dev_priv, reg) & DDI_BUF_IS_IDLE)
1193 1194
			return;
	}
1195 1196
	drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c idle bit\n",
		port_name(port));
1197
}
1198

1199
static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
1200
{
1201
	switch (pll->info->id) {
1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
1215
		MISSING_CASE(pll->info->id);
1216 1217 1218 1219
		return PORT_CLK_SEL_NONE;
	}
}

1220
static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
1221
				  const struct intel_crtc_state *crtc_state)
1222
{
1223 1224
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	int clock = crtc_state->port_clock;
1225 1226 1227 1228
	const enum intel_dpll_id id = pll->info->id;

	switch (id) {
	default:
1229 1230 1231 1232
		/*
		 * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
		 * here, so do warn if this get passed in
		 */
1233 1234
		MISSING_CASE(id);
		return DDI_CLK_SEL_NONE;
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
	case DPLL_ID_ICL_TBTPLL:
		switch (clock) {
		case 162000:
			return DDI_CLK_SEL_TBT_162;
		case 270000:
			return DDI_CLK_SEL_TBT_270;
		case 540000:
			return DDI_CLK_SEL_TBT_540;
		case 810000:
			return DDI_CLK_SEL_TBT_810;
		default:
			MISSING_CASE(clock);
1247
			return DDI_CLK_SEL_NONE;
1248
		}
1249 1250 1251 1252
	case DPLL_ID_ICL_MGPLL1:
	case DPLL_ID_ICL_MGPLL2:
	case DPLL_ID_ICL_MGPLL3:
	case DPLL_ID_ICL_MGPLL4:
1253 1254
	case DPLL_ID_TGL_MGPLL5:
	case DPLL_ID_TGL_MGPLL6:
1255 1256 1257 1258
		return DDI_CLK_SEL_MG;
	}
}

1259 1260 1261 1262 1263 1264 1265 1266 1267
/* Starting with Haswell, different DDI ports can work in FDI mode for
 * connection to the PCH-located connectors. For this, it is necessary to train
 * both the DDI port and PCH receiver for the desired DDI buffer settings.
 *
 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
 * please note that when FDI mode is active on DDI E, it shares 2 lines with
 * DDI A (which is used for eDP)
 */

1268
void hsw_fdi_link_train(struct intel_encoder *encoder,
1269
			const struct intel_crtc_state *crtc_state)
1270
{
1271 1272
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1273
	u32 temp, i, rx_ctl_val, ddi_pll_sel;
1274

1275
	intel_prepare_dp_ddi_buffers(encoder, crtc_state);
1276

1277 1278 1279 1280
	/* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
	 * mode set "sequence for CRT port" document:
	 * - TP1 to TP2 time with the default value
	 * - FDI delay to 90h
1281 1282
	 *
	 * WaFDIAutoLinkSetTimingOverrride:hsw
1283
	 */
1284 1285
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A),
		       FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2) | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
1286 1287

	/* Enable the PCH Receiver FDI PLL */
1288
	rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
1289
		     FDI_RX_PLL_ENABLE |
1290
		     FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
1291 1292
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
	intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1293 1294 1295 1296
	udelay(220);

	/* Switch from Rawclk to PCDclk */
	rx_ctl_val |= FDI_PCDCLK;
1297
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
1298 1299

	/* Configure Port Clock Select */
1300
	ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll);
1301
	intel_de_write(dev_priv, PORT_CLK_SEL(PORT_E), ddi_pll_sel);
1302
	drm_WARN_ON(&dev_priv->drm, ddi_pll_sel != PORT_CLK_SEL_SPLL);
1303 1304 1305

	/* Start the training iterating through available voltages and emphasis,
	 * testing each value twice. */
1306
	for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
1307
		/* Configure DP_TP_CTL with auto-training */
1308
		intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
1309 1310 1311 1312
			       DP_TP_CTL_FDI_AUTOTRAIN |
			       DP_TP_CTL_ENHANCED_FRAME_ENABLE |
			       DP_TP_CTL_LINK_TRAIN_PAT1 |
			       DP_TP_CTL_ENABLE);
1313

1314 1315 1316 1317
		/* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
		 * DDI E does not support port reversal, the functionality is
		 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
		 * port reversal bit */
1318 1319 1320
		intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E),
			       DDI_BUF_CTL_ENABLE | ((crtc_state->fdi_lanes - 1) << 1) | DDI_BUF_TRANS_SELECT(i / 2));
		intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1321 1322 1323

		udelay(600);

1324
		/* Program PCH FDI Receiver TU */
1325
		intel_de_write(dev_priv, FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
1326 1327 1328

		/* Enable PCH FDI Receiver with auto-training */
		rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
1329 1330
		intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
		intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1331 1332 1333 1334 1335

		/* Wait for FDI receiver lane calibration */
		udelay(30);

		/* Unset FDI_RX_MISC pwrdn lanes */
1336
		temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1337
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1338 1339
		intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
		intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1340 1341 1342

		/* Wait for FDI auto training time */
		udelay(5);
1343

1344
		temp = intel_de_read(dev_priv, DP_TP_STATUS(PORT_E));
1345
		if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
1346 1347
			drm_dbg_kms(&dev_priv->drm,
				    "FDI link training done on step %d\n", i);
1348 1349
			break;
		}
1350

1351 1352 1353 1354 1355
		/*
		 * Leave things enabled even if we failed to train FDI.
		 * Results in less fireworks from the state checker.
		 */
		if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
1356
			drm_err(&dev_priv->drm, "FDI link training failed!\n");
1357
			break;
1358
		}
1359

1360
		rx_ctl_val &= ~FDI_RX_ENABLE;
1361 1362
		intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
		intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1363

1364
		temp = intel_de_read(dev_priv, DDI_BUF_CTL(PORT_E));
1365
		temp &= ~DDI_BUF_CTL_ENABLE;
1366 1367
		intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E), temp);
		intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1368

1369
		/* Disable DP_TP_CTL and FDI_RX_CTL and retry */
1370
		temp = intel_de_read(dev_priv, DP_TP_CTL(PORT_E));
1371 1372
		temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1373 1374
		intel_de_write(dev_priv, DP_TP_CTL(PORT_E), temp);
		intel_de_posting_read(dev_priv, DP_TP_CTL(PORT_E));
1375 1376

		intel_wait_ddi_buf_idle(dev_priv, PORT_E);
1377 1378

		/* Reset FDI_RX_MISC pwrdn lanes */
1379
		temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1380 1381
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
		temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1382 1383
		intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
		intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1384 1385
	}

1386
	/* Enable normal pixel sending for FDI */
1387
	intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
1388 1389 1390 1391
		       DP_TP_CTL_FDI_AUTOTRAIN |
		       DP_TP_CTL_LINK_TRAIN_NORMAL |
		       DP_TP_CTL_ENHANCED_FRAME_ENABLE |
		       DP_TP_CTL_ENABLE);
1392
}
1393

1394
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
1395
{
1396
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1397
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
1398

1399
	intel_dp->DP = dig_port->saved_port_bits |
1400
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
1401
	intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
1402 1403
}

1404 1405 1406
static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
				 enum port port)
{
1407
	u32 val = intel_de_read(dev_priv, DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;
1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425

	switch (val) {
	case DDI_CLK_SEL_NONE:
		return 0;
	case DDI_CLK_SEL_TBT_162:
		return 162000;
	case DDI_CLK_SEL_TBT_270:
		return 270000;
	case DDI_CLK_SEL_TBT_540:
		return 540000;
	case DDI_CLK_SEL_TBT_810:
		return 810000;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

1426 1427 1428 1429 1430 1431 1432
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
1433
	else if (intel_crtc_has_dp_encoder(pipe_config))
1434 1435
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
1436 1437
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp > 24)
		dotclock = pipe_config->port_clock * 24 / pipe_config->pipe_bpp;
1438 1439 1440
	else
		dotclock = pipe_config->port_clock;

1441 1442
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 &&
	    !intel_crtc_has_dp_encoder(pipe_config))
1443 1444
		dotclock *= 2;

1445 1446 1447
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

1448
	pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
1449
}
1450

1451 1452
static void intel_ddi_clock_get(struct intel_encoder *encoder,
				struct intel_crtc_state *pipe_config)
1453
{
1454
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1455
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1456

1457
	if (intel_phy_is_tc(dev_priv, phy) &&
1458 1459 1460 1461 1462
	    intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll) ==
	    DPLL_ID_ICL_TBTPLL)
		pipe_config->port_clock = icl_calc_tbt_pll_link(dev_priv,
								encoder->port);
	else
1463 1464
		pipe_config->port_clock =
			intel_dpll_get_freq(dev_priv, pipe_config->shared_dpll);
1465 1466

	ddi_dotclock_get(pipe_config);
1467 1468
}

1469 1470
void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
			  const struct drm_connector_state *conn_state)
1471
{
1472
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1473
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1474
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1475
	u32 temp;
1476

1477 1478
	if (!intel_crtc_has_dp_encoder(crtc_state))
		return;
J
Jani Nikula 已提交
1479

1480
	drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder));
1481

1482
	temp = DP_MSA_MISC_SYNC_CLOCK;
1483

1484 1485
	switch (crtc_state->pipe_bpp) {
	case 18:
1486
		temp |= DP_MSA_MISC_6_BPC;
1487 1488
		break;
	case 24:
1489
		temp |= DP_MSA_MISC_8_BPC;
1490 1491
		break;
	case 30:
1492
		temp |= DP_MSA_MISC_10_BPC;
1493 1494
		break;
	case 36:
1495
		temp |= DP_MSA_MISC_12_BPC;
1496 1497 1498 1499
		break;
	default:
		MISSING_CASE(crtc_state->pipe_bpp);
		break;
1500
	}
1501

1502
	/* nonsense combination */
1503 1504
	drm_WARN_ON(&dev_priv->drm, crtc_state->limited_color_range &&
		    crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);
1505 1506

	if (crtc_state->limited_color_range)
1507
		temp |= DP_MSA_MISC_COLOR_CEA_RGB;
1508

1509 1510 1511
	/*
	 * As per DP 1.2 spec section 2.3.4.3 while sending
	 * YCBCR 444 signals we should program MSA MISC1/0 fields with
1512
	 * colorspace information.
1513 1514
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
1515
		temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
1516

1517 1518 1519
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut] while sending
1520 1521
	 * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
	 * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
1522
	 */
1523
	if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
1524
		temp |= DP_MSA_MISC_COLOR_VSC_SDP;
1525

1526
	intel_de_write(dev_priv, TRANS_MSA_MISC(cpu_transcoder), temp);
1527 1528
}

1529 1530 1531 1532 1533 1534 1535 1536
static u32 bdw_trans_port_sync_master_select(enum transcoder master_transcoder)
{
	if (master_transcoder == TRANSCODER_EDP)
		return 0;
	else
		return master_transcoder + 1;
}

1537 1538 1539 1540 1541 1542 1543
/*
 * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
 *
 * Only intended to be used by intel_ddi_enable_transcoder_func() and
 * intel_ddi_config_transcoder_func().
 */
static u32
1544 1545
intel_ddi_transcoder_func_reg_val_get(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
1546
{
1547
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1548 1549
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
1550
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1551
	enum port port = encoder->port;
1552
	u32 temp;
1553

1554 1555
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
1556 1557 1558 1559
	if (INTEL_GEN(dev_priv) >= 12)
		temp |= TGL_TRANS_DDI_SELECT_PORT(port);
	else
		temp |= TRANS_DDI_SELECT_PORT(port);
1560

1561
	switch (crtc_state->pipe_bpp) {
1562
	case 18:
1563
		temp |= TRANS_DDI_BPC_6;
1564 1565
		break;
	case 24:
1566
		temp |= TRANS_DDI_BPC_8;
1567 1568
		break;
	case 30:
1569
		temp |= TRANS_DDI_BPC_10;
1570 1571
		break;
	case 36:
1572
		temp |= TRANS_DDI_BPC_12;
1573 1574
		break;
	default:
1575
		BUG();
1576
	}
1577

1578
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
1579
		temp |= TRANS_DDI_PVSYNC;
1580
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
1581
		temp |= TRANS_DDI_PHSYNC;
1582

1583 1584 1585
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
1586 1587 1588 1589
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
1590
			if (crtc_state->pch_pfit.force_thru)
1591 1592 1593
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

1607
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
1608
		if (crtc_state->has_hdmi_sink)
1609
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
1610
		else
1611
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
1612 1613

		if (crtc_state->hdmi_scrambling)
1614
			temp |= TRANS_DDI_HDMI_SCRAMBLING;
S
Shashank Sharma 已提交
1615 1616
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
1617
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
1618
		temp |= TRANS_DDI_MODE_SELECT_FDI;
1619
		temp |= (crtc_state->fdi_lanes - 1) << 1;
1620
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
1621
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
1622
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1623

1624 1625 1626 1627
		if (INTEL_GEN(dev_priv) >= 12) {
			enum transcoder master;

			master = crtc_state->mst_master_transcoder;
1628 1629
			drm_WARN_ON(&dev_priv->drm,
				    master == INVALID_TRANSCODER);
1630 1631
			temp |= TRANS_DDI_MST_TRANSPORT_SELECT(master);
		}
1632
	} else {
1633 1634
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1635 1636
	}

1637 1638 1639 1640 1641 1642 1643 1644 1645
	if (IS_GEN_RANGE(dev_priv, 8, 10) &&
	    crtc_state->master_transcoder != INVALID_TRANSCODER) {
		u8 master_select =
			bdw_trans_port_sync_master_select(crtc_state->master_transcoder);

		temp |= TRANS_DDI_PORT_SYNC_ENABLE |
			TRANS_DDI_PORT_SYNC_MASTER_SELECT(master_select);
	}

1646 1647 1648
	return temp;
}

1649 1650
void intel_ddi_enable_transcoder_func(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
1651
{
1652
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1653 1654
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1655 1656 1657 1658 1659 1660

	if (INTEL_GEN(dev_priv) >= 11) {
		enum transcoder master_transcoder = crtc_state->master_transcoder;
		u32 ctl2 = 0;

		if (master_transcoder != INVALID_TRANSCODER) {
1661 1662
			u8 master_select =
				bdw_trans_port_sync_master_select(master_transcoder);
1663

1664
			ctl2 |= PORT_SYNC_MODE_ENABLE |
1665
				PORT_SYNC_MODE_MASTER_SELECT(master_select);
1666 1667 1668 1669 1670 1671
		}

		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), ctl2);
	}

1672 1673 1674
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder),
		       intel_ddi_transcoder_func_reg_val_get(encoder,
							     crtc_state));
1675 1676 1677 1678 1679 1680 1681
}

/*
 * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
 * bit.
 */
static void
1682 1683
intel_ddi_config_transcoder_func(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
1684
{
1685
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1686 1687
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1688
	u32 ctl;
1689

1690
	ctl = intel_ddi_transcoder_func_reg_val_get(encoder, crtc_state);
1691 1692
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
1693
}
1694

1695
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
1696
{
1697
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1698 1699
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1700
	u32 ctl;
1701

1702 1703 1704 1705 1706
	if (INTEL_GEN(dev_priv) >= 11)
		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), 0);

	ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
1707

1708
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
1709

1710 1711 1712 1713
	if (IS_GEN_RANGE(dev_priv, 8, 10))
		ctl &= ~(TRANS_DDI_PORT_SYNC_ENABLE |
			 TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK);

1714
	if (INTEL_GEN(dev_priv) >= 12) {
1715
		if (!intel_dp_mst_is_master_trans(crtc_state)) {
1716
			ctl &= ~(TGL_TRANS_DDI_PORT_MASK |
1717 1718
				 TRANS_DDI_MODE_SELECT_MASK);
		}
1719
	} else {
1720
		ctl &= ~(TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK);
1721
	}
1722

1723
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
1724 1725 1726

	if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
	    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
1727 1728
		drm_dbg_kms(&dev_priv->drm,
			    "Quirk Increase DDI disabled time\n");
1729 1730 1731
		/* Quirk time at 100ms for reliable operation */
		msleep(100);
	}
1732 1733
}

S
Sean Paul 已提交
1734 1735 1736 1737 1738
int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
				     bool enable)
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
1739
	intel_wakeref_t wakeref;
S
Sean Paul 已提交
1740 1741
	enum pipe pipe = 0;
	int ret = 0;
1742
	u32 tmp;
S
Sean Paul 已提交
1743

1744 1745
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     intel_encoder->power_domain);
1746
	if (drm_WARN_ON(dev, !wakeref))
S
Sean Paul 已提交
1747 1748
		return -ENXIO;

1749 1750
	if (drm_WARN_ON(dev,
			!intel_encoder->get_hw_state(intel_encoder, &pipe))) {
S
Sean Paul 已提交
1751 1752 1753 1754
		ret = -EIO;
		goto out;
	}

1755
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(pipe));
S
Sean Paul 已提交
1756 1757 1758 1759
	if (enable)
		tmp |= TRANS_DDI_HDCP_SIGNALLING;
	else
		tmp &= ~TRANS_DDI_HDCP_SIGNALLING;
1760
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe), tmp);
S
Sean Paul 已提交
1761
out:
1762
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
S
Sean Paul 已提交
1763 1764 1765
	return ret;
}

1766 1767 1768
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
1769
	struct drm_i915_private *dev_priv = to_i915(dev);
1770
	struct intel_encoder *encoder = intel_attached_encoder(intel_connector);
1771
	int type = intel_connector->base.connector_type;
1772
	enum port port = encoder->port;
1773
	enum transcoder cpu_transcoder;
1774 1775
	intel_wakeref_t wakeref;
	enum pipe pipe = 0;
1776
	u32 tmp;
1777
	bool ret;
1778

1779 1780 1781
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
1782 1783
		return false;

1784
	if (!encoder->get_hw_state(encoder, &pipe)) {
1785 1786 1787
		ret = false;
		goto out;
	}
1788

1789
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
1790 1791
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
1792
		cpu_transcoder = (enum transcoder) pipe;
1793

1794
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
1795 1796 1797 1798

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
1799 1800
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
1801 1802

	case TRANS_DDI_MODE_SELECT_DP_SST:
1803 1804 1805 1806
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

1807 1808 1809
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
1810 1811
		ret = false;
		break;
1812 1813

	case TRANS_DDI_MODE_SELECT_FDI:
1814 1815
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
1816 1817

	default:
1818 1819
		ret = false;
		break;
1820
	}
1821 1822

out:
1823
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
1824 1825

	return ret;
1826 1827
}

1828 1829
static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
					u8 *pipe_mask, bool *is_dp_mst)
1830 1831
{
	struct drm_device *dev = encoder->base.dev;
1832
	struct drm_i915_private *dev_priv = to_i915(dev);
1833
	enum port port = encoder->port;
1834
	intel_wakeref_t wakeref;
1835
	enum pipe p;
1836
	u32 tmp;
1837 1838 1839 1840
	u8 mst_pipe_mask;

	*pipe_mask = 0;
	*is_dp_mst = false;
1841

1842 1843 1844
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
1845
		return;
1846

1847
	tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
1848
	if (!(tmp & DDI_BUF_CTL_ENABLE))
1849
		goto out;
1850

1851
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A) {
1852 1853
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
1854

1855
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1856 1857 1858
		default:
			MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
			/* fallthrough */
1859 1860
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
1861
			*pipe_mask = BIT(PIPE_A);
1862 1863
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
1864
			*pipe_mask = BIT(PIPE_B);
1865 1866
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
1867
			*pipe_mask = BIT(PIPE_C);
1868 1869 1870
			break;
		}

1871 1872
		goto out;
	}
1873

1874
	mst_pipe_mask = 0;
1875
	for_each_pipe(dev_priv, p) {
1876
		enum transcoder cpu_transcoder = (enum transcoder)p;
1877
		unsigned int port_mask, ddi_select;
1878 1879 1880 1881 1882 1883
		intel_wakeref_t trans_wakeref;

		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   POWER_DOMAIN_TRANSCODER(cpu_transcoder));
		if (!trans_wakeref)
			continue;
1884 1885 1886 1887 1888 1889 1890 1891

		if (INTEL_GEN(dev_priv) >= 12) {
			port_mask = TGL_TRANS_DDI_PORT_MASK;
			ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
		} else {
			port_mask = TRANS_DDI_PORT_MASK;
			ddi_select = TRANS_DDI_SELECT_PORT(port);
		}
1892

1893 1894
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(cpu_transcoder));
1895 1896
		intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
					trans_wakeref);
1897

1898
		if ((tmp & port_mask) != ddi_select)
1899
			continue;
1900

1901 1902 1903
		if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
		    TRANS_DDI_MODE_SELECT_DP_MST)
			mst_pipe_mask |= BIT(p);
1904

1905
		*pipe_mask |= BIT(p);
1906 1907
	}

1908
	if (!*pipe_mask)
1909 1910 1911
		drm_dbg_kms(&dev_priv->drm,
			    "No pipe for [ENCODER:%d:%s] found\n",
			    encoder->base.base.id, encoder->base.name);
1912 1913

	if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
1914 1915 1916 1917
		drm_dbg_kms(&dev_priv->drm,
			    "Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask);
1918 1919 1920 1921
		*pipe_mask = BIT(ffs(*pipe_mask) - 1);
	}

	if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
1922 1923 1924 1925
		drm_dbg_kms(&dev_priv->drm,
			    "Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask, mst_pipe_mask);
1926 1927
	else
		*is_dp_mst = mst_pipe_mask;
1928

1929
out:
1930
	if (*pipe_mask && IS_GEN9_LP(dev_priv)) {
1931
		tmp = intel_de_read(dev_priv, BXT_PHY_CTL(port));
1932 1933
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
1934
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
1935 1936 1937
			drm_err(&dev_priv->drm,
				"[ENCODER:%d:%s] enabled but PHY powered down? (PHY_CTL %08x)\n",
				encoder->base.base.id, encoder->base.name, tmp);
1938 1939
	}

1940
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
1941
}
1942

1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	u8 pipe_mask;
	bool is_mst;

	intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);

	if (is_mst || !pipe_mask)
		return false;

	*pipe = ffs(pipe_mask) - 1;

	return true;
1957 1958
}

1959
static enum intel_display_power_domain
I
Imre Deak 已提交
1960
intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
1961
{
1962
	/* CNL+ HW requires corresponding AUX IOs to be powered up for PSR with
1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973
	 * DC states enabled at the same time, while for driver initiated AUX
	 * transfers we need the same AUX IOs to be powered but with DC states
	 * disabled. Accordingly use the AUX power domain here which leaves DC
	 * states enabled.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
1974
	return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
1975
					      intel_aux_power_domain(dig_port);
1976 1977
}

1978 1979
static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
					struct intel_crtc_state *crtc_state)
1980
{
1981
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1982
	struct intel_digital_port *dig_port;
1983
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1984

1985 1986
	/*
	 * TODO: Add support for MST encoders. Atm, the following should never
1987 1988
	 * happen since fake-MST encoders don't set their get_power_domains()
	 * hook.
1989
	 */
1990 1991
	if (drm_WARN_ON(&dev_priv->drm,
			intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
1992
		return;
1993

1994
	dig_port = enc_to_dig_port(encoder);
1995 1996 1997 1998 1999

	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);
2000

2001 2002 2003 2004 2005
	/*
	 * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
	 * ports.
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) ||
2006
	    intel_phy_is_tc(dev_priv, phy))
2007 2008
		intel_display_power_get(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port));
2009

2010 2011 2012
	/*
	 * VDSC power is needed when DSC is enabled
	 */
2013
	if (crtc_state->dsc.compression_enable)
2014 2015
		intel_display_power_get(dev_priv,
					intel_dsc_power_domain(crtc_state));
2016 2017
}

2018 2019
void intel_ddi_enable_pipe_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
2020
{
2021
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2022
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2023
	enum port port = encoder->port;
2024
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2025

2026 2027
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
2028 2029 2030
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_PORT(port));
2031
		else
2032 2033 2034
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_PORT(port));
2035
	}
2036 2037
}

2038
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
2039
{
2040
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
2041
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2042

2043 2044
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
2045 2046 2047
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_DISABLED);
2048
		else
2049 2050 2051
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_DISABLED);
2052
	}
2053 2054
}

2055
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
2056
				enum port port, u8 iboost)
2057
{
2058 2059
	u32 tmp;

2060
	tmp = intel_de_read(dev_priv, DISPIO_CR_TX_BMU_CR0);
2061 2062 2063 2064 2065
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
2066
	intel_de_write(dev_priv, DISPIO_CR_TX_BMU_CR0, tmp);
2067 2068
}

2069 2070
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
			       int level, enum intel_output_type type)
2071
{
2072
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2073 2074
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
2075
	u8 iboost;
2076

2077
	if (type == INTEL_OUTPUT_HDMI)
2078
		iboost = intel_bios_hdmi_boost_level(encoder);
2079
	else
2080
		iboost = intel_bios_dp_boost_level(encoder);
2081

2082 2083 2084 2085 2086 2087 2088
	if (iboost == 0) {
		const struct ddi_buf_trans *ddi_translations;
		int n_entries;

		if (type == INTEL_OUTPUT_HDMI)
			ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		else if (type == INTEL_OUTPUT_EDP)
2089
			ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries);
2090
		else
2091
			ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries);
2092

2093
		if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2094
			return;
2095
		if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2096 2097
			level = n_entries - 1;

2098
		iboost = ddi_translations[level].i_boost;
2099 2100 2101 2102
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
2103
		drm_err(&dev_priv->drm, "Invalid I_boost value %u\n", iboost);
2104 2105 2106
		return;
	}

2107
	_skl_ddi_set_iboost(dev_priv, port, iboost);
2108

2109
	if (port == PORT_A && dig_port->max_lanes == 4)
2110
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
2111 2112
}

2113 2114
static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int level, enum intel_output_type type)
2115
{
2116
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2117
	const struct bxt_ddi_buf_trans *ddi_translations;
2118
	enum port port = encoder->port;
2119
	int n_entries;
2120 2121 2122 2123 2124 2125 2126

	if (type == INTEL_OUTPUT_HDMI)
		ddi_translations = bxt_get_buf_trans_hdmi(dev_priv, &n_entries);
	else if (type == INTEL_OUTPUT_EDP)
		ddi_translations = bxt_get_buf_trans_edp(dev_priv, &n_entries);
	else
		ddi_translations = bxt_get_buf_trans_dp(dev_priv, &n_entries);
2127

2128
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2129
		return;
2130
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2131 2132
		level = n_entries - 1;

2133 2134 2135 2136 2137
	bxt_ddi_phy_set_signal_level(dev_priv, port,
				     ddi_translations[level].margin,
				     ddi_translations[level].scale,
				     ddi_translations[level].enable,
				     ddi_translations[level].deemphasis);
2138 2139
}

2140
static u8 intel_ddi_dp_voltage_max(struct intel_dp *intel_dp)
2141
{
2142
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2143
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2144
	enum port port = encoder->port;
2145
	enum phy phy = intel_port_to_phy(dev_priv, port);
2146 2147
	int n_entries;

2148 2149
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
2150
			tgl_get_combo_buf_trans(dev_priv, encoder->type,
2151 2152
						intel_dp->link_rate, &n_entries);
		else
2153 2154
			tgl_get_dkl_buf_trans(dev_priv, encoder->type,
					      intel_dp->link_rate, &n_entries);
2155
	} else if (INTEL_GEN(dev_priv) == 11) {
2156 2157 2158 2159
		if (IS_ELKHARTLAKE(dev_priv))
			ehl_get_combo_buf_trans(dev_priv, encoder->type,
						intel_dp->link_rate, &n_entries);
		else if (intel_phy_is_combo(dev_priv, phy))
2160
			icl_get_combo_buf_trans(dev_priv, encoder->type,
2161
						intel_dp->link_rate, &n_entries);
2162
		else
2163 2164
			icl_get_mg_buf_trans(dev_priv, encoder->type,
					     intel_dp->link_rate, &n_entries);
2165
	} else if (IS_CANNONLAKE(dev_priv)) {
R
Rodrigo Vivi 已提交
2166 2167 2168 2169
		if (encoder->type == INTEL_OUTPUT_EDP)
			cnl_get_buf_trans_edp(dev_priv, &n_entries);
		else
			cnl_get_buf_trans_dp(dev_priv, &n_entries);
2170 2171 2172 2173 2174
	} else if (IS_GEN9_LP(dev_priv)) {
		if (encoder->type == INTEL_OUTPUT_EDP)
			bxt_get_buf_trans_edp(dev_priv, &n_entries);
		else
			bxt_get_buf_trans_dp(dev_priv, &n_entries);
R
Rodrigo Vivi 已提交
2175 2176
	} else {
		if (encoder->type == INTEL_OUTPUT_EDP)
2177
			intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries);
R
Rodrigo Vivi 已提交
2178
		else
2179
			intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries);
R
Rodrigo Vivi 已提交
2180
	}
2181

2182
	if (drm_WARN_ON(&dev_priv->drm, n_entries < 1))
2183
		n_entries = 1;
2184 2185
	if (drm_WARN_ON(&dev_priv->drm,
			n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
2186 2187 2188 2189 2190 2191
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

2192 2193 2194 2195 2196
/*
 * We assume that the full set of pre-emphasis values can be
 * used on all DDI platforms. Should that change we need to
 * rethink this code.
 */
2197
static u8 intel_ddi_dp_preemph_max(struct intel_dp *intel_dp)
2198
{
2199
	return DP_TRAIN_PRE_EMPH_LEVEL_3;
2200 2201
}

2202 2203
static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
				   int level, enum intel_output_type type)
2204
{
2205 2206
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	const struct cnl_ddi_buf_trans *ddi_translations;
2207
	enum port port = encoder->port;
2208 2209
	int n_entries, ln;
	u32 val;
2210

2211
	if (type == INTEL_OUTPUT_HDMI)
2212
		ddi_translations = cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
2213
	else if (type == INTEL_OUTPUT_EDP)
2214
		ddi_translations = cnl_get_buf_trans_edp(dev_priv, &n_entries);
2215 2216
	else
		ddi_translations = cnl_get_buf_trans_dp(dev_priv, &n_entries);
2217

2218
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2219
		return;
2220
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2221 2222 2223
		level = n_entries - 1;

	/* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
2224
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2225
	val &= ~SCALING_MODE_SEL_MASK;
2226
	val |= SCALING_MODE_SEL(2);
2227
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2228 2229

	/* Program PORT_TX_DW2 */
2230
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW2_LN0(port));
2231 2232
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2233 2234 2235 2236
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
	/* Rcomp scalar is fixed as 0x98 for every table entry */
	val |= RCOMP_SCALAR(0x98);
2237
	intel_de_write(dev_priv, CNL_PORT_TX_DW2_GRP(port), val);
2238

2239
	/* Program PORT_TX_DW4 */
2240 2241
	/* We cannot write to GRP. It would overrite individual loadgen */
	for (ln = 0; ln < 4; ln++) {
2242
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2243 2244
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2245 2246 2247
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2248
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2249 2250
	}

2251
	/* Program PORT_TX_DW5 */
2252
	/* All DW5 values are fixed for every table entry */
2253
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2254
	val &= ~RTERM_SELECT_MASK;
2255 2256
	val |= RTERM_SELECT(6);
	val |= TAP3_DISABLE;
2257
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2258

2259
	/* Program PORT_TX_DW7 */
2260
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW7_LN0(port));
2261
	val &= ~N_SCALAR_MASK;
2262
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2263
	intel_de_write(dev_priv, CNL_PORT_TX_DW7_GRP(port), val);
2264 2265
}

2266 2267
static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int level, enum intel_output_type type)
2268
{
2269
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2270
	enum port port = encoder->port;
2271
	int width, rate, ln;
2272
	u32 val;
2273

2274
	if (type == INTEL_OUTPUT_HDMI) {
2275
		width = 4;
2276
		rate = 0; /* Rate is always < than 6GHz for HDMI */
2277
	} else {
2278
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2279 2280 2281

		width = intel_dp->lane_count;
		rate = intel_dp->link_rate;
2282
	}
2283 2284 2285 2286 2287 2288

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
2289
	val = intel_de_read(dev_priv, CNL_PORT_PCS_DW1_LN0(port));
2290
	if (type != INTEL_OUTPUT_HDMI)
2291 2292 2293
		val |= COMMON_KEEPER_EN;
	else
		val &= ~COMMON_KEEPER_EN;
2294
	intel_de_write(dev_priv, CNL_PORT_PCS_DW1_GRP(port), val);
2295 2296 2297

	/* 2. Program loadgen select */
	/*
2298 2299 2300 2301
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
2302
	 */
2303
	for (ln = 0; ln <= 3; ln++) {
2304
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2305 2306
		val &= ~LOADGEN_SELECT;

2307 2308
		if ((rate <= 600000 && width == 4 && ln >= 1)  ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
2309 2310
			val |= LOADGEN_SELECT;
		}
2311
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2312
	}
2313 2314

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2315
	val = intel_de_read(dev_priv, CNL_PORT_CL1CM_DW5);
2316
	val |= SUS_CLOCK_CONFIG;
2317
	intel_de_write(dev_priv, CNL_PORT_CL1CM_DW5, val);
2318 2319

	/* 4. Clear training enable to change swing values */
2320
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2321
	val &= ~TX_TRAINING_EN;
2322
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2323 2324

	/* 5. Program swing and de-emphasis */
2325
	cnl_ddi_vswing_program(encoder, level, type);
2326 2327

	/* 6. Set training enable to trigger update */
2328
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2329
	val |= TX_TRAINING_EN;
2330
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2331 2332
}

2333
static void icl_ddi_combo_vswing_program(struct drm_i915_private *dev_priv,
2334
					u32 level, enum phy phy, int type,
2335
					int rate)
2336
{
2337
	const struct cnl_ddi_buf_trans *ddi_translations = NULL;
2338 2339 2340
	u32 n_entries, val;
	int ln;

2341 2342 2343
	if (INTEL_GEN(dev_priv) >= 12)
		ddi_translations = tgl_get_combo_buf_trans(dev_priv, type, rate,
							   &n_entries);
2344 2345 2346
	else if (IS_ELKHARTLAKE(dev_priv))
		ddi_translations = ehl_get_combo_buf_trans(dev_priv, type, rate,
							   &n_entries);
2347 2348 2349
	else
		ddi_translations = icl_get_combo_buf_trans(dev_priv, type, rate,
							   &n_entries);
2350 2351 2352 2353
	if (!ddi_translations)
		return;

	if (level >= n_entries) {
2354 2355 2356
		drm_dbg_kms(&dev_priv->drm,
			    "DDI translation not found for level %d. Using %d instead.",
			    level, n_entries - 1);
2357 2358 2359
		level = n_entries - 1;
	}

2360
	/* Set PORT_TX_DW5 */
2361
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2362 2363 2364
	val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
		  TAP2_DISABLE | TAP3_DISABLE);
	val |= SCALING_MODE_SEL(0x2);
2365
	val |= RTERM_SELECT(0x6);
2366
	val |= TAP3_DISABLE;
2367
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2368 2369

	/* Program PORT_TX_DW2 */
2370
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
2371 2372
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2373 2374
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
2375
	/* Program Rcomp scalar for every table entry */
2376
	val |= RCOMP_SCALAR(0x98);
2377
	intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), val);
2378 2379 2380 2381

	/* Program PORT_TX_DW4 */
	/* We cannot write to GRP. It would overwrite individual loadgen. */
	for (ln = 0; ln <= 3; ln++) {
2382
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2383 2384
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2385 2386 2387
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2388
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2389
	}
2390 2391

	/* Program PORT_TX_DW7 */
2392
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW7_LN0(phy));
2393 2394
	val &= ~N_SCALAR_MASK;
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2395
	intel_de_write(dev_priv, ICL_PORT_TX_DW7_GRP(phy), val);
2396 2397 2398 2399 2400 2401 2402
}

static void icl_combo_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
					      u32 level,
					      enum intel_output_type type)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2403
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2404 2405 2406 2407 2408 2409 2410 2411 2412
	int width = 0;
	int rate = 0;
	u32 val;
	int ln = 0;

	if (type == INTEL_OUTPUT_HDMI) {
		width = 4;
		/* Rate is always < than 6GHz for HDMI */
	} else {
2413
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2414 2415 2416 2417 2418 2419 2420 2421 2422 2423

		width = intel_dp->lane_count;
		rate = intel_dp->link_rate;
	}

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
2424
	val = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy));
2425 2426 2427 2428
	if (type == INTEL_OUTPUT_HDMI)
		val &= ~COMMON_KEEPER_EN;
	else
		val |= COMMON_KEEPER_EN;
2429
	intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), val);
2430 2431 2432 2433 2434 2435 2436 2437 2438

	/* 2. Program loadgen select */
	/*
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
	 */
	for (ln = 0; ln <= 3; ln++) {
2439
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2440 2441 2442 2443 2444 2445
		val &= ~LOADGEN_SELECT;

		if ((rate <= 600000 && width == 4 && ln >= 1) ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
			val |= LOADGEN_SELECT;
		}
2446
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2447 2448 2449
	}

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2450
	val = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy));
2451
	val |= SUS_CLOCK_CONFIG;
2452
	intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), val);
2453 2454

	/* 4. Clear training enable to change swing values */
2455
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2456
	val &= ~TX_TRAINING_EN;
2457
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2458 2459

	/* 5. Program swing and de-emphasis */
2460
	icl_ddi_combo_vswing_program(dev_priv, level, phy, type, rate);
2461 2462

	/* 6. Set training enable to trigger update */
2463
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2464
	val |= TX_TRAINING_EN;
2465
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2466 2467
}

2468
static void icl_mg_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
2469 2470
					   int link_clock, u32 level,
					   enum intel_output_type type)
2471 2472
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2473
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
2474 2475
	const struct icl_mg_phy_ddi_buf_trans *ddi_translations;
	u32 n_entries, val;
2476 2477 2478 2479 2480 2481 2482
	int ln, rate = 0;

	if (type != INTEL_OUTPUT_HDMI) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		rate = intel_dp->link_rate;
	}
2483

2484 2485
	ddi_translations = icl_get_mg_buf_trans(dev_priv, type, rate,
						&n_entries);
2486 2487
	/* The table does not have values for level 3 and level 9. */
	if (level >= n_entries || level == 3 || level == 9) {
2488 2489 2490
		drm_dbg_kms(&dev_priv->drm,
			    "DDI translation not found for level %d. Using %d instead.",
			    level, n_entries - 2);
2491 2492 2493 2494 2495
		level = n_entries - 2;
	}

	/* Set MG_TX_LINK_PARAMS cri_use_fs32 to 0. */
	for (ln = 0; ln < 2; ln++) {
2496
		val = intel_de_read(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port));
2497
		val &= ~CRI_USE_FS32;
2498
		intel_de_write(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port), val);
2499

2500
		val = intel_de_read(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port));
2501
		val &= ~CRI_USE_FS32;
2502
		intel_de_write(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port), val);
2503 2504 2505 2506
	}

	/* Program MG_TX_SWINGCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2507
		val = intel_de_read(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port));
2508 2509 2510
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2511
		intel_de_write(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port), val);
2512

2513
		val = intel_de_read(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port));
2514 2515 2516
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2517
		intel_de_write(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port), val);
2518 2519 2520 2521
	}

	/* Program MG_TX_DRVCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2522
		val = intel_de_read(dev_priv, MG_TX1_DRVCTRL(ln, tc_port));
2523 2524 2525 2526 2527 2528 2529
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2530
		intel_de_write(dev_priv, MG_TX1_DRVCTRL(ln, tc_port), val);
2531

2532
		val = intel_de_read(dev_priv, MG_TX2_DRVCTRL(ln, tc_port));
2533 2534 2535 2536 2537 2538 2539
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2540
		intel_de_write(dev_priv, MG_TX2_DRVCTRL(ln, tc_port), val);
2541 2542 2543 2544 2545 2546 2547 2548 2549 2550

		/* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
	}

	/*
	 * Program MG_CLKHUB<LN, port being used> with value from frequency table
	 * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
	 * values from table for which TX1 and TX2 enabled.
	 */
	for (ln = 0; ln < 2; ln++) {
2551
		val = intel_de_read(dev_priv, MG_CLKHUB(ln, tc_port));
2552 2553 2554 2555
		if (link_clock < 300000)
			val |= CFG_LOW_RATE_LKREN_EN;
		else
			val &= ~CFG_LOW_RATE_LKREN_EN;
2556
		intel_de_write(dev_priv, MG_CLKHUB(ln, tc_port), val);
2557 2558 2559 2560
	}

	/* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
	for (ln = 0; ln < 2; ln++) {
2561
		val = intel_de_read(dev_priv, MG_TX1_DCC(ln, tc_port));
2562 2563 2564 2565 2566 2567 2568
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
		if (link_clock <= 500000) {
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2569
		intel_de_write(dev_priv, MG_TX1_DCC(ln, tc_port), val);
2570

2571
		val = intel_de_read(dev_priv, MG_TX2_DCC(ln, tc_port));
2572 2573 2574 2575 2576 2577 2578
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
		if (link_clock <= 500000) {
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2579
		intel_de_write(dev_priv, MG_TX2_DCC(ln, tc_port), val);
2580 2581 2582 2583
	}

	/* Program MG_TX_PISO_READLOAD with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2584 2585
		val = intel_de_read(dev_priv,
				    MG_TX1_PISO_READLOAD(ln, tc_port));
2586
		val |= CRI_CALCINIT;
2587 2588
		intel_de_write(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port),
			       val);
2589

2590 2591
		val = intel_de_read(dev_priv,
				    MG_TX2_PISO_READLOAD(ln, tc_port));
2592
		val |= CRI_CALCINIT;
2593 2594
		intel_de_write(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port),
			       val);
2595 2596 2597 2598 2599 2600
	}
}

static void icl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int link_clock,
				    u32 level,
2601 2602
				    enum intel_output_type type)
{
2603
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2604
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2605

2606
	if (intel_phy_is_combo(dev_priv, phy))
2607 2608
		icl_combo_phy_ddi_vswing_sequence(encoder, level, type);
	else
2609 2610
		icl_mg_phy_ddi_vswing_sequence(encoder, link_clock, level,
					       type);
2611 2612
}

2613 2614
static void
tgl_dkl_phy_ddi_vswing_sequence(struct intel_encoder *encoder, int link_clock,
2615
				u32 level, enum intel_output_type type)
2616 2617 2618 2619 2620
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
	const struct tgl_dkl_phy_ddi_buf_trans *ddi_translations;
	u32 n_entries, val, ln, dpcnt_mask, dpcnt_val;
2621
	int rate = 0;
2622

2623
	if (type == INTEL_OUTPUT_HDMI) {
2624 2625 2626
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		rate = intel_dp->link_rate;
2627
	}
2628

2629 2630 2631
	ddi_translations = tgl_get_dkl_buf_trans(dev_priv, encoder->type, rate,
						 &n_entries);

2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642
	if (level >= n_entries)
		level = n_entries - 1;

	dpcnt_mask = (DKL_TX_PRESHOOT_COEFF_MASK |
		      DKL_TX_DE_EMPAHSIS_COEFF_MASK |
		      DKL_TX_VSWING_CONTROL_MASK);
	dpcnt_val = DKL_TX_VSWING_CONTROL(ddi_translations[level].dkl_vswing_control);
	dpcnt_val |= DKL_TX_DE_EMPHASIS_COEFF(ddi_translations[level].dkl_de_emphasis_control);
	dpcnt_val |= DKL_TX_PRESHOOT_COEFF(ddi_translations[level].dkl_preshoot_control);

	for (ln = 0; ln < 2; ln++) {
2643 2644
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, ln));
2645

2646
		intel_de_write(dev_priv, DKL_TX_PMD_LANE_SUS(tc_port), 0);
2647

2648
		/* All the registers are RMW */
2649
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL0(tc_port));
2650 2651
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
2652
		intel_de_write(dev_priv, DKL_TX_DPCNTL0(tc_port), val);
2653

2654
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL1(tc_port));
2655 2656
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
2657
		intel_de_write(dev_priv, DKL_TX_DPCNTL1(tc_port), val);
2658

2659
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL2(tc_port));
2660
		val &= ~DKL_TX_DP20BITMODE;
2661
		intel_de_write(dev_priv, DKL_TX_DPCNTL2(tc_port), val);
2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675
	}
}

static void tgl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int link_clock,
				    u32 level,
				    enum intel_output_type type)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);

	if (intel_phy_is_combo(dev_priv, phy))
		icl_combo_phy_ddi_vswing_sequence(encoder, level, type);
	else
2676
		tgl_dkl_phy_ddi_vswing_sequence(encoder, link_clock, level, type);
2677 2678
}

2679
static u32 translate_signal_level(struct intel_dp *intel_dp, int signal_levels)
2680
{
2681
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2682
	int i;
2683

2684 2685 2686
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
2687 2688
	}

2689 2690 2691
	drm_WARN(&i915->drm, 1,
		 "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
		 signal_levels);
2692 2693

	return 0;
2694 2695
}

2696
static u32 intel_ddi_dp_level(struct intel_dp *intel_dp)
2697
{
2698
	u8 train_set = intel_dp->train_set[0];
2699 2700 2701
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);

2702
	return translate_signal_level(intel_dp, signal_levels);
2703 2704
}

2705 2706
static void
tgl_set_signal_levels(struct intel_dp *intel_dp)
2707
{
2708
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2709
	int level = intel_ddi_dp_level(intel_dp);
2710

2711 2712 2713
	tgl_ddi_vswing_sequence(encoder, intel_dp->link_rate,
				level, encoder->type);
}
2714

2715 2716 2717 2718 2719 2720 2721 2722
static void
icl_set_signal_levels(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

	icl_ddi_vswing_sequence(encoder, intel_dp->link_rate,
				level, encoder->type);
2723 2724
}

2725 2726
static void
cnl_set_signal_levels(struct intel_dp *intel_dp)
2727
{
2728
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2729
	int level = intel_ddi_dp_level(intel_dp);
2730

2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759
	cnl_ddi_vswing_sequence(encoder, level, encoder->type);
}

static void
bxt_set_signal_levels(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

	bxt_ddi_vswing_sequence(encoder, level, encoder->type);
}

static void
hsw_set_signal_levels(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int level = intel_ddi_dp_level(intel_dp);
	enum port port = encoder->port;
	u32 signal_levels;

	signal_levels = DDI_BUF_TRANS_SELECT(level);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~DDI_BUF_EMP_MASK;
	intel_dp->DP |= signal_levels;

2760
	if (IS_GEN9_BC(dev_priv))
2761
		skl_ddi_set_iboost(encoder, level, encoder->type);
2762

2763 2764
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
2765 2766
}

2767 2768
static u32 icl_dpclka_cfgcr0_clk_off(struct drm_i915_private *dev_priv,
				     enum phy phy)
2769
{
2770 2771 2772 2773 2774
	if (intel_phy_is_combo(dev_priv, phy)) {
		return ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
	} else if (intel_phy_is_tc(dev_priv, phy)) {
		enum tc_port tc_port = intel_port_to_tc(dev_priv,
							(enum port)phy);
2775 2776 2777 2778 2779 2780 2781

		return ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port);
	}

	return 0;
}

2782 2783
static void icl_map_plls_to_ports(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
2784
{
2785
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2786
	struct intel_shared_dpll *pll = crtc_state->shared_dpll;
2787
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2788
	u32 val;
2789

2790
	mutex_lock(&dev_priv->dpll.lock);
2791

2792
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
2793 2794
	drm_WARN_ON(&dev_priv->drm,
		    (val & icl_dpclka_cfgcr0_clk_off(dev_priv, phy)) == 0);
2795

2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808
	if (intel_phy_is_combo(dev_priv, phy)) {
		/*
		 * Even though this register references DDIs, note that we
		 * want to pass the PHY rather than the port (DDI).  For
		 * ICL, port=phy in all cases so it doesn't matter, but for
		 * EHL the bspec notes the following:
		 *
		 *   "DDID clock tied to DDIA clock, so DPCLKA_CFGCR0 DDIA
		 *   Clock Select chooses the PLL for both DDIA and DDID and
		 *   drives port A in all cases."
		 */
		val &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
		val |= ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
2809 2810
		intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
		intel_de_posting_read(dev_priv, ICL_DPCLKA_CFGCR0);
2811
	}
2812

2813
	val &= ~icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
2814
	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
2815

2816
	mutex_unlock(&dev_priv->dpll.lock);
2817 2818
}

2819
static void icl_unmap_plls_to_ports(struct intel_encoder *encoder)
2820
{
2821
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2822
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2823
	u32 val;
2824

2825
	mutex_lock(&dev_priv->dpll.lock);
2826

2827
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
2828
	val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
2829
	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
2830

2831
	mutex_unlock(&dev_priv->dpll.lock);
2832 2833
}

2834 2835 2836 2837 2838 2839
static void icl_sanitize_port_clk_off(struct drm_i915_private *dev_priv,
				      u32 port_mask, bool ddi_clk_needed)
{
	enum port port;
	u32 val;

2840
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
2841 2842
	for_each_port_masked(port, port_mask) {
		enum phy phy = intel_port_to_phy(dev_priv, port);
2843 2844
		bool ddi_clk_off = val & icl_dpclka_cfgcr0_clk_off(dev_priv,
								   phy);
2845

2846
		if (ddi_clk_needed == !ddi_clk_off)
2847 2848 2849 2850 2851 2852
			continue;

		/*
		 * Punt on the case now where clock is gated, but it would
		 * be needed by the port. Something else is really broken then.
		 */
2853
		if (drm_WARN_ON(&dev_priv->drm, ddi_clk_needed))
2854 2855
			continue;

2856 2857 2858
		drm_notice(&dev_priv->drm,
			   "PHY %c is disabled/in DSI mode with an ungated DDI clock, gate it\n",
			   phy_name(phy));
2859
		val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
2860
		intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
2861 2862 2863
	}
}

2864 2865 2866
void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2867 2868
	u32 port_mask;
	bool ddi_clk_needed;
2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885

	/*
	 * In case of DP MST, we sanitize the primary encoder only, not the
	 * virtual ones.
	 */
	if (encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
		u8 pipe_mask;
		bool is_mst;

		intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
		/*
		 * In the unlikely case that BIOS enables DP in MST mode, just
		 * warn since our MST HW readout is incomplete.
		 */
2886
		if (drm_WARN_ON(&dev_priv->drm, is_mst))
2887 2888
			return;
	}
2889

2890 2891
	port_mask = BIT(encoder->port);
	ddi_clk_needed = encoder->base.crtc;
2892

2893 2894
	if (encoder->type == INTEL_OUTPUT_DSI) {
		struct intel_encoder *other_encoder;
2895

2896 2897 2898 2899 2900 2901 2902 2903 2904
		port_mask = intel_dsi_encoder_ports(encoder);
		/*
		 * Sanity check that we haven't incorrectly registered another
		 * encoder using any of the ports of this DSI encoder.
		 */
		for_each_intel_encoder(&dev_priv->drm, other_encoder) {
			if (other_encoder == encoder)
				continue;

2905 2906
			if (drm_WARN_ON(&dev_priv->drm,
					port_mask & BIT(other_encoder->port)))
2907 2908 2909
				return;
		}
		/*
2910 2911
		 * For DSI we keep the ddi clocks gated
		 * except during enable/disable sequence.
2912
		 */
2913
		ddi_clk_needed = false;
2914 2915
	}

2916
	icl_sanitize_port_clk_off(dev_priv, port_mask, ddi_clk_needed);
2917 2918
}

2919
static void intel_ddi_clk_select(struct intel_encoder *encoder,
2920
				 const struct intel_crtc_state *crtc_state)
2921
{
2922
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2923
	enum port port = encoder->port;
2924
	enum phy phy = intel_port_to_phy(dev_priv, port);
2925
	u32 val;
2926
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
2927

2928
	if (drm_WARN_ON(&dev_priv->drm, !pll))
2929 2930
		return;

2931
	mutex_lock(&dev_priv->dpll.lock);
2932

2933
	if (INTEL_GEN(dev_priv) >= 11) {
2934
		if (!intel_phy_is_combo(dev_priv, phy))
2935 2936
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       icl_pll_to_ddi_clk_sel(encoder, crtc_state));
2937 2938 2939 2940 2941
		else if (IS_ELKHARTLAKE(dev_priv) && port >= PORT_C)
			/*
			 * MG does not exist but the programming is required
			 * to ungate DDIC and DDID
			 */
2942 2943
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       DDI_CLK_SEL_MG);
2944
	} else if (IS_CANNONLAKE(dev_priv)) {
R
Rodrigo Vivi 已提交
2945
		/* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */
2946
		val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
2947
		val &= ~DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
2948
		val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, port);
2949
		intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
2950

R
Rodrigo Vivi 已提交
2951 2952 2953 2954 2955
		/*
		 * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI.
		 * This step and the step before must be done with separate
		 * register writes.
		 */
2956
		val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
R
Rodrigo Vivi 已提交
2957
		val &= ~DPCLKA_CFGCR0_DDI_CLK_OFF(port);
2958
		intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
R
Rodrigo Vivi 已提交
2959
	} else if (IS_GEN9_BC(dev_priv)) {
2960
		/* DDI -> PLL mapping  */
2961
		val = intel_de_read(dev_priv, DPLL_CTRL2);
2962 2963

		val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
2964
			 DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
2965
		val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
2966 2967
			DPLL_CTRL2_DDI_SEL_OVERRIDE(port));

2968
		intel_de_write(dev_priv, DPLL_CTRL2, val);
2969

2970
	} else if (INTEL_GEN(dev_priv) < 9) {
2971 2972
		intel_de_write(dev_priv, PORT_CLK_SEL(port),
			       hsw_pll_to_ddi_pll_sel(pll));
2973
	}
2974

2975
	mutex_unlock(&dev_priv->dpll.lock);
2976 2977
}

2978 2979 2980
static void intel_ddi_clk_disable(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2981
	enum port port = encoder->port;
2982
	enum phy phy = intel_port_to_phy(dev_priv, port);
2983

2984
	if (INTEL_GEN(dev_priv) >= 11) {
2985 2986
		if (!intel_phy_is_combo(dev_priv, phy) ||
		    (IS_ELKHARTLAKE(dev_priv) && port >= PORT_C))
2987 2988
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       DDI_CLK_SEL_NONE);
2989
	} else if (IS_CANNONLAKE(dev_priv)) {
2990 2991
		intel_de_write(dev_priv, DPCLKA_CFGCR0,
			       intel_de_read(dev_priv, DPCLKA_CFGCR0) | DPCLKA_CFGCR0_DDI_CLK_OFF(port));
2992
	} else if (IS_GEN9_BC(dev_priv)) {
2993 2994
		intel_de_write(dev_priv, DPLL_CTRL2,
			       intel_de_read(dev_priv, DPLL_CTRL2) | DPLL_CTRL2_DDI_CLK_OFF(port));
2995
	} else if (INTEL_GEN(dev_priv) < 9) {
2996 2997
		intel_de_write(dev_priv, PORT_CLK_SEL(port),
			       PORT_CLK_SEL_NONE);
2998
	}
2999 3000
}

3001
static void
3002
icl_program_mg_dp_mode(struct intel_digital_port *dig_port,
3003
		       const struct intel_crtc_state *crtc_state)
3004
{
3005 3006
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, dig_port->base.port);
3007 3008
	u32 ln0, ln1, pin_assignment;
	u8 width;
3009

3010
	if (dig_port->tc_mode == TC_PORT_TBT_ALT)
3011 3012
		return;

3013
	if (INTEL_GEN(dev_priv) >= 12) {
3014 3015 3016 3017 3018 3019
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		ln0 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		ln1 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
3020
	} else {
3021 3022
		ln0 = intel_de_read(dev_priv, MG_DP_MODE(0, tc_port));
		ln1 = intel_de_read(dev_priv, MG_DP_MODE(1, tc_port));
3023
	}
3024

3025
	ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
3026
	ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
3027

3028
	/* DPPATC */
3029
	pin_assignment = intel_tc_port_get_pin_assignment_mask(dig_port);
3030
	width = crtc_state->lane_count;
3031

3032 3033
	switch (pin_assignment) {
	case 0x0:
3034
		drm_WARN_ON(&dev_priv->drm,
3035
			    dig_port->tc_mode != TC_PORT_LEGACY);
3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057
		if (width == 1) {
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x1:
		if (width == 4) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x2:
		if (width == 2) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x3:
	case 0x5:
		if (width == 1) {
3058 3059
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
3060 3061 3062
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
3063 3064
		}
		break;
3065 3066 3067 3068 3069 3070 3071 3072 3073
	case 0x4:
	case 0x6:
		if (width == 1) {
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
3074 3075
		break;
	default:
3076
		MISSING_CASE(pin_assignment);
3077 3078
	}

3079
	if (INTEL_GEN(dev_priv) >= 12) {
3080 3081 3082 3083 3084 3085
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln0);
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln1);
3086
	} else {
3087 3088
		intel_de_write(dev_priv, MG_DP_MODE(0, tc_port), ln0);
		intel_de_write(dev_priv, MG_DP_MODE(1, tc_port), ln1);
3089
	}
3090 3091
}

3092 3093 3094
static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
{
3095 3096
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

3097 3098 3099 3100
	if (!crtc_state->fec_enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
3101 3102
		drm_dbg_kms(&i915->drm,
			    "Failed to set FEC_READY in the sink\n");
3103 3104
}

3105 3106 3107 3108
static void intel_ddi_enable_fec(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3109
	struct intel_dp *intel_dp;
3110 3111 3112 3113 3114
	u32 val;

	if (!crtc_state->fec_enable)
		return;

3115
	intel_dp = enc_to_intel_dp(encoder);
3116
	val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3117
	val |= DP_TP_CTL_FEC_ENABLE;
3118
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
3119

3120
	if (intel_de_wait_for_set(dev_priv, intel_dp->regs.dp_tp_status,
3121
				  DP_TP_STATUS_FEC_ENABLE_LIVE, 1))
3122 3123
		drm_err(&dev_priv->drm,
			"Timed out waiting for FEC Enable Status\n");
3124 3125
}

A
Anusha Srivatsa 已提交
3126 3127 3128 3129
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
					const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3130
	struct intel_dp *intel_dp;
A
Anusha Srivatsa 已提交
3131 3132 3133 3134 3135
	u32 val;

	if (!crtc_state->fec_enable)
		return;

3136
	intel_dp = enc_to_intel_dp(encoder);
3137
	val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
A
Anusha Srivatsa 已提交
3138
	val &= ~DP_TP_CTL_FEC_ENABLE;
3139 3140
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
	intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
A
Anusha Srivatsa 已提交
3141 3142
}

3143 3144
static void tgl_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3145 3146 3147
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
3148
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3149 3150
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3151
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3152 3153
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
	int level = intel_ddi_dp_level(intel_dp);
3154
	enum transcoder transcoder = crtc_state->cpu_transcoder;
3155 3156 3157 3158

	intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
				 crtc_state->lane_count, is_mst);

3159 3160 3161
	intel_dp->regs.dp_tp_ctl = TGL_DP_TP_CTL(transcoder);
	intel_dp->regs.dp_tp_status = TGL_DP_TP_STATUS(transcoder);

3162 3163 3164 3165 3166 3167
	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */
3168

3169
	/* 2. Enable Panel Power if PPS is required */
3170 3171 3172
	intel_edp_panel_on(intel_dp);

	/*
3173 3174 3175 3176
	 * 3. For non-TBT Type-C ports, set FIA lane count
	 * (DFLEXDPSP.DPX4TXLATC)
	 *
	 * This was done before tgl_ddi_pre_enable_dp by
3177
	 * hsw_crtc_enable()->intel_encoders_pre_pll_enable().
3178 3179
	 */

3180 3181 3182 3183
	/*
	 * 4. Enable the port PLL.
	 *
	 * The PLL enabling itself was already done before this function by
3184
	 * hsw_crtc_enable()->intel_enable_shared_dpll().  We need only
3185 3186
	 * configure the PLL to port mapping here.
	 */
3187 3188
	intel_ddi_clk_select(encoder, crtc_state);

3189
	/* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
3190 3191 3192 3193 3194
	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);

3195
	/* 6. Program DP_MODE */
3196
	icl_program_mg_dp_mode(dig_port, crtc_state);
3197 3198

	/*
3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210
	 * 7. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 7.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
3211
	 */
3212
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
3213

3214 3215 3216 3217
	/*
	 * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
3218
	intel_ddi_config_transcoder_func(encoder, crtc_state);
3219

3220 3221 3222 3223 3224 3225 3226 3227 3228
	/*
	 * 7.c Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 7.e Configure voltage swing and related IO settings */
3229
	tgl_ddi_vswing_sequence(encoder, crtc_state->port_clock, level,
3230 3231
				encoder->type);

3232 3233 3234 3235
	/*
	 * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
	 * the used lanes of the DDI.
	 */
3236 3237 3238 3239 3240 3241 3242 3243 3244
	if (intel_phy_is_combo(dev_priv, phy)) {
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
					       crtc_state->lane_count,
					       lane_reversal);
	}

3245 3246 3247 3248 3249 3250 3251 3252
	/*
	 * 7.g Configure and enable DDI_BUF_CTL
	 * 7.h Wait for DDI_BUF_CTL DDI Idle Status = 0b (Not Idle), timeout
	 *     after 500 us.
	 *
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264
	intel_ddi_init_dp_buf_reg(encoder);

	if (!is_mst)
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);

	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3265 3266 3267 3268 3269 3270 3271 3272

	/*
	 * 7.i Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
3273 3274
	intel_dp_start_link_train(intel_dp);

3275
	/* 7.k Set DP_TP_CTL link training to Normal */
3276 3277
	if (!is_trans_port_sync_mode(crtc_state))
		intel_dp_stop_link_train(intel_dp);
3278

3279
	/* 7.l Configure and enable FEC if needed */
3280 3281 3282 3283
	intel_ddi_enable_fec(encoder, crtc_state);
	intel_dsc_enable(encoder, crtc_state);
}

3284 3285
static void hsw_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3286 3287
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
3288
{
3289
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3290
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3291
	enum port port = encoder->port;
3292
	enum phy phy = intel_port_to_phy(dev_priv, port);
3293
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3294
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
3295
	int level = intel_ddi_dp_level(intel_dp);
3296

3297
	if (INTEL_GEN(dev_priv) < 11)
3298 3299
		drm_WARN_ON(&dev_priv->drm,
			    is_mst && (port == PORT_A || port == PORT_E));
3300
	else
3301
		drm_WARN_ON(&dev_priv->drm, is_mst && port == PORT_A);
3302

3303 3304
	intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
				 crtc_state->lane_count, is_mst);
3305 3306

	intel_edp_panel_on(intel_dp);
3307

3308
	intel_ddi_clk_select(encoder, crtc_state);
3309

3310
	if (!intel_phy_is_tc(dev_priv, phy) ||
3311 3312 3313
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);
3314

3315
	icl_program_mg_dp_mode(dig_port, crtc_state);
P
Paulo Zanoni 已提交
3316

3317
	if (INTEL_GEN(dev_priv) >= 11)
3318 3319
		icl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, encoder->type);
3320
	else if (IS_CANNONLAKE(dev_priv))
3321
		cnl_ddi_vswing_sequence(encoder, level, encoder->type);
3322
	else if (IS_GEN9_LP(dev_priv))
3323
		bxt_ddi_vswing_sequence(encoder, level, encoder->type);
3324
	else
3325
		intel_prepare_dp_ddi_buffers(encoder, crtc_state);
3326

3327
	if (intel_phy_is_combo(dev_priv, phy)) {
3328 3329 3330
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

3331
		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
3332 3333 3334 3335
					       crtc_state->lane_count,
					       lane_reversal);
	}

3336
	intel_ddi_init_dp_buf_reg(encoder);
3337 3338
	if (!is_mst)
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
3339 3340
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
					      true);
3341
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3342
	intel_dp_start_link_train(intel_dp);
3343 3344
	if ((port != PORT_A || INTEL_GEN(dev_priv) >= 9) &&
	    !is_trans_port_sync_mode(crtc_state))
3345
		intel_dp_stop_link_train(intel_dp);
3346

3347 3348
	intel_ddi_enable_fec(encoder, crtc_state);

3349
	if (!is_mst)
3350
		intel_ddi_enable_pipe_clock(encoder, crtc_state);
3351 3352

	intel_dsc_enable(encoder, crtc_state);
3353
}
3354

3355 3356
static void intel_ddi_pre_enable_dp(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
3357 3358 3359 3360 3361 3362
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (INTEL_GEN(dev_priv) >= 12)
3363
		tgl_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
3364
	else
3365
		hsw_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
3366

3367 3368 3369
	/* MST will call a setting of MSA after an allocating of Virtual Channel
	 * from MST encoder pre_enable callback.
	 */
3370
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3371
		intel_ddi_set_dp_msa(crtc_state, conn_state);
3372

3373 3374
		intel_dp_set_m_n(crtc_state, M1_N1);
	}
3375 3376
}

3377 3378
static void intel_ddi_pre_enable_hdmi(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
3379
				      const struct intel_crtc_state *crtc_state,
3380
				      const struct drm_connector_state *conn_state)
3381
{
3382 3383
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
3384
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3385
	int level = intel_ddi_hdmi_level(encoder);
3386

3387
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
3388
	intel_ddi_clk_select(encoder, crtc_state);
3389 3390 3391

	intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);

3392
	icl_program_mg_dp_mode(dig_port, crtc_state);
3393

3394 3395 3396 3397
	if (INTEL_GEN(dev_priv) >= 12)
		tgl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, INTEL_OUTPUT_HDMI);
	else if (INTEL_GEN(dev_priv) == 11)
3398 3399
		icl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, INTEL_OUTPUT_HDMI);
3400
	else if (IS_CANNONLAKE(dev_priv))
3401
		cnl_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
3402
	else if (IS_GEN9_LP(dev_priv))
3403
		bxt_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
3404
	else
3405
		intel_prepare_hdmi_ddi_buffers(encoder, level);
3406 3407

	if (IS_GEN9_BC(dev_priv))
3408
		skl_ddi_set_iboost(encoder, level, INTEL_OUTPUT_HDMI);
3409

3410
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
3411

3412 3413 3414
	dig_port->set_infoframes(encoder,
				 crtc_state->has_infoframe,
				 crtc_state, conn_state);
3415
}
3416

3417 3418
static void intel_ddi_pre_enable(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
3419
				 const struct intel_crtc_state *crtc_state,
3420
				 const struct drm_connector_state *conn_state)
3421
{
3422
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3423 3424
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
3425

3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438
	/*
	 * When called from DP MST code:
	 * - conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - crtc_state will be the state of the first stream to
	 *   be activated on this port, and it may not be the same
	 *   stream that will be deactivated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
	 */

3439
	drm_WARN_ON(&dev_priv->drm, crtc_state->has_pch_encoder);
3440

3441 3442 3443
	if (INTEL_GEN(dev_priv) >= 11)
		icl_map_plls_to_ports(encoder, crtc_state);

3444 3445
	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

3446
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
3447 3448
		intel_ddi_pre_enable_hdmi(state, encoder, crtc_state,
					  conn_state);
3449 3450
	} else {
		struct intel_lspcon *lspcon =
3451
				enc_to_intel_lspcon(encoder);
3452

3453 3454
		intel_ddi_pre_enable_dp(state, encoder, crtc_state,
					conn_state);
3455 3456
		if (lspcon->active) {
			struct intel_digital_port *dig_port =
3457
					enc_to_dig_port(encoder);
3458 3459 3460 3461 3462 3463

			dig_port->set_infoframes(encoder,
						 crtc_state->has_infoframe,
						 crtc_state, conn_state);
		}
	}
3464 3465
}

A
Anusha Srivatsa 已提交
3466 3467
static void intel_disable_ddi_buf(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
3468 3469
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3470
	enum port port = encoder->port;
3471 3472 3473
	bool wait = false;
	u32 val;

3474
	val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3475 3476
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
3477
		intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
3478 3479 3480
		wait = true;
	}

3481
	if (intel_crtc_has_dp_encoder(crtc_state)) {
3482
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3483

3484
		val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3485 3486
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
3487
		intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
3488
	}
3489

A
Anusha Srivatsa 已提交
3490 3491 3492
	/* Disable FEC in DP Sink */
	intel_ddi_disable_fec_state(encoder, crtc_state);

3493 3494 3495 3496
	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

3497 3498
static void intel_ddi_post_disable_dp(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
3499 3500
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
3501
{
3502
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3503
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3504
	struct intel_dp *intel_dp = &dig_port->dp;
3505 3506
	bool is_mst = intel_crtc_has_type(old_crtc_state,
					  INTEL_OUTPUT_DP_MST);
3507
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3508

3509 3510 3511
	if (!is_mst)
		intel_dp_set_infoframes(encoder, false,
					old_crtc_state, old_conn_state);
3512

3513 3514 3515 3516 3517 3518
	/*
	 * Power down sink before disabling the port, otherwise we end
	 * up getting interrupts from the sink on detecting link loss.
	 */
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);

3519 3520 3521 3522 3523
	if (INTEL_GEN(dev_priv) >= 12) {
		if (is_mst) {
			enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
			u32 val;

3524 3525
			val = intel_de_read(dev_priv,
					    TRANS_DDI_FUNC_CTL(cpu_transcoder));
3526 3527
			val &= ~(TGL_TRANS_DDI_PORT_MASK |
				 TRANS_DDI_MODE_SELECT_MASK);
3528 3529 3530
			intel_de_write(dev_priv,
				       TRANS_DDI_FUNC_CTL(cpu_transcoder),
				       val);
3531 3532 3533 3534 3535
		}
	} else {
		if (!is_mst)
			intel_ddi_disable_pipe_clock(old_crtc_state);
	}
3536

A
Anusha Srivatsa 已提交
3537
	intel_disable_ddi_buf(encoder, old_crtc_state);
3538

3539 3540 3541 3542 3543 3544 3545 3546
	/*
	 * From TGL spec: "If single stream or multi-stream master transcoder:
	 * Configure Transcoder Clock select to direct no clock to the
	 * transcoder"
	 */
	if (INTEL_GEN(dev_priv) >= 12)
		intel_ddi_disable_pipe_clock(old_crtc_state);

3547 3548
	intel_edp_panel_vdd_on(intel_dp);
	intel_edp_panel_off(intel_dp);
3549

3550
	if (!intel_phy_is_tc(dev_priv, phy) ||
3551 3552 3553
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_put_unchecked(dev_priv,
						  dig_port->ddi_io_power_domain);
3554

3555 3556
	intel_ddi_clk_disable(encoder);
}
3557

3558 3559
static void intel_ddi_post_disable_hdmi(struct intel_atomic_state *state,
					struct intel_encoder *encoder,
3560 3561 3562 3563
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3564
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3565
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
3566

3567
	dig_port->set_infoframes(encoder, false,
3568 3569
				 old_crtc_state, old_conn_state);

3570 3571
	intel_ddi_disable_pipe_clock(old_crtc_state);

A
Anusha Srivatsa 已提交
3572
	intel_disable_ddi_buf(encoder, old_crtc_state);
3573

3574 3575
	intel_display_power_put_unchecked(dev_priv,
					  dig_port->ddi_io_power_domain);
3576

3577 3578 3579 3580 3581
	intel_ddi_clk_disable(encoder);

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

3582 3583
static void intel_ddi_post_disable(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
3584 3585 3586
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3587
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3588
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3589 3590
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
3591

3592 3593
	if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST)) {
		intel_crtc_vblank_off(old_crtc_state);
3594

3595
		intel_disable_pipe(old_crtc_state);
3596

3597
		intel_ddi_disable_transcoder_func(old_crtc_state);
3598

3599
		intel_dsc_disable(old_crtc_state);
3600

3601 3602 3603 3604 3605
		if (INTEL_GEN(dev_priv) >= 9)
			skl_scaler_disable(old_crtc_state);
		else
			ilk_pfit_disable(old_crtc_state);
	}
3606

3607
	/*
3608 3609 3610 3611 3612 3613 3614 3615 3616 3617
	 * When called from DP MST code:
	 * - old_conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - old_crtc_state will be the state of the last stream to
	 *   be deactivated on this port, and it may not be the same
	 *   stream that was activated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
3618
	 */
3619 3620

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3621 3622
		intel_ddi_post_disable_hdmi(state, encoder, old_crtc_state,
					    old_conn_state);
3623
	else
3624 3625
		intel_ddi_post_disable_dp(state, encoder, old_crtc_state,
					  old_conn_state);
3626 3627 3628

	if (INTEL_GEN(dev_priv) >= 11)
		icl_unmap_plls_to_ports(encoder);
3629 3630 3631 3632 3633 3634 3635

	if (intel_crtc_has_dp_encoder(old_crtc_state) || is_tc_port)
		intel_display_power_put_unchecked(dev_priv,
						  intel_ddi_main_link_aux_domain(dig_port));

	if (is_tc_port)
		intel_tc_port_put_link(dig_port);
3636 3637
}

3638 3639
void intel_ddi_fdi_post_disable(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3640 3641
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3642
{
3643
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3644
	u32 val;
3645 3646 3647 3648 3649 3650 3651

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
3652
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3653
	val &= ~FDI_RX_ENABLE;
3654
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3655

A
Anusha Srivatsa 已提交
3656
	intel_disable_ddi_buf(encoder, old_crtc_state);
3657
	intel_ddi_clk_disable(encoder);
3658

3659
	val = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
3660 3661
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
3662
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), val);
3663

3664
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3665
	val &= ~FDI_PCDCLK;
3666
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3667

3668
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3669
	val &= ~FDI_RX_PLL_ENABLE;
3670
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3671 3672
}

3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707
static void trans_port_sync_stop_link_train(struct intel_atomic_state *state,
					    struct intel_encoder *encoder,
					    const struct intel_crtc_state *crtc_state)
{
	const struct drm_connector_state *conn_state;
	struct drm_connector *conn;
	int i;

	if (!crtc_state->sync_mode_slaves_mask)
		return;

	for_each_new_connector_in_state(&state->base, conn, conn_state, i) {
		struct intel_encoder *slave_encoder =
			to_intel_encoder(conn_state->best_encoder);
		struct intel_crtc *slave_crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *slave_crtc_state;

		if (!slave_crtc)
			continue;

		slave_crtc_state =
			intel_atomic_get_new_crtc_state(state, slave_crtc);

		if (slave_crtc_state->master_transcoder !=
		    crtc_state->cpu_transcoder)
			continue;

		intel_dp_stop_link_train(enc_to_intel_dp(slave_encoder));
	}

	usleep_range(200, 400);

	intel_dp_stop_link_train(enc_to_intel_dp(encoder));
}

3708 3709
static void intel_enable_ddi_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3710 3711
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
3712
{
3713
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3714
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3715
	enum port port = encoder->port;
3716

3717 3718
	if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
		intel_dp_stop_link_train(intel_dp);
3719

3720
	intel_edp_backlight_on(crtc_state, conn_state);
3721
	intel_psr_enable(intel_dp, crtc_state, conn_state);
3722
	intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
3723
	intel_edp_drrs_enable(intel_dp, crtc_state);
3724

3725 3726
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
3727 3728

	trans_port_sync_stop_link_train(state, encoder, crtc_state);
3729 3730
}

3731 3732 3733 3734
static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
			       enum port port)
{
3735 3736 3737 3738 3739 3740
	static const enum transcoder trans[] = {
		[PORT_A] = TRANSCODER_EDP,
		[PORT_B] = TRANSCODER_A,
		[PORT_C] = TRANSCODER_B,
		[PORT_D] = TRANSCODER_C,
		[PORT_E] = TRANSCODER_A,
3741 3742
	};

3743
	drm_WARN_ON(&dev_priv->drm, INTEL_GEN(dev_priv) < 9);
3744

3745
	if (drm_WARN_ON(&dev_priv->drm, port < PORT_A || port > PORT_E))
3746 3747
		port = PORT_A;

3748
	return CHICKEN_TRANS(trans[port]);
3749 3750
}

3751 3752
static void intel_enable_ddi_hdmi(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3753 3754 3755 3756
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3757
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3758
	struct drm_connector *connector = conn_state->connector;
3759
	enum port port = encoder->port;
3760

3761 3762 3763
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       crtc_state->hdmi_high_tmds_clock_ratio,
					       crtc_state->hdmi_scrambling))
3764 3765 3766
		drm_dbg_kms(&dev_priv->drm,
			    "[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3767

3768 3769 3770 3771 3772 3773 3774 3775
	/* Display WA #1143: skl,kbl,cfl */
	if (IS_GEN9_BC(dev_priv)) {
		/*
		 * For some reason these chicken bits have been
		 * stuffed into a transcoder register, event though
		 * the bits affect a specific DDI port rather than
		 * a specific transcoder.
		 */
3776
		i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
3777 3778
		u32 val;

3779
		val = intel_de_read(dev_priv, reg);
3780 3781 3782 3783 3784 3785 3786 3787

		if (port == PORT_E)
			val |= DDIE_TRAINING_OVERRIDE_ENABLE |
				DDIE_TRAINING_OVERRIDE_VALUE;
		else
			val |= DDI_TRAINING_OVERRIDE_ENABLE |
				DDI_TRAINING_OVERRIDE_VALUE;

3788 3789
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
3790 3791 3792 3793 3794 3795 3796 3797 3798 3799

		udelay(1);

		if (port == PORT_E)
			val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
				 DDIE_TRAINING_OVERRIDE_VALUE);
		else
			val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
				 DDI_TRAINING_OVERRIDE_VALUE);

3800
		intel_de_write(dev_priv, reg, val);
3801 3802
	}

3803 3804 3805 3806
	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
	 */
3807 3808
	intel_de_write(dev_priv, DDI_BUF_CTL(port),
		       dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
3809

3810 3811 3812 3813
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

3814 3815
static void intel_enable_ddi(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
3816 3817 3818
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
3819
	drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder);
3820

3821
	intel_ddi_enable_transcoder_func(encoder, crtc_state);
3822

3823 3824 3825 3826
	intel_enable_pipe(crtc_state);

	intel_crtc_vblank_on(crtc_state);

3827
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
3828
		intel_enable_ddi_hdmi(state, encoder, crtc_state, conn_state);
3829
	else
3830
		intel_enable_ddi_dp(state, encoder, crtc_state, conn_state);
3831 3832 3833 3834

	/* Enable hdcp if it's desired */
	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
3835
		intel_hdcp_enable(to_intel_connector(conn_state->connector),
3836
				  crtc_state->cpu_transcoder,
3837
				  (u8)conn_state->hdcp_content_type);
3838 3839
}

3840 3841
static void intel_disable_ddi_dp(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
3842 3843
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
3844
{
3845
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3846

3847 3848
	intel_dp->link_trained = false;

3849
	if (old_crtc_state->has_audio)
3850 3851
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3852

3853 3854 3855
	intel_edp_drrs_disable(intel_dp, old_crtc_state);
	intel_psr_disable(intel_dp, old_crtc_state);
	intel_edp_backlight_off(old_conn_state);
3856 3857 3858
	/* Disable the decompression in DP Sink */
	intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
					      false);
3859
}
S
Shashank Sharma 已提交
3860

3861 3862
static void intel_disable_ddi_hdmi(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
3863 3864 3865
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3866
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3867 3868
	struct drm_connector *connector = old_conn_state->connector;

3869
	if (old_crtc_state->has_audio)
3870 3871
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3872

3873 3874
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       false, false))
3875 3876 3877
		drm_dbg_kms(&i915->drm,
			    "[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3878 3879
}

3880 3881
static void intel_disable_ddi(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
3882 3883 3884
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
3885 3886
	intel_hdcp_disable(to_intel_connector(old_conn_state->connector));

3887
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3888 3889
		intel_disable_ddi_hdmi(state, encoder, old_crtc_state,
				       old_conn_state);
3890
	else
3891 3892
		intel_disable_ddi_dp(state, encoder, old_crtc_state,
				     old_conn_state);
3893
}
P
Paulo Zanoni 已提交
3894

3895 3896
static void intel_ddi_update_pipe_dp(struct intel_atomic_state *state,
				     struct intel_encoder *encoder,
3897 3898 3899
				     const struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
3900
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3901

3902
	intel_ddi_set_dp_msa(crtc_state, conn_state);
3903

3904
	intel_psr_update(intel_dp, crtc_state, conn_state);
3905
	intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
3906
	intel_edp_drrs_enable(intel_dp, crtc_state);
3907

3908
	intel_panel_update_backlight(state, encoder, crtc_state, conn_state);
3909 3910
}

3911 3912
static void intel_ddi_update_pipe(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3913 3914 3915
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
3916

3917
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
3918 3919
		intel_ddi_update_pipe_dp(state, encoder, crtc_state,
					 conn_state);
3920

3921
	intel_hdcp_update_pipe(state, encoder, crtc_state, conn_state);
3922 3923
}

3924 3925 3926 3927 3928 3929 3930 3931 3932
static void
intel_ddi_update_prepare(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
			 struct intel_crtc *crtc)
{
	struct intel_crtc_state *crtc_state =
		crtc ? intel_atomic_get_new_crtc_state(state, crtc) : NULL;
	int required_lanes = crtc_state ? crtc_state->lane_count : 1;

3933
	drm_WARN_ON(state->base.dev, crtc && crtc->active);
3934

3935 3936
	intel_tc_port_get_link(enc_to_dig_port(encoder),
		               required_lanes);
3937
	if (crtc_state && crtc_state->hw.active)
3938 3939 3940 3941 3942 3943 3944 3945
		intel_update_active_dpll(state, crtc, encoder);
}

static void
intel_ddi_update_complete(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
			  struct intel_crtc *crtc)
{
3946
	intel_tc_port_put_link(enc_to_dig_port(encoder));
3947 3948
}

I
Imre Deak 已提交
3949
static void
3950 3951
intel_ddi_pre_pll_enable(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
I
Imre Deak 已提交
3952 3953
			 const struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
3954
{
I
Imre Deak 已提交
3955
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3956
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3957 3958
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
I
Imre Deak 已提交
3959

3960 3961 3962 3963
	if (is_tc_port)
		intel_tc_port_get_link(dig_port, crtc_state->lane_count);

	if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port)
I
Imre Deak 已提交
3964 3965 3966
		intel_display_power_get(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port));

3967 3968 3969 3970 3971 3972 3973
	if (is_tc_port && dig_port->tc_mode != TC_PORT_TBT_ALT)
		/*
		 * Program the lane count for static/dynamic connections on
		 * Type-C ports.  Skip this step for TBT.
		 */
		intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
	else if (IS_GEN9_LP(dev_priv))
I
Imre Deak 已提交
3974 3975 3976 3977
		bxt_ddi_phy_set_lane_optim_mask(encoder,
						crtc_state->lane_lat_optim_mask);
}

3978
static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
3979
{
3980 3981 3982
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;
3983
	u32 dp_tp_ctl, ddi_buf_ctl;
3984
	bool wait = false;
3985

3986
	dp_tp_ctl = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3987 3988

	if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
3989
		ddi_buf_ctl = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3990
		if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
3991 3992
			intel_de_write(dev_priv, DDI_BUF_CTL(port),
				       ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
3993 3994 3995
			wait = true;
		}

3996 3997
		dp_tp_ctl &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		dp_tp_ctl |= DP_TP_CTL_LINK_TRAIN_PAT1;
3998 3999
		intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, dp_tp_ctl);
		intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
4000 4001 4002 4003 4004

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

4005 4006
	dp_tp_ctl = DP_TP_CTL_ENABLE |
		    DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
4007
	if (intel_dp->link_mst)
4008
		dp_tp_ctl |= DP_TP_CTL_MODE_MST;
4009
	else {
4010
		dp_tp_ctl |= DP_TP_CTL_MODE_SST;
4011
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
4012
			dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
4013
	}
4014 4015
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, dp_tp_ctl);
	intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
4016 4017

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
4018 4019
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
4020 4021 4022

	udelay(600);
}
P
Paulo Zanoni 已提交
4023

4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063
static void intel_ddi_set_link_train(struct intel_dp *intel_dp,
				     u8 dp_train_pat)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_pat_mask = drm_dp_training_pattern_mask(intel_dp->dpcd);
	enum port port = dp_to_dig_port(intel_dp)->base.port;
	u32 temp;

	temp = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);

	if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
		temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
	else
		temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

	temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	switch (dp_train_pat & train_pat_mask) {
	case DP_TRAINING_PATTERN_DISABLE:
		temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
		break;
	case DP_TRAINING_PATTERN_1:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		break;
	case DP_TRAINING_PATTERN_2:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
		break;
	case DP_TRAINING_PATTERN_3:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
		break;
	case DP_TRAINING_PATTERN_4:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT4;
		break;
	}

	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, temp);

	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
}

4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091
static void intel_ddi_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 val;

	val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);

	/*
	 * Until TGL on PORT_A we can have only eDP in SST mode. There the only
	 * reason we need to set idle transmission mode is to work around a HW
	 * issue where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A && INTEL_GEN(dev_priv) < 12)
		return;

	if (intel_de_wait_for_set(dev_priv, intel_dp->regs.dp_tp_status,
				  DP_TP_STATUS_IDLE_DONE, 1))
		drm_err(&dev_priv->drm,
			"Timed out waiting for DP idle patterns\n");
}

4092 4093
static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
4094
{
4095 4096
	if (cpu_transcoder == TRANSCODER_EDP)
		return false;
4097

4098 4099 4100
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO))
		return false;

4101
	return intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD) &
4102
		AUDIO_OUTPUT_ENABLE(cpu_transcoder);
4103 4104
}

4105 4106 4107
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state)
{
4108 4109 4110
	if (INTEL_GEN(dev_priv) >= 12 && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
	else if (IS_ELKHARTLAKE(dev_priv) && crtc_state->port_clock > 594000)
4111 4112
		crtc_state->min_voltage_level = 3;
	else if (INTEL_GEN(dev_priv) >= 11 && crtc_state->port_clock > 594000)
4113
		crtc_state->min_voltage_level = 1;
4114 4115
	else if (IS_CANNONLAKE(dev_priv) && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
4116 4117
}

4118 4119
static enum transcoder bdw_transcoder_master_readout(struct drm_i915_private *dev_priv,
						     enum transcoder cpu_transcoder)
4120
{
4121 4122 4123 4124
	u32 master_select;

	if (INTEL_GEN(dev_priv) >= 11) {
		u32 ctl2 = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL2(cpu_transcoder));
4125

4126 4127
		if ((ctl2 & PORT_SYNC_MODE_ENABLE) == 0)
			return INVALID_TRANSCODER;
4128

4129 4130 4131
		master_select = REG_FIELD_GET(PORT_SYNC_MODE_MASTER_SELECT_MASK, ctl2);
	} else {
		u32 ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
4132

4133 4134 4135 4136 4137
		if ((ctl & TRANS_DDI_PORT_SYNC_ENABLE) == 0)
			return INVALID_TRANSCODER;

		master_select = REG_FIELD_GET(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, ctl);
	}
4138 4139 4140 4141 4142 4143 4144

	if (master_select == 0)
		return TRANSCODER_EDP;
	else
		return master_select - 1;
}

4145
static void bdw_get_trans_port_sync_config(struct intel_crtc_state *crtc_state)
4146 4147 4148 4149 4150 4151 4152
{
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
	u32 transcoders = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
	enum transcoder cpu_transcoder;

	crtc_state->master_transcoder =
4153
		bdw_transcoder_master_readout(dev_priv, crtc_state->cpu_transcoder);
4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165

	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
		enum intel_display_power_domain power_domain;
		intel_wakeref_t trans_wakeref;

		power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   power_domain);

		if (!trans_wakeref)
			continue;

4166
		if (bdw_transcoder_master_readout(dev_priv, cpu_transcoder) ==
4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177
		    crtc_state->cpu_transcoder)
			crtc_state->sync_mode_slaves_mask |= BIT(cpu_transcoder);

		intel_display_power_put(dev_priv, power_domain, trans_wakeref);
	}

	drm_WARN_ON(&dev_priv->drm,
		    crtc_state->master_transcoder != INVALID_TRANSCODER &&
		    crtc_state->sync_mode_slaves_mask);
}

4178
void intel_ddi_get_config(struct intel_encoder *encoder,
4179
			  struct intel_crtc_state *pipe_config)
4180
{
4181
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4182
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc);
4183
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4184
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4185 4186
	u32 temp, flags = 0;

J
Jani Nikula 已提交
4187
	/* XXX: DSI transcoder paranoia */
4188
	if (drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder)))
J
Jani Nikula 已提交
4189 4190
		return;

4191 4192
	intel_dsc_get_config(encoder, pipe_config);

4193
	temp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
4194 4195 4196 4197 4198 4199 4200 4201 4202
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

4203
	pipe_config->hw.adjusted_mode.flags |= flags;
4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
4221 4222 4223

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
4224
		pipe_config->has_hdmi_sink = true;
4225

4226 4227 4228 4229
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

		if (pipe_config->infoframes.enable)
4230
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
4231

4232
		if (temp & TRANS_DDI_HDMI_SCRAMBLING)
S
Shashank Sharma 已提交
4233 4234 4235
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
4236
		/* fall through */
4237
	case TRANS_DDI_MODE_SELECT_DVI:
4238
		pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
4239 4240
		pipe_config->lane_count = 4;
		break;
4241
	case TRANS_DDI_MODE_SELECT_FDI:
4242
		pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
4243 4244
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
4245 4246 4247 4248 4249 4250 4251
		if (encoder->type == INTEL_OUTPUT_EDP)
			pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
		else
			pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
		intel_dp_get_m_n(intel_crtc, pipe_config);
4252 4253 4254 4255 4256 4257 4258 4259 4260 4261

		if (INTEL_GEN(dev_priv) >= 11) {
			i915_reg_t dp_tp_ctl;

			if (IS_GEN(dev_priv, 11))
				dp_tp_ctl = DP_TP_CTL(encoder->port);
			else
				dp_tp_ctl = TGL_DP_TP_CTL(pipe_config->cpu_transcoder);

			pipe_config->fec_enable =
4262
				intel_de_read(dev_priv, dp_tp_ctl) & DP_TP_CTL_FEC_ENABLE;
4263

4264 4265 4266 4267
			drm_dbg_kms(&dev_priv->drm,
				    "[ENCODER:%d:%s] Fec status: %u\n",
				    encoder->base.base.id, encoder->base.name,
				    pipe_config->fec_enable);
4268 4269
		}

4270 4271 4272
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

4273
		break;
4274
	case TRANS_DDI_MODE_SELECT_DP_MST:
4275
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
4276 4277
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
4278 4279 4280 4281 4282

		if (INTEL_GEN(dev_priv) >= 12)
			pipe_config->mst_master_transcoder =
					REG_FIELD_GET(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, temp);

4283
		intel_dp_get_m_n(intel_crtc, pipe_config);
4284 4285 4286

		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);
4287 4288 4289 4290
		break;
	default:
		break;
	}
4291

4292 4293 4294 4295 4296 4297 4298 4299 4300 4301
	if (INTEL_GEN(dev_priv) >= 12) {
		enum transcoder transcoder =
			intel_dp_mst_is_slave_trans(pipe_config) ?
			pipe_config->mst_master_transcoder :
			pipe_config->cpu_transcoder;

		intel_dp->regs.dp_tp_ctl = TGL_DP_TP_CTL(transcoder);
		intel_dp->regs.dp_tp_status = TGL_DP_TP_STATUS(transcoder);
	}

4302
	pipe_config->has_audio =
4303
		intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
4304

4305 4306
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
4320 4321 4322
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
4323
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
4324
	}
4325

4326
	intel_ddi_clock_get(encoder, pipe_config);
4327

4328
	if (IS_GEN9_LP(dev_priv))
4329 4330
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
4331 4332

	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344

	intel_hdmi_read_gcp_infoframe(encoder, pipe_config);

	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_AVI,
			     &pipe_config->infoframes.avi);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_SPD,
			     &pipe_config->infoframes.spd);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_VENDOR,
			     &pipe_config->infoframes.hdmi);
4345 4346 4347
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_DRM,
			     &pipe_config->infoframes.drm);
4348

4349 4350
	if (INTEL_GEN(dev_priv) >= 8)
		bdw_get_trans_port_sync_config(pipe_config);
4351 4352

	intel_read_dp_sdp(encoder, pipe_config, HDMI_PACKET_TYPE_GAMUT_METADATA);
4353
	intel_read_dp_sdp(encoder, pipe_config, DP_SDP_VSC);
4354 4355
}

4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373
static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder *encoder,
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
{
	switch (conn_state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		return INTEL_OUTPUT_HDMI;
	case DRM_MODE_CONNECTOR_eDP:
		return INTEL_OUTPUT_EDP;
	case DRM_MODE_CONNECTOR_DisplayPort:
		return INTEL_OUTPUT_DP;
	default:
		MISSING_CASE(conn_state->connector->connector_type);
		return INTEL_OUTPUT_UNUSED;
	}
}

4374 4375 4376
static int intel_ddi_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
4377
{
4378
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
4379
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4380
	enum port port = encoder->port;
4381
	int ret;
P
Paulo Zanoni 已提交
4382

4383
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
4384 4385
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

4386
	if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
4387
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
4388
	} else {
4389
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
4390 4391
	}

4392 4393
	if (ret)
		return ret;
4394

4395 4396 4397 4398 4399 4400
	if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
	    pipe_config->cpu_transcoder == TRANSCODER_EDP)
		pipe_config->pch_pfit.force_thru =
			pipe_config->pch_pfit.enabled ||
			pipe_config->crc_enabled;

4401
	if (IS_GEN9_LP(dev_priv))
4402
		pipe_config->lane_lat_optim_mask =
4403
			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
4404

4405 4406
	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);

4407
	return 0;
P
Paulo Zanoni 已提交
4408 4409
}

4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454
static bool mode_equal(const struct drm_display_mode *mode1,
		       const struct drm_display_mode *mode2)
{
	return drm_mode_match(mode1, mode2,
			      DRM_MODE_MATCH_TIMINGS |
			      DRM_MODE_MATCH_FLAGS |
			      DRM_MODE_MATCH_3D_FLAGS) &&
		mode1->clock == mode2->clock; /* we want an exact match */
}

static bool m_n_equal(const struct intel_link_m_n *m_n_1,
		      const struct intel_link_m_n *m_n_2)
{
	return m_n_1->tu == m_n_2->tu &&
		m_n_1->gmch_m == m_n_2->gmch_m &&
		m_n_1->gmch_n == m_n_2->gmch_n &&
		m_n_1->link_m == m_n_2->link_m &&
		m_n_1->link_n == m_n_2->link_n;
}

static bool crtcs_port_sync_compatible(const struct intel_crtc_state *crtc_state1,
				       const struct intel_crtc_state *crtc_state2)
{
	return crtc_state1->hw.active && crtc_state2->hw.active &&
		crtc_state1->output_types == crtc_state2->output_types &&
		crtc_state1->output_format == crtc_state2->output_format &&
		crtc_state1->lane_count == crtc_state2->lane_count &&
		crtc_state1->port_clock == crtc_state2->port_clock &&
		mode_equal(&crtc_state1->hw.adjusted_mode,
			   &crtc_state2->hw.adjusted_mode) &&
		m_n_equal(&crtc_state1->dp_m_n, &crtc_state2->dp_m_n);
}

static u8
intel_ddi_port_sync_transcoders(const struct intel_crtc_state *ref_crtc_state,
				int tile_group_id)
{
	struct drm_connector *connector;
	const struct drm_connector_state *conn_state;
	struct drm_i915_private *dev_priv = to_i915(ref_crtc_state->uapi.crtc->dev);
	struct intel_atomic_state *state =
		to_intel_atomic_state(ref_crtc_state->uapi.state);
	u8 transcoders = 0;
	int i;

4455 4456 4457 4458 4459
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
	if (INTEL_GEN(dev_priv) < 9)
4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490
		return 0;

	if (!intel_crtc_has_type(ref_crtc_state, INTEL_OUTPUT_DP))
		return 0;

	for_each_new_connector_in_state(&state->base, connector, conn_state, i) {
		struct intel_crtc *crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *crtc_state;

		if (!crtc)
			continue;

		if (!connector->has_tile ||
		    connector->tile_group->id !=
		    tile_group_id)
			continue;
		crtc_state = intel_atomic_get_new_crtc_state(state,
							     crtc);
		if (!crtcs_port_sync_compatible(ref_crtc_state,
						crtc_state))
			continue;
		transcoders |= BIT(crtc_state->cpu_transcoder);
	}

	return transcoders;
}

static int intel_ddi_compute_config_late(struct intel_encoder *encoder,
					 struct intel_crtc_state *crtc_state,
					 struct drm_connector_state *conn_state)
{
4491
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4492 4493 4494
	struct drm_connector *connector = conn_state->connector;
	u8 port_sync_transcoders = 0;

4495 4496 4497
	drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] [CRTC:%d:%s]",
		    encoder->base.base.id, encoder->base.name,
		    crtc_state->uapi.crtc->base.id, crtc_state->uapi.crtc->name);
4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520

	if (connector->has_tile)
		port_sync_transcoders = intel_ddi_port_sync_transcoders(crtc_state,
									connector->tile_group->id);

	/*
	 * EDP Transcoders cannot be ensalved
	 * make them a master always when present
	 */
	if (port_sync_transcoders & BIT(TRANSCODER_EDP))
		crtc_state->master_transcoder = TRANSCODER_EDP;
	else
		crtc_state->master_transcoder = ffs(port_sync_transcoders) - 1;

	if (crtc_state->master_transcoder == crtc_state->cpu_transcoder) {
		crtc_state->master_transcoder = INVALID_TRANSCODER;
		crtc_state->sync_mode_slaves_mask =
			port_sync_transcoders & ~BIT(crtc_state->cpu_transcoder);
	}

	return 0;
}

4521 4522
static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
{
4523
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
4524 4525 4526 4527 4528 4529 4530

	intel_dp_encoder_flush_work(encoder);

	drm_encoder_cleanup(encoder);
	kfree(dig_port);
}

P
Paulo Zanoni 已提交
4531
static const struct drm_encoder_funcs intel_ddi_funcs = {
4532
	.reset = intel_dp_encoder_reset,
4533
	.destroy = intel_ddi_encoder_destroy,
P
Paulo Zanoni 已提交
4534 4535
};

4536
static struct intel_connector *
4537
intel_ddi_init_dp_connector(struct intel_digital_port *dig_port)
4538
{
4539
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4540
	struct intel_connector *connector;
4541
	enum port port = dig_port->base.port;
4542

4543
	connector = intel_connector_alloc();
4544 4545 4546
	if (!connector)
		return NULL;

4547 4548 4549 4550
	dig_port->dp.output_reg = DDI_BUF_CTL(port);
	dig_port->dp.prepare_link_retrain = intel_ddi_prepare_link_retrain;
	dig_port->dp.set_link_train = intel_ddi_set_link_train;
	dig_port->dp.set_idle_link_train = intel_ddi_set_idle_link_train;
4551

4552
	if (INTEL_GEN(dev_priv) >= 12)
4553
		dig_port->dp.set_signal_levels = tgl_set_signal_levels;
4554
	else if (INTEL_GEN(dev_priv) >= 11)
4555
		dig_port->dp.set_signal_levels = icl_set_signal_levels;
4556
	else if (IS_CANNONLAKE(dev_priv))
4557
		dig_port->dp.set_signal_levels = cnl_set_signal_levels;
4558
	else if (IS_GEN9_LP(dev_priv))
4559
		dig_port->dp.set_signal_levels = bxt_set_signal_levels;
4560
	else
4561
		dig_port->dp.set_signal_levels = hsw_set_signal_levels;
4562

4563 4564
	dig_port->dp.voltage_max = intel_ddi_dp_voltage_max;
	dig_port->dp.preemph_max = intel_ddi_dp_preemph_max;
4565

4566
	if (INTEL_GEN(dev_priv) < 12) {
4567 4568
		dig_port->dp.regs.dp_tp_ctl = DP_TP_CTL(port);
		dig_port->dp.regs.dp_tp_status = DP_TP_STATUS(port);
4569
	}
4570

4571
	if (!intel_dp_init_connector(dig_port, connector)) {
4572 4573 4574 4575 4576 4577 4578
		kfree(connector);
		return NULL;
	}

	return connector;
}

4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597
static int modeset_pipe(struct drm_crtc *crtc,
			struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_atomic_state *state;
	struct drm_crtc_state *crtc_state;
	int ret;

	state = drm_atomic_state_alloc(crtc->dev);
	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ctx;

	crtc_state = drm_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(crtc_state)) {
		ret = PTR_ERR(crtc_state);
		goto out;
	}

4598
	crtc_state->connectors_changed = true;
4599 4600

	ret = drm_atomic_commit(state);
4601
out:
4602 4603 4604 4605 4606 4607 4608 4609 4610
	drm_atomic_state_put(state);

	return ret;
}

static int intel_hdmi_reset_link(struct intel_encoder *encoder,
				 struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4611
	struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640
	struct intel_connector *connector = hdmi->attached_connector;
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	u8 config;
	int ret;

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

4641 4642
	drm_WARN_ON(&dev_priv->drm,
		    !intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));
4643

4644
	if (!crtc_state->hw.active)
4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656
		return 0;

	if (!crtc_state->hdmi_high_tmds_clock_ratio &&
	    !crtc_state->hdmi_scrambling)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
	if (ret < 0) {
4657 4658
		drm_err(&dev_priv->drm, "Failed to read TMDS config: %d\n",
			ret);
4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679
		return 0;
	}

	if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
	    crtc_state->hdmi_high_tmds_clock_ratio &&
	    !!(config & SCDC_SCRAMBLING_ENABLE) ==
	    crtc_state->hdmi_scrambling)
		return 0;

	/*
	 * HDMI 2.0 says that one should not send scrambled data
	 * prior to configuring the sink scrambling, and that
	 * TMDS clock/data transmission should be suspended when
	 * changing the TMDS clock rate in the sink. So let's
	 * just do a full modeset here, even though some sinks
	 * would be perfectly happy if were to just reconfigure
	 * the SCDC settings on the fly.
	 */
	return modeset_pipe(&crtc->base, ctx);
}

4680 4681
static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder *encoder,
4682
		  struct intel_connector *connector)
4683
{
4684
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4685
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4686 4687
	enum phy phy = intel_port_to_phy(i915, encoder->port);
	bool is_tc = intel_phy_is_tc(i915, phy);
4688
	struct drm_modeset_acquire_ctx ctx;
4689
	enum intel_hotplug_state state;
4690 4691
	int ret;

4692
	state = intel_encoder_hotplug(encoder, connector);
4693 4694 4695 4696

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
4697 4698 4699 4700
		if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
			ret = intel_hdmi_reset_link(encoder, &ctx);
		else
			ret = intel_dp_retrain_link(encoder, &ctx);
4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
4712 4713
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
4714

4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729
	/*
	 * Unpowered type-c dongles can take some time to boot and be
	 * responsible, so here giving some time to those dongles to power up
	 * and then retrying the probe.
	 *
	 * On many platforms the HDMI live state signal is known to be
	 * unreliable, so we can't use it to detect if a sink is connected or
	 * not. Instead we detect if it's connected based on whether we can
	 * read the EDID or not. That in turn has a problem during disconnect,
	 * since the HPD interrupt may be raised before the DDC lines get
	 * disconnected (due to how the required length of DDC vs. HPD
	 * connector pins are specified) and so we'll still be able to get a
	 * valid EDID. To solve this schedule another detection cycle if this
	 * time around we didn't detect any change in the sink's connection
	 * status.
4730 4731 4732 4733 4734 4735
	 *
	 * Type-c connectors which get their HPD signal deasserted then
	 * reasserted, without unplugging/replugging the sink from the
	 * connector, introduce a delay until the AUX channel communication
	 * becomes functional. Retry the detection for 5 seconds on type-c
	 * connectors to account for this delay.
4736
	 */
4737 4738
	if (state == INTEL_HOTPLUG_UNCHANGED &&
	    connector->hotplug_retries < (is_tc ? 5 : 1) &&
4739 4740 4741
	    !dig_port->dp.is_mst)
		state = INTEL_HOTPLUG_RETRY;

4742
	return state;
4743 4744
}

4745 4746 4747
static bool lpt_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4748
	u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
4749 4750 4751 4752 4753 4754 4755

	return intel_de_read(dev_priv, SDEISR) & bit;
}

static bool hsw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4756
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4757

4758
	return intel_de_read(dev_priv, DEISR) & bit;
4759 4760 4761 4762 4763
}

static bool bdw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4764
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4765 4766 4767 4768

	return intel_de_read(dev_priv, GEN8_DE_PORT_ISR) & bit;
}

4769
static struct intel_connector *
4770
intel_ddi_init_hdmi_connector(struct intel_digital_port *dig_port)
4771 4772
{
	struct intel_connector *connector;
4773
	enum port port = dig_port->base.port;
4774

4775
	connector = intel_connector_alloc();
4776 4777 4778
	if (!connector)
		return NULL;

4779 4780
	dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(dig_port, connector);
4781 4782 4783 4784

	return connector;
}

4785
static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dig_port)
4786
{
4787
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4788

4789
	if (dig_port->base.port != PORT_A)
4790 4791
		return false;

4792
	if (dig_port->saved_port_bits & DDI_A_4_LANES)
4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812
		return false;

	/* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
	 *                     supported configuration
	 */
	if (IS_GEN9_LP(dev_priv))
		return true;

	/* Cannonlake: Most of SKUs don't support DDI_E, and the only
	 *             one who does also have a full A/E split called
	 *             DDI_F what makes DDI_E useless. However for this
	 *             case let's trust VBT info.
	 */
	if (IS_CANNONLAKE(dev_priv) &&
	    !intel_bios_is_port_present(dev_priv, PORT_E))
		return true;

	return false;
}

4813
static int
4814
intel_ddi_max_lanes(struct intel_digital_port *dig_port)
4815
{
4816 4817
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;
4818 4819 4820 4821 4822 4823
	int max_lanes = 4;

	if (INTEL_GEN(dev_priv) >= 11)
		return max_lanes;

	if (port == PORT_A || port == PORT_E) {
4824
		if (intel_de_read(dev_priv, DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835
			max_lanes = port == PORT_A ? 4 : 0;
		else
			/* Both A and E share 2 lanes */
			max_lanes = 2;
	}

	/*
	 * Some BIOS might fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit set when needed
	 * so we use the proper lane count for our calculations.
	 */
4836
	if (intel_ddi_a_force_4_lanes(dig_port)) {
4837 4838
		drm_dbg_kms(&dev_priv->drm,
			    "Forcing DDI_A_4_LANES for port A\n");
4839
		dig_port->saved_port_bits |= DDI_A_4_LANES;
4840 4841 4842 4843 4844 4845
		max_lanes = 4;
	}

	return max_lanes;
}

4846
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
4847
{
4848
	struct intel_digital_port *dig_port;
4849
	struct intel_encoder *encoder;
4850
	bool init_hdmi, init_dp, init_lspcon = false;
4851
	enum phy phy = intel_port_to_phy(dev_priv, port);
4852

4853 4854 4855
	init_hdmi = intel_bios_port_supports_dvi(dev_priv, port) ||
		intel_bios_port_supports_hdmi(dev_priv, port);
	init_dp = intel_bios_port_supports_dp(dev_priv, port);
4856 4857 4858 4859 4860 4861 4862 4863 4864 4865

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_lspcon = true;
		init_hdmi = false;
4866 4867
		drm_dbg_kms(&dev_priv->drm, "VBT says port %c has lspcon\n",
			    port_name(port));
4868 4869
	}

4870
	if (!init_dp && !init_hdmi) {
4871 4872 4873
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
			    port_name(port));
4874
		return;
4875
	}
P
Paulo Zanoni 已提交
4876

4877 4878
	dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
	if (!dig_port)
P
Paulo Zanoni 已提交
4879 4880
		return;

4881
	encoder = &dig_port->base;
P
Paulo Zanoni 已提交
4882

4883
	drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
4884
			 DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
P
Paulo Zanoni 已提交
4885

4886 4887 4888
	encoder->hotplug = intel_ddi_hotplug;
	encoder->compute_output_type = intel_ddi_compute_output_type;
	encoder->compute_config = intel_ddi_compute_config;
4889
	encoder->compute_config_late = intel_ddi_compute_config_late;
4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905
	encoder->enable = intel_enable_ddi;
	encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
	encoder->pre_enable = intel_ddi_pre_enable;
	encoder->disable = intel_disable_ddi;
	encoder->post_disable = intel_ddi_post_disable;
	encoder->update_pipe = intel_ddi_update_pipe;
	encoder->get_hw_state = intel_ddi_get_hw_state;
	encoder->get_config = intel_ddi_get_config;
	encoder->suspend = intel_dp_encoder_suspend;
	encoder->get_power_domains = intel_ddi_get_power_domains;

	encoder->type = INTEL_OUTPUT_DDI;
	encoder->power_domain = intel_port_to_power_domain(port);
	encoder->port = port;
	encoder->cloneable = 0;
	encoder->pipe_mask = ~0;
P
Paulo Zanoni 已提交
4906

4907
	if (INTEL_GEN(dev_priv) >= 11)
4908 4909 4910
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& DDI_BUF_PORT_REVERSAL;
4911
	else
4912 4913 4914
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& (DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
4915

4916 4917 4918
	dig_port->dp.output_reg = INVALID_MMIO_REG;
	dig_port->max_lanes = intel_ddi_max_lanes(dig_port);
	dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
P
Paulo Zanoni 已提交
4919

4920
	if (intel_phy_is_tc(dev_priv, phy)) {
4921 4922 4923
		bool is_legacy =
			!intel_bios_port_supports_typec_usb(dev_priv, port) &&
			!intel_bios_port_supports_tbt(dev_priv, port);
4924

4925
		intel_tc_port_init(dig_port, is_legacy);
4926

4927 4928
		encoder->update_prepare = intel_ddi_update_prepare;
		encoder->update_complete = intel_ddi_update_complete;
4929
	}
4930

4931
	drm_WARN_ON(&dev_priv->drm, port > PORT_I);
4932
	dig_port->ddi_io_power_domain = POWER_DOMAIN_PORT_DDI_A_IO +
4933
					      port - PORT_A;
4934

4935
	if (init_dp) {
4936
		if (!intel_ddi_init_dp_connector(dig_port))
4937
			goto err;
4938

4939
		dig_port->hpd_pulse = intel_dp_hpd_pulse;
4940
	}
4941

4942 4943
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
4944
	if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
4945
		if (!intel_ddi_init_hdmi_connector(dig_port))
4946
			goto err;
4947
	}
4948

4949
	if (init_lspcon) {
4950
		if (lspcon_init(dig_port))
4951
			/* TODO: handle hdmi info frame part */
4952 4953 4954
			drm_dbg_kms(&dev_priv->drm,
				    "LSPCON init success on port %c\n",
				    port_name(port));
4955 4956 4957 4958 4959
		else
			/*
			 * LSPCON init faied, but DP init was success, so
			 * lets try to drive as DP++ port.
			 */
4960 4961
			drm_err(&dev_priv->drm,
				"LSPCON init failed on port %c\n",
4962 4963 4964
				port_name(port));
	}

4965 4966
	if (INTEL_GEN(dev_priv) >= 11) {
		if (intel_phy_is_tc(dev_priv, phy))
4967
			dig_port->connected = intel_tc_port_connected;
4968
		else
4969
			dig_port->connected = lpt_digital_port_connected;
4970 4971
	} else if (INTEL_GEN(dev_priv) >= 8) {
		if (port == PORT_A || IS_GEN9_LP(dev_priv))
4972
			dig_port->connected = bdw_digital_port_connected;
4973
		else
4974
			dig_port->connected = lpt_digital_port_connected;
4975
	} else {
4976
		if (port == PORT_A)
4977
			dig_port->connected = hsw_digital_port_connected;
4978
		else
4979
			dig_port->connected = lpt_digital_port_connected;
4980 4981
	}

4982
	intel_infoframe_init(dig_port);
4983

4984 4985 4986
	return;

err:
4987
	drm_encoder_cleanup(&encoder->base);
4988
	kfree(dig_port);
P
Paulo Zanoni 已提交
4989
}