intel_ddi.c 144.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

28
#include <drm/drm_scdc_helper.h>
29

30
#include "i915_drv.h"
31
#include "intel_audio.h"
32
#include "intel_combo_phy.h"
33
#include "intel_connector.h"
34
#include "intel_crtc.h"
35
#include "intel_ddi.h"
36
#include "intel_ddi_buf_trans.h"
37
#include "intel_de.h"
38
#include "intel_display_types.h"
39
#include "intel_dp.h"
40
#include "intel_dp_link_training.h"
41
#include "intel_dp_mst.h"
42
#include "intel_dpio_phy.h"
43
#include "intel_dsi.h"
44
#include "intel_fdi.h"
45
#include "intel_fifo_underrun.h"
46
#include "intel_gmbus.h"
47
#include "intel_hdcp.h"
48
#include "intel_hdmi.h"
49
#include "intel_hotplug.h"
50
#include "intel_lspcon.h"
51
#include "intel_panel.h"
52
#include "intel_pps.h"
53
#include "intel_psr.h"
54
#include "intel_sprite.h"
55
#include "intel_tc.h"
56
#include "intel_vdsc.h"
57
#include "intel_vrr.h"
58
#include "skl_scaler.h"
59
#include "skl_universal_plane.h"
60

61 62 63 64 65 66 67 68 69 70 71 72 73
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

74 75
static int intel_ddi_hdmi_level(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state)
76
{
77
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
78
	int n_entries, level, default_entry;
79

80 81
	n_entries = intel_ddi_hdmi_num_entries(encoder, crtc_state, &default_entry);
	if (n_entries == 0)
82
		return 0;
83 84
	level = intel_bios_hdmi_level_shift(encoder);
	if (level < 0)
85 86
		level = default_entry;

87
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
88
		level = n_entries - 1;
89

90
	return level;
91 92
}

93 94
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
95 96
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
97
 */
98 99
void hsw_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state)
100
{
101
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
102
	u32 iboost_bit = 0;
103
	int i, n_entries;
104
	enum port port = encoder->port;
105
	const struct intel_ddi_buf_trans *ddi_translations;
106

107
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
108 109
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
110

111
	/* If we're boosting the current, set bit 31 of trans1 */
112
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv) &&
113
	    intel_bios_encoder_dp_boost_level(encoder->devdata))
114
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
115

116
	for (i = 0; i < n_entries; i++) {
117
		intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, i),
118
			       ddi_translations->entries[i].hsw.trans1 | iboost_bit);
119
		intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, i),
120
			       ddi_translations->entries[i].hsw.trans2);
121
	}
122 123 124 125 126 127 128
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
129
static void hsw_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
130
					 const struct intel_crtc_state *crtc_state,
131
					 int level)
132 133 134
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
135
	int n_entries;
136
	enum port port = encoder->port;
137
	const struct intel_ddi_buf_trans *ddi_translations;
138

139
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
140
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
141
		return;
142
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
143
		level = n_entries - 1;
144

145
	/* If we're boosting the current, set bit 31 of trans1 */
146
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv) &&
147
	    intel_bios_encoder_hdmi_boost_level(encoder->devdata))
148
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
149

150
	/* Entry 9 is for HDMI: */
151
	intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, 9),
152
		       ddi_translations->entries[level].hsw.trans1 | iboost_bit);
153
	intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, 9),
154
		       ddi_translations->entries[level].hsw.trans2);
155 156
}

157 158
void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
			     enum port port)
159
{
160 161 162
	if (IS_BROXTON(dev_priv)) {
		udelay(16);
		return;
163
	}
164 165 166 167 168

	if (wait_for_us((intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			 DDI_BUF_IS_IDLE), 8))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get idle\n",
			port_name(port));
169
}
170

171 172 173 174
static void intel_wait_ddi_buf_active(struct drm_i915_private *dev_priv,
				      enum port port)
{
	/* Wait > 518 usecs for DDI_BUF_CTL to be non idle */
175
	if (DISPLAY_VER(dev_priv) < 10) {
176 177 178 179 180 181 182 183 184 185
		usleep_range(518, 1000);
		return;
	}

	if (wait_for_us(!(intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			  DDI_BUF_IS_IDLE), 500))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get active\n",
			port_name(port));
}

186
static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
187
{
188
	switch (pll->info->id) {
189 190 191 192 193 194 195 196 197 198 199 200 201
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
202
		MISSING_CASE(pll->info->id);
203 204 205 206
		return PORT_CLK_SEL_NONE;
	}
}

207
static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
208
				  const struct intel_crtc_state *crtc_state)
209
{
210 211
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	int clock = crtc_state->port_clock;
212 213 214 215
	const enum intel_dpll_id id = pll->info->id;

	switch (id) {
	default:
216 217 218 219
		/*
		 * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
		 * here, so do warn if this get passed in
		 */
220 221
		MISSING_CASE(id);
		return DDI_CLK_SEL_NONE;
222 223 224 225 226 227 228 229 230 231 232 233
	case DPLL_ID_ICL_TBTPLL:
		switch (clock) {
		case 162000:
			return DDI_CLK_SEL_TBT_162;
		case 270000:
			return DDI_CLK_SEL_TBT_270;
		case 540000:
			return DDI_CLK_SEL_TBT_540;
		case 810000:
			return DDI_CLK_SEL_TBT_810;
		default:
			MISSING_CASE(clock);
234
			return DDI_CLK_SEL_NONE;
235
		}
236 237 238 239
	case DPLL_ID_ICL_MGPLL1:
	case DPLL_ID_ICL_MGPLL2:
	case DPLL_ID_ICL_MGPLL3:
	case DPLL_ID_ICL_MGPLL4:
240 241
	case DPLL_ID_TGL_MGPLL5:
	case DPLL_ID_TGL_MGPLL6:
242 243 244 245
		return DDI_CLK_SEL_MG;
	}
}

246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270
static u32 ddi_buf_phy_link_rate(int port_clock)
{
	switch (port_clock) {
	case 162000:
		return DDI_BUF_PHY_LINK_RATE(0);
	case 216000:
		return DDI_BUF_PHY_LINK_RATE(4);
	case 243000:
		return DDI_BUF_PHY_LINK_RATE(5);
	case 270000:
		return DDI_BUF_PHY_LINK_RATE(1);
	case 324000:
		return DDI_BUF_PHY_LINK_RATE(6);
	case 432000:
		return DDI_BUF_PHY_LINK_RATE(7);
	case 540000:
		return DDI_BUF_PHY_LINK_RATE(2);
	case 810000:
		return DDI_BUF_PHY_LINK_RATE(3);
	default:
		MISSING_CASE(port_clock);
		return DDI_BUF_PHY_LINK_RATE(0);
	}
}

271 272
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
273
{
274
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
275
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
276
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
277
	enum phy phy = intel_port_to_phy(i915, encoder->port);
278

279
	intel_dp->DP = dig_port->saved_port_bits |
280
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
281
	intel_dp->DP |= DDI_PORT_WIDTH(crtc_state->lane_count);
282

283 284 285 286 287
	if (IS_ALDERLAKE_P(i915) && intel_phy_is_tc(i915, phy)) {
		intel_dp->DP |= ddi_buf_phy_link_rate(crtc_state->port_clock);
		if (dig_port->tc_mode != TC_PORT_TBT_ALT)
			intel_dp->DP |= DDI_BUF_CTL_TC_PHY_OWNERSHIP;
	}
288 289
}

290 291 292
static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
				 enum port port)
{
293
	u32 val = intel_de_read(dev_priv, DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;
294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311

	switch (val) {
	case DDI_CLK_SEL_NONE:
		return 0;
	case DDI_CLK_SEL_TBT_162:
		return 162000;
	case DDI_CLK_SEL_TBT_270:
		return 270000;
	case DDI_CLK_SEL_TBT_540:
		return 540000;
	case DDI_CLK_SEL_TBT_810:
		return 810000;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

312 313 314 315 316 317 318
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
319
	else if (intel_crtc_has_dp_encoder(pipe_config))
320 321
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
322 323
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp > 24)
		dotclock = pipe_config->port_clock * 24 / pipe_config->pipe_bpp;
324 325 326
	else
		dotclock = pipe_config->port_clock;

327 328
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 &&
	    !intel_crtc_has_dp_encoder(pipe_config))
329 330
		dotclock *= 2;

331 332 333
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

334
	pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
335
}
336

337 338
void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
			  const struct drm_connector_state *conn_state)
339
{
340
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
341
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
342
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
343
	u32 temp;
344

345 346
	if (!intel_crtc_has_dp_encoder(crtc_state))
		return;
J
Jani Nikula 已提交
347

348
	drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder));
349

350
	temp = DP_MSA_MISC_SYNC_CLOCK;
351

352 353
	switch (crtc_state->pipe_bpp) {
	case 18:
354
		temp |= DP_MSA_MISC_6_BPC;
355 356
		break;
	case 24:
357
		temp |= DP_MSA_MISC_8_BPC;
358 359
		break;
	case 30:
360
		temp |= DP_MSA_MISC_10_BPC;
361 362
		break;
	case 36:
363
		temp |= DP_MSA_MISC_12_BPC;
364 365 366 367
		break;
	default:
		MISSING_CASE(crtc_state->pipe_bpp);
		break;
368
	}
369

370
	/* nonsense combination */
371 372
	drm_WARN_ON(&dev_priv->drm, crtc_state->limited_color_range &&
		    crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);
373 374

	if (crtc_state->limited_color_range)
375
		temp |= DP_MSA_MISC_COLOR_CEA_RGB;
376

377 378 379
	/*
	 * As per DP 1.2 spec section 2.3.4.3 while sending
	 * YCBCR 444 signals we should program MSA MISC1/0 fields with
380
	 * colorspace information.
381 382
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
383
		temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
384

385 386 387
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut] while sending
388 389
	 * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
	 * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
390
	 */
391
	if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
392
		temp |= DP_MSA_MISC_COLOR_VSC_SDP;
393

394
	intel_de_write(dev_priv, TRANS_MSA_MISC(cpu_transcoder), temp);
395 396
}

397 398 399 400 401 402 403 404
static u32 bdw_trans_port_sync_master_select(enum transcoder master_transcoder)
{
	if (master_transcoder == TRANSCODER_EDP)
		return 0;
	else
		return master_transcoder + 1;
}

405 406 407 408 409 410 411
/*
 * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
 *
 * Only intended to be used by intel_ddi_enable_transcoder_func() and
 * intel_ddi_config_transcoder_func().
 */
static u32
412 413
intel_ddi_transcoder_func_reg_val_get(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
414
{
415
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
416 417
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
418
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
419
	enum port port = encoder->port;
420
	u32 temp;
421

422 423
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
424
	if (DISPLAY_VER(dev_priv) >= 12)
425 426 427
		temp |= TGL_TRANS_DDI_SELECT_PORT(port);
	else
		temp |= TRANS_DDI_SELECT_PORT(port);
428

429
	switch (crtc_state->pipe_bpp) {
430
	case 18:
431
		temp |= TRANS_DDI_BPC_6;
432 433
		break;
	case 24:
434
		temp |= TRANS_DDI_BPC_8;
435 436
		break;
	case 30:
437
		temp |= TRANS_DDI_BPC_10;
438 439
		break;
	case 36:
440
		temp |= TRANS_DDI_BPC_12;
441 442
		break;
	default:
443
		BUG();
444
	}
445

446
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
447
		temp |= TRANS_DDI_PVSYNC;
448
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
449
		temp |= TRANS_DDI_PHSYNC;
450

451 452 453
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
454 455 456 457
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
458
			if (crtc_state->pch_pfit.force_thru)
459 460 461
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
462 463 464 465 466 467 468 469 470 471 472 473 474
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

475
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
476
		if (crtc_state->has_hdmi_sink)
477
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
478
		else
479
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
480 481

		if (crtc_state->hdmi_scrambling)
482
			temp |= TRANS_DDI_HDMI_SCRAMBLING;
S
Shashank Sharma 已提交
483 484
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
485
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
486
		temp |= TRANS_DDI_MODE_SELECT_FDI;
487
		temp |= (crtc_state->fdi_lanes - 1) << 1;
488
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
489
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
490
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
491

492
		if (DISPLAY_VER(dev_priv) >= 12) {
493 494 495
			enum transcoder master;

			master = crtc_state->mst_master_transcoder;
496 497
			drm_WARN_ON(&dev_priv->drm,
				    master == INVALID_TRANSCODER);
498 499
			temp |= TRANS_DDI_MST_TRANSPORT_SELECT(master);
		}
500
	} else {
501 502
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
503 504
	}

505
	if (IS_DISPLAY_VER(dev_priv, 8, 10) &&
506 507 508 509 510 511 512 513
	    crtc_state->master_transcoder != INVALID_TRANSCODER) {
		u8 master_select =
			bdw_trans_port_sync_master_select(crtc_state->master_transcoder);

		temp |= TRANS_DDI_PORT_SYNC_ENABLE |
			TRANS_DDI_PORT_SYNC_MASTER_SELECT(master_select);
	}

514 515 516
	return temp;
}

517 518
void intel_ddi_enable_transcoder_func(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
519
{
520
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
521 522
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
523

524
	if (DISPLAY_VER(dev_priv) >= 11) {
525 526 527 528
		enum transcoder master_transcoder = crtc_state->master_transcoder;
		u32 ctl2 = 0;

		if (master_transcoder != INVALID_TRANSCODER) {
529 530
			u8 master_select =
				bdw_trans_port_sync_master_select(master_transcoder);
531

532
			ctl2 |= PORT_SYNC_MODE_ENABLE |
533
				PORT_SYNC_MODE_MASTER_SELECT(master_select);
534 535 536 537 538 539
		}

		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), ctl2);
	}

540 541 542
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder),
		       intel_ddi_transcoder_func_reg_val_get(encoder,
							     crtc_state));
543 544 545 546 547 548 549
}

/*
 * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
 * bit.
 */
static void
550 551
intel_ddi_config_transcoder_func(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
552
{
553
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
554 555
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
556
	u32 ctl;
557

558
	ctl = intel_ddi_transcoder_func_reg_val_get(encoder, crtc_state);
559 560
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
561
}
562

563
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
564
{
565
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
566 567
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
568
	u32 ctl;
569

570
	if (DISPLAY_VER(dev_priv) >= 11)
571 572 573 574
		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), 0);

	ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
575

576 577
	drm_WARN_ON(crtc->base.dev, ctl & TRANS_DDI_HDCP_SIGNALLING);

578
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
579

580
	if (IS_DISPLAY_VER(dev_priv, 8, 10))
581 582 583
		ctl &= ~(TRANS_DDI_PORT_SYNC_ENABLE |
			 TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK);

584
	if (DISPLAY_VER(dev_priv) >= 12) {
585
		if (!intel_dp_mst_is_master_trans(crtc_state)) {
586
			ctl &= ~(TGL_TRANS_DDI_PORT_MASK |
587 588
				 TRANS_DDI_MODE_SELECT_MASK);
		}
589
	} else {
590
		ctl &= ~(TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK);
591
	}
592

593
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
594 595 596

	if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
	    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
597 598
		drm_dbg_kms(&dev_priv->drm,
			    "Quirk Increase DDI disabled time\n");
599 600 601
		/* Quirk time at 100ms for reliable operation */
		msleep(100);
	}
602 603
}

604 605 606
int intel_ddi_toggle_hdcp_bits(struct intel_encoder *intel_encoder,
			       enum transcoder cpu_transcoder,
			       bool enable, u32 hdcp_mask)
S
Sean Paul 已提交
607 608 609
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
610
	intel_wakeref_t wakeref;
S
Sean Paul 已提交
611
	int ret = 0;
612
	u32 tmp;
S
Sean Paul 已提交
613

614 615
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     intel_encoder->power_domain);
616
	if (drm_WARN_ON(dev, !wakeref))
S
Sean Paul 已提交
617 618
		return -ENXIO;

619
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
S
Sean Paul 已提交
620
	if (enable)
621
		tmp |= hdcp_mask;
S
Sean Paul 已提交
622
	else
623
		tmp &= ~hdcp_mask;
624
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), tmp);
625
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
S
Sean Paul 已提交
626 627 628
	return ret;
}

629 630 631
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
632
	struct drm_i915_private *dev_priv = to_i915(dev);
633
	struct intel_encoder *encoder = intel_attached_encoder(intel_connector);
634
	int type = intel_connector->base.connector_type;
635
	enum port port = encoder->port;
636
	enum transcoder cpu_transcoder;
637 638
	intel_wakeref_t wakeref;
	enum pipe pipe = 0;
639
	u32 tmp;
640
	bool ret;
641

642 643 644
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
645 646
		return false;

647
	if (!encoder->get_hw_state(encoder, &pipe)) {
648 649 650
		ret = false;
		goto out;
	}
651

652
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
653 654
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
655
		cpu_transcoder = (enum transcoder) pipe;
656

657
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
658 659 660 661

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
662 663
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
664 665

	case TRANS_DDI_MODE_SELECT_DP_SST:
666 667 668 669
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

670 671 672
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
673 674
		ret = false;
		break;
675 676

	case TRANS_DDI_MODE_SELECT_FDI:
677 678
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
679 680

	default:
681 682
		ret = false;
		break;
683
	}
684 685

out:
686
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
687 688

	return ret;
689 690
}

691 692
static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
					u8 *pipe_mask, bool *is_dp_mst)
693 694
{
	struct drm_device *dev = encoder->base.dev;
695
	struct drm_i915_private *dev_priv = to_i915(dev);
696
	enum port port = encoder->port;
697
	intel_wakeref_t wakeref;
698
	enum pipe p;
699
	u32 tmp;
700 701 702 703
	u8 mst_pipe_mask;

	*pipe_mask = 0;
	*is_dp_mst = false;
704

705 706 707
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
708
		return;
709

710
	tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
711
	if (!(tmp & DDI_BUF_CTL_ENABLE))
712
		goto out;
713

714
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A) {
715 716
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
717

718
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
719 720
		default:
			MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
721
			fallthrough;
722 723
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
724
			*pipe_mask = BIT(PIPE_A);
725 726
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
727
			*pipe_mask = BIT(PIPE_B);
728 729
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
730
			*pipe_mask = BIT(PIPE_C);
731 732 733
			break;
		}

734 735
		goto out;
	}
736

737
	mst_pipe_mask = 0;
738
	for_each_pipe(dev_priv, p) {
739
		enum transcoder cpu_transcoder = (enum transcoder)p;
740
		unsigned int port_mask, ddi_select;
741 742 743 744 745 746
		intel_wakeref_t trans_wakeref;

		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   POWER_DOMAIN_TRANSCODER(cpu_transcoder));
		if (!trans_wakeref)
			continue;
747

748
		if (DISPLAY_VER(dev_priv) >= 12) {
749 750 751 752 753 754
			port_mask = TGL_TRANS_DDI_PORT_MASK;
			ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
		} else {
			port_mask = TRANS_DDI_PORT_MASK;
			ddi_select = TRANS_DDI_SELECT_PORT(port);
		}
755

756 757
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(cpu_transcoder));
758 759
		intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
					trans_wakeref);
760

761
		if ((tmp & port_mask) != ddi_select)
762
			continue;
763

764 765 766
		if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
		    TRANS_DDI_MODE_SELECT_DP_MST)
			mst_pipe_mask |= BIT(p);
767

768
		*pipe_mask |= BIT(p);
769 770
	}

771
	if (!*pipe_mask)
772 773 774
		drm_dbg_kms(&dev_priv->drm,
			    "No pipe for [ENCODER:%d:%s] found\n",
			    encoder->base.base.id, encoder->base.name);
775 776

	if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
777 778 779 780
		drm_dbg_kms(&dev_priv->drm,
			    "Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask);
781 782 783 784
		*pipe_mask = BIT(ffs(*pipe_mask) - 1);
	}

	if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
785 786 787 788
		drm_dbg_kms(&dev_priv->drm,
			    "Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask, mst_pipe_mask);
789 790
	else
		*is_dp_mst = mst_pipe_mask;
791

792
out:
793
	if (*pipe_mask && (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))) {
794
		tmp = intel_de_read(dev_priv, BXT_PHY_CTL(port));
795 796
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
797
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
798 799 800
			drm_err(&dev_priv->drm,
				"[ENCODER:%d:%s] enabled but PHY powered down? (PHY_CTL %08x)\n",
				encoder->base.base.id, encoder->base.name, tmp);
801 802
	}

803
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
804
}
805

806 807 808 809 810 811 812 813 814 815 816 817 818 819
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	u8 pipe_mask;
	bool is_mst;

	intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);

	if (is_mst || !pipe_mask)
		return false;

	*pipe = ffs(pipe_mask) - 1;

	return true;
820 821
}

822
static enum intel_display_power_domain
I
Imre Deak 已提交
823
intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
824
{
825
	/* CNL+ HW requires corresponding AUX IOs to be powered up for PSR with
826 827 828 829 830 831 832 833 834 835 836
	 * DC states enabled at the same time, while for driver initiated AUX
	 * transfers we need the same AUX IOs to be powered but with DC states
	 * disabled. Accordingly use the AUX power domain here which leaves DC
	 * states enabled.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
837
	return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
838
					      intel_aux_power_domain(dig_port);
839 840
}

841 842
static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
					struct intel_crtc_state *crtc_state)
843
{
844
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
845
	struct intel_digital_port *dig_port;
846
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
847

848 849
	/*
	 * TODO: Add support for MST encoders. Atm, the following should never
850 851
	 * happen since fake-MST encoders don't set their get_power_domains()
	 * hook.
852
	 */
853 854
	if (drm_WARN_ON(&dev_priv->drm,
			intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
855
		return;
856

857
	dig_port = enc_to_dig_port(encoder);
858 859

	if (!intel_phy_is_tc(dev_priv, phy) ||
860 861 862 863 864
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
865

866 867 868 869 870
	/*
	 * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
	 * ports.
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) ||
871 872 873 874 875 876
	    intel_phy_is_tc(dev_priv, phy)) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
877 878
}

879 880
void intel_ddi_enable_pipe_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
881
{
882
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
883
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
884
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
885 886
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	u32 val;
887

888
	if (cpu_transcoder != TRANSCODER_EDP) {
889 890 891 892
		if (DISPLAY_VER(dev_priv) >= 13)
			val = TGL_TRANS_CLK_SEL_PORT(phy);
		else if (DISPLAY_VER(dev_priv) >= 12)
			val = TGL_TRANS_CLK_SEL_PORT(encoder->port);
893
		else
894 895 896
			val = TRANS_CLK_SEL_PORT(encoder->port);

		intel_de_write(dev_priv, TRANS_CLK_SEL(cpu_transcoder), val);
897
	}
898 899
}

900
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
901
{
902
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
903
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
904

905
	if (cpu_transcoder != TRANSCODER_EDP) {
906
		if (DISPLAY_VER(dev_priv) >= 12)
907 908 909
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_DISABLED);
910
		else
911 912 913
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_DISABLED);
914
	}
915 916
}

917
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
918
				enum port port, u8 iboost)
919
{
920 921
	u32 tmp;

922
	tmp = intel_de_read(dev_priv, DISPIO_CR_TX_BMU_CR0);
923 924 925 926 927
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
928
	intel_de_write(dev_priv, DISPIO_CR_TX_BMU_CR0, tmp);
929 930
}

931
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
932 933
			       const struct intel_crtc_state *crtc_state,
			       int level)
934
{
935
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
936
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
937
	u8 iboost;
938

939
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
940
		iboost = intel_bios_encoder_hdmi_boost_level(encoder->devdata);
941
	else
942
		iboost = intel_bios_encoder_dp_boost_level(encoder->devdata);
943

944
	if (iboost == 0) {
945
		const struct intel_ddi_buf_trans *ddi_translations;
946 947
		int n_entries;

948
		ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
949
		if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
950
			return;
951
		if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
952 953
			level = n_entries - 1;

954
		iboost = ddi_translations->entries[level].hsw.i_boost;
955 956 957 958
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
959
		drm_err(&dev_priv->drm, "Invalid I_boost value %u\n", iboost);
960 961 962
		return;
	}

963
	_skl_ddi_set_iboost(dev_priv, encoder->port, iboost);
964

965
	if (encoder->port == PORT_A && dig_port->max_lanes == 4)
966
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
967 968
}

969
static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
970 971
				    const struct intel_crtc_state *crtc_state,
				    int level)
972
{
973
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
974
	const struct intel_ddi_buf_trans *ddi_translations;
975
	enum port port = encoder->port;
976
	int n_entries;
977

978
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
979
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
980
		return;
981
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
982 983
		level = n_entries - 1;

984
	bxt_ddi_phy_set_signal_level(dev_priv, port,
985 986 987 988
				     ddi_translations->entries[level].bxt.margin,
				     ddi_translations->entries[level].bxt.scale,
				     ddi_translations->entries[level].bxt.enable,
				     ddi_translations->entries[level].bxt.deemphasis);
989 990
}

991 992
static u8 intel_ddi_dp_voltage_max(struct intel_dp *intel_dp,
				   const struct intel_crtc_state *crtc_state)
993
{
994
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
995 996 997
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int n_entries;

998
	encoder->get_buf_trans(encoder, crtc_state, &n_entries);
999

1000
	if (drm_WARN_ON(&dev_priv->drm, n_entries < 1))
1001
		n_entries = 1;
1002 1003
	if (drm_WARN_ON(&dev_priv->drm,
			n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
1004 1005 1006 1007 1008 1009
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

1010 1011 1012 1013 1014
/*
 * We assume that the full set of pre-emphasis values can be
 * used on all DDI platforms. Should that change we need to
 * rethink this code.
 */
1015
static u8 intel_ddi_dp_preemph_max(struct intel_dp *intel_dp)
1016
{
1017
	return DP_TRAIN_PRE_EMPH_LEVEL_3;
1018 1019
}

1020
static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
1021 1022
				   const struct intel_crtc_state *crtc_state,
				   int level)
1023
{
1024
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1025
	const struct intel_ddi_buf_trans *ddi_translations;
1026
	enum port port = encoder->port;
1027 1028
	int n_entries, ln;
	u32 val;
1029

1030
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1031
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
1032
		return;
1033
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1034 1035 1036
		level = n_entries - 1;

	/* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
1037
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1038
	val &= ~SCALING_MODE_SEL_MASK;
1039
	val |= SCALING_MODE_SEL(2);
1040
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1041 1042

	/* Program PORT_TX_DW2 */
1043
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW2_LN0(port));
1044 1045
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
1046 1047
	val |= SWING_SEL_UPPER(ddi_translations->entries[level].cnl.dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations->entries[level].cnl.dw2_swing_sel);
1048 1049
	/* Rcomp scalar is fixed as 0x98 for every table entry */
	val |= RCOMP_SCALAR(0x98);
1050
	intel_de_write(dev_priv, CNL_PORT_TX_DW2_GRP(port), val);
1051

1052
	/* Program PORT_TX_DW4 */
1053 1054
	/* We cannot write to GRP. It would overrite individual loadgen */
	for (ln = 0; ln < 4; ln++) {
1055
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
1056 1057
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
1058 1059 1060
		val |= POST_CURSOR_1(ddi_translations->entries[level].cnl.dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations->entries[level].cnl.dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations->entries[level].cnl.dw4_cursor_coeff);
1061
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
1062 1063
	}

1064
	/* Program PORT_TX_DW5 */
1065
	/* All DW5 values are fixed for every table entry */
1066
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1067
	val &= ~RTERM_SELECT_MASK;
1068 1069
	val |= RTERM_SELECT(6);
	val |= TAP3_DISABLE;
1070
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1071

1072
	/* Program PORT_TX_DW7 */
1073
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW7_LN0(port));
1074
	val &= ~N_SCALAR_MASK;
1075
	val |= N_SCALAR(ddi_translations->entries[level].cnl.dw7_n_scalar);
1076
	intel_de_write(dev_priv, CNL_PORT_TX_DW7_GRP(port), val);
1077 1078
}

1079
static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
1080 1081
				    const struct intel_crtc_state *crtc_state,
				    int level)
1082
{
1083
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1084
	enum port port = encoder->port;
1085
	int width, rate, ln;
1086
	u32 val;
1087

1088 1089
	width = crtc_state->lane_count;
	rate = crtc_state->port_clock;
1090 1091 1092 1093 1094 1095

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
1096
	val = intel_de_read(dev_priv, CNL_PORT_PCS_DW1_LN0(port));
1097
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
1098
		val &= ~COMMON_KEEPER_EN;
1099 1100
	else
		val |= COMMON_KEEPER_EN;
1101
	intel_de_write(dev_priv, CNL_PORT_PCS_DW1_GRP(port), val);
1102 1103 1104

	/* 2. Program loadgen select */
	/*
1105 1106 1107 1108
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
1109
	 */
1110
	for (ln = 0; ln <= 3; ln++) {
1111
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
1112 1113
		val &= ~LOADGEN_SELECT;

1114 1115
		if ((rate <= 600000 && width == 4 && ln >= 1)  ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
1116 1117
			val |= LOADGEN_SELECT;
		}
1118
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
1119
	}
1120 1121

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
1122
	val = intel_de_read(dev_priv, CNL_PORT_CL1CM_DW5);
1123
	val |= SUS_CLOCK_CONFIG;
1124
	intel_de_write(dev_priv, CNL_PORT_CL1CM_DW5, val);
1125 1126

	/* 4. Clear training enable to change swing values */
1127
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1128
	val &= ~TX_TRAINING_EN;
1129
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1130 1131

	/* 5. Program swing and de-emphasis */
1132
	cnl_ddi_vswing_program(encoder, crtc_state, level);
1133 1134

	/* 6. Set training enable to trigger update */
1135
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1136
	val |= TX_TRAINING_EN;
1137
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1138 1139
}

1140
static void icl_ddi_combo_vswing_program(struct intel_encoder *encoder,
1141 1142
					 const struct intel_crtc_state *crtc_state,
					 int level)
1143
{
1144
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1145
	const struct intel_ddi_buf_trans *ddi_translations;
1146
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1147 1148
	int n_entries, ln;
	u32 val;
1149

1150
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1151 1152 1153
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1154 1155
		level = n_entries - 1;

1156
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP)) {
1157 1158 1159 1160 1161 1162 1163 1164
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		val = EDP4K2K_MODE_OVRD_EN | EDP4K2K_MODE_OVRD_OPTIMIZED;
		intel_dp->hobl_active = is_hobl_buf_trans(ddi_translations);
		intel_de_rmw(dev_priv, ICL_PORT_CL_DW10(phy), val,
			     intel_dp->hobl_active ? val : 0);
	}

1165
	/* Set PORT_TX_DW5 */
1166
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1167 1168 1169
	val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
		  TAP2_DISABLE | TAP3_DISABLE);
	val |= SCALING_MODE_SEL(0x2);
1170
	val |= RTERM_SELECT(0x6);
1171
	val |= TAP3_DISABLE;
1172
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1173 1174

	/* Program PORT_TX_DW2 */
1175
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
1176 1177
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
1178 1179
	val |= SWING_SEL_UPPER(ddi_translations->entries[level].cnl.dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations->entries[level].cnl.dw2_swing_sel);
1180
	/* Program Rcomp scalar for every table entry */
1181
	val |= RCOMP_SCALAR(0x98);
1182
	intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), val);
1183 1184 1185 1186

	/* Program PORT_TX_DW4 */
	/* We cannot write to GRP. It would overwrite individual loadgen. */
	for (ln = 0; ln <= 3; ln++) {
1187
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
1188 1189
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
1190 1191 1192
		val |= POST_CURSOR_1(ddi_translations->entries[level].cnl.dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations->entries[level].cnl.dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations->entries[level].cnl.dw4_cursor_coeff);
1193
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
1194
	}
1195 1196

	/* Program PORT_TX_DW7 */
1197
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW7_LN0(phy));
1198
	val &= ~N_SCALAR_MASK;
1199
	val |= N_SCALAR(ddi_translations->entries[level].cnl.dw7_n_scalar);
1200
	intel_de_write(dev_priv, ICL_PORT_TX_DW7_GRP(phy), val);
1201 1202 1203
}

static void icl_combo_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
1204 1205
					      const struct intel_crtc_state *crtc_state,
					      int level)
1206 1207
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1208
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1209
	int width, rate, ln;
1210 1211
	u32 val;

1212 1213
	width = crtc_state->lane_count;
	rate = crtc_state->port_clock;
1214 1215 1216 1217 1218 1219

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
1220
	val = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy));
1221
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
1222 1223 1224
		val &= ~COMMON_KEEPER_EN;
	else
		val |= COMMON_KEEPER_EN;
1225
	intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), val);
1226 1227 1228 1229 1230 1231 1232 1233 1234

	/* 2. Program loadgen select */
	/*
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
	 */
	for (ln = 0; ln <= 3; ln++) {
1235
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
1236 1237 1238 1239 1240 1241
		val &= ~LOADGEN_SELECT;

		if ((rate <= 600000 && width == 4 && ln >= 1) ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
			val |= LOADGEN_SELECT;
		}
1242
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
1243 1244 1245
	}

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
1246
	val = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy));
1247
	val |= SUS_CLOCK_CONFIG;
1248
	intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), val);
1249 1250

	/* 4. Clear training enable to change swing values */
1251
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1252
	val &= ~TX_TRAINING_EN;
1253
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1254 1255

	/* 5. Program swing and de-emphasis */
1256
	icl_ddi_combo_vswing_program(encoder, crtc_state, level);
1257 1258

	/* 6. Set training enable to trigger update */
1259
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1260
	val |= TX_TRAINING_EN;
1261
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1262 1263
}

1264
static void icl_mg_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
1265 1266
					   const struct intel_crtc_state *crtc_state,
					   int level)
1267 1268
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1269
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
1270
	const struct intel_ddi_buf_trans *ddi_translations;
1271 1272
	int n_entries, ln;
	u32 val;
1273

1274 1275 1276
	if (enc_to_dig_port(encoder)->tc_mode == TC_PORT_TBT_ALT)
		return;

1277
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1278 1279 1280
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1281
		level = n_entries - 1;
1282 1283 1284

	/* Set MG_TX_LINK_PARAMS cri_use_fs32 to 0. */
	for (ln = 0; ln < 2; ln++) {
1285
		val = intel_de_read(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port));
1286
		val &= ~CRI_USE_FS32;
1287
		intel_de_write(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port), val);
1288

1289
		val = intel_de_read(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port));
1290
		val &= ~CRI_USE_FS32;
1291
		intel_de_write(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port), val);
1292 1293 1294 1295
	}

	/* Program MG_TX_SWINGCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1296
		val = intel_de_read(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port));
1297 1298
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
1299
			ddi_translations->entries[level].mg.cri_txdeemph_override_17_12);
1300
		intel_de_write(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port), val);
1301

1302
		val = intel_de_read(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port));
1303 1304
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
1305
			ddi_translations->entries[level].mg.cri_txdeemph_override_17_12);
1306
		intel_de_write(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port), val);
1307 1308 1309 1310
	}

	/* Program MG_TX_DRVCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1311
		val = intel_de_read(dev_priv, MG_TX1_DRVCTRL(ln, tc_port));
1312 1313 1314
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
1315
			ddi_translations->entries[level].mg.cri_txdeemph_override_5_0) |
1316
			CRI_TXDEEMPH_OVERRIDE_11_6(
1317
				ddi_translations->entries[level].mg.cri_txdeemph_override_11_6) |
1318
			CRI_TXDEEMPH_OVERRIDE_EN;
1319
		intel_de_write(dev_priv, MG_TX1_DRVCTRL(ln, tc_port), val);
1320

1321
		val = intel_de_read(dev_priv, MG_TX2_DRVCTRL(ln, tc_port));
1322 1323 1324
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
1325
			ddi_translations->entries[level].mg.cri_txdeemph_override_5_0) |
1326
			CRI_TXDEEMPH_OVERRIDE_11_6(
1327
				ddi_translations->entries[level].mg.cri_txdeemph_override_11_6) |
1328
			CRI_TXDEEMPH_OVERRIDE_EN;
1329
		intel_de_write(dev_priv, MG_TX2_DRVCTRL(ln, tc_port), val);
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339

		/* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
	}

	/*
	 * Program MG_CLKHUB<LN, port being used> with value from frequency table
	 * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
	 * values from table for which TX1 and TX2 enabled.
	 */
	for (ln = 0; ln < 2; ln++) {
1340
		val = intel_de_read(dev_priv, MG_CLKHUB(ln, tc_port));
1341
		if (crtc_state->port_clock < 300000)
1342 1343 1344
			val |= CFG_LOW_RATE_LKREN_EN;
		else
			val &= ~CFG_LOW_RATE_LKREN_EN;
1345
		intel_de_write(dev_priv, MG_CLKHUB(ln, tc_port), val);
1346 1347 1348 1349
	}

	/* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
	for (ln = 0; ln < 2; ln++) {
1350
		val = intel_de_read(dev_priv, MG_TX1_DCC(ln, tc_port));
1351
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
1352
		if (crtc_state->port_clock <= 500000) {
1353 1354 1355 1356 1357
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
1358
		intel_de_write(dev_priv, MG_TX1_DCC(ln, tc_port), val);
1359

1360
		val = intel_de_read(dev_priv, MG_TX2_DCC(ln, tc_port));
1361
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
1362
		if (crtc_state->port_clock <= 500000) {
1363 1364 1365 1366 1367
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
1368
		intel_de_write(dev_priv, MG_TX2_DCC(ln, tc_port), val);
1369 1370 1371 1372
	}

	/* Program MG_TX_PISO_READLOAD with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1373 1374
		val = intel_de_read(dev_priv,
				    MG_TX1_PISO_READLOAD(ln, tc_port));
1375
		val |= CRI_CALCINIT;
1376 1377
		intel_de_write(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port),
			       val);
1378

1379 1380
		val = intel_de_read(dev_priv,
				    MG_TX2_PISO_READLOAD(ln, tc_port));
1381
		val |= CRI_CALCINIT;
1382 1383
		intel_de_write(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port),
			       val);
1384 1385 1386 1387
	}
}

static void icl_ddi_vswing_sequence(struct intel_encoder *encoder,
1388 1389
				    const struct intel_crtc_state *crtc_state,
				    int level)
1390
{
1391
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1392
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1393

1394
	if (intel_phy_is_combo(dev_priv, phy))
1395
		icl_combo_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1396
	else
1397
		icl_mg_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1398 1399
}

1400
static void
1401 1402 1403
tgl_dkl_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
				int level)
1404 1405 1406
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
1407
	const struct intel_ddi_buf_trans *ddi_translations;
1408 1409
	u32 val, dpcnt_mask, dpcnt_val;
	int n_entries, ln;
1410

1411 1412 1413
	if (enc_to_dig_port(encoder)->tc_mode == TC_PORT_TBT_ALT)
		return;

1414
	ddi_translations = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1415 1416 1417
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1418 1419 1420 1421 1422
		level = n_entries - 1;

	dpcnt_mask = (DKL_TX_PRESHOOT_COEFF_MASK |
		      DKL_TX_DE_EMPAHSIS_COEFF_MASK |
		      DKL_TX_VSWING_CONTROL_MASK);
1423 1424 1425
	dpcnt_val = DKL_TX_VSWING_CONTROL(ddi_translations->entries[level].dkl.dkl_vswing_control);
	dpcnt_val |= DKL_TX_DE_EMPHASIS_COEFF(ddi_translations->entries[level].dkl.dkl_de_emphasis_control);
	dpcnt_val |= DKL_TX_PRESHOOT_COEFF(ddi_translations->entries[level].dkl.dkl_preshoot_control);
1426 1427

	for (ln = 0; ln < 2; ln++) {
1428 1429
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, ln));
1430

1431
		intel_de_write(dev_priv, DKL_TX_PMD_LANE_SUS(tc_port), 0);
1432

1433
		/* All the registers are RMW */
1434
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL0(tc_port));
1435 1436
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
1437
		intel_de_write(dev_priv, DKL_TX_DPCNTL0(tc_port), val);
1438

1439
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL1(tc_port));
1440 1441
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
1442
		intel_de_write(dev_priv, DKL_TX_DPCNTL1(tc_port), val);
1443

1444
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL2(tc_port));
1445
		val &= ~DKL_TX_DP20BITMODE;
1446
		intel_de_write(dev_priv, DKL_TX_DPCNTL2(tc_port), val);
1447 1448 1449 1450 1451 1452 1453 1454

		if ((intel_crtc_has_dp_encoder(crtc_state) &&
		     crtc_state->port_clock == 162000) ||
		    (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
		     crtc_state->port_clock == 594000))
			val |= DKL_TX_LOADGEN_SHARING_PMD_DISABLE;
		else
			val &= ~DKL_TX_LOADGEN_SHARING_PMD_DISABLE;
1455 1456 1457 1458
	}
}

static void tgl_ddi_vswing_sequence(struct intel_encoder *encoder,
1459 1460
				    const struct intel_crtc_state *crtc_state,
				    int level)
1461 1462 1463 1464 1465
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);

	if (intel_phy_is_combo(dev_priv, phy))
1466
		icl_combo_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1467
	else
1468
		tgl_dkl_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1469 1470
}

1471 1472
static int translate_signal_level(struct intel_dp *intel_dp,
				  u8 signal_levels)
1473
{
1474
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1475
	int i;
1476

1477 1478 1479
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
1480 1481
	}

1482 1483 1484
	drm_WARN(&i915->drm, 1,
		 "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
		 signal_levels);
1485 1486

	return 0;
1487 1488
}

1489
static int intel_ddi_dp_level(struct intel_dp *intel_dp)
1490
{
1491
	u8 train_set = intel_dp->train_set[0];
1492 1493
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);
1494

1495
	return translate_signal_level(intel_dp, signal_levels);
1496 1497
}

1498
static void
1499 1500
tgl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1501
{
1502
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1503
	int level = intel_ddi_dp_level(intel_dp);
1504

1505
	tgl_ddi_vswing_sequence(encoder, crtc_state, level);
1506
}
1507

1508
static void
1509 1510
icl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1511 1512 1513 1514
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

1515
	icl_ddi_vswing_sequence(encoder, crtc_state, level);
1516 1517
}

1518
static void
1519 1520
cnl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1521
{
1522
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1523
	int level = intel_ddi_dp_level(intel_dp);
1524

1525
	cnl_ddi_vswing_sequence(encoder, crtc_state, level);
1526 1527 1528
}

static void
1529 1530
bxt_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1531 1532 1533 1534
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

1535
	bxt_ddi_vswing_sequence(encoder, crtc_state, level);
1536 1537 1538
}

static void
1539 1540
hsw_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int level = intel_ddi_dp_level(intel_dp);
	enum port port = encoder->port;
	u32 signal_levels;

	signal_levels = DDI_BUF_TRANS_SELECT(level);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~DDI_BUF_EMP_MASK;
	intel_dp->DP |= signal_levels;

1556
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
1557
		skl_ddi_set_iboost(encoder, crtc_state, level);
1558

1559 1560
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
1561 1562
}

1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588
static void _cnl_ddi_enable_clock(struct drm_i915_private *i915, i915_reg_t reg,
				  u32 clk_sel_mask, u32 clk_sel, u32 clk_off)
{
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, reg, clk_sel_mask, clk_sel);

	/*
	 * "This step and the step before must be
	 *  done with separate register writes."
	 */
	intel_de_rmw(i915, reg, clk_off, 0);

	mutex_unlock(&i915->dpll.lock);
}

static void _cnl_ddi_disable_clock(struct drm_i915_private *i915, i915_reg_t reg,
				   u32 clk_off)
{
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, reg, 0, clk_off);

	mutex_unlock(&i915->dpll.lock);
}

1589 1590 1591 1592 1593 1594
static bool _cnl_ddi_is_clock_enabled(struct drm_i915_private *i915, i915_reg_t reg,
				      u32 clk_off)
{
	return !(intel_de_read(i915, reg) & clk_off);
}

1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605
static struct intel_shared_dpll *
_cnl_ddi_get_pll(struct drm_i915_private *i915, i915_reg_t reg,
		 u32 clk_sel_mask, u32 clk_sel_shift)
{
	enum intel_dpll_id id;

	id = (intel_de_read(i915, reg) & clk_sel_mask) >> clk_sel_shift;

	return intel_get_shared_dpll_by_id(i915, id);
}

1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
static void adls_ddi_enable_clock(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	_cnl_ddi_enable_clock(i915, ADLS_DPCLKA_CFGCR(phy),
			      ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy),
			      pll->info->id << ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

static void adls_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	_cnl_ddi_disable_clock(i915, ADLS_DPCLKA_CFGCR(phy),
			       ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1631 1632 1633 1634 1635 1636 1637 1638 1639
static bool adls_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, ADLS_DPCLKA_CFGCR(phy),
					 ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1640 1641 1642 1643 1644 1645 1646 1647 1648 1649
static struct intel_shared_dpll *adls_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_get_pll(i915, ADLS_DPCLKA_CFGCR(phy),
				ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy),
				ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy));
}

1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
static void rkl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	_cnl_ddi_enable_clock(i915, ICL_DPCLKA_CFGCR0,
			      RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

static void rkl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	_cnl_ddi_disable_clock(i915, ICL_DPCLKA_CFGCR0,
			       RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1675 1676 1677 1678 1679 1680 1681 1682 1683
static bool rkl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, ICL_DPCLKA_CFGCR0,
					 RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
static struct intel_shared_dpll *rkl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_get_pll(i915, ICL_DPCLKA_CFGCR0,
				RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
				RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
}

1694 1695
static void dg1_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
1696
{
1697
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1698
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1699
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1700

1701
	if (drm_WARN_ON(&i915->drm, !pll))
1702 1703
		return;

1704 1705 1706 1707
	/*
	 * If we fail this, something went very wrong: first 2 PLLs should be
	 * used by first 2 phys and last 2 PLLs by last phys
	 */
1708
	if (drm_WARN_ON(&i915->drm,
1709 1710 1711 1712
			(pll->info->id < DPLL_ID_DG1_DPLL2 && phy >= PHY_C) ||
			(pll->info->id >= DPLL_ID_DG1_DPLL2 && phy < PHY_C)))
		return;

1713
	_cnl_ddi_enable_clock(i915, DG1_DPCLKA_CFGCR0(phy),
1714 1715 1716
			      DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1717 1718
}

1719 1720
static void dg1_ddi_disable_clock(struct intel_encoder *encoder)
{
1721 1722
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1723

1724
	_cnl_ddi_disable_clock(i915, DG1_DPCLKA_CFGCR0(phy),
1725
			       DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1726 1727
}

1728 1729 1730 1731 1732 1733 1734 1735 1736
static bool dg1_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, DG1_DPCLKA_CFGCR0(phy),
					 DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1737 1738 1739 1740
static struct intel_shared_dpll *dg1_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1741 1742
	enum intel_dpll_id id;
	u32 val;
1743

1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757
	val = intel_de_read(i915, DG1_DPCLKA_CFGCR0(phy));
	val &= DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
	val >>= DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy);
	id = val;

	/*
	 * _DG1_DPCLKA0_CFGCR0 maps between DPLL 0 and 1 with one bit for phy A
	 * and B while _DG1_DPCLKA1_CFGCR0 maps between DPLL 2 and 3 with one
	 * bit for phy C and D.
	 */
	if (phy >= PHY_C)
		id += DPLL_ID_DG1_DPLL2;

	return intel_get_shared_dpll_by_id(i915, id);
1758 1759
}

1760 1761
static void icl_ddi_combo_enable_clock(struct intel_encoder *encoder,
				       const struct intel_crtc_state *crtc_state)
1762
{
1763
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1764
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1765
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1766

1767
	if (drm_WARN_ON(&i915->drm, !pll))
1768 1769
		return;

1770
	_cnl_ddi_enable_clock(i915, ICL_DPCLKA_CFGCR0,
1771 1772 1773
			      ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1774 1775
}

1776
static void icl_ddi_combo_disable_clock(struct intel_encoder *encoder)
1777
{
1778 1779
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1780

1781
	_cnl_ddi_disable_clock(i915, ICL_DPCLKA_CFGCR0,
1782
			       ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1783 1784
}

1785 1786 1787 1788 1789 1790 1791 1792 1793
static bool icl_ddi_combo_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, ICL_DPCLKA_CFGCR0,
					 ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1794 1795 1796 1797 1798 1799 1800 1801 1802 1803
struct intel_shared_dpll *icl_ddi_combo_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_get_pll(i915, ICL_DPCLKA_CFGCR0,
				ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
				ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
}

1804 1805
static void jsl_ddi_tc_enable_clock(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state)
1806
{
1807 1808
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1809
	enum port port = encoder->port;
1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	/*
	 * "For DDIC and DDID, program DDI_CLK_SEL to map the MG clock to the port.
	 *  MG does not exist, but the programming is required to ungate DDIC and DDID."
	 */
	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_MG);

	icl_ddi_combo_enable_clock(encoder, crtc_state);
}

static void jsl_ddi_tc_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	icl_ddi_combo_disable_clock(encoder);

	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
}

1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846
static bool jsl_ddi_tc_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	if ((tmp & DDI_CLK_SEL_MASK) == DDI_CLK_SEL_NONE)
		return false;

	return icl_ddi_combo_is_clock_enabled(encoder);
}

1847 1848 1849 1850
static void icl_ddi_tc_enable_clock(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1851
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1852 1853
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
1854

1855
	if (drm_WARN_ON(&i915->drm, !pll))
1856 1857
		return;

1858 1859
	intel_de_write(i915, DDI_CLK_SEL(port),
		       icl_pll_to_ddi_clk_sel(encoder, crtc_state));
1860

1861
	mutex_lock(&i915->dpll.lock);
1862

1863 1864 1865 1866
	intel_de_rmw(i915, ICL_DPCLKA_CFGCR0,
		     ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port), 0);

	mutex_unlock(&i915->dpll.lock);
1867 1868
}

1869
static void icl_ddi_tc_disable_clock(struct intel_encoder *encoder)
1870
{
1871 1872
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
1873
	enum port port = encoder->port;
1874

1875 1876 1877 1878 1879 1880 1881 1882
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, ICL_DPCLKA_CFGCR0,
		     0, ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port));

	mutex_unlock(&i915->dpll.lock);

	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
1883 1884
}

1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901
static bool icl_ddi_tc_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	if ((tmp & DDI_CLK_SEL_MASK) == DDI_CLK_SEL_NONE)
		return false;

	tmp = intel_de_read(i915, ICL_DPCLKA_CFGCR0);

	return !(tmp & ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port));
}

1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
static struct intel_shared_dpll *icl_ddi_tc_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	switch (tmp & DDI_CLK_SEL_MASK) {
	case DDI_CLK_SEL_TBT_162:
	case DDI_CLK_SEL_TBT_270:
	case DDI_CLK_SEL_TBT_540:
	case DDI_CLK_SEL_TBT_810:
		id = DPLL_ID_ICL_TBTPLL;
		break;
	case DDI_CLK_SEL_MG:
		id = icl_tc_port_to_pll_id(tc_port);
		break;
	default:
		MISSING_CASE(tmp);
		fallthrough;
	case DDI_CLK_SEL_NONE:
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

1932 1933 1934 1935 1936 1937 1938 1939 1940 1941
static void cnl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

1942 1943 1944 1945
	_cnl_ddi_enable_clock(i915, DPCLKA_CFGCR0,
			      DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port),
			      DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, port),
			      DPCLKA_CFGCR0_DDI_CLK_OFF(port));
1946 1947 1948 1949 1950 1951 1952
}

static void cnl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

1953 1954
	_cnl_ddi_disable_clock(i915, DPCLKA_CFGCR0,
			       DPCLKA_CFGCR0_DDI_CLK_OFF(port));
1955 1956
}

1957 1958 1959 1960 1961 1962 1963 1964 1965
static bool cnl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	return _cnl_ddi_is_clock_enabled(i915, DPCLKA_CFGCR0,
					 DPCLKA_CFGCR0_DDI_CLK_OFF(port));
}

1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998
static struct intel_shared_dpll *cnl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	return _cnl_ddi_get_pll(i915, DPCLKA_CFGCR0,
				DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port),
				DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port));
}

static struct intel_shared_dpll *bxt_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum intel_dpll_id id;

	switch (encoder->port) {
	case PORT_A:
		id = DPLL_ID_SKL_DPLL0;
		break;
	case PORT_B:
		id = DPLL_ID_SKL_DPLL1;
		break;
	case PORT_C:
		id = DPLL_ID_SKL_DPLL2;
		break;
	default:
		MISSING_CASE(encoder->port);
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010
static void skl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	mutex_lock(&i915->dpll.lock);

2011 2012 2013 2014 2015
	intel_de_rmw(i915, DPLL_CTRL2,
		     DPLL_CTRL2_DDI_CLK_OFF(port) |
		     DPLL_CTRL2_DDI_CLK_SEL_MASK(port),
		     DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
		     DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
2016 2017 2018 2019 2020 2021 2022 2023 2024

	mutex_unlock(&i915->dpll.lock);
}

static void skl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

2025 2026
	mutex_lock(&i915->dpll.lock);

2027 2028
	intel_de_rmw(i915, DPLL_CTRL2,
		     0, DPLL_CTRL2_DDI_CLK_OFF(port));
2029 2030

	mutex_unlock(&i915->dpll.lock);
2031 2032
}

2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
static bool skl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	/*
	 * FIXME Not sure if the override affects both
	 * the PLL selection and the CLK_OFF bit.
	 */
	return !(intel_de_read(i915, DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_OFF(port));
}

2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066
static struct intel_shared_dpll *skl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, DPLL_CTRL2);

	/*
	 * FIXME Not sure if the override affects both
	 * the PLL selection and the CLK_OFF bit.
	 */
	if ((tmp & DPLL_CTRL2_DDI_SEL_OVERRIDE(port)) == 0)
		return NULL;

	id = (tmp & DPLL_CTRL2_DDI_CLK_SEL_MASK(port)) >>
		DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port);

	return intel_get_shared_dpll_by_id(i915, id);
}

2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087
void hsw_ddi_enable_clock(struct intel_encoder *encoder,
			  const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	intel_de_write(i915, PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
}

void hsw_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	intel_de_write(i915, PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
}

2088 2089 2090 2091 2092 2093 2094 2095
bool hsw_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	return intel_de_read(i915, PORT_CLK_SEL(port)) != PORT_CLK_SEL_NONE;
}

2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133
static struct intel_shared_dpll *hsw_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, PORT_CLK_SEL(port));

	switch (tmp & PORT_CLK_SEL_MASK) {
	case PORT_CLK_SEL_WRPLL1:
		id = DPLL_ID_WRPLL1;
		break;
	case PORT_CLK_SEL_WRPLL2:
		id = DPLL_ID_WRPLL2;
		break;
	case PORT_CLK_SEL_SPLL:
		id = DPLL_ID_SPLL;
		break;
	case PORT_CLK_SEL_LCPLL_810:
		id = DPLL_ID_LCPLL_810;
		break;
	case PORT_CLK_SEL_LCPLL_1350:
		id = DPLL_ID_LCPLL_1350;
		break;
	case PORT_CLK_SEL_LCPLL_2700:
		id = DPLL_ID_LCPLL_2700;
		break;
	default:
		MISSING_CASE(tmp);
		fallthrough;
	case PORT_CLK_SEL_NONE:
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146
void intel_ddi_enable_clock(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state)
{
	if (encoder->enable_clock)
		encoder->enable_clock(encoder, crtc_state);
}

static void intel_ddi_disable_clock(struct intel_encoder *encoder)
{
	if (encoder->disable_clock)
		encoder->disable_clock(encoder);
}

2147
void intel_ddi_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
2148
{
2149
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
	u32 port_mask;
	bool ddi_clk_needed;

	/*
	 * In case of DP MST, we sanitize the primary encoder only, not the
	 * virtual ones.
	 */
	if (encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
		u8 pipe_mask;
		bool is_mst;

		intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
		/*
		 * In the unlikely case that BIOS enables DP in MST mode, just
		 * warn since our MST HW readout is incomplete.
		 */
2169
		if (drm_WARN_ON(&i915->drm, is_mst))
2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183
			return;
	}

	port_mask = BIT(encoder->port);
	ddi_clk_needed = encoder->base.crtc;

	if (encoder->type == INTEL_OUTPUT_DSI) {
		struct intel_encoder *other_encoder;

		port_mask = intel_dsi_encoder_ports(encoder);
		/*
		 * Sanity check that we haven't incorrectly registered another
		 * encoder using any of the ports of this DSI encoder.
		 */
2184
		for_each_intel_encoder(&i915->drm, other_encoder) {
2185 2186 2187
			if (other_encoder == encoder)
				continue;

2188
			if (drm_WARN_ON(&i915->drm,
2189 2190 2191 2192 2193 2194 2195 2196 2197 2198
					port_mask & BIT(other_encoder->port)))
				return;
		}
		/*
		 * For DSI we keep the ddi clocks gated
		 * except during enable/disable sequence.
		 */
		ddi_clk_needed = false;
	}

2199 2200 2201 2202 2203 2204 2205 2206 2207
	if (ddi_clk_needed || !encoder->disable_clock ||
	    !encoder->is_clock_enabled(encoder))
		return;

	drm_notice(&i915->drm,
		   "[ENCODER:%d:%s] is disabled/in DSI mode with an ungated DDI clock, gate it\n",
		   encoder->base.base.id, encoder->base.name);

	encoder->disable_clock(encoder);
2208 2209
}

2210
static void
2211
icl_program_mg_dp_mode(struct intel_digital_port *dig_port,
2212
		       const struct intel_crtc_state *crtc_state)
2213
{
2214 2215
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, dig_port->base.port);
2216
	enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
2217 2218
	u32 ln0, ln1, pin_assignment;
	u8 width;
2219

2220 2221
	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode == TC_PORT_TBT_ALT)
2222 2223
		return;

2224
	if (DISPLAY_VER(dev_priv) >= 12) {
2225 2226 2227 2228 2229 2230
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		ln0 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		ln1 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
2231
	} else {
2232 2233
		ln0 = intel_de_read(dev_priv, MG_DP_MODE(0, tc_port));
		ln1 = intel_de_read(dev_priv, MG_DP_MODE(1, tc_port));
2234
	}
2235

2236
	ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2237
	ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2238

2239
	/* DPPATC */
2240
	pin_assignment = intel_tc_port_get_pin_assignment_mask(dig_port);
2241
	width = crtc_state->lane_count;
2242

2243 2244
	switch (pin_assignment) {
	case 0x0:
2245
		drm_WARN_ON(&dev_priv->drm,
2246
			    dig_port->tc_mode != TC_PORT_LEGACY);
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
		if (width == 1) {
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x1:
		if (width == 4) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x2:
		if (width == 2) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x3:
	case 0x5:
		if (width == 1) {
2269 2270
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
2271 2272 2273
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
2274 2275
		}
		break;
2276 2277 2278 2279 2280 2281 2282 2283 2284
	case 0x4:
	case 0x6:
		if (width == 1) {
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
2285 2286
		break;
	default:
2287
		MISSING_CASE(pin_assignment);
2288 2289
	}

2290
	if (DISPLAY_VER(dev_priv) >= 12) {
2291 2292 2293 2294 2295 2296
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln0);
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln1);
2297
	} else {
2298 2299
		intel_de_write(dev_priv, MG_DP_MODE(0, tc_port), ln0);
		intel_de_write(dev_priv, MG_DP_MODE(1, tc_port), ln1);
2300
	}
2301 2302
}

2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316
static enum transcoder
tgl_dp_tp_transcoder(const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
		return crtc_state->mst_master_transcoder;
	else
		return crtc_state->cpu_transcoder;
}

i915_reg_t dp_tp_ctl_reg(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2317
	if (DISPLAY_VER(dev_priv) >= 12)
2318 2319 2320 2321 2322 2323 2324 2325 2326 2327
		return TGL_DP_TP_CTL(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_CTL(encoder->port);
}

i915_reg_t dp_tp_status_reg(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2328
	if (DISPLAY_VER(dev_priv) >= 12)
2329 2330 2331 2332 2333
		return TGL_DP_TP_STATUS(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_STATUS(encoder->port);
}

2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345
static void intel_dp_sink_set_msa_timing_par_ignore_state(struct intel_dp *intel_dp,
							  const struct intel_crtc_state *crtc_state,
							  bool enable)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	if (!crtc_state->vrr.enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_DOWNSPREAD_CTRL,
			       enable ? DP_MSA_TIMING_PAR_IGNORE_EN : 0) <= 0)
		drm_dbg_kms(&i915->drm,
V
Ville Syrjälä 已提交
2346 2347
			    "Failed to %s MSA_TIMING_PAR_IGNORE in the sink\n",
			    enabledisable(enable));
2348 2349
}

2350 2351 2352
static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
{
2353 2354
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

2355 2356 2357 2358
	if (!crtc_state->fec_enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
2359 2360
		drm_dbg_kms(&i915->drm,
			    "Failed to set FEC_READY in the sink\n");
2361 2362
}

2363 2364 2365 2366
static void intel_ddi_enable_fec(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2367
	struct intel_dp *intel_dp;
2368 2369 2370 2371 2372
	u32 val;

	if (!crtc_state->fec_enable)
		return;

2373
	intel_dp = enc_to_intel_dp(encoder);
2374
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
2375
	val |= DP_TP_CTL_FEC_ENABLE;
2376
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
2377 2378
}

A
Anusha Srivatsa 已提交
2379 2380 2381 2382
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
					const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2383
	struct intel_dp *intel_dp;
A
Anusha Srivatsa 已提交
2384 2385 2386 2387 2388
	u32 val;

	if (!crtc_state->fec_enable)
		return;

2389
	intel_dp = enc_to_intel_dp(encoder);
2390
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
2391
	val &= ~DP_TP_CTL_FEC_ENABLE;
2392 2393
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
2394 2395
}

2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412
static void intel_ddi_power_up_lanes(struct intel_encoder *encoder,
				     const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (intel_phy_is_combo(i915, phy)) {
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

		intel_combo_phy_power_up_lanes(i915, phy, false,
					       crtc_state->lane_count,
					       lane_reversal);
	}
}

2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451
static void intel_ddi_mso_get_config(struct intel_encoder *encoder,
				     struct intel_crtc_state *pipe_config)
{
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	u32 dss1;

	if (!HAS_MSO(i915))
		return;

	dss1 = intel_de_read(i915, ICL_PIPE_DSS_CTL1(pipe));

	pipe_config->splitter.enable = dss1 & SPLITTER_ENABLE;
	if (!pipe_config->splitter.enable)
		return;

	/* Splitter enable is supported for pipe A only. */
	if (drm_WARN_ON(&i915->drm, pipe != PIPE_A)) {
		pipe_config->splitter.enable = false;
		return;
	}

	switch (dss1 & SPLITTER_CONFIGURATION_MASK) {
	default:
		drm_WARN(&i915->drm, true,
			 "Invalid splitter configuration, dss1=0x%08x\n", dss1);
		fallthrough;
	case SPLITTER_CONFIGURATION_2_SEGMENT:
		pipe_config->splitter.link_count = 2;
		break;
	case SPLITTER_CONFIGURATION_4_SEGMENT:
		pipe_config->splitter.link_count = 4;
		break;
	}

	pipe_config->splitter.pixel_overlap = REG_FIELD_GET(OVERLAP_PIXELS_MASK, dss1);
}

2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
static void intel_ddi_mso_configure(const struct intel_crtc_state *crtc_state)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	u32 dss1 = 0;

	if (!HAS_MSO(i915))
		return;

	if (crtc_state->splitter.enable) {
		/* Splitter enable is supported for pipe A only. */
		if (drm_WARN_ON(&i915->drm, pipe != PIPE_A))
			return;

		dss1 |= SPLITTER_ENABLE;
		dss1 |= OVERLAP_PIXELS(crtc_state->splitter.pixel_overlap);
		if (crtc_state->splitter.link_count == 2)
			dss1 |= SPLITTER_CONFIGURATION_2_SEGMENT;
		else
			dss1 |= SPLITTER_CONFIGURATION_4_SEGMENT;
	}

	intel_de_rmw(i915, ICL_PIPE_DSS_CTL1(pipe),
		     SPLITTER_ENABLE | SPLITTER_CONFIGURATION_MASK |
		     OVERLAP_PIXELS_MASK, dss1);
}

2480 2481
static void tgl_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
2482 2483 2484
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
2485
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2486 2487
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2488
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2489 2490 2491
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
	int level = intel_ddi_dp_level(intel_dp);

2492 2493 2494
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
2495

2496 2497 2498 2499 2500 2501
	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */
2502

2503
	/* 2. Enable Panel Power if PPS is required */
2504
	intel_pps_on(intel_dp);
2505 2506

	/*
2507 2508 2509 2510
	 * 3. For non-TBT Type-C ports, set FIA lane count
	 * (DFLEXDPSP.DPX4TXLATC)
	 *
	 * This was done before tgl_ddi_pre_enable_dp by
2511
	 * hsw_crtc_enable()->intel_encoders_pre_pll_enable().
2512 2513
	 */

2514 2515 2516 2517
	/*
	 * 4. Enable the port PLL.
	 *
	 * The PLL enabling itself was already done before this function by
2518
	 * hsw_crtc_enable()->intel_enable_shared_dpll().  We need only
2519 2520
	 * configure the PLL to port mapping here.
	 */
2521
	intel_ddi_enable_clock(encoder, crtc_state);
2522

2523
	/* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
2524
	if (!intel_phy_is_tc(dev_priv, phy) ||
2525 2526 2527 2528 2529
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
2530

2531
	/* 6. Program DP_MODE */
2532
	icl_program_mg_dp_mode(dig_port, crtc_state);
2533 2534

	/*
2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546
	 * 7. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 7.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
2547
	 */
2548
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
2549

2550 2551 2552 2553
	/*
	 * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
2554
	intel_ddi_config_transcoder_func(encoder, crtc_state);
2555

2556 2557 2558 2559 2560 2561 2562 2563 2564
	/*
	 * 7.c Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 7.e Configure voltage swing and related IO settings */
2565
	tgl_ddi_vswing_sequence(encoder, crtc_state, level);
2566

2567 2568 2569 2570
	/*
	 * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
	 * the used lanes of the DDI.
	 */
2571
	intel_ddi_power_up_lanes(encoder, crtc_state);
2572

2573 2574 2575 2576 2577
	/*
	 * 7.g Program CoG/MSO configuration bits in DSS_CTL1 if selected.
	 */
	intel_ddi_mso_configure(crtc_state);

2578 2579 2580 2581 2582 2583 2584 2585
	/*
	 * 7.g Configure and enable DDI_BUF_CTL
	 * 7.h Wait for DDI_BUF_CTL DDI Idle Status = 0b (Not Idle), timeout
	 *     after 500 us.
	 *
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
2586
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);
2587 2588

	if (!is_mst)
2589
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2590

2591
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2592 2593 2594 2595 2596 2597 2598
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
2599

2600
	intel_dp_check_frl_training(intel_dp);
2601
	intel_dp_pcon_dsc_configure(intel_dp, crtc_state);
2602

2603 2604 2605 2606 2607 2608 2609
	/*
	 * 7.i Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
2610
	intel_dp_start_link_train(intel_dp, crtc_state);
2611

2612
	/* 7.k Set DP_TP_CTL link training to Normal */
2613
	if (!is_trans_port_sync_mode(crtc_state))
2614
		intel_dp_stop_link_train(intel_dp, crtc_state);
2615

2616
	/* 7.l Configure and enable FEC if needed */
2617
	intel_ddi_enable_fec(encoder, crtc_state);
2618 2619
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
2620 2621
}

2622 2623
static void hsw_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
2624 2625
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
2626
{
2627
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2628
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2629
	enum port port = encoder->port;
2630
	enum phy phy = intel_port_to_phy(dev_priv, port);
2631
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2632
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
2633
	int level = intel_ddi_dp_level(intel_dp);
2634

2635
	if (DISPLAY_VER(dev_priv) < 11)
2636 2637
		drm_WARN_ON(&dev_priv->drm,
			    is_mst && (port == PORT_A || port == PORT_E));
2638
	else
2639
		drm_WARN_ON(&dev_priv->drm, is_mst && port == PORT_A);
2640

2641 2642 2643
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
2644

2645
	intel_pps_on(intel_dp);
2646

2647
	intel_ddi_enable_clock(encoder, crtc_state);
2648

2649
	if (!intel_phy_is_tc(dev_priv, phy) ||
2650 2651 2652 2653 2654
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
2655

2656
	icl_program_mg_dp_mode(dig_port, crtc_state);
P
Paulo Zanoni 已提交
2657

2658
	if (DISPLAY_VER(dev_priv) >= 11)
2659
		icl_ddi_vswing_sequence(encoder, crtc_state, level);
2660
	else if (IS_CANNONLAKE(dev_priv))
2661
		cnl_ddi_vswing_sequence(encoder, crtc_state, level);
2662
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
2663
		bxt_ddi_vswing_sequence(encoder, crtc_state, level);
2664
	else
2665
		hsw_prepare_dp_ddi_buffers(encoder, crtc_state);
2666

2667
	intel_ddi_power_up_lanes(encoder, crtc_state);
2668

2669
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);
2670
	if (!is_mst)
2671
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2672
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2673 2674
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
					      true);
2675
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
2676
	intel_dp_start_link_train(intel_dp, crtc_state);
2677
	if ((port != PORT_A || DISPLAY_VER(dev_priv) >= 9) &&
2678
	    !is_trans_port_sync_mode(crtc_state))
2679
		intel_dp_stop_link_train(intel_dp, crtc_state);
2680

2681 2682
	intel_ddi_enable_fec(encoder, crtc_state);

2683
	if (!is_mst)
2684
		intel_ddi_enable_pipe_clock(encoder, crtc_state);
2685

2686 2687
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
2688
}
2689

2690 2691
static void intel_ddi_pre_enable_dp(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
2692 2693 2694 2695 2696
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2697
	if (DISPLAY_VER(dev_priv) >= 12)
2698
		tgl_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
2699
	else
2700
		hsw_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
2701

2702 2703 2704
	/* MST will call a setting of MSA after an allocating of Virtual Channel
	 * from MST encoder pre_enable callback.
	 */
2705
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
2706
		intel_ddi_set_dp_msa(crtc_state, conn_state);
2707

2708 2709
		intel_dp_set_m_n(crtc_state, M1_N1);
	}
2710 2711
}

2712 2713
static void intel_ddi_pre_enable_hdmi(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
2714
				      const struct intel_crtc_state *crtc_state,
2715
				      const struct drm_connector_state *conn_state)
2716
{
2717 2718
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2719
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2720

2721
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
2722
	intel_ddi_enable_clock(encoder, crtc_state);
2723

2724 2725 2726
	drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
	dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
							   dig_port->ddi_io_power_domain);
2727

2728
	icl_program_mg_dp_mode(dig_port, crtc_state);
2729

2730
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
2731

2732 2733 2734
	dig_port->set_infoframes(encoder,
				 crtc_state->has_infoframe,
				 crtc_state, conn_state);
2735
}
2736

2737 2738
static void intel_ddi_pre_enable(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
2739
				 const struct intel_crtc_state *crtc_state,
2740
				 const struct drm_connector_state *conn_state)
2741
{
2742
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2743 2744
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
2745

2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758
	/*
	 * When called from DP MST code:
	 * - conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - crtc_state will be the state of the first stream to
	 *   be activated on this port, and it may not be the same
	 *   stream that will be deactivated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
	 */

2759
	drm_WARN_ON(&dev_priv->drm, crtc_state->has_pch_encoder);
2760 2761 2762

	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

2763
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
2764 2765
		intel_ddi_pre_enable_hdmi(state, encoder, crtc_state,
					  conn_state);
2766
	} else {
2767
		struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2768

2769 2770
		intel_ddi_pre_enable_dp(state, encoder, crtc_state,
					conn_state);
2771

2772
		/* FIXME precompute everything properly */
2773
		/* FIXME how do we turn infoframes off again? */
2774
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
2775 2776 2777 2778
			dig_port->set_infoframes(encoder,
						 crtc_state->has_infoframe,
						 crtc_state, conn_state);
	}
2779 2780
}

A
Anusha Srivatsa 已提交
2781 2782
static void intel_disable_ddi_buf(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
2783 2784
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2785
	enum port port = encoder->port;
2786 2787 2788
	bool wait = false;
	u32 val;

2789
	val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
2790 2791
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
2792
		intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
2793 2794 2795
		wait = true;
	}

2796
	if (intel_crtc_has_dp_encoder(crtc_state)) {
2797
		val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
2798 2799
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2800
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
2801
	}
2802

A
Anusha Srivatsa 已提交
2803 2804 2805
	/* Disable FEC in DP Sink */
	intel_ddi_disable_fec_state(encoder, crtc_state);

2806 2807 2808 2809
	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

2810 2811
static void intel_ddi_post_disable_dp(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
2812 2813
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
2814
{
2815
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2816
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2817
	struct intel_dp *intel_dp = &dig_port->dp;
2818 2819
	bool is_mst = intel_crtc_has_type(old_crtc_state,
					  INTEL_OUTPUT_DP_MST);
2820
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2821

2822 2823 2824
	if (!is_mst)
		intel_dp_set_infoframes(encoder, false,
					old_crtc_state, old_conn_state);
2825

2826 2827 2828 2829
	/*
	 * Power down sink before disabling the port, otherwise we end
	 * up getting interrupts from the sink on detecting link loss.
	 */
2830
	intel_dp_set_power(intel_dp, DP_SET_POWER_D3);
2831

2832
	if (DISPLAY_VER(dev_priv) >= 12) {
2833 2834 2835 2836
		if (is_mst) {
			enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
			u32 val;

2837 2838
			val = intel_de_read(dev_priv,
					    TRANS_DDI_FUNC_CTL(cpu_transcoder));
2839 2840
			val &= ~(TGL_TRANS_DDI_PORT_MASK |
				 TRANS_DDI_MODE_SELECT_MASK);
2841 2842 2843
			intel_de_write(dev_priv,
				       TRANS_DDI_FUNC_CTL(cpu_transcoder),
				       val);
2844 2845 2846 2847 2848
		}
	} else {
		if (!is_mst)
			intel_ddi_disable_pipe_clock(old_crtc_state);
	}
2849

A
Anusha Srivatsa 已提交
2850
	intel_disable_ddi_buf(encoder, old_crtc_state);
2851

2852 2853 2854 2855 2856
	/*
	 * From TGL spec: "If single stream or multi-stream master transcoder:
	 * Configure Transcoder Clock select to direct no clock to the
	 * transcoder"
	 */
2857
	if (DISPLAY_VER(dev_priv) >= 12)
2858 2859
		intel_ddi_disable_pipe_clock(old_crtc_state);

2860 2861
	intel_pps_vdd_on(intel_dp);
	intel_pps_off(intel_dp);
2862

2863
	if (!intel_phy_is_tc(dev_priv, phy) ||
2864
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
2865 2866 2867
		intel_display_power_put(dev_priv,
					dig_port->ddi_io_power_domain,
					fetch_and_zero(&dig_port->ddi_io_wakeref));
2868

2869
	intel_ddi_disable_clock(encoder);
2870
}
2871

2872 2873
static void intel_ddi_post_disable_hdmi(struct intel_atomic_state *state,
					struct intel_encoder *encoder,
2874 2875 2876 2877
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2878
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2879
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2880

2881
	dig_port->set_infoframes(encoder, false,
2882 2883
				 old_crtc_state, old_conn_state);

2884 2885
	intel_ddi_disable_pipe_clock(old_crtc_state);

A
Anusha Srivatsa 已提交
2886
	intel_disable_ddi_buf(encoder, old_crtc_state);
2887

2888 2889 2890
	intel_display_power_put(dev_priv,
				dig_port->ddi_io_power_domain,
				fetch_and_zero(&dig_port->ddi_io_wakeref));
2891

2892
	intel_ddi_disable_clock(encoder);
2893 2894 2895 2896

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

2897 2898
static void intel_ddi_post_disable(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
2899 2900 2901
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
2902
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2903
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2904 2905
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
2906

2907 2908
	if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST)) {
		intel_crtc_vblank_off(old_crtc_state);
2909

2910
		intel_disable_pipe(old_crtc_state);
2911

2912 2913
		intel_vrr_disable(old_crtc_state);

2914
		intel_ddi_disable_transcoder_func(old_crtc_state);
2915

2916
		intel_dsc_disable(old_crtc_state);
2917

2918
		if (DISPLAY_VER(dev_priv) >= 9)
2919 2920 2921 2922
			skl_scaler_disable(old_crtc_state);
		else
			ilk_pfit_disable(old_crtc_state);
	}
2923

2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937
	if (old_crtc_state->bigjoiner_linked_crtc) {
		struct intel_atomic_state *state =
			to_intel_atomic_state(old_crtc_state->uapi.state);
		struct intel_crtc *slave =
			old_crtc_state->bigjoiner_linked_crtc;
		const struct intel_crtc_state *old_slave_crtc_state =
			intel_atomic_get_old_crtc_state(state, slave);

		intel_crtc_vblank_off(old_slave_crtc_state);

		intel_dsc_disable(old_slave_crtc_state);
		skl_scaler_disable(old_slave_crtc_state);
	}

2938
	/*
2939 2940 2941 2942 2943 2944 2945 2946 2947 2948
	 * When called from DP MST code:
	 * - old_conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - old_crtc_state will be the state of the last stream to
	 *   be deactivated on this port, and it may not be the same
	 *   stream that was activated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
2949
	 */
2950 2951

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
2952 2953
		intel_ddi_post_disable_hdmi(state, encoder, old_crtc_state,
					    old_conn_state);
2954
	else
2955 2956
		intel_ddi_post_disable_dp(state, encoder, old_crtc_state,
					  old_conn_state);
2957

2958
	if (intel_crtc_has_dp_encoder(old_crtc_state) || is_tc_port)
2959 2960 2961
		intel_display_power_put(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port),
					fetch_and_zero(&dig_port->aux_wakeref));
2962 2963 2964

	if (is_tc_port)
		intel_tc_port_put_link(dig_port);
2965 2966
}

2967 2968
void intel_ddi_fdi_post_disable(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
2969 2970
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2971
{
2972
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2973
	u32 val;
2974 2975 2976 2977 2978 2979 2980

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
2981
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
2982
	val &= ~FDI_RX_ENABLE;
2983
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
2984

A
Anusha Srivatsa 已提交
2985
	intel_disable_ddi_buf(encoder, old_crtc_state);
2986
	intel_ddi_disable_clock(encoder);
2987

2988
	val = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
2989 2990
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
2991
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), val);
2992

2993
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
2994
	val &= ~FDI_PCDCLK;
2995
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
2996

2997
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
2998
	val &= ~FDI_RX_PLL_ENABLE;
2999
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3000 3001
}

3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028
static void trans_port_sync_stop_link_train(struct intel_atomic_state *state,
					    struct intel_encoder *encoder,
					    const struct intel_crtc_state *crtc_state)
{
	const struct drm_connector_state *conn_state;
	struct drm_connector *conn;
	int i;

	if (!crtc_state->sync_mode_slaves_mask)
		return;

	for_each_new_connector_in_state(&state->base, conn, conn_state, i) {
		struct intel_encoder *slave_encoder =
			to_intel_encoder(conn_state->best_encoder);
		struct intel_crtc *slave_crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *slave_crtc_state;

		if (!slave_crtc)
			continue;

		slave_crtc_state =
			intel_atomic_get_new_crtc_state(state, slave_crtc);

		if (slave_crtc_state->master_transcoder !=
		    crtc_state->cpu_transcoder)
			continue;

3029 3030
		intel_dp_stop_link_train(enc_to_intel_dp(slave_encoder),
					 slave_crtc_state);
3031 3032 3033 3034
	}

	usleep_range(200, 400);

3035 3036
	intel_dp_stop_link_train(enc_to_intel_dp(encoder),
				 crtc_state);
3037 3038
}

3039 3040
static void intel_enable_ddi_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3041 3042
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
3043
{
3044
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3045
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3046
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3047
	enum port port = encoder->port;
3048

3049
	if (port == PORT_A && DISPLAY_VER(dev_priv) < 9)
3050
		intel_dp_stop_link_train(intel_dp, crtc_state);
3051

3052
	intel_edp_backlight_on(crtc_state, conn_state);
3053
	intel_psr_enable(intel_dp, crtc_state, conn_state);
3054 3055 3056 3057

	if (!dig_port->lspcon.active || dig_port->dp.has_hdmi_sink)
		intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);

3058
	intel_edp_drrs_enable(intel_dp, crtc_state);
3059

3060 3061
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
3062 3063

	trans_port_sync_stop_link_train(state, encoder, crtc_state);
3064 3065
}

3066 3067 3068 3069
static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
			       enum port port)
{
3070 3071 3072 3073 3074 3075
	static const enum transcoder trans[] = {
		[PORT_A] = TRANSCODER_EDP,
		[PORT_B] = TRANSCODER_A,
		[PORT_C] = TRANSCODER_B,
		[PORT_D] = TRANSCODER_C,
		[PORT_E] = TRANSCODER_A,
3076 3077
	};

3078
	drm_WARN_ON(&dev_priv->drm, DISPLAY_VER(dev_priv) < 9);
3079

3080
	if (drm_WARN_ON(&dev_priv->drm, port < PORT_A || port > PORT_E))
3081 3082
		port = PORT_A;

3083
	return CHICKEN_TRANS(trans[port]);
3084 3085
}

3086 3087
static void intel_enable_ddi_hdmi(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3088 3089 3090 3091
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3092
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3093
	struct drm_connector *connector = conn_state->connector;
3094
	int level = intel_ddi_hdmi_level(encoder, crtc_state);
3095
	enum port port = encoder->port;
3096

3097 3098 3099
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       crtc_state->hdmi_high_tmds_clock_ratio,
					       crtc_state->hdmi_scrambling))
3100 3101 3102
		drm_dbg_kms(&dev_priv->drm,
			    "[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3103

3104
	if (DISPLAY_VER(dev_priv) >= 12)
3105
		tgl_ddi_vswing_sequence(encoder, crtc_state, level);
3106
	else if (DISPLAY_VER(dev_priv) == 11)
3107 3108 3109
		icl_ddi_vswing_sequence(encoder, crtc_state, level);
	else if (IS_CANNONLAKE(dev_priv))
		cnl_ddi_vswing_sequence(encoder, crtc_state, level);
3110
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3111 3112
		bxt_ddi_vswing_sequence(encoder, crtc_state, level);
	else
3113
		hsw_prepare_hdmi_ddi_buffers(encoder, crtc_state, level);
3114

3115
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
3116 3117
		skl_ddi_set_iboost(encoder, crtc_state, level);

3118
	/* Display WA #1143: skl,kbl,cfl */
3119
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv)) {
3120 3121 3122 3123 3124 3125
		/*
		 * For some reason these chicken bits have been
		 * stuffed into a transcoder register, event though
		 * the bits affect a specific DDI port rather than
		 * a specific transcoder.
		 */
3126
		i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
3127 3128
		u32 val;

3129
		val = intel_de_read(dev_priv, reg);
3130 3131 3132 3133 3134 3135 3136 3137

		if (port == PORT_E)
			val |= DDIE_TRAINING_OVERRIDE_ENABLE |
				DDIE_TRAINING_OVERRIDE_VALUE;
		else
			val |= DDI_TRAINING_OVERRIDE_ENABLE |
				DDI_TRAINING_OVERRIDE_VALUE;

3138 3139
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
3140 3141 3142 3143 3144 3145 3146 3147 3148 3149

		udelay(1);

		if (port == PORT_E)
			val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
				 DDIE_TRAINING_OVERRIDE_VALUE);
		else
			val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
				 DDI_TRAINING_OVERRIDE_VALUE);

3150
		intel_de_write(dev_priv, reg, val);
3151 3152
	}

3153 3154
	intel_ddi_power_up_lanes(encoder, crtc_state);

3155 3156 3157
	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
3158 3159 3160
	 *
	 * On ADL_P the PHY link rate and lane count must be programmed but
	 * these are both 0 for HDMI.
3161
	 */
3162 3163
	intel_de_write(dev_priv, DDI_BUF_CTL(port),
		       dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
3164

3165 3166 3167 3168
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

3169 3170
static void intel_enable_ddi(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
3171 3172 3173
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
3174
	drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder);
3175

3176 3177
	if (!crtc_state->bigjoiner_slave)
		intel_ddi_enable_transcoder_func(encoder, crtc_state);
3178

3179 3180
	intel_vrr_enable(encoder, crtc_state);

3181 3182 3183 3184
	intel_enable_pipe(crtc_state);

	intel_crtc_vblank_on(crtc_state);

3185
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
3186
		intel_enable_ddi_hdmi(state, encoder, crtc_state, conn_state);
3187
	else
3188
		intel_enable_ddi_dp(state, encoder, crtc_state, conn_state);
3189 3190 3191 3192

	/* Enable hdcp if it's desired */
	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
3193
		intel_hdcp_enable(to_intel_connector(conn_state->connector),
3194
				  crtc_state,
3195
				  (u8)conn_state->hdcp_content_type);
3196 3197
}

3198 3199
static void intel_disable_ddi_dp(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
3200 3201
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
3202
{
3203
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3204

3205 3206
	intel_dp->link_trained = false;

3207
	if (old_crtc_state->has_audio)
3208 3209
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3210

3211 3212 3213
	intel_edp_drrs_disable(intel_dp, old_crtc_state);
	intel_psr_disable(intel_dp, old_crtc_state);
	intel_edp_backlight_off(old_conn_state);
3214 3215 3216
	/* Disable the decompression in DP Sink */
	intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
					      false);
3217 3218 3219
	/* Disable Ignore_MSA bit in DP Sink */
	intel_dp_sink_set_msa_timing_par_ignore_state(intel_dp, old_crtc_state,
						      false);
3220
}
S
Shashank Sharma 已提交
3221

3222 3223
static void intel_disable_ddi_hdmi(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
3224 3225 3226
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3227
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3228 3229
	struct drm_connector *connector = old_conn_state->connector;

3230
	if (old_crtc_state->has_audio)
3231 3232
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3233

3234 3235
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       false, false))
3236 3237 3238
		drm_dbg_kms(&i915->drm,
			    "[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3239 3240
}

3241 3242
static void intel_disable_ddi(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
3243 3244 3245
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
3246 3247
	intel_hdcp_disable(to_intel_connector(old_conn_state->connector));

3248
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3249 3250
		intel_disable_ddi_hdmi(state, encoder, old_crtc_state,
				       old_conn_state);
3251
	else
3252 3253
		intel_disable_ddi_dp(state, encoder, old_crtc_state,
				     old_conn_state);
3254
}
P
Paulo Zanoni 已提交
3255

3256 3257
static void intel_ddi_update_pipe_dp(struct intel_atomic_state *state,
				     struct intel_encoder *encoder,
3258 3259 3260
				     const struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
3261
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3262

3263
	intel_ddi_set_dp_msa(crtc_state, conn_state);
3264

3265
	intel_psr_update(intel_dp, crtc_state, conn_state);
3266
	intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
3267
	intel_edp_drrs_update(intel_dp, crtc_state);
3268

3269
	intel_panel_update_backlight(state, encoder, crtc_state, conn_state);
3270 3271
}

3272 3273 3274 3275
void intel_ddi_update_pipe(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
			   const struct drm_connector_state *conn_state)
3276
{
3277

3278 3279
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
	    !intel_encoder_is_mst(encoder))
3280 3281
		intel_ddi_update_pipe_dp(state, encoder, crtc_state,
					 conn_state);
3282

3283
	intel_hdcp_update_pipe(state, encoder, crtc_state, conn_state);
3284 3285
}

3286 3287 3288 3289 3290 3291 3292 3293 3294
static void
intel_ddi_update_prepare(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
			 struct intel_crtc *crtc)
{
	struct intel_crtc_state *crtc_state =
		crtc ? intel_atomic_get_new_crtc_state(state, crtc) : NULL;
	int required_lanes = crtc_state ? crtc_state->lane_count : 1;

3295
	drm_WARN_ON(state->base.dev, crtc && crtc->active);
3296

3297 3298
	intel_tc_port_get_link(enc_to_dig_port(encoder),
		               required_lanes);
3299
	if (crtc_state && crtc_state->hw.active)
3300 3301 3302 3303 3304 3305 3306 3307
		intel_update_active_dpll(state, crtc, encoder);
}

static void
intel_ddi_update_complete(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
			  struct intel_crtc *crtc)
{
3308
	intel_tc_port_put_link(enc_to_dig_port(encoder));
3309 3310
}

I
Imre Deak 已提交
3311
static void
3312 3313
intel_ddi_pre_pll_enable(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
I
Imre Deak 已提交
3314 3315
			 const struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
3316
{
I
Imre Deak 已提交
3317
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3318
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3319 3320
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
I
Imre Deak 已提交
3321

3322 3323 3324
	if (is_tc_port)
		intel_tc_port_get_link(dig_port, crtc_state->lane_count);

3325 3326 3327 3328 3329 3330
	if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
I
Imre Deak 已提交
3331

3332 3333 3334 3335 3336 3337
	if (is_tc_port && dig_port->tc_mode != TC_PORT_TBT_ALT)
		/*
		 * Program the lane count for static/dynamic connections on
		 * Type-C ports.  Skip this step for TBT.
		 */
		intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
3338
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
I
Imre Deak 已提交
3339 3340 3341 3342
		bxt_ddi_phy_set_lane_optim_mask(encoder,
						crtc_state->lane_lat_optim_mask);
}

3343 3344
static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state)
3345
{
3346 3347 3348
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
3349
	u32 dp_tp_ctl, ddi_buf_ctl;
3350
	bool wait = false;
3351

3352
	dp_tp_ctl = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3353 3354

	if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
3355
		ddi_buf_ctl = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3356
		if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
3357 3358
			intel_de_write(dev_priv, DDI_BUF_CTL(port),
				       ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
3359 3360 3361
			wait = true;
		}

3362 3363
		dp_tp_ctl &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		dp_tp_ctl |= DP_TP_CTL_LINK_TRAIN_PAT1;
3364 3365
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
		intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3366 3367 3368 3369 3370

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

3371
	dp_tp_ctl = DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_PAT1;
3372
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3373
		dp_tp_ctl |= DP_TP_CTL_MODE_MST;
3374
	} else {
3375
		dp_tp_ctl |= DP_TP_CTL_MODE_SST;
3376
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3377
			dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
3378
	}
3379 3380
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3381 3382

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
3383 3384
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
3385

3386
	intel_wait_ddi_buf_active(dev_priv, port);
3387
}
P
Paulo Zanoni 已提交
3388

3389
static void intel_ddi_set_link_train(struct intel_dp *intel_dp,
3390
				     const struct intel_crtc_state *crtc_state,
3391 3392
				     u8 dp_train_pat)
{
3393 3394
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3395 3396
	u32 temp;

3397
	temp = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3398 3399

	temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3400
	switch (intel_dp_training_pattern_symbol(dp_train_pat)) {
3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417
	case DP_TRAINING_PATTERN_DISABLE:
		temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
		break;
	case DP_TRAINING_PATTERN_1:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		break;
	case DP_TRAINING_PATTERN_2:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
		break;
	case DP_TRAINING_PATTERN_3:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
		break;
	case DP_TRAINING_PATTERN_4:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT4;
		break;
	}

3418
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), temp);
3419 3420
}

3421 3422
static void intel_ddi_set_idle_link_train(struct intel_dp *intel_dp,
					  const struct intel_crtc_state *crtc_state)
3423 3424 3425 3426 3427 3428
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 val;

3429
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3430 3431
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3432
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
3433 3434 3435 3436 3437 3438 3439 3440

	/*
	 * Until TGL on PORT_A we can have only eDP in SST mode. There the only
	 * reason we need to set idle transmission mode is to work around a HW
	 * issue where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
3441
	if (port == PORT_A && DISPLAY_VER(dev_priv) < 12)
3442 3443
		return;

3444 3445
	if (intel_de_wait_for_set(dev_priv,
				  dp_tp_status_reg(encoder, crtc_state),
3446 3447 3448 3449 3450
				  DP_TP_STATUS_IDLE_DONE, 1))
		drm_err(&dev_priv->drm,
			"Timed out waiting for DP idle patterns\n");
}

3451 3452
static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
3453
{
3454 3455
	if (cpu_transcoder == TRANSCODER_EDP)
		return false;
3456

3457 3458 3459
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO))
		return false;

3460
	return intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD) &
3461
		AUDIO_OUTPUT_ENABLE(cpu_transcoder);
3462 3463
}

3464 3465 3466
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state)
{
3467
	if (DISPLAY_VER(dev_priv) >= 12 && crtc_state->port_clock > 594000)
3468
		crtc_state->min_voltage_level = 2;
3469
	else if (IS_JSL_EHL(dev_priv) && crtc_state->port_clock > 594000)
3470
		crtc_state->min_voltage_level = 3;
3471
	else if (DISPLAY_VER(dev_priv) >= 11 && crtc_state->port_clock > 594000)
3472
		crtc_state->min_voltage_level = 1;
3473 3474
	else if (IS_CANNONLAKE(dev_priv) && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
3475 3476
}

3477 3478
static enum transcoder bdw_transcoder_master_readout(struct drm_i915_private *dev_priv,
						     enum transcoder cpu_transcoder)
3479
{
3480 3481
	u32 master_select;

3482
	if (DISPLAY_VER(dev_priv) >= 11) {
3483
		u32 ctl2 = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL2(cpu_transcoder));
3484

3485 3486
		if ((ctl2 & PORT_SYNC_MODE_ENABLE) == 0)
			return INVALID_TRANSCODER;
3487

3488 3489 3490
		master_select = REG_FIELD_GET(PORT_SYNC_MODE_MASTER_SELECT_MASK, ctl2);
	} else {
		u32 ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3491

3492 3493 3494 3495 3496
		if ((ctl & TRANS_DDI_PORT_SYNC_ENABLE) == 0)
			return INVALID_TRANSCODER;

		master_select = REG_FIELD_GET(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, ctl);
	}
3497 3498 3499 3500 3501 3502 3503

	if (master_select == 0)
		return TRANSCODER_EDP;
	else
		return master_select - 1;
}

3504
static void bdw_get_trans_port_sync_config(struct intel_crtc_state *crtc_state)
3505 3506 3507 3508 3509 3510 3511
{
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
	u32 transcoders = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
	enum transcoder cpu_transcoder;

	crtc_state->master_transcoder =
3512
		bdw_transcoder_master_readout(dev_priv, crtc_state->cpu_transcoder);
3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524

	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
		enum intel_display_power_domain power_domain;
		intel_wakeref_t trans_wakeref;

		power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   power_domain);

		if (!trans_wakeref)
			continue;

3525
		if (bdw_transcoder_master_readout(dev_priv, cpu_transcoder) ==
3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536
		    crtc_state->cpu_transcoder)
			crtc_state->sync_mode_slaves_mask |= BIT(cpu_transcoder);

		intel_display_power_put(dev_priv, power_domain, trans_wakeref);
	}

	drm_WARN_ON(&dev_priv->drm,
		    crtc_state->master_transcoder != INVALID_TRANSCODER &&
		    crtc_state->sync_mode_slaves_mask);
}

3537 3538
static void intel_ddi_read_func_ctl(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config)
3539
{
3540
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
V
Ville Syrjälä 已提交
3541
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3542
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
3543
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3544 3545
	u32 temp, flags = 0;

3546
	temp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3547 3548 3549 3550 3551 3552 3553 3554 3555
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

3556
	pipe_config->hw.adjusted_mode.flags |= flags;
3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
3574 3575 3576

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
3577
		pipe_config->has_hdmi_sink = true;
3578

3579 3580 3581 3582
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

		if (pipe_config->infoframes.enable)
3583
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
3584

3585
		if (temp & TRANS_DDI_HDMI_SCRAMBLING)
S
Shashank Sharma 已提交
3586 3587 3588
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
3589
		fallthrough;
3590
	case TRANS_DDI_MODE_SELECT_DVI:
3591
		pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
3592 3593
		pipe_config->lane_count = 4;
		break;
3594
	case TRANS_DDI_MODE_SELECT_FDI:
3595
		pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
3596 3597
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
3598 3599 3600 3601 3602 3603
		if (encoder->type == INTEL_OUTPUT_EDP)
			pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
		else
			pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
V
Ville Syrjälä 已提交
3604
		intel_dp_get_m_n(crtc, pipe_config);
3605

3606
		if (DISPLAY_VER(dev_priv) >= 11) {
3607
			i915_reg_t dp_tp_ctl = dp_tp_ctl_reg(encoder, pipe_config);
3608 3609

			pipe_config->fec_enable =
3610
				intel_de_read(dev_priv, dp_tp_ctl) & DP_TP_CTL_FEC_ENABLE;
3611

3612 3613 3614 3615
			drm_dbg_kms(&dev_priv->drm,
				    "[ENCODER:%d:%s] Fec status: %u\n",
				    encoder->base.base.id, encoder->base.name,
				    pipe_config->fec_enable);
3616 3617
		}

3618 3619 3620 3621 3622 3623
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
			pipe_config->infoframes.enable |=
				intel_lspcon_infoframes_enabled(encoder, pipe_config);
		else
			pipe_config->infoframes.enable |=
				intel_hdmi_infoframes_enabled(encoder, pipe_config);
3624
		break;
3625
	case TRANS_DDI_MODE_SELECT_DP_MST:
3626
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
3627 3628
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
3629

3630
		if (DISPLAY_VER(dev_priv) >= 12)
3631 3632 3633
			pipe_config->mst_master_transcoder =
					REG_FIELD_GET(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, temp);

V
Ville Syrjälä 已提交
3634
		intel_dp_get_m_n(crtc, pipe_config);
3635 3636 3637

		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);
3638 3639 3640 3641
		break;
	default:
		break;
	}
3642 3643
}

3644 3645
static void intel_ddi_get_config(struct intel_encoder *encoder,
				 struct intel_crtc_state *pipe_config)
3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;

	/* XXX: DSI transcoder paranoia */
	if (drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder)))
		return;

	if (pipe_config->bigjoiner_slave) {
		/* read out pipe settings from master */
		enum transcoder save = pipe_config->cpu_transcoder;

		/* Our own transcoder needs to be disabled when reading it in intel_ddi_read_func_ctl() */
		WARN_ON(pipe_config->output_types);
		pipe_config->cpu_transcoder = (enum transcoder)pipe_config->bigjoiner_linked_crtc->pipe;
		intel_ddi_read_func_ctl(encoder, pipe_config);
		pipe_config->cpu_transcoder = save;
	} else {
		intel_ddi_read_func_ctl(encoder, pipe_config);
	}
3666

3667 3668
	intel_ddi_mso_get_config(encoder, pipe_config);

3669
	pipe_config->has_audio =
3670
		intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
3671

3672 3673
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
3687 3688 3689
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
3690
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
3691
	}
3692

3693
	if (!pipe_config->bigjoiner_slave)
3694
		ddi_dotclock_get(pipe_config);
3695

3696
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3697 3698
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
3699 3700

	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712

	intel_hdmi_read_gcp_infoframe(encoder, pipe_config);

	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_AVI,
			     &pipe_config->infoframes.avi);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_SPD,
			     &pipe_config->infoframes.spd);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_VENDOR,
			     &pipe_config->infoframes.hdmi);
3713 3714 3715
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_DRM,
			     &pipe_config->infoframes.drm);
3716

3717
	if (DISPLAY_VER(dev_priv) >= 8)
3718
		bdw_get_trans_port_sync_config(pipe_config);
3719 3720

	intel_read_dp_sdp(encoder, pipe_config, HDMI_PACKET_TYPE_GAMUT_METADATA);
3721
	intel_read_dp_sdp(encoder, pipe_config, DP_SDP_VSC);
3722 3723

	intel_psr_get_config(encoder, pipe_config);
3724 3725
}

3726 3727 3728 3729 3730 3731 3732 3733 3734
void intel_ddi_get_clock(struct intel_encoder *encoder,
			 struct intel_crtc_state *crtc_state,
			 struct intel_shared_dpll *pll)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum icl_port_dpll_id port_dpll_id = ICL_PORT_DPLL_DEFAULT;
	struct icl_port_dpll *port_dpll = &crtc_state->icl_port_dplls[port_dpll_id];
	bool pll_active;

3735 3736 3737
	if (drm_WARN_ON(&i915->drm, !pll))
		return;

3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775
	port_dpll->pll = pll;
	pll_active = intel_dpll_get_hw_state(i915, pll, &port_dpll->hw_state);
	drm_WARN_ON(&i915->drm, !pll_active);

	icl_set_active_port_dpll(crtc_state, port_dpll_id);

	crtc_state->port_clock = intel_dpll_get_freq(i915, crtc_state->shared_dpll,
						     &crtc_state->dpll_hw_state);
}

static void adls_ddi_get_config(struct intel_encoder *encoder,
				struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, adls_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void rkl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, rkl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void dg1_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, dg1_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void icl_ddi_combo_get_config(struct intel_encoder *encoder,
				     struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, icl_ddi_combo_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

3776 3777 3778
static void icl_ddi_tc_get_clock(struct intel_encoder *encoder,
				 struct intel_crtc_state *crtc_state,
				 struct intel_shared_dpll *pll)
3779 3780 3781 3782 3783 3784
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum icl_port_dpll_id port_dpll_id;
	struct icl_port_dpll *port_dpll;
	bool pll_active;

3785 3786
	if (drm_WARN_ON(&i915->drm, !pll))
		return;
3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805

	if (intel_get_shared_dpll_id(i915, pll) == DPLL_ID_ICL_TBTPLL)
		port_dpll_id = ICL_PORT_DPLL_DEFAULT;
	else
		port_dpll_id = ICL_PORT_DPLL_MG_PHY;

	port_dpll = &crtc_state->icl_port_dplls[port_dpll_id];

	port_dpll->pll = pll;
	pll_active = intel_dpll_get_hw_state(i915, pll, &port_dpll->hw_state);
	drm_WARN_ON(&i915->drm, !pll_active);

	icl_set_active_port_dpll(crtc_state, port_dpll_id);

	if (intel_get_shared_dpll_id(i915, crtc_state->shared_dpll) == DPLL_ID_ICL_TBTPLL)
		crtc_state->port_clock = icl_calc_tbt_pll_link(i915, encoder->port);
	else
		crtc_state->port_clock = intel_dpll_get_freq(i915, crtc_state->shared_dpll,
							     &crtc_state->dpll_hw_state);
3806
}
3807

3808 3809 3810 3811
static void icl_ddi_tc_get_config(struct intel_encoder *encoder,
				  struct intel_crtc_state *crtc_state)
{
	icl_ddi_tc_get_clock(encoder, crtc_state, icl_ddi_tc_get_pll(encoder));
3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842
	intel_ddi_get_config(encoder, crtc_state);
}

static void cnl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, cnl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void bxt_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, bxt_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void skl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, skl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

void hsw_ddi_get_config(struct intel_encoder *encoder,
			struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, hsw_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

3843 3844 3845 3846 3847 3848 3849
static void intel_ddi_sync_state(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		intel_dp_sync_state(encoder, crtc_state);
}

3850 3851 3852 3853 3854 3855 3856 3857 3858
static bool intel_ddi_initial_fastset_check(struct intel_encoder *encoder,
					    struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		return intel_dp_initial_fastset_check(encoder, crtc_state);

	return true;
}

3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876
static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder *encoder,
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
{
	switch (conn_state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		return INTEL_OUTPUT_HDMI;
	case DRM_MODE_CONNECTOR_eDP:
		return INTEL_OUTPUT_EDP;
	case DRM_MODE_CONNECTOR_DisplayPort:
		return INTEL_OUTPUT_DP;
	default:
		MISSING_CASE(conn_state->connector->connector_type);
		return INTEL_OUTPUT_UNUSED;
	}
}

3877 3878 3879
static int intel_ddi_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
3880
{
3881
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3882
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3883
	enum port port = encoder->port;
3884
	int ret;
P
Paulo Zanoni 已提交
3885

3886
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
3887 3888
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

3889
	if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
3890
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
3891
	} else {
3892
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
3893 3894
	}

3895 3896
	if (ret)
		return ret;
3897

3898 3899 3900 3901 3902 3903
	if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
	    pipe_config->cpu_transcoder == TRANSCODER_EDP)
		pipe_config->pch_pfit.force_thru =
			pipe_config->pch_pfit.enabled ||
			pipe_config->crc_enabled;

3904
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3905
		pipe_config->lane_lat_optim_mask =
3906
			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
3907

3908 3909
	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);

3910
	return 0;
P
Paulo Zanoni 已提交
3911 3912
}

3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957
static bool mode_equal(const struct drm_display_mode *mode1,
		       const struct drm_display_mode *mode2)
{
	return drm_mode_match(mode1, mode2,
			      DRM_MODE_MATCH_TIMINGS |
			      DRM_MODE_MATCH_FLAGS |
			      DRM_MODE_MATCH_3D_FLAGS) &&
		mode1->clock == mode2->clock; /* we want an exact match */
}

static bool m_n_equal(const struct intel_link_m_n *m_n_1,
		      const struct intel_link_m_n *m_n_2)
{
	return m_n_1->tu == m_n_2->tu &&
		m_n_1->gmch_m == m_n_2->gmch_m &&
		m_n_1->gmch_n == m_n_2->gmch_n &&
		m_n_1->link_m == m_n_2->link_m &&
		m_n_1->link_n == m_n_2->link_n;
}

static bool crtcs_port_sync_compatible(const struct intel_crtc_state *crtc_state1,
				       const struct intel_crtc_state *crtc_state2)
{
	return crtc_state1->hw.active && crtc_state2->hw.active &&
		crtc_state1->output_types == crtc_state2->output_types &&
		crtc_state1->output_format == crtc_state2->output_format &&
		crtc_state1->lane_count == crtc_state2->lane_count &&
		crtc_state1->port_clock == crtc_state2->port_clock &&
		mode_equal(&crtc_state1->hw.adjusted_mode,
			   &crtc_state2->hw.adjusted_mode) &&
		m_n_equal(&crtc_state1->dp_m_n, &crtc_state2->dp_m_n);
}

static u8
intel_ddi_port_sync_transcoders(const struct intel_crtc_state *ref_crtc_state,
				int tile_group_id)
{
	struct drm_connector *connector;
	const struct drm_connector_state *conn_state;
	struct drm_i915_private *dev_priv = to_i915(ref_crtc_state->uapi.crtc->dev);
	struct intel_atomic_state *state =
		to_intel_atomic_state(ref_crtc_state->uapi.state);
	u8 transcoders = 0;
	int i;

3958 3959 3960 3961
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
3962
	if (DISPLAY_VER(dev_priv) < 9)
3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993
		return 0;

	if (!intel_crtc_has_type(ref_crtc_state, INTEL_OUTPUT_DP))
		return 0;

	for_each_new_connector_in_state(&state->base, connector, conn_state, i) {
		struct intel_crtc *crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *crtc_state;

		if (!crtc)
			continue;

		if (!connector->has_tile ||
		    connector->tile_group->id !=
		    tile_group_id)
			continue;
		crtc_state = intel_atomic_get_new_crtc_state(state,
							     crtc);
		if (!crtcs_port_sync_compatible(ref_crtc_state,
						crtc_state))
			continue;
		transcoders |= BIT(crtc_state->cpu_transcoder);
	}

	return transcoders;
}

static int intel_ddi_compute_config_late(struct intel_encoder *encoder,
					 struct intel_crtc_state *crtc_state,
					 struct drm_connector_state *conn_state)
{
3994
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3995 3996 3997
	struct drm_connector *connector = conn_state->connector;
	u8 port_sync_transcoders = 0;

3998 3999 4000
	drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] [CRTC:%d:%s]",
		    encoder->base.base.id, encoder->base.name,
		    crtc_state->uapi.crtc->base.id, crtc_state->uapi.crtc->name);
4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023

	if (connector->has_tile)
		port_sync_transcoders = intel_ddi_port_sync_transcoders(crtc_state,
									connector->tile_group->id);

	/*
	 * EDP Transcoders cannot be ensalved
	 * make them a master always when present
	 */
	if (port_sync_transcoders & BIT(TRANSCODER_EDP))
		crtc_state->master_transcoder = TRANSCODER_EDP;
	else
		crtc_state->master_transcoder = ffs(port_sync_transcoders) - 1;

	if (crtc_state->master_transcoder == crtc_state->cpu_transcoder) {
		crtc_state->master_transcoder = INVALID_TRANSCODER;
		crtc_state->sync_mode_slaves_mask =
			port_sync_transcoders & ~BIT(crtc_state->cpu_transcoder);
	}

	return 0;
}

4024 4025
static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
{
4026
	struct drm_i915_private *i915 = to_i915(encoder->dev);
4027
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
4028 4029

	intel_dp_encoder_flush_work(encoder);
4030
	intel_display_power_flush_work(i915);
4031 4032

	drm_encoder_cleanup(encoder);
4033 4034
	if (dig_port)
		kfree(dig_port->hdcp_port_data.streams);
4035 4036 4037
	kfree(dig_port);
}

4038 4039 4040 4041 4042 4043 4044 4045 4046
static void intel_ddi_encoder_reset(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(encoder));

	intel_dp->reset_link_params = true;

	intel_pps_encoder_reset(intel_dp);
}

P
Paulo Zanoni 已提交
4047
static const struct drm_encoder_funcs intel_ddi_funcs = {
4048
	.reset = intel_ddi_encoder_reset,
4049
	.destroy = intel_ddi_encoder_destroy,
P
Paulo Zanoni 已提交
4050 4051
};

4052
static struct intel_connector *
4053
intel_ddi_init_dp_connector(struct intel_digital_port *dig_port)
4054
{
4055
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4056
	struct intel_connector *connector;
4057
	enum port port = dig_port->base.port;
4058

4059
	connector = intel_connector_alloc();
4060 4061 4062
	if (!connector)
		return NULL;

4063 4064 4065 4066
	dig_port->dp.output_reg = DDI_BUF_CTL(port);
	dig_port->dp.prepare_link_retrain = intel_ddi_prepare_link_retrain;
	dig_port->dp.set_link_train = intel_ddi_set_link_train;
	dig_port->dp.set_idle_link_train = intel_ddi_set_idle_link_train;
4067

4068
	if (DISPLAY_VER(dev_priv) >= 12)
4069
		dig_port->dp.set_signal_levels = tgl_set_signal_levels;
4070
	else if (DISPLAY_VER(dev_priv) >= 11)
4071
		dig_port->dp.set_signal_levels = icl_set_signal_levels;
4072
	else if (IS_CANNONLAKE(dev_priv))
4073
		dig_port->dp.set_signal_levels = cnl_set_signal_levels;
4074
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
4075
		dig_port->dp.set_signal_levels = bxt_set_signal_levels;
4076
	else
4077
		dig_port->dp.set_signal_levels = hsw_set_signal_levels;
4078

4079 4080
	dig_port->dp.voltage_max = intel_ddi_dp_voltage_max;
	dig_port->dp.preemph_max = intel_ddi_dp_preemph_max;
4081

4082
	if (!intel_dp_init_connector(dig_port, connector)) {
4083 4084 4085 4086 4087 4088 4089
		kfree(connector);
		return NULL;
	}

	return connector;
}

4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108
static int modeset_pipe(struct drm_crtc *crtc,
			struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_atomic_state *state;
	struct drm_crtc_state *crtc_state;
	int ret;

	state = drm_atomic_state_alloc(crtc->dev);
	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ctx;

	crtc_state = drm_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(crtc_state)) {
		ret = PTR_ERR(crtc_state);
		goto out;
	}

4109
	crtc_state->connectors_changed = true;
4110 4111

	ret = drm_atomic_commit(state);
4112
out:
4113 4114 4115 4116 4117 4118 4119 4120 4121
	drm_atomic_state_put(state);

	return ret;
}

static int intel_hdmi_reset_link(struct intel_encoder *encoder,
				 struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4122
	struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151
	struct intel_connector *connector = hdmi->attached_connector;
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	u8 config;
	int ret;

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

4152 4153
	drm_WARN_ON(&dev_priv->drm,
		    !intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));
4154

4155
	if (!crtc_state->hw.active)
4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167
		return 0;

	if (!crtc_state->hdmi_high_tmds_clock_ratio &&
	    !crtc_state->hdmi_scrambling)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
	if (ret < 0) {
4168 4169
		drm_err(&dev_priv->drm, "Failed to read TMDS config: %d\n",
			ret);
4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190
		return 0;
	}

	if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
	    crtc_state->hdmi_high_tmds_clock_ratio &&
	    !!(config & SCDC_SCRAMBLING_ENABLE) ==
	    crtc_state->hdmi_scrambling)
		return 0;

	/*
	 * HDMI 2.0 says that one should not send scrambled data
	 * prior to configuring the sink scrambling, and that
	 * TMDS clock/data transmission should be suspended when
	 * changing the TMDS clock rate in the sink. So let's
	 * just do a full modeset here, even though some sinks
	 * would be perfectly happy if were to just reconfigure
	 * the SCDC settings on the fly.
	 */
	return modeset_pipe(&crtc->base, ctx);
}

4191 4192
static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder *encoder,
4193
		  struct intel_connector *connector)
4194
{
4195
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4196
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4197
	struct intel_dp *intel_dp = &dig_port->dp;
4198 4199
	enum phy phy = intel_port_to_phy(i915, encoder->port);
	bool is_tc = intel_phy_is_tc(i915, phy);
4200
	struct drm_modeset_acquire_ctx ctx;
4201
	enum intel_hotplug_state state;
4202 4203
	int ret;

4204 4205 4206 4207 4208 4209 4210
	if (intel_dp->compliance.test_active &&
	    intel_dp->compliance.test_type == DP_TEST_LINK_PHY_TEST_PATTERN) {
		intel_dp_phy_test(encoder);
		/* just do the PHY test and nothing else */
		return INTEL_HOTPLUG_UNCHANGED;
	}

4211
	state = intel_encoder_hotplug(encoder, connector);
4212 4213 4214 4215

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
4216 4217 4218 4219
		if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
			ret = intel_hdmi_reset_link(encoder, &ctx);
		else
			ret = intel_dp_retrain_link(encoder, &ctx);
4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
4231 4232
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
4233

4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248
	/*
	 * Unpowered type-c dongles can take some time to boot and be
	 * responsible, so here giving some time to those dongles to power up
	 * and then retrying the probe.
	 *
	 * On many platforms the HDMI live state signal is known to be
	 * unreliable, so we can't use it to detect if a sink is connected or
	 * not. Instead we detect if it's connected based on whether we can
	 * read the EDID or not. That in turn has a problem during disconnect,
	 * since the HPD interrupt may be raised before the DDC lines get
	 * disconnected (due to how the required length of DDC vs. HPD
	 * connector pins are specified) and so we'll still be able to get a
	 * valid EDID. To solve this schedule another detection cycle if this
	 * time around we didn't detect any change in the sink's connection
	 * status.
4249 4250 4251 4252 4253 4254
	 *
	 * Type-c connectors which get their HPD signal deasserted then
	 * reasserted, without unplugging/replugging the sink from the
	 * connector, introduce a delay until the AUX channel communication
	 * becomes functional. Retry the detection for 5 seconds on type-c
	 * connectors to account for this delay.
4255
	 */
4256 4257
	if (state == INTEL_HOTPLUG_UNCHANGED &&
	    connector->hotplug_retries < (is_tc ? 5 : 1) &&
4258 4259 4260
	    !dig_port->dp.is_mst)
		state = INTEL_HOTPLUG_RETRY;

4261
	return state;
4262 4263
}

4264 4265 4266
static bool lpt_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4267
	u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
4268 4269 4270 4271 4272 4273 4274

	return intel_de_read(dev_priv, SDEISR) & bit;
}

static bool hsw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4275
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4276

4277
	return intel_de_read(dev_priv, DEISR) & bit;
4278 4279 4280 4281 4282
}

static bool bdw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4283
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4284 4285 4286 4287

	return intel_de_read(dev_priv, GEN8_DE_PORT_ISR) & bit;
}

4288
static struct intel_connector *
4289
intel_ddi_init_hdmi_connector(struct intel_digital_port *dig_port)
4290 4291
{
	struct intel_connector *connector;
4292
	enum port port = dig_port->base.port;
4293

4294
	connector = intel_connector_alloc();
4295 4296 4297
	if (!connector)
		return NULL;

4298 4299
	dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(dig_port, connector);
4300 4301 4302 4303

	return connector;
}

4304
static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dig_port)
4305
{
4306
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4307

4308
	if (dig_port->base.port != PORT_A)
4309 4310
		return false;

4311
	if (dig_port->saved_port_bits & DDI_A_4_LANES)
4312 4313 4314 4315 4316
		return false;

	/* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
	 *                     supported configuration
	 */
4317
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331
		return true;

	/* Cannonlake: Most of SKUs don't support DDI_E, and the only
	 *             one who does also have a full A/E split called
	 *             DDI_F what makes DDI_E useless. However for this
	 *             case let's trust VBT info.
	 */
	if (IS_CANNONLAKE(dev_priv) &&
	    !intel_bios_is_port_present(dev_priv, PORT_E))
		return true;

	return false;
}

4332
static int
4333
intel_ddi_max_lanes(struct intel_digital_port *dig_port)
4334
{
4335 4336
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;
4337 4338
	int max_lanes = 4;

4339
	if (DISPLAY_VER(dev_priv) >= 11)
4340 4341 4342
		return max_lanes;

	if (port == PORT_A || port == PORT_E) {
4343
		if (intel_de_read(dev_priv, DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354
			max_lanes = port == PORT_A ? 4 : 0;
		else
			/* Both A and E share 2 lanes */
			max_lanes = 2;
	}

	/*
	 * Some BIOS might fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit set when needed
	 * so we use the proper lane count for our calculations.
	 */
4355
	if (intel_ddi_a_force_4_lanes(dig_port)) {
4356 4357
		drm_dbg_kms(&dev_priv->drm,
			    "Forcing DDI_A_4_LANES for port A\n");
4358
		dig_port->saved_port_bits |= DDI_A_4_LANES;
4359 4360 4361 4362 4363 4364
		max_lanes = 4;
	}

	return max_lanes;
}

M
Matt Roper 已提交
4365 4366 4367
static bool hti_uses_phy(struct drm_i915_private *i915, enum phy phy)
{
	return i915->hti_state & HDPORT_ENABLED &&
4368
	       i915->hti_state & HDPORT_DDI_USED(phy);
M
Matt Roper 已提交
4369 4370
}

4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381
static enum hpd_pin xelpd_hpd_pin(struct drm_i915_private *dev_priv,
				  enum port port)
{
	if (port >= PORT_D_XELPD)
		return HPD_PORT_D + port - PORT_D_XELPD;
	else if (port >= PORT_TC1)
		return HPD_PORT_TC1 + port - PORT_TC1;
	else
		return HPD_PORT_A + port - PORT_A;
}

4382 4383 4384
static enum hpd_pin dg1_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
4385 4386
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
4387 4388 4389 4390
	else
		return HPD_PORT_A + port - PORT_A;
}

4391 4392 4393
static enum hpd_pin tgl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
4394 4395
	if (port >= PORT_TC1)
		return HPD_PORT_TC1 + port - PORT_TC1;
4396 4397 4398 4399 4400 4401 4402 4403 4404 4405
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin rkl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return tgl_hpd_pin(dev_priv, port);

4406 4407
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin icl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port >= PORT_C)
		return HPD_PORT_TC1 + port - PORT_C;
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin ehl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_D)
		return HPD_PORT_A;

	if (HAS_PCH_MCC(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin cnl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_F)
		return HPD_PORT_E;

	return HPD_PORT_A + port - PORT_A;
}

4442 4443 4444 4445 4446 4447 4448 4449
static enum hpd_pin skl_hpd_pin(struct drm_i915_private *dev_priv, enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

4450 4451
static bool intel_ddi_is_tc(struct drm_i915_private *i915, enum port port)
{
4452
	if (DISPLAY_VER(i915) >= 12)
4453
		return port >= PORT_TC1;
4454
	else if (DISPLAY_VER(i915) >= 11)
4455 4456 4457 4458 4459
		return port >= PORT_C;
	else
		return false;
}

4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489
static void intel_ddi_encoder_suspend(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	intel_dp_encoder_suspend(encoder);

	if (!intel_phy_is_tc(i915, phy))
		return;

	intel_tc_port_disconnect_phy(dig_port);
}

static void intel_ddi_encoder_shutdown(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	intel_dp_encoder_shutdown(encoder);

	if (!intel_phy_is_tc(i915, phy))
		return;

	intel_tc_port_disconnect_phy(dig_port);
}

4490 4491 4492
#define port_tc_name(port) ((port) - PORT_TC1 + '1')
#define tc_port_name(tc_port) ((tc_port) - TC_PORT_1 + '1')

4493
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
4494
{
4495
	struct intel_digital_port *dig_port;
4496
	struct intel_encoder *encoder;
4497
	const struct intel_bios_encoder_data *devdata;
4498
	bool init_hdmi, init_dp;
4499
	enum phy phy = intel_port_to_phy(dev_priv, port);
4500

M
Matt Roper 已提交
4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512
	/*
	 * On platforms with HTI (aka HDPORT), if it's enabled at boot it may
	 * have taken over some of the PHYs and made them unavailable to the
	 * driver.  In that case we should skip initializing the corresponding
	 * outputs.
	 */
	if (hti_uses_phy(dev_priv, phy)) {
		drm_dbg_kms(&dev_priv->drm, "PORT %c / PHY %c reserved by HTI\n",
			    port_name(port), phy_name(phy));
		return;
	}

4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523
	devdata = intel_bios_encoder_data_lookup(dev_priv, port);
	if (!devdata) {
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not present\n",
			    port_name(port));
		return;
	}

	init_hdmi = intel_bios_encoder_supports_dvi(devdata) ||
		intel_bios_encoder_supports_hdmi(devdata);
	init_dp = intel_bios_encoder_supports_dp(devdata);
4524 4525 4526 4527 4528 4529 4530 4531 4532

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_hdmi = false;
4533 4534
		drm_dbg_kms(&dev_priv->drm, "VBT says port %c has lspcon\n",
			    port_name(port));
4535 4536
	}

4537
	if (!init_dp && !init_hdmi) {
4538 4539 4540
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
			    port_name(port));
4541
		return;
4542
	}
P
Paulo Zanoni 已提交
4543

4544 4545
	dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
	if (!dig_port)
P
Paulo Zanoni 已提交
4546 4547
		return;

4548
	encoder = &dig_port->base;
4549
	encoder->devdata = devdata;
P
Paulo Zanoni 已提交
4550

4551 4552 4553 4554 4555 4556 4557
	if (DISPLAY_VER(dev_priv) >= 13 && port >= PORT_D_XELPD) {
		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c/PHY %c",
				 port_name(port - PORT_D_XELPD + PORT_D),
				 phy_name(phy));
	} else if (DISPLAY_VER(dev_priv) >= 12) {
4558 4559 4560 4561 4562 4563
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %s%c/PHY %s%c",
				 port >= PORT_TC1 ? "TC" : "",
4564
				 port >= PORT_TC1 ? port_tc_name(port) : port_name(port),
4565
				 tc_port != TC_PORT_NONE ? "TC" : "",
4566
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
4567
	} else if (DISPLAY_VER(dev_priv) >= 11) {
4568 4569 4570 4571 4572 4573 4574 4575
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c%s/PHY %s%c",
				 port_name(port),
				 port >= PORT_C ? " (TC)" : "",
				 tc_port != TC_PORT_NONE ? "TC" : "",
4576
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
4577 4578 4579 4580 4581
	} else {
		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c/PHY %c", port_name(port),  phy_name(phy));
	}
P
Paulo Zanoni 已提交
4582

4583 4584 4585
	mutex_init(&dig_port->hdcp_mutex);
	dig_port->num_hdcp_streams = 0;

4586 4587 4588
	encoder->hotplug = intel_ddi_hotplug;
	encoder->compute_output_type = intel_ddi_compute_output_type;
	encoder->compute_config = intel_ddi_compute_config;
4589
	encoder->compute_config_late = intel_ddi_compute_config_late;
4590 4591 4592 4593 4594 4595 4596
	encoder->enable = intel_enable_ddi;
	encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
	encoder->pre_enable = intel_ddi_pre_enable;
	encoder->disable = intel_disable_ddi;
	encoder->post_disable = intel_ddi_post_disable;
	encoder->update_pipe = intel_ddi_update_pipe;
	encoder->get_hw_state = intel_ddi_get_hw_state;
4597
	encoder->sync_state = intel_ddi_sync_state;
4598
	encoder->initial_fastset_check = intel_ddi_initial_fastset_check;
4599 4600
	encoder->suspend = intel_ddi_encoder_suspend;
	encoder->shutdown = intel_ddi_encoder_shutdown;
4601 4602 4603 4604 4605 4606 4607
	encoder->get_power_domains = intel_ddi_get_power_domains;

	encoder->type = INTEL_OUTPUT_DDI;
	encoder->power_domain = intel_port_to_power_domain(port);
	encoder->port = port;
	encoder->cloneable = 0;
	encoder->pipe_mask = ~0;
4608

4609 4610 4611
	if (IS_ALDERLAKE_S(dev_priv)) {
		encoder->enable_clock = adls_ddi_enable_clock;
		encoder->disable_clock = adls_ddi_disable_clock;
4612
		encoder->is_clock_enabled = adls_ddi_is_clock_enabled;
4613
		encoder->get_config = adls_ddi_get_config;
4614 4615 4616
	} else if (IS_ROCKETLAKE(dev_priv)) {
		encoder->enable_clock = rkl_ddi_enable_clock;
		encoder->disable_clock = rkl_ddi_disable_clock;
4617
		encoder->is_clock_enabled = rkl_ddi_is_clock_enabled;
4618
		encoder->get_config = rkl_ddi_get_config;
4619
	} else if (IS_DG1(dev_priv)) {
4620 4621
		encoder->enable_clock = dg1_ddi_enable_clock;
		encoder->disable_clock = dg1_ddi_disable_clock;
4622
		encoder->is_clock_enabled = dg1_ddi_is_clock_enabled;
4623
		encoder->get_config = dg1_ddi_get_config;
4624 4625 4626 4627
	} else if (IS_JSL_EHL(dev_priv)) {
		if (intel_ddi_is_tc(dev_priv, port)) {
			encoder->enable_clock = jsl_ddi_tc_enable_clock;
			encoder->disable_clock = jsl_ddi_tc_disable_clock;
4628
			encoder->is_clock_enabled = jsl_ddi_tc_is_clock_enabled;
4629
			encoder->get_config = icl_ddi_combo_get_config;
4630 4631 4632
		} else {
			encoder->enable_clock = icl_ddi_combo_enable_clock;
			encoder->disable_clock = icl_ddi_combo_disable_clock;
4633
			encoder->is_clock_enabled = icl_ddi_combo_is_clock_enabled;
4634
			encoder->get_config = icl_ddi_combo_get_config;
4635
		}
4636
	} else if (DISPLAY_VER(dev_priv) >= 11) {
4637 4638 4639
		if (intel_ddi_is_tc(dev_priv, port)) {
			encoder->enable_clock = icl_ddi_tc_enable_clock;
			encoder->disable_clock = icl_ddi_tc_disable_clock;
4640
			encoder->is_clock_enabled = icl_ddi_tc_is_clock_enabled;
4641
			encoder->get_config = icl_ddi_tc_get_config;
4642 4643 4644
		} else {
			encoder->enable_clock = icl_ddi_combo_enable_clock;
			encoder->disable_clock = icl_ddi_combo_disable_clock;
4645
			encoder->is_clock_enabled = icl_ddi_combo_is_clock_enabled;
4646
			encoder->get_config = icl_ddi_combo_get_config;
4647
		}
4648
	} else if (IS_CANNONLAKE(dev_priv)) {
4649 4650
		encoder->enable_clock = cnl_ddi_enable_clock;
		encoder->disable_clock = cnl_ddi_disable_clock;
4651
		encoder->is_clock_enabled = cnl_ddi_is_clock_enabled;
4652
		encoder->get_config = cnl_ddi_get_config;
4653
	} else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
4654 4655
		/* BXT/GLK have fixed PLL->port mapping */
		encoder->get_config = bxt_ddi_get_config;
4656
	} else if (DISPLAY_VER(dev_priv) == 9) {
4657 4658
		encoder->enable_clock = skl_ddi_enable_clock;
		encoder->disable_clock = skl_ddi_disable_clock;
4659
		encoder->is_clock_enabled = skl_ddi_is_clock_enabled;
4660
		encoder->get_config = skl_ddi_get_config;
4661
	} else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv)) {
4662 4663
		encoder->enable_clock = hsw_ddi_enable_clock;
		encoder->disable_clock = hsw_ddi_disable_clock;
4664
		encoder->is_clock_enabled = hsw_ddi_is_clock_enabled;
4665
		encoder->get_config = hsw_ddi_get_config;
4666 4667
	}

4668 4669
	intel_ddi_buf_trans_init(encoder);

4670 4671 4672
	if (DISPLAY_VER(dev_priv) >= 13)
		encoder->hpd_pin = xelpd_hpd_pin(dev_priv, port);
	else if (IS_DG1(dev_priv))
4673 4674
		encoder->hpd_pin = dg1_hpd_pin(dev_priv, port);
	else if (IS_ROCKETLAKE(dev_priv))
4675
		encoder->hpd_pin = rkl_hpd_pin(dev_priv, port);
4676
	else if (DISPLAY_VER(dev_priv) >= 12)
4677
		encoder->hpd_pin = tgl_hpd_pin(dev_priv, port);
4678
	else if (IS_JSL_EHL(dev_priv))
4679
		encoder->hpd_pin = ehl_hpd_pin(dev_priv, port);
4680
	else if (DISPLAY_VER(dev_priv) == 11)
4681
		encoder->hpd_pin = icl_hpd_pin(dev_priv, port);
4682
	else if (IS_CANNONLAKE(dev_priv))
4683
		encoder->hpd_pin = cnl_hpd_pin(dev_priv, port);
4684
	else if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
4685
		encoder->hpd_pin = skl_hpd_pin(dev_priv, port);
4686 4687
	else
		encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
P
Paulo Zanoni 已提交
4688

4689
	if (DISPLAY_VER(dev_priv) >= 11)
4690 4691 4692
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& DDI_BUF_PORT_REVERSAL;
4693
	else
4694 4695 4696
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& (DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
4697

4698 4699 4700
	if (intel_bios_is_lane_reversal_needed(dev_priv, port))
		dig_port->saved_port_bits |= DDI_BUF_PORT_REVERSAL;

4701 4702 4703
	dig_port->dp.output_reg = INVALID_MMIO_REG;
	dig_port->max_lanes = intel_ddi_max_lanes(dig_port);
	dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
P
Paulo Zanoni 已提交
4704

4705
	if (intel_phy_is_tc(dev_priv, phy)) {
4706
		bool is_legacy =
4707 4708
			!intel_bios_encoder_supports_typec_usb(devdata) &&
			!intel_bios_encoder_supports_tbt(devdata);
4709

4710
		intel_tc_port_init(dig_port, is_legacy);
4711

4712 4713
		encoder->update_prepare = intel_ddi_update_prepare;
		encoder->update_complete = intel_ddi_update_complete;
4714
	}
4715

4716
	drm_WARN_ON(&dev_priv->drm, port > PORT_I);
4717
	dig_port->ddi_io_power_domain = POWER_DOMAIN_PORT_DDI_A_IO +
4718
					      port - PORT_A;
4719

4720
	if (init_dp) {
4721
		if (!intel_ddi_init_dp_connector(dig_port))
4722
			goto err;
4723

4724
		dig_port->hpd_pulse = intel_dp_hpd_pulse;
4725

4726 4727
		/* Splitter enable for eDP MSO is limited to certain pipes. */
		if (dig_port->dp.mso_link_count) {
4728
			encoder->pipe_mask = BIT(PIPE_A);
4729 4730 4731
			if (IS_ALDERLAKE_P(dev_priv))
				encoder->pipe_mask |= BIT(PIPE_B);
		}
4732
	}
4733

4734 4735
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
4736
	if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
4737
		if (!intel_ddi_init_hdmi_connector(dig_port))
4738
			goto err;
4739
	}
4740

4741
	if (DISPLAY_VER(dev_priv) >= 11) {
4742
		if (intel_phy_is_tc(dev_priv, phy))
4743
			dig_port->connected = intel_tc_port_connected;
4744
		else
4745
			dig_port->connected = lpt_digital_port_connected;
4746
	} else if (DISPLAY_VER(dev_priv) >= 8) {
4747 4748
		if (port == PORT_A || IS_GEMINILAKE(dev_priv) ||
		    IS_BROXTON(dev_priv))
4749
			dig_port->connected = bdw_digital_port_connected;
4750
		else
4751
			dig_port->connected = lpt_digital_port_connected;
4752
	} else {
4753
		if (port == PORT_A)
4754
			dig_port->connected = hsw_digital_port_connected;
4755
		else
4756
			dig_port->connected = lpt_digital_port_connected;
4757 4758
	}

4759
	intel_infoframe_init(dig_port);
4760

4761 4762 4763
	return;

err:
4764
	drm_encoder_cleanup(&encoder->base);
4765
	kfree(dig_port);
P
Paulo Zanoni 已提交
4766
}